hal_reo.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. * Copyright (c) 2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_reo.h"
  19. #include "hal_tx.h"
  20. #define BLOCK_RES_MASK 0xF
  21. static inline uint8_t hal_find_one_bit(uint8_t x)
  22. {
  23. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  24. uint8_t pos;
  25. for (pos = 0; y; y >>= 1)
  26. pos++;
  27. return pos-1;
  28. }
  29. static inline uint8_t hal_find_zero_bit(uint8_t x)
  30. {
  31. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  32. uint8_t pos;
  33. for (pos = 0; y; y >>= 1)
  34. pos++;
  35. return pos-1;
  36. }
  37. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  38. enum hal_reo_cmd_type type,
  39. uint32_t paddr_lo,
  40. uint8_t paddr_hi)
  41. {
  42. switch (type) {
  43. case CMD_GET_QUEUE_STATS:
  44. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  45. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  46. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  47. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  48. break;
  49. case CMD_FLUSH_QUEUE:
  50. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  51. FLUSH_DESC_ADDR_31_0, paddr_lo);
  52. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  53. FLUSH_DESC_ADDR_39_32, paddr_hi);
  54. break;
  55. case CMD_FLUSH_CACHE:
  56. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  57. FLUSH_ADDR_31_0, paddr_lo);
  58. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  59. FLUSH_ADDR_39_32, paddr_hi);
  60. break;
  61. case CMD_UPDATE_RX_REO_QUEUE:
  62. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  63. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  64. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  65. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  66. break;
  67. default:
  68. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  69. "%s: Invalid REO command type\n", __func__);
  70. break;
  71. }
  72. }
  73. inline int hal_reo_cmd_queue_stats(void *reo_ring, struct hal_soc *soc,
  74. struct hal_reo_cmd_params *cmd)
  75. {
  76. uint32_t *reo_desc, val;
  77. hal_srng_access_start(soc, reo_ring);
  78. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  79. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  80. sizeof(struct reo_update_rx_reo_queue));
  81. /* Offsets of descriptor fields defined in HW headers start from
  82. * the field after TLV header */
  83. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  84. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  85. REO_STATUS_REQUIRED, cmd->std.need_status);
  86. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  87. cmd->std.addr_lo,
  88. cmd->std.addr_hi);
  89. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  90. cmd->u.stats_params.clear);
  91. hal_srng_access_end(soc, reo_ring);
  92. val = reo_desc[CMD_HEADER_DW_OFFSET];
  93. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  94. val);
  95. }
  96. inline int hal_reo_cmd_flush_queue(void *reo_ring, struct hal_soc *soc,
  97. struct hal_reo_cmd_params *cmd)
  98. {
  99. uint32_t *reo_desc, val;
  100. hal_srng_access_start(soc, reo_ring);
  101. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  102. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  103. sizeof(struct reo_update_rx_reo_queue));
  104. /* Offsets of descriptor fields defined in HW headers start from
  105. * the field after TLV header */
  106. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  107. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  108. REO_STATUS_REQUIRED, cmd->std.need_status);
  109. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  110. cmd->std.addr_hi);
  111. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  112. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  113. cmd->u.fl_queue_params.use_after_flush);
  114. if (cmd->u.fl_queue_params.use_after_flush) {
  115. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  116. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  117. }
  118. hal_srng_access_end(soc, reo_ring);
  119. val = reo_desc[CMD_HEADER_DW_OFFSET];
  120. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  121. val);
  122. }
  123. inline int hal_reo_cmd_flush_cache(void *reo_ring, struct hal_soc *soc,
  124. struct hal_reo_cmd_params *cmd)
  125. {
  126. uint32_t *reo_desc, val;
  127. struct hal_reo_cmd_flush_cache_params *cp;
  128. uint8_t index;
  129. cp = &cmd->u.fl_cache_params;
  130. hal_srng_access_start(soc, reo_ring);
  131. index = hal_find_zero_bit(soc->reo_res_bitmap);
  132. /* We need a cache block resource for this operation, and REO HW has
  133. * only 4 such blocking resources. These resources are managed using
  134. * reo_res_bitmap, and we return failure if none is available.
  135. */
  136. if (index > 3) {
  137. qdf_print("%s, No blocking resource available!\n", __func__);
  138. hal_srng_access_end(soc, reo_ring);
  139. return QDF_STATUS_E_FAILURE;
  140. }
  141. soc->index = index;
  142. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  143. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  144. sizeof(struct reo_update_rx_reo_queue));
  145. /* Offsets of descriptor fields defined in HW headers start from
  146. * the field after TLV header */
  147. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  148. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  149. REO_STATUS_REQUIRED, cmd->std.need_status);
  150. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  151. cmd->std.addr_hi);
  152. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  153. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  154. /* set it to 0 for now */
  155. cp->rel_block_index = 0;
  156. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  157. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  158. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  159. CACHE_BLOCK_RESOURCE_INDEX, index);
  160. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  161. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  162. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  163. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->use_after_flush);
  164. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  165. cp->flush_all);
  166. hal_srng_access_end(soc, reo_ring);
  167. val = reo_desc[CMD_HEADER_DW_OFFSET];
  168. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  169. val);
  170. }
  171. inline int hal_reo_cmd_unblock_cache(void *reo_ring, struct hal_soc *soc,
  172. struct hal_reo_cmd_params *cmd)
  173. {
  174. uint32_t *reo_desc, val;
  175. uint8_t index;
  176. hal_srng_access_start(soc, reo_ring);
  177. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  178. index = hal_find_one_bit(soc->reo_res_bitmap);
  179. if (index > 3) {
  180. hal_srng_access_end(soc, reo_ring);
  181. qdf_print("%s: No blocking resource to unblock!\n",
  182. __func__);
  183. return QDF_STATUS_E_FAILURE;
  184. }
  185. }
  186. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  187. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  188. sizeof(struct reo_update_rx_reo_queue));
  189. /* Offsets of descriptor fields defined in HW headers start from
  190. * the field after TLV header */
  191. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  192. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  193. REO_STATUS_REQUIRED, cmd->std.need_status);
  194. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  195. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  196. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  197. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  198. CACHE_BLOCK_RESOURCE_INDEX, index);
  199. soc->index = index;
  200. }
  201. hal_srng_access_end(soc, reo_ring);
  202. val = reo_desc[CMD_HEADER_DW_OFFSET];
  203. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  204. val);
  205. }
  206. inline int hal_reo_cmd_flush_timeout_list(void *reo_ring, struct hal_soc *soc,
  207. struct hal_reo_cmd_params *cmd)
  208. {
  209. uint32_t *reo_desc, val;
  210. hal_srng_access_start(soc, reo_ring);
  211. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  212. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  213. sizeof(struct reo_update_rx_reo_queue));
  214. /* Offsets of descriptor fields defined in HW headers start from
  215. * the field after TLV header */
  216. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  217. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  218. REO_STATUS_REQUIRED, cmd->std.need_status);
  219. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  220. cmd->u.fl_tim_list_params.ac_list);
  221. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  222. MINIMUM_RELEASE_DESC_COUNT,
  223. cmd->u.fl_tim_list_params.min_rel_desc);
  224. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  225. MINIMUM_FORWARD_BUF_COUNT,
  226. cmd->u.fl_tim_list_params.min_fwd_buf);
  227. hal_srng_access_end(soc, reo_ring);
  228. val = reo_desc[CMD_HEADER_DW_OFFSET];
  229. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  230. val);
  231. }
  232. inline int hal_reo_cmd_update_rx_queue(void *reo_ring, struct hal_soc *soc,
  233. struct hal_reo_cmd_params *cmd)
  234. {
  235. uint32_t *reo_desc, val;
  236. struct hal_reo_cmd_update_queue_params *p;
  237. p = &cmd->u.upd_queue_params;
  238. hal_srng_access_start(soc, reo_ring);
  239. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  240. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  241. sizeof(struct reo_update_rx_reo_queue));
  242. /* Offsets of descriptor fields defined in HW headers start from
  243. * the field after TLV header */
  244. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  245. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  246. REO_STATUS_REQUIRED, cmd->std.need_status);
  247. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  248. cmd->std.addr_lo, cmd->std.addr_hi);
  249. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  250. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  251. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  252. p->update_vld);
  253. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  254. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  255. p->update_assoc_link_desc);
  256. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  257. UPDATE_DISABLE_DUPLICATE_DETECTION,
  258. p->update_disable_dup_detect);
  259. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  260. UPDATE_DISABLE_DUPLICATE_DETECTION,
  261. p->update_disable_dup_detect);
  262. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  263. UPDATE_SOFT_REORDER_ENABLE,
  264. p->update_soft_reorder_enab);
  265. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  266. UPDATE_AC, p->update_ac);
  267. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  268. UPDATE_BAR, p->update_bar);
  269. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  270. UPDATE_BAR, p->update_bar);
  271. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  272. UPDATE_RTY, p->update_rty);
  273. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  274. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  275. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  276. UPDATE_OOR_MODE, p->update_oor_mode);
  277. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  278. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  279. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  280. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  281. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  282. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  283. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  284. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  285. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  286. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  287. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  288. UPDATE_PN_SIZE, p->update_pn_size);
  289. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  290. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  291. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  292. UPDATE_SVLD, p->update_svld);
  293. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  294. UPDATE_SSN, p->update_ssn);
  295. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  296. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  297. p->update_seq_2k_err_detect);
  298. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  299. UPDATE_PN_VALID, p->update_pn_valid);
  300. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  301. UPDATE_PN, p->update_pn);
  302. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  303. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  304. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  305. VLD, p->vld);
  306. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  307. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  308. p->assoc_link_desc);
  309. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  310. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  311. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  312. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  313. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  314. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  315. BAR, p->bar);
  316. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  317. CHK_2K_MODE, p->chk_2k_mode);
  318. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  319. RTY, p->rty);
  320. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  321. OOR_MODE, p->oor_mode);
  322. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  323. PN_CHECK_NEEDED, p->pn_check_needed);
  324. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  325. PN_SHALL_BE_EVEN, p->pn_even);
  326. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  327. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  328. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  329. PN_HANDLING_ENABLE, p->pn_hand_enab);
  330. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  331. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  332. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  333. BA_WINDOW_SIZE, p->ba_window_size);
  334. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  335. PN_SIZE, p->pn_size);
  336. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  337. SVLD, p->svld);
  338. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  339. SSN, p->ssn);
  340. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  341. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  342. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  343. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  344. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  345. PN_31_0, p->pn_31_0);
  346. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  347. PN_63_32, p->pn_63_32);
  348. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  349. PN_95_64, p->pn_95_64);
  350. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  351. PN_127_96, p->pn_127_96);
  352. hal_srng_access_end(soc, reo_ring);
  353. val = reo_desc[CMD_HEADER_DW_OFFSET];
  354. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  355. val);
  356. }
  357. inline void hal_reo_queue_stats_status(uint32_t *reo_desc,
  358. struct hal_reo_queue_status *st)
  359. {
  360. uint32_t val;
  361. /* Offsets of descriptor fields defined in HW headers start
  362. * from the field after TLV header */
  363. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  364. /* header */
  365. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_GET_QUEUE_STATS, st->header);
  366. /* SSN */
  367. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  368. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  369. /* current index */
  370. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  371. CURRENT_INDEX)];
  372. st->curr_idx =
  373. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  374. CURRENT_INDEX, val);
  375. /* PN bits */
  376. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  377. PN_31_0)];
  378. st->pn_31_0 =
  379. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  380. PN_31_0, val);
  381. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  382. PN_63_32)];
  383. st->pn_63_32 =
  384. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  385. PN_63_32, val);
  386. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  387. PN_95_64)];
  388. st->pn_95_64 =
  389. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  390. PN_95_64, val);
  391. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  392. PN_127_96)];
  393. st->pn_127_96 =
  394. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  395. PN_127_96, val);
  396. /* timestamps */
  397. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  398. LAST_RX_ENQUEUE_TIMESTAMP)];
  399. st->last_rx_enq_tstamp =
  400. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  401. LAST_RX_ENQUEUE_TIMESTAMP, val);
  402. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  403. LAST_RX_DEQUEUE_TIMESTAMP)];
  404. st->last_rx_deq_tstamp =
  405. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  406. LAST_RX_DEQUEUE_TIMESTAMP, val);
  407. /* rx bitmap */
  408. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  409. RX_BITMAP_31_0)];
  410. st->rx_bitmap_31_0 =
  411. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  412. RX_BITMAP_31_0, val);
  413. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  414. RX_BITMAP_63_32)];
  415. st->rx_bitmap_63_32 =
  416. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  417. RX_BITMAP_63_32, val);
  418. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  419. RX_BITMAP_95_64)];
  420. st->rx_bitmap_95_64 =
  421. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  422. RX_BITMAP_95_64, val);
  423. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  424. RX_BITMAP_127_96)];
  425. st->rx_bitmap_127_96 =
  426. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  427. RX_BITMAP_127_96, val);
  428. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  429. RX_BITMAP_159_128)];
  430. st->rx_bitmap_159_128 =
  431. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  432. RX_BITMAP_159_128, val);
  433. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  434. RX_BITMAP_191_160)];
  435. st->rx_bitmap_191_160 =
  436. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  437. RX_BITMAP_191_160, val);
  438. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  439. RX_BITMAP_223_192)];
  440. st->rx_bitmap_223_192 =
  441. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  442. RX_BITMAP_223_192, val);
  443. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  444. RX_BITMAP_255_224)];
  445. st->rx_bitmap_255_224 =
  446. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  447. RX_BITMAP_255_224, val);
  448. /* various counts */
  449. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  450. CURRENT_MPDU_COUNT)];
  451. st->curr_mpdu_cnt =
  452. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  453. CURRENT_MPDU_COUNT, val);
  454. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  455. CURRENT_MSDU_COUNT)];
  456. st->curr_msdu_cnt =
  457. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  458. CURRENT_MSDU_COUNT, val);
  459. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  460. TIMEOUT_COUNT)];
  461. st->fwd_timeout_cnt =
  462. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  463. TIMEOUT_COUNT, val);
  464. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  465. FORWARD_DUE_TO_BAR_COUNT)];
  466. st->fwd_bar_cnt =
  467. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  468. FORWARD_DUE_TO_BAR_COUNT, val);
  469. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  470. DUPLICATE_COUNT)];
  471. st->dup_cnt =
  472. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  473. DUPLICATE_COUNT, val);
  474. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  475. FRAMES_IN_ORDER_COUNT)];
  476. st->frms_in_order_cnt =
  477. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  478. FRAMES_IN_ORDER_COUNT, val);
  479. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  480. BAR_RECEIVED_COUNT)];
  481. st->bar_rcvd_cnt =
  482. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  483. BAR_RECEIVED_COUNT, val);
  484. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  485. MPDU_FRAMES_PROCESSED_COUNT)];
  486. st->mpdu_frms_cnt =
  487. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  488. MPDU_FRAMES_PROCESSED_COUNT, val);
  489. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  490. MSDU_FRAMES_PROCESSED_COUNT)];
  491. st->msdu_frms_cnt =
  492. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  493. MSDU_FRAMES_PROCESSED_COUNT, val);
  494. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  495. TOTAL_PROCESSED_BYTE_COUNT)];
  496. st->total_cnt =
  497. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  498. TOTAL_PROCESSED_BYTE_COUNT, val);
  499. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  500. LATE_RECEIVE_MPDU_COUNT)];
  501. st->late_recv_mpdu_cnt =
  502. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  503. LATE_RECEIVE_MPDU_COUNT, val);
  504. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  505. WINDOW_JUMP_2K)];
  506. st->win_jump_2k =
  507. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  508. WINDOW_JUMP_2K, val);
  509. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  510. HOLE_COUNT)];
  511. st->hole_cnt =
  512. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  513. HOLE_COUNT, val);
  514. }
  515. inline void hal_reo_flush_queue_status(uint32_t *reo_desc,
  516. struct hal_reo_flush_queue_status *st)
  517. {
  518. uint32_t val;
  519. /* Offsets of descriptor fields defined in HW headers start
  520. * from the field after TLV header */
  521. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  522. /* header */
  523. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_QUEUE, st->header);
  524. /* error bit */
  525. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  526. ERROR_DETECTED)];
  527. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  528. val);
  529. }
  530. inline void hal_reo_flush_cache_status(uint32_t *reo_desc, struct hal_soc *soc,
  531. struct hal_reo_flush_cache_status *st)
  532. {
  533. uint32_t val;
  534. /* Offsets of descriptor fields defined in HW headers start
  535. * from the field after TLV header */
  536. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  537. /* header */
  538. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_CACHE, st->header);
  539. /* error bit */
  540. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  541. ERROR_DETECTED)];
  542. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  543. val);
  544. /* block error */
  545. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  546. BLOCK_ERROR_DETAILS)];
  547. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  548. BLOCK_ERROR_DETAILS,
  549. val);
  550. if (!st->block_error)
  551. qdf_set_bit(soc->index, &soc->reo_res_bitmap);
  552. /* cache flush status */
  553. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  554. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  555. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  556. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  557. val);
  558. /* cache flush descriptor type */
  559. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  560. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  561. st->cache_flush_status_desc_type =
  562. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  563. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  564. val);
  565. /* cache flush count */
  566. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  567. CACHE_CONTROLLER_FLUSH_COUNT)];
  568. st->cache_flush_cnt =
  569. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  570. CACHE_CONTROLLER_FLUSH_COUNT,
  571. val);
  572. }
  573. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  574. struct hal_soc *soc,
  575. struct hal_reo_unblk_cache_status *st)
  576. {
  577. uint32_t val;
  578. /* Offsets of descriptor fields defined in HW headers start
  579. * from the field after TLV header */
  580. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  581. /* header */
  582. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_UNBLOCK_CACHE, st->header);
  583. /* error bit */
  584. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  585. ERROR_DETECTED)];
  586. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  587. ERROR_DETECTED,
  588. val);
  589. /* unblock type */
  590. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  591. UNBLOCK_TYPE)];
  592. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  593. UNBLOCK_TYPE,
  594. val);
  595. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  596. qdf_clear_bit(soc->index, &soc->reo_res_bitmap);
  597. }
  598. inline void hal_reo_flush_timeout_list_status(
  599. uint32_t *reo_desc,
  600. struct hal_reo_flush_timeout_list_status *st)
  601. {
  602. uint32_t val;
  603. /* Offsets of descriptor fields defined in HW headers start
  604. * from the field after TLV header */
  605. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  606. /* header */
  607. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_TIMEOUT_LIST, st->header);
  608. /* error bit */
  609. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  610. ERROR_DETECTED)];
  611. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  612. ERROR_DETECTED,
  613. val);
  614. /* list empty */
  615. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  616. TIMOUT_LIST_EMPTY)];
  617. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  618. TIMOUT_LIST_EMPTY,
  619. val);
  620. /* release descriptor count */
  621. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  622. RELEASE_DESC_COUNT)];
  623. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  624. RELEASE_DESC_COUNT,
  625. val);
  626. /* forward buf count */
  627. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  628. FORWARD_BUF_COUNT)];
  629. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  630. FORWARD_BUF_COUNT,
  631. val);
  632. }
  633. inline void hal_reo_desc_thres_reached_status(
  634. uint32_t *reo_desc,
  635. struct hal_reo_desc_thres_reached_status *st)
  636. {
  637. uint32_t val;
  638. /* Offsets of descriptor fields defined in HW headers start
  639. * from the field after TLV header */
  640. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  641. /* header */
  642. HAL_REO_STATUS_GET_HEADER(reo_desc,
  643. REO_DESCRIPTOR_THRESHOLD_REACHED, st->header);
  644. /* threshold index */
  645. val = reo_desc[HAL_OFFSET_DW(
  646. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  647. THRESHOLD_INDEX)];
  648. st->thres_index = HAL_GET_FIELD(
  649. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  650. THRESHOLD_INDEX,
  651. val);
  652. /* link desc counters */
  653. val = reo_desc[HAL_OFFSET_DW(
  654. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  655. LINK_DESCRIPTOR_COUNTER0)];
  656. st->link_desc_counter0 = HAL_GET_FIELD(
  657. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  658. LINK_DESCRIPTOR_COUNTER0,
  659. val);
  660. val = reo_desc[HAL_OFFSET_DW(
  661. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  662. LINK_DESCRIPTOR_COUNTER1)];
  663. st->link_desc_counter1 = HAL_GET_FIELD(
  664. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  665. LINK_DESCRIPTOR_COUNTER1,
  666. val);
  667. val = reo_desc[HAL_OFFSET_DW(
  668. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  669. LINK_DESCRIPTOR_COUNTER2)];
  670. st->link_desc_counter2 = HAL_GET_FIELD(
  671. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  672. LINK_DESCRIPTOR_COUNTER2,
  673. val);
  674. val = reo_desc[HAL_OFFSET_DW(
  675. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  676. LINK_DESCRIPTOR_COUNTER_SUM)];
  677. st->link_desc_counter_sum = HAL_GET_FIELD(
  678. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  679. LINK_DESCRIPTOR_COUNTER_SUM,
  680. val);
  681. }
  682. inline void hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  683. struct hal_reo_update_rx_queue_status *st)
  684. {
  685. /* Offsets of descriptor fields defined in HW headers start
  686. * from the field after TLV header */
  687. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  688. /* header */
  689. HAL_REO_STATUS_GET_HEADER(reo_desc,
  690. REO_UPDATE_RX_REO_QUEUE, st->header);
  691. }
  692. /**
  693. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  694. * with command number
  695. * @hal_soc: Handle to HAL SoC structure
  696. * @hal_ring: Handle to HAL SRNG structure
  697. *
  698. * Return: none
  699. */
  700. inline void hal_reo_init_cmd_ring(struct hal_soc *soc, void *hal_srng)
  701. {
  702. int cmd_num;
  703. uint32_t *desc_addr;
  704. struct hal_srng_params srng_params;
  705. uint32_t desc_size;
  706. uint32_t num_desc;
  707. hal_get_srng_params(soc, hal_srng, &srng_params);
  708. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  709. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  710. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  711. num_desc = srng_params.num_entries;
  712. cmd_num = 1;
  713. while (num_desc) {
  714. /* Offsets of descriptor fields defined in HW headers start
  715. * from the field after TLV header */
  716. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  717. REO_CMD_NUMBER, cmd_num);
  718. desc_addr += desc_size;
  719. num_desc--; cmd_num++;
  720. }
  721. soc->reo_res_bitmap = 0;
  722. }