sde_encoder.c 164 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder_phys.h"
  34. #include "sde_power_handle.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  42. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  43. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  46. (p) ? (p)->parent->base.id : -1, \
  47. (p) ? (p)->intf_idx - INTF_0 : -1, \
  48. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  49. ##__VA_ARGS__)
  50. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  51. (p) ? (p)->parent->base.id : -1, \
  52. (p) ? (p)->intf_idx - INTF_0 : -1, \
  53. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  54. ##__VA_ARGS__)
  55. /*
  56. * Two to anticipate panels that can do cmd/vid dynamic switching
  57. * plan is to create all possible physical encoder types, and switch between
  58. * them at runtime
  59. */
  60. #define NUM_PHYS_ENCODER_TYPES 2
  61. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  62. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  63. #define MISR_BUFF_SIZE 256
  64. #define IDLE_SHORT_TIMEOUT 1
  65. #define EVT_TIME_OUT_SPLIT 2
  66. /* Maximum number of VSYNC wait attempts for RSC state transition */
  67. #define MAX_RSC_WAIT 5
  68. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  69. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  71. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  72. /**
  73. * enum sde_enc_rc_events - events for resource control state machine
  74. * @SDE_ENC_RC_EVENT_KICKOFF:
  75. * This event happens at NORMAL priority.
  76. * Event that signals the start of the transfer. When this event is
  77. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  78. * Regardless of the previous state, the resource should be in ON state
  79. * at the end of this event.
  80. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  81. * This event happens at INTERRUPT level.
  82. * Event signals the end of the data transfer after the PP FRAME_DONE
  83. * event. At the end of this event, a delayed work is scheduled to go to
  84. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  85. * @SDE_ENC_RC_EVENT_PRE_STOP:
  86. * This event happens at NORMAL priority.
  87. * This event, when received during the ON state, set RSC to IDLE, and
  88. * and leave the RC STATE in the PRE_OFF state.
  89. * It should be followed by the STOP event as part of encoder disable.
  90. * If received during IDLE or OFF states, it will do nothing.
  91. * @SDE_ENC_RC_EVENT_STOP:
  92. * This event happens at NORMAL priority.
  93. * When this event is received, disable all the MDP/DSI core clocks, and
  94. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  95. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  96. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  97. * Resource state should be in OFF at the end of the event.
  98. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that there is a seamless mode switch is in prgoress. A
  101. * client needs to turn of only irq - leave clocks ON to reduce the mode
  102. * switch latency.
  103. * @SDE_ENC_RC_EVENT_POST_MODESET:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that seamless mode switch is complete and resources are
  106. * acquired. Clients wants to turn on the irq again and update the rsc
  107. * with new vtotal.
  108. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  109. * This event happens at NORMAL priority from a work item.
  110. * Event signals that there were no frame updates for
  111. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  112. * and request RSC with IDLE state and change the resource state to IDLE.
  113. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  114. * This event is triggered from the input event thread when touch event is
  115. * received from the input device. On receiving this event,
  116. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  117. clocks and enable RSC.
  118. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  119. * off work since a new commit is imminent.
  120. */
  121. enum sde_enc_rc_events {
  122. SDE_ENC_RC_EVENT_KICKOFF = 1,
  123. SDE_ENC_RC_EVENT_FRAME_DONE,
  124. SDE_ENC_RC_EVENT_PRE_STOP,
  125. SDE_ENC_RC_EVENT_STOP,
  126. SDE_ENC_RC_EVENT_PRE_MODESET,
  127. SDE_ENC_RC_EVENT_POST_MODESET,
  128. SDE_ENC_RC_EVENT_ENTER_IDLE,
  129. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  130. };
  131. /*
  132. * enum sde_enc_rc_states - states that the resource control maintains
  133. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  134. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  135. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  136. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  137. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  138. */
  139. enum sde_enc_rc_states {
  140. SDE_ENC_RC_STATE_OFF,
  141. SDE_ENC_RC_STATE_PRE_OFF,
  142. SDE_ENC_RC_STATE_ON,
  143. SDE_ENC_RC_STATE_MODESET,
  144. SDE_ENC_RC_STATE_IDLE
  145. };
  146. /**
  147. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  148. * encoders. Virtual encoder manages one "logical" display. Physical
  149. * encoders manage one intf block, tied to a specific panel/sub-panel.
  150. * Virtual encoder defers as much as possible to the physical encoders.
  151. * Virtual encoder registers itself with the DRM Framework as the encoder.
  152. * @base: drm_encoder base class for registration with DRM
  153. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  154. * @bus_scaling_client: Client handle to the bus scaling interface
  155. * @te_source: vsync source pin information
  156. * @ops: Encoder ops from init function
  157. * @num_phys_encs: Actual number of physical encoders contained.
  158. * @phys_encs: Container of physical encoders managed.
  159. * @phys_vid_encs: Video physical encoders for panel mode switch.
  160. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  161. * @cur_master: Pointer to the current master in this mode. Optimization
  162. * Only valid after enable. Cleared as disable.
  163. * @hw_pp Handle to the pingpong blocks used for the display. No.
  164. * pingpong blocks can be different than num_phys_encs.
  165. * @hw_dsc: Array of DSC block handles used for the display.
  166. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  167. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  168. * for partial update right-only cases, such as pingpong
  169. * split where virtual pingpong does not generate IRQs
  170. @qdss_status: indicate if qdss is modified since last update
  171. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  172. * notification of the VBLANK
  173. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  174. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  175. * all CTL paths
  176. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  177. * @debugfs_root: Debug file system root file node
  178. * @enc_lock: Lock around physical encoder create/destroy and
  179. access.
  180. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  181. * done with frame processing.
  182. * @crtc_frame_event_cb: callback handler for frame event
  183. * @crtc_frame_event_cb_data: callback handler private data
  184. * @vsync_event_timer: vsync timer
  185. * @rsc_client: rsc client pointer
  186. * @rsc_state_init: boolean to indicate rsc config init
  187. * @disp_info: local copy of msm_display_info struct
  188. * @misr_enable: misr enable/disable status
  189. * @misr_frame_count: misr frame count before start capturing the data
  190. * @idle_pc_enabled: indicate if idle power collapse is enabled
  191. * currently. This can be controlled by user-mode
  192. * @rc_lock: resource control mutex lock to protect
  193. * virt encoder over various state changes
  194. * @rc_state: resource controller state
  195. * @delayed_off_work: delayed worker to schedule disabling of
  196. * clks and resources after IDLE_TIMEOUT time.
  197. * @vsync_event_work: worker to handle vsync event for autorefresh
  198. * @input_event_work: worker to handle input device touch events
  199. * @esd_trigger_work: worker to handle esd trigger events
  200. * @input_handler: handler for input device events
  201. * @topology: topology of the display
  202. * @vblank_enabled: boolean to track userspace vblank vote
  203. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  204. * @frame_trigger_mode: frame trigger mode indication for command
  205. * mode display
  206. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  207. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  208. * @cur_conn_roi: current connector roi
  209. * @prv_conn_roi: previous connector roi to optimize if unchanged
  210. * @crtc pointer to drm_crtc
  211. * @recovery_events_enabled: status of hw recovery feature enable by client
  212. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  213. * after power collapse
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct msm_mode_info mode_info;
  269. };
  270. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  271. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  272. {
  273. struct sde_encoder_virt *sde_enc;
  274. int i;
  275. sde_enc = to_sde_encoder_virt(drm_enc);
  276. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  277. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  278. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  279. SDE_EVT32(DRMID(drm_enc), enable);
  280. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  281. }
  282. }
  283. }
  284. static bool _sde_encoder_is_autorefresh_enabled(
  285. struct sde_encoder_virt *sde_enc)
  286. {
  287. struct drm_connector *drm_conn;
  288. if (!sde_enc->cur_master ||
  289. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  290. return false;
  291. drm_conn = sde_enc->cur_master->connector;
  292. if (!drm_conn || !drm_conn->state)
  293. return false;
  294. return sde_connector_get_property(drm_conn->state,
  295. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  296. }
  297. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  298. {
  299. struct sde_encoder_virt *sde_enc;
  300. struct msm_compression_info *comp_info;
  301. if (!drm_enc)
  302. return false;
  303. sde_enc = to_sde_encoder_virt(drm_enc);
  304. comp_info = &sde_enc->mode_info.comp_info;
  305. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  306. }
  307. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  308. struct sde_hw_qdss *hw_qdss,
  309. struct sde_encoder_phys *phys, bool enable)
  310. {
  311. if (sde_enc->qdss_status == enable)
  312. return;
  313. sde_enc->qdss_status = enable;
  314. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  315. sde_enc->qdss_status);
  316. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  317. }
  318. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  319. s64 timeout_ms, struct sde_encoder_wait_info *info)
  320. {
  321. int rc = 0;
  322. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  323. ktime_t cur_ktime;
  324. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  325. do {
  326. rc = wait_event_timeout(*(info->wq),
  327. atomic_read(info->atomic_cnt) == info->count_check,
  328. wait_time_jiffies);
  329. cur_ktime = ktime_get();
  330. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  331. timeout_ms, atomic_read(info->atomic_cnt),
  332. info->count_check);
  333. /* If we timed out, counter is valid and time is less, wait again */
  334. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  335. (rc == 0) &&
  336. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  337. return rc;
  338. }
  339. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  340. {
  341. enum sde_rm_topology_name topology;
  342. struct sde_encoder_virt *sde_enc;
  343. struct drm_connector *drm_conn;
  344. if (!drm_enc)
  345. return false;
  346. sde_enc = to_sde_encoder_virt(drm_enc);
  347. if (!sde_enc->cur_master)
  348. return false;
  349. drm_conn = sde_enc->cur_master->connector;
  350. if (!drm_conn)
  351. return false;
  352. topology = sde_connector_get_topology_name(drm_conn);
  353. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  354. return true;
  355. return false;
  356. }
  357. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  358. {
  359. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  360. return sde_enc &&
  361. (sde_enc->disp_info.display_type ==
  362. SDE_CONNECTOR_PRIMARY);
  363. }
  364. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  365. {
  366. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  367. return sde_enc &&
  368. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  369. }
  370. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  371. {
  372. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  373. return sde_enc && sde_enc->cur_master &&
  374. sde_enc->cur_master->cont_splash_enabled;
  375. }
  376. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  377. enum sde_intr_idx intr_idx)
  378. {
  379. SDE_EVT32(DRMID(phys_enc->parent),
  380. phys_enc->intf_idx - INTF_0,
  381. phys_enc->hw_pp->idx - PINGPONG_0,
  382. intr_idx);
  383. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  384. if (phys_enc->parent_ops.handle_frame_done)
  385. phys_enc->parent_ops.handle_frame_done(
  386. phys_enc->parent, phys_enc,
  387. SDE_ENCODER_FRAME_EVENT_ERROR);
  388. }
  389. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  390. enum sde_intr_idx intr_idx,
  391. struct sde_encoder_wait_info *wait_info)
  392. {
  393. struct sde_encoder_irq *irq;
  394. u32 irq_status;
  395. int ret, i;
  396. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  397. SDE_ERROR("invalid params\n");
  398. return -EINVAL;
  399. }
  400. irq = &phys_enc->irq[intr_idx];
  401. /* note: do master / slave checking outside */
  402. /* return EWOULDBLOCK since we know the wait isn't necessary */
  403. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  404. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  405. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  406. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  407. return -EWOULDBLOCK;
  408. }
  409. if (irq->irq_idx < 0) {
  410. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  411. irq->name, irq->hw_idx);
  412. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  413. irq->irq_idx);
  414. return 0;
  415. }
  416. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  417. atomic_read(wait_info->atomic_cnt));
  418. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  419. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  420. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  421. /*
  422. * Some module X may disable interrupt for longer duration
  423. * and it may trigger all interrupts including timer interrupt
  424. * when module X again enable the interrupt.
  425. * That may cause interrupt wait timeout API in this API.
  426. * It is handled by split the wait timer in two halves.
  427. */
  428. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  429. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  430. irq->hw_idx,
  431. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  432. wait_info);
  433. if (ret)
  434. break;
  435. }
  436. if (ret <= 0) {
  437. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  438. irq->irq_idx, true);
  439. if (irq_status) {
  440. unsigned long flags;
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  442. irq->hw_idx, irq->irq_idx,
  443. phys_enc->hw_pp->idx - PINGPONG_0,
  444. atomic_read(wait_info->atomic_cnt));
  445. SDE_DEBUG_PHYS(phys_enc,
  446. "done but irq %d not triggered\n",
  447. irq->irq_idx);
  448. local_irq_save(flags);
  449. irq->cb.func(phys_enc, irq->irq_idx);
  450. local_irq_restore(flags);
  451. ret = 0;
  452. } else {
  453. ret = -ETIMEDOUT;
  454. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  455. irq->hw_idx, irq->irq_idx,
  456. phys_enc->hw_pp->idx - PINGPONG_0,
  457. atomic_read(wait_info->atomic_cnt), irq_status,
  458. SDE_EVTLOG_ERROR);
  459. }
  460. } else {
  461. ret = 0;
  462. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  463. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  464. atomic_read(wait_info->atomic_cnt));
  465. }
  466. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  468. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  469. return ret;
  470. }
  471. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  472. enum sde_intr_idx intr_idx)
  473. {
  474. struct sde_encoder_irq *irq;
  475. int ret = 0;
  476. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  477. SDE_ERROR("invalid params\n");
  478. return -EINVAL;
  479. }
  480. irq = &phys_enc->irq[intr_idx];
  481. if (irq->irq_idx >= 0) {
  482. SDE_DEBUG_PHYS(phys_enc,
  483. "skipping already registered irq %s type %d\n",
  484. irq->name, irq->intr_type);
  485. return 0;
  486. }
  487. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  488. irq->intr_type, irq->hw_idx);
  489. if (irq->irq_idx < 0) {
  490. SDE_ERROR_PHYS(phys_enc,
  491. "failed to lookup IRQ index for %s type:%d\n",
  492. irq->name, irq->intr_type);
  493. return -EINVAL;
  494. }
  495. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  496. &irq->cb);
  497. if (ret) {
  498. SDE_ERROR_PHYS(phys_enc,
  499. "failed to register IRQ callback for %s\n",
  500. irq->name);
  501. irq->irq_idx = -EINVAL;
  502. return ret;
  503. }
  504. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  505. if (ret) {
  506. SDE_ERROR_PHYS(phys_enc,
  507. "enable IRQ for intr:%s failed, irq_idx %d\n",
  508. irq->name, irq->irq_idx);
  509. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  510. irq->irq_idx, &irq->cb);
  511. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx, SDE_EVTLOG_ERROR);
  513. irq->irq_idx = -EINVAL;
  514. return ret;
  515. }
  516. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  517. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  518. irq->name, irq->irq_idx);
  519. return ret;
  520. }
  521. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  522. enum sde_intr_idx intr_idx)
  523. {
  524. struct sde_encoder_irq *irq;
  525. int ret;
  526. if (!phys_enc) {
  527. SDE_ERROR("invalid encoder\n");
  528. return -EINVAL;
  529. }
  530. irq = &phys_enc->irq[intr_idx];
  531. /* silently skip irqs that weren't registered */
  532. if (irq->irq_idx < 0) {
  533. SDE_ERROR(
  534. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  535. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  536. irq->irq_idx);
  537. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  538. irq->irq_idx, SDE_EVTLOG_ERROR);
  539. return 0;
  540. }
  541. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  542. if (ret)
  543. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  544. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  545. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  546. &irq->cb);
  547. if (ret)
  548. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  549. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  550. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  551. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  552. irq->irq_idx = -EINVAL;
  553. return 0;
  554. }
  555. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  556. struct sde_encoder_hw_resources *hw_res,
  557. struct drm_connector_state *conn_state)
  558. {
  559. struct sde_encoder_virt *sde_enc = NULL;
  560. struct msm_mode_info mode_info;
  561. int i = 0;
  562. if (!hw_res || !drm_enc || !conn_state) {
  563. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  564. !drm_enc, !hw_res, !conn_state);
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(drm_enc);
  568. SDE_DEBUG_ENC(sde_enc, "\n");
  569. /* Query resources used by phys encs, expected to be without overlap */
  570. memset(hw_res, 0, sizeof(*hw_res));
  571. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  572. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  573. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  574. if (phys && phys->ops.get_hw_resources)
  575. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  576. }
  577. /*
  578. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  579. * called from atomic_check phase. Use the below API to get mode
  580. * information of the temporary conn_state passed
  581. */
  582. sde_connector_state_get_mode_info(conn_state, &mode_info);
  583. hw_res->topology = mode_info.topology;
  584. hw_res->display_type = sde_enc->disp_info.display_type;
  585. }
  586. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  587. {
  588. struct sde_encoder_virt *sde_enc = NULL;
  589. int i = 0;
  590. if (!drm_enc) {
  591. SDE_ERROR("invalid encoder\n");
  592. return;
  593. }
  594. sde_enc = to_sde_encoder_virt(drm_enc);
  595. SDE_DEBUG_ENC(sde_enc, "\n");
  596. mutex_lock(&sde_enc->enc_lock);
  597. sde_rsc_client_destroy(sde_enc->rsc_client);
  598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  599. struct sde_encoder_phys *phys;
  600. phys = sde_enc->phys_vid_encs[i];
  601. if (phys && phys->ops.destroy) {
  602. phys->ops.destroy(phys);
  603. --sde_enc->num_phys_encs;
  604. sde_enc->phys_encs[i] = NULL;
  605. }
  606. phys = sde_enc->phys_cmd_encs[i];
  607. if (phys && phys->ops.destroy) {
  608. phys->ops.destroy(phys);
  609. --sde_enc->num_phys_encs;
  610. sde_enc->phys_encs[i] = NULL;
  611. }
  612. }
  613. if (sde_enc->num_phys_encs)
  614. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  615. sde_enc->num_phys_encs);
  616. sde_enc->num_phys_encs = 0;
  617. mutex_unlock(&sde_enc->enc_lock);
  618. drm_encoder_cleanup(drm_enc);
  619. mutex_destroy(&sde_enc->enc_lock);
  620. kfree(sde_enc->input_handler);
  621. sde_enc->input_handler = NULL;
  622. kfree(sde_enc);
  623. }
  624. void sde_encoder_helper_update_intf_cfg(
  625. struct sde_encoder_phys *phys_enc)
  626. {
  627. struct sde_encoder_virt *sde_enc;
  628. struct sde_hw_intf_cfg_v1 *intf_cfg;
  629. enum sde_3d_blend_mode mode_3d;
  630. if (!phys_enc || !phys_enc->hw_pp) {
  631. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  632. return;
  633. }
  634. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  635. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  636. SDE_DEBUG_ENC(sde_enc,
  637. "intf_cfg updated for %d at idx %d\n",
  638. phys_enc->intf_idx,
  639. intf_cfg->intf_count);
  640. /* setup interface configuration */
  641. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  642. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  643. return;
  644. }
  645. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  646. if (phys_enc == sde_enc->cur_master) {
  647. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  648. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  649. else
  650. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  651. }
  652. /* configure this interface as master for split display */
  653. if (phys_enc->split_role == ENC_ROLE_MASTER)
  654. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  655. /* setup which pp blk will connect to this intf */
  656. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  657. phys_enc->hw_intf->ops.bind_pingpong_blk(
  658. phys_enc->hw_intf,
  659. true,
  660. phys_enc->hw_pp->idx);
  661. /*setup merge_3d configuration */
  662. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  663. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  664. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  665. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  666. phys_enc->hw_pp->merge_3d->idx;
  667. if (phys_enc->hw_pp->ops.setup_3d_mode)
  668. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  669. mode_3d);
  670. }
  671. void sde_encoder_helper_split_config(
  672. struct sde_encoder_phys *phys_enc,
  673. enum sde_intf interface)
  674. {
  675. struct sde_encoder_virt *sde_enc;
  676. struct split_pipe_cfg *cfg;
  677. struct sde_hw_mdp *hw_mdptop;
  678. enum sde_rm_topology_name topology;
  679. struct msm_display_info *disp_info;
  680. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  681. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  682. return;
  683. }
  684. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  685. hw_mdptop = phys_enc->hw_mdptop;
  686. disp_info = &sde_enc->disp_info;
  687. cfg = &phys_enc->hw_intf->cfg;
  688. memset(cfg, 0, sizeof(*cfg));
  689. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  690. return;
  691. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  692. cfg->split_link_en = true;
  693. /**
  694. * disable split modes since encoder will be operating in as the only
  695. * encoder, either for the entire use case in the case of, for example,
  696. * single DSI, or for this frame in the case of left/right only partial
  697. * update.
  698. */
  699. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  700. if (hw_mdptop->ops.setup_split_pipe)
  701. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  702. if (hw_mdptop->ops.setup_pp_split)
  703. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  704. return;
  705. }
  706. cfg->en = true;
  707. cfg->mode = phys_enc->intf_mode;
  708. cfg->intf = interface;
  709. if (cfg->en && phys_enc->ops.needs_single_flush &&
  710. phys_enc->ops.needs_single_flush(phys_enc))
  711. cfg->split_flush_en = true;
  712. topology = sde_connector_get_topology_name(phys_enc->connector);
  713. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  714. cfg->pp_split_slave = cfg->intf;
  715. else
  716. cfg->pp_split_slave = INTF_MAX;
  717. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  718. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  719. if (hw_mdptop->ops.setup_split_pipe)
  720. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  721. } else if (sde_enc->hw_pp[0]) {
  722. /*
  723. * slave encoder
  724. * - determine split index from master index,
  725. * assume master is first pp
  726. */
  727. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  728. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  729. cfg->pp_split_index);
  730. if (hw_mdptop->ops.setup_pp_split)
  731. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  732. }
  733. }
  734. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  735. {
  736. struct sde_encoder_virt *sde_enc;
  737. int i = 0;
  738. if (!drm_enc)
  739. return false;
  740. sde_enc = to_sde_encoder_virt(drm_enc);
  741. if (!sde_enc)
  742. return false;
  743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  745. if (phys && phys->in_clone_mode)
  746. return true;
  747. }
  748. return false;
  749. }
  750. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  751. struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. const struct drm_display_mode *mode;
  755. struct drm_display_mode *adj_mode;
  756. int i = 0;
  757. int ret = 0;
  758. mode = &crtc_state->mode;
  759. adj_mode = &crtc_state->adjusted_mode;
  760. /* perform atomic check on the first physical encoder (master) */
  761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  763. if (phys && phys->ops.atomic_check)
  764. ret = phys->ops.atomic_check(phys, crtc_state,
  765. conn_state);
  766. else if (phys && phys->ops.mode_fixup)
  767. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  768. ret = -EINVAL;
  769. if (ret) {
  770. SDE_ERROR_ENC(sde_enc,
  771. "mode unsupported, phys idx %d\n", i);
  772. break;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  778. struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state,
  780. struct sde_connector_state *sde_conn_state,
  781. struct sde_crtc_state *sde_crtc_state)
  782. {
  783. int ret = 0;
  784. if (crtc_state->mode_changed || crtc_state->active_changed) {
  785. struct sde_rect mode_roi, roi;
  786. mode_roi.x = 0;
  787. mode_roi.y = 0;
  788. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  789. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  790. if (sde_conn_state->rois.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_conn_state->rois, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. if (sde_crtc_state->user_roi_list.num_rects) {
  801. sde_kms_rect_merge_rectangles(
  802. &sde_crtc_state->user_roi_list, &roi);
  803. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  804. SDE_ERROR_ENC(sde_enc,
  805. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  806. roi.x, roi.y, roi.w, roi.h);
  807. ret = -EINVAL;
  808. }
  809. }
  810. }
  811. return ret;
  812. }
  813. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  814. struct drm_crtc_state *crtc_state,
  815. struct drm_connector_state *conn_state,
  816. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  817. struct sde_connector *sde_conn,
  818. struct sde_connector_state *sde_conn_state)
  819. {
  820. int ret = 0;
  821. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  822. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  823. struct msm_display_topology *topology = NULL;
  824. ret = sde_connector_get_mode_info(&sde_conn->base,
  825. adj_mode, &sde_conn_state->mode_info);
  826. if (ret) {
  827. SDE_ERROR_ENC(sde_enc,
  828. "failed to get mode info, rc = %d\n", ret);
  829. return ret;
  830. }
  831. if (sde_conn_state->mode_info.comp_info.comp_type &&
  832. sde_conn_state->mode_info.comp_info.comp_ratio >=
  833. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  834. SDE_ERROR_ENC(sde_enc,
  835. "invalid compression ratio: %d\n",
  836. sde_conn_state->mode_info.comp_info.comp_ratio);
  837. ret = -EINVAL;
  838. return ret;
  839. }
  840. /* Reserve dynamic resources, indicating atomic_check phase */
  841. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  842. conn_state, true);
  843. if (ret) {
  844. SDE_ERROR_ENC(sde_enc,
  845. "RM failed to reserve resources, rc = %d\n",
  846. ret);
  847. return ret;
  848. }
  849. /**
  850. * Update connector state with the topology selected for the
  851. * resource set validated. Reset the topology if we are
  852. * de-activating crtc.
  853. */
  854. if (crtc_state->active)
  855. topology = &sde_conn_state->mode_info.topology;
  856. ret = sde_rm_update_topology(conn_state, topology);
  857. if (ret) {
  858. SDE_ERROR_ENC(sde_enc,
  859. "RM failed to update topology, rc: %d\n", ret);
  860. return ret;
  861. }
  862. ret = sde_connector_set_blob_data(conn_state->connector,
  863. conn_state,
  864. CONNECTOR_PROP_SDE_INFO);
  865. if (ret) {
  866. SDE_ERROR_ENC(sde_enc,
  867. "connector failed to update info, rc: %d\n",
  868. ret);
  869. return ret;
  870. }
  871. }
  872. return ret;
  873. }
  874. static int sde_encoder_virt_atomic_check(
  875. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  876. struct drm_connector_state *conn_state)
  877. {
  878. struct sde_encoder_virt *sde_enc;
  879. struct msm_drm_private *priv;
  880. struct sde_kms *sde_kms;
  881. const struct drm_display_mode *mode;
  882. struct drm_display_mode *adj_mode;
  883. struct sde_connector *sde_conn = NULL;
  884. struct sde_connector_state *sde_conn_state = NULL;
  885. struct sde_crtc_state *sde_crtc_state = NULL;
  886. enum sde_rm_topology_name old_top;
  887. int ret = 0;
  888. if (!drm_enc || !crtc_state || !conn_state) {
  889. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  890. !drm_enc, !crtc_state, !conn_state);
  891. return -EINVAL;
  892. }
  893. sde_enc = to_sde_encoder_virt(drm_enc);
  894. SDE_DEBUG_ENC(sde_enc, "\n");
  895. priv = drm_enc->dev->dev_private;
  896. sde_kms = to_sde_kms(priv->kms);
  897. mode = &crtc_state->mode;
  898. adj_mode = &crtc_state->adjusted_mode;
  899. sde_conn = to_sde_connector(conn_state->connector);
  900. sde_conn_state = to_sde_connector_state(conn_state);
  901. sde_crtc_state = to_sde_crtc_state(crtc_state);
  902. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  903. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  904. conn_state);
  905. if (ret)
  906. return ret;
  907. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  908. conn_state, sde_conn_state, sde_crtc_state);
  909. if (ret)
  910. return ret;
  911. /**
  912. * record topology in previous atomic state to be able to handle
  913. * topology transitions correctly.
  914. */
  915. old_top = sde_connector_get_property(conn_state,
  916. CONNECTOR_PROP_TOPOLOGY_NAME);
  917. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  918. if (ret)
  919. return ret;
  920. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  921. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  922. if (ret)
  923. return ret;
  924. ret = sde_connector_roi_v1_check_roi(conn_state);
  925. if (ret) {
  926. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  927. ret);
  928. return ret;
  929. }
  930. drm_mode_set_crtcinfo(adj_mode, 0);
  931. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  932. return ret;
  933. }
  934. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  935. int pic_width, int pic_height)
  936. {
  937. if (!dsc || !pic_width || !pic_height) {
  938. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  939. pic_width, pic_height);
  940. return -EINVAL;
  941. }
  942. if ((pic_width % dsc->slice_width) ||
  943. (pic_height % dsc->slice_height)) {
  944. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  945. pic_width, pic_height,
  946. dsc->slice_width, dsc->slice_height);
  947. return -EINVAL;
  948. }
  949. dsc->pic_width = pic_width;
  950. dsc->pic_height = pic_height;
  951. return 0;
  952. }
  953. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  954. int intf_width)
  955. {
  956. int slice_per_pkt, slice_per_intf;
  957. int bytes_in_slice, total_bytes_per_intf;
  958. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  959. (intf_width < dsc->slice_width)) {
  960. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  961. intf_width, dsc ? dsc->slice_width : -1);
  962. return;
  963. }
  964. slice_per_pkt = dsc->slice_per_pkt;
  965. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  966. /*
  967. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  968. * This can happen during partial update.
  969. */
  970. if (slice_per_pkt > slice_per_intf)
  971. slice_per_pkt = 1;
  972. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  973. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  974. dsc->eol_byte_num = total_bytes_per_intf % 3;
  975. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  976. dsc->bytes_in_slice = bytes_in_slice;
  977. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  978. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  979. }
  980. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  981. int enc_ip_width)
  982. {
  983. int max_ssm_delay, max_se_size, obuf_latency;
  984. int input_ssm_out_latency, base_hs_latency;
  985. int multi_hs_extra_latency, mux_word_size;
  986. /* Hardent core config */
  987. int max_muxword_size = 48;
  988. int output_rate = 64;
  989. int rtl_max_bpc = 10;
  990. int pipeline_latency = 28;
  991. max_se_size = 4 * (rtl_max_bpc + 1);
  992. max_ssm_delay = max_se_size + max_muxword_size - 1;
  993. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  994. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  995. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  996. mux_word_size), dsc->bpp) + 1;
  997. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  998. + obuf_latency;
  999. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1000. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1001. multi_hs_extra_latency), dsc->slice_width);
  1002. return 0;
  1003. }
  1004. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1005. struct msm_display_dsc_info *dsc)
  1006. {
  1007. /*
  1008. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1009. * or at the end of the slice. HW internally generates ich_reset at
  1010. * end of the slice line if DSC_MERGE is used or encoder has two
  1011. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1012. * is not used then it will generate ich_reset at the end of slice.
  1013. *
  1014. * Now as per the spec, during one PPS session, position where
  1015. * ich_reset is generated should not change. Now if full-screen frame
  1016. * has more than 1 soft slice then HW will automatically generate
  1017. * ich_reset at the end of slice_line. But for the same panel, if
  1018. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1019. * then HW will generate ich_reset at end of the slice. This is a
  1020. * mismatch. Prevent this by overriding HW's decision.
  1021. */
  1022. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1023. (dsc->slice_width == dsc->pic_width);
  1024. }
  1025. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1026. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1027. u32 common_mode, bool ich_reset, bool enable,
  1028. struct sde_hw_pingpong *hw_dsc_pp)
  1029. {
  1030. if (!enable) {
  1031. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1032. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1033. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1034. hw_dsc->ops.dsc_disable(hw_dsc);
  1035. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1036. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1037. PINGPONG_MAX);
  1038. return;
  1039. }
  1040. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1041. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1042. !hw_pp, !hw_dsc_pp);
  1043. return;
  1044. }
  1045. if (hw_dsc->ops.dsc_config)
  1046. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1047. if (hw_dsc->ops.dsc_config_thresh)
  1048. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1049. if (hw_dsc_pp->ops.setup_dsc)
  1050. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1051. if (hw_dsc->ops.bind_pingpong_blk)
  1052. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1053. if (hw_dsc_pp->ops.enable_dsc)
  1054. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1055. }
  1056. static void _sde_encoder_get_connector_roi(
  1057. struct sde_encoder_virt *sde_enc,
  1058. struct sde_rect *merged_conn_roi)
  1059. {
  1060. struct drm_connector *drm_conn;
  1061. struct sde_connector_state *c_state;
  1062. if (!sde_enc || !merged_conn_roi)
  1063. return;
  1064. drm_conn = sde_enc->phys_encs[0]->connector;
  1065. if (!drm_conn || !drm_conn->state)
  1066. return;
  1067. c_state = to_sde_connector_state(drm_conn->state);
  1068. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1069. }
  1070. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1071. {
  1072. int this_frame_slices;
  1073. int intf_ip_w, enc_ip_w;
  1074. int ich_res, dsc_common_mode = 0;
  1075. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1076. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1077. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1078. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1079. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1080. struct msm_display_dsc_info *dsc = NULL;
  1081. struct sde_hw_ctl *hw_ctl;
  1082. struct sde_ctl_dsc_cfg cfg;
  1083. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1084. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1085. return -EINVAL;
  1086. }
  1087. hw_ctl = enc_master->hw_ctl;
  1088. memset(&cfg, 0, sizeof(cfg));
  1089. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1090. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1091. this_frame_slices = roi->w / dsc->slice_width;
  1092. intf_ip_w = this_frame_slices * dsc->slice_width;
  1093. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1094. enc_ip_w = intf_ip_w;
  1095. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1096. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1097. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1098. dsc_common_mode = DSC_MODE_VIDEO;
  1099. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1100. roi->w, roi->h, dsc_common_mode);
  1101. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1102. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1103. ich_res, true, hw_dsc_pp);
  1104. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1105. /* setup dsc active configuration in the control path */
  1106. if (hw_ctl->ops.setup_dsc_cfg) {
  1107. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1108. SDE_DEBUG_ENC(sde_enc,
  1109. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1110. hw_ctl->idx,
  1111. cfg.dsc_count,
  1112. cfg.dsc[0],
  1113. cfg.dsc[1]);
  1114. }
  1115. if (hw_ctl->ops.update_bitmask_dsc)
  1116. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1117. return 0;
  1118. }
  1119. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1120. struct sde_encoder_kickoff_params *params)
  1121. {
  1122. int this_frame_slices;
  1123. int intf_ip_w, enc_ip_w;
  1124. int ich_res, dsc_common_mode;
  1125. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1126. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1127. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1128. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1129. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1130. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1131. bool half_panel_partial_update;
  1132. struct sde_hw_ctl *hw_ctl = NULL;
  1133. struct sde_ctl_dsc_cfg cfg;
  1134. int i;
  1135. if (!enc_master) {
  1136. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1137. return -EINVAL;
  1138. }
  1139. memset(&cfg, 0, sizeof(cfg));
  1140. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1141. hw_pp[i] = sde_enc->hw_pp[i];
  1142. hw_dsc[i] = sde_enc->hw_dsc[i];
  1143. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1144. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1145. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1146. return -EINVAL;
  1147. }
  1148. }
  1149. hw_ctl = enc_master->hw_ctl;
  1150. half_panel_partial_update =
  1151. hweight_long(params->affected_displays) == 1;
  1152. dsc_common_mode = 0;
  1153. if (!half_panel_partial_update)
  1154. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1155. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1156. dsc_common_mode |= DSC_MODE_VIDEO;
  1157. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1158. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1159. /*
  1160. * Since both DSC use same pic dimension, set same pic dimension
  1161. * to both DSC structures.
  1162. */
  1163. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1164. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1165. this_frame_slices = roi->w / dsc[0].slice_width;
  1166. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1167. if (!half_panel_partial_update)
  1168. intf_ip_w /= 2;
  1169. /*
  1170. * In this topology when both interfaces are active, they have same
  1171. * load so intf_ip_w will be same.
  1172. */
  1173. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1174. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1175. /*
  1176. * In this topology, since there is no dsc_merge, uncompressed input
  1177. * to encoder and interface is same.
  1178. */
  1179. enc_ip_w = intf_ip_w;
  1180. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1181. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1182. /*
  1183. * __is_ich_reset_override_needed should be called only after
  1184. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1185. */
  1186. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1187. half_panel_partial_update, &dsc[0]);
  1188. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1189. roi->w, roi->h, dsc_common_mode);
  1190. for (i = 0; i < sde_enc->num_phys_encs &&
  1191. i < MAX_CHANNELS_PER_ENC; i++) {
  1192. bool active = !!((1 << i) & params->affected_displays);
  1193. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1194. dsc_common_mode, i, active);
  1195. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1196. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1197. if (active) {
  1198. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1199. pr_err("Invalid dsc count:%d\n",
  1200. cfg.dsc_count);
  1201. return -EINVAL;
  1202. }
  1203. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1204. if (hw_ctl->ops.update_bitmask_dsc)
  1205. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1206. hw_dsc[i]->idx, 1);
  1207. }
  1208. }
  1209. /* setup dsc active configuration in the control path */
  1210. if (hw_ctl->ops.setup_dsc_cfg) {
  1211. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1212. SDE_DEBUG_ENC(sde_enc,
  1213. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1214. hw_ctl->idx,
  1215. cfg.dsc_count,
  1216. cfg.dsc[0],
  1217. cfg.dsc[1]);
  1218. }
  1219. return 0;
  1220. }
  1221. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1222. struct sde_encoder_kickoff_params *params)
  1223. {
  1224. int this_frame_slices;
  1225. int intf_ip_w, enc_ip_w;
  1226. int ich_res, dsc_common_mode;
  1227. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1228. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1229. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1231. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1232. struct msm_display_dsc_info *dsc = NULL;
  1233. bool half_panel_partial_update;
  1234. struct sde_hw_ctl *hw_ctl = NULL;
  1235. struct sde_ctl_dsc_cfg cfg;
  1236. int i;
  1237. if (!enc_master) {
  1238. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1239. return -EINVAL;
  1240. }
  1241. memset(&cfg, 0, sizeof(cfg));
  1242. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1243. hw_pp[i] = sde_enc->hw_pp[i];
  1244. hw_dsc[i] = sde_enc->hw_dsc[i];
  1245. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1246. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1247. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1248. return -EINVAL;
  1249. }
  1250. }
  1251. hw_ctl = enc_master->hw_ctl;
  1252. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1253. half_panel_partial_update =
  1254. hweight_long(params->affected_displays) == 1;
  1255. dsc_common_mode = 0;
  1256. if (!half_panel_partial_update)
  1257. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1258. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1259. dsc_common_mode |= DSC_MODE_VIDEO;
  1260. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1261. this_frame_slices = roi->w / dsc->slice_width;
  1262. intf_ip_w = this_frame_slices * dsc->slice_width;
  1263. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1264. /*
  1265. * dsc merge case: when using 2 encoders for the same stream,
  1266. * no. of slices need to be same on both the encoders.
  1267. */
  1268. enc_ip_w = intf_ip_w / 2;
  1269. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1270. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1271. half_panel_partial_update, dsc);
  1272. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1273. roi->w, roi->h, dsc_common_mode);
  1274. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1275. dsc_common_mode, i, params->affected_displays);
  1276. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1277. ich_res, true, hw_dsc_pp[0]);
  1278. cfg.dsc[0] = hw_dsc[0]->idx;
  1279. cfg.dsc_count++;
  1280. if (hw_ctl->ops.update_bitmask_dsc)
  1281. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1282. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1283. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1284. if (!half_panel_partial_update) {
  1285. cfg.dsc[1] = hw_dsc[1]->idx;
  1286. cfg.dsc_count++;
  1287. if (hw_ctl->ops.update_bitmask_dsc)
  1288. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1289. 1);
  1290. }
  1291. /* setup dsc active configuration in the control path */
  1292. if (hw_ctl->ops.setup_dsc_cfg) {
  1293. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1294. SDE_DEBUG_ENC(sde_enc,
  1295. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1296. hw_ctl->idx,
  1297. cfg.dsc_count,
  1298. cfg.dsc[0],
  1299. cfg.dsc[1]);
  1300. }
  1301. return 0;
  1302. }
  1303. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1304. {
  1305. struct sde_encoder_virt *sde_enc;
  1306. struct drm_connector *drm_conn;
  1307. struct drm_display_mode *adj_mode;
  1308. struct sde_rect roi;
  1309. if (!drm_enc) {
  1310. SDE_ERROR("invalid encoder parameter\n");
  1311. return -EINVAL;
  1312. }
  1313. sde_enc = to_sde_encoder_virt(drm_enc);
  1314. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1315. SDE_ERROR("invalid crtc parameter\n");
  1316. return -EINVAL;
  1317. }
  1318. if (!sde_enc->cur_master) {
  1319. SDE_ERROR("invalid cur_master parameter\n");
  1320. return -EINVAL;
  1321. }
  1322. adj_mode = &sde_enc->cur_master->cached_mode;
  1323. drm_conn = sde_enc->cur_master->connector;
  1324. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1325. if (sde_kms_rect_is_null(&roi)) {
  1326. roi.w = adj_mode->hdisplay;
  1327. roi.h = adj_mode->vdisplay;
  1328. }
  1329. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1330. sizeof(sde_enc->prv_conn_roi));
  1331. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1332. return 0;
  1333. }
  1334. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1335. struct sde_encoder_kickoff_params *params)
  1336. {
  1337. enum sde_rm_topology_name topology;
  1338. struct drm_connector *drm_conn;
  1339. int ret = 0;
  1340. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1341. !sde_enc->phys_encs[0]->connector)
  1342. return -EINVAL;
  1343. drm_conn = sde_enc->phys_encs[0]->connector;
  1344. topology = sde_connector_get_topology_name(drm_conn);
  1345. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1346. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1347. return -EINVAL;
  1348. }
  1349. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1350. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1351. sde_enc->cur_conn_roi.x,
  1352. sde_enc->cur_conn_roi.y,
  1353. sde_enc->cur_conn_roi.w,
  1354. sde_enc->cur_conn_roi.h,
  1355. sde_enc->prv_conn_roi.x,
  1356. sde_enc->prv_conn_roi.y,
  1357. sde_enc->prv_conn_roi.w,
  1358. sde_enc->prv_conn_roi.h,
  1359. sde_enc->cur_master->cached_mode.hdisplay,
  1360. sde_enc->cur_master->cached_mode.vdisplay);
  1361. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1362. &sde_enc->prv_conn_roi))
  1363. return ret;
  1364. switch (topology) {
  1365. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1366. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1367. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1368. break;
  1369. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1370. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1371. break;
  1372. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1373. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1374. break;
  1375. default:
  1376. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1377. topology);
  1378. return -EINVAL;
  1379. }
  1380. return ret;
  1381. }
  1382. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1383. u32 vsync_source, bool is_dummy)
  1384. {
  1385. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1386. struct msm_drm_private *priv;
  1387. struct sde_kms *sde_kms;
  1388. struct sde_hw_mdp *hw_mdptop;
  1389. struct drm_encoder *drm_enc;
  1390. struct sde_encoder_virt *sde_enc;
  1391. int i;
  1392. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1393. if (!sde_enc) {
  1394. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1395. return;
  1396. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1397. SDE_ERROR("invalid num phys enc %d/%d\n",
  1398. sde_enc->num_phys_encs,
  1399. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1400. return;
  1401. }
  1402. drm_enc = &sde_enc->base;
  1403. /* this pointers are checked in virt_enable_helper */
  1404. priv = drm_enc->dev->dev_private;
  1405. sde_kms = to_sde_kms(priv->kms);
  1406. if (!sde_kms) {
  1407. SDE_ERROR("invalid sde_kms\n");
  1408. return;
  1409. }
  1410. hw_mdptop = sde_kms->hw_mdp;
  1411. if (!hw_mdptop) {
  1412. SDE_ERROR("invalid mdptop\n");
  1413. return;
  1414. }
  1415. if (hw_mdptop->ops.setup_vsync_source) {
  1416. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1417. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1418. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1419. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1420. vsync_cfg.vsync_source = vsync_source;
  1421. vsync_cfg.is_dummy = is_dummy;
  1422. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1423. }
  1424. }
  1425. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1426. struct msm_display_info *disp_info, bool is_dummy)
  1427. {
  1428. struct sde_encoder_phys *phys;
  1429. int i;
  1430. u32 vsync_source;
  1431. if (!sde_enc || !disp_info) {
  1432. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1433. sde_enc != NULL, disp_info != NULL);
  1434. return;
  1435. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1436. SDE_ERROR("invalid num phys enc %d/%d\n",
  1437. sde_enc->num_phys_encs,
  1438. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1439. return;
  1440. }
  1441. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1442. if (is_dummy)
  1443. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1444. sde_enc->te_source;
  1445. else if (disp_info->is_te_using_watchdog_timer)
  1446. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1447. else
  1448. vsync_source = sde_enc->te_source;
  1449. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  1450. disp_info->is_te_using_watchdog_timer);
  1451. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1452. phys = sde_enc->phys_encs[i];
  1453. if (phys && phys->ops.setup_vsync_source)
  1454. phys->ops.setup_vsync_source(phys,
  1455. vsync_source, is_dummy);
  1456. }
  1457. }
  1458. }
  1459. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1460. {
  1461. int i;
  1462. struct sde_hw_pingpong *hw_pp = NULL;
  1463. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1464. struct sde_hw_dsc *hw_dsc = NULL;
  1465. struct sde_hw_ctl *hw_ctl = NULL;
  1466. struct sde_ctl_dsc_cfg cfg;
  1467. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1468. !sde_enc->phys_encs[0]->connector) {
  1469. SDE_ERROR("invalid params %d %d\n",
  1470. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1471. return;
  1472. }
  1473. if (sde_enc->cur_master)
  1474. hw_ctl = sde_enc->cur_master->hw_ctl;
  1475. /* Disable DSC for all the pp's present in this topology */
  1476. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1477. hw_pp = sde_enc->hw_pp[i];
  1478. hw_dsc = sde_enc->hw_dsc[i];
  1479. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1480. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1481. 0, 0, 0, hw_dsc_pp);
  1482. if (hw_dsc)
  1483. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1484. }
  1485. /* Clear the DSC ACTIVE config for this CTL */
  1486. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1487. memset(&cfg, 0, sizeof(cfg));
  1488. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1489. }
  1490. /**
  1491. * Since pending flushes from previous commit get cleared
  1492. * sometime after this point, setting DSC flush bits now
  1493. * will have no effect. Therefore dirty_dsc_ids track which
  1494. * DSC blocks must be flushed for the next trigger.
  1495. */
  1496. }
  1497. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1498. bool watchdog_te)
  1499. {
  1500. struct sde_encoder_virt *sde_enc;
  1501. struct msm_display_info disp_info;
  1502. if (!drm_enc) {
  1503. pr_err("invalid drm encoder\n");
  1504. return -EINVAL;
  1505. }
  1506. sde_enc = to_sde_encoder_virt(drm_enc);
  1507. sde_encoder_control_te(drm_enc, false);
  1508. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1509. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1510. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1511. sde_encoder_control_te(drm_enc, true);
  1512. return 0;
  1513. }
  1514. static int _sde_encoder_rsc_client_update_vsync_wait(
  1515. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1516. int wait_vblank_crtc_id)
  1517. {
  1518. int wait_refcount = 0, ret = 0;
  1519. int pipe = -1;
  1520. int wait_count = 0;
  1521. struct drm_crtc *primary_crtc;
  1522. struct drm_crtc *crtc;
  1523. crtc = sde_enc->crtc;
  1524. if (wait_vblank_crtc_id)
  1525. wait_refcount =
  1526. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1527. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1528. SDE_EVTLOG_FUNC_ENTRY);
  1529. if (crtc->base.id != wait_vblank_crtc_id) {
  1530. primary_crtc = drm_crtc_find(drm_enc->dev,
  1531. NULL, wait_vblank_crtc_id);
  1532. if (!primary_crtc) {
  1533. SDE_ERROR_ENC(sde_enc,
  1534. "failed to find primary crtc id %d\n",
  1535. wait_vblank_crtc_id);
  1536. return -EINVAL;
  1537. }
  1538. pipe = drm_crtc_index(primary_crtc);
  1539. }
  1540. /**
  1541. * note: VBLANK is expected to be enabled at this point in
  1542. * resource control state machine if on primary CRTC
  1543. */
  1544. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1545. if (sde_rsc_client_is_state_update_complete(
  1546. sde_enc->rsc_client))
  1547. break;
  1548. if (crtc->base.id == wait_vblank_crtc_id)
  1549. ret = sde_encoder_wait_for_event(drm_enc,
  1550. MSM_ENC_VBLANK);
  1551. else
  1552. drm_wait_one_vblank(drm_enc->dev, pipe);
  1553. if (ret) {
  1554. SDE_ERROR_ENC(sde_enc,
  1555. "wait for vblank failed ret:%d\n", ret);
  1556. /**
  1557. * rsc hardware may hang without vsync. avoid rsc hang
  1558. * by generating the vsync from watchdog timer.
  1559. */
  1560. if (crtc->base.id == wait_vblank_crtc_id)
  1561. sde_encoder_helper_switch_vsync(drm_enc, true);
  1562. }
  1563. }
  1564. if (wait_count >= MAX_RSC_WAIT)
  1565. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1566. SDE_EVTLOG_ERROR);
  1567. if (wait_refcount)
  1568. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1569. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1570. SDE_EVTLOG_FUNC_EXIT);
  1571. return ret;
  1572. }
  1573. static int _sde_encoder_update_rsc_client(
  1574. struct drm_encoder *drm_enc, bool enable)
  1575. {
  1576. struct sde_encoder_virt *sde_enc;
  1577. struct drm_crtc *crtc;
  1578. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1579. struct sde_rsc_cmd_config *rsc_config;
  1580. int ret;
  1581. struct msm_display_info *disp_info;
  1582. struct msm_mode_info *mode_info;
  1583. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1584. u32 qsync_mode = 0, v_front_porch;
  1585. struct drm_display_mode *mode;
  1586. bool is_vid_mode;
  1587. if (!drm_enc || !drm_enc->dev) {
  1588. SDE_ERROR("invalid encoder arguments\n");
  1589. return -EINVAL;
  1590. }
  1591. sde_enc = to_sde_encoder_virt(drm_enc);
  1592. mode_info = &sde_enc->mode_info;
  1593. crtc = sde_enc->crtc;
  1594. if (!sde_enc->crtc) {
  1595. SDE_ERROR("invalid crtc parameter\n");
  1596. return -EINVAL;
  1597. }
  1598. disp_info = &sde_enc->disp_info;
  1599. rsc_config = &sde_enc->rsc_config;
  1600. if (!sde_enc->rsc_client) {
  1601. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1602. return 0;
  1603. }
  1604. /**
  1605. * only primary command mode panel without Qsync can request CMD state.
  1606. * all other panels/displays can request for VID state including
  1607. * secondary command mode panel.
  1608. * Clone mode encoder can request CLK STATE only.
  1609. */
  1610. if (sde_enc->cur_master)
  1611. qsync_mode = sde_connector_get_qsync_mode(
  1612. sde_enc->cur_master->connector);
  1613. if (sde_encoder_in_clone_mode(drm_enc) ||
  1614. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1615. (disp_info->display_type && qsync_mode))
  1616. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1617. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1618. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1619. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1620. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1621. SDE_EVT32(rsc_state, qsync_mode);
  1622. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1623. MSM_DISPLAY_VIDEO_MODE);
  1624. mode = &sde_enc->crtc->state->mode;
  1625. v_front_porch = mode->vsync_start - mode->vdisplay;
  1626. /* compare specific items and reconfigure the rsc */
  1627. if ((rsc_config->fps != mode_info->frame_rate) ||
  1628. (rsc_config->vtotal != mode_info->vtotal) ||
  1629. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1630. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1631. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1632. rsc_config->fps = mode_info->frame_rate;
  1633. rsc_config->vtotal = mode_info->vtotal;
  1634. /*
  1635. * for video mode, prefill lines should not go beyond vertical
  1636. * front porch for RSCC configuration. This will ensure bw
  1637. * downvotes are not sent within the active region. Additional
  1638. * -1 is to give one line time for rscc mode min_threshold.
  1639. */
  1640. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1641. rsc_config->prefill_lines = v_front_porch - 1;
  1642. else
  1643. rsc_config->prefill_lines = mode_info->prefill_lines;
  1644. rsc_config->jitter_numer = mode_info->jitter_numer;
  1645. rsc_config->jitter_denom = mode_info->jitter_denom;
  1646. sde_enc->rsc_state_init = false;
  1647. }
  1648. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1649. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1650. /* update it only once */
  1651. sde_enc->rsc_state_init = true;
  1652. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1653. rsc_state, rsc_config, crtc->base.id,
  1654. &wait_vblank_crtc_id);
  1655. } else {
  1656. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1657. rsc_state, NULL, crtc->base.id,
  1658. &wait_vblank_crtc_id);
  1659. }
  1660. /**
  1661. * if RSC performed a state change that requires a VBLANK wait, it will
  1662. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1663. *
  1664. * if we are the primary display, we will need to enable and wait
  1665. * locally since we hold the commit thread
  1666. *
  1667. * if we are an external display, we must send a signal to the primary
  1668. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1669. * by the primary panel's VBLANK signals
  1670. */
  1671. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1672. if (ret) {
  1673. SDE_ERROR_ENC(sde_enc,
  1674. "sde rsc client update failed ret:%d\n", ret);
  1675. return ret;
  1676. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1677. return ret;
  1678. }
  1679. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1680. sde_enc, wait_vblank_crtc_id);
  1681. return ret;
  1682. }
  1683. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1684. {
  1685. struct sde_encoder_virt *sde_enc;
  1686. int i;
  1687. if (!drm_enc) {
  1688. SDE_ERROR("invalid encoder\n");
  1689. return;
  1690. }
  1691. sde_enc = to_sde_encoder_virt(drm_enc);
  1692. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1694. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1695. if (phys && phys->ops.irq_control)
  1696. phys->ops.irq_control(phys, enable);
  1697. }
  1698. }
  1699. /* keep track of the userspace vblank during modeset */
  1700. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1701. u32 sw_event)
  1702. {
  1703. struct sde_encoder_virt *sde_enc;
  1704. bool enable;
  1705. int i;
  1706. if (!drm_enc) {
  1707. SDE_ERROR("invalid encoder\n");
  1708. return;
  1709. }
  1710. sde_enc = to_sde_encoder_virt(drm_enc);
  1711. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1712. sw_event, sde_enc->vblank_enabled);
  1713. /* nothing to do if vblank not enabled by userspace */
  1714. if (!sde_enc->vblank_enabled)
  1715. return;
  1716. /* disable vblank on pre_modeset */
  1717. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1718. enable = false;
  1719. /* enable vblank on post_modeset */
  1720. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1721. enable = true;
  1722. else
  1723. return;
  1724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1726. if (phys && phys->ops.control_vblank_irq)
  1727. phys->ops.control_vblank_irq(phys, enable);
  1728. }
  1729. }
  1730. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1731. {
  1732. struct sde_encoder_virt *sde_enc;
  1733. if (!drm_enc)
  1734. return NULL;
  1735. sde_enc = to_sde_encoder_virt(drm_enc);
  1736. return sde_enc->rsc_client;
  1737. }
  1738. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1739. bool enable)
  1740. {
  1741. struct msm_drm_private *priv;
  1742. struct sde_kms *sde_kms;
  1743. struct sde_encoder_virt *sde_enc;
  1744. int rc;
  1745. bool is_cmd_mode = false;
  1746. sde_enc = to_sde_encoder_virt(drm_enc);
  1747. priv = drm_enc->dev->dev_private;
  1748. sde_kms = to_sde_kms(priv->kms);
  1749. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1750. is_cmd_mode = true;
  1751. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1752. SDE_EVT32(DRMID(drm_enc), enable);
  1753. if (!sde_enc->cur_master) {
  1754. SDE_ERROR("encoder master not set\n");
  1755. return -EINVAL;
  1756. }
  1757. if (enable) {
  1758. /* enable SDE core clks */
  1759. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1760. if (rc < 0) {
  1761. SDE_ERROR("failed to enable power resource %d\n", rc);
  1762. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1763. return rc;
  1764. }
  1765. sde_enc->elevated_ahb_vote = true;
  1766. /* enable DSI clks */
  1767. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1768. true);
  1769. if (rc) {
  1770. SDE_ERROR("failed to enable clk control %d\n", rc);
  1771. pm_runtime_put_sync(drm_enc->dev->dev);
  1772. return rc;
  1773. }
  1774. /* enable all the irq */
  1775. _sde_encoder_irq_control(drm_enc, true);
  1776. } else {
  1777. /* disable all the irq */
  1778. _sde_encoder_irq_control(drm_enc, false);
  1779. /* disable DSI clks */
  1780. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1781. /* disable SDE core clks */
  1782. pm_runtime_put_sync(drm_enc->dev->dev);
  1783. }
  1784. return 0;
  1785. }
  1786. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1787. bool enable, u32 frame_count)
  1788. {
  1789. struct sde_encoder_virt *sde_enc;
  1790. int i;
  1791. if (!drm_enc) {
  1792. SDE_ERROR("invalid encoder\n");
  1793. return;
  1794. }
  1795. sde_enc = to_sde_encoder_virt(drm_enc);
  1796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1797. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1798. if (!phys || !phys->ops.setup_misr)
  1799. continue;
  1800. phys->ops.setup_misr(phys, enable, frame_count);
  1801. }
  1802. }
  1803. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1804. unsigned int type, unsigned int code, int value)
  1805. {
  1806. struct drm_encoder *drm_enc = NULL;
  1807. struct sde_encoder_virt *sde_enc = NULL;
  1808. struct msm_drm_thread *disp_thread = NULL;
  1809. struct msm_drm_private *priv = NULL;
  1810. if (!handle || !handle->handler || !handle->handler->private) {
  1811. SDE_ERROR("invalid encoder for the input event\n");
  1812. return;
  1813. }
  1814. drm_enc = (struct drm_encoder *)handle->handler->private;
  1815. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1816. SDE_ERROR("invalid parameters\n");
  1817. return;
  1818. }
  1819. priv = drm_enc->dev->dev_private;
  1820. sde_enc = to_sde_encoder_virt(drm_enc);
  1821. if (!sde_enc->crtc || (sde_enc->crtc->index
  1822. >= ARRAY_SIZE(priv->disp_thread))) {
  1823. SDE_DEBUG_ENC(sde_enc,
  1824. "invalid cached CRTC: %d or crtc index: %d\n",
  1825. sde_enc->crtc == NULL,
  1826. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1827. return;
  1828. }
  1829. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1830. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1831. kthread_queue_work(&disp_thread->worker,
  1832. &sde_enc->input_event_work);
  1833. }
  1834. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1835. {
  1836. struct sde_encoder_virt *sde_enc;
  1837. if (!drm_enc) {
  1838. SDE_ERROR("invalid encoder\n");
  1839. return;
  1840. }
  1841. sde_enc = to_sde_encoder_virt(drm_enc);
  1842. /* return early if there is no state change */
  1843. if (sde_enc->idle_pc_enabled == enable)
  1844. return;
  1845. sde_enc->idle_pc_enabled = enable;
  1846. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1847. SDE_EVT32(sde_enc->idle_pc_enabled);
  1848. }
  1849. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1850. u32 sw_event)
  1851. {
  1852. if (kthread_cancel_delayed_work_sync(
  1853. &sde_enc->delayed_off_work))
  1854. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1855. sw_event);
  1856. }
  1857. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1858. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1859. {
  1860. int ret = 0;
  1861. /* cancel delayed off work, if any */
  1862. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1863. mutex_lock(&sde_enc->rc_lock);
  1864. /* return if the resource control is already in ON state */
  1865. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1866. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1867. sw_event);
  1868. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1869. SDE_EVTLOG_FUNC_CASE1);
  1870. goto end;
  1871. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1872. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1873. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1874. sw_event, sde_enc->rc_state);
  1875. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1876. SDE_EVTLOG_ERROR);
  1877. goto end;
  1878. }
  1879. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1880. _sde_encoder_irq_control(drm_enc, true);
  1881. } else {
  1882. /* enable all the clks and resources */
  1883. ret = _sde_encoder_resource_control_helper(drm_enc,
  1884. true);
  1885. if (ret) {
  1886. SDE_ERROR_ENC(sde_enc,
  1887. "sw_event:%d, rc in state %d\n",
  1888. sw_event, sde_enc->rc_state);
  1889. SDE_EVT32(DRMID(drm_enc), sw_event,
  1890. sde_enc->rc_state,
  1891. SDE_EVTLOG_ERROR);
  1892. goto end;
  1893. }
  1894. _sde_encoder_update_rsc_client(drm_enc, true);
  1895. }
  1896. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1897. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1898. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1899. end:
  1900. mutex_unlock(&sde_enc->rc_lock);
  1901. return ret;
  1902. }
  1903. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1904. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1905. struct msm_drm_private *priv)
  1906. {
  1907. unsigned int lp, idle_pc_duration;
  1908. struct msm_drm_thread *disp_thread;
  1909. bool autorefresh_enabled = false;
  1910. if (!sde_enc->crtc) {
  1911. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1912. return -EINVAL;
  1913. }
  1914. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1915. SDE_ERROR("invalid crtc index :%u\n",
  1916. sde_enc->crtc->index);
  1917. return -EINVAL;
  1918. }
  1919. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1920. /*
  1921. * mutex lock is not used as this event happens at interrupt
  1922. * context. And locking is not required as, the other events
  1923. * like KICKOFF and STOP does a wait-for-idle before executing
  1924. * the resource_control
  1925. */
  1926. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1927. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1928. sw_event, sde_enc->rc_state);
  1929. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1930. SDE_EVTLOG_ERROR);
  1931. return -EINVAL;
  1932. }
  1933. /*
  1934. * schedule off work item only when there are no
  1935. * frames pending
  1936. */
  1937. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1938. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1939. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1940. SDE_EVTLOG_FUNC_CASE2);
  1941. return 0;
  1942. }
  1943. /* schedule delayed off work if autorefresh is disabled */
  1944. if (sde_enc->cur_master &&
  1945. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1946. autorefresh_enabled =
  1947. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1948. sde_enc->cur_master);
  1949. /* set idle timeout based on master connector's lp value */
  1950. if (sde_enc->cur_master)
  1951. lp = sde_connector_get_lp(
  1952. sde_enc->cur_master->connector);
  1953. else
  1954. lp = SDE_MODE_DPMS_ON;
  1955. if (lp == SDE_MODE_DPMS_LP2)
  1956. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1957. else
  1958. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1959. if (!autorefresh_enabled)
  1960. kthread_mod_delayed_work(
  1961. &disp_thread->worker,
  1962. &sde_enc->delayed_off_work,
  1963. msecs_to_jiffies(idle_pc_duration));
  1964. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1965. autorefresh_enabled,
  1966. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1967. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1968. sw_event);
  1969. return 0;
  1970. }
  1971. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1972. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1973. {
  1974. /* cancel delayed off work, if any */
  1975. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1976. mutex_lock(&sde_enc->rc_lock);
  1977. if (is_vid_mode &&
  1978. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1979. _sde_encoder_irq_control(drm_enc, true);
  1980. }
  1981. /* skip if is already OFF or IDLE, resources are off already */
  1982. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1983. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1984. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1985. sw_event, sde_enc->rc_state);
  1986. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1987. SDE_EVTLOG_FUNC_CASE3);
  1988. goto end;
  1989. }
  1990. /**
  1991. * IRQs are still enabled currently, which allows wait for
  1992. * VBLANK which RSC may require to correctly transition to OFF
  1993. */
  1994. _sde_encoder_update_rsc_client(drm_enc, false);
  1995. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1996. SDE_ENC_RC_STATE_PRE_OFF,
  1997. SDE_EVTLOG_FUNC_CASE3);
  1998. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1999. end:
  2000. mutex_unlock(&sde_enc->rc_lock);
  2001. return 0;
  2002. }
  2003. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2004. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2005. {
  2006. int ret = 0;
  2007. /* cancel vsync event work and timer */
  2008. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2009. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2010. del_timer_sync(&sde_enc->vsync_event_timer);
  2011. mutex_lock(&sde_enc->rc_lock);
  2012. /* return if the resource control is already in OFF state */
  2013. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2014. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2015. sw_event);
  2016. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2017. SDE_EVTLOG_FUNC_CASE4);
  2018. goto end;
  2019. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2020. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2021. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2022. sw_event, sde_enc->rc_state);
  2023. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2024. SDE_EVTLOG_ERROR);
  2025. ret = -EINVAL;
  2026. goto end;
  2027. }
  2028. /**
  2029. * expect to arrive here only if in either idle state or pre-off
  2030. * and in IDLE state the resources are already disabled
  2031. */
  2032. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2033. _sde_encoder_resource_control_helper(drm_enc, false);
  2034. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2035. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2036. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2037. end:
  2038. mutex_unlock(&sde_enc->rc_lock);
  2039. return ret;
  2040. }
  2041. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2042. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2043. {
  2044. int ret = 0;
  2045. /* cancel delayed off work, if any */
  2046. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2047. mutex_lock(&sde_enc->rc_lock);
  2048. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2049. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2050. sw_event);
  2051. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2052. SDE_EVTLOG_FUNC_CASE5);
  2053. goto end;
  2054. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2055. /* enable all the clks and resources */
  2056. ret = _sde_encoder_resource_control_helper(drm_enc,
  2057. true);
  2058. if (ret) {
  2059. SDE_ERROR_ENC(sde_enc,
  2060. "sw_event:%d, rc in state %d\n",
  2061. sw_event, sde_enc->rc_state);
  2062. SDE_EVT32(DRMID(drm_enc), sw_event,
  2063. sde_enc->rc_state,
  2064. SDE_EVTLOG_ERROR);
  2065. goto end;
  2066. }
  2067. _sde_encoder_update_rsc_client(drm_enc, true);
  2068. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2069. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2070. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2071. }
  2072. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2073. if (ret && ret != -EWOULDBLOCK) {
  2074. SDE_ERROR_ENC(sde_enc,
  2075. "wait for commit done returned %d\n",
  2076. ret);
  2077. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2078. ret, SDE_EVTLOG_ERROR);
  2079. ret = -EINVAL;
  2080. goto end;
  2081. }
  2082. _sde_encoder_irq_control(drm_enc, false);
  2083. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2084. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2085. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2086. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2087. end:
  2088. mutex_unlock(&sde_enc->rc_lock);
  2089. return ret;
  2090. }
  2091. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2092. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2093. {
  2094. int ret = 0;
  2095. mutex_lock(&sde_enc->rc_lock);
  2096. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2097. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2098. sw_event);
  2099. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2100. SDE_EVTLOG_FUNC_CASE5);
  2101. goto end;
  2102. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2103. SDE_ERROR_ENC(sde_enc,
  2104. "sw_event:%d, rc:%d !MODESET state\n",
  2105. sw_event, sde_enc->rc_state);
  2106. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2107. SDE_EVTLOG_ERROR);
  2108. ret = -EINVAL;
  2109. goto end;
  2110. }
  2111. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2112. _sde_encoder_irq_control(drm_enc, true);
  2113. _sde_encoder_update_rsc_client(drm_enc, true);
  2114. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2115. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2116. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2117. end:
  2118. mutex_unlock(&sde_enc->rc_lock);
  2119. return ret;
  2120. }
  2121. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2122. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2123. {
  2124. mutex_lock(&sde_enc->rc_lock);
  2125. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2126. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2127. sw_event, sde_enc->rc_state);
  2128. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2129. SDE_EVTLOG_ERROR);
  2130. goto end;
  2131. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  2132. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2133. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2134. sde_crtc_frame_pending(sde_enc->crtc),
  2135. SDE_EVTLOG_ERROR);
  2136. goto end;
  2137. }
  2138. if (is_vid_mode) {
  2139. _sde_encoder_irq_control(drm_enc, false);
  2140. } else {
  2141. /* disable all the clks and resources */
  2142. _sde_encoder_update_rsc_client(drm_enc, false);
  2143. _sde_encoder_resource_control_helper(drm_enc, false);
  2144. }
  2145. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2146. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2147. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2148. end:
  2149. mutex_unlock(&sde_enc->rc_lock);
  2150. return 0;
  2151. }
  2152. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2153. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2154. struct msm_drm_private *priv, bool is_vid_mode)
  2155. {
  2156. bool autorefresh_enabled = false;
  2157. struct msm_drm_thread *disp_thread;
  2158. int ret = 0;
  2159. if (!sde_enc->crtc ||
  2160. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2161. SDE_DEBUG_ENC(sde_enc,
  2162. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2163. sde_enc->crtc == NULL,
  2164. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2165. sw_event);
  2166. return -EINVAL;
  2167. }
  2168. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2169. mutex_lock(&sde_enc->rc_lock);
  2170. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2171. if (sde_enc->cur_master &&
  2172. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2173. autorefresh_enabled =
  2174. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2175. sde_enc->cur_master);
  2176. if (autorefresh_enabled) {
  2177. SDE_DEBUG_ENC(sde_enc,
  2178. "not handling early wakeup since auto refresh is enabled\n");
  2179. goto end;
  2180. }
  2181. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2182. kthread_mod_delayed_work(&disp_thread->worker,
  2183. &sde_enc->delayed_off_work,
  2184. msecs_to_jiffies(
  2185. IDLE_POWERCOLLAPSE_DURATION));
  2186. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2187. /* enable all the clks and resources */
  2188. ret = _sde_encoder_resource_control_helper(drm_enc,
  2189. true);
  2190. if (ret) {
  2191. SDE_ERROR_ENC(sde_enc,
  2192. "sw_event:%d, rc in state %d\n",
  2193. sw_event, sde_enc->rc_state);
  2194. SDE_EVT32(DRMID(drm_enc), sw_event,
  2195. sde_enc->rc_state,
  2196. SDE_EVTLOG_ERROR);
  2197. goto end;
  2198. }
  2199. _sde_encoder_update_rsc_client(drm_enc, true);
  2200. /*
  2201. * In some cases, commit comes with slight delay
  2202. * (> 80 ms)after early wake up, prevent clock switch
  2203. * off to avoid jank in next update. So, increase the
  2204. * command mode idle timeout sufficiently to prevent
  2205. * such case.
  2206. */
  2207. kthread_mod_delayed_work(&disp_thread->worker,
  2208. &sde_enc->delayed_off_work,
  2209. msecs_to_jiffies(
  2210. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2211. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2212. }
  2213. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2214. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2215. end:
  2216. mutex_unlock(&sde_enc->rc_lock);
  2217. return ret;
  2218. }
  2219. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2220. u32 sw_event)
  2221. {
  2222. struct sde_encoder_virt *sde_enc;
  2223. struct msm_drm_private *priv;
  2224. int ret = 0;
  2225. bool is_vid_mode = false;
  2226. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2227. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2228. sw_event);
  2229. return -EINVAL;
  2230. }
  2231. sde_enc = to_sde_encoder_virt(drm_enc);
  2232. priv = drm_enc->dev->dev_private;
  2233. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2234. is_vid_mode = true;
  2235. /*
  2236. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2237. * events and return early for other events (ie wb display).
  2238. */
  2239. if (!sde_enc->idle_pc_enabled &&
  2240. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2241. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2242. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2243. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2244. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2245. return 0;
  2246. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2247. sw_event, sde_enc->idle_pc_enabled);
  2248. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2249. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2250. switch (sw_event) {
  2251. case SDE_ENC_RC_EVENT_KICKOFF:
  2252. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2253. is_vid_mode);
  2254. break;
  2255. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2256. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2257. priv);
  2258. break;
  2259. case SDE_ENC_RC_EVENT_PRE_STOP:
  2260. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2261. is_vid_mode);
  2262. break;
  2263. case SDE_ENC_RC_EVENT_STOP:
  2264. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2265. break;
  2266. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2267. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2268. break;
  2269. case SDE_ENC_RC_EVENT_POST_MODESET:
  2270. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2271. break;
  2272. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2273. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2274. is_vid_mode);
  2275. break;
  2276. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2277. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2278. priv, is_vid_mode);
  2279. break;
  2280. default:
  2281. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2282. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2283. break;
  2284. }
  2285. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2286. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2287. return ret;
  2288. }
  2289. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2290. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2291. {
  2292. int i = 0;
  2293. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2294. if (intf_mode == INTF_MODE_CMD)
  2295. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2296. else if (intf_mode == INTF_MODE_VIDEO)
  2297. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2298. _sde_encoder_update_rsc_client(drm_enc, true);
  2299. if (intf_mode == INTF_MODE_CMD) {
  2300. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2301. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2302. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2303. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2304. msm_is_mode_seamless_poms(adj_mode),
  2305. SDE_EVTLOG_FUNC_CASE1);
  2306. } else if (intf_mode == INTF_MODE_VIDEO) {
  2307. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2308. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2309. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2310. msm_is_mode_seamless_poms(adj_mode),
  2311. SDE_EVTLOG_FUNC_CASE2);
  2312. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2313. }
  2314. }
  2315. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2316. struct drm_display_mode *mode,
  2317. struct drm_display_mode *adj_mode)
  2318. {
  2319. struct sde_encoder_virt *sde_enc;
  2320. struct msm_drm_private *priv;
  2321. struct sde_kms *sde_kms;
  2322. struct list_head *connector_list;
  2323. struct drm_connector *conn = NULL, *conn_iter;
  2324. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2325. struct sde_rm_hw_request request_hw;
  2326. enum sde_intf_mode intf_mode;
  2327. bool is_cmd_mode = false;
  2328. int i = 0, ret;
  2329. if (!drm_enc) {
  2330. SDE_ERROR("invalid encoder\n");
  2331. return;
  2332. }
  2333. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2334. SDE_ERROR("power resource is not enabled\n");
  2335. return;
  2336. }
  2337. sde_enc = to_sde_encoder_virt(drm_enc);
  2338. SDE_DEBUG_ENC(sde_enc, "\n");
  2339. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2340. is_cmd_mode = true;
  2341. priv = drm_enc->dev->dev_private;
  2342. sde_kms = to_sde_kms(priv->kms);
  2343. connector_list = &sde_kms->dev->mode_config.connector_list;
  2344. SDE_EVT32(DRMID(drm_enc));
  2345. /*
  2346. * cache the crtc in sde_enc on enable for duration of use case
  2347. * for correctly servicing asynchronous irq events and timers
  2348. */
  2349. if (!drm_enc->crtc) {
  2350. SDE_ERROR("invalid crtc\n");
  2351. return;
  2352. }
  2353. sde_enc->crtc = drm_enc->crtc;
  2354. list_for_each_entry(conn_iter, connector_list, head)
  2355. if (conn_iter->encoder == drm_enc)
  2356. conn = conn_iter;
  2357. if (!conn) {
  2358. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2359. return;
  2360. } else if (!conn->state) {
  2361. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2362. return;
  2363. }
  2364. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2365. /* store the mode_info */
  2366. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2367. /* release resources before seamless mode change */
  2368. if (msm_is_mode_seamless_dms(adj_mode) ||
  2369. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2370. is_cmd_mode)) {
  2371. /* restore resource state before releasing them */
  2372. ret = sde_encoder_resource_control(drm_enc,
  2373. SDE_ENC_RC_EVENT_PRE_MODESET);
  2374. if (ret) {
  2375. SDE_ERROR_ENC(sde_enc,
  2376. "sde resource control failed: %d\n",
  2377. ret);
  2378. return;
  2379. }
  2380. /*
  2381. * Disable dsc before switch the mode and after pre_modeset,
  2382. * to guarantee that previous kickoff finished.
  2383. */
  2384. _sde_encoder_dsc_disable(sde_enc);
  2385. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2386. _sde_encoder_modeset_helper_locked(drm_enc,
  2387. SDE_ENC_RC_EVENT_PRE_MODESET);
  2388. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2389. }
  2390. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2391. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2392. conn->state, false);
  2393. if (ret) {
  2394. SDE_ERROR_ENC(sde_enc,
  2395. "failed to reserve hw resources, %d\n", ret);
  2396. return;
  2397. }
  2398. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2399. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2400. sde_enc->hw_pp[i] = NULL;
  2401. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2402. break;
  2403. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2404. }
  2405. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2406. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2407. if (phys) {
  2408. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2409. SDE_HW_BLK_QDSS);
  2410. for (i = 0; i < QDSS_MAX; i++) {
  2411. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2412. phys->hw_qdss =
  2413. (struct sde_hw_qdss *)qdss_iter.hw;
  2414. break;
  2415. }
  2416. }
  2417. }
  2418. }
  2419. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2420. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2421. sde_enc->hw_dsc[i] = NULL;
  2422. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2423. break;
  2424. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2425. }
  2426. /* Get PP for DSC configuration */
  2427. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2428. sde_enc->hw_dsc_pp[i] = NULL;
  2429. if (!sde_enc->hw_dsc[i])
  2430. continue;
  2431. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2432. request_hw.type = SDE_HW_BLK_PINGPONG;
  2433. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2434. break;
  2435. sde_enc->hw_dsc_pp[i] =
  2436. (struct sde_hw_pingpong *) request_hw.hw;
  2437. }
  2438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2439. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2440. if (phys) {
  2441. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2442. SDE_ERROR_ENC(sde_enc,
  2443. "invalid pingpong block for the encoder\n");
  2444. return;
  2445. }
  2446. phys->hw_pp = sde_enc->hw_pp[i];
  2447. phys->connector = conn->state->connector;
  2448. if (phys->ops.mode_set)
  2449. phys->ops.mode_set(phys, mode, adj_mode);
  2450. }
  2451. }
  2452. /* update resources after seamless mode change */
  2453. if (msm_is_mode_seamless_dms(adj_mode) ||
  2454. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2455. is_cmd_mode))
  2456. sde_encoder_resource_control(&sde_enc->base,
  2457. SDE_ENC_RC_EVENT_POST_MODESET);
  2458. else if (msm_is_mode_seamless_poms(adj_mode))
  2459. _sde_encoder_modeset_helper_locked(drm_enc,
  2460. SDE_ENC_RC_EVENT_POST_MODESET);
  2461. }
  2462. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2463. {
  2464. struct sde_encoder_virt *sde_enc;
  2465. struct sde_encoder_phys *phys;
  2466. int i;
  2467. if (!drm_enc) {
  2468. SDE_ERROR("invalid parameters\n");
  2469. return;
  2470. }
  2471. sde_enc = to_sde_encoder_virt(drm_enc);
  2472. if (!sde_enc) {
  2473. SDE_ERROR("invalid sde encoder\n");
  2474. return;
  2475. }
  2476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2477. phys = sde_enc->phys_encs[i];
  2478. if (phys && phys->ops.control_te)
  2479. phys->ops.control_te(phys, enable);
  2480. }
  2481. }
  2482. static int _sde_encoder_input_connect(struct input_handler *handler,
  2483. struct input_dev *dev, const struct input_device_id *id)
  2484. {
  2485. struct input_handle *handle;
  2486. int rc = 0;
  2487. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2488. if (!handle)
  2489. return -ENOMEM;
  2490. handle->dev = dev;
  2491. handle->handler = handler;
  2492. handle->name = handler->name;
  2493. rc = input_register_handle(handle);
  2494. if (rc) {
  2495. pr_err("failed to register input handle\n");
  2496. goto error;
  2497. }
  2498. rc = input_open_device(handle);
  2499. if (rc) {
  2500. pr_err("failed to open input device\n");
  2501. goto error_unregister;
  2502. }
  2503. return 0;
  2504. error_unregister:
  2505. input_unregister_handle(handle);
  2506. error:
  2507. kfree(handle);
  2508. return rc;
  2509. }
  2510. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2511. {
  2512. input_close_device(handle);
  2513. input_unregister_handle(handle);
  2514. kfree(handle);
  2515. }
  2516. /**
  2517. * Structure for specifying event parameters on which to receive callbacks.
  2518. * This structure will trigger a callback in case of a touch event (specified by
  2519. * EV_ABS) where there is a change in X and Y coordinates,
  2520. */
  2521. static const struct input_device_id sde_input_ids[] = {
  2522. {
  2523. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2524. .evbit = { BIT_MASK(EV_ABS) },
  2525. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2526. BIT_MASK(ABS_MT_POSITION_X) |
  2527. BIT_MASK(ABS_MT_POSITION_Y) },
  2528. },
  2529. { },
  2530. };
  2531. static int _sde_encoder_input_handler_register(
  2532. struct input_handler *input_handler)
  2533. {
  2534. int rc = 0;
  2535. rc = input_register_handler(input_handler);
  2536. if (rc) {
  2537. pr_err("input_register_handler failed, rc= %d\n", rc);
  2538. kfree(input_handler);
  2539. return rc;
  2540. }
  2541. return rc;
  2542. }
  2543. static int _sde_encoder_input_handler(
  2544. struct sde_encoder_virt *sde_enc)
  2545. {
  2546. struct input_handler *input_handler = NULL;
  2547. int rc = 0;
  2548. if (sde_enc->input_handler) {
  2549. SDE_ERROR_ENC(sde_enc,
  2550. "input_handle is active. unexpected\n");
  2551. return -EINVAL;
  2552. }
  2553. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2554. if (!input_handler)
  2555. return -ENOMEM;
  2556. input_handler->event = sde_encoder_input_event_handler;
  2557. input_handler->connect = _sde_encoder_input_connect;
  2558. input_handler->disconnect = _sde_encoder_input_disconnect;
  2559. input_handler->name = "sde";
  2560. input_handler->id_table = sde_input_ids;
  2561. input_handler->private = sde_enc;
  2562. sde_enc->input_handler = input_handler;
  2563. return rc;
  2564. }
  2565. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2566. {
  2567. struct sde_encoder_virt *sde_enc = NULL;
  2568. struct msm_drm_private *priv;
  2569. struct sde_kms *sde_kms;
  2570. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2571. SDE_ERROR("invalid parameters\n");
  2572. return;
  2573. }
  2574. priv = drm_enc->dev->dev_private;
  2575. sde_kms = to_sde_kms(priv->kms);
  2576. if (!sde_kms) {
  2577. SDE_ERROR("invalid sde_kms\n");
  2578. return;
  2579. }
  2580. sde_enc = to_sde_encoder_virt(drm_enc);
  2581. if (!sde_enc || !sde_enc->cur_master) {
  2582. SDE_DEBUG("invalid sde encoder/master\n");
  2583. return;
  2584. }
  2585. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2586. sde_enc->cur_master->hw_mdptop &&
  2587. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2588. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2589. sde_enc->cur_master->hw_mdptop);
  2590. if (sde_enc->cur_master->hw_mdptop &&
  2591. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2592. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2593. sde_enc->cur_master->hw_mdptop,
  2594. sde_kms->catalog);
  2595. if (sde_enc->cur_master->hw_ctl &&
  2596. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2597. !sde_enc->cur_master->cont_splash_enabled)
  2598. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2599. sde_enc->cur_master->hw_ctl,
  2600. &sde_enc->cur_master->intf_cfg_v1);
  2601. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2602. sde_encoder_control_te(drm_enc, true);
  2603. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2604. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2605. }
  2606. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2607. {
  2608. struct sde_encoder_virt *sde_enc = NULL;
  2609. int i;
  2610. if (!drm_enc) {
  2611. SDE_ERROR("invalid encoder\n");
  2612. return;
  2613. }
  2614. sde_enc = to_sde_encoder_virt(drm_enc);
  2615. if (!sde_enc->cur_master) {
  2616. SDE_DEBUG("virt encoder has no master\n");
  2617. return;
  2618. }
  2619. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2620. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2621. sde_enc->idle_pc_restore = true;
  2622. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2623. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2624. if (!phys)
  2625. continue;
  2626. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2627. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2628. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2629. phys->ops.restore(phys);
  2630. }
  2631. if (sde_enc->cur_master->ops.restore)
  2632. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2633. _sde_encoder_virt_enable_helper(drm_enc);
  2634. }
  2635. static void sde_encoder_off_work(struct kthread_work *work)
  2636. {
  2637. struct sde_encoder_virt *sde_enc = container_of(work,
  2638. struct sde_encoder_virt, delayed_off_work.work);
  2639. struct drm_encoder *drm_enc;
  2640. if (!sde_enc) {
  2641. SDE_ERROR("invalid sde encoder\n");
  2642. return;
  2643. }
  2644. drm_enc = &sde_enc->base;
  2645. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2646. sde_encoder_idle_request(drm_enc);
  2647. SDE_ATRACE_END("sde_encoder_off_work");
  2648. }
  2649. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2650. {
  2651. struct sde_encoder_virt *sde_enc = NULL;
  2652. int i, ret = 0;
  2653. struct msm_compression_info *comp_info = NULL;
  2654. struct drm_display_mode *cur_mode = NULL;
  2655. struct msm_display_info *disp_info;
  2656. if (!drm_enc) {
  2657. SDE_ERROR("invalid encoder\n");
  2658. return;
  2659. }
  2660. sde_enc = to_sde_encoder_virt(drm_enc);
  2661. disp_info = &sde_enc->disp_info;
  2662. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2663. SDE_ERROR("power resource is not enabled\n");
  2664. return;
  2665. }
  2666. if (drm_enc->crtc && !sde_enc->crtc)
  2667. sde_enc->crtc = drm_enc->crtc;
  2668. comp_info = &sde_enc->mode_info.comp_info;
  2669. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2670. SDE_DEBUG_ENC(sde_enc, "\n");
  2671. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2672. sde_enc->cur_master = NULL;
  2673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2674. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2675. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2676. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2677. sde_enc->cur_master = phys;
  2678. break;
  2679. }
  2680. }
  2681. if (!sde_enc->cur_master) {
  2682. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2683. return;
  2684. }
  2685. /* register input handler if not already registered */
  2686. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2687. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2688. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2689. ret = _sde_encoder_input_handler_register(
  2690. sde_enc->input_handler);
  2691. if (ret)
  2692. SDE_ERROR(
  2693. "input handler registration failed, rc = %d\n", ret);
  2694. }
  2695. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2696. || msm_is_mode_seamless_dms(cur_mode)
  2697. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2698. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2699. sde_encoder_off_work);
  2700. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2701. if (ret) {
  2702. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2703. ret);
  2704. return;
  2705. }
  2706. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2707. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2710. if (!phys)
  2711. continue;
  2712. phys->comp_type = comp_info->comp_type;
  2713. phys->comp_ratio = comp_info->comp_ratio;
  2714. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2715. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2716. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2717. phys->dsc_extra_pclk_cycle_cnt =
  2718. comp_info->dsc_info.pclk_per_line;
  2719. phys->dsc_extra_disp_width =
  2720. comp_info->dsc_info.extra_width;
  2721. }
  2722. if (phys != sde_enc->cur_master) {
  2723. /**
  2724. * on DMS request, the encoder will be enabled
  2725. * already. Invoke restore to reconfigure the
  2726. * new mode.
  2727. */
  2728. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2729. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2730. phys->ops.restore)
  2731. phys->ops.restore(phys);
  2732. else if (phys->ops.enable)
  2733. phys->ops.enable(phys);
  2734. }
  2735. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2736. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2737. phys->ops.setup_misr(phys, true,
  2738. sde_enc->misr_frame_count);
  2739. }
  2740. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2741. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2742. sde_enc->cur_master->ops.restore)
  2743. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2744. else if (sde_enc->cur_master->ops.enable)
  2745. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2746. _sde_encoder_virt_enable_helper(drm_enc);
  2747. }
  2748. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2749. {
  2750. struct sde_encoder_virt *sde_enc = NULL;
  2751. struct msm_drm_private *priv;
  2752. struct sde_kms *sde_kms;
  2753. enum sde_intf_mode intf_mode;
  2754. int i = 0;
  2755. if (!drm_enc) {
  2756. SDE_ERROR("invalid encoder\n");
  2757. return;
  2758. } else if (!drm_enc->dev) {
  2759. SDE_ERROR("invalid dev\n");
  2760. return;
  2761. } else if (!drm_enc->dev->dev_private) {
  2762. SDE_ERROR("invalid dev_private\n");
  2763. return;
  2764. }
  2765. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2766. SDE_ERROR("power resource is not enabled\n");
  2767. return;
  2768. }
  2769. sde_enc = to_sde_encoder_virt(drm_enc);
  2770. SDE_DEBUG_ENC(sde_enc, "\n");
  2771. priv = drm_enc->dev->dev_private;
  2772. sde_kms = to_sde_kms(priv->kms);
  2773. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2774. SDE_EVT32(DRMID(drm_enc));
  2775. /* wait for idle */
  2776. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2777. if (sde_enc->input_handler &&
  2778. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2779. input_unregister_handler(sde_enc->input_handler);
  2780. /*
  2781. * For primary command mode and video mode encoders, execute the
  2782. * resource control pre-stop operations before the physical encoders
  2783. * are disabled, to allow the rsc to transition its states properly.
  2784. *
  2785. * For other encoder types, rsc should not be enabled until after
  2786. * they have been fully disabled, so delay the pre-stop operations
  2787. * until after the physical disable calls have returned.
  2788. */
  2789. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2790. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2791. sde_encoder_resource_control(drm_enc,
  2792. SDE_ENC_RC_EVENT_PRE_STOP);
  2793. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2794. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2795. if (phys && phys->ops.disable)
  2796. phys->ops.disable(phys);
  2797. }
  2798. } else {
  2799. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2800. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2801. if (phys && phys->ops.disable)
  2802. phys->ops.disable(phys);
  2803. }
  2804. sde_encoder_resource_control(drm_enc,
  2805. SDE_ENC_RC_EVENT_PRE_STOP);
  2806. }
  2807. /*
  2808. * disable dsc after the transfer is complete (for command mode)
  2809. * and after physical encoder is disabled, to make sure timing
  2810. * engine is already disabled (for video mode).
  2811. */
  2812. _sde_encoder_dsc_disable(sde_enc);
  2813. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2814. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2815. if (sde_enc->phys_encs[i]) {
  2816. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2817. sde_enc->phys_encs[i]->connector = NULL;
  2818. }
  2819. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2820. }
  2821. sde_enc->cur_master = NULL;
  2822. /*
  2823. * clear the cached crtc in sde_enc on use case finish, after all the
  2824. * outstanding events and timers have been completed
  2825. */
  2826. sde_enc->crtc = NULL;
  2827. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2828. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2829. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2830. }
  2831. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2832. struct sde_encoder_phys_wb *wb_enc)
  2833. {
  2834. struct sde_encoder_virt *sde_enc;
  2835. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2836. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2837. if (wb_enc) {
  2838. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2839. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2840. false, phys_enc->hw_pp->idx);
  2841. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2842. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2843. phys_enc->hw_ctl,
  2844. wb_enc->hw_wb->idx, true);
  2845. }
  2846. } else {
  2847. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2848. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2849. phys_enc->hw_intf, false,
  2850. phys_enc->hw_pp->idx);
  2851. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2852. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2853. phys_enc->hw_ctl,
  2854. phys_enc->hw_intf->idx, true);
  2855. }
  2856. }
  2857. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2858. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2859. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2860. phys_enc->hw_pp->merge_3d)
  2861. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2862. phys_enc->hw_ctl,
  2863. phys_enc->hw_pp->merge_3d->idx, true);
  2864. }
  2865. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2866. phys_enc->hw_pp) {
  2867. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2868. false, phys_enc->hw_pp->idx);
  2869. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2870. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2871. phys_enc->hw_ctl,
  2872. phys_enc->hw_cdm->idx, true);
  2873. }
  2874. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2875. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2876. phys_enc->hw_ctl->ops.reset_post_disable)
  2877. phys_enc->hw_ctl->ops.reset_post_disable(
  2878. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2879. phys_enc->hw_pp->merge_3d ?
  2880. phys_enc->hw_pp->merge_3d->idx : 0);
  2881. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2882. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2883. }
  2884. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2885. enum sde_intf_type type, u32 controller_id)
  2886. {
  2887. int i = 0;
  2888. for (i = 0; i < catalog->intf_count; i++) {
  2889. if (catalog->intf[i].type == type
  2890. && catalog->intf[i].controller_id == controller_id) {
  2891. return catalog->intf[i].id;
  2892. }
  2893. }
  2894. return INTF_MAX;
  2895. }
  2896. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2897. enum sde_intf_type type, u32 controller_id)
  2898. {
  2899. if (controller_id < catalog->wb_count)
  2900. return catalog->wb[controller_id].id;
  2901. return WB_MAX;
  2902. }
  2903. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2904. struct drm_crtc *crtc)
  2905. {
  2906. struct sde_hw_uidle *uidle;
  2907. struct sde_uidle_cntr cntr;
  2908. struct sde_uidle_status status;
  2909. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2910. pr_err("invalid params %d %d\n",
  2911. !sde_kms, !crtc);
  2912. return;
  2913. }
  2914. /* check if perf counters are enabled and setup */
  2915. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2916. return;
  2917. uidle = sde_kms->hw_uidle;
  2918. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2919. && uidle->ops.uidle_get_status) {
  2920. uidle->ops.uidle_get_status(uidle, &status);
  2921. trace_sde_perf_uidle_status(
  2922. crtc->base.id,
  2923. status.uidle_danger_status_0,
  2924. status.uidle_danger_status_1,
  2925. status.uidle_safe_status_0,
  2926. status.uidle_safe_status_1,
  2927. status.uidle_idle_status_0,
  2928. status.uidle_idle_status_1,
  2929. status.uidle_fal_status_0,
  2930. status.uidle_fal_status_1,
  2931. status.uidle_status,
  2932. status.uidle_en_fal10);
  2933. }
  2934. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2935. && uidle->ops.uidle_get_cntr) {
  2936. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2937. trace_sde_perf_uidle_cntr(
  2938. crtc->base.id,
  2939. cntr.fal1_gate_cntr,
  2940. cntr.fal10_gate_cntr,
  2941. cntr.fal_wait_gate_cntr,
  2942. cntr.fal1_num_transitions_cntr,
  2943. cntr.fal10_num_transitions_cntr,
  2944. cntr.min_gate_cntr,
  2945. cntr.max_gate_cntr);
  2946. }
  2947. }
  2948. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2949. struct sde_encoder_phys *phy_enc)
  2950. {
  2951. struct sde_encoder_virt *sde_enc = NULL;
  2952. unsigned long lock_flags;
  2953. if (!drm_enc || !phy_enc)
  2954. return;
  2955. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2956. sde_enc = to_sde_encoder_virt(drm_enc);
  2957. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2958. if (sde_enc->crtc_vblank_cb)
  2959. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2960. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2961. if (phy_enc->sde_kms &&
  2962. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2963. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2964. atomic_inc(&phy_enc->vsync_cnt);
  2965. SDE_ATRACE_END("encoder_vblank_callback");
  2966. }
  2967. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2968. struct sde_encoder_phys *phy_enc)
  2969. {
  2970. if (!phy_enc)
  2971. return;
  2972. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2973. atomic_inc(&phy_enc->underrun_cnt);
  2974. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2975. trace_sde_encoder_underrun(DRMID(drm_enc),
  2976. atomic_read(&phy_enc->underrun_cnt));
  2977. SDE_DBG_CTRL("stop_ftrace");
  2978. SDE_DBG_CTRL("panic_underrun");
  2979. SDE_ATRACE_END("encoder_underrun_callback");
  2980. }
  2981. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2982. void (*vbl_cb)(void *), void *vbl_data)
  2983. {
  2984. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2985. unsigned long lock_flags;
  2986. bool enable;
  2987. int i;
  2988. enable = vbl_cb ? true : false;
  2989. if (!drm_enc) {
  2990. SDE_ERROR("invalid encoder\n");
  2991. return;
  2992. }
  2993. SDE_DEBUG_ENC(sde_enc, "\n");
  2994. SDE_EVT32(DRMID(drm_enc), enable);
  2995. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2996. sde_enc->crtc_vblank_cb = vbl_cb;
  2997. sde_enc->crtc_vblank_cb_data = vbl_data;
  2998. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2999. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3000. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3001. if (phys && phys->ops.control_vblank_irq)
  3002. phys->ops.control_vblank_irq(phys, enable);
  3003. }
  3004. sde_enc->vblank_enabled = enable;
  3005. }
  3006. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3007. void (*frame_event_cb)(void *, u32 event),
  3008. struct drm_crtc *crtc)
  3009. {
  3010. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3011. unsigned long lock_flags;
  3012. bool enable;
  3013. enable = frame_event_cb ? true : false;
  3014. if (!drm_enc) {
  3015. SDE_ERROR("invalid encoder\n");
  3016. return;
  3017. }
  3018. SDE_DEBUG_ENC(sde_enc, "\n");
  3019. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3020. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3021. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3022. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3023. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3024. }
  3025. static void sde_encoder_frame_done_callback(
  3026. struct drm_encoder *drm_enc,
  3027. struct sde_encoder_phys *ready_phys, u32 event)
  3028. {
  3029. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3030. unsigned int i;
  3031. bool trigger = true;
  3032. bool is_cmd_mode = false;
  3033. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3034. if (!drm_enc || !sde_enc->cur_master) {
  3035. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3036. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3037. return;
  3038. }
  3039. sde_enc->crtc_frame_event_cb_data.connector =
  3040. sde_enc->cur_master->connector;
  3041. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3042. is_cmd_mode = true;
  3043. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3044. | SDE_ENCODER_FRAME_EVENT_ERROR
  3045. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3046. if (ready_phys->connector)
  3047. topology = sde_connector_get_topology_name(
  3048. ready_phys->connector);
  3049. /* One of the physical encoders has become idle */
  3050. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3051. if (sde_enc->phys_encs[i] == ready_phys) {
  3052. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3053. atomic_read(&sde_enc->frame_done_cnt[i]));
  3054. if (!atomic_add_unless(
  3055. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3056. SDE_EVT32(DRMID(drm_enc), event,
  3057. ready_phys->intf_idx,
  3058. SDE_EVTLOG_ERROR);
  3059. SDE_ERROR_ENC(sde_enc,
  3060. "intf idx:%d, event:%d\n",
  3061. ready_phys->intf_idx, event);
  3062. return;
  3063. }
  3064. }
  3065. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3066. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3067. trigger = false;
  3068. }
  3069. if (trigger) {
  3070. sde_encoder_resource_control(drm_enc,
  3071. SDE_ENC_RC_EVENT_FRAME_DONE);
  3072. if (sde_enc->crtc_frame_event_cb)
  3073. sde_enc->crtc_frame_event_cb(
  3074. &sde_enc->crtc_frame_event_cb_data,
  3075. event);
  3076. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3077. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3078. }
  3079. } else if (sde_enc->crtc_frame_event_cb) {
  3080. if (!is_cmd_mode)
  3081. sde_encoder_resource_control(drm_enc,
  3082. SDE_ENC_RC_EVENT_FRAME_DONE);
  3083. sde_enc->crtc_frame_event_cb(
  3084. &sde_enc->crtc_frame_event_cb_data, event);
  3085. }
  3086. }
  3087. static void sde_encoder_get_qsync_fps_callback(
  3088. struct drm_encoder *drm_enc,
  3089. u32 *qsync_fps)
  3090. {
  3091. struct msm_display_info *disp_info;
  3092. struct sde_encoder_virt *sde_enc;
  3093. if (!qsync_fps)
  3094. return;
  3095. *qsync_fps = 0;
  3096. if (!drm_enc) {
  3097. SDE_ERROR("invalid drm encoder\n");
  3098. return;
  3099. }
  3100. sde_enc = to_sde_encoder_virt(drm_enc);
  3101. disp_info = &sde_enc->disp_info;
  3102. *qsync_fps = disp_info->qsync_min_fps;
  3103. }
  3104. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3105. {
  3106. struct sde_encoder_virt *sde_enc;
  3107. if (!drm_enc) {
  3108. SDE_ERROR("invalid drm encoder\n");
  3109. return -EINVAL;
  3110. }
  3111. sde_enc = to_sde_encoder_virt(drm_enc);
  3112. sde_encoder_resource_control(&sde_enc->base,
  3113. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3114. return 0;
  3115. }
  3116. /**
  3117. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3118. * drm_enc: Pointer to drm encoder structure
  3119. * phys: Pointer to physical encoder structure
  3120. * extra_flush: Additional bit mask to include in flush trigger
  3121. */
  3122. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3123. struct sde_encoder_phys *phys,
  3124. struct sde_ctl_flush_cfg *extra_flush)
  3125. {
  3126. struct sde_hw_ctl *ctl;
  3127. unsigned long lock_flags;
  3128. struct sde_encoder_virt *sde_enc;
  3129. int pend_ret_fence_cnt;
  3130. struct sde_connector *c_conn;
  3131. if (!drm_enc || !phys) {
  3132. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3133. !drm_enc, !phys);
  3134. return;
  3135. }
  3136. sde_enc = to_sde_encoder_virt(drm_enc);
  3137. c_conn = to_sde_connector(phys->connector);
  3138. if (!phys->hw_pp) {
  3139. SDE_ERROR("invalid pingpong hw\n");
  3140. return;
  3141. }
  3142. ctl = phys->hw_ctl;
  3143. if (!ctl || !phys->ops.trigger_flush) {
  3144. SDE_ERROR("missing ctl/trigger cb\n");
  3145. return;
  3146. }
  3147. if (phys->split_role == ENC_ROLE_SKIP) {
  3148. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3149. "skip flush pp%d ctl%d\n",
  3150. phys->hw_pp->idx - PINGPONG_0,
  3151. ctl->idx - CTL_0);
  3152. return;
  3153. }
  3154. /* update pending counts and trigger kickoff ctl flush atomically */
  3155. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3156. if (phys->ops.is_master && phys->ops.is_master(phys))
  3157. atomic_inc(&phys->pending_retire_fence_cnt);
  3158. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3159. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3160. ctl->ops.update_bitmask_periph) {
  3161. /* perform peripheral flush on every frame update for dp dsc */
  3162. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3163. phys->comp_ratio && c_conn->ops.update_pps) {
  3164. c_conn->ops.update_pps(phys->connector, NULL,
  3165. c_conn->display);
  3166. ctl->ops.update_bitmask_periph(ctl,
  3167. phys->hw_intf->idx, 1);
  3168. }
  3169. if (sde_enc->dynamic_hdr_updated)
  3170. ctl->ops.update_bitmask_periph(ctl,
  3171. phys->hw_intf->idx, 1);
  3172. }
  3173. if ((extra_flush && extra_flush->pending_flush_mask)
  3174. && ctl->ops.update_pending_flush)
  3175. ctl->ops.update_pending_flush(ctl, extra_flush);
  3176. phys->ops.trigger_flush(phys);
  3177. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3178. if (ctl->ops.get_pending_flush) {
  3179. struct sde_ctl_flush_cfg pending_flush = {0,};
  3180. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3181. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3182. ctl->idx - CTL_0,
  3183. pending_flush.pending_flush_mask,
  3184. pend_ret_fence_cnt);
  3185. } else {
  3186. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3187. ctl->idx - CTL_0,
  3188. pend_ret_fence_cnt);
  3189. }
  3190. }
  3191. /**
  3192. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3193. * phys: Pointer to physical encoder structure
  3194. */
  3195. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3196. {
  3197. struct sde_hw_ctl *ctl;
  3198. struct sde_encoder_virt *sde_enc;
  3199. if (!phys) {
  3200. SDE_ERROR("invalid argument(s)\n");
  3201. return;
  3202. }
  3203. if (!phys->hw_pp) {
  3204. SDE_ERROR("invalid pingpong hw\n");
  3205. return;
  3206. }
  3207. if (!phys->parent) {
  3208. SDE_ERROR("invalid parent\n");
  3209. return;
  3210. }
  3211. /* avoid ctrl start for encoder in clone mode */
  3212. if (phys->in_clone_mode)
  3213. return;
  3214. ctl = phys->hw_ctl;
  3215. sde_enc = to_sde_encoder_virt(phys->parent);
  3216. if (phys->split_role == ENC_ROLE_SKIP) {
  3217. SDE_DEBUG_ENC(sde_enc,
  3218. "skip start pp%d ctl%d\n",
  3219. phys->hw_pp->idx - PINGPONG_0,
  3220. ctl->idx - CTL_0);
  3221. return;
  3222. }
  3223. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3224. phys->ops.trigger_start(phys);
  3225. }
  3226. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3227. {
  3228. struct sde_hw_ctl *ctl;
  3229. if (!phys_enc) {
  3230. SDE_ERROR("invalid encoder\n");
  3231. return;
  3232. }
  3233. ctl = phys_enc->hw_ctl;
  3234. if (ctl && ctl->ops.trigger_flush)
  3235. ctl->ops.trigger_flush(ctl);
  3236. }
  3237. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3238. {
  3239. struct sde_hw_ctl *ctl;
  3240. if (!phys_enc) {
  3241. SDE_ERROR("invalid encoder\n");
  3242. return;
  3243. }
  3244. ctl = phys_enc->hw_ctl;
  3245. if (ctl && ctl->ops.trigger_start) {
  3246. ctl->ops.trigger_start(ctl);
  3247. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3248. }
  3249. }
  3250. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3251. {
  3252. struct sde_encoder_virt *sde_enc;
  3253. struct sde_connector *sde_con;
  3254. void *sde_con_disp;
  3255. struct sde_hw_ctl *ctl;
  3256. int rc;
  3257. if (!phys_enc) {
  3258. SDE_ERROR("invalid encoder\n");
  3259. return;
  3260. }
  3261. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3262. ctl = phys_enc->hw_ctl;
  3263. if (!ctl || !ctl->ops.reset)
  3264. return;
  3265. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3266. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3267. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3268. phys_enc->connector) {
  3269. sde_con = to_sde_connector(phys_enc->connector);
  3270. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3271. if (sde_con->ops.soft_reset) {
  3272. rc = sde_con->ops.soft_reset(sde_con_disp);
  3273. if (rc) {
  3274. SDE_ERROR_ENC(sde_enc,
  3275. "connector soft reset failure\n");
  3276. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3277. "panic");
  3278. }
  3279. }
  3280. }
  3281. phys_enc->enable_state = SDE_ENC_ENABLED;
  3282. }
  3283. /**
  3284. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3285. * Iterate through the physical encoders and perform consolidated flush
  3286. * and/or control start triggering as needed. This is done in the virtual
  3287. * encoder rather than the individual physical ones in order to handle
  3288. * use cases that require visibility into multiple physical encoders at
  3289. * a time.
  3290. * sde_enc: Pointer to virtual encoder structure
  3291. */
  3292. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3293. {
  3294. struct sde_hw_ctl *ctl;
  3295. uint32_t i;
  3296. struct sde_ctl_flush_cfg pending_flush = {0,};
  3297. u32 pending_kickoff_cnt;
  3298. struct msm_drm_private *priv = NULL;
  3299. struct sde_kms *sde_kms = NULL;
  3300. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3301. bool is_regdma_blocking = false, is_vid_mode = false;
  3302. if (!sde_enc) {
  3303. SDE_ERROR("invalid encoder\n");
  3304. return;
  3305. }
  3306. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3307. is_vid_mode = true;
  3308. is_regdma_blocking = (is_vid_mode ||
  3309. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3310. /* don't perform flush/start operations for slave encoders */
  3311. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3312. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3313. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3314. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3315. continue;
  3316. ctl = phys->hw_ctl;
  3317. if (!ctl)
  3318. continue;
  3319. if (phys->connector)
  3320. topology = sde_connector_get_topology_name(
  3321. phys->connector);
  3322. if (!phys->ops.needs_single_flush ||
  3323. !phys->ops.needs_single_flush(phys)) {
  3324. if (ctl->ops.reg_dma_flush)
  3325. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3326. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3327. } else if (ctl->ops.get_pending_flush) {
  3328. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3329. }
  3330. }
  3331. /* for split flush, combine pending flush masks and send to master */
  3332. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3333. ctl = sde_enc->cur_master->hw_ctl;
  3334. if (ctl->ops.reg_dma_flush)
  3335. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3336. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3337. &pending_flush);
  3338. }
  3339. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3340. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3341. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3342. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3343. continue;
  3344. if (!phys->ops.needs_single_flush ||
  3345. !phys->ops.needs_single_flush(phys)) {
  3346. pending_kickoff_cnt =
  3347. sde_encoder_phys_inc_pending(phys);
  3348. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3349. } else {
  3350. pending_kickoff_cnt =
  3351. sde_encoder_phys_inc_pending(phys);
  3352. SDE_EVT32(pending_kickoff_cnt,
  3353. pending_flush.pending_flush_mask,
  3354. SDE_EVTLOG_FUNC_CASE2);
  3355. }
  3356. }
  3357. if (sde_enc->misr_enable)
  3358. sde_encoder_misr_configure(&sde_enc->base, true,
  3359. sde_enc->misr_frame_count);
  3360. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3361. if (crtc_misr_info.misr_enable)
  3362. sde_crtc_misr_setup(sde_enc->crtc, true,
  3363. crtc_misr_info.misr_frame_count);
  3364. _sde_encoder_trigger_start(sde_enc->cur_master);
  3365. if (sde_enc->elevated_ahb_vote) {
  3366. priv = sde_enc->base.dev->dev_private;
  3367. if (priv != NULL) {
  3368. sde_kms = to_sde_kms(priv->kms);
  3369. if (sde_kms != NULL) {
  3370. sde_power_scale_reg_bus(&priv->phandle,
  3371. VOTE_INDEX_LOW,
  3372. false);
  3373. }
  3374. }
  3375. sde_enc->elevated_ahb_vote = false;
  3376. }
  3377. }
  3378. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3379. struct drm_encoder *drm_enc,
  3380. unsigned long *affected_displays,
  3381. int num_active_phys)
  3382. {
  3383. struct sde_encoder_virt *sde_enc;
  3384. struct sde_encoder_phys *master;
  3385. enum sde_rm_topology_name topology;
  3386. bool is_right_only;
  3387. if (!drm_enc || !affected_displays)
  3388. return;
  3389. sde_enc = to_sde_encoder_virt(drm_enc);
  3390. master = sde_enc->cur_master;
  3391. if (!master || !master->connector)
  3392. return;
  3393. topology = sde_connector_get_topology_name(master->connector);
  3394. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3395. return;
  3396. /*
  3397. * For pingpong split, the slave pingpong won't generate IRQs. For
  3398. * right-only updates, we can't swap pingpongs, or simply swap the
  3399. * master/slave assignment, we actually have to swap the interfaces
  3400. * so that the master physical encoder will use a pingpong/interface
  3401. * that generates irqs on which to wait.
  3402. */
  3403. is_right_only = !test_bit(0, affected_displays) &&
  3404. test_bit(1, affected_displays);
  3405. if (is_right_only && !sde_enc->intfs_swapped) {
  3406. /* right-only update swap interfaces */
  3407. swap(sde_enc->phys_encs[0]->intf_idx,
  3408. sde_enc->phys_encs[1]->intf_idx);
  3409. sde_enc->intfs_swapped = true;
  3410. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3411. /* left-only or full update, swap back */
  3412. swap(sde_enc->phys_encs[0]->intf_idx,
  3413. sde_enc->phys_encs[1]->intf_idx);
  3414. sde_enc->intfs_swapped = false;
  3415. }
  3416. SDE_DEBUG_ENC(sde_enc,
  3417. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3418. is_right_only, sde_enc->intfs_swapped,
  3419. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3420. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3421. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3422. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3423. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3424. *affected_displays);
  3425. /* ppsplit always uses master since ppslave invalid for irqs*/
  3426. if (num_active_phys == 1)
  3427. *affected_displays = BIT(0);
  3428. }
  3429. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3430. struct sde_encoder_kickoff_params *params)
  3431. {
  3432. struct sde_encoder_virt *sde_enc;
  3433. struct sde_encoder_phys *phys;
  3434. int i, num_active_phys;
  3435. bool master_assigned = false;
  3436. if (!drm_enc || !params)
  3437. return;
  3438. sde_enc = to_sde_encoder_virt(drm_enc);
  3439. if (sde_enc->num_phys_encs <= 1)
  3440. return;
  3441. /* count bits set */
  3442. num_active_phys = hweight_long(params->affected_displays);
  3443. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3444. params->affected_displays, num_active_phys);
  3445. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3446. num_active_phys);
  3447. /* for left/right only update, ppsplit master switches interface */
  3448. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3449. &params->affected_displays, num_active_phys);
  3450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3451. enum sde_enc_split_role prv_role, new_role;
  3452. bool active = false;
  3453. phys = sde_enc->phys_encs[i];
  3454. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3455. continue;
  3456. active = test_bit(i, &params->affected_displays);
  3457. prv_role = phys->split_role;
  3458. if (active && num_active_phys == 1)
  3459. new_role = ENC_ROLE_SOLO;
  3460. else if (active && !master_assigned)
  3461. new_role = ENC_ROLE_MASTER;
  3462. else if (active)
  3463. new_role = ENC_ROLE_SLAVE;
  3464. else
  3465. new_role = ENC_ROLE_SKIP;
  3466. phys->ops.update_split_role(phys, new_role);
  3467. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3468. sde_enc->cur_master = phys;
  3469. master_assigned = true;
  3470. }
  3471. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3472. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3473. phys->split_role, active);
  3474. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3475. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3476. phys->split_role, active, num_active_phys);
  3477. }
  3478. }
  3479. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3480. {
  3481. struct sde_encoder_virt *sde_enc;
  3482. struct msm_display_info *disp_info;
  3483. if (!drm_enc) {
  3484. SDE_ERROR("invalid encoder\n");
  3485. return false;
  3486. }
  3487. sde_enc = to_sde_encoder_virt(drm_enc);
  3488. disp_info = &sde_enc->disp_info;
  3489. return (disp_info->curr_panel_mode == mode);
  3490. }
  3491. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3492. {
  3493. struct sde_encoder_virt *sde_enc;
  3494. struct sde_encoder_phys *phys;
  3495. unsigned int i;
  3496. struct sde_hw_ctl *ctl;
  3497. if (!drm_enc) {
  3498. SDE_ERROR("invalid encoder\n");
  3499. return;
  3500. }
  3501. sde_enc = to_sde_encoder_virt(drm_enc);
  3502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3503. phys = sde_enc->phys_encs[i];
  3504. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3505. sde_encoder_check_curr_mode(drm_enc,
  3506. MSM_DISPLAY_CMD_MODE)) {
  3507. ctl = phys->hw_ctl;
  3508. if (ctl->ops.trigger_pending)
  3509. /* update only for command mode primary ctl */
  3510. ctl->ops.trigger_pending(ctl);
  3511. }
  3512. }
  3513. sde_enc->idle_pc_restore = false;
  3514. }
  3515. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3516. {
  3517. void *dither_cfg;
  3518. int ret = 0, i = 0;
  3519. size_t len = 0;
  3520. enum sde_rm_topology_name topology;
  3521. struct drm_encoder *drm_enc;
  3522. struct msm_display_dsc_info *dsc = NULL;
  3523. struct sde_encoder_virt *sde_enc;
  3524. struct sde_hw_pingpong *hw_pp;
  3525. if (!phys || !phys->connector || !phys->hw_pp ||
  3526. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3527. return;
  3528. topology = sde_connector_get_topology_name(phys->connector);
  3529. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3530. (phys->split_role == ENC_ROLE_SLAVE))
  3531. return;
  3532. drm_enc = phys->parent;
  3533. sde_enc = to_sde_encoder_virt(drm_enc);
  3534. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3535. /* disable dither for 10 bpp or 10bpc dsc config */
  3536. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3537. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3538. return;
  3539. }
  3540. ret = sde_connector_get_dither_cfg(phys->connector,
  3541. phys->connector->state, &dither_cfg, &len);
  3542. if (ret)
  3543. return;
  3544. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3545. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3546. hw_pp = sde_enc->hw_pp[i];
  3547. if (hw_pp) {
  3548. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3549. len);
  3550. }
  3551. }
  3552. } else {
  3553. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3554. }
  3555. }
  3556. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3557. struct drm_display_mode *mode)
  3558. {
  3559. u64 pclk_rate;
  3560. u32 pclk_period;
  3561. u32 line_time;
  3562. /*
  3563. * For linetime calculation, only operate on master encoder.
  3564. */
  3565. if (!sde_enc->cur_master)
  3566. return 0;
  3567. if (!sde_enc->cur_master->ops.get_line_count) {
  3568. SDE_ERROR("get_line_count function not defined\n");
  3569. return 0;
  3570. }
  3571. pclk_rate = mode->clock; /* pixel clock in kHz */
  3572. if (pclk_rate == 0) {
  3573. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3574. return 0;
  3575. }
  3576. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3577. if (pclk_period == 0) {
  3578. SDE_ERROR("pclk period is 0\n");
  3579. return 0;
  3580. }
  3581. /*
  3582. * Line time calculation based on Pixel clock and HTOTAL.
  3583. * Final unit is in ns.
  3584. */
  3585. line_time = (pclk_period * mode->htotal) / 1000;
  3586. if (line_time == 0) {
  3587. SDE_ERROR("line time calculation is 0\n");
  3588. return 0;
  3589. }
  3590. SDE_DEBUG_ENC(sde_enc,
  3591. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3592. pclk_rate, pclk_period, line_time);
  3593. return line_time;
  3594. }
  3595. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3596. ktime_t *wakeup_time)
  3597. {
  3598. struct drm_display_mode *mode;
  3599. struct sde_encoder_virt *sde_enc;
  3600. u32 cur_line;
  3601. u32 line_time;
  3602. u32 vtotal, time_to_vsync;
  3603. ktime_t cur_time;
  3604. sde_enc = to_sde_encoder_virt(drm_enc);
  3605. if (!sde_enc || !sde_enc->cur_master) {
  3606. SDE_ERROR("invalid sde encoder/master\n");
  3607. return -EINVAL;
  3608. }
  3609. mode = &sde_enc->cur_master->cached_mode;
  3610. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3611. if (!line_time)
  3612. return -EINVAL;
  3613. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3614. vtotal = mode->vtotal;
  3615. if (cur_line >= vtotal)
  3616. time_to_vsync = line_time * vtotal;
  3617. else
  3618. time_to_vsync = line_time * (vtotal - cur_line);
  3619. if (time_to_vsync == 0) {
  3620. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3621. vtotal);
  3622. return -EINVAL;
  3623. }
  3624. cur_time = ktime_get();
  3625. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3626. SDE_DEBUG_ENC(sde_enc,
  3627. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3628. cur_line, vtotal, time_to_vsync,
  3629. ktime_to_ms(cur_time),
  3630. ktime_to_ms(*wakeup_time));
  3631. return 0;
  3632. }
  3633. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3634. {
  3635. struct drm_encoder *drm_enc;
  3636. struct sde_encoder_virt *sde_enc =
  3637. from_timer(sde_enc, t, vsync_event_timer);
  3638. struct msm_drm_private *priv;
  3639. struct msm_drm_thread *event_thread;
  3640. if (!sde_enc || !sde_enc->crtc) {
  3641. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3642. return;
  3643. }
  3644. drm_enc = &sde_enc->base;
  3645. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3646. SDE_ERROR("invalid encoder parameters\n");
  3647. return;
  3648. }
  3649. priv = drm_enc->dev->dev_private;
  3650. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3651. SDE_ERROR("invalid crtc index:%u\n",
  3652. sde_enc->crtc->index);
  3653. return;
  3654. }
  3655. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3656. if (!event_thread) {
  3657. SDE_ERROR("event_thread not found for crtc:%d\n",
  3658. sde_enc->crtc->index);
  3659. return;
  3660. }
  3661. kthread_queue_work(&event_thread->worker,
  3662. &sde_enc->vsync_event_work);
  3663. }
  3664. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3665. {
  3666. struct sde_encoder_virt *sde_enc = container_of(work,
  3667. struct sde_encoder_virt, esd_trigger_work);
  3668. if (!sde_enc) {
  3669. SDE_ERROR("invalid sde encoder\n");
  3670. return;
  3671. }
  3672. sde_encoder_resource_control(&sde_enc->base,
  3673. SDE_ENC_RC_EVENT_KICKOFF);
  3674. }
  3675. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3676. {
  3677. struct sde_encoder_virt *sde_enc = container_of(work,
  3678. struct sde_encoder_virt, input_event_work);
  3679. if (!sde_enc) {
  3680. SDE_ERROR("invalid sde encoder\n");
  3681. return;
  3682. }
  3683. sde_encoder_resource_control(&sde_enc->base,
  3684. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3685. }
  3686. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3687. {
  3688. struct sde_encoder_virt *sde_enc = container_of(work,
  3689. struct sde_encoder_virt, vsync_event_work);
  3690. bool autorefresh_enabled = false;
  3691. int rc = 0;
  3692. ktime_t wakeup_time;
  3693. struct drm_encoder *drm_enc;
  3694. if (!sde_enc) {
  3695. SDE_ERROR("invalid sde encoder\n");
  3696. return;
  3697. }
  3698. drm_enc = &sde_enc->base;
  3699. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3700. if (rc < 0) {
  3701. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3702. return;
  3703. }
  3704. if (sde_enc->cur_master &&
  3705. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3706. autorefresh_enabled =
  3707. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3708. sde_enc->cur_master);
  3709. /* Update timer if autorefresh is enabled else return */
  3710. if (!autorefresh_enabled)
  3711. goto exit;
  3712. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3713. if (rc)
  3714. goto exit;
  3715. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3716. mod_timer(&sde_enc->vsync_event_timer,
  3717. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3718. exit:
  3719. pm_runtime_put_sync(drm_enc->dev->dev);
  3720. }
  3721. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3722. {
  3723. static const uint64_t timeout_us = 50000;
  3724. static const uint64_t sleep_us = 20;
  3725. struct sde_encoder_virt *sde_enc;
  3726. ktime_t cur_ktime, exp_ktime;
  3727. uint32_t line_count, tmp, i;
  3728. if (!drm_enc) {
  3729. SDE_ERROR("invalid encoder\n");
  3730. return -EINVAL;
  3731. }
  3732. sde_enc = to_sde_encoder_virt(drm_enc);
  3733. if (!sde_enc->cur_master ||
  3734. !sde_enc->cur_master->ops.get_line_count) {
  3735. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3736. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3737. return -EINVAL;
  3738. }
  3739. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3740. line_count = sde_enc->cur_master->ops.get_line_count(
  3741. sde_enc->cur_master);
  3742. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3743. tmp = line_count;
  3744. line_count = sde_enc->cur_master->ops.get_line_count(
  3745. sde_enc->cur_master);
  3746. if (line_count < tmp) {
  3747. SDE_EVT32(DRMID(drm_enc), line_count);
  3748. return 0;
  3749. }
  3750. cur_ktime = ktime_get();
  3751. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3752. break;
  3753. usleep_range(sleep_us / 2, sleep_us);
  3754. }
  3755. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3756. return -ETIMEDOUT;
  3757. }
  3758. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3759. {
  3760. struct drm_encoder *drm_enc;
  3761. struct sde_rm_hw_iter rm_iter;
  3762. bool lm_valid = false;
  3763. bool intf_valid = false;
  3764. if (!phys_enc || !phys_enc->parent) {
  3765. SDE_ERROR("invalid encoder\n");
  3766. return -EINVAL;
  3767. }
  3768. drm_enc = phys_enc->parent;
  3769. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3770. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3771. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3772. phys_enc->has_intf_te)) {
  3773. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3774. SDE_HW_BLK_INTF);
  3775. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3776. struct sde_hw_intf *hw_intf =
  3777. (struct sde_hw_intf *)rm_iter.hw;
  3778. if (!hw_intf)
  3779. continue;
  3780. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3781. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3782. phys_enc->hw_ctl,
  3783. hw_intf->idx, 1);
  3784. intf_valid = true;
  3785. }
  3786. if (!intf_valid) {
  3787. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3788. "intf not found to flush\n");
  3789. return -EFAULT;
  3790. }
  3791. } else {
  3792. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3793. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3794. struct sde_hw_mixer *hw_lm =
  3795. (struct sde_hw_mixer *)rm_iter.hw;
  3796. if (!hw_lm)
  3797. continue;
  3798. /* update LM flush for HW without INTF TE */
  3799. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3800. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3801. phys_enc->hw_ctl,
  3802. hw_lm->idx, 1);
  3803. lm_valid = true;
  3804. }
  3805. if (!lm_valid) {
  3806. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3807. "lm not found to flush\n");
  3808. return -EFAULT;
  3809. }
  3810. }
  3811. return 0;
  3812. }
  3813. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3814. {
  3815. int i;
  3816. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3817. /**
  3818. * This dirty_dsc_hw field is set during DSC disable to
  3819. * indicate which DSC blocks need to be flushed
  3820. */
  3821. if (sde_enc->dirty_dsc_ids[i])
  3822. return true;
  3823. }
  3824. return false;
  3825. }
  3826. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3827. {
  3828. int i;
  3829. struct sde_hw_ctl *hw_ctl = NULL;
  3830. enum sde_dsc dsc_idx;
  3831. if (sde_enc->cur_master)
  3832. hw_ctl = sde_enc->cur_master->hw_ctl;
  3833. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3834. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3835. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3836. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3837. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3838. }
  3839. }
  3840. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3841. struct sde_encoder_virt *sde_enc)
  3842. {
  3843. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3844. struct sde_hw_mdp *mdptop = NULL;
  3845. sde_enc->dynamic_hdr_updated = false;
  3846. if (sde_enc->cur_master) {
  3847. mdptop = sde_enc->cur_master->hw_mdptop;
  3848. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3849. sde_enc->cur_master->connector);
  3850. }
  3851. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3852. return;
  3853. if (mdptop->ops.set_hdr_plus_metadata) {
  3854. sde_enc->dynamic_hdr_updated = true;
  3855. mdptop->ops.set_hdr_plus_metadata(
  3856. mdptop, dhdr_meta->dynamic_hdr_payload,
  3857. dhdr_meta->dynamic_hdr_payload_size,
  3858. sde_enc->cur_master->intf_idx == INTF_0 ?
  3859. 0 : 1);
  3860. }
  3861. }
  3862. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3863. {
  3864. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3865. struct sde_encoder_phys *phys;
  3866. int i;
  3867. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3868. phys = sde_enc->phys_encs[i];
  3869. if (phys && phys->ops.hw_reset)
  3870. phys->ops.hw_reset(phys);
  3871. }
  3872. }
  3873. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3874. struct sde_encoder_kickoff_params *params)
  3875. {
  3876. struct sde_encoder_virt *sde_enc;
  3877. struct sde_encoder_phys *phys;
  3878. struct sde_kms *sde_kms = NULL;
  3879. struct sde_crtc *sde_crtc;
  3880. struct msm_drm_private *priv = NULL;
  3881. bool needs_hw_reset = false, is_cmd_mode;
  3882. int i, rc, ret = 0;
  3883. struct msm_display_info *disp_info;
  3884. if (!drm_enc || !params || !drm_enc->dev ||
  3885. !drm_enc->dev->dev_private) {
  3886. SDE_ERROR("invalid args\n");
  3887. return -EINVAL;
  3888. }
  3889. sde_enc = to_sde_encoder_virt(drm_enc);
  3890. priv = drm_enc->dev->dev_private;
  3891. sde_kms = to_sde_kms(priv->kms);
  3892. disp_info = &sde_enc->disp_info;
  3893. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3894. SDE_DEBUG_ENC(sde_enc, "\n");
  3895. SDE_EVT32(DRMID(drm_enc));
  3896. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3897. MSM_DISPLAY_CMD_MODE);
  3898. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3899. && is_cmd_mode)
  3900. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3901. sde_enc->cur_master->connector->state,
  3902. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3903. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3904. /* prepare for next kickoff, may include waiting on previous kickoff */
  3905. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3906. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3907. phys = sde_enc->phys_encs[i];
  3908. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3909. params->recovery_events_enabled =
  3910. sde_enc->recovery_events_enabled;
  3911. if (phys) {
  3912. if (phys->ops.prepare_for_kickoff) {
  3913. rc = phys->ops.prepare_for_kickoff(
  3914. phys, params);
  3915. if (rc)
  3916. ret = rc;
  3917. }
  3918. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3919. needs_hw_reset = true;
  3920. _sde_encoder_setup_dither(phys);
  3921. if (sde_enc->cur_master &&
  3922. sde_connector_is_qsync_updated(
  3923. sde_enc->cur_master->connector)) {
  3924. _helper_flush_qsync(phys);
  3925. }
  3926. }
  3927. }
  3928. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3929. if (rc) {
  3930. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3931. ret = rc;
  3932. goto end;
  3933. }
  3934. /* if any phys needs reset, reset all phys, in-order */
  3935. if (needs_hw_reset)
  3936. sde_encoder_helper_needs_hw_reset(drm_enc);
  3937. _sde_encoder_update_master(drm_enc, params);
  3938. _sde_encoder_update_roi(drm_enc);
  3939. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3940. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3941. if (rc) {
  3942. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3943. sde_enc->cur_master->connector->base.id,
  3944. rc);
  3945. ret = rc;
  3946. }
  3947. }
  3948. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3949. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3950. !sde_enc->cur_master->cont_splash_enabled)) {
  3951. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3952. if (rc) {
  3953. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3954. ret = rc;
  3955. }
  3956. }
  3957. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3958. _helper_flush_dsc(sde_enc);
  3959. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3960. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3961. sde_enc->cur_master, sde_kms->qdss_enabled);
  3962. end:
  3963. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3964. return ret;
  3965. }
  3966. /**
  3967. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3968. * with the specified encoder, and unstage all pipes from it
  3969. * @encoder: encoder pointer
  3970. * Returns: 0 on success
  3971. */
  3972. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3973. {
  3974. struct sde_encoder_virt *sde_enc;
  3975. struct sde_encoder_phys *phys;
  3976. unsigned int i;
  3977. int rc = 0;
  3978. if (!drm_enc) {
  3979. SDE_ERROR("invalid encoder\n");
  3980. return -EINVAL;
  3981. }
  3982. sde_enc = to_sde_encoder_virt(drm_enc);
  3983. SDE_ATRACE_BEGIN("encoder_release_lm");
  3984. SDE_DEBUG_ENC(sde_enc, "\n");
  3985. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3986. phys = sde_enc->phys_encs[i];
  3987. if (!phys)
  3988. continue;
  3989. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3990. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3991. if (rc)
  3992. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3993. }
  3994. SDE_ATRACE_END("encoder_release_lm");
  3995. return rc;
  3996. }
  3997. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3998. {
  3999. struct sde_encoder_virt *sde_enc;
  4000. struct sde_encoder_phys *phys;
  4001. ktime_t wakeup_time;
  4002. unsigned int i;
  4003. if (!drm_enc) {
  4004. SDE_ERROR("invalid encoder\n");
  4005. return;
  4006. }
  4007. SDE_ATRACE_BEGIN("encoder_kickoff");
  4008. sde_enc = to_sde_encoder_virt(drm_enc);
  4009. SDE_DEBUG_ENC(sde_enc, "\n");
  4010. /* create a 'no pipes' commit to release buffers on errors */
  4011. if (is_error)
  4012. _sde_encoder_reset_ctl_hw(drm_enc);
  4013. /* All phys encs are ready to go, trigger the kickoff */
  4014. _sde_encoder_kickoff_phys(sde_enc);
  4015. /* allow phys encs to handle any post-kickoff business */
  4016. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4017. phys = sde_enc->phys_encs[i];
  4018. if (phys && phys->ops.handle_post_kickoff)
  4019. phys->ops.handle_post_kickoff(phys);
  4020. }
  4021. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4022. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4023. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4024. mod_timer(&sde_enc->vsync_event_timer,
  4025. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4026. }
  4027. SDE_ATRACE_END("encoder_kickoff");
  4028. }
  4029. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4030. struct sde_hw_pp_vsync_info *info)
  4031. {
  4032. struct sde_encoder_virt *sde_enc;
  4033. struct sde_encoder_phys *phys;
  4034. int i, ret;
  4035. if (!drm_enc || !info)
  4036. return;
  4037. sde_enc = to_sde_encoder_virt(drm_enc);
  4038. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4039. phys = sde_enc->phys_encs[i];
  4040. if (phys && phys->hw_intf && phys->hw_pp
  4041. && phys->hw_intf->ops.get_vsync_info) {
  4042. ret = phys->hw_intf->ops.get_vsync_info(
  4043. phys->hw_intf, &info[i]);
  4044. if (!ret) {
  4045. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4046. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4047. }
  4048. }
  4049. }
  4050. }
  4051. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4052. struct drm_framebuffer *fb)
  4053. {
  4054. struct drm_encoder *drm_enc;
  4055. struct sde_hw_mixer_cfg mixer;
  4056. struct sde_rm_hw_iter lm_iter;
  4057. bool lm_valid = false;
  4058. if (!phys_enc || !phys_enc->parent) {
  4059. SDE_ERROR("invalid encoder\n");
  4060. return -EINVAL;
  4061. }
  4062. drm_enc = phys_enc->parent;
  4063. memset(&mixer, 0, sizeof(mixer));
  4064. /* reset associated CTL/LMs */
  4065. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4066. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4067. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4068. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4069. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4070. if (!hw_lm)
  4071. continue;
  4072. /* need to flush LM to remove it */
  4073. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4074. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4075. phys_enc->hw_ctl,
  4076. hw_lm->idx, 1);
  4077. if (fb) {
  4078. /* assume a single LM if targeting a frame buffer */
  4079. if (lm_valid)
  4080. continue;
  4081. mixer.out_height = fb->height;
  4082. mixer.out_width = fb->width;
  4083. if (hw_lm->ops.setup_mixer_out)
  4084. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4085. }
  4086. lm_valid = true;
  4087. /* only enable border color on LM */
  4088. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4089. phys_enc->hw_ctl->ops.setup_blendstage(
  4090. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4091. }
  4092. if (!lm_valid) {
  4093. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4094. return -EFAULT;
  4095. }
  4096. return 0;
  4097. }
  4098. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4099. {
  4100. struct sde_encoder_virt *sde_enc;
  4101. struct sde_encoder_phys *phys;
  4102. int i, rc = 0;
  4103. struct sde_hw_ctl *ctl;
  4104. if (!drm_enc) {
  4105. SDE_ERROR("invalid encoder\n");
  4106. return;
  4107. }
  4108. sde_enc = to_sde_encoder_virt(drm_enc);
  4109. /* update the qsync parameters for the current frame */
  4110. if (sde_enc->cur_master)
  4111. sde_connector_set_qsync_params(
  4112. sde_enc->cur_master->connector);
  4113. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4114. phys = sde_enc->phys_encs[i];
  4115. if (phys && phys->ops.prepare_commit)
  4116. phys->ops.prepare_commit(phys);
  4117. if (phys && phys->hw_ctl) {
  4118. ctl = phys->hw_ctl;
  4119. /*
  4120. * avoid clearing the pending flush during the first
  4121. * frame update after idle power collpase as the
  4122. * restore path would have updated the pending flush
  4123. */
  4124. if (!sde_enc->idle_pc_restore &&
  4125. ctl->ops.clear_pending_flush)
  4126. ctl->ops.clear_pending_flush(ctl);
  4127. }
  4128. }
  4129. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4130. rc = sde_connector_prepare_commit(
  4131. sde_enc->cur_master->connector);
  4132. if (rc)
  4133. SDE_ERROR_ENC(sde_enc,
  4134. "prepare commit failed conn %d rc %d\n",
  4135. sde_enc->cur_master->connector->base.id,
  4136. rc);
  4137. }
  4138. }
  4139. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4140. bool enable, u32 frame_count)
  4141. {
  4142. if (!phys_enc)
  4143. return;
  4144. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4145. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4146. enable, frame_count);
  4147. }
  4148. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4149. bool nonblock, u32 *misr_value)
  4150. {
  4151. if (!phys_enc)
  4152. return -EINVAL;
  4153. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4154. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4155. nonblock, misr_value) : -ENOTSUPP;
  4156. }
  4157. #ifdef CONFIG_DEBUG_FS
  4158. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4159. {
  4160. struct sde_encoder_virt *sde_enc;
  4161. int i;
  4162. if (!s || !s->private)
  4163. return -EINVAL;
  4164. sde_enc = s->private;
  4165. mutex_lock(&sde_enc->enc_lock);
  4166. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4167. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4168. if (!phys)
  4169. continue;
  4170. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4171. phys->intf_idx - INTF_0,
  4172. atomic_read(&phys->vsync_cnt),
  4173. atomic_read(&phys->underrun_cnt));
  4174. switch (phys->intf_mode) {
  4175. case INTF_MODE_VIDEO:
  4176. seq_puts(s, "mode: video\n");
  4177. break;
  4178. case INTF_MODE_CMD:
  4179. seq_puts(s, "mode: command\n");
  4180. break;
  4181. case INTF_MODE_WB_BLOCK:
  4182. seq_puts(s, "mode: wb block\n");
  4183. break;
  4184. case INTF_MODE_WB_LINE:
  4185. seq_puts(s, "mode: wb line\n");
  4186. break;
  4187. default:
  4188. seq_puts(s, "mode: ???\n");
  4189. break;
  4190. }
  4191. }
  4192. mutex_unlock(&sde_enc->enc_lock);
  4193. return 0;
  4194. }
  4195. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4196. struct file *file)
  4197. {
  4198. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4199. }
  4200. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4201. const char __user *user_buf, size_t count, loff_t *ppos)
  4202. {
  4203. struct sde_encoder_virt *sde_enc;
  4204. int rc;
  4205. char buf[MISR_BUFF_SIZE + 1];
  4206. size_t buff_copy;
  4207. u32 frame_count, enable;
  4208. struct msm_drm_private *priv = NULL;
  4209. struct sde_kms *sde_kms = NULL;
  4210. struct drm_encoder *drm_enc;
  4211. if (!file || !file->private_data)
  4212. return -EINVAL;
  4213. sde_enc = file->private_data;
  4214. priv = sde_enc->base.dev->dev_private;
  4215. if (!sde_enc || !priv || !priv->kms)
  4216. return -EINVAL;
  4217. sde_kms = to_sde_kms(priv->kms);
  4218. drm_enc = &sde_enc->base;
  4219. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4220. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4221. return -ENOTSUPP;
  4222. }
  4223. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4224. if (copy_from_user(buf, user_buf, buff_copy))
  4225. return -EINVAL;
  4226. buf[buff_copy] = 0; /* end of string */
  4227. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4228. return -EINVAL;
  4229. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4230. if (rc < 0)
  4231. return rc;
  4232. sde_enc->misr_enable = enable;
  4233. sde_enc->misr_frame_count = frame_count;
  4234. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4235. pm_runtime_put_sync(drm_enc->dev->dev);
  4236. return count;
  4237. }
  4238. static ssize_t _sde_encoder_misr_read(struct file *file,
  4239. char __user *user_buff, size_t count, loff_t *ppos)
  4240. {
  4241. struct sde_encoder_virt *sde_enc;
  4242. struct msm_drm_private *priv = NULL;
  4243. struct sde_kms *sde_kms = NULL;
  4244. struct drm_encoder *drm_enc;
  4245. int i = 0, len = 0;
  4246. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4247. int rc;
  4248. if (*ppos)
  4249. return 0;
  4250. if (!file || !file->private_data)
  4251. return -EINVAL;
  4252. sde_enc = file->private_data;
  4253. priv = sde_enc->base.dev->dev_private;
  4254. if (priv != NULL)
  4255. sde_kms = to_sde_kms(priv->kms);
  4256. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4257. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4258. return -ENOTSUPP;
  4259. }
  4260. drm_enc = &sde_enc->base;
  4261. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4262. if (rc < 0)
  4263. return rc;
  4264. if (!sde_enc->misr_enable) {
  4265. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4266. "disabled\n");
  4267. goto buff_check;
  4268. }
  4269. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4270. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4271. u32 misr_value = 0;
  4272. if (!phys || !phys->ops.collect_misr) {
  4273. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4274. "invalid\n");
  4275. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4276. continue;
  4277. }
  4278. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4279. if (rc) {
  4280. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4281. "invalid\n");
  4282. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4283. rc);
  4284. continue;
  4285. } else {
  4286. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4287. "Intf idx:%d\n",
  4288. phys->intf_idx - INTF_0);
  4289. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4290. "0x%x\n", misr_value);
  4291. }
  4292. }
  4293. buff_check:
  4294. if (count <= len) {
  4295. len = 0;
  4296. goto end;
  4297. }
  4298. if (copy_to_user(user_buff, buf, len)) {
  4299. len = -EFAULT;
  4300. goto end;
  4301. }
  4302. *ppos += len; /* increase offset */
  4303. end:
  4304. pm_runtime_put_sync(drm_enc->dev->dev);
  4305. return len;
  4306. }
  4307. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4308. {
  4309. struct sde_encoder_virt *sde_enc;
  4310. struct msm_drm_private *priv;
  4311. struct sde_kms *sde_kms;
  4312. int i;
  4313. static const struct file_operations debugfs_status_fops = {
  4314. .open = _sde_encoder_debugfs_status_open,
  4315. .read = seq_read,
  4316. .llseek = seq_lseek,
  4317. .release = single_release,
  4318. };
  4319. static const struct file_operations debugfs_misr_fops = {
  4320. .open = simple_open,
  4321. .read = _sde_encoder_misr_read,
  4322. .write = _sde_encoder_misr_setup,
  4323. };
  4324. char name[SDE_NAME_SIZE];
  4325. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4326. SDE_ERROR("invalid encoder or kms\n");
  4327. return -EINVAL;
  4328. }
  4329. sde_enc = to_sde_encoder_virt(drm_enc);
  4330. priv = drm_enc->dev->dev_private;
  4331. sde_kms = to_sde_kms(priv->kms);
  4332. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4333. /* create overall sub-directory for the encoder */
  4334. sde_enc->debugfs_root = debugfs_create_dir(name,
  4335. drm_enc->dev->primary->debugfs_root);
  4336. if (!sde_enc->debugfs_root)
  4337. return -ENOMEM;
  4338. /* don't error check these */
  4339. debugfs_create_file("status", 0400,
  4340. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4341. debugfs_create_file("misr_data", 0600,
  4342. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4343. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4344. &sde_enc->idle_pc_enabled);
  4345. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4346. &sde_enc->frame_trigger_mode);
  4347. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4348. if (sde_enc->phys_encs[i] &&
  4349. sde_enc->phys_encs[i]->ops.late_register)
  4350. sde_enc->phys_encs[i]->ops.late_register(
  4351. sde_enc->phys_encs[i],
  4352. sde_enc->debugfs_root);
  4353. return 0;
  4354. }
  4355. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4356. {
  4357. struct sde_encoder_virt *sde_enc;
  4358. if (!drm_enc)
  4359. return;
  4360. sde_enc = to_sde_encoder_virt(drm_enc);
  4361. debugfs_remove_recursive(sde_enc->debugfs_root);
  4362. }
  4363. #else
  4364. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4365. {
  4366. return 0;
  4367. }
  4368. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4369. {
  4370. }
  4371. #endif
  4372. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4373. {
  4374. return _sde_encoder_init_debugfs(encoder);
  4375. }
  4376. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4377. {
  4378. _sde_encoder_destroy_debugfs(encoder);
  4379. }
  4380. static int sde_encoder_virt_add_phys_encs(
  4381. struct msm_display_info *disp_info,
  4382. struct sde_encoder_virt *sde_enc,
  4383. struct sde_enc_phys_init_params *params)
  4384. {
  4385. struct sde_encoder_phys *enc = NULL;
  4386. u32 display_caps = disp_info->capabilities;
  4387. SDE_DEBUG_ENC(sde_enc, "\n");
  4388. /*
  4389. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4390. * in this function, check up-front.
  4391. */
  4392. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4393. ARRAY_SIZE(sde_enc->phys_encs)) {
  4394. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4395. sde_enc->num_phys_encs);
  4396. return -EINVAL;
  4397. }
  4398. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4399. enc = sde_encoder_phys_vid_init(params);
  4400. if (IS_ERR_OR_NULL(enc)) {
  4401. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4402. PTR_ERR(enc));
  4403. return !enc ? -EINVAL : PTR_ERR(enc);
  4404. }
  4405. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4406. }
  4407. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4408. enc = sde_encoder_phys_cmd_init(params);
  4409. if (IS_ERR_OR_NULL(enc)) {
  4410. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4411. PTR_ERR(enc));
  4412. return !enc ? -EINVAL : PTR_ERR(enc);
  4413. }
  4414. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4415. }
  4416. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4417. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4418. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4419. else
  4420. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4421. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4422. ++sde_enc->num_phys_encs;
  4423. return 0;
  4424. }
  4425. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4426. struct sde_enc_phys_init_params *params)
  4427. {
  4428. struct sde_encoder_phys *enc = NULL;
  4429. if (!sde_enc) {
  4430. SDE_ERROR("invalid encoder\n");
  4431. return -EINVAL;
  4432. }
  4433. SDE_DEBUG_ENC(sde_enc, "\n");
  4434. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4435. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4436. sde_enc->num_phys_encs);
  4437. return -EINVAL;
  4438. }
  4439. enc = sde_encoder_phys_wb_init(params);
  4440. if (IS_ERR_OR_NULL(enc)) {
  4441. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4442. PTR_ERR(enc));
  4443. return !enc ? -EINVAL : PTR_ERR(enc);
  4444. }
  4445. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4446. ++sde_enc->num_phys_encs;
  4447. return 0;
  4448. }
  4449. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4450. struct sde_kms *sde_kms,
  4451. struct msm_display_info *disp_info,
  4452. int *drm_enc_mode)
  4453. {
  4454. int ret = 0;
  4455. int i = 0;
  4456. enum sde_intf_type intf_type;
  4457. struct sde_encoder_virt_ops parent_ops = {
  4458. sde_encoder_vblank_callback,
  4459. sde_encoder_underrun_callback,
  4460. sde_encoder_frame_done_callback,
  4461. sde_encoder_get_qsync_fps_callback,
  4462. };
  4463. struct sde_enc_phys_init_params phys_params;
  4464. if (!sde_enc || !sde_kms) {
  4465. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4466. !sde_enc, !sde_kms);
  4467. return -EINVAL;
  4468. }
  4469. memset(&phys_params, 0, sizeof(phys_params));
  4470. phys_params.sde_kms = sde_kms;
  4471. phys_params.parent = &sde_enc->base;
  4472. phys_params.parent_ops = parent_ops;
  4473. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4474. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4475. SDE_DEBUG("\n");
  4476. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4477. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4478. intf_type = INTF_DSI;
  4479. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4480. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4481. intf_type = INTF_HDMI;
  4482. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4483. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4484. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4485. else
  4486. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4487. intf_type = INTF_DP;
  4488. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4489. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4490. intf_type = INTF_WB;
  4491. } else {
  4492. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4493. return -EINVAL;
  4494. }
  4495. WARN_ON(disp_info->num_of_h_tiles < 1);
  4496. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4497. sde_enc->te_source = disp_info->te_source;
  4498. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4499. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4500. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4501. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4502. mutex_lock(&sde_enc->enc_lock);
  4503. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4504. /*
  4505. * Left-most tile is at index 0, content is controller id
  4506. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4507. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4508. */
  4509. u32 controller_id = disp_info->h_tile_instance[i];
  4510. if (disp_info->num_of_h_tiles > 1) {
  4511. if (i == 0)
  4512. phys_params.split_role = ENC_ROLE_MASTER;
  4513. else
  4514. phys_params.split_role = ENC_ROLE_SLAVE;
  4515. } else {
  4516. phys_params.split_role = ENC_ROLE_SOLO;
  4517. }
  4518. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4519. i, controller_id, phys_params.split_role);
  4520. if (sde_enc->ops.phys_init) {
  4521. struct sde_encoder_phys *enc;
  4522. enc = sde_enc->ops.phys_init(intf_type,
  4523. controller_id,
  4524. &phys_params);
  4525. if (enc) {
  4526. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4527. enc;
  4528. ++sde_enc->num_phys_encs;
  4529. } else
  4530. SDE_ERROR_ENC(sde_enc,
  4531. "failed to add phys encs\n");
  4532. continue;
  4533. }
  4534. if (intf_type == INTF_WB) {
  4535. phys_params.intf_idx = INTF_MAX;
  4536. phys_params.wb_idx = sde_encoder_get_wb(
  4537. sde_kms->catalog,
  4538. intf_type, controller_id);
  4539. if (phys_params.wb_idx == WB_MAX) {
  4540. SDE_ERROR_ENC(sde_enc,
  4541. "could not get wb: type %d, id %d\n",
  4542. intf_type, controller_id);
  4543. ret = -EINVAL;
  4544. }
  4545. } else {
  4546. phys_params.wb_idx = WB_MAX;
  4547. phys_params.intf_idx = sde_encoder_get_intf(
  4548. sde_kms->catalog, intf_type,
  4549. controller_id);
  4550. if (phys_params.intf_idx == INTF_MAX) {
  4551. SDE_ERROR_ENC(sde_enc,
  4552. "could not get wb: type %d, id %d\n",
  4553. intf_type, controller_id);
  4554. ret = -EINVAL;
  4555. }
  4556. }
  4557. if (!ret) {
  4558. if (intf_type == INTF_WB)
  4559. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4560. &phys_params);
  4561. else
  4562. ret = sde_encoder_virt_add_phys_encs(
  4563. disp_info,
  4564. sde_enc,
  4565. &phys_params);
  4566. if (ret)
  4567. SDE_ERROR_ENC(sde_enc,
  4568. "failed to add phys encs\n");
  4569. }
  4570. }
  4571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4572. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4573. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4574. if (vid_phys) {
  4575. atomic_set(&vid_phys->vsync_cnt, 0);
  4576. atomic_set(&vid_phys->underrun_cnt, 0);
  4577. }
  4578. if (cmd_phys) {
  4579. atomic_set(&cmd_phys->vsync_cnt, 0);
  4580. atomic_set(&cmd_phys->underrun_cnt, 0);
  4581. }
  4582. }
  4583. mutex_unlock(&sde_enc->enc_lock);
  4584. return ret;
  4585. }
  4586. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4587. .mode_set = sde_encoder_virt_mode_set,
  4588. .disable = sde_encoder_virt_disable,
  4589. .enable = sde_encoder_virt_enable,
  4590. .atomic_check = sde_encoder_virt_atomic_check,
  4591. };
  4592. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4593. .destroy = sde_encoder_destroy,
  4594. .late_register = sde_encoder_late_register,
  4595. .early_unregister = sde_encoder_early_unregister,
  4596. };
  4597. struct drm_encoder *sde_encoder_init_with_ops(
  4598. struct drm_device *dev,
  4599. struct msm_display_info *disp_info,
  4600. const struct sde_encoder_ops *ops)
  4601. {
  4602. struct msm_drm_private *priv = dev->dev_private;
  4603. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4604. struct drm_encoder *drm_enc = NULL;
  4605. struct sde_encoder_virt *sde_enc = NULL;
  4606. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4607. char name[SDE_NAME_SIZE];
  4608. int ret = 0, i, intf_index = INTF_MAX;
  4609. struct sde_encoder_phys *phys = NULL;
  4610. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4611. if (!sde_enc) {
  4612. ret = -ENOMEM;
  4613. goto fail;
  4614. }
  4615. if (ops)
  4616. sde_enc->ops = *ops;
  4617. mutex_init(&sde_enc->enc_lock);
  4618. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4619. &drm_enc_mode);
  4620. if (ret)
  4621. goto fail;
  4622. sde_enc->cur_master = NULL;
  4623. spin_lock_init(&sde_enc->enc_spinlock);
  4624. mutex_init(&sde_enc->vblank_ctl_lock);
  4625. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4626. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4627. drm_enc = &sde_enc->base;
  4628. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4629. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4630. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4631. timer_setup(&sde_enc->vsync_event_timer,
  4632. sde_encoder_vsync_event_handler, 0);
  4633. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4634. phys = sde_enc->phys_encs[i];
  4635. if (!phys)
  4636. continue;
  4637. if (phys->ops.is_master && phys->ops.is_master(phys))
  4638. intf_index = phys->intf_idx - INTF_0;
  4639. }
  4640. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4641. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4642. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4643. SDE_RSC_PRIMARY_DISP_CLIENT :
  4644. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4645. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4646. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4647. PTR_ERR(sde_enc->rsc_client));
  4648. sde_enc->rsc_client = NULL;
  4649. }
  4650. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4651. ret = _sde_encoder_input_handler(sde_enc);
  4652. if (ret)
  4653. SDE_ERROR(
  4654. "input handler registration failed, rc = %d\n", ret);
  4655. }
  4656. mutex_init(&sde_enc->rc_lock);
  4657. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4658. sde_encoder_off_work);
  4659. sde_enc->vblank_enabled = false;
  4660. sde_enc->qdss_status = false;
  4661. kthread_init_work(&sde_enc->vsync_event_work,
  4662. sde_encoder_vsync_event_work_handler);
  4663. kthread_init_work(&sde_enc->input_event_work,
  4664. sde_encoder_input_event_work_handler);
  4665. kthread_init_work(&sde_enc->esd_trigger_work,
  4666. sde_encoder_esd_trigger_work_handler);
  4667. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4668. SDE_DEBUG_ENC(sde_enc, "created\n");
  4669. return drm_enc;
  4670. fail:
  4671. SDE_ERROR("failed to create encoder\n");
  4672. if (drm_enc)
  4673. sde_encoder_destroy(drm_enc);
  4674. return ERR_PTR(ret);
  4675. }
  4676. struct drm_encoder *sde_encoder_init(
  4677. struct drm_device *dev,
  4678. struct msm_display_info *disp_info)
  4679. {
  4680. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4681. }
  4682. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4683. enum msm_event_wait event)
  4684. {
  4685. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4686. struct sde_encoder_virt *sde_enc = NULL;
  4687. int i, ret = 0;
  4688. char atrace_buf[32];
  4689. if (!drm_enc) {
  4690. SDE_ERROR("invalid encoder\n");
  4691. return -EINVAL;
  4692. }
  4693. sde_enc = to_sde_encoder_virt(drm_enc);
  4694. SDE_DEBUG_ENC(sde_enc, "\n");
  4695. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4696. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4697. switch (event) {
  4698. case MSM_ENC_COMMIT_DONE:
  4699. fn_wait = phys->ops.wait_for_commit_done;
  4700. break;
  4701. case MSM_ENC_TX_COMPLETE:
  4702. fn_wait = phys->ops.wait_for_tx_complete;
  4703. break;
  4704. case MSM_ENC_VBLANK:
  4705. fn_wait = phys->ops.wait_for_vblank;
  4706. break;
  4707. case MSM_ENC_ACTIVE_REGION:
  4708. fn_wait = phys->ops.wait_for_active;
  4709. break;
  4710. default:
  4711. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4712. event);
  4713. return -EINVAL;
  4714. }
  4715. if (phys && fn_wait) {
  4716. snprintf(atrace_buf, sizeof(atrace_buf),
  4717. "wait_completion_event_%d", event);
  4718. SDE_ATRACE_BEGIN(atrace_buf);
  4719. ret = fn_wait(phys);
  4720. SDE_ATRACE_END(atrace_buf);
  4721. if (ret)
  4722. return ret;
  4723. }
  4724. }
  4725. return ret;
  4726. }
  4727. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4728. u64 *l_bound, u64 *u_bound)
  4729. {
  4730. struct sde_encoder_virt *sde_enc;
  4731. u64 jitter_ns, frametime_ns;
  4732. struct msm_mode_info *info;
  4733. if (!drm_enc) {
  4734. SDE_ERROR("invalid encoder\n");
  4735. return;
  4736. }
  4737. sde_enc = to_sde_encoder_virt(drm_enc);
  4738. info = &sde_enc->mode_info;
  4739. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4740. jitter_ns = info->jitter_numer * frametime_ns;
  4741. do_div(jitter_ns, info->jitter_denom * 100);
  4742. *l_bound = frametime_ns - jitter_ns;
  4743. *u_bound = frametime_ns + jitter_ns;
  4744. }
  4745. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4746. {
  4747. struct sde_encoder_virt *sde_enc;
  4748. if (!drm_enc) {
  4749. SDE_ERROR("invalid encoder\n");
  4750. return 0;
  4751. }
  4752. sde_enc = to_sde_encoder_virt(drm_enc);
  4753. return sde_enc->mode_info.frame_rate;
  4754. }
  4755. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4756. {
  4757. struct sde_encoder_virt *sde_enc = NULL;
  4758. int i;
  4759. if (!encoder) {
  4760. SDE_ERROR("invalid encoder\n");
  4761. return INTF_MODE_NONE;
  4762. }
  4763. sde_enc = to_sde_encoder_virt(encoder);
  4764. if (sde_enc->cur_master)
  4765. return sde_enc->cur_master->intf_mode;
  4766. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4767. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4768. if (phys)
  4769. return phys->intf_mode;
  4770. }
  4771. return INTF_MODE_NONE;
  4772. }
  4773. static void _sde_encoder_cache_hw_res_cont_splash(
  4774. struct drm_encoder *encoder,
  4775. struct sde_kms *sde_kms)
  4776. {
  4777. int i, idx;
  4778. struct sde_encoder_virt *sde_enc;
  4779. struct sde_encoder_phys *phys_enc;
  4780. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4781. sde_enc = to_sde_encoder_virt(encoder);
  4782. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4783. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4784. sde_enc->hw_pp[i] = NULL;
  4785. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4786. break;
  4787. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4788. }
  4789. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4790. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4791. sde_enc->hw_dsc[i] = NULL;
  4792. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4793. break;
  4794. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4795. }
  4796. /*
  4797. * If we have multiple phys encoders with one controller, make
  4798. * sure to populate the controller pointer in both phys encoders.
  4799. */
  4800. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4801. phys_enc = sde_enc->phys_encs[idx];
  4802. phys_enc->hw_ctl = NULL;
  4803. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4804. SDE_HW_BLK_CTL);
  4805. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4806. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4807. phys_enc->hw_ctl =
  4808. (struct sde_hw_ctl *) ctl_iter.hw;
  4809. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4810. phys_enc->intf_idx, phys_enc->hw_ctl);
  4811. }
  4812. }
  4813. }
  4814. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4815. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4816. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4817. phys->hw_intf = NULL;
  4818. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4819. break;
  4820. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4821. }
  4822. }
  4823. /**
  4824. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4825. * device bootup when cont_splash is enabled
  4826. * @drm_enc: Pointer to drm encoder structure
  4827. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4828. * @enable: boolean indicates enable or displae state of splash
  4829. * @Return: true if successful in updating the encoder structure
  4830. */
  4831. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4832. struct sde_splash_display *splash_display, bool enable)
  4833. {
  4834. struct sde_encoder_virt *sde_enc;
  4835. struct msm_drm_private *priv;
  4836. struct sde_kms *sde_kms;
  4837. struct drm_connector *conn = NULL;
  4838. struct sde_connector *sde_conn = NULL;
  4839. struct sde_connector_state *sde_conn_state = NULL;
  4840. struct drm_display_mode *drm_mode = NULL;
  4841. struct sde_encoder_phys *phys_enc;
  4842. int ret = 0, i;
  4843. if (!encoder) {
  4844. SDE_ERROR("invalid drm enc\n");
  4845. return -EINVAL;
  4846. }
  4847. if (!encoder->dev || !encoder->dev->dev_private) {
  4848. SDE_ERROR("drm device invalid\n");
  4849. return -EINVAL;
  4850. }
  4851. priv = encoder->dev->dev_private;
  4852. if (!priv->kms) {
  4853. SDE_ERROR("invalid kms\n");
  4854. return -EINVAL;
  4855. }
  4856. sde_kms = to_sde_kms(priv->kms);
  4857. sde_enc = to_sde_encoder_virt(encoder);
  4858. if (!priv->num_connectors) {
  4859. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4860. return -EINVAL;
  4861. }
  4862. SDE_DEBUG_ENC(sde_enc,
  4863. "num of connectors: %d\n", priv->num_connectors);
  4864. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4865. if (!enable) {
  4866. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4867. phys_enc = sde_enc->phys_encs[i];
  4868. if (phys_enc)
  4869. phys_enc->cont_splash_enabled = false;
  4870. }
  4871. return ret;
  4872. }
  4873. if (!splash_display) {
  4874. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4875. return -EINVAL;
  4876. }
  4877. for (i = 0; i < priv->num_connectors; i++) {
  4878. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4879. priv->connectors[i]->base.id);
  4880. sde_conn = to_sde_connector(priv->connectors[i]);
  4881. if (!sde_conn->encoder) {
  4882. SDE_DEBUG_ENC(sde_enc,
  4883. "encoder not attached to connector\n");
  4884. continue;
  4885. }
  4886. if (sde_conn->encoder->base.id
  4887. == encoder->base.id) {
  4888. conn = (priv->connectors[i]);
  4889. break;
  4890. }
  4891. }
  4892. if (!conn || !conn->state) {
  4893. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4894. return -EINVAL;
  4895. }
  4896. sde_conn_state = to_sde_connector_state(conn->state);
  4897. if (!sde_conn->ops.get_mode_info) {
  4898. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4899. return -EINVAL;
  4900. }
  4901. ret = sde_connector_get_mode_info(&sde_conn->base,
  4902. &encoder->crtc->state->adjusted_mode,
  4903. &sde_conn_state->mode_info);
  4904. if (ret) {
  4905. SDE_ERROR_ENC(sde_enc,
  4906. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4907. return ret;
  4908. }
  4909. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4910. conn->state, false);
  4911. if (ret) {
  4912. SDE_ERROR_ENC(sde_enc,
  4913. "failed to reserve hw resources, %d\n", ret);
  4914. return ret;
  4915. }
  4916. if (sde_conn->encoder) {
  4917. conn->state->best_encoder = sde_conn->encoder;
  4918. SDE_DEBUG_ENC(sde_enc,
  4919. "configured cstate->best_encoder to ID = %d\n",
  4920. conn->state->best_encoder->base.id);
  4921. } else {
  4922. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4923. conn->base.id);
  4924. }
  4925. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4926. sde_connector_get_topology_name(conn));
  4927. drm_mode = &encoder->crtc->state->adjusted_mode;
  4928. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4929. drm_mode->hdisplay, drm_mode->vdisplay);
  4930. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4931. if (encoder->bridge) {
  4932. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4933. /*
  4934. * For cont-splash use case, we update the mode
  4935. * configurations manually. This will skip the
  4936. * usually mode set call when actual frame is
  4937. * pushed from framework. The bridge needs to
  4938. * be updated with the current drm mode by
  4939. * calling the bridge mode set ops.
  4940. */
  4941. if (encoder->bridge->funcs) {
  4942. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4943. encoder->bridge->funcs->mode_set(encoder->bridge,
  4944. drm_mode, drm_mode);
  4945. }
  4946. } else {
  4947. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4948. }
  4949. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4950. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4951. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4952. if (!phys) {
  4953. SDE_ERROR_ENC(sde_enc,
  4954. "phys encoders not initialized\n");
  4955. return -EINVAL;
  4956. }
  4957. /* update connector for master and slave phys encoders */
  4958. phys->connector = conn;
  4959. phys->cont_splash_enabled = true;
  4960. phys->hw_pp = sde_enc->hw_pp[i];
  4961. if (phys->ops.cont_splash_mode_set)
  4962. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4963. if (phys->ops.is_master && phys->ops.is_master(phys))
  4964. sde_enc->cur_master = phys;
  4965. }
  4966. return ret;
  4967. }
  4968. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4969. bool skip_pre_kickoff)
  4970. {
  4971. struct msm_drm_thread *event_thread = NULL;
  4972. struct msm_drm_private *priv = NULL;
  4973. struct sde_encoder_virt *sde_enc = NULL;
  4974. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4975. SDE_ERROR("invalid parameters\n");
  4976. return -EINVAL;
  4977. }
  4978. priv = enc->dev->dev_private;
  4979. sde_enc = to_sde_encoder_virt(enc);
  4980. if (!sde_enc->crtc || (sde_enc->crtc->index
  4981. >= ARRAY_SIZE(priv->event_thread))) {
  4982. SDE_DEBUG_ENC(sde_enc,
  4983. "invalid cached CRTC: %d or crtc index: %d\n",
  4984. sde_enc->crtc == NULL,
  4985. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4986. return -EINVAL;
  4987. }
  4988. SDE_EVT32_VERBOSE(DRMID(enc));
  4989. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4990. if (!skip_pre_kickoff) {
  4991. kthread_queue_work(&event_thread->worker,
  4992. &sde_enc->esd_trigger_work);
  4993. kthread_flush_work(&sde_enc->esd_trigger_work);
  4994. }
  4995. /*
  4996. * panel may stop generating te signal (vsync) during esd failure. rsc
  4997. * hardware may hang without vsync. Avoid rsc hang by generating the
  4998. * vsync from watchdog timer instead of panel.
  4999. */
  5000. sde_encoder_helper_switch_vsync(enc, true);
  5001. if (!skip_pre_kickoff)
  5002. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5003. return 0;
  5004. }
  5005. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5006. {
  5007. struct sde_encoder_virt *sde_enc;
  5008. if (!encoder) {
  5009. SDE_ERROR("invalid drm enc\n");
  5010. return false;
  5011. }
  5012. sde_enc = to_sde_encoder_virt(encoder);
  5013. return sde_enc->recovery_events_enabled;
  5014. }
  5015. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  5016. bool enabled)
  5017. {
  5018. struct sde_encoder_virt *sde_enc;
  5019. if (!encoder) {
  5020. SDE_ERROR("invalid drm enc\n");
  5021. return;
  5022. }
  5023. sde_enc = to_sde_encoder_virt(encoder);
  5024. sde_enc->recovery_events_enabled = enabled;
  5025. }