sde_encoder_phys.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef __SDE_ENCODER_PHYS_H__
  6. #define __SDE_ENCODER_PHYS_H__
  7. #include <linux/jiffies.h>
  8. #include <linux/sde_rsc.h>
  9. #include "sde_kms.h"
  10. #include "sde_hw_intf.h"
  11. #include "sde_hw_pingpong.h"
  12. #include "sde_hw_ctl.h"
  13. #include "sde_hw_top.h"
  14. #include "sde_hw_wb.h"
  15. #include "sde_hw_cdm.h"
  16. #include "sde_encoder.h"
  17. #include "sde_connector.h"
  18. #define SDE_ENCODER_NAME_MAX 16
  19. /* wait for at most 2 vsync for lowest refresh rate (24hz) */
  20. #define KICKOFF_TIMEOUT_MS 84
  21. #define KICKOFF_TIMEOUT_JIFFIES msecs_to_jiffies(KICKOFF_TIMEOUT_MS)
  22. #define MAX_TE_PROFILE_COUNT 5
  23. /**
  24. * enum sde_enc_split_role - Role this physical encoder will play in a
  25. * split-panel configuration, where one panel is master, and others slaves.
  26. * Masters have extra responsibilities, like managing the VBLANK IRQ.
  27. * @ENC_ROLE_SOLO: This is the one and only panel. This encoder is master.
  28. * @ENC_ROLE_MASTER: This encoder is the master of a split panel config.
  29. * @ENC_ROLE_SLAVE: This encoder is not the master of a split panel config.
  30. * @ENC_ROLE_SKIP: This encoder is not participating in kickoffs
  31. */
  32. enum sde_enc_split_role {
  33. ENC_ROLE_SOLO,
  34. ENC_ROLE_MASTER,
  35. ENC_ROLE_SLAVE,
  36. ENC_ROLE_SKIP
  37. };
  38. /**
  39. * enum sde_enc_enable_state - current enabled state of the physical encoder
  40. * @SDE_ENC_DISABLING: Encoder transitioning to disable state
  41. * Events bounding transition are encoder type specific
  42. * @SDE_ENC_DISABLED: Encoder is disabled
  43. * @SDE_ENC_ENABLING: Encoder transitioning to enabled
  44. * Events bounding transition are encoder type specific
  45. * @SDE_ENC_ENABLED: Encoder is enabled
  46. * @SDE_ENC_ERR_NEEDS_HW_RESET: Encoder is enabled, but requires a hw_reset
  47. * to recover from a previous error
  48. */
  49. enum sde_enc_enable_state {
  50. SDE_ENC_DISABLING,
  51. SDE_ENC_DISABLED,
  52. SDE_ENC_ENABLING,
  53. SDE_ENC_ENABLED,
  54. SDE_ENC_ERR_NEEDS_HW_RESET
  55. };
  56. struct sde_encoder_phys;
  57. /**
  58. * struct sde_encoder_virt_ops - Interface the containing virtual encoder
  59. * provides for the physical encoders to use to callback.
  60. * @handle_vblank_virt: Notify virtual encoder of vblank IRQ reception
  61. * Note: This is called from IRQ handler context.
  62. * @handle_underrun_virt: Notify virtual encoder of underrun IRQ reception
  63. * Note: This is called from IRQ handler context.
  64. * @handle_frame_done: Notify virtual encoder that this phys encoder
  65. * completes last request frame.
  66. * @get_qsync_fps: Returns the min fps for the qsync feature.
  67. */
  68. struct sde_encoder_virt_ops {
  69. void (*handle_vblank_virt)(struct drm_encoder *parent,
  70. struct sde_encoder_phys *phys);
  71. void (*handle_underrun_virt)(struct drm_encoder *parent,
  72. struct sde_encoder_phys *phys);
  73. void (*handle_frame_done)(struct drm_encoder *parent,
  74. struct sde_encoder_phys *phys, u32 event);
  75. void (*get_qsync_fps)(struct drm_encoder *parent,
  76. u32 *qsync_fps);
  77. };
  78. /**
  79. * struct sde_encoder_phys_ops - Interface the physical encoders provide to
  80. * the containing virtual encoder.
  81. * @late_register: DRM Call. Add Userspace interfaces, debugfs.
  82. * @prepare_commit: MSM Atomic Call, start of atomic commit sequence
  83. * @is_master: Whether this phys_enc is the current master
  84. * encoder. Can be switched at enable time. Based
  85. * on split_role and current mode (CMD/VID).
  86. * @mode_fixup: DRM Call. Fixup a DRM mode.
  87. * @cont_splash_mode_set: mode set with specific HW resources during
  88. * cont splash enabled state.
  89. * @mode_set: DRM Call. Set a DRM mode.
  90. * This likely caches the mode, for use at enable.
  91. * @enable: DRM Call. Enable a DRM mode.
  92. * @disable: DRM Call. Disable mode.
  93. * @atomic_check: DRM Call. Atomic check new DRM state.
  94. * @destroy: DRM Call. Destroy and release resources.
  95. * @get_hw_resources: Populate the structure with the hardware
  96. * resources that this phys_enc is using.
  97. * Expect no overlap between phys_encs.
  98. * @control_vblank_irq Register/Deregister for VBLANK IRQ
  99. * @wait_for_commit_done: Wait for hardware to have flushed the
  100. * current pending frames to hardware
  101. * @wait_for_tx_complete: Wait for hardware to transfer the pixels
  102. * to the panel
  103. * @wait_for_vblank: Wait for VBLANK, for sub-driver internal use
  104. * @prepare_for_kickoff: Do any work necessary prior to a kickoff
  105. * For CMD encoder, may wait for previous tx done
  106. * @handle_post_kickoff: Do any work necessary post-kickoff work
  107. * @trigger_flush: Process flush event on physical encoder
  108. * @trigger_start: Process start event on physical encoder
  109. * @needs_single_flush: Whether encoder slaves need to be flushed
  110. * @setup_misr: Sets up MISR, enable and disables based on sysfs
  111. * @collect_misr: Collects MISR data on frame update
  112. * @hw_reset: Issue HW recovery such as CTL reset and clear
  113. * SDE_ENC_ERR_NEEDS_HW_RESET state
  114. * @irq_control: Handler to enable/disable all the encoder IRQs
  115. * @update_split_role: Update the split role of the phys enc
  116. * @control_te: Interface to control the vsync_enable status
  117. * @restore: Restore all the encoder configs.
  118. * @is_autorefresh_enabled: provides the autorefresh current
  119. * enable/disable state.
  120. * @get_line_count: Obtain current internal vertical line count
  121. * @get_wr_line_count: Obtain current output vertical line count
  122. * @wait_dma_trigger: Returns true if lut dma has to trigger and wait
  123. * unitl transaction is complete.
  124. * @wait_for_active: Wait for display scan line to be in active area
  125. * @setup_vsync_source: Configure vsync source selection for cmd mode.
  126. */
  127. struct sde_encoder_phys_ops {
  128. int (*late_register)(struct sde_encoder_phys *encoder,
  129. struct dentry *debugfs_root);
  130. void (*prepare_commit)(struct sde_encoder_phys *encoder);
  131. bool (*is_master)(struct sde_encoder_phys *encoder);
  132. bool (*mode_fixup)(struct sde_encoder_phys *encoder,
  133. const struct drm_display_mode *mode,
  134. struct drm_display_mode *adjusted_mode);
  135. void (*mode_set)(struct sde_encoder_phys *encoder,
  136. struct drm_display_mode *mode,
  137. struct drm_display_mode *adjusted_mode);
  138. void (*cont_splash_mode_set)(struct sde_encoder_phys *encoder,
  139. struct drm_display_mode *adjusted_mode);
  140. void (*enable)(struct sde_encoder_phys *encoder);
  141. void (*disable)(struct sde_encoder_phys *encoder);
  142. int (*atomic_check)(struct sde_encoder_phys *encoder,
  143. struct drm_crtc_state *crtc_state,
  144. struct drm_connector_state *conn_state);
  145. void (*destroy)(struct sde_encoder_phys *encoder);
  146. void (*get_hw_resources)(struct sde_encoder_phys *encoder,
  147. struct sde_encoder_hw_resources *hw_res,
  148. struct drm_connector_state *conn_state);
  149. int (*control_vblank_irq)(struct sde_encoder_phys *enc, bool enable);
  150. int (*wait_for_commit_done)(struct sde_encoder_phys *phys_enc);
  151. int (*wait_for_tx_complete)(struct sde_encoder_phys *phys_enc);
  152. int (*wait_for_vblank)(struct sde_encoder_phys *phys_enc);
  153. int (*prepare_for_kickoff)(struct sde_encoder_phys *phys_enc,
  154. struct sde_encoder_kickoff_params *params);
  155. void (*handle_post_kickoff)(struct sde_encoder_phys *phys_enc);
  156. void (*trigger_flush)(struct sde_encoder_phys *phys_enc);
  157. void (*trigger_start)(struct sde_encoder_phys *phys_enc);
  158. bool (*needs_single_flush)(struct sde_encoder_phys *phys_enc);
  159. void (*setup_misr)(struct sde_encoder_phys *phys_encs,
  160. bool enable, u32 frame_count);
  161. int (*collect_misr)(struct sde_encoder_phys *phys_enc, bool nonblock,
  162. u32 *misr_value);
  163. void (*hw_reset)(struct sde_encoder_phys *phys_enc);
  164. void (*irq_control)(struct sde_encoder_phys *phys, bool enable);
  165. void (*update_split_role)(struct sde_encoder_phys *phys_enc,
  166. enum sde_enc_split_role role);
  167. void (*control_te)(struct sde_encoder_phys *phys_enc, bool enable);
  168. void (*restore)(struct sde_encoder_phys *phys);
  169. bool (*is_autorefresh_enabled)(struct sde_encoder_phys *phys);
  170. int (*get_line_count)(struct sde_encoder_phys *phys);
  171. int (*get_wr_line_count)(struct sde_encoder_phys *phys);
  172. bool (*wait_dma_trigger)(struct sde_encoder_phys *phys);
  173. int (*wait_for_active)(struct sde_encoder_phys *phys);
  174. void (*setup_vsync_source)(struct sde_encoder_phys *phys,
  175. u32 vsync_source, bool is_dummy);
  176. };
  177. /**
  178. * enum sde_intr_idx - sde encoder interrupt index
  179. * @INTR_IDX_VSYNC: Vsync interrupt for video mode panel
  180. * @INTR_IDX_PINGPONG: Pingpong done interrupt for cmd mode panel
  181. * @INTR_IDX_UNDERRUN: Underrun interrupt for video and cmd mode panel
  182. * @INTR_IDX_RDPTR: Readpointer done interrupt for cmd mode panel
  183. * @INTR_IDX_WB_DONE: Writeback done interrupt for WB
  184. * @INTR_IDX_PP1_OVFL: Pingpong overflow interrupt on PP1 for Concurrent WB
  185. * @INTR_IDX_PP2_OVFL: Pingpong overflow interrupt on PP2 for Concurrent WB
  186. * @INTR_IDX_PP3_OVFL: Pingpong overflow interrupt on PP3 for Concurrent WB
  187. * @INTR_IDX_PP4_OVFL: Pingpong overflow interrupt on PP4 for Concurrent WB
  188. * @INTR_IDX_PP5_OVFL: Pingpong overflow interrupt on PP5 for Concurrent WB
  189. * @INTR_IDX_AUTOREFRESH_DONE: Autorefresh done for cmd mode panel meaning
  190. * autorefresh has triggered a double buffer flip
  191. * @INTR_IDX_WRPTR: Writepointer start interrupt for cmd mode panel
  192. */
  193. enum sde_intr_idx {
  194. INTR_IDX_VSYNC,
  195. INTR_IDX_PINGPONG,
  196. INTR_IDX_UNDERRUN,
  197. INTR_IDX_CTL_START,
  198. INTR_IDX_RDPTR,
  199. INTR_IDX_AUTOREFRESH_DONE,
  200. INTR_IDX_WB_DONE,
  201. INTR_IDX_PP1_OVFL,
  202. INTR_IDX_PP2_OVFL,
  203. INTR_IDX_PP3_OVFL,
  204. INTR_IDX_PP4_OVFL,
  205. INTR_IDX_PP5_OVFL,
  206. INTR_IDX_WRPTR,
  207. INTR_IDX_MAX,
  208. };
  209. /**
  210. * sde_encoder_irq - tracking structure for interrupts
  211. * @name: string name of interrupt
  212. * @intr_type: Encoder interrupt type
  213. * @intr_idx: Encoder interrupt enumeration
  214. * @hw_idx: HW Block ID
  215. * @irq_idx: IRQ interface lookup index from SDE IRQ framework
  216. * will be -EINVAL if IRQ is not registered
  217. * @irq_cb: interrupt callback
  218. */
  219. struct sde_encoder_irq {
  220. const char *name;
  221. enum sde_intr_type intr_type;
  222. enum sde_intr_idx intr_idx;
  223. int hw_idx;
  224. int irq_idx;
  225. struct sde_irq_callback cb;
  226. };
  227. /**
  228. * struct sde_encoder_phys - physical encoder that drives a single INTF block
  229. * tied to a specific panel / sub-panel. Abstract type, sub-classed by
  230. * phys_vid or phys_cmd for video mode or command mode encs respectively.
  231. * @parent: Pointer to the containing virtual encoder
  232. * @connector: If a mode is set, cached pointer to the active connector
  233. * @ops: Operations exposed to the virtual encoder
  234. * @parent_ops: Callbacks exposed by the parent to the phys_enc
  235. * @hw_mdptop: Hardware interface to the top registers
  236. * @hw_ctl: Hardware interface to the ctl registers
  237. * @hw_intf: Hardware interface to INTF registers
  238. * @hw_cdm: Hardware interface to the cdm registers
  239. * @hw_qdss: Hardware interface to the qdss registers
  240. * @cdm_cfg: Chroma-down hardware configuration
  241. * @hw_pp: Hardware interface to the ping pong registers
  242. * @sde_kms: Pointer to the sde_kms top level
  243. * @cached_mode: DRM mode cached at mode_set time, acted on in enable
  244. * @enabled: Whether the encoder has enabled and running a mode
  245. * @split_role: Role to play in a split-panel configuration
  246. * @intf_mode: Interface mode
  247. * @intf_idx: Interface index on sde hardware
  248. * @intf_cfg: Interface hardware configuration
  249. * @intf_cfg_v1: Interface hardware configuration to be used if control
  250. * path supports SDE_CTL_ACTIVE_CFG
  251. * @comp_type: Type of compression supported
  252. * @comp_ratio: Compression ratio
  253. * @dsc_extra_pclk_cycle_cnt: Extra pclk cycle count for DSC over DP
  254. * @dsc_extra_disp_width: Additional display width for DSC over DP
  255. * @wide_bus_en: Wide-bus configuraiton
  256. * @enc_spinlock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  257. * @enable_state: Enable state tracking
  258. * @vblank_refcount: Reference count of vblank request
  259. * @wbirq_refcount: Reference count of wb irq request
  260. * @vsync_cnt: Vsync count for the physical encoder
  261. * @underrun_cnt: Underrun count for the physical encoder
  262. * @pending_kickoff_cnt: Atomic counter tracking the number of kickoffs
  263. * vs. the number of done/vblank irqs. Should hover
  264. * between 0-2 Incremented when a new kickoff is
  265. * scheduled. Decremented in irq handler
  266. * @pending_retire_fence_cnt: Atomic counter tracking the pending retire
  267. * fences that have to be signalled.
  268. * @pending_kickoff_wq: Wait queue for blocking until kickoff completes
  269. * @irq: IRQ tracking structures
  270. * @has_intf_te: Interface TE configuration support
  271. * @cont_splash_enabled: Variable to store continuous splash settings.
  272. * @in_clone_mode Indicates if encoder is in clone mode ref@CWB
  273. * @vfp_cached: cached vertical front porch to be used for
  274. * programming ROT and MDP fetch start
  275. * @frame_trigger_mode: frame trigger mode indication for command
  276. * mode display
  277. */
  278. struct sde_encoder_phys {
  279. struct drm_encoder *parent;
  280. struct drm_connector *connector;
  281. struct sde_encoder_phys_ops ops;
  282. struct sde_encoder_virt_ops parent_ops;
  283. struct sde_hw_mdp *hw_mdptop;
  284. struct sde_hw_ctl *hw_ctl;
  285. struct sde_hw_intf *hw_intf;
  286. struct sde_hw_cdm *hw_cdm;
  287. struct sde_hw_qdss *hw_qdss;
  288. struct sde_hw_cdm_cfg cdm_cfg;
  289. struct sde_hw_pingpong *hw_pp;
  290. struct sde_kms *sde_kms;
  291. struct drm_display_mode cached_mode;
  292. enum sde_enc_split_role split_role;
  293. enum sde_intf_mode intf_mode;
  294. enum sde_intf intf_idx;
  295. struct sde_hw_intf_cfg intf_cfg;
  296. struct sde_hw_intf_cfg_v1 intf_cfg_v1;
  297. enum msm_display_compression_type comp_type;
  298. enum msm_display_compression_ratio comp_ratio;
  299. u32 dsc_extra_pclk_cycle_cnt;
  300. u32 dsc_extra_disp_width;
  301. bool wide_bus_en;
  302. spinlock_t *enc_spinlock;
  303. enum sde_enc_enable_state enable_state;
  304. struct mutex *vblank_ctl_lock;
  305. atomic_t vblank_refcount;
  306. atomic_t wbirq_refcount;
  307. atomic_t vsync_cnt;
  308. atomic_t underrun_cnt;
  309. atomic_t pending_kickoff_cnt;
  310. atomic_t pending_retire_fence_cnt;
  311. wait_queue_head_t pending_kickoff_wq;
  312. struct sde_encoder_irq irq[INTR_IDX_MAX];
  313. bool has_intf_te;
  314. bool cont_splash_enabled;
  315. bool in_clone_mode;
  316. int vfp_cached;
  317. enum frame_trigger_mode_type frame_trigger_mode;
  318. };
  319. static inline int sde_encoder_phys_inc_pending(struct sde_encoder_phys *phys)
  320. {
  321. return atomic_inc_return(&phys->pending_kickoff_cnt);
  322. }
  323. /**
  324. * struct sde_encoder_phys_vid - sub-class of sde_encoder_phys to handle video
  325. * mode specific operations
  326. * @base: Baseclass physical encoder structure
  327. * @timing_params: Current timing parameter
  328. * @error_count: Number of consecutive kickoffs that experienced an error
  329. */
  330. struct sde_encoder_phys_vid {
  331. struct sde_encoder_phys base;
  332. struct intf_timing_params timing_params;
  333. int error_count;
  334. };
  335. /**
  336. * struct sde_encoder_phys_cmd_autorefresh - autorefresh state tracking
  337. * @cfg: current active autorefresh configuration
  338. * @kickoff_cnt: atomic count tracking autorefresh done irq kickoffs pending
  339. * @kickoff_wq: wait queue for waiting on autorefresh done irq
  340. */
  341. struct sde_encoder_phys_cmd_autorefresh {
  342. struct sde_hw_autorefresh cfg;
  343. atomic_t kickoff_cnt;
  344. wait_queue_head_t kickoff_wq;
  345. };
  346. /**
  347. * struct sde_encoder_phys_cmd_te_timestamp - list node to keep track of
  348. * rd_ptr/TE timestamp
  349. * @list: list node
  350. * @timestamp: TE timestamp
  351. */
  352. struct sde_encoder_phys_cmd_te_timestamp {
  353. struct list_head list;
  354. ktime_t timestamp;
  355. };
  356. /**
  357. * struct sde_encoder_phys_cmd - sub-class of sde_encoder_phys to handle command
  358. * mode specific operations
  359. * @base: Baseclass physical encoder structure
  360. * @stream_sel: Stream selection for multi-stream interfaces
  361. * @pp_timeout_report_cnt: number of pingpong done irq timeout errors
  362. * @autorefresh: autorefresh feature state
  363. * @pending_vblank_cnt: Atomic counter tracking pending wait for VBLANK
  364. * @pending_vblank_wq: Wait queue for blocking until VBLANK received
  365. * @wr_ptr_wait_success: log wr_ptr_wait success for release fence trigger
  366. * @te_timestamp_list: List head for the TE timestamp list
  367. * @te_timestamp: Array of size MAX_TE_PROFILE_COUNT te_timestamp_list elements
  368. */
  369. struct sde_encoder_phys_cmd {
  370. struct sde_encoder_phys base;
  371. int stream_sel;
  372. int pp_timeout_report_cnt;
  373. struct sde_encoder_phys_cmd_autorefresh autorefresh;
  374. atomic_t pending_vblank_cnt;
  375. wait_queue_head_t pending_vblank_wq;
  376. bool wr_ptr_wait_success;
  377. struct list_head te_timestamp_list;
  378. struct sde_encoder_phys_cmd_te_timestamp
  379. te_timestamp[MAX_TE_PROFILE_COUNT];
  380. };
  381. /**
  382. * struct sde_encoder_phys_wb - sub-class of sde_encoder_phys to handle
  383. * writeback specific operations
  384. * @base: Baseclass physical encoder structure
  385. * @hw_wb: Hardware interface to the wb registers
  386. * @wbdone_timeout: Timeout value for writeback done in msec
  387. * @bypass_irqreg: Bypass irq register/unregister if non-zero
  388. * @wb_cfg: Writeback hardware configuration
  389. * @cdp_cfg: Writeback CDP configuration
  390. * @wb_roi: Writeback region-of-interest
  391. * @wb_fmt: Writeback pixel format
  392. * @wb_fb: Pointer to current writeback framebuffer
  393. * @wb_aspace: Pointer to current writeback address space
  394. * @cwb_old_fb: Pointer to old writeback framebuffer
  395. * @cwb_old_aspace: Pointer to old writeback address space
  396. * @frame_count: Counter of completed writeback operations
  397. * @kickoff_count: Counter of issued writeback operations
  398. * @aspace: address space identifier for non-secure/secure domain
  399. * @wb_dev: Pointer to writeback device
  400. * @start_time: Start time of writeback latest request
  401. * @end_time: End time of writeback latest request
  402. * @bo_disable: Buffer object(s) to use during the disabling state
  403. * @fb_disable: Frame buffer to use during the disabling state
  404. * @crtc Pointer to drm_crtc
  405. */
  406. struct sde_encoder_phys_wb {
  407. struct sde_encoder_phys base;
  408. struct sde_hw_wb *hw_wb;
  409. u32 wbdone_timeout;
  410. u32 bypass_irqreg;
  411. struct sde_hw_wb_cfg wb_cfg;
  412. struct sde_hw_wb_cdp_cfg cdp_cfg;
  413. struct sde_rect wb_roi;
  414. const struct sde_format *wb_fmt;
  415. struct drm_framebuffer *wb_fb;
  416. struct msm_gem_address_space *wb_aspace;
  417. struct drm_framebuffer *cwb_old_fb;
  418. struct msm_gem_address_space *cwb_old_aspace;
  419. u32 frame_count;
  420. u32 kickoff_count;
  421. struct msm_gem_address_space *aspace[SDE_IOMMU_DOMAIN_MAX];
  422. struct sde_wb_device *wb_dev;
  423. ktime_t start_time;
  424. ktime_t end_time;
  425. struct drm_gem_object *bo_disable[SDE_MAX_PLANES];
  426. struct drm_framebuffer *fb_disable;
  427. struct drm_crtc *crtc;
  428. };
  429. /**
  430. * struct sde_enc_phys_init_params - initialization parameters for phys encs
  431. * @sde_kms: Pointer to the sde_kms top level
  432. * @parent: Pointer to the containing virtual encoder
  433. * @parent_ops: Callbacks exposed by the parent to the phys_enc
  434. * @split_role: Role to play in a split-panel configuration
  435. * @intf_idx: Interface index this phys_enc will control
  436. * @wb_idx: Writeback index this phys_enc will control
  437. * @comp_type: Type of compression supported
  438. * @enc_spinlock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  439. */
  440. struct sde_enc_phys_init_params {
  441. struct sde_kms *sde_kms;
  442. struct drm_encoder *parent;
  443. struct sde_encoder_virt_ops parent_ops;
  444. enum sde_enc_split_role split_role;
  445. enum sde_intf intf_idx;
  446. enum sde_wb wb_idx;
  447. enum msm_display_compression_type comp_type;
  448. spinlock_t *enc_spinlock;
  449. struct mutex *vblank_ctl_lock;
  450. };
  451. /**
  452. * sde_encoder_wait_info - container for passing arguments to irq wait functions
  453. * @wq: wait queue structure
  454. * @atomic_cnt: wait until atomic_cnt equals zero
  455. * @count_check: wait for specific atomic_cnt instead of zero.
  456. * @timeout_ms: timeout value in milliseconds
  457. */
  458. struct sde_encoder_wait_info {
  459. wait_queue_head_t *wq;
  460. atomic_t *atomic_cnt;
  461. u32 count_check;
  462. s64 timeout_ms;
  463. };
  464. /**
  465. * sde_encoder_phys_vid_init - Construct a new video mode physical encoder
  466. * @p: Pointer to init params structure
  467. * Return: Error code or newly allocated encoder
  468. */
  469. struct sde_encoder_phys *sde_encoder_phys_vid_init(
  470. struct sde_enc_phys_init_params *p);
  471. /**
  472. * sde_encoder_phys_cmd_init - Construct a new command mode physical encoder
  473. * @p: Pointer to init params structure
  474. * Return: Error code or newly allocated encoder
  475. */
  476. struct sde_encoder_phys *sde_encoder_phys_cmd_init(
  477. struct sde_enc_phys_init_params *p);
  478. /**
  479. * sde_encoder_phys_wb_init - Construct a new writeback physical encoder
  480. * @p: Pointer to init params structure
  481. * Return: Error code or newly allocated encoder
  482. */
  483. #ifdef CONFIG_DRM_SDE_WB
  484. struct sde_encoder_phys *sde_encoder_phys_wb_init(
  485. struct sde_enc_phys_init_params *p);
  486. #else
  487. static inline
  488. struct sde_encoder_phys *sde_encoder_phys_wb_init(
  489. struct sde_enc_phys_init_params *p)
  490. {
  491. return NULL;
  492. }
  493. #endif
  494. void sde_encoder_phys_setup_cdm(struct sde_encoder_phys *phys_enc,
  495. struct drm_framebuffer *fb, const struct sde_format *format,
  496. struct sde_rect *wb_roi);
  497. /**
  498. * sde_encoder_helper_get_pp_line_count - pingpong linecount helper function
  499. * @drm_enc: Pointer to drm encoder structure
  500. * @info: structure used to populate the pp line count information
  501. */
  502. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  503. struct sde_hw_pp_vsync_info *info);
  504. /**
  505. * sde_encoder_helper_needs_hw_reset - hw reset helper function
  506. * @drm_enc: Pointer to drm encoder structure
  507. */
  508. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc);
  509. /**
  510. * sde_encoder_helper_trigger_flush - control flush helper function
  511. * This helper function may be optionally specified by physical
  512. * encoders if they require ctl_flush triggering.
  513. * @phys_enc: Pointer to physical encoder structure
  514. */
  515. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc);
  516. /**
  517. * sde_encoder_helper_trigger_start - control start helper function
  518. * This helper function may be optionally specified by physical
  519. * encoders if they require ctl_start triggering.
  520. * @phys_enc: Pointer to physical encoder structure
  521. */
  522. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc);
  523. /**
  524. * sde_encoder_helper_vsync_config - configure vsync source for cmd mode
  525. * @phys_enc: Pointer to physical encoder structure
  526. * @vsync_source: vsync source selection
  527. * @is_dummy: used only for RSC
  528. */
  529. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  530. u32 vsync_source, bool is_dummy);
  531. /**
  532. * sde_encoder_helper_wait_event_timeout - wait for event with timeout
  533. * taking into account that jiffies may jump between reads leading to
  534. * incorrectly detected timeouts. Prevent failure in this scenario by
  535. * making sure that elapsed time during wait is valid.
  536. * @drm_id: drm object id for logging
  537. * @hw_id: hw instance id for logging
  538. * @info: wait info structure
  539. */
  540. int sde_encoder_helper_wait_event_timeout(
  541. int32_t drm_id,
  542. int32_t hw_id,
  543. struct sde_encoder_wait_info *info);
  544. /*
  545. * sde_encoder_get_fps - get the allowed panel jitter in nanoseconds
  546. * @encoder: Pointer to drm encoder object
  547. */
  548. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *encoder,
  549. u64 *l_bound, u64 *u_bound);
  550. /**
  551. * sde_encoder_helper_switch_vsync - switch vsync source to WD or default
  552. * @drm_enc: Pointer to drm encoder structure
  553. * @watchdog_te: switch vsync source to watchdog TE
  554. */
  555. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  556. bool watchdog_te);
  557. /**
  558. * sde_encoder_helper_hw_reset - issue ctl hw reset
  559. * This helper function may be optionally specified by physical
  560. * encoders if they require ctl hw reset. If state is currently
  561. * SDE_ENC_ERR_NEEDS_HW_RESET, it is set back to SDE_ENC_ENABLED.
  562. * @phys_enc: Pointer to physical encoder structure
  563. */
  564. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc);
  565. static inline enum sde_3d_blend_mode sde_encoder_helper_get_3d_blend_mode(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. enum sde_rm_topology_name topology;
  569. if (!phys_enc || phys_enc->enable_state == SDE_ENC_DISABLING)
  570. return BLEND_3D_NONE;
  571. topology = sde_connector_get_topology_name(phys_enc->connector);
  572. if (phys_enc->split_role == ENC_ROLE_SOLO &&
  573. (topology == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE ||
  574. topology == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  575. return BLEND_3D_H_ROW_INT;
  576. return BLEND_3D_NONE;
  577. }
  578. /**
  579. * sde_encoder_helper_split_config - split display configuration helper function
  580. * This helper function may be used by physical encoders to configure
  581. * the split display related registers.
  582. * @phys_enc: Pointer to physical encoder structure
  583. * @interface: enum sde_intf setting
  584. */
  585. void sde_encoder_helper_split_config(
  586. struct sde_encoder_phys *phys_enc,
  587. enum sde_intf interface);
  588. /**
  589. * sde_encoder_helper_reset_mixers - reset mixers associated with phys enc
  590. * @phys_enc: Pointer to physical encoder structure
  591. * @fb: Optional fb for specifying new mixer output resolution, may be NULL
  592. * Return: Zero on success
  593. */
  594. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  595. struct drm_framebuffer *fb);
  596. /**
  597. * sde_encoder_helper_report_irq_timeout - utility to report error that irq has
  598. * timed out, including reporting frame error event to crtc and debug dump
  599. * @phys_enc: Pointer to physical encoder structure
  600. * @intr_idx: Failing interrupt index
  601. */
  602. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  603. enum sde_intr_idx intr_idx);
  604. /**
  605. * sde_encoder_helper_wait_for_irq - utility to wait on an irq.
  606. * note: will call sde_encoder_helper_wait_for_irq on timeout
  607. * @phys_enc: Pointer to physical encoder structure
  608. * @intr_idx: encoder interrupt index
  609. * @wait_info: wait info struct
  610. * @Return: 0 or -ERROR
  611. */
  612. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  613. enum sde_intr_idx intr_idx,
  614. struct sde_encoder_wait_info *wait_info);
  615. /**
  616. * sde_encoder_helper_register_irq - register and enable an irq
  617. * @phys_enc: Pointer to physical encoder structure
  618. * @intr_idx: encoder interrupt index
  619. * @Return: 0 or -ERROR
  620. */
  621. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  622. enum sde_intr_idx intr_idx);
  623. /**
  624. * sde_encoder_helper_unregister_irq - unregister and disable an irq
  625. * @phys_enc: Pointer to physical encoder structure
  626. * @intr_idx: encoder interrupt index
  627. * @Return: 0 or -ERROR
  628. */
  629. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  630. enum sde_intr_idx intr_idx);
  631. /**
  632. * sde_encoder_helper_update_intf_cfg - update interface configuration for
  633. * single control path.
  634. * @phys_enc: Pointer to physical encoder structure
  635. */
  636. void sde_encoder_helper_update_intf_cfg(
  637. struct sde_encoder_phys *phys_enc);
  638. /**
  639. * _sde_encoder_phys_is_dual_ctl - check if encoder needs dual ctl path.
  640. * @phys_enc: Pointer to physical encoder structure
  641. * @Return: true if dual ctl paths else false
  642. */
  643. static inline bool _sde_encoder_phys_is_dual_ctl(
  644. struct sde_encoder_phys *phys_enc)
  645. {
  646. struct sde_kms *sde_kms;
  647. enum sde_rm_topology_name topology;
  648. const struct sde_rm_topology_def* def;
  649. if (!phys_enc) {
  650. pr_err("invalid phys_enc\n");
  651. return false;
  652. }
  653. sde_kms = phys_enc->sde_kms;
  654. if (!sde_kms) {
  655. pr_err("invalid kms\n");
  656. return false;
  657. }
  658. topology = sde_connector_get_topology_name(phys_enc->connector);
  659. def = sde_rm_topology_get_topology_def(&sde_kms->rm, topology);
  660. if (IS_ERR_OR_NULL(def)) {
  661. pr_err("invalid topology\n");
  662. return false;
  663. }
  664. return (def->num_ctl == 2) ? true : false;
  665. }
  666. /**
  667. * _sde_encoder_phys_is_ppsplit - check if pp_split is enabled
  668. * @phys_enc: Pointer to physical encoder structure
  669. * @Return: true or false
  670. */
  671. static inline bool _sde_encoder_phys_is_ppsplit(
  672. struct sde_encoder_phys *phys_enc)
  673. {
  674. enum sde_rm_topology_name topology;
  675. if (!phys_enc) {
  676. pr_err("invalid phys_enc\n");
  677. return false;
  678. }
  679. topology = sde_connector_get_topology_name(phys_enc->connector);
  680. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  681. return true;
  682. return false;
  683. }
  684. static inline bool sde_encoder_phys_needs_single_flush(
  685. struct sde_encoder_phys *phys_enc)
  686. {
  687. if (!phys_enc)
  688. return false;
  689. return (_sde_encoder_phys_is_ppsplit(phys_enc) ||
  690. !_sde_encoder_phys_is_dual_ctl(phys_enc));
  691. }
  692. /**
  693. * sde_encoder_helper_phys_disable - helper function to disable virt encoder
  694. * @phys_enc: Pointer to physical encoder structure
  695. * @wb_enc: Pointer to writeback encoder structure
  696. */
  697. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  698. struct sde_encoder_phys_wb *wb_enc);
  699. /**
  700. * sde_encoder_helper_setup_misr - helper function to setup misr
  701. * @enable: enable/disable flag
  702. * @frame_count: frame count for misr
  703. */
  704. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  705. bool enable, u32 frame_count);
  706. /**
  707. * sde_encoder_helper_collect_misr - helper function to collect misr
  708. * @nonblock: blocking/non-blocking flag
  709. * @misr_value: pointer to misr value
  710. * @Return: zero on success
  711. */
  712. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  713. bool nonblock, u32 *misr_value);
  714. #endif /* __sde_encoder_phys_H__ */