sde_hw_catalog.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. /*************************************************************
  17. * MACRO DEFINITION
  18. *************************************************************/
  19. /**
  20. * Max hardware block in certain hardware. For ex: sspp pipes
  21. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  22. * 64 based on software design. It should be increased if any of the
  23. * hardware block has more subblocks.
  24. */
  25. #define MAX_SDE_HW_BLK 64
  26. /* each entry will have register address and bit offset in that register */
  27. #define MAX_BIT_OFFSET 2
  28. /* default line width for sspp, mixer, ds (input), wb */
  29. #define DEFAULT_SDE_LINE_WIDTH 2048
  30. /* default output line width for ds */
  31. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  32. /* max mixer blend stages */
  33. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  34. /* max bank bit for macro tile and ubwc format */
  35. #define DEFAULT_SDE_HIGHEST_BANK_BIT 15
  36. /* default ubwc version */
  37. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  38. /* default ubwc static config register value */
  39. #define DEFAULT_SDE_UBWC_STATIC 0x0
  40. /* default ubwc swizzle register value */
  41. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  42. /* default ubwc macrotile mode value */
  43. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  44. /* default hardware block size if dtsi entry is not present */
  45. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  46. /* total number of intf - dp, dsi, hdmi */
  47. #define INTF_COUNT 3
  48. #define MAX_UPSCALE_RATIO 20
  49. #define MAX_DOWNSCALE_RATIO 4
  50. #define SSPP_UNITY_SCALE 1
  51. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR 11
  52. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR 5
  53. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT 4
  54. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  55. #define MAX_HORZ_DECIMATION 4
  56. #define MAX_VERT_DECIMATION 4
  57. #define MAX_SPLIT_DISPLAY_CTL 2
  58. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  59. #define MDSS_BASE_OFFSET 0x0
  60. #define ROT_LM_OFFSET 3
  61. #define LINE_LM_OFFSET 5
  62. #define LINE_MODE_WB_OFFSET 2
  63. /**
  64. * these configurations are decided based on max mdp clock. It accounts
  65. * for max and min display resolution based on virtual hardware resource
  66. * support.
  67. */
  68. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  69. #define MAX_DISPLAY_HEIGHT 5120
  70. #define MIN_DISPLAY_HEIGHT 0
  71. #define MIN_DISPLAY_WIDTH 0
  72. #define MAX_LM_PER_DISPLAY 2
  73. /* maximum XIN halt timeout in usec */
  74. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  75. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  76. /* access property value based on prop_type and hardware index */
  77. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  78. /*
  79. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  80. * hardware index and offset array index
  81. */
  82. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  83. #define DEFAULT_SBUF_HEADROOM (20)
  84. #define DEFAULT_SBUF_PREFILL (128)
  85. /*
  86. * Default parameter values
  87. */
  88. #define DEFAULT_MAX_BW_HIGH 7000000
  89. #define DEFAULT_MAX_BW_LOW 7000000
  90. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  91. #define DEFAULT_XTRA_PREFILL_LINES 2
  92. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  93. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  94. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  95. #define DEFAULT_LINEAR_PREFILL_LINES 1
  96. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  97. #define DEFAULT_CORE_IB_FF "6.0"
  98. #define DEFAULT_CORE_CLK_FF "1.0"
  99. #define DEFAULT_COMP_RATIO_RT \
  100. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  101. #define DEFAULT_COMP_RATIO_NRT \
  102. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  103. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  104. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  105. #define DEFAULT_CPU_MASK 0
  106. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  107. /* Uidle values */
  108. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  109. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  110. #define SDE_UIDLE_FAL10_DANGER 6
  111. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  112. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  113. #define SDE_UIDLE_FAL10_THRESHOLD 12
  114. #define SDE_UIDLE_MAX_DWNSCALE 1500
  115. #define SDE_UIDLE_MAX_FPS 60
  116. /*************************************************************
  117. * DTSI PROPERTY INDEX
  118. *************************************************************/
  119. enum {
  120. HW_OFF,
  121. HW_LEN,
  122. HW_DISP,
  123. HW_PROP_MAX,
  124. };
  125. enum sde_prop {
  126. SDE_OFF,
  127. SDE_LEN,
  128. SSPP_LINEWIDTH,
  129. MIXER_LINEWIDTH,
  130. MIXER_BLEND,
  131. WB_LINEWIDTH,
  132. BANK_BIT,
  133. UBWC_VERSION,
  134. UBWC_STATIC,
  135. UBWC_SWIZZLE,
  136. QSEED_TYPE,
  137. CSC_TYPE,
  138. PANIC_PER_PIPE,
  139. SRC_SPLIT,
  140. DIM_LAYER,
  141. SMART_DMA_REV,
  142. IDLE_PC,
  143. DEST_SCALER,
  144. SMART_PANEL_ALIGN_MODE,
  145. MACROTILE_MODE,
  146. UBWC_BW_CALC_VERSION,
  147. PIPE_ORDER_VERSION,
  148. SEC_SID_MASK,
  149. SDE_PROP_MAX,
  150. };
  151. enum {
  152. PERF_MAX_BW_LOW,
  153. PERF_MAX_BW_HIGH,
  154. PERF_MIN_CORE_IB,
  155. PERF_MIN_LLCC_IB,
  156. PERF_MIN_DRAM_IB,
  157. PERF_CORE_IB_FF,
  158. PERF_CORE_CLK_FF,
  159. PERF_COMP_RATIO_RT,
  160. PERF_COMP_RATIO_NRT,
  161. PERF_UNDERSIZED_PREFILL_LINES,
  162. PERF_DEST_SCALE_PREFILL_LINES,
  163. PERF_MACROTILE_PREFILL_LINES,
  164. PERF_YUV_NV12_PREFILL_LINES,
  165. PERF_LINEAR_PREFILL_LINES,
  166. PERF_DOWNSCALING_PREFILL_LINES,
  167. PERF_XTRA_PREFILL_LINES,
  168. PERF_AMORTIZABLE_THRESHOLD,
  169. PERF_DANGER_LUT,
  170. PERF_SAFE_LUT_LINEAR,
  171. PERF_SAFE_LUT_MACROTILE,
  172. PERF_SAFE_LUT_NRT,
  173. PERF_SAFE_LUT_CWB,
  174. PERF_QOS_LUT_LINEAR,
  175. PERF_QOS_LUT_MACROTILE,
  176. PERF_QOS_LUT_NRT,
  177. PERF_QOS_LUT_CWB,
  178. PERF_CDP_SETTING,
  179. PERF_CPU_MASK,
  180. PERF_CPU_DMA_LATENCY,
  181. PERF_QOS_LUT_MACROTILE_QSEED,
  182. PERF_SAFE_LUT_MACROTILE_QSEED,
  183. PERF_PROP_MAX,
  184. };
  185. enum {
  186. SSPP_OFF,
  187. SSPP_SIZE,
  188. SSPP_TYPE,
  189. SSPP_XIN,
  190. SSPP_CLK_CTRL,
  191. SSPP_CLK_STATUS,
  192. SSPP_SCALE_SIZE,
  193. SSPP_VIG_BLOCKS,
  194. SSPP_RGB_BLOCKS,
  195. SSPP_DMA_BLOCKS,
  196. SSPP_EXCL_RECT,
  197. SSPP_SMART_DMA,
  198. SSPP_MAX_PER_PIPE_BW,
  199. SSPP_PROP_MAX,
  200. };
  201. enum {
  202. VIG_QSEED_OFF,
  203. VIG_QSEED_LEN,
  204. VIG_CSC_OFF,
  205. VIG_HSIC_PROP,
  206. VIG_MEMCOLOR_PROP,
  207. VIG_PCC_PROP,
  208. VIG_GAMUT_PROP,
  209. VIG_IGC_PROP,
  210. VIG_INVERSE_PMA,
  211. VIG_PROP_MAX,
  212. };
  213. enum {
  214. RGB_SCALER_OFF,
  215. RGB_SCALER_LEN,
  216. RGB_PCC_PROP,
  217. RGB_PROP_MAX,
  218. };
  219. enum {
  220. DMA_IGC_PROP,
  221. DMA_GC_PROP,
  222. DMA_DGM_INVERSE_PMA,
  223. DMA_CSC_OFF,
  224. DMA_PROP_MAX,
  225. };
  226. enum {
  227. INTF_OFF,
  228. INTF_LEN,
  229. INTF_PREFETCH,
  230. INTF_TYPE,
  231. INTF_PROP_MAX,
  232. };
  233. enum {
  234. PP_OFF,
  235. PP_LEN,
  236. TE_OFF,
  237. TE_LEN,
  238. TE2_OFF,
  239. TE2_LEN,
  240. PP_SLAVE,
  241. DITHER_OFF,
  242. DITHER_LEN,
  243. DITHER_VER,
  244. PP_MERGE_3D_ID,
  245. PP_PROP_MAX,
  246. };
  247. enum {
  248. DSC_OFF,
  249. DSC_LEN,
  250. DSC_PROP_MAX,
  251. };
  252. enum {
  253. DS_TOP_OFF,
  254. DS_TOP_LEN,
  255. DS_TOP_INPUT_LINEWIDTH,
  256. DS_TOP_OUTPUT_LINEWIDTH,
  257. DS_TOP_PROP_MAX,
  258. };
  259. enum {
  260. DS_OFF,
  261. DS_LEN,
  262. DS_PROP_MAX,
  263. };
  264. enum {
  265. DSPP_TOP_OFF,
  266. DSPP_TOP_SIZE,
  267. DSPP_TOP_PROP_MAX,
  268. };
  269. enum {
  270. DSPP_OFF,
  271. DSPP_SIZE,
  272. DSPP_BLOCKS,
  273. DSPP_PROP_MAX,
  274. };
  275. enum {
  276. DSPP_IGC_PROP,
  277. DSPP_PCC_PROP,
  278. DSPP_GC_PROP,
  279. DSPP_HSIC_PROP,
  280. DSPP_MEMCOLOR_PROP,
  281. DSPP_SIXZONE_PROP,
  282. DSPP_GAMUT_PROP,
  283. DSPP_DITHER_PROP,
  284. DSPP_HIST_PROP,
  285. DSPP_VLUT_PROP,
  286. DSPP_BLOCKS_PROP_MAX,
  287. };
  288. enum {
  289. AD_OFF,
  290. AD_VERSION,
  291. AD_PROP_MAX,
  292. };
  293. enum {
  294. LTM_OFF,
  295. LTM_VERSION,
  296. LTM_PROP_MAX,
  297. };
  298. enum {
  299. MIXER_OFF,
  300. MIXER_LEN,
  301. MIXER_PAIR_MASK,
  302. MIXER_BLOCKS,
  303. MIXER_DISP,
  304. MIXER_CWB,
  305. MIXER_PROP_MAX,
  306. };
  307. enum {
  308. MIXER_GC_PROP,
  309. MIXER_BLOCKS_PROP_MAX,
  310. };
  311. enum {
  312. MIXER_BLEND_OP_OFF,
  313. MIXER_BLEND_PROP_MAX,
  314. };
  315. enum {
  316. WB_OFF,
  317. WB_LEN,
  318. WB_ID,
  319. WB_XIN_ID,
  320. WB_CLK_CTRL,
  321. WB_PROP_MAX,
  322. };
  323. enum {
  324. VBIF_OFF,
  325. VBIF_LEN,
  326. VBIF_ID,
  327. VBIF_DEFAULT_OT_RD_LIMIT,
  328. VBIF_DEFAULT_OT_WR_LIMIT,
  329. VBIF_DYNAMIC_OT_RD_LIMIT,
  330. VBIF_DYNAMIC_OT_WR_LIMIT,
  331. VBIF_MEMTYPE_0,
  332. VBIF_MEMTYPE_1,
  333. VBIF_QOS_RT_REMAP,
  334. VBIF_QOS_NRT_REMAP,
  335. VBIF_QOS_CWB_REMAP,
  336. VBIF_QOS_LUTDMA_REMAP,
  337. VBIF_PROP_MAX,
  338. };
  339. enum {
  340. UIDLE_OFF,
  341. UIDLE_LEN,
  342. UIDLE_PROP_MAX,
  343. };
  344. enum {
  345. REG_DMA_OFF,
  346. REG_DMA_VERSION,
  347. REG_DMA_TRIGGER_OFF,
  348. REG_DMA_BROADCAST_DISABLED,
  349. REG_DMA_XIN_ID,
  350. REG_DMA_CLK_CTRL,
  351. REG_DMA_PROP_MAX
  352. };
  353. /*************************************************************
  354. * dts property definition
  355. *************************************************************/
  356. enum prop_type {
  357. PROP_TYPE_BOOL,
  358. PROP_TYPE_U32,
  359. PROP_TYPE_U32_ARRAY,
  360. PROP_TYPE_STRING,
  361. PROP_TYPE_STRING_ARRAY,
  362. PROP_TYPE_BIT_OFFSET_ARRAY,
  363. PROP_TYPE_NODE,
  364. };
  365. struct sde_prop_type {
  366. /* use property index from enum property for readability purpose */
  367. u8 id;
  368. /* it should be property name based on dtsi documentation */
  369. char *prop_name;
  370. /**
  371. * if property is marked mandatory then it will fail parsing
  372. * when property is not present
  373. */
  374. u32 is_mandatory;
  375. /* property type based on "enum prop_type" */
  376. enum prop_type type;
  377. };
  378. struct sde_prop_value {
  379. u32 value[MAX_SDE_HW_BLK];
  380. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  381. };
  382. /*************************************************************
  383. * dts property list
  384. *************************************************************/
  385. static struct sde_prop_type sde_prop[] = {
  386. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  387. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  388. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  389. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  390. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  391. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  392. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  393. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  394. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  395. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  396. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  397. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  398. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  399. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  400. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  401. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  402. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  403. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  404. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  405. false, PROP_TYPE_U32},
  406. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  407. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  408. PROP_TYPE_U32},
  409. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  410. PROP_TYPE_U32},
  411. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  412. };
  413. static struct sde_prop_type sde_perf_prop[] = {
  414. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  415. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  416. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  417. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  418. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  419. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  420. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  421. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  422. PROP_TYPE_STRING},
  423. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  424. PROP_TYPE_STRING},
  425. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  426. false, PROP_TYPE_U32},
  427. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  428. false, PROP_TYPE_U32},
  429. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  430. false, PROP_TYPE_U32},
  431. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  432. false, PROP_TYPE_U32},
  433. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  434. false, PROP_TYPE_U32},
  435. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  436. false, PROP_TYPE_U32},
  437. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  438. false, PROP_TYPE_U32},
  439. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  440. false, PROP_TYPE_U32},
  441. {PERF_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  442. {PERF_SAFE_LUT_LINEAR, "qcom,sde-safe-lut-linear", false,
  443. PROP_TYPE_U32_ARRAY},
  444. {PERF_SAFE_LUT_MACROTILE, "qcom,sde-safe-lut-macrotile", false,
  445. PROP_TYPE_U32_ARRAY},
  446. {PERF_SAFE_LUT_NRT, "qcom,sde-safe-lut-nrt", false,
  447. PROP_TYPE_U32_ARRAY},
  448. {PERF_SAFE_LUT_CWB, "qcom,sde-safe-lut-cwb", false,
  449. PROP_TYPE_U32_ARRAY},
  450. {PERF_QOS_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  451. PROP_TYPE_U32_ARRAY},
  452. {PERF_QOS_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  453. PROP_TYPE_U32_ARRAY},
  454. {PERF_QOS_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  455. PROP_TYPE_U32_ARRAY},
  456. {PERF_QOS_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  457. PROP_TYPE_U32_ARRAY},
  458. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  459. PROP_TYPE_U32_ARRAY},
  460. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  461. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  462. PROP_TYPE_U32},
  463. {PERF_QOS_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  464. false, PROP_TYPE_U32_ARRAY},
  465. {PERF_SAFE_LUT_MACROTILE_QSEED, "qcom,sde-safe-lut-macrotile-qseed",
  466. false, PROP_TYPE_U32_ARRAY},
  467. };
  468. static struct sde_prop_type sspp_prop[] = {
  469. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  470. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  471. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  472. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  473. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  474. PROP_TYPE_BIT_OFFSET_ARRAY},
  475. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  476. PROP_TYPE_BIT_OFFSET_ARRAY},
  477. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  478. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  479. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  480. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  481. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  482. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  483. PROP_TYPE_U32_ARRAY},
  484. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  485. PROP_TYPE_U32_ARRAY},
  486. };
  487. static struct sde_prop_type vig_prop[] = {
  488. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  489. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  490. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  491. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  492. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  493. PROP_TYPE_U32_ARRAY},
  494. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  495. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  496. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  497. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  498. };
  499. static struct sde_prop_type rgb_prop[] = {
  500. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  501. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  502. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  503. };
  504. static struct sde_prop_type dma_prop[] = {
  505. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  506. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  507. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  508. PROP_TYPE_BOOL},
  509. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  510. };
  511. static struct sde_prop_type ctl_prop[] = {
  512. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  513. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  514. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  515. };
  516. struct sde_prop_type mixer_blend_prop[] = {
  517. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  518. PROP_TYPE_U32_ARRAY},
  519. };
  520. static struct sde_prop_type mixer_prop[] = {
  521. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  522. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  523. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  524. PROP_TYPE_U32_ARRAY},
  525. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  526. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  527. PROP_TYPE_STRING_ARRAY},
  528. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  529. PROP_TYPE_STRING_ARRAY},
  530. };
  531. static struct sde_prop_type mixer_blocks_prop[] = {
  532. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  533. };
  534. static struct sde_prop_type dspp_top_prop[] = {
  535. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  536. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  537. };
  538. static struct sde_prop_type dspp_prop[] = {
  539. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  540. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  541. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  542. };
  543. static struct sde_prop_type dspp_blocks_prop[] = {
  544. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  545. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  546. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  547. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  548. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  549. PROP_TYPE_U32_ARRAY},
  550. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  551. PROP_TYPE_U32_ARRAY},
  552. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  553. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  554. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  555. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  556. };
  557. static struct sde_prop_type ad_prop[] = {
  558. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  559. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  560. };
  561. static struct sde_prop_type ltm_prop[] = {
  562. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  563. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  564. };
  565. static struct sde_prop_type ds_top_prop[] = {
  566. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  567. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  568. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  569. false, PROP_TYPE_U32},
  570. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  571. false, PROP_TYPE_U32},
  572. };
  573. static struct sde_prop_type ds_prop[] = {
  574. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  575. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  576. };
  577. static struct sde_prop_type pp_prop[] = {
  578. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  579. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  580. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  581. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  582. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  583. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  584. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  585. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  586. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  587. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  588. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  589. };
  590. static struct sde_prop_type dsc_prop[] = {
  591. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  592. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  593. };
  594. static struct sde_prop_type cdm_prop[] = {
  595. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  596. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  597. };
  598. static struct sde_prop_type intf_prop[] = {
  599. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  600. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  601. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  602. PROP_TYPE_U32_ARRAY},
  603. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  604. };
  605. static struct sde_prop_type wb_prop[] = {
  606. {WB_OFF, "qcom,sde-wb-off", true, PROP_TYPE_U32_ARRAY},
  607. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  608. {WB_ID, "qcom,sde-wb-id", true, PROP_TYPE_U32_ARRAY},
  609. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  610. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  611. PROP_TYPE_BIT_OFFSET_ARRAY},
  612. };
  613. static struct sde_prop_type vbif_prop[] = {
  614. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  615. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  616. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  617. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  618. PROP_TYPE_U32},
  619. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  620. PROP_TYPE_U32},
  621. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  622. PROP_TYPE_U32_ARRAY},
  623. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  624. PROP_TYPE_U32_ARRAY},
  625. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  626. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  627. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  628. PROP_TYPE_U32_ARRAY},
  629. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  630. PROP_TYPE_U32_ARRAY},
  631. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  632. PROP_TYPE_U32_ARRAY},
  633. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  634. PROP_TYPE_U32_ARRAY},
  635. };
  636. static struct sde_prop_type uidle_prop[] = {
  637. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  638. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  639. };
  640. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  641. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  642. PROP_TYPE_U32},
  643. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  644. false, PROP_TYPE_U32},
  645. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  646. "qcom,sde-reg-dma-trigger-off", false,
  647. PROP_TYPE_U32},
  648. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  649. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  650. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  651. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  652. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  653. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  654. };
  655. static struct sde_prop_type merge_3d_prop[] = {
  656. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  657. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  658. };
  659. /*************************************************************
  660. * static API list
  661. *************************************************************/
  662. static int _parse_dt_u32_handler(struct device_node *np,
  663. char *prop_name, u32 *offsets, int len, bool mandatory)
  664. {
  665. int rc = -EINVAL;
  666. if (len > MAX_SDE_HW_BLK) {
  667. SDE_ERROR(
  668. "prop: %s tries out of bound access for u32 array read len: %d\n",
  669. prop_name, len);
  670. return -E2BIG;
  671. }
  672. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  673. if (rc && mandatory)
  674. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  675. prop_name, len);
  676. else if (rc)
  677. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  678. prop_name, len);
  679. return rc;
  680. }
  681. static int _parse_dt_bit_offset(struct device_node *np,
  682. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  683. u32 count, bool mandatory)
  684. {
  685. int rc = 0, len, i, j;
  686. const u32 *arr;
  687. arr = of_get_property(np, prop_name, &len);
  688. if (arr) {
  689. len /= sizeof(u32);
  690. len &= ~0x1;
  691. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  692. SDE_ERROR(
  693. "prop: %s len: %d will lead to out of bound access\n",
  694. prop_name, len / MAX_BIT_OFFSET);
  695. return -E2BIG;
  696. }
  697. for (i = 0, j = 0; i < len; j++) {
  698. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  699. be32_to_cpu(arr[i]);
  700. i++;
  701. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  702. be32_to_cpu(arr[i]);
  703. i++;
  704. }
  705. } else {
  706. if (mandatory) {
  707. SDE_ERROR("error mandatory property '%s' not found\n",
  708. prop_name);
  709. rc = -EINVAL;
  710. } else {
  711. SDE_DEBUG("error optional property '%s' not found\n",
  712. prop_name);
  713. }
  714. }
  715. return rc;
  716. }
  717. static int _validate_dt_entry(struct device_node *np,
  718. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  719. int *off_count)
  720. {
  721. int rc = 0, i, val;
  722. struct device_node *snp = NULL;
  723. if (off_count) {
  724. *off_count = of_property_count_u32_elems(np,
  725. sde_prop[0].prop_name);
  726. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  727. if (sde_prop[0].is_mandatory) {
  728. SDE_ERROR(
  729. "invalid hw offset prop name:%s count: %d\n",
  730. sde_prop[0].prop_name, *off_count);
  731. rc = -EINVAL;
  732. }
  733. *off_count = 0;
  734. memset(prop_count, 0, sizeof(int) * prop_size);
  735. return rc;
  736. }
  737. }
  738. for (i = 0; i < prop_size; i++) {
  739. switch (sde_prop[i].type) {
  740. case PROP_TYPE_U32:
  741. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  742. &val);
  743. break;
  744. case PROP_TYPE_U32_ARRAY:
  745. prop_count[i] = of_property_count_u32_elems(np,
  746. sde_prop[i].prop_name);
  747. if (prop_count[i] < 0)
  748. rc = prop_count[i];
  749. break;
  750. case PROP_TYPE_STRING_ARRAY:
  751. prop_count[i] = of_property_count_strings(np,
  752. sde_prop[i].prop_name);
  753. if (prop_count[i] < 0)
  754. rc = prop_count[i];
  755. break;
  756. case PROP_TYPE_BIT_OFFSET_ARRAY:
  757. of_get_property(np, sde_prop[i].prop_name, &val);
  758. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  759. break;
  760. case PROP_TYPE_NODE:
  761. snp = of_get_child_by_name(np,
  762. sde_prop[i].prop_name);
  763. if (!snp)
  764. rc = -EINVAL;
  765. break;
  766. default:
  767. SDE_DEBUG("invalid property type:%d\n",
  768. sde_prop[i].type);
  769. break;
  770. }
  771. SDE_DEBUG(
  772. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  773. i, sde_prop[i].prop_name,
  774. sde_prop[i].type, prop_count[i]);
  775. if (rc && sde_prop[i].is_mandatory &&
  776. ((sde_prop[i].type == PROP_TYPE_U32) ||
  777. (sde_prop[i].type == PROP_TYPE_NODE))) {
  778. SDE_ERROR("prop:%s not present\n",
  779. sde_prop[i].prop_name);
  780. goto end;
  781. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  782. sde_prop[i].type == PROP_TYPE_BOOL ||
  783. sde_prop[i].type == PROP_TYPE_NODE) {
  784. rc = 0;
  785. continue;
  786. }
  787. if (off_count && (prop_count[i] != *off_count) &&
  788. sde_prop[i].is_mandatory) {
  789. SDE_ERROR(
  790. "prop:%s count:%d is different compared to offset array:%d\n",
  791. sde_prop[i].prop_name,
  792. prop_count[i], *off_count);
  793. rc = -EINVAL;
  794. goto end;
  795. } else if (off_count && prop_count[i] != *off_count) {
  796. SDE_DEBUG(
  797. "prop:%s count:%d is different compared to offset array:%d\n",
  798. sde_prop[i].prop_name,
  799. prop_count[i], *off_count);
  800. rc = 0;
  801. prop_count[i] = 0;
  802. }
  803. if (prop_count[i] < 0) {
  804. prop_count[i] = 0;
  805. if (sde_prop[i].is_mandatory) {
  806. SDE_ERROR("prop:%s count:%d is negative\n",
  807. sde_prop[i].prop_name, prop_count[i]);
  808. rc = -EINVAL;
  809. } else {
  810. rc = 0;
  811. SDE_DEBUG("prop:%s count:%d is negative\n",
  812. sde_prop[i].prop_name, prop_count[i]);
  813. }
  814. }
  815. }
  816. end:
  817. return rc;
  818. }
  819. static int _read_dt_entry(struct device_node *np,
  820. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  821. bool *prop_exists,
  822. struct sde_prop_value *prop_value)
  823. {
  824. int rc = 0, i, j;
  825. for (i = 0; i < prop_size; i++) {
  826. prop_exists[i] = true;
  827. switch (sde_prop[i].type) {
  828. case PROP_TYPE_U32:
  829. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  830. &PROP_VALUE_ACCESS(prop_value, i, 0));
  831. SDE_DEBUG(
  832. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  833. i, sde_prop[i].prop_name,
  834. sde_prop[i].type,
  835. PROP_VALUE_ACCESS(prop_value, i, 0));
  836. if (rc)
  837. prop_exists[i] = false;
  838. break;
  839. case PROP_TYPE_BOOL:
  840. PROP_VALUE_ACCESS(prop_value, i, 0) =
  841. of_property_read_bool(np,
  842. sde_prop[i].prop_name);
  843. SDE_DEBUG(
  844. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  845. i, sde_prop[i].prop_name,
  846. sde_prop[i].type,
  847. PROP_VALUE_ACCESS(prop_value, i, 0));
  848. break;
  849. case PROP_TYPE_U32_ARRAY:
  850. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  851. &PROP_VALUE_ACCESS(prop_value, i, 0),
  852. prop_count[i], sde_prop[i].is_mandatory);
  853. if (rc && sde_prop[i].is_mandatory) {
  854. SDE_ERROR(
  855. "%s prop validation success but read failed\n",
  856. sde_prop[i].prop_name);
  857. prop_exists[i] = false;
  858. goto end;
  859. } else {
  860. if (rc)
  861. prop_exists[i] = false;
  862. /* only for debug purpose */
  863. SDE_DEBUG(
  864. "prop id:%d prop name:%s prop type:%d",
  865. i, sde_prop[i].prop_name,
  866. sde_prop[i].type);
  867. for (j = 0; j < prop_count[i]; j++)
  868. SDE_DEBUG(" value[%d]:0x%x ", j,
  869. PROP_VALUE_ACCESS(prop_value, i,
  870. j));
  871. SDE_DEBUG("\n");
  872. }
  873. break;
  874. case PROP_TYPE_BIT_OFFSET_ARRAY:
  875. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  876. prop_value, i, prop_count[i],
  877. sde_prop[i].is_mandatory);
  878. if (rc && sde_prop[i].is_mandatory) {
  879. SDE_ERROR(
  880. "%s prop validation success but read failed\n",
  881. sde_prop[i].prop_name);
  882. prop_exists[i] = false;
  883. goto end;
  884. } else {
  885. if (rc)
  886. prop_exists[i] = false;
  887. SDE_DEBUG(
  888. "prop id:%d prop name:%s prop type:%d",
  889. i, sde_prop[i].prop_name,
  890. sde_prop[i].type);
  891. for (j = 0; j < prop_count[i]; j++)
  892. SDE_DEBUG(
  893. "count[%d]: bit:0x%x off:0x%x\n", j,
  894. PROP_BITVALUE_ACCESS(prop_value,
  895. i, j, 0),
  896. PROP_BITVALUE_ACCESS(prop_value,
  897. i, j, 1));
  898. SDE_DEBUG("\n");
  899. }
  900. break;
  901. case PROP_TYPE_NODE:
  902. /* Node will be parsed in calling function */
  903. rc = 0;
  904. break;
  905. default:
  906. SDE_DEBUG("invalid property type:%d\n",
  907. sde_prop[i].type);
  908. break;
  909. }
  910. rc = 0;
  911. }
  912. end:
  913. return rc;
  914. }
  915. static void _sde_sspp_setup_vig(struct sde_mdss_cfg *sde_cfg,
  916. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  917. bool *prop_exists, struct sde_prop_value *prop_value, u32 *vig_count)
  918. {
  919. sblk->maxupscale = MAX_UPSCALE_RATIO;
  920. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  921. sspp->id = SSPP_VIG0 + *vig_count;
  922. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  923. sspp->id - SSPP_VIG0);
  924. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + *vig_count;
  925. sspp->type = SSPP_TYPE_VIG;
  926. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  927. if (sde_cfg->vbif_qos_nlvl == 8)
  928. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  929. (*vig_count)++;
  930. if (!prop_value)
  931. return;
  932. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  933. set_bit(SDE_SSPP_SCALER_QSEED2, &sspp->features);
  934. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  935. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  936. VIG_QSEED_OFF, 0);
  937. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  938. VIG_QSEED_LEN, 0);
  939. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  940. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  941. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  942. set_bit(SDE_SSPP_SCALER_QSEED3, &sspp->features);
  943. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  944. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  945. VIG_QSEED_OFF, 0);
  946. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  947. VIG_QSEED_LEN, 0);
  948. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  949. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  950. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE) {
  951. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &sspp->features);
  952. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3LITE;
  953. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  954. VIG_QSEED_OFF, 0);
  955. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  956. VIG_QSEED_LEN, 0);
  957. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  958. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  959. }
  960. sblk->csc_blk.id = SDE_SSPP_CSC;
  961. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  962. "sspp_csc%u", sspp->id - SSPP_VIG0);
  963. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  964. set_bit(SDE_SSPP_CSC, &sspp->features);
  965. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  966. VIG_CSC_OFF, 0);
  967. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  968. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  969. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  970. VIG_CSC_OFF, 0);
  971. }
  972. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  973. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  974. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  975. if (prop_exists[VIG_HSIC_PROP]) {
  976. sblk->hsic_blk.base = PROP_VALUE_ACCESS(prop_value,
  977. VIG_HSIC_PROP, 0);
  978. sblk->hsic_blk.version = PROP_VALUE_ACCESS(prop_value,
  979. VIG_HSIC_PROP, 1);
  980. sblk->hsic_blk.len = 0;
  981. set_bit(SDE_SSPP_HSIC, &sspp->features);
  982. }
  983. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  984. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  985. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  986. if (prop_exists[VIG_MEMCOLOR_PROP]) {
  987. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(prop_value,
  988. VIG_MEMCOLOR_PROP, 0);
  989. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(prop_value,
  990. VIG_MEMCOLOR_PROP, 1);
  991. sblk->memcolor_blk.len = 0;
  992. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  993. }
  994. sblk->pcc_blk.id = SDE_SSPP_PCC;
  995. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  996. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  997. if (prop_exists[VIG_PCC_PROP]) {
  998. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  999. VIG_PCC_PROP, 0);
  1000. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1001. VIG_PCC_PROP, 1);
  1002. sblk->pcc_blk.len = 0;
  1003. set_bit(SDE_SSPP_PCC, &sspp->features);
  1004. }
  1005. if (prop_exists[VIG_GAMUT_PROP]) {
  1006. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1007. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1008. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1009. sblk->gamut_blk.base = PROP_VALUE_ACCESS(prop_value,
  1010. VIG_GAMUT_PROP, 0);
  1011. sblk->gamut_blk.version = PROP_VALUE_ACCESS(prop_value,
  1012. VIG_GAMUT_PROP, 1);
  1013. sblk->gamut_blk.len = 0;
  1014. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1015. }
  1016. if (prop_exists[VIG_IGC_PROP]) {
  1017. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1018. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1019. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1020. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(prop_value,
  1021. VIG_IGC_PROP, 0);
  1022. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(prop_value,
  1023. VIG_IGC_PROP, 1);
  1024. sblk->igc_blk[0].len = 0;
  1025. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1026. }
  1027. if (PROP_VALUE_ACCESS(prop_value, VIG_INVERSE_PMA, 0))
  1028. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1029. sblk->format_list = sde_cfg->vig_formats;
  1030. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1031. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  1032. set_bit(SDE_SSPP_TRUE_INLINE_ROT_V1, &sspp->features);
  1033. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1034. sblk->in_rot_maxdwnscale_rt_num =
  1035. sde_cfg->true_inline_dwnscale_rt_num;
  1036. sblk->in_rot_maxdwnscale_rt_denom =
  1037. sde_cfg->true_inline_dwnscale_rt_denom;
  1038. sblk->in_rot_maxdwnscale_nrt =
  1039. sde_cfg->true_inline_dwnscale_nrt;
  1040. sblk->in_rot_maxheight =
  1041. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1042. sblk->in_rot_prefill_fudge_lines =
  1043. sde_cfg->true_inline_prefill_fudge_lines;
  1044. sblk->in_rot_prefill_lines_nv12 =
  1045. sde_cfg->true_inline_prefill_lines_nv12;
  1046. sblk->in_rot_prefill_lines =
  1047. sde_cfg->true_inline_prefill_lines;
  1048. }
  1049. if (sde_cfg->sc_cfg.has_sys_cache) {
  1050. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1051. sblk->llcc_scid = sde_cfg->sc_cfg.llcc_scid;
  1052. sblk->llcc_slice_size =
  1053. sde_cfg->sc_cfg.llcc_slice_size;
  1054. }
  1055. }
  1056. static void _sde_sspp_setup_rgb(struct sde_mdss_cfg *sde_cfg,
  1057. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1058. bool *prop_exists, struct sde_prop_value *prop_value, u32 *rgb_count)
  1059. {
  1060. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1061. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1062. sspp->id = SSPP_RGB0 + *rgb_count;
  1063. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1064. sspp->id - SSPP_VIG0);
  1065. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + *rgb_count;
  1066. sspp->type = SSPP_TYPE_RGB;
  1067. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1068. if (sde_cfg->vbif_qos_nlvl == 8)
  1069. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1070. (*rgb_count)++;
  1071. if (!prop_value)
  1072. return;
  1073. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1074. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1075. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1076. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1077. RGB_SCALER_OFF, 0);
  1078. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1079. RGB_SCALER_LEN, 0);
  1080. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1081. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1082. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1083. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1084. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1085. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1086. RGB_SCALER_LEN, 0);
  1087. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1088. SSPP_SCALE_SIZE, 0);
  1089. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1090. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1091. }
  1092. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1093. if (prop_exists[RGB_PCC_PROP]) {
  1094. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1095. RGB_PCC_PROP, 0);
  1096. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1097. RGB_PCC_PROP, 1);
  1098. sblk->pcc_blk.len = 0;
  1099. set_bit(SDE_SSPP_PCC, &sspp->features);
  1100. }
  1101. sblk->format_list = sde_cfg->dma_formats;
  1102. sblk->virt_format_list = NULL;
  1103. }
  1104. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1105. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1106. struct sde_prop_value *prop_value, u32 *cursor_count)
  1107. {
  1108. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1109. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1110. sspp->type, sspp->xin_id);
  1111. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1112. sblk->maxupscale = SSPP_UNITY_SCALE;
  1113. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1114. sblk->format_list = sde_cfg->cursor_formats;
  1115. sblk->virt_format_list = NULL;
  1116. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1117. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1118. sspp->id - SSPP_VIG0);
  1119. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1120. sspp->type = SSPP_TYPE_CURSOR;
  1121. (*cursor_count)++;
  1122. }
  1123. static void _sde_sspp_setup_dma(struct sde_mdss_cfg *sde_cfg,
  1124. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1125. bool prop_exists[][DMA_PROP_MAX], struct sde_prop_value *prop_value,
  1126. u32 *dma_count, u32 dgm_count)
  1127. {
  1128. u32 i = 0;
  1129. sblk->maxupscale = SSPP_UNITY_SCALE;
  1130. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1131. sblk->format_list = sde_cfg->dma_formats;
  1132. sblk->virt_format_list = sde_cfg->dma_formats;
  1133. sspp->id = SSPP_DMA0 + *dma_count;
  1134. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + *dma_count;
  1135. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1136. sspp->id - SSPP_VIG0);
  1137. sspp->type = SSPP_TYPE_DMA;
  1138. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1139. if (sde_cfg->vbif_qos_nlvl == 8)
  1140. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1141. (*dma_count)++;
  1142. if (!prop_value)
  1143. return;
  1144. sblk->num_igc_blk = dgm_count;
  1145. sblk->num_gc_blk = dgm_count;
  1146. sblk->num_dgm_csc_blk = dgm_count;
  1147. for (i = 0; i < dgm_count; i++) {
  1148. if (prop_exists[i][DMA_IGC_PROP]) {
  1149. sblk->igc_blk[i].id = SDE_SSPP_DMA_IGC;
  1150. snprintf(sblk->igc_blk[i].name, SDE_HW_BLK_NAME_LEN,
  1151. "sspp_dma_igc%u", sspp->id - SSPP_DMA0);
  1152. sblk->igc_blk[i].base = PROP_VALUE_ACCESS(
  1153. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 0);
  1154. sblk->igc_blk[i].version = PROP_VALUE_ACCESS(
  1155. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 1);
  1156. sblk->igc_blk[i].len = 0;
  1157. set_bit(SDE_SSPP_DMA_IGC, &sspp->features);
  1158. }
  1159. if (prop_exists[i][DMA_GC_PROP]) {
  1160. sblk->gc_blk[i].id = SDE_SSPP_DMA_GC;
  1161. snprintf(sblk->gc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1162. "sspp_dma_gc%u", sspp->id - SSPP_DMA0);
  1163. sblk->gc_blk[i].base = PROP_VALUE_ACCESS(
  1164. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 0);
  1165. sblk->gc_blk[i].version = PROP_VALUE_ACCESS(
  1166. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 1);
  1167. sblk->gc_blk[i].len = 0;
  1168. set_bit(SDE_SSPP_DMA_GC, &sspp->features);
  1169. }
  1170. if (PROP_VALUE_ACCESS(&prop_value[i * DMA_PROP_MAX],
  1171. DMA_DGM_INVERSE_PMA, 0))
  1172. set_bit(SDE_SSPP_DGM_INVERSE_PMA, &sspp->features);
  1173. if (prop_exists[i][DMA_CSC_OFF]) {
  1174. sblk->dgm_csc_blk[i].id = SDE_SSPP_DGM_CSC;
  1175. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1176. "sspp_dgm_csc%u", sspp->id - SSPP_DMA0);
  1177. set_bit(SDE_SSPP_DGM_CSC, &sspp->features);
  1178. sblk->dgm_csc_blk[i].base = PROP_VALUE_ACCESS(
  1179. &prop_value[i * DMA_PROP_MAX], DMA_CSC_OFF, 0);
  1180. }
  1181. }
  1182. }
  1183. static int sde_dgm_parse_dt(struct device_node *np, u32 index,
  1184. struct sde_prop_value *prop_value, bool *prop_exists)
  1185. {
  1186. int rc = 0;
  1187. u32 child_idx = 0;
  1188. int prop_count[DMA_PROP_MAX] = {0};
  1189. struct device_node *dgm_snp = NULL;
  1190. for_each_child_of_node(np, dgm_snp) {
  1191. if (index != child_idx++)
  1192. continue;
  1193. rc = _validate_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1194. prop_count, NULL);
  1195. if (rc)
  1196. return rc;
  1197. rc = _read_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1198. prop_count, prop_exists,
  1199. prop_value);
  1200. }
  1201. return rc;
  1202. }
  1203. static int sde_sspp_parse_dt(struct device_node *np,
  1204. struct sde_mdss_cfg *sde_cfg)
  1205. {
  1206. int rc, prop_count[SSPP_PROP_MAX], off_count, i, j;
  1207. int vig_prop_count[VIG_PROP_MAX], rgb_prop_count[RGB_PROP_MAX];
  1208. bool prop_exists[SSPP_PROP_MAX], vig_prop_exists[VIG_PROP_MAX];
  1209. bool rgb_prop_exists[RGB_PROP_MAX];
  1210. bool dgm_prop_exists[SSPP_SUBBLK_COUNT_MAX][DMA_PROP_MAX];
  1211. struct sde_prop_value *prop_value = NULL;
  1212. struct sde_prop_value *vig_prop_value = NULL, *rgb_prop_value = NULL;
  1213. struct sde_prop_value *dgm_prop_value = NULL;
  1214. const char *type;
  1215. struct sde_sspp_cfg *sspp;
  1216. struct sde_sspp_sub_blks *sblk;
  1217. u32 vig_count = 0, dma_count = 0, rgb_count = 0, cursor_count = 0;
  1218. u32 dgm_count = 0;
  1219. struct device_node *snp = NULL;
  1220. prop_value = kcalloc(SSPP_PROP_MAX,
  1221. sizeof(struct sde_prop_value), GFP_KERNEL);
  1222. if (!prop_value) {
  1223. rc = -ENOMEM;
  1224. goto end;
  1225. }
  1226. rc = _validate_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop),
  1227. prop_count, &off_count);
  1228. if (rc)
  1229. goto end;
  1230. rc = _read_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop), prop_count,
  1231. prop_exists, prop_value);
  1232. if (rc)
  1233. goto end;
  1234. sde_cfg->sspp_count = off_count;
  1235. /* get vig feature dt properties if they exist */
  1236. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1237. if (snp) {
  1238. vig_prop_value = kcalloc(VIG_PROP_MAX,
  1239. sizeof(struct sde_prop_value), GFP_KERNEL);
  1240. if (!vig_prop_value) {
  1241. rc = -ENOMEM;
  1242. goto end;
  1243. }
  1244. rc = _validate_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1245. vig_prop_count, NULL);
  1246. if (rc)
  1247. goto end;
  1248. rc = _read_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1249. vig_prop_count, vig_prop_exists,
  1250. vig_prop_value);
  1251. }
  1252. /* get rgb feature dt properties if they exist */
  1253. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1254. if (snp) {
  1255. rgb_prop_value = kcalloc(RGB_PROP_MAX,
  1256. sizeof(struct sde_prop_value),
  1257. GFP_KERNEL);
  1258. if (!rgb_prop_value) {
  1259. rc = -ENOMEM;
  1260. goto end;
  1261. }
  1262. rc = _validate_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1263. rgb_prop_count, NULL);
  1264. if (rc)
  1265. goto end;
  1266. rc = _read_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1267. rgb_prop_count, rgb_prop_exists,
  1268. rgb_prop_value);
  1269. }
  1270. /* get dma feature dt properties if they exist */
  1271. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1272. if (snp) {
  1273. dgm_count = of_get_child_count(snp);
  1274. if (dgm_count > 0 && dgm_count <= SSPP_SUBBLK_COUNT_MAX) {
  1275. dgm_prop_value = kzalloc(dgm_count * DMA_PROP_MAX *
  1276. sizeof(struct sde_prop_value),
  1277. GFP_KERNEL);
  1278. if (!dgm_prop_value) {
  1279. rc = -ENOMEM;
  1280. goto end;
  1281. }
  1282. for (i = 0; i < dgm_count; i++)
  1283. sde_dgm_parse_dt(snp, i,
  1284. &dgm_prop_value[i * DMA_PROP_MAX],
  1285. &dgm_prop_exists[i][0]);
  1286. }
  1287. }
  1288. for (i = 0; i < off_count; i++) {
  1289. sspp = sde_cfg->sspp + i;
  1290. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1291. if (!sblk) {
  1292. rc = -ENOMEM;
  1293. /* catalog deinit will release the allocated blocks */
  1294. goto end;
  1295. }
  1296. sspp->sblk = sblk;
  1297. sspp->base = PROP_VALUE_ACCESS(prop_value, SSPP_OFF, i);
  1298. sspp->len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1299. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1300. set_bit(SDE_SSPP_SRC, &sspp->features);
  1301. if (sde_cfg->has_cdp)
  1302. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1303. if (sde_cfg->ts_prefill_rev == 1) {
  1304. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1305. } else if (sde_cfg->ts_prefill_rev == 2) {
  1306. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1307. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1308. &sspp->perf_features);
  1309. }
  1310. sblk->smart_dma_priority =
  1311. PROP_VALUE_ACCESS(prop_value, SSPP_SMART_DMA, i);
  1312. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1313. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1314. sblk->src_blk.id = SDE_SSPP_SRC;
  1315. of_property_read_string_index(np,
  1316. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1317. if (!strcmp(type, "vig")) {
  1318. _sde_sspp_setup_vig(sde_cfg, sspp, sblk,
  1319. vig_prop_exists, vig_prop_value, &vig_count);
  1320. } else if (!strcmp(type, "rgb")) {
  1321. _sde_sspp_setup_rgb(sde_cfg, sspp, sblk,
  1322. rgb_prop_exists, rgb_prop_value, &rgb_count);
  1323. } else if (!strcmp(type, "cursor")) {
  1324. /* No prop values for cursor pipes */
  1325. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1326. &cursor_count);
  1327. } else if (!strcmp(type, "dma")) {
  1328. _sde_sspp_setup_dma(sde_cfg, sspp, sblk,
  1329. dgm_prop_exists, dgm_prop_value, &dma_count,
  1330. dgm_count);
  1331. } else {
  1332. SDE_ERROR("invalid sspp type:%s\n", type);
  1333. rc = -EINVAL;
  1334. goto end;
  1335. }
  1336. if (sde_cfg->uidle_cfg.uidle_rev)
  1337. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1338. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1339. sspp->id - SSPP_VIG0);
  1340. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1341. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1342. sblk->src_blk.name, sspp->clk_ctrl);
  1343. rc = -EINVAL;
  1344. goto end;
  1345. }
  1346. if (sde_cfg->has_decimation) {
  1347. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1348. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1349. } else {
  1350. sblk->maxhdeciexp = 0;
  1351. sblk->maxvdeciexp = 0;
  1352. }
  1353. sspp->xin_id = PROP_VALUE_ACCESS(prop_value, SSPP_XIN, i);
  1354. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1355. sblk->src_blk.len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1356. if (PROP_VALUE_ACCESS(prop_value, SSPP_EXCL_RECT, i) == 1)
  1357. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1358. if (prop_exists[SSPP_MAX_PER_PIPE_BW])
  1359. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(prop_value,
  1360. SSPP_MAX_PER_PIPE_BW, i);
  1361. else
  1362. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1363. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1364. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1365. PROP_BITVALUE_ACCESS(prop_value,
  1366. SSPP_CLK_CTRL, i, 0);
  1367. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1368. PROP_BITVALUE_ACCESS(prop_value,
  1369. SSPP_CLK_CTRL, i, 1);
  1370. }
  1371. SDE_DEBUG(
  1372. "xin:%d ram:%d clk%d:%x/%d\n",
  1373. sspp->xin_id,
  1374. sblk->pixel_ram_size,
  1375. sspp->clk_ctrl,
  1376. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1377. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1378. }
  1379. end:
  1380. kfree(prop_value);
  1381. kfree(vig_prop_value);
  1382. kfree(rgb_prop_value);
  1383. kfree(dgm_prop_value);
  1384. return rc;
  1385. }
  1386. static int sde_ctl_parse_dt(struct device_node *np,
  1387. struct sde_mdss_cfg *sde_cfg)
  1388. {
  1389. int rc, prop_count[HW_PROP_MAX], i;
  1390. bool prop_exists[HW_PROP_MAX];
  1391. struct sde_prop_value *prop_value = NULL;
  1392. struct sde_ctl_cfg *ctl;
  1393. u32 off_count;
  1394. if (!sde_cfg) {
  1395. SDE_ERROR("invalid argument input param\n");
  1396. rc = -EINVAL;
  1397. goto end;
  1398. }
  1399. prop_value = kzalloc(HW_PROP_MAX *
  1400. sizeof(struct sde_prop_value), GFP_KERNEL);
  1401. if (!prop_value) {
  1402. rc = -ENOMEM;
  1403. goto end;
  1404. }
  1405. rc = _validate_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1406. &off_count);
  1407. if (rc)
  1408. goto end;
  1409. sde_cfg->ctl_count = off_count;
  1410. rc = _read_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1411. prop_exists, prop_value);
  1412. if (rc)
  1413. goto end;
  1414. for (i = 0; i < off_count; i++) {
  1415. const char *disp_pref = NULL;
  1416. ctl = sde_cfg->ctl + i;
  1417. ctl->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  1418. ctl->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  1419. ctl->id = CTL_0 + i;
  1420. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1421. ctl->id - CTL_0);
  1422. of_property_read_string_index(np,
  1423. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1424. if (disp_pref && !strcmp(disp_pref, "primary"))
  1425. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1426. if (i < MAX_SPLIT_DISPLAY_CTL)
  1427. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1428. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1429. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1430. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1431. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1432. if (IS_SDE_UIDLE_REV_100(sde_cfg->uidle_cfg.uidle_rev))
  1433. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1434. }
  1435. end:
  1436. kfree(prop_value);
  1437. return rc;
  1438. }
  1439. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm)
  1440. {
  1441. u32 i;
  1442. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1443. clear_bit(SDE_DISP_PRIMARY_PREF,
  1444. &sde_cfg->mixer[i].features);
  1445. if (i < num_lm)
  1446. set_bit(SDE_DISP_PRIMARY_PREF,
  1447. &sde_cfg->mixer[i].features);
  1448. }
  1449. }
  1450. static int sde_mixer_parse_dt(struct device_node *np,
  1451. struct sde_mdss_cfg *sde_cfg)
  1452. {
  1453. int rc, prop_count[MIXER_PROP_MAX], i, j;
  1454. int blocks_prop_count[MIXER_BLOCKS_PROP_MAX];
  1455. int blend_prop_count[MIXER_BLEND_PROP_MAX];
  1456. bool prop_exists[MIXER_PROP_MAX];
  1457. bool blocks_prop_exists[MIXER_BLOCKS_PROP_MAX];
  1458. bool blend_prop_exists[MIXER_BLEND_PROP_MAX];
  1459. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  1460. struct sde_prop_value *blend_prop_value = NULL;
  1461. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1462. struct sde_lm_cfg *mixer;
  1463. struct sde_lm_sub_blks *sblk;
  1464. int pp_count, dspp_count, ds_count, mixer_count;
  1465. u32 pp_idx, dspp_idx, ds_idx;
  1466. u32 mixer_base;
  1467. struct device_node *snp = NULL;
  1468. if (!sde_cfg) {
  1469. SDE_ERROR("invalid argument input param\n");
  1470. rc = -EINVAL;
  1471. goto end;
  1472. }
  1473. max_blendstages = sde_cfg->max_mixer_blendstages;
  1474. prop_value = kcalloc(MIXER_PROP_MAX,
  1475. sizeof(struct sde_prop_value), GFP_KERNEL);
  1476. if (!prop_value) {
  1477. rc = -ENOMEM;
  1478. goto end;
  1479. }
  1480. rc = _validate_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop),
  1481. prop_count, &off_count);
  1482. if (rc)
  1483. goto end;
  1484. rc = _read_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop), prop_count,
  1485. prop_exists, prop_value);
  1486. if (rc)
  1487. goto end;
  1488. pp_count = sde_cfg->pingpong_count;
  1489. dspp_count = sde_cfg->dspp_count;
  1490. ds_count = sde_cfg->ds_count;
  1491. /* get mixer feature dt properties if they exist */
  1492. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1493. if (snp) {
  1494. blocks_prop_value = kzalloc(MIXER_BLOCKS_PROP_MAX *
  1495. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  1496. GFP_KERNEL);
  1497. if (!blocks_prop_value) {
  1498. rc = -ENOMEM;
  1499. goto end;
  1500. }
  1501. rc = _validate_dt_entry(snp, mixer_blocks_prop,
  1502. ARRAY_SIZE(mixer_blocks_prop), blocks_prop_count, NULL);
  1503. if (rc)
  1504. goto end;
  1505. rc = _read_dt_entry(snp, mixer_blocks_prop,
  1506. ARRAY_SIZE(mixer_blocks_prop),
  1507. blocks_prop_count, blocks_prop_exists,
  1508. blocks_prop_value);
  1509. }
  1510. /* get the blend_op register offsets */
  1511. blend_prop_value = kzalloc(MIXER_BLEND_PROP_MAX *
  1512. sizeof(struct sde_prop_value), GFP_KERNEL);
  1513. if (!blend_prop_value) {
  1514. rc = -ENOMEM;
  1515. goto end;
  1516. }
  1517. rc = _validate_dt_entry(np, mixer_blend_prop,
  1518. ARRAY_SIZE(mixer_blend_prop), blend_prop_count,
  1519. &blend_off_count);
  1520. if (rc)
  1521. goto end;
  1522. rc = _read_dt_entry(np, mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1523. blend_prop_count, blend_prop_exists, blend_prop_value);
  1524. if (rc)
  1525. goto end;
  1526. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1527. ds_idx = 0; i < off_count; i++) {
  1528. const char *disp_pref = NULL;
  1529. const char *cwb_pref = NULL;
  1530. mixer_base = PROP_VALUE_ACCESS(prop_value, MIXER_OFF, i);
  1531. if (!mixer_base)
  1532. continue;
  1533. mixer = sde_cfg->mixer + mixer_count;
  1534. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1535. if (!sblk) {
  1536. rc = -ENOMEM;
  1537. /* catalog deinit will release the allocated blocks */
  1538. goto end;
  1539. }
  1540. mixer->sblk = sblk;
  1541. mixer->base = mixer_base;
  1542. mixer->len = PROP_VALUE_ACCESS(prop_value, MIXER_LEN, 0);
  1543. mixer->id = LM_0 + i;
  1544. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1545. mixer->id - LM_0);
  1546. if (!prop_exists[MIXER_LEN])
  1547. mixer->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1548. lm_pair_mask = PROP_VALUE_ACCESS(prop_value,
  1549. MIXER_PAIR_MASK, i);
  1550. if (lm_pair_mask)
  1551. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1552. sblk->maxblendstages = max_blendstages;
  1553. sblk->maxwidth = sde_cfg->max_mixer_width;
  1554. for (j = 0; j < blend_off_count; j++)
  1555. sblk->blendstage_base[j] =
  1556. PROP_VALUE_ACCESS(blend_prop_value,
  1557. MIXER_BLEND_OP_OFF, j);
  1558. if (sde_cfg->has_src_split)
  1559. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1560. if (sde_cfg->has_dim_layer)
  1561. set_bit(SDE_DIM_LAYER, &mixer->features);
  1562. of_property_read_string_index(np,
  1563. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1564. if (disp_pref && !strcmp(disp_pref, "primary"))
  1565. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1566. of_property_read_string_index(np,
  1567. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1568. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1569. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1570. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1571. : PINGPONG_MAX;
  1572. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1573. : DSPP_MAX;
  1574. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1575. pp_count--;
  1576. dspp_count--;
  1577. ds_count--;
  1578. pp_idx++;
  1579. dspp_idx++;
  1580. ds_idx++;
  1581. mixer_count++;
  1582. sblk->gc.id = SDE_MIXER_GC;
  1583. if (blocks_prop_value && blocks_prop_exists[MIXER_GC_PROP]) {
  1584. sblk->gc.base = PROP_VALUE_ACCESS(blocks_prop_value,
  1585. MIXER_GC_PROP, 0);
  1586. sblk->gc.version = PROP_VALUE_ACCESS(blocks_prop_value,
  1587. MIXER_GC_PROP, 1);
  1588. sblk->gc.len = 0;
  1589. set_bit(SDE_MIXER_GC, &mixer->features);
  1590. }
  1591. }
  1592. sde_cfg->mixer_count = mixer_count;
  1593. end:
  1594. kfree(prop_value);
  1595. kfree(blocks_prop_value);
  1596. kfree(blend_prop_value);
  1597. return rc;
  1598. }
  1599. static int sde_intf_parse_dt(struct device_node *np,
  1600. struct sde_mdss_cfg *sde_cfg)
  1601. {
  1602. int rc, prop_count[INTF_PROP_MAX], i;
  1603. struct sde_prop_value *prop_value = NULL;
  1604. bool prop_exists[INTF_PROP_MAX];
  1605. u32 off_count;
  1606. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1607. const char *type;
  1608. struct sde_intf_cfg *intf;
  1609. if (!sde_cfg) {
  1610. SDE_ERROR("invalid argument\n");
  1611. rc = -EINVAL;
  1612. goto end;
  1613. }
  1614. prop_value = kzalloc(INTF_PROP_MAX *
  1615. sizeof(struct sde_prop_value), GFP_KERNEL);
  1616. if (!prop_value) {
  1617. rc = -ENOMEM;
  1618. goto end;
  1619. }
  1620. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1621. prop_count, &off_count);
  1622. if (rc)
  1623. goto end;
  1624. sde_cfg->intf_count = off_count;
  1625. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1626. prop_exists, prop_value);
  1627. if (rc)
  1628. goto end;
  1629. for (i = 0; i < off_count; i++) {
  1630. intf = sde_cfg->intf + i;
  1631. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1632. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1633. intf->id = INTF_0 + i;
  1634. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1635. intf->id - INTF_0);
  1636. if (!prop_exists[INTF_LEN])
  1637. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1638. intf->prog_fetch_lines_worst_case =
  1639. !prop_exists[INTF_PREFETCH] ?
  1640. sde_cfg->perf.min_prefill_lines :
  1641. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1642. of_property_read_string_index(np,
  1643. intf_prop[INTF_TYPE].prop_name, i, &type);
  1644. if (!strcmp(type, "dsi")) {
  1645. intf->type = INTF_DSI;
  1646. intf->controller_id = dsi_count;
  1647. dsi_count++;
  1648. } else if (!strcmp(type, "hdmi")) {
  1649. intf->type = INTF_HDMI;
  1650. intf->controller_id = hdmi_count;
  1651. hdmi_count++;
  1652. } else if (!strcmp(type, "dp")) {
  1653. intf->type = INTF_DP;
  1654. intf->controller_id = dp_count;
  1655. dp_count++;
  1656. } else {
  1657. intf->type = INTF_NONE;
  1658. intf->controller_id = none_count;
  1659. none_count++;
  1660. }
  1661. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1662. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1663. if (IS_SDE_MAJOR_SAME((sde_cfg->hwversion),
  1664. SDE_HW_VER_500) ||
  1665. IS_SDE_MAJOR_SAME((sde_cfg->hwversion),
  1666. SDE_HW_VER_600))
  1667. set_bit(SDE_INTF_TE, &intf->features);
  1668. }
  1669. end:
  1670. kfree(prop_value);
  1671. return rc;
  1672. }
  1673. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1674. {
  1675. int rc, prop_count[WB_PROP_MAX], i, j;
  1676. struct sde_prop_value *prop_value = NULL;
  1677. bool prop_exists[WB_PROP_MAX];
  1678. u32 off_count;
  1679. struct sde_wb_cfg *wb;
  1680. struct sde_wb_sub_blocks *sblk;
  1681. if (!sde_cfg) {
  1682. SDE_ERROR("invalid argument\n");
  1683. rc = -EINVAL;
  1684. goto end;
  1685. }
  1686. prop_value = kzalloc(WB_PROP_MAX *
  1687. sizeof(struct sde_prop_value), GFP_KERNEL);
  1688. if (!prop_value) {
  1689. rc = -ENOMEM;
  1690. goto end;
  1691. }
  1692. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1693. &off_count);
  1694. if (rc)
  1695. goto end;
  1696. sde_cfg->wb_count = off_count;
  1697. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1698. prop_exists, prop_value);
  1699. if (rc)
  1700. goto end;
  1701. for (i = 0; i < off_count; i++) {
  1702. wb = sde_cfg->wb + i;
  1703. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1704. if (!sblk) {
  1705. rc = -ENOMEM;
  1706. /* catalog deinit will release the allocated blocks */
  1707. goto end;
  1708. }
  1709. wb->sblk = sblk;
  1710. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1711. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1712. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1713. wb->id - WB_0);
  1714. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1715. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1716. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1717. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1718. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1719. wb->name, wb->clk_ctrl);
  1720. rc = -EINVAL;
  1721. goto end;
  1722. }
  1723. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  1724. SDE_HW_VER_170))
  1725. wb->vbif_idx = VBIF_NRT;
  1726. else
  1727. wb->vbif_idx = VBIF_RT;
  1728. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  1729. if (!prop_exists[WB_LEN])
  1730. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1731. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  1732. if (wb->id >= LINE_MODE_WB_OFFSET)
  1733. set_bit(SDE_WB_LINE_MODE, &wb->features);
  1734. else
  1735. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  1736. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  1737. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  1738. if (sde_cfg->has_cdp)
  1739. set_bit(SDE_WB_CDP, &wb->features);
  1740. set_bit(SDE_WB_QOS, &wb->features);
  1741. if (sde_cfg->vbif_qos_nlvl == 8)
  1742. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  1743. if (sde_cfg->has_wb_ubwc)
  1744. set_bit(SDE_WB_UBWC, &wb->features);
  1745. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  1746. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1747. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  1748. if (sde_cfg->has_cwb_support) {
  1749. set_bit(SDE_WB_HAS_CWB, &wb->features);
  1750. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1751. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  1752. }
  1753. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1754. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  1755. PROP_BITVALUE_ACCESS(prop_value,
  1756. WB_CLK_CTRL, i, 0);
  1757. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  1758. PROP_BITVALUE_ACCESS(prop_value,
  1759. WB_CLK_CTRL, i, 1);
  1760. }
  1761. wb->format_list = sde_cfg->wb_formats;
  1762. SDE_DEBUG(
  1763. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  1764. wb->id - WB_0,
  1765. wb->xin_id,
  1766. wb->vbif_idx,
  1767. wb->clk_ctrl,
  1768. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  1769. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  1770. }
  1771. end:
  1772. kfree(prop_value);
  1773. return rc;
  1774. }
  1775. static void _sde_dspp_setup_blocks(struct sde_mdss_cfg *sde_cfg,
  1776. struct sde_dspp_cfg *dspp, struct sde_dspp_sub_blks *sblk,
  1777. bool *prop_exists, struct sde_prop_value *prop_value)
  1778. {
  1779. sblk->igc.id = SDE_DSPP_IGC;
  1780. if (prop_exists[DSPP_IGC_PROP]) {
  1781. sblk->igc.base = PROP_VALUE_ACCESS(prop_value,
  1782. DSPP_IGC_PROP, 0);
  1783. sblk->igc.version = PROP_VALUE_ACCESS(prop_value,
  1784. DSPP_IGC_PROP, 1);
  1785. sblk->igc.len = 0;
  1786. set_bit(SDE_DSPP_IGC, &dspp->features);
  1787. }
  1788. sblk->pcc.id = SDE_DSPP_PCC;
  1789. if (prop_exists[DSPP_PCC_PROP]) {
  1790. sblk->pcc.base = PROP_VALUE_ACCESS(prop_value,
  1791. DSPP_PCC_PROP, 0);
  1792. sblk->pcc.version = PROP_VALUE_ACCESS(prop_value,
  1793. DSPP_PCC_PROP, 1);
  1794. sblk->pcc.len = 0;
  1795. set_bit(SDE_DSPP_PCC, &dspp->features);
  1796. }
  1797. sblk->gc.id = SDE_DSPP_GC;
  1798. if (prop_exists[DSPP_GC_PROP]) {
  1799. sblk->gc.base = PROP_VALUE_ACCESS(prop_value, DSPP_GC_PROP, 0);
  1800. sblk->gc.version = PROP_VALUE_ACCESS(prop_value,
  1801. DSPP_GC_PROP, 1);
  1802. sblk->gc.len = 0;
  1803. set_bit(SDE_DSPP_GC, &dspp->features);
  1804. }
  1805. sblk->gamut.id = SDE_DSPP_GAMUT;
  1806. if (prop_exists[DSPP_GAMUT_PROP]) {
  1807. sblk->gamut.base = PROP_VALUE_ACCESS(prop_value,
  1808. DSPP_GAMUT_PROP, 0);
  1809. sblk->gamut.version = PROP_VALUE_ACCESS(prop_value,
  1810. DSPP_GAMUT_PROP, 1);
  1811. sblk->gamut.len = 0;
  1812. set_bit(SDE_DSPP_GAMUT, &dspp->features);
  1813. }
  1814. sblk->dither.id = SDE_DSPP_DITHER;
  1815. if (prop_exists[DSPP_DITHER_PROP]) {
  1816. sblk->dither.base = PROP_VALUE_ACCESS(prop_value,
  1817. DSPP_DITHER_PROP, 0);
  1818. sblk->dither.version = PROP_VALUE_ACCESS(prop_value,
  1819. DSPP_DITHER_PROP, 1);
  1820. sblk->dither.len = 0;
  1821. set_bit(SDE_DSPP_DITHER, &dspp->features);
  1822. }
  1823. sblk->hist.id = SDE_DSPP_HIST;
  1824. if (prop_exists[DSPP_HIST_PROP]) {
  1825. sblk->hist.base = PROP_VALUE_ACCESS(prop_value,
  1826. DSPP_HIST_PROP, 0);
  1827. sblk->hist.version = PROP_VALUE_ACCESS(prop_value,
  1828. DSPP_HIST_PROP, 1);
  1829. sblk->hist.len = 0;
  1830. set_bit(SDE_DSPP_HIST, &dspp->features);
  1831. }
  1832. sblk->hsic.id = SDE_DSPP_HSIC;
  1833. if (prop_exists[DSPP_HSIC_PROP]) {
  1834. sblk->hsic.base = PROP_VALUE_ACCESS(prop_value,
  1835. DSPP_HSIC_PROP, 0);
  1836. sblk->hsic.version = PROP_VALUE_ACCESS(prop_value,
  1837. DSPP_HSIC_PROP, 1);
  1838. sblk->hsic.len = 0;
  1839. set_bit(SDE_DSPP_HSIC, &dspp->features);
  1840. }
  1841. sblk->memcolor.id = SDE_DSPP_MEMCOLOR;
  1842. if (prop_exists[DSPP_MEMCOLOR_PROP]) {
  1843. sblk->memcolor.base = PROP_VALUE_ACCESS(prop_value,
  1844. DSPP_MEMCOLOR_PROP, 0);
  1845. sblk->memcolor.version = PROP_VALUE_ACCESS(prop_value,
  1846. DSPP_MEMCOLOR_PROP, 1);
  1847. sblk->memcolor.len = 0;
  1848. set_bit(SDE_DSPP_MEMCOLOR, &dspp->features);
  1849. }
  1850. sblk->sixzone.id = SDE_DSPP_SIXZONE;
  1851. if (prop_exists[DSPP_SIXZONE_PROP]) {
  1852. sblk->sixzone.base = PROP_VALUE_ACCESS(prop_value,
  1853. DSPP_SIXZONE_PROP, 0);
  1854. sblk->sixzone.version = PROP_VALUE_ACCESS(prop_value,
  1855. DSPP_SIXZONE_PROP, 1);
  1856. sblk->sixzone.len = 0;
  1857. set_bit(SDE_DSPP_SIXZONE, &dspp->features);
  1858. }
  1859. sblk->vlut.id = SDE_DSPP_VLUT;
  1860. if (prop_exists[DSPP_VLUT_PROP]) {
  1861. sblk->vlut.base = PROP_VALUE_ACCESS(prop_value,
  1862. DSPP_VLUT_PROP, 0);
  1863. sblk->vlut.version = PROP_VALUE_ACCESS(prop_value,
  1864. DSPP_VLUT_PROP, 1);
  1865. sblk->sixzone.len = 0;
  1866. set_bit(SDE_DSPP_VLUT, &dspp->features);
  1867. }
  1868. }
  1869. static int sde_rot_parse_dt(struct device_node *np,
  1870. struct sde_mdss_cfg *sde_cfg)
  1871. {
  1872. struct platform_device *pdev;
  1873. struct of_phandle_args phargs;
  1874. struct llcc_slice_desc *slice;
  1875. int rc = 0;
  1876. rc = of_parse_phandle_with_args(np,
  1877. "qcom,sde-inline-rotator", "#list-cells",
  1878. 0, &phargs);
  1879. if (rc) {
  1880. /*
  1881. * This is not a fatal error, system cache can be disabled
  1882. * in device tree, anyways recommendation is to have it
  1883. * enabled, so print an error but don't fail
  1884. */
  1885. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  1886. rc = 0;
  1887. goto exit;
  1888. }
  1889. if (!phargs.np || !phargs.args_count) {
  1890. SDE_ERROR("wrong phandle args %d %d\n",
  1891. !phargs.np, !phargs.args_count);
  1892. rc = -EINVAL;
  1893. goto exit;
  1894. }
  1895. pdev = of_find_device_by_node(phargs.np);
  1896. if (!pdev) {
  1897. SDE_ERROR("invalid sde rotator node\n");
  1898. goto exit;
  1899. }
  1900. slice = llcc_slice_getd(LLCC_ROTATOR);
  1901. if (IS_ERR_OR_NULL(slice)) {
  1902. SDE_ERROR("failed to get rotator slice!\n");
  1903. rc = -EINVAL;
  1904. goto cleanup;
  1905. }
  1906. sde_cfg->sc_cfg.llcc_scid = llcc_get_slice_id(slice);
  1907. sde_cfg->sc_cfg.llcc_slice_size = llcc_get_slice_size(slice);
  1908. llcc_slice_putd(slice);
  1909. sde_cfg->sc_cfg.has_sys_cache = true;
  1910. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  1911. sde_cfg->sc_cfg.llcc_scid, sde_cfg->sc_cfg.llcc_slice_size);
  1912. cleanup:
  1913. of_node_put(phargs.np);
  1914. exit:
  1915. return rc;
  1916. }
  1917. static int sde_dspp_top_parse_dt(struct device_node *np,
  1918. struct sde_mdss_cfg *sde_cfg)
  1919. {
  1920. int rc, prop_count[DSPP_TOP_PROP_MAX];
  1921. bool prop_exists[DSPP_TOP_PROP_MAX];
  1922. struct sde_prop_value *prop_value = NULL;
  1923. u32 off_count;
  1924. if (!sde_cfg) {
  1925. SDE_ERROR("invalid argument\n");
  1926. rc = -EINVAL;
  1927. goto end;
  1928. }
  1929. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  1930. sizeof(struct sde_prop_value), GFP_KERNEL);
  1931. if (!prop_value) {
  1932. rc = -ENOMEM;
  1933. goto end;
  1934. }
  1935. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  1936. prop_count, &off_count);
  1937. if (rc)
  1938. goto end;
  1939. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  1940. prop_count, prop_exists, prop_value);
  1941. if (rc)
  1942. goto end;
  1943. if (off_count != 1) {
  1944. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  1945. rc = -EINVAL;
  1946. goto end;
  1947. }
  1948. sde_cfg->dspp_top.base =
  1949. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  1950. sde_cfg->dspp_top.len =
  1951. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  1952. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  1953. end:
  1954. kfree(prop_value);
  1955. return rc;
  1956. }
  1957. static int sde_dspp_parse_dt(struct device_node *np,
  1958. struct sde_mdss_cfg *sde_cfg)
  1959. {
  1960. int rc, prop_count[DSPP_PROP_MAX], i;
  1961. int ad_prop_count[AD_PROP_MAX];
  1962. int ltm_prop_count[LTM_PROP_MAX];
  1963. bool prop_exists[DSPP_PROP_MAX], ad_prop_exists[AD_PROP_MAX];
  1964. bool ltm_prop_exists[LTM_PROP_MAX];
  1965. bool blocks_prop_exists[DSPP_BLOCKS_PROP_MAX];
  1966. struct sde_prop_value *ad_prop_value = NULL, *ltm_prop_value = NULL;
  1967. int blocks_prop_count[DSPP_BLOCKS_PROP_MAX];
  1968. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  1969. u32 off_count, ad_off_count, ltm_off_count;
  1970. struct sde_dspp_cfg *dspp;
  1971. struct sde_dspp_sub_blks *sblk;
  1972. struct device_node *snp = NULL;
  1973. if (!sde_cfg) {
  1974. SDE_ERROR("invalid argument\n");
  1975. rc = -EINVAL;
  1976. goto end;
  1977. }
  1978. prop_value = kzalloc(DSPP_PROP_MAX *
  1979. sizeof(struct sde_prop_value), GFP_KERNEL);
  1980. if (!prop_value) {
  1981. rc = -ENOMEM;
  1982. goto end;
  1983. }
  1984. rc = _validate_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop),
  1985. prop_count, &off_count);
  1986. if (rc)
  1987. goto end;
  1988. sde_cfg->dspp_count = off_count;
  1989. rc = _read_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop), prop_count,
  1990. prop_exists, prop_value);
  1991. if (rc)
  1992. goto end;
  1993. /* Parse AD dtsi entries */
  1994. ad_prop_value = kcalloc(AD_PROP_MAX,
  1995. sizeof(struct sde_prop_value), GFP_KERNEL);
  1996. if (!ad_prop_value) {
  1997. rc = -ENOMEM;
  1998. goto end;
  1999. }
  2000. rc = _validate_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop),
  2001. ad_prop_count, &ad_off_count);
  2002. if (rc)
  2003. goto end;
  2004. rc = _read_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop), ad_prop_count,
  2005. ad_prop_exists, ad_prop_value);
  2006. if (rc)
  2007. goto end;
  2008. /* Parse LTM dtsi entries */
  2009. ltm_prop_value = kcalloc(LTM_PROP_MAX,
  2010. sizeof(struct sde_prop_value), GFP_KERNEL);
  2011. if (!ltm_prop_value) {
  2012. rc = -ENOMEM;
  2013. goto end;
  2014. }
  2015. rc = _validate_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop),
  2016. ltm_prop_count, &ltm_off_count);
  2017. if (rc)
  2018. goto end;
  2019. rc = _read_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop), ltm_prop_count,
  2020. ltm_prop_exists, ltm_prop_value);
  2021. if (rc)
  2022. goto end;
  2023. /* get DSPP feature dt properties if they exist */
  2024. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2025. if (snp) {
  2026. blocks_prop_value = kzalloc(DSPP_BLOCKS_PROP_MAX *
  2027. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  2028. GFP_KERNEL);
  2029. if (!blocks_prop_value) {
  2030. rc = -ENOMEM;
  2031. goto end;
  2032. }
  2033. rc = _validate_dt_entry(snp, dspp_blocks_prop,
  2034. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count, NULL);
  2035. if (rc)
  2036. goto end;
  2037. rc = _read_dt_entry(snp, dspp_blocks_prop,
  2038. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count,
  2039. blocks_prop_exists, blocks_prop_value);
  2040. if (rc)
  2041. goto end;
  2042. }
  2043. for (i = 0; i < off_count; i++) {
  2044. dspp = sde_cfg->dspp + i;
  2045. dspp->base = PROP_VALUE_ACCESS(prop_value, DSPP_OFF, i);
  2046. dspp->len = PROP_VALUE_ACCESS(prop_value, DSPP_SIZE, 0);
  2047. dspp->id = DSPP_0 + i;
  2048. snprintf(dspp->name, SDE_HW_BLK_NAME_LEN, "dspp_%u",
  2049. dspp->id - DSPP_0);
  2050. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2051. if (!sblk) {
  2052. rc = -ENOMEM;
  2053. /* catalog deinit will release the allocated blocks */
  2054. goto end;
  2055. }
  2056. dspp->sblk = sblk;
  2057. if (blocks_prop_value)
  2058. _sde_dspp_setup_blocks(sde_cfg, dspp, sblk,
  2059. blocks_prop_exists, blocks_prop_value);
  2060. sblk->ad.id = SDE_DSPP_AD;
  2061. sde_cfg->ad_count = ad_off_count;
  2062. if (ad_prop_value && (i < ad_off_count) &&
  2063. ad_prop_exists[AD_OFF]) {
  2064. sblk->ad.base = PROP_VALUE_ACCESS(ad_prop_value,
  2065. AD_OFF, i);
  2066. sblk->ad.version = PROP_VALUE_ACCESS(ad_prop_value,
  2067. AD_VERSION, 0);
  2068. set_bit(SDE_DSPP_AD, &dspp->features);
  2069. }
  2070. sblk->ltm.id = SDE_DSPP_LTM;
  2071. sde_cfg->ltm_count = ltm_off_count;
  2072. if (ltm_prop_value && (i < ltm_off_count) &&
  2073. ltm_prop_exists[LTM_OFF]) {
  2074. sblk->ltm.base = PROP_VALUE_ACCESS(ltm_prop_value,
  2075. LTM_OFF, i);
  2076. sblk->ltm.version = PROP_VALUE_ACCESS(ltm_prop_value,
  2077. LTM_VERSION, 0);
  2078. set_bit(SDE_DSPP_LTM, &dspp->features);
  2079. }
  2080. }
  2081. end:
  2082. kfree(prop_value);
  2083. kfree(ad_prop_value);
  2084. kfree(ltm_prop_value);
  2085. kfree(blocks_prop_value);
  2086. return rc;
  2087. }
  2088. static int sde_ds_parse_dt(struct device_node *np,
  2089. struct sde_mdss_cfg *sde_cfg)
  2090. {
  2091. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2092. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2093. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2094. u32 off_count = 0, top_off_count = 0;
  2095. struct sde_ds_cfg *ds;
  2096. struct sde_ds_top_cfg *ds_top = NULL;
  2097. if (!sde_cfg) {
  2098. SDE_ERROR("invalid argument\n");
  2099. rc = -EINVAL;
  2100. goto end;
  2101. }
  2102. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2103. SDE_DEBUG("dest scaler feature not supported\n");
  2104. rc = 0;
  2105. goto end;
  2106. }
  2107. /* Parse the dest scaler top register offset and capabilities */
  2108. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2109. sizeof(struct sde_prop_value), GFP_KERNEL);
  2110. if (!top_prop_value) {
  2111. rc = -ENOMEM;
  2112. goto end;
  2113. }
  2114. rc = _validate_dt_entry(np, ds_top_prop,
  2115. ARRAY_SIZE(ds_top_prop),
  2116. top_prop_count, &top_off_count);
  2117. if (rc)
  2118. goto end;
  2119. rc = _read_dt_entry(np, ds_top_prop,
  2120. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2121. top_prop_exists, top_prop_value);
  2122. if (rc)
  2123. goto end;
  2124. /* Parse the offset of each dest scaler block */
  2125. prop_value = kcalloc(DS_PROP_MAX,
  2126. sizeof(struct sde_prop_value), GFP_KERNEL);
  2127. if (!prop_value) {
  2128. rc = -ENOMEM;
  2129. goto end;
  2130. }
  2131. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2132. &off_count);
  2133. if (rc)
  2134. goto end;
  2135. sde_cfg->ds_count = off_count;
  2136. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2137. prop_exists, prop_value);
  2138. if (rc)
  2139. goto end;
  2140. if (!off_count)
  2141. goto end;
  2142. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2143. if (!ds_top) {
  2144. rc = -ENOMEM;
  2145. goto end;
  2146. }
  2147. ds_top->id = DS_TOP;
  2148. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2149. ds_top->id - DS_TOP);
  2150. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2151. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2152. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2153. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2154. DS_TOP_INPUT_LINEWIDTH, 0);
  2155. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2156. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2157. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2158. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2159. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2160. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2161. for (i = 0; i < off_count; i++) {
  2162. ds = sde_cfg->ds + i;
  2163. ds->top = ds_top;
  2164. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2165. ds->id = DS_0 + i;
  2166. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2167. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2168. ds->id - DS_0);
  2169. if (!prop_exists[DS_LEN])
  2170. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2171. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2172. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2173. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2174. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2175. }
  2176. end:
  2177. kfree(top_prop_value);
  2178. kfree(prop_value);
  2179. return rc;
  2180. };
  2181. static int sde_dsc_parse_dt(struct device_node *np,
  2182. struct sde_mdss_cfg *sde_cfg)
  2183. {
  2184. int rc, prop_count[MAX_BLOCKS], i;
  2185. struct sde_prop_value *prop_value = NULL;
  2186. bool prop_exists[DSC_PROP_MAX];
  2187. u32 off_count;
  2188. struct sde_dsc_cfg *dsc;
  2189. if (!sde_cfg) {
  2190. SDE_ERROR("invalid argument\n");
  2191. rc = -EINVAL;
  2192. goto end;
  2193. }
  2194. prop_value = kzalloc(DSC_PROP_MAX *
  2195. sizeof(struct sde_prop_value), GFP_KERNEL);
  2196. if (!prop_value) {
  2197. rc = -ENOMEM;
  2198. goto end;
  2199. }
  2200. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2201. &off_count);
  2202. if (rc)
  2203. goto end;
  2204. sde_cfg->dsc_count = off_count;
  2205. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2206. prop_exists, prop_value);
  2207. if (rc)
  2208. goto end;
  2209. for (i = 0; i < off_count; i++) {
  2210. dsc = sde_cfg->dsc + i;
  2211. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2212. dsc->id = DSC_0 + i;
  2213. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2214. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2215. dsc->id - DSC_0);
  2216. if (!prop_exists[DSC_LEN])
  2217. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2218. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2219. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2220. }
  2221. end:
  2222. kfree(prop_value);
  2223. return rc;
  2224. };
  2225. static int sde_cdm_parse_dt(struct device_node *np,
  2226. struct sde_mdss_cfg *sde_cfg)
  2227. {
  2228. int rc, prop_count[HW_PROP_MAX], i;
  2229. struct sde_prop_value *prop_value = NULL;
  2230. bool prop_exists[HW_PROP_MAX];
  2231. u32 off_count;
  2232. struct sde_cdm_cfg *cdm;
  2233. if (!sde_cfg) {
  2234. SDE_ERROR("invalid argument\n");
  2235. rc = -EINVAL;
  2236. goto end;
  2237. }
  2238. prop_value = kzalloc(HW_PROP_MAX *
  2239. sizeof(struct sde_prop_value), GFP_KERNEL);
  2240. if (!prop_value) {
  2241. rc = -ENOMEM;
  2242. goto end;
  2243. }
  2244. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2245. &off_count);
  2246. if (rc)
  2247. goto end;
  2248. sde_cfg->cdm_count = off_count;
  2249. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2250. prop_exists, prop_value);
  2251. if (rc)
  2252. goto end;
  2253. for (i = 0; i < off_count; i++) {
  2254. cdm = sde_cfg->cdm + i;
  2255. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2256. cdm->id = CDM_0 + i;
  2257. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2258. cdm->id - CDM_0);
  2259. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2260. /* intf3 and wb2 for cdm block */
  2261. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2262. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2263. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2264. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2265. }
  2266. end:
  2267. kfree(prop_value);
  2268. return rc;
  2269. }
  2270. static int sde_uidle_parse_dt(struct device_node *np,
  2271. struct sde_mdss_cfg *sde_cfg)
  2272. {
  2273. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2274. bool prop_exists[UIDLE_PROP_MAX];
  2275. struct sde_prop_value *prop_value = NULL;
  2276. u32 off_count;
  2277. if (!sde_cfg) {
  2278. SDE_ERROR("invalid argument\n");
  2279. return -EINVAL;
  2280. }
  2281. if (!sde_cfg->uidle_cfg.uidle_rev)
  2282. return 0;
  2283. prop_value = kcalloc(UIDLE_PROP_MAX,
  2284. sizeof(struct sde_prop_value), GFP_KERNEL);
  2285. if (!prop_value)
  2286. return -ENOMEM;
  2287. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2288. prop_count, &off_count);
  2289. if (rc)
  2290. goto end;
  2291. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2292. prop_exists, prop_value);
  2293. if (rc)
  2294. goto end;
  2295. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2296. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2297. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2298. rc = -EINVAL;
  2299. goto end;
  2300. }
  2301. sde_cfg->uidle_cfg.id = UIDLE;
  2302. sde_cfg->uidle_cfg.base =
  2303. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2304. sde_cfg->uidle_cfg.len =
  2305. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2306. /* validate */
  2307. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2308. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2309. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2310. rc = -EINVAL;
  2311. }
  2312. end:
  2313. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2314. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2315. sde_cfg->uidle_cfg.uidle_rev = 0;
  2316. }
  2317. kfree(prop_value);
  2318. /* optional feature, so always return success */
  2319. return 0;
  2320. }
  2321. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2322. struct sde_prop_value *prop_value, int *prop_count)
  2323. {
  2324. int j, k;
  2325. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2326. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2327. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2328. vbif->default_ot_rd_limit);
  2329. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2330. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2331. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2332. vbif->default_ot_wr_limit);
  2333. vbif->dynamic_ot_rd_tbl.count =
  2334. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2335. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2336. vbif->dynamic_ot_rd_tbl.count);
  2337. if (vbif->dynamic_ot_rd_tbl.count) {
  2338. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2339. vbif->dynamic_ot_rd_tbl.count,
  2340. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2341. GFP_KERNEL);
  2342. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2343. return -ENOMEM;
  2344. }
  2345. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2346. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2347. PROP_VALUE_ACCESS(prop_value,
  2348. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2349. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2350. PROP_VALUE_ACCESS(prop_value,
  2351. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2352. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2353. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2354. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2355. }
  2356. vbif->dynamic_ot_wr_tbl.count =
  2357. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2358. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2359. vbif->dynamic_ot_wr_tbl.count);
  2360. if (vbif->dynamic_ot_wr_tbl.count) {
  2361. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2362. vbif->dynamic_ot_wr_tbl.count,
  2363. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2364. GFP_KERNEL);
  2365. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2366. return -ENOMEM;
  2367. }
  2368. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2369. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2370. PROP_VALUE_ACCESS(prop_value,
  2371. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2372. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2373. PROP_VALUE_ACCESS(prop_value,
  2374. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2375. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2376. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2377. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2378. }
  2379. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2380. vbif->dynamic_ot_rd_tbl.count ||
  2381. vbif->dynamic_ot_wr_tbl.count)
  2382. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2383. return 0;
  2384. }
  2385. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2386. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2387. int *prop_count)
  2388. {
  2389. int i, j;
  2390. int prop_index = VBIF_QOS_RT_REMAP;
  2391. for (i = VBIF_RT_CLIENT;
  2392. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2393. i++, prop_index++) {
  2394. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2395. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2396. i, vbif->qos_tbl[i].npriority_lvl);
  2397. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2398. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2399. vbif->qos_tbl[i].npriority_lvl,
  2400. sizeof(u32), GFP_KERNEL);
  2401. if (!vbif->qos_tbl[i].priority_lvl)
  2402. return -ENOMEM;
  2403. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2404. vbif->qos_tbl[i].npriority_lvl = 0;
  2405. vbif->qos_tbl[i].priority_lvl = NULL;
  2406. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2407. i, prop_index);
  2408. }
  2409. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2410. vbif->qos_tbl[i].priority_lvl[j] =
  2411. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2412. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2413. i, prop_index, j,
  2414. vbif->qos_tbl[i].priority_lvl[j]);
  2415. }
  2416. if (vbif->qos_tbl[i].npriority_lvl)
  2417. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2418. }
  2419. return 0;
  2420. }
  2421. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2422. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2423. int *prop_count, u32 vbif_len, int i)
  2424. {
  2425. int j, k, rc;
  2426. vbif = sde_cfg->vbif + i;
  2427. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2428. vbif->len = vbif_len;
  2429. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2430. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2431. vbif->id - VBIF_0);
  2432. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2433. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2434. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2435. if (rc)
  2436. return rc;
  2437. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2438. prop_count);
  2439. if (rc)
  2440. return rc;
  2441. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2442. prop_count[VBIF_MEMTYPE_1];
  2443. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2444. vbif->memtype_count = 0;
  2445. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2446. }
  2447. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2448. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2449. prop_value, VBIF_MEMTYPE_0, j);
  2450. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2451. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2452. prop_value, VBIF_MEMTYPE_1, j);
  2453. return 0;
  2454. }
  2455. static int sde_vbif_parse_dt(struct device_node *np,
  2456. struct sde_mdss_cfg *sde_cfg)
  2457. {
  2458. int rc, prop_count[VBIF_PROP_MAX], i;
  2459. struct sde_prop_value *prop_value = NULL;
  2460. bool prop_exists[VBIF_PROP_MAX];
  2461. u32 off_count, vbif_len;
  2462. struct sde_vbif_cfg *vbif;
  2463. if (!sde_cfg) {
  2464. SDE_ERROR("invalid argument\n");
  2465. rc = -EINVAL;
  2466. goto end;
  2467. }
  2468. prop_value = kzalloc(VBIF_PROP_MAX *
  2469. sizeof(struct sde_prop_value), GFP_KERNEL);
  2470. if (!prop_value) {
  2471. rc = -ENOMEM;
  2472. goto end;
  2473. }
  2474. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2475. prop_count, &off_count);
  2476. if (rc)
  2477. goto end;
  2478. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2479. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2480. if (rc)
  2481. goto end;
  2482. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2483. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2484. if (rc)
  2485. goto end;
  2486. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2487. &prop_count[VBIF_MEMTYPE_0], NULL);
  2488. if (rc)
  2489. goto end;
  2490. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2491. &prop_count[VBIF_MEMTYPE_1], NULL);
  2492. if (rc)
  2493. goto end;
  2494. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2495. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2496. if (rc)
  2497. goto end;
  2498. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  2499. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  2500. if (rc)
  2501. goto end;
  2502. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  2503. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  2504. if (rc)
  2505. goto end;
  2506. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  2507. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  2508. if (rc)
  2509. goto end;
  2510. sde_cfg->vbif_count = off_count;
  2511. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  2512. prop_exists, prop_value);
  2513. if (rc)
  2514. goto end;
  2515. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  2516. if (!prop_exists[VBIF_LEN])
  2517. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  2518. for (i = 0; i < off_count; i++) {
  2519. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  2520. prop_count, vbif_len, i);
  2521. if (rc)
  2522. goto end;
  2523. }
  2524. end:
  2525. kfree(prop_value);
  2526. return rc;
  2527. }
  2528. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2529. {
  2530. int rc, prop_count[PP_PROP_MAX], i;
  2531. struct sde_prop_value *prop_value = NULL;
  2532. bool prop_exists[PP_PROP_MAX];
  2533. u32 off_count, major_version;
  2534. struct sde_pingpong_cfg *pp;
  2535. struct sde_pingpong_sub_blks *sblk;
  2536. if (!sde_cfg) {
  2537. SDE_ERROR("invalid argument\n");
  2538. rc = -EINVAL;
  2539. goto end;
  2540. }
  2541. prop_value = kzalloc(PP_PROP_MAX *
  2542. sizeof(struct sde_prop_value), GFP_KERNEL);
  2543. if (!prop_value) {
  2544. rc = -ENOMEM;
  2545. goto end;
  2546. }
  2547. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2548. &off_count);
  2549. if (rc)
  2550. goto end;
  2551. sde_cfg->pingpong_count = off_count;
  2552. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2553. prop_exists, prop_value);
  2554. if (rc)
  2555. goto end;
  2556. for (i = 0; i < off_count; i++) {
  2557. pp = sde_cfg->pingpong + i;
  2558. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2559. if (!sblk) {
  2560. rc = -ENOMEM;
  2561. /* catalog deinit will release the allocated blocks */
  2562. goto end;
  2563. }
  2564. pp->sblk = sblk;
  2565. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  2566. pp->id = PINGPONG_0 + i;
  2567. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  2568. pp->id - PINGPONG_0);
  2569. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  2570. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  2571. sblk->te.id = SDE_PINGPONG_TE;
  2572. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  2573. pp->id - PINGPONG_0);
  2574. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2575. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2576. set_bit(SDE_PINGPONG_TE, &pp->features);
  2577. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  2578. if (sblk->te2.base) {
  2579. sblk->te2.id = SDE_PINGPONG_TE2;
  2580. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  2581. pp->id - PINGPONG_0);
  2582. set_bit(SDE_PINGPONG_TE2, &pp->features);
  2583. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  2584. }
  2585. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  2586. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  2587. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2588. if (sblk->dsc.base) {
  2589. sblk->dsc.id = SDE_PINGPONG_DSC;
  2590. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2591. pp->id - PINGPONG_0);
  2592. set_bit(SDE_PINGPONG_DSC, &pp->features);
  2593. }
  2594. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  2595. i);
  2596. if (sblk->dither.base) {
  2597. sblk->dither.id = SDE_PINGPONG_DITHER;
  2598. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  2599. "dither_%u", pp->id);
  2600. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  2601. }
  2602. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  2603. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  2604. 0);
  2605. if (prop_exists[PP_MERGE_3D_ID]) {
  2606. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  2607. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  2608. PP_MERGE_3D_ID, i) + 1;
  2609. }
  2610. }
  2611. end:
  2612. kfree(prop_value);
  2613. return rc;
  2614. }
  2615. static int _sde_parse_prop_check(struct sde_mdss_cfg *cfg,
  2616. bool prop_exists[SDE_PROP_MAX], struct sde_prop_value *prop_value)
  2617. {
  2618. cfg->max_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2619. SSPP_LINEWIDTH, 0);
  2620. if (!prop_exists[SSPP_LINEWIDTH])
  2621. cfg->max_sspp_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2622. cfg->max_mixer_width = PROP_VALUE_ACCESS(prop_value,
  2623. MIXER_LINEWIDTH, 0);
  2624. if (!prop_exists[MIXER_LINEWIDTH])
  2625. cfg->max_mixer_width = DEFAULT_SDE_LINE_WIDTH;
  2626. cfg->max_mixer_blendstages = PROP_VALUE_ACCESS(prop_value,
  2627. MIXER_BLEND, 0);
  2628. if (!prop_exists[MIXER_BLEND])
  2629. cfg->max_mixer_blendstages = DEFAULT_SDE_MIXER_BLENDSTAGES;
  2630. cfg->max_wb_linewidth = PROP_VALUE_ACCESS(prop_value, WB_LINEWIDTH, 0);
  2631. if (!prop_exists[WB_LINEWIDTH])
  2632. cfg->max_wb_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2633. cfg->mdp[0].highest_bank_bit = PROP_VALUE_ACCESS(prop_value,
  2634. BANK_BIT, 0);
  2635. if (!prop_exists[BANK_BIT])
  2636. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  2637. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  2638. cfg->mdp[0].highest_bank_bit = 0x02;
  2639. cfg->ubwc_version = SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(prop_value,
  2640. UBWC_VERSION, 0));
  2641. if (!prop_exists[UBWC_VERSION])
  2642. cfg->ubwc_version = DEFAULT_SDE_UBWC_VERSION;
  2643. cfg->macrotile_mode = PROP_VALUE_ACCESS(prop_value, MACROTILE_MODE, 0);
  2644. if (!prop_exists[MACROTILE_MODE])
  2645. cfg->macrotile_mode = DEFAULT_SDE_UBWC_MACROTILE_MODE;
  2646. cfg->ubwc_bw_calc_version =
  2647. PROP_VALUE_ACCESS(prop_value, UBWC_BW_CALC_VERSION, 0);
  2648. cfg->mdp[0].ubwc_static = PROP_VALUE_ACCESS(prop_value, UBWC_STATIC, 0);
  2649. if (!prop_exists[UBWC_STATIC])
  2650. cfg->mdp[0].ubwc_static = DEFAULT_SDE_UBWC_STATIC;
  2651. cfg->mdp[0].ubwc_swizzle = PROP_VALUE_ACCESS(prop_value,
  2652. UBWC_SWIZZLE, 0);
  2653. if (!prop_exists[UBWC_SWIZZLE])
  2654. cfg->mdp[0].ubwc_swizzle = DEFAULT_SDE_UBWC_SWIZZLE;
  2655. cfg->mdp[0].has_dest_scaler =
  2656. PROP_VALUE_ACCESS(prop_value, DEST_SCALER, 0);
  2657. cfg->mdp[0].smart_panel_align_mode =
  2658. PROP_VALUE_ACCESS(prop_value, SMART_PANEL_ALIGN_MODE, 0);
  2659. return 0;
  2660. }
  2661. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  2662. {
  2663. int rc, i, dma_rc, len, prop_count[SDE_PROP_MAX];
  2664. struct sde_prop_value *prop_value = NULL;
  2665. bool prop_exists[SDE_PROP_MAX];
  2666. const char *type;
  2667. u32 major_version;
  2668. if (!cfg) {
  2669. SDE_ERROR("invalid argument\n");
  2670. return -EINVAL;
  2671. }
  2672. prop_value = kzalloc(SDE_PROP_MAX *
  2673. sizeof(struct sde_prop_value), GFP_KERNEL);
  2674. if (!prop_value)
  2675. return -ENOMEM;
  2676. rc = _validate_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2677. &len);
  2678. if (rc)
  2679. goto end;
  2680. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  2681. &prop_count[SEC_SID_MASK], NULL);
  2682. if (rc)
  2683. goto end;
  2684. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2685. prop_exists, prop_value);
  2686. if (rc)
  2687. goto end;
  2688. cfg->mdss_count = 1;
  2689. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  2690. cfg->mdss[0].id = MDP_TOP;
  2691. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  2692. cfg->mdss[0].id - MDP_TOP);
  2693. cfg->mdp_count = 1;
  2694. cfg->mdp[0].id = MDP_TOP;
  2695. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  2696. cfg->mdp[0].id - MDP_TOP);
  2697. cfg->mdp[0].base = PROP_VALUE_ACCESS(prop_value, SDE_OFF, 0);
  2698. cfg->mdp[0].len = PROP_VALUE_ACCESS(prop_value, SDE_LEN, 0);
  2699. if (!prop_exists[SDE_LEN])
  2700. cfg->mdp[0].len = DEFAULT_SDE_HW_BLOCK_LEN;
  2701. rc = _sde_parse_prop_check(cfg, prop_exists, prop_value);
  2702. if (rc)
  2703. SDE_ERROR("sde parse property check failed\n");
  2704. major_version = SDE_HW_MAJOR(cfg->hwversion);
  2705. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2706. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  2707. if (prop_exists[SEC_SID_MASK]) {
  2708. cfg->sec_sid_mask_count = prop_count[SEC_SID_MASK];
  2709. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  2710. cfg->sec_sid_mask[i] =
  2711. PROP_VALUE_ACCESS(prop_value, SEC_SID_MASK, i);
  2712. }
  2713. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  2714. if (!rc && !strcmp(type, "qseedv3")) {
  2715. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  2716. } else if (!rc && !strcmp(type, "qseedv3lite")) {
  2717. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  2718. } else if (!rc && !strcmp(type, "qseedv2")) {
  2719. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  2720. } else if (rc) {
  2721. SDE_DEBUG("invalid QSEED configuration\n");
  2722. rc = 0;
  2723. }
  2724. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  2725. if (!rc && !strcmp(type, "csc")) {
  2726. cfg->csc_type = SDE_SSPP_CSC;
  2727. } else if (!rc && !strcmp(type, "csc-10bit")) {
  2728. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  2729. } else if (rc) {
  2730. SDE_DEBUG("invalid csc configuration\n");
  2731. rc = 0;
  2732. }
  2733. /*
  2734. * Current SDE support only Smart DMA 2.0-2.5.
  2735. * No support for Smart DMA 1.0 yet.
  2736. */
  2737. cfg->smart_dma_rev = 0;
  2738. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  2739. &type);
  2740. if (dma_rc) {
  2741. SDE_DEBUG("invalid SMART_DMA_REV node in device tree: %d\n",
  2742. dma_rc);
  2743. } else if (!strcmp(type, "smart_dma_v2p5")) {
  2744. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  2745. } else if (!strcmp(type, "smart_dma_v2")) {
  2746. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  2747. } else if (!strcmp(type, "smart_dma_v1")) {
  2748. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  2749. } else {
  2750. SDE_DEBUG("unknown smart dma version\n");
  2751. }
  2752. cfg->has_src_split = PROP_VALUE_ACCESS(prop_value, SRC_SPLIT, 0);
  2753. cfg->has_dim_layer = PROP_VALUE_ACCESS(prop_value, DIM_LAYER, 0);
  2754. cfg->has_idle_pc = PROP_VALUE_ACCESS(prop_value, IDLE_PC, 0);
  2755. cfg->pipe_order_type = PROP_VALUE_ACCESS(prop_value,
  2756. PIPE_ORDER_VERSION, 0);
  2757. end:
  2758. kfree(prop_value);
  2759. return rc;
  2760. }
  2761. static int sde_parse_reg_dma_dt(struct device_node *np,
  2762. struct sde_mdss_cfg *sde_cfg)
  2763. {
  2764. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  2765. struct sde_prop_value *prop_value = NULL;
  2766. u32 off_count;
  2767. bool prop_exists[REG_DMA_PROP_MAX];
  2768. prop_value = kcalloc(REG_DMA_PROP_MAX,
  2769. sizeof(struct sde_prop_value), GFP_KERNEL);
  2770. if (!prop_value) {
  2771. rc = -ENOMEM;
  2772. goto end;
  2773. }
  2774. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  2775. prop_count, &off_count);
  2776. if (rc || !off_count)
  2777. goto end;
  2778. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  2779. prop_count, prop_exists, prop_value);
  2780. if (rc)
  2781. goto end;
  2782. sde_cfg->reg_dma_count = off_count;
  2783. sde_cfg->dma_cfg.base = PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, 0);
  2784. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  2785. REG_DMA_VERSION, 0);
  2786. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  2787. REG_DMA_TRIGGER_OFF, 0);
  2788. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  2789. REG_DMA_BROADCAST_DISABLED, 0);
  2790. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  2791. REG_DMA_XIN_ID, 0);
  2792. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  2793. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  2794. for (i = 0; i < sde_cfg->mdp_count; i++) {
  2795. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  2796. PROP_BITVALUE_ACCESS(prop_value,
  2797. REG_DMA_CLK_CTRL, 0, 0);
  2798. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  2799. PROP_BITVALUE_ACCESS(prop_value,
  2800. REG_DMA_CLK_CTRL, 0, 1);
  2801. }
  2802. end:
  2803. kfree(prop_value);
  2804. /* reg dma is optional feature hence return 0 */
  2805. return 0;
  2806. }
  2807. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  2808. {
  2809. int rc, len;
  2810. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  2811. prop_count, &len);
  2812. if (rc)
  2813. return rc;
  2814. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_DANGER_LUT], 1,
  2815. &prop_count[PERF_DANGER_LUT], NULL);
  2816. if (rc)
  2817. return rc;
  2818. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_LINEAR], 1,
  2819. &prop_count[PERF_SAFE_LUT_LINEAR], NULL);
  2820. if (rc)
  2821. return rc;
  2822. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_MACROTILE], 1,
  2823. &prop_count[PERF_SAFE_LUT_MACROTILE], NULL);
  2824. if (rc)
  2825. return rc;
  2826. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_NRT], 1,
  2827. &prop_count[PERF_SAFE_LUT_NRT], NULL);
  2828. if (rc)
  2829. return rc;
  2830. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_CWB], 1,
  2831. &prop_count[PERF_SAFE_LUT_CWB], NULL);
  2832. if (rc)
  2833. return rc;
  2834. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_LINEAR], 1,
  2835. &prop_count[PERF_QOS_LUT_LINEAR], NULL);
  2836. if (rc)
  2837. return rc;
  2838. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_MACROTILE], 1,
  2839. &prop_count[PERF_QOS_LUT_MACROTILE], NULL);
  2840. if (rc)
  2841. return rc;
  2842. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_NRT], 1,
  2843. &prop_count[PERF_QOS_LUT_NRT], NULL);
  2844. if (rc)
  2845. return rc;
  2846. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_CWB], 1,
  2847. &prop_count[PERF_QOS_LUT_CWB], NULL);
  2848. if (rc)
  2849. return rc;
  2850. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  2851. &prop_count[PERF_CDP_SETTING], NULL);
  2852. if (rc)
  2853. return rc;
  2854. rc = _validate_dt_entry(np,
  2855. &sde_perf_prop[PERF_QOS_LUT_MACROTILE_QSEED], 1,
  2856. &prop_count[PERF_QOS_LUT_MACROTILE_QSEED], NULL);
  2857. if (rc)
  2858. return rc;
  2859. rc = _validate_dt_entry(np,
  2860. &sde_perf_prop[PERF_SAFE_LUT_MACROTILE_QSEED], 1,
  2861. &prop_count[PERF_SAFE_LUT_MACROTILE_QSEED], NULL);
  2862. return rc;
  2863. }
  2864. static int _sde_perf_parse_dt_cfg_qos(struct sde_mdss_cfg *cfg, int *prop_count,
  2865. struct sde_prop_value *prop_value, bool *prop_exists)
  2866. {
  2867. int j, k;
  2868. if (prop_exists[PERF_DANGER_LUT] && prop_count[PERF_DANGER_LUT] <=
  2869. SDE_QOS_LUT_USAGE_MAX) {
  2870. for (j = 0; j < prop_count[PERF_DANGER_LUT]; j++) {
  2871. cfg->perf.danger_lut_tbl[j] =
  2872. PROP_VALUE_ACCESS(prop_value,
  2873. PERF_DANGER_LUT, j);
  2874. SDE_DEBUG("danger usage:%d lut:0x%x\n",
  2875. j, cfg->perf.danger_lut_tbl[j]);
  2876. }
  2877. }
  2878. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  2879. static const u32 safe_key[SDE_QOS_LUT_USAGE_MAX] = {
  2880. [SDE_QOS_LUT_USAGE_LINEAR] =
  2881. PERF_SAFE_LUT_LINEAR,
  2882. [SDE_QOS_LUT_USAGE_MACROTILE] =
  2883. PERF_SAFE_LUT_MACROTILE,
  2884. [SDE_QOS_LUT_USAGE_NRT] =
  2885. PERF_SAFE_LUT_NRT,
  2886. [SDE_QOS_LUT_USAGE_CWB] =
  2887. PERF_SAFE_LUT_CWB,
  2888. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  2889. PERF_SAFE_LUT_MACROTILE_QSEED,
  2890. };
  2891. const u32 entry_size = 2;
  2892. int m, count;
  2893. int key = safe_key[j];
  2894. if (!prop_exists[key])
  2895. continue;
  2896. count = prop_count[key] / entry_size;
  2897. cfg->perf.sfe_lut_tbl[j].entries = kcalloc(count,
  2898. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  2899. if (!cfg->perf.sfe_lut_tbl[j].entries)
  2900. return -ENOMEM;
  2901. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  2902. u64 lut_lo;
  2903. cfg->perf.sfe_lut_tbl[j].entries[k].fl =
  2904. PROP_VALUE_ACCESS(prop_value, key, m);
  2905. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  2906. cfg->perf.sfe_lut_tbl[j].entries[k].lut = lut_lo;
  2907. SDE_DEBUG("safe usage:%d.%d fl:%d lut:0x%llx\n",
  2908. j, k,
  2909. cfg->perf.sfe_lut_tbl[j].entries[k].fl,
  2910. cfg->perf.sfe_lut_tbl[j].entries[k].lut);
  2911. }
  2912. cfg->perf.sfe_lut_tbl[j].nentry = count;
  2913. }
  2914. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  2915. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  2916. [SDE_QOS_LUT_USAGE_LINEAR] =
  2917. PERF_QOS_LUT_LINEAR,
  2918. [SDE_QOS_LUT_USAGE_MACROTILE] =
  2919. PERF_QOS_LUT_MACROTILE,
  2920. [SDE_QOS_LUT_USAGE_NRT] =
  2921. PERF_QOS_LUT_NRT,
  2922. [SDE_QOS_LUT_USAGE_CWB] =
  2923. PERF_QOS_LUT_CWB,
  2924. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  2925. PERF_QOS_LUT_MACROTILE_QSEED,
  2926. };
  2927. const u32 entry_size = 3;
  2928. int m, count;
  2929. int key = prop_key[j];
  2930. if (!prop_exists[key])
  2931. continue;
  2932. count = prop_count[key] / entry_size;
  2933. cfg->perf.qos_lut_tbl[j].entries = kcalloc(count,
  2934. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  2935. if (!cfg->perf.qos_lut_tbl[j].entries)
  2936. return -ENOMEM;
  2937. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  2938. u64 lut_hi, lut_lo;
  2939. cfg->perf.qos_lut_tbl[j].entries[k].fl =
  2940. PROP_VALUE_ACCESS(prop_value, key, m);
  2941. lut_hi = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  2942. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 2);
  2943. cfg->perf.qos_lut_tbl[j].entries[k].lut =
  2944. (lut_hi << 32) | lut_lo;
  2945. SDE_DEBUG("usage:%d.%d fl:%d lut:0x%llx\n",
  2946. j, k,
  2947. cfg->perf.qos_lut_tbl[j].entries[k].fl,
  2948. cfg->perf.qos_lut_tbl[j].entries[k].lut);
  2949. }
  2950. cfg->perf.qos_lut_tbl[j].nentry = count;
  2951. }
  2952. return 0;
  2953. }
  2954. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  2955. int *prop_count,
  2956. struct sde_prop_value *prop_value,
  2957. bool *prop_exists)
  2958. {
  2959. cfg->perf.max_bw_low =
  2960. prop_exists[PERF_MAX_BW_LOW] ?
  2961. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  2962. DEFAULT_MAX_BW_LOW;
  2963. cfg->perf.max_bw_high =
  2964. prop_exists[PERF_MAX_BW_HIGH] ?
  2965. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  2966. DEFAULT_MAX_BW_HIGH;
  2967. cfg->perf.min_core_ib =
  2968. prop_exists[PERF_MIN_CORE_IB] ?
  2969. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  2970. DEFAULT_MAX_BW_LOW;
  2971. cfg->perf.min_llcc_ib =
  2972. prop_exists[PERF_MIN_LLCC_IB] ?
  2973. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  2974. DEFAULT_MAX_BW_LOW;
  2975. cfg->perf.min_dram_ib =
  2976. prop_exists[PERF_MIN_DRAM_IB] ?
  2977. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  2978. DEFAULT_MAX_BW_LOW;
  2979. cfg->perf.undersized_prefill_lines =
  2980. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  2981. PROP_VALUE_ACCESS(prop_value,
  2982. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  2983. DEFAULT_UNDERSIZED_PREFILL_LINES;
  2984. cfg->perf.xtra_prefill_lines =
  2985. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  2986. PROP_VALUE_ACCESS(prop_value,
  2987. PERF_XTRA_PREFILL_LINES, 0) :
  2988. DEFAULT_XTRA_PREFILL_LINES;
  2989. cfg->perf.dest_scale_prefill_lines =
  2990. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  2991. PROP_VALUE_ACCESS(prop_value,
  2992. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  2993. DEFAULT_DEST_SCALE_PREFILL_LINES;
  2994. cfg->perf.macrotile_prefill_lines =
  2995. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  2996. PROP_VALUE_ACCESS(prop_value,
  2997. PERF_MACROTILE_PREFILL_LINES, 0) :
  2998. DEFAULT_MACROTILE_PREFILL_LINES;
  2999. cfg->perf.yuv_nv12_prefill_lines =
  3000. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3001. PROP_VALUE_ACCESS(prop_value,
  3002. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3003. DEFAULT_YUV_NV12_PREFILL_LINES;
  3004. cfg->perf.linear_prefill_lines =
  3005. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3006. PROP_VALUE_ACCESS(prop_value,
  3007. PERF_LINEAR_PREFILL_LINES, 0) :
  3008. DEFAULT_LINEAR_PREFILL_LINES;
  3009. cfg->perf.downscaling_prefill_lines =
  3010. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3011. PROP_VALUE_ACCESS(prop_value,
  3012. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3013. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3014. cfg->perf.amortizable_threshold =
  3015. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3016. PROP_VALUE_ACCESS(prop_value,
  3017. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3018. DEFAULT_AMORTIZABLE_THRESHOLD;
  3019. }
  3020. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3021. struct sde_mdss_cfg *cfg, int *prop_count,
  3022. struct sde_prop_value *prop_value, bool *prop_exists)
  3023. {
  3024. int rc, j;
  3025. const char *str = NULL;
  3026. /*
  3027. * The following performance parameters (e.g. core_ib_ff) are
  3028. * mapped directly as device tree string constants.
  3029. */
  3030. rc = of_property_read_string(np,
  3031. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3032. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3033. rc = of_property_read_string(np,
  3034. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3035. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3036. rc = of_property_read_string(np,
  3037. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3038. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3039. rc = of_property_read_string(np,
  3040. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3041. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3042. rc = 0;
  3043. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3044. prop_exists);
  3045. rc = _sde_perf_parse_dt_cfg_qos(cfg, prop_count, prop_value,
  3046. prop_exists);
  3047. if (rc)
  3048. return rc;
  3049. if (prop_exists[PERF_CDP_SETTING]) {
  3050. const u32 prop_size = 2;
  3051. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3052. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3053. for (j = 0; j < count; j++) {
  3054. cfg->perf.cdp_cfg[j].rd_enable =
  3055. PROP_VALUE_ACCESS(prop_value,
  3056. PERF_CDP_SETTING, j * prop_size);
  3057. cfg->perf.cdp_cfg[j].wr_enable =
  3058. PROP_VALUE_ACCESS(prop_value,
  3059. PERF_CDP_SETTING, j * prop_size + 1);
  3060. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3061. j, cfg->perf.cdp_cfg[j].rd_enable,
  3062. cfg->perf.cdp_cfg[j].wr_enable);
  3063. }
  3064. cfg->has_cdp = true;
  3065. }
  3066. cfg->perf.cpu_mask =
  3067. prop_exists[PERF_CPU_MASK] ?
  3068. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3069. DEFAULT_CPU_MASK;
  3070. cfg->perf.cpu_dma_latency =
  3071. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3072. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3073. DEFAULT_CPU_DMA_LATENCY;
  3074. return 0;
  3075. }
  3076. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3077. {
  3078. int rc, prop_count[PERF_PROP_MAX];
  3079. struct sde_prop_value *prop_value = NULL;
  3080. bool prop_exists[PERF_PROP_MAX];
  3081. if (!cfg) {
  3082. SDE_ERROR("invalid argument\n");
  3083. rc = -EINVAL;
  3084. goto end;
  3085. }
  3086. prop_value = kzalloc(PERF_PROP_MAX *
  3087. sizeof(struct sde_prop_value), GFP_KERNEL);
  3088. if (!prop_value) {
  3089. rc = -ENOMEM;
  3090. goto end;
  3091. }
  3092. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3093. if (rc)
  3094. goto freeprop;
  3095. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3096. prop_count, prop_exists, prop_value);
  3097. if (rc)
  3098. goto freeprop;
  3099. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3100. prop_exists);
  3101. freeprop:
  3102. kfree(prop_value);
  3103. end:
  3104. return rc;
  3105. }
  3106. static int sde_parse_merge_3d_dt(struct device_node *np,
  3107. struct sde_mdss_cfg *sde_cfg)
  3108. {
  3109. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3110. struct sde_prop_value *prop_value = NULL;
  3111. bool prop_exists[HW_PROP_MAX];
  3112. struct sde_merge_3d_cfg *merge_3d;
  3113. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3114. GFP_KERNEL);
  3115. if (!prop_value) {
  3116. rc = -ENOMEM;
  3117. goto fail;
  3118. }
  3119. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3120. prop_count, &off_count);
  3121. if (rc)
  3122. goto error;
  3123. sde_cfg->merge_3d_count = off_count;
  3124. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3125. prop_count,
  3126. prop_exists, prop_value);
  3127. if (rc)
  3128. goto error;
  3129. for (i = 0; i < off_count; i++) {
  3130. merge_3d = sde_cfg->merge_3d + i;
  3131. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3132. merge_3d->id = MERGE_3D_0 + i;
  3133. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3134. merge_3d->id - MERGE_3D_0);
  3135. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3136. }
  3137. return 0;
  3138. error:
  3139. sde_cfg->merge_3d_count = 0;
  3140. kfree(prop_value);
  3141. fail:
  3142. return rc;
  3143. }
  3144. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3145. uint32_t hw_rev)
  3146. {
  3147. int rc = 0;
  3148. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3149. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3150. uint32_t cursor_list_size = 0;
  3151. uint32_t index = 0;
  3152. if (sde_cfg->has_cursor) {
  3153. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3154. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3155. sizeof(struct sde_format_extended), GFP_KERNEL);
  3156. if (!sde_cfg->cursor_formats) {
  3157. rc = -ENOMEM;
  3158. goto end;
  3159. }
  3160. index = sde_copy_formats(sde_cfg->cursor_formats,
  3161. cursor_list_size, 0, cursor_formats,
  3162. ARRAY_SIZE(cursor_formats));
  3163. }
  3164. dma_list_size = ARRAY_SIZE(plane_formats);
  3165. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3166. if (sde_cfg->has_vig_p010)
  3167. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3168. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3169. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3170. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev))
  3171. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3172. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3173. sizeof(struct sde_format_extended), GFP_KERNEL);
  3174. if (!sde_cfg->dma_formats) {
  3175. rc = -ENOMEM;
  3176. goto end;
  3177. }
  3178. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3179. sizeof(struct sde_format_extended), GFP_KERNEL);
  3180. if (!sde_cfg->vig_formats) {
  3181. rc = -ENOMEM;
  3182. goto end;
  3183. }
  3184. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3185. sizeof(struct sde_format_extended), GFP_KERNEL);
  3186. if (!sde_cfg->virt_vig_formats) {
  3187. rc = -ENOMEM;
  3188. goto end;
  3189. }
  3190. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3191. sizeof(struct sde_format_extended), GFP_KERNEL);
  3192. if (!sde_cfg->wb_formats) {
  3193. SDE_ERROR("failed to allocate wb format list\n");
  3194. rc = -ENOMEM;
  3195. goto end;
  3196. }
  3197. if (in_rot_list_size) {
  3198. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3199. sizeof(struct sde_format_extended), GFP_KERNEL);
  3200. if (!sde_cfg->inline_rot_formats) {
  3201. SDE_ERROR("failed to alloc inline rot format list\n");
  3202. rc = -ENOMEM;
  3203. goto end;
  3204. }
  3205. }
  3206. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3207. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3208. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3209. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3210. if (sde_cfg->has_vig_p010)
  3211. index += sde_copy_formats(sde_cfg->vig_formats,
  3212. vig_list_size, index, p010_ubwc_formats,
  3213. ARRAY_SIZE(p010_ubwc_formats));
  3214. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3215. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3216. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3217. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3218. if (in_rot_list_size)
  3219. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3220. in_rot_list_size, 0, true_inline_rot_v1_fmts,
  3221. ARRAY_SIZE(true_inline_rot_v1_fmts));
  3222. end:
  3223. return rc;
  3224. }
  3225. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3226. {
  3227. if (!uidle_cfg->uidle_rev)
  3228. return;
  3229. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  3230. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3231. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3232. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3233. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3234. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3235. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD;
  3236. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3237. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS;
  3238. uidle_cfg->debugfs_ctrl = true;
  3239. } else {
  3240. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3241. uidle_cfg->uidle_rev);
  3242. uidle_cfg->uidle_rev = 0;
  3243. }
  3244. }
  3245. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3246. {
  3247. int i, rc = 0;
  3248. if (!sde_cfg)
  3249. return -EINVAL;
  3250. for (i = 0; i < MDSS_INTR_MAX; i++)
  3251. set_bit(i, sde_cfg->mdss_irqs);
  3252. if (IS_MSM8996_TARGET(hw_rev)) {
  3253. sde_cfg->perf.min_prefill_lines = 21;
  3254. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3255. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3256. sde_cfg->has_decimation = true;
  3257. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3258. sde_cfg->has_wb_ubwc = true;
  3259. sde_cfg->perf.min_prefill_lines = 25;
  3260. sde_cfg->vbif_qos_nlvl = 4;
  3261. sde_cfg->ts_prefill_rev = 1;
  3262. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3263. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3264. sde_cfg->has_decimation = true;
  3265. sde_cfg->has_cursor = true;
  3266. sde_cfg->has_hdr = true;
  3267. } else if (IS_SDM845_TARGET(hw_rev)) {
  3268. sde_cfg->has_wb_ubwc = true;
  3269. sde_cfg->has_cwb_support = true;
  3270. sde_cfg->perf.min_prefill_lines = 24;
  3271. sde_cfg->vbif_qos_nlvl = 8;
  3272. sde_cfg->ts_prefill_rev = 2;
  3273. sde_cfg->sui_misr_supported = true;
  3274. sde_cfg->sui_block_xin_mask = 0x3F71;
  3275. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3276. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3277. sde_cfg->has_decimation = true;
  3278. sde_cfg->has_hdr = true;
  3279. sde_cfg->has_vig_p010 = true;
  3280. } else if (IS_SDM670_TARGET(hw_rev)) {
  3281. sde_cfg->has_wb_ubwc = true;
  3282. sde_cfg->perf.min_prefill_lines = 24;
  3283. sde_cfg->vbif_qos_nlvl = 8;
  3284. sde_cfg->ts_prefill_rev = 2;
  3285. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3286. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3287. sde_cfg->has_decimation = true;
  3288. sde_cfg->has_hdr = true;
  3289. sde_cfg->has_vig_p010 = true;
  3290. } else if (IS_SM8150_TARGET(hw_rev)) {
  3291. sde_cfg->has_cwb_support = true;
  3292. sde_cfg->has_wb_ubwc = true;
  3293. sde_cfg->has_qsync = true;
  3294. sde_cfg->has_hdr = true;
  3295. sde_cfg->has_hdr_plus = true;
  3296. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3297. sde_cfg->has_vig_p010 = true;
  3298. sde_cfg->perf.min_prefill_lines = 24;
  3299. sde_cfg->vbif_qos_nlvl = 8;
  3300. sde_cfg->ts_prefill_rev = 2;
  3301. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3302. sde_cfg->delay_prg_fetch_start = true;
  3303. sde_cfg->sui_ns_allowed = true;
  3304. sde_cfg->sui_misr_supported = true;
  3305. sde_cfg->sui_block_xin_mask = 0x3F71;
  3306. sde_cfg->has_sui_blendstage = true;
  3307. sde_cfg->has_qos_fl_nocalc = true;
  3308. sde_cfg->has_3d_merge_reset = true;
  3309. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3310. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3311. sde_cfg->has_decimation = true;
  3312. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3313. sde_cfg->has_wb_ubwc = true;
  3314. sde_cfg->perf.min_prefill_lines = 24;
  3315. sde_cfg->vbif_qos_nlvl = 8;
  3316. sde_cfg->ts_prefill_rev = 2;
  3317. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3318. sde_cfg->delay_prg_fetch_start = true;
  3319. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3320. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3321. sde_cfg->has_decimation = true;
  3322. sde_cfg->has_hdr = true;
  3323. sde_cfg->has_vig_p010 = true;
  3324. } else if (IS_SM6150_TARGET(hw_rev)) {
  3325. sde_cfg->has_cwb_support = true;
  3326. sde_cfg->has_qsync = true;
  3327. sde_cfg->perf.min_prefill_lines = 24;
  3328. sde_cfg->vbif_qos_nlvl = 8;
  3329. sde_cfg->ts_prefill_rev = 2;
  3330. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3331. sde_cfg->delay_prg_fetch_start = true;
  3332. sde_cfg->sui_ns_allowed = true;
  3333. sde_cfg->sui_misr_supported = true;
  3334. sde_cfg->has_decimation = true;
  3335. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3336. sde_cfg->has_sui_blendstage = true;
  3337. sde_cfg->has_qos_fl_nocalc = true;
  3338. sde_cfg->has_3d_merge_reset = true;
  3339. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3340. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3341. sde_cfg->has_hdr = true;
  3342. sde_cfg->has_vig_p010 = true;
  3343. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3344. sde_cfg->has_cwb_support = true;
  3345. sde_cfg->has_wb_ubwc = true;
  3346. sde_cfg->has_qsync = true;
  3347. sde_cfg->perf.min_prefill_lines = 24;
  3348. sde_cfg->vbif_qos_nlvl = 8;
  3349. sde_cfg->ts_prefill_rev = 2;
  3350. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3351. sde_cfg->delay_prg_fetch_start = true;
  3352. sde_cfg->sui_ns_allowed = true;
  3353. sde_cfg->sui_misr_supported = true;
  3354. sde_cfg->sui_block_xin_mask = 0xE71;
  3355. sde_cfg->has_sui_blendstage = true;
  3356. sde_cfg->has_qos_fl_nocalc = true;
  3357. sde_cfg->has_3d_merge_reset = true;
  3358. } else if (IS_KONA_TARGET(hw_rev)) {
  3359. sde_cfg->has_cwb_support = true;
  3360. sde_cfg->has_wb_ubwc = true;
  3361. sde_cfg->has_qsync = true;
  3362. sde_cfg->perf.min_prefill_lines = 35;
  3363. sde_cfg->vbif_qos_nlvl = 8;
  3364. sde_cfg->ts_prefill_rev = 2;
  3365. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3366. sde_cfg->delay_prg_fetch_start = true;
  3367. sde_cfg->sui_ns_allowed = true;
  3368. sde_cfg->sui_misr_supported = true;
  3369. sde_cfg->sui_block_xin_mask = 0x3F71;
  3370. sde_cfg->has_sui_blendstage = true;
  3371. sde_cfg->has_qos_fl_nocalc = true;
  3372. sde_cfg->has_3d_merge_reset = true;
  3373. clear_bit(MDSS_INTR_AD4_0_INTR, sde_cfg->mdss_irqs);
  3374. clear_bit(MDSS_INTR_AD4_1_INTR, sde_cfg->mdss_irqs);
  3375. sde_cfg->has_hdr = true;
  3376. sde_cfg->has_hdr_plus = true;
  3377. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3378. sde_cfg->has_vig_p010 = true;
  3379. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3380. sde_cfg->true_inline_dwnscale_rt_num =
  3381. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3382. sde_cfg->true_inline_dwnscale_rt_denom =
  3383. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3384. sde_cfg->true_inline_dwnscale_nrt =
  3385. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3386. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3387. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3388. sde_cfg->true_inline_prefill_lines = 48;
  3389. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3390. } else {
  3391. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  3392. sde_cfg->perf.min_prefill_lines = 0xffff;
  3393. rc = -ENODEV;
  3394. }
  3395. if (!rc)
  3396. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  3397. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  3398. return rc;
  3399. }
  3400. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  3401. uint32_t hw_rev)
  3402. {
  3403. int rc = 0, i;
  3404. u32 max_horz_deci = 0, max_vert_deci = 0;
  3405. if (!sde_cfg)
  3406. return -EINVAL;
  3407. if (sde_cfg->has_sui_blendstage)
  3408. sde_cfg->sui_supported_blendstage =
  3409. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  3410. for (i = 0; i < sde_cfg->sspp_count; i++) {
  3411. if (sde_cfg->sspp[i].sblk) {
  3412. max_horz_deci = max(max_horz_deci,
  3413. sde_cfg->sspp[i].sblk->maxhdeciexp);
  3414. max_vert_deci = max(max_vert_deci,
  3415. sde_cfg->sspp[i].sblk->maxvdeciexp);
  3416. }
  3417. if (sde_cfg->has_qos_fl_nocalc)
  3418. set_bit(SDE_PERF_SSPP_QOS_FL_NOCALC,
  3419. &sde_cfg->sspp[i].perf_features);
  3420. /*
  3421. * set sec-ui blocked SSPP feature flag based on blocked
  3422. * xin-mask if sec-ui-misr feature is enabled;
  3423. */
  3424. if (sde_cfg->sui_misr_supported
  3425. && (sde_cfg->sui_block_xin_mask
  3426. & BIT(sde_cfg->sspp[i].xin_id)))
  3427. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  3428. &sde_cfg->sspp[i].features);
  3429. }
  3430. /* this should be updated based on HW rev in future */
  3431. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  3432. if (max_horz_deci)
  3433. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3434. max_horz_deci;
  3435. else
  3436. sde_cfg->max_display_width = sde_cfg->max_mixer_width *
  3437. sde_cfg->max_lm_per_display;
  3438. if (max_vert_deci)
  3439. sde_cfg->max_display_height =
  3440. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  3441. else
  3442. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT;
  3443. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  3444. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  3445. return rc;
  3446. }
  3447. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  3448. {
  3449. int i, j;
  3450. if (!sde_cfg)
  3451. return;
  3452. for (i = 0; i < sde_cfg->sspp_count; i++)
  3453. kfree(sde_cfg->sspp[i].sblk);
  3454. for (i = 0; i < sde_cfg->mixer_count; i++)
  3455. kfree(sde_cfg->mixer[i].sblk);
  3456. for (i = 0; i < sde_cfg->wb_count; i++)
  3457. kfree(sde_cfg->wb[i].sblk);
  3458. for (i = 0; i < sde_cfg->dspp_count; i++)
  3459. kfree(sde_cfg->dspp[i].sblk);
  3460. if (sde_cfg->ds_count)
  3461. kfree(sde_cfg->ds[0].top);
  3462. for (i = 0; i < sde_cfg->pingpong_count; i++)
  3463. kfree(sde_cfg->pingpong[i].sblk);
  3464. for (i = 0; i < sde_cfg->vbif_count; i++) {
  3465. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  3466. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  3467. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  3468. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  3469. }
  3470. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3471. kfree(sde_cfg->perf.sfe_lut_tbl[i].entries);
  3472. kfree(sde_cfg->perf.qos_lut_tbl[i].entries);
  3473. }
  3474. kfree(sde_cfg->dma_formats);
  3475. kfree(sde_cfg->cursor_formats);
  3476. kfree(sde_cfg->vig_formats);
  3477. kfree(sde_cfg->wb_formats);
  3478. kfree(sde_cfg->virt_vig_formats);
  3479. kfree(sde_cfg->inline_rot_formats);
  3480. kfree(sde_cfg);
  3481. }
  3482. /*************************************************************
  3483. * hardware catalog init
  3484. *************************************************************/
  3485. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  3486. {
  3487. int rc;
  3488. struct sde_mdss_cfg *sde_cfg;
  3489. struct device_node *np = dev->dev->of_node;
  3490. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  3491. if (!sde_cfg)
  3492. return ERR_PTR(-ENOMEM);
  3493. sde_cfg->hwversion = hw_rev;
  3494. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  3495. if (rc)
  3496. goto end;
  3497. rc = sde_top_parse_dt(np, sde_cfg);
  3498. if (rc)
  3499. goto end;
  3500. rc = sde_perf_parse_dt(np, sde_cfg);
  3501. if (rc)
  3502. goto end;
  3503. rc = sde_rot_parse_dt(np, sde_cfg);
  3504. if (rc)
  3505. goto end;
  3506. /* uidle must be done before sspp and ctl,
  3507. * so if something goes wrong, we won't
  3508. * enable it in ctl and sspp.
  3509. */
  3510. rc = sde_uidle_parse_dt(np, sde_cfg);
  3511. if (rc)
  3512. goto end;
  3513. rc = sde_ctl_parse_dt(np, sde_cfg);
  3514. if (rc)
  3515. goto end;
  3516. rc = sde_sspp_parse_dt(np, sde_cfg);
  3517. if (rc)
  3518. goto end;
  3519. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  3520. if (rc)
  3521. goto end;
  3522. rc = sde_dspp_parse_dt(np, sde_cfg);
  3523. if (rc)
  3524. goto end;
  3525. rc = sde_ds_parse_dt(np, sde_cfg);
  3526. if (rc)
  3527. goto end;
  3528. rc = sde_dsc_parse_dt(np, sde_cfg);
  3529. if (rc)
  3530. goto end;
  3531. rc = sde_pp_parse_dt(np, sde_cfg);
  3532. if (rc)
  3533. goto end;
  3534. /* mixer parsing should be done after dspp,
  3535. * ds and pp for mapping setup
  3536. */
  3537. rc = sde_mixer_parse_dt(np, sde_cfg);
  3538. if (rc)
  3539. goto end;
  3540. rc = sde_intf_parse_dt(np, sde_cfg);
  3541. if (rc)
  3542. goto end;
  3543. rc = sde_wb_parse_dt(np, sde_cfg);
  3544. if (rc)
  3545. goto end;
  3546. /* cdm parsing should be done after intf and wb for mapping setup */
  3547. rc = sde_cdm_parse_dt(np, sde_cfg);
  3548. if (rc)
  3549. goto end;
  3550. rc = sde_vbif_parse_dt(np, sde_cfg);
  3551. if (rc)
  3552. goto end;
  3553. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  3554. if (rc)
  3555. goto end;
  3556. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  3557. if (rc)
  3558. goto end;
  3559. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  3560. if (rc)
  3561. goto end;
  3562. return sde_cfg;
  3563. end:
  3564. sde_hw_catalog_deinit(sde_cfg);
  3565. return NULL;
  3566. }