sde_encoder_phys_vid.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include "sde_encoder_phys.h"
  7. #include "sde_hw_interrupts.h"
  8. #include "sde_core_irq.h"
  9. #include "sde_formats.h"
  10. #include "dsi_display.h"
  11. #include "sde_trace.h"
  12. #define SDE_DEBUG_VIDENC(e, fmt, ...) SDE_DEBUG("enc%d intf%d " fmt, \
  13. (e) && (e)->base.parent ? \
  14. (e)->base.parent->base.id : -1, \
  15. (e) && (e)->base.hw_intf ? \
  16. (e)->base.hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
  17. #define SDE_ERROR_VIDENC(e, fmt, ...) SDE_ERROR("enc%d intf%d " fmt, \
  18. (e) && (e)->base.parent ? \
  19. (e)->base.parent->base.id : -1, \
  20. (e) && (e)->base.hw_intf ? \
  21. (e)->base.hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
  22. #define to_sde_encoder_phys_vid(x) \
  23. container_of(x, struct sde_encoder_phys_vid, base)
  24. /* maximum number of consecutive kickoff errors */
  25. #define KICKOFF_MAX_ERRORS 2
  26. /* Poll time to do recovery during active region */
  27. #define POLL_TIME_USEC_FOR_LN_CNT 500
  28. #define MAX_POLL_CNT 10
  29. static bool sde_encoder_phys_vid_is_master(
  30. struct sde_encoder_phys *phys_enc)
  31. {
  32. bool ret = false;
  33. if (phys_enc->split_role != ENC_ROLE_SLAVE)
  34. ret = true;
  35. return ret;
  36. }
  37. static void drm_mode_to_intf_timing_params(
  38. const struct sde_encoder_phys_vid *vid_enc,
  39. const struct drm_display_mode *mode,
  40. struct intf_timing_params *timing)
  41. {
  42. const struct sde_encoder_phys *phys_enc = &vid_enc->base;
  43. enum msm_display_compression_ratio comp_ratio =
  44. MSM_DISPLAY_COMPRESSION_RATIO_NONE;
  45. memset(timing, 0, sizeof(*timing));
  46. if ((mode->htotal < mode->hsync_end)
  47. || (mode->hsync_start < mode->hdisplay)
  48. || (mode->vtotal < mode->vsync_end)
  49. || (mode->vsync_start < mode->vdisplay)
  50. || (mode->hsync_end < mode->hsync_start)
  51. || (mode->vsync_end < mode->vsync_start)) {
  52. SDE_ERROR(
  53. "invalid params - hstart:%d,hend:%d,htot:%d,hdisplay:%d\n",
  54. mode->hsync_start, mode->hsync_end,
  55. mode->htotal, mode->hdisplay);
  56. SDE_ERROR("vstart:%d,vend:%d,vtot:%d,vdisplay:%d\n",
  57. mode->vsync_start, mode->vsync_end,
  58. mode->vtotal, mode->vdisplay);
  59. return;
  60. }
  61. /*
  62. * https://www.kernel.org/doc/htmldocs/drm/ch02s05.html
  63. * Active Region Front Porch Sync Back Porch
  64. * <-----------------><------------><-----><----------->
  65. * <- [hv]display --->
  66. * <--------- [hv]sync_start ------>
  67. * <----------------- [hv]sync_end ------->
  68. * <---------------------------- [hv]total ------------->
  69. */
  70. timing->width = mode->hdisplay; /* active width */
  71. if (phys_enc->hw_intf->cap->type != INTF_DP &&
  72. vid_enc->base.comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  73. comp_ratio = vid_enc->base.comp_ratio;
  74. if (comp_ratio == MSM_DISPLAY_COMPRESSION_RATIO_2_TO_1)
  75. timing->width = DIV_ROUND_UP(timing->width, 2);
  76. else
  77. timing->width = DIV_ROUND_UP(timing->width, 3);
  78. }
  79. timing->height = mode->vdisplay; /* active height */
  80. timing->xres = timing->width;
  81. timing->yres = timing->height;
  82. timing->h_back_porch = mode->htotal - mode->hsync_end;
  83. timing->h_front_porch = mode->hsync_start - mode->hdisplay;
  84. timing->v_back_porch = mode->vtotal - mode->vsync_end;
  85. timing->v_front_porch = mode->vsync_start - mode->vdisplay;
  86. timing->hsync_pulse_width = mode->hsync_end - mode->hsync_start;
  87. timing->vsync_pulse_width = mode->vsync_end - mode->vsync_start;
  88. timing->hsync_polarity = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0;
  89. timing->vsync_polarity = (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
  90. timing->border_clr = 0;
  91. timing->underflow_clr = 0xff;
  92. timing->hsync_skew = mode->hskew;
  93. timing->v_front_porch_fixed = vid_enc->base.vfp_cached;
  94. timing->compression_en = false;
  95. /* DSI controller cannot handle active-low sync signals. */
  96. if (phys_enc->hw_intf->cap->type == INTF_DSI) {
  97. timing->hsync_polarity = 0;
  98. timing->vsync_polarity = 0;
  99. }
  100. /* for DP/EDP, Shift timings to align it to bottom right */
  101. if ((phys_enc->hw_intf->cap->type == INTF_DP) ||
  102. (phys_enc->hw_intf->cap->type == INTF_EDP)) {
  103. timing->h_back_porch += timing->h_front_porch;
  104. timing->h_front_porch = 0;
  105. timing->v_back_porch += timing->v_front_porch;
  106. timing->v_front_porch = 0;
  107. }
  108. timing->wide_bus_en = vid_enc->base.wide_bus_en;
  109. /*
  110. * for DP, divide the horizonal parameters by 2 when
  111. * widebus or compression is enabled, irrespective of
  112. * compression ratio
  113. */
  114. if (phys_enc->hw_intf->cap->type == INTF_DP &&
  115. (timing->wide_bus_en || vid_enc->base.comp_ratio)) {
  116. timing->width = timing->width >> 1;
  117. timing->xres = timing->xres >> 1;
  118. timing->h_back_porch = timing->h_back_porch >> 1;
  119. timing->h_front_porch = timing->h_front_porch >> 1;
  120. timing->hsync_pulse_width = timing->hsync_pulse_width >> 1;
  121. if (vid_enc->base.comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  122. vid_enc->base.comp_ratio) {
  123. timing->compression_en = true;
  124. timing->extra_dto_cycles =
  125. vid_enc->base.dsc_extra_pclk_cycle_cnt;
  126. timing->width += vid_enc->base.dsc_extra_disp_width;
  127. timing->h_back_porch +=
  128. vid_enc->base.dsc_extra_disp_width;
  129. }
  130. }
  131. /*
  132. * For edp only:
  133. * DISPLAY_V_START = (VBP * HCYCLE) + HBP
  134. * DISPLAY_V_END = (VBP + VACTIVE) * HCYCLE - 1 - HFP
  135. */
  136. /*
  137. * if (vid_enc->hw->cap->type == INTF_EDP) {
  138. * display_v_start += mode->htotal - mode->hsync_start;
  139. * display_v_end -= mode->hsync_start - mode->hdisplay;
  140. * }
  141. */
  142. }
  143. static inline u32 get_horizontal_total(const struct intf_timing_params *timing)
  144. {
  145. u32 active = timing->xres;
  146. u32 inactive =
  147. timing->h_back_porch + timing->h_front_porch +
  148. timing->hsync_pulse_width;
  149. return active + inactive;
  150. }
  151. static inline u32 get_vertical_total(const struct intf_timing_params *timing,
  152. bool use_fixed_vfp)
  153. {
  154. u32 inactive;
  155. u32 active = timing->yres;
  156. u32 v_front_porch = use_fixed_vfp ?
  157. timing->v_front_porch_fixed : timing->v_front_porch;
  158. inactive = timing->v_back_porch + v_front_porch +
  159. timing->vsync_pulse_width;
  160. return active + inactive;
  161. }
  162. /*
  163. * programmable_fetch_get_num_lines:
  164. * Number of fetch lines in vertical front porch
  165. * @timing: Pointer to the intf timing information for the requested mode
  166. *
  167. * Returns the number of fetch lines in vertical front porch at which mdp
  168. * can start fetching the next frame.
  169. *
  170. * Number of needed prefetch lines is anything that cannot be absorbed in the
  171. * start of frame time (back porch + vsync pulse width).
  172. *
  173. * Some panels have very large VFP, however we only need a total number of
  174. * lines based on the chip worst case latencies.
  175. */
  176. static u32 programmable_fetch_get_num_lines(
  177. struct sde_encoder_phys_vid *vid_enc,
  178. const struct intf_timing_params *timing,
  179. bool use_fixed_vfp)
  180. {
  181. struct sde_encoder_phys *phys_enc = &vid_enc->base;
  182. u32 worst_case_needed_lines =
  183. phys_enc->hw_intf->cap->prog_fetch_lines_worst_case;
  184. u32 start_of_frame_lines =
  185. timing->v_back_porch + timing->vsync_pulse_width;
  186. u32 needed_vfp_lines = worst_case_needed_lines - start_of_frame_lines;
  187. u32 actual_vfp_lines = 0;
  188. u32 v_front_porch = use_fixed_vfp ?
  189. timing->v_front_porch_fixed : timing->v_front_porch;
  190. /* Fetch must be outside active lines, otherwise undefined. */
  191. if (start_of_frame_lines >= worst_case_needed_lines) {
  192. SDE_DEBUG_VIDENC(vid_enc,
  193. "prog fetch is not needed, large vbp+vsw\n");
  194. actual_vfp_lines = 0;
  195. } else if (v_front_porch < needed_vfp_lines) {
  196. /* Warn fetch needed, but not enough porch in panel config */
  197. pr_warn_once
  198. ("low vbp+vfp may lead to perf issues in some cases\n");
  199. SDE_DEBUG_VIDENC(vid_enc,
  200. "less vfp than fetch req, using entire vfp\n");
  201. actual_vfp_lines = v_front_porch;
  202. } else {
  203. SDE_DEBUG_VIDENC(vid_enc, "room in vfp for needed prefetch\n");
  204. actual_vfp_lines = needed_vfp_lines;
  205. }
  206. SDE_DEBUG_VIDENC(vid_enc,
  207. "v_front_porch %u v_back_porch %u vsync_pulse_width %u\n",
  208. v_front_porch, timing->v_back_porch,
  209. timing->vsync_pulse_width);
  210. SDE_DEBUG_VIDENC(vid_enc,
  211. "wc_lines %u needed_vfp_lines %u actual_vfp_lines %u\n",
  212. worst_case_needed_lines, needed_vfp_lines, actual_vfp_lines);
  213. return actual_vfp_lines;
  214. }
  215. /*
  216. * programmable_fetch_config: Programs HW to prefetch lines by offsetting
  217. * the start of fetch into the vertical front porch for cases where the
  218. * vsync pulse width and vertical back porch time is insufficient
  219. *
  220. * Gets # of lines to pre-fetch, then calculate VSYNC counter value.
  221. * HW layer requires VSYNC counter of first pixel of tgt VFP line.
  222. *
  223. * @timing: Pointer to the intf timing information for the requested mode
  224. */
  225. static void programmable_fetch_config(struct sde_encoder_phys *phys_enc,
  226. const struct intf_timing_params *timing)
  227. {
  228. struct sde_encoder_phys_vid *vid_enc =
  229. to_sde_encoder_phys_vid(phys_enc);
  230. struct intf_prog_fetch f = { 0 };
  231. u32 vfp_fetch_lines = 0;
  232. u32 horiz_total = 0;
  233. u32 vert_total = 0;
  234. u32 vfp_fetch_start_vsync_counter = 0;
  235. unsigned long lock_flags;
  236. struct sde_mdss_cfg *m;
  237. if (WARN_ON_ONCE(!phys_enc->hw_intf->ops.setup_prg_fetch))
  238. return;
  239. m = phys_enc->sde_kms->catalog;
  240. vfp_fetch_lines = programmable_fetch_get_num_lines(vid_enc,
  241. timing, true);
  242. if (vfp_fetch_lines) {
  243. vert_total = get_vertical_total(timing, true);
  244. horiz_total = get_horizontal_total(timing);
  245. vfp_fetch_start_vsync_counter =
  246. (vert_total - vfp_fetch_lines) * horiz_total + 1;
  247. /**
  248. * Check if we need to throttle the fetch to start
  249. * from second line after the active region.
  250. */
  251. if (m->delay_prg_fetch_start)
  252. vfp_fetch_start_vsync_counter += horiz_total;
  253. f.enable = 1;
  254. f.fetch_start = vfp_fetch_start_vsync_counter;
  255. }
  256. SDE_DEBUG_VIDENC(vid_enc,
  257. "vfp_fetch_lines %u vfp_fetch_start_vsync_counter %u\n",
  258. vfp_fetch_lines, vfp_fetch_start_vsync_counter);
  259. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  260. phys_enc->hw_intf->ops.setup_prg_fetch(phys_enc->hw_intf, &f);
  261. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  262. }
  263. static bool sde_encoder_phys_vid_mode_fixup(
  264. struct sde_encoder_phys *phys_enc,
  265. const struct drm_display_mode *mode,
  266. struct drm_display_mode *adj_mode)
  267. {
  268. if (phys_enc)
  269. SDE_DEBUG_VIDENC(to_sde_encoder_phys_vid(phys_enc), "\n");
  270. /*
  271. * Modifying mode has consequences when the mode comes back to us
  272. */
  273. return true;
  274. }
  275. /* vid_enc timing_params must be configured before calling this function */
  276. static void _sde_encoder_phys_vid_setup_avr(
  277. struct sde_encoder_phys *phys_enc, u32 qsync_min_fps)
  278. {
  279. struct sde_encoder_phys_vid *vid_enc;
  280. struct drm_display_mode mode;
  281. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  282. mode = phys_enc->cached_mode;
  283. if (vid_enc->base.hw_intf->ops.avr_setup) {
  284. struct intf_avr_params avr_params = {0};
  285. u32 default_fps = mode.vrefresh;
  286. int ret;
  287. if (!default_fps) {
  288. SDE_ERROR_VIDENC(vid_enc,
  289. "invalid default fps %d\n",
  290. default_fps);
  291. return;
  292. }
  293. if (qsync_min_fps >= default_fps) {
  294. SDE_ERROR_VIDENC(vid_enc,
  295. "qsync fps %d must be less than default %d\n",
  296. qsync_min_fps, default_fps);
  297. return;
  298. }
  299. avr_params.default_fps = default_fps;
  300. avr_params.min_fps = qsync_min_fps;
  301. ret = vid_enc->base.hw_intf->ops.avr_setup(
  302. vid_enc->base.hw_intf,
  303. &vid_enc->timing_params, &avr_params);
  304. if (ret)
  305. SDE_ERROR_VIDENC(vid_enc,
  306. "bad settings, can't configure AVR\n");
  307. SDE_EVT32(DRMID(phys_enc->parent), default_fps,
  308. qsync_min_fps, ret);
  309. }
  310. }
  311. static void _sde_encoder_phys_vid_avr_ctrl(struct sde_encoder_phys *phys_enc)
  312. {
  313. struct intf_avr_params avr_params;
  314. struct sde_encoder_phys_vid *vid_enc =
  315. to_sde_encoder_phys_vid(phys_enc);
  316. avr_params.avr_mode = sde_connector_get_qsync_mode(
  317. phys_enc->connector);
  318. if (vid_enc->base.hw_intf->ops.avr_ctrl) {
  319. vid_enc->base.hw_intf->ops.avr_ctrl(
  320. vid_enc->base.hw_intf,
  321. &avr_params);
  322. }
  323. SDE_EVT32(DRMID(phys_enc->parent),
  324. phys_enc->hw_intf->idx - INTF_0,
  325. avr_params.avr_mode);
  326. }
  327. static void sde_encoder_phys_vid_setup_timing_engine(
  328. struct sde_encoder_phys *phys_enc)
  329. {
  330. struct sde_encoder_phys_vid *vid_enc;
  331. struct drm_display_mode mode;
  332. struct intf_timing_params timing_params = { 0 };
  333. const struct sde_format *fmt = NULL;
  334. u32 fmt_fourcc = DRM_FORMAT_RGB888;
  335. u32 qsync_min_fps = 0;
  336. unsigned long lock_flags;
  337. struct sde_hw_intf_cfg intf_cfg = { 0 };
  338. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->hw_ctl) {
  339. SDE_ERROR("invalid encoder %d\n", !phys_enc);
  340. return;
  341. }
  342. mode = phys_enc->cached_mode;
  343. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  344. if (!phys_enc->hw_intf->ops.setup_timing_gen) {
  345. SDE_ERROR("timing engine setup is not supported\n");
  346. return;
  347. }
  348. SDE_DEBUG_VIDENC(vid_enc, "enabling mode:\n");
  349. drm_mode_debug_printmodeline(&mode);
  350. if (phys_enc->split_role != ENC_ROLE_SOLO) {
  351. mode.hdisplay >>= 1;
  352. mode.htotal >>= 1;
  353. mode.hsync_start >>= 1;
  354. mode.hsync_end >>= 1;
  355. SDE_DEBUG_VIDENC(vid_enc,
  356. "split_role %d, halve horizontal %d %d %d %d\n",
  357. phys_enc->split_role,
  358. mode.hdisplay, mode.htotal,
  359. mode.hsync_start, mode.hsync_end);
  360. }
  361. if (!phys_enc->vfp_cached) {
  362. phys_enc->vfp_cached =
  363. sde_connector_get_panel_vfp(phys_enc->connector, &mode);
  364. if (phys_enc->vfp_cached <= 0)
  365. phys_enc->vfp_cached = mode.vsync_start - mode.vdisplay;
  366. }
  367. drm_mode_to_intf_timing_params(vid_enc, &mode, &timing_params);
  368. vid_enc->timing_params = timing_params;
  369. if (phys_enc->cont_splash_enabled) {
  370. SDE_DEBUG_VIDENC(vid_enc,
  371. "skipping intf programming since cont splash is enabled\n");
  372. goto exit;
  373. }
  374. fmt = sde_get_sde_format(fmt_fourcc);
  375. SDE_DEBUG_VIDENC(vid_enc, "fmt_fourcc 0x%X\n", fmt_fourcc);
  376. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  377. phys_enc->hw_intf->ops.setup_timing_gen(phys_enc->hw_intf,
  378. &timing_params, fmt);
  379. if (test_bit(SDE_CTL_ACTIVE_CFG,
  380. &phys_enc->hw_ctl->caps->features)) {
  381. sde_encoder_helper_update_intf_cfg(phys_enc);
  382. } else if (phys_enc->hw_ctl->ops.setup_intf_cfg) {
  383. intf_cfg.intf = phys_enc->hw_intf->idx;
  384. intf_cfg.intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  385. intf_cfg.stream_sel = 0; /* Don't care value for video mode */
  386. intf_cfg.mode_3d =
  387. sde_encoder_helper_get_3d_blend_mode(phys_enc);
  388. phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl,
  389. &intf_cfg);
  390. }
  391. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  392. if (phys_enc->hw_intf->cap->type == INTF_DSI)
  393. programmable_fetch_config(phys_enc, &timing_params);
  394. exit:
  395. if (phys_enc->parent_ops.get_qsync_fps)
  396. phys_enc->parent_ops.get_qsync_fps(
  397. phys_enc->parent, &qsync_min_fps);
  398. /* only panels which support qsync will have a non-zero min fps */
  399. if (qsync_min_fps) {
  400. _sde_encoder_phys_vid_setup_avr(phys_enc, qsync_min_fps);
  401. _sde_encoder_phys_vid_avr_ctrl(phys_enc);
  402. }
  403. }
  404. static void sde_encoder_phys_vid_vblank_irq(void *arg, int irq_idx)
  405. {
  406. struct sde_encoder_phys *phys_enc = arg;
  407. struct sde_hw_ctl *hw_ctl;
  408. unsigned long lock_flags;
  409. u32 flush_register = ~0;
  410. u32 reset_status = 0;
  411. int new_cnt = -1, old_cnt = -1;
  412. u32 event = 0;
  413. int pend_ret_fence_cnt = 0;
  414. if (!phys_enc)
  415. return;
  416. hw_ctl = phys_enc->hw_ctl;
  417. if (!hw_ctl)
  418. return;
  419. SDE_ATRACE_BEGIN("vblank_irq");
  420. /*
  421. * only decrement the pending flush count if we've actually flushed
  422. * hardware. due to sw irq latency, vblank may have already happened
  423. * so we need to double-check with hw that it accepted the flush bits
  424. */
  425. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  426. old_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  427. if (hw_ctl && hw_ctl->ops.get_flush_register)
  428. flush_register = hw_ctl->ops.get_flush_register(hw_ctl);
  429. if (flush_register)
  430. goto not_flushed;
  431. new_cnt = atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0);
  432. pend_ret_fence_cnt = atomic_read(&phys_enc->pending_retire_fence_cnt);
  433. /* signal only for master, where there is a pending kickoff */
  434. if (sde_encoder_phys_vid_is_master(phys_enc) &&
  435. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  436. event = SDE_ENCODER_FRAME_EVENT_DONE |
  437. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE |
  438. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  439. }
  440. not_flushed:
  441. if (hw_ctl && hw_ctl->ops.get_reset)
  442. reset_status = hw_ctl->ops.get_reset(hw_ctl);
  443. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  444. if (event && phys_enc->parent_ops.handle_frame_done)
  445. phys_enc->parent_ops.handle_frame_done(phys_enc->parent,
  446. phys_enc, event);
  447. if (phys_enc->parent_ops.handle_vblank_virt)
  448. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent,
  449. phys_enc);
  450. SDE_EVT32_IRQ(DRMID(phys_enc->parent), phys_enc->hw_intf->idx - INTF_0,
  451. old_cnt, atomic_read(&phys_enc->pending_kickoff_cnt),
  452. reset_status ? SDE_EVTLOG_ERROR : 0,
  453. flush_register, event,
  454. atomic_read(&phys_enc->pending_retire_fence_cnt));
  455. /* Signal any waiting atomic commit thread */
  456. wake_up_all(&phys_enc->pending_kickoff_wq);
  457. SDE_ATRACE_END("vblank_irq");
  458. }
  459. static void sde_encoder_phys_vid_underrun_irq(void *arg, int irq_idx)
  460. {
  461. struct sde_encoder_phys *phys_enc = arg;
  462. if (!phys_enc)
  463. return;
  464. if (phys_enc->parent_ops.handle_underrun_virt)
  465. phys_enc->parent_ops.handle_underrun_virt(phys_enc->parent,
  466. phys_enc);
  467. }
  468. static void _sde_encoder_phys_vid_setup_irq_hw_idx(
  469. struct sde_encoder_phys *phys_enc)
  470. {
  471. struct sde_encoder_irq *irq;
  472. /*
  473. * Initialize irq->hw_idx only when irq is not registered.
  474. * Prevent invalidating irq->irq_idx as modeset may be
  475. * called many times during dfps.
  476. */
  477. irq = &phys_enc->irq[INTR_IDX_VSYNC];
  478. if (irq->irq_idx < 0)
  479. irq->hw_idx = phys_enc->intf_idx;
  480. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  481. if (irq->irq_idx < 0)
  482. irq->hw_idx = phys_enc->intf_idx;
  483. }
  484. static void sde_encoder_phys_vid_cont_splash_mode_set(
  485. struct sde_encoder_phys *phys_enc,
  486. struct drm_display_mode *adj_mode)
  487. {
  488. if (!phys_enc || !adj_mode) {
  489. SDE_ERROR("invalid args\n");
  490. return;
  491. }
  492. phys_enc->cached_mode = *adj_mode;
  493. phys_enc->enable_state = SDE_ENC_ENABLED;
  494. _sde_encoder_phys_vid_setup_irq_hw_idx(phys_enc);
  495. }
  496. static void sde_encoder_phys_vid_mode_set(
  497. struct sde_encoder_phys *phys_enc,
  498. struct drm_display_mode *mode,
  499. struct drm_display_mode *adj_mode)
  500. {
  501. struct sde_rm *rm;
  502. struct sde_rm_hw_iter iter;
  503. int i, instance;
  504. struct sde_encoder_phys_vid *vid_enc;
  505. if (!phys_enc || !phys_enc->sde_kms) {
  506. SDE_ERROR("invalid encoder/kms\n");
  507. return;
  508. }
  509. rm = &phys_enc->sde_kms->rm;
  510. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  511. if (adj_mode) {
  512. phys_enc->cached_mode = *adj_mode;
  513. drm_mode_debug_printmodeline(adj_mode);
  514. SDE_DEBUG_VIDENC(vid_enc, "caching mode:\n");
  515. }
  516. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  517. /* Retrieve previously allocated HW Resources. Shouldn't fail */
  518. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  519. for (i = 0; i <= instance; i++) {
  520. if (sde_rm_get_hw(rm, &iter))
  521. phys_enc->hw_ctl = (struct sde_hw_ctl *)iter.hw;
  522. }
  523. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  524. SDE_ERROR_VIDENC(vid_enc, "failed to init ctl, %ld\n",
  525. PTR_ERR(phys_enc->hw_ctl));
  526. phys_enc->hw_ctl = NULL;
  527. return;
  528. }
  529. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_INTF);
  530. for (i = 0; i <= instance; i++) {
  531. if (sde_rm_get_hw(rm, &iter))
  532. phys_enc->hw_intf = (struct sde_hw_intf *)iter.hw;
  533. }
  534. if (IS_ERR_OR_NULL(phys_enc->hw_intf)) {
  535. SDE_ERROR_VIDENC(vid_enc, "failed to init intf: %ld\n",
  536. PTR_ERR(phys_enc->hw_intf));
  537. phys_enc->hw_intf = NULL;
  538. return;
  539. }
  540. _sde_encoder_phys_vid_setup_irq_hw_idx(phys_enc);
  541. }
  542. static int sde_encoder_phys_vid_control_vblank_irq(
  543. struct sde_encoder_phys *phys_enc,
  544. bool enable)
  545. {
  546. int ret = 0;
  547. struct sde_encoder_phys_vid *vid_enc;
  548. int refcount;
  549. if (!phys_enc) {
  550. SDE_ERROR("invalid encoder\n");
  551. return -EINVAL;
  552. }
  553. mutex_lock(phys_enc->vblank_ctl_lock);
  554. refcount = atomic_read(&phys_enc->vblank_refcount);
  555. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  556. /* Slave encoders don't report vblank */
  557. if (!sde_encoder_phys_vid_is_master(phys_enc))
  558. goto end;
  559. /* protect against negative */
  560. if (!enable && refcount == 0) {
  561. ret = -EINVAL;
  562. goto end;
  563. }
  564. SDE_DEBUG_VIDENC(vid_enc, "[%pS] enable=%d/%d\n",
  565. __builtin_return_address(0),
  566. enable, atomic_read(&phys_enc->vblank_refcount));
  567. SDE_EVT32(DRMID(phys_enc->parent), enable,
  568. atomic_read(&phys_enc->vblank_refcount));
  569. if (enable && atomic_inc_return(&phys_enc->vblank_refcount) == 1) {
  570. ret = sde_encoder_helper_register_irq(phys_enc, INTR_IDX_VSYNC);
  571. if (ret)
  572. atomic_dec_return(&phys_enc->vblank_refcount);
  573. } else if (!enable &&
  574. atomic_dec_return(&phys_enc->vblank_refcount) == 0) {
  575. ret = sde_encoder_helper_unregister_irq(phys_enc,
  576. INTR_IDX_VSYNC);
  577. if (ret)
  578. atomic_inc_return(&phys_enc->vblank_refcount);
  579. }
  580. end:
  581. if (ret) {
  582. SDE_ERROR_VIDENC(vid_enc,
  583. "control vblank irq error %d, enable %d\n",
  584. ret, enable);
  585. SDE_EVT32(DRMID(phys_enc->parent),
  586. phys_enc->hw_intf->idx - INTF_0,
  587. enable, refcount, SDE_EVTLOG_ERROR);
  588. }
  589. mutex_unlock(phys_enc->vblank_ctl_lock);
  590. return ret;
  591. }
  592. static bool sde_encoder_phys_vid_wait_dma_trigger(
  593. struct sde_encoder_phys *phys_enc)
  594. {
  595. struct sde_encoder_phys_vid *vid_enc;
  596. struct sde_hw_intf *intf;
  597. struct sde_hw_ctl *ctl;
  598. struct intf_status status;
  599. if (!phys_enc) {
  600. SDE_ERROR("invalid encoder\n");
  601. return false;
  602. }
  603. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  604. intf = phys_enc->hw_intf;
  605. ctl = phys_enc->hw_ctl;
  606. if (!phys_enc->hw_intf || !phys_enc->hw_ctl) {
  607. SDE_ERROR("invalid hw_intf %d hw_ctl %d\n",
  608. phys_enc->hw_intf != NULL, phys_enc->hw_ctl != NULL);
  609. return false;
  610. }
  611. if (!intf->ops.get_status)
  612. return false;
  613. intf->ops.get_status(intf, &status);
  614. /* if interface is not enabled, return true to wait for dma trigger */
  615. return status.is_en ? false : true;
  616. }
  617. static void sde_encoder_phys_vid_enable(struct sde_encoder_phys *phys_enc)
  618. {
  619. struct msm_drm_private *priv;
  620. struct sde_encoder_phys_vid *vid_enc;
  621. struct sde_hw_intf *intf;
  622. struct sde_hw_ctl *ctl;
  623. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->dev ||
  624. !phys_enc->parent->dev->dev_private ||
  625. !phys_enc->sde_kms) {
  626. SDE_ERROR("invalid encoder/device\n");
  627. return;
  628. }
  629. priv = phys_enc->parent->dev->dev_private;
  630. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  631. intf = phys_enc->hw_intf;
  632. ctl = phys_enc->hw_ctl;
  633. if (!phys_enc->hw_intf || !phys_enc->hw_ctl) {
  634. SDE_ERROR("invalid hw_intf %d hw_ctl %d\n",
  635. !phys_enc->hw_intf, !phys_enc->hw_ctl);
  636. return;
  637. }
  638. if (!ctl->ops.update_bitmask_intf ||
  639. (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  640. !ctl->ops.update_bitmask_merge3d)) {
  641. SDE_ERROR("invalid hw_ctl ops %d\n", ctl->idx);
  642. return;
  643. }
  644. SDE_DEBUG_VIDENC(vid_enc, "\n");
  645. if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
  646. return;
  647. if (!phys_enc->cont_splash_enabled)
  648. sde_encoder_helper_split_config(phys_enc,
  649. phys_enc->hw_intf->idx);
  650. sde_encoder_phys_vid_setup_timing_engine(phys_enc);
  651. /*
  652. * For cases where both the interfaces are connected to same ctl,
  653. * set the flush bit for both master and slave.
  654. * For single flush cases (dual-ctl or pp-split), skip setting the
  655. * flush bit for the slave intf, since both intfs use same ctl
  656. * and HW will only flush the master.
  657. */
  658. if (!test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  659. sde_encoder_phys_needs_single_flush(phys_enc) &&
  660. !sde_encoder_phys_vid_is_master(phys_enc))
  661. goto skip_flush;
  662. /**
  663. * skip flushing intf during cont. splash handoff since bootloader
  664. * has already enabled the hardware and is single buffered.
  665. */
  666. if (phys_enc->cont_splash_enabled) {
  667. SDE_DEBUG_VIDENC(vid_enc,
  668. "skipping intf flush bit set as cont. splash is enabled\n");
  669. goto skip_flush;
  670. }
  671. ctl->ops.update_bitmask_intf(ctl, intf->idx, 1);
  672. if (ctl->ops.update_bitmask_merge3d && phys_enc->hw_pp->merge_3d)
  673. ctl->ops.update_bitmask_merge3d(ctl,
  674. phys_enc->hw_pp->merge_3d->idx, 1);
  675. if (phys_enc->hw_intf->cap->type == INTF_DP &&
  676. phys_enc->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  677. phys_enc->comp_ratio && ctl->ops.update_bitmask_periph)
  678. ctl->ops.update_bitmask_periph(ctl, intf->idx, 1);
  679. skip_flush:
  680. SDE_DEBUG_VIDENC(vid_enc, "update pending flush ctl %d intf %d\n",
  681. ctl->idx - CTL_0, intf->idx);
  682. SDE_EVT32(DRMID(phys_enc->parent),
  683. atomic_read(&phys_enc->pending_retire_fence_cnt));
  684. /* ctl_flush & timing engine enable will be triggered by framework */
  685. if (phys_enc->enable_state == SDE_ENC_DISABLED)
  686. phys_enc->enable_state = SDE_ENC_ENABLING;
  687. }
  688. static void sde_encoder_phys_vid_destroy(struct sde_encoder_phys *phys_enc)
  689. {
  690. struct sde_encoder_phys_vid *vid_enc;
  691. if (!phys_enc) {
  692. SDE_ERROR("invalid encoder\n");
  693. return;
  694. }
  695. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  696. SDE_DEBUG_VIDENC(vid_enc, "\n");
  697. kfree(vid_enc);
  698. }
  699. static void sde_encoder_phys_vid_get_hw_resources(
  700. struct sde_encoder_phys *phys_enc,
  701. struct sde_encoder_hw_resources *hw_res,
  702. struct drm_connector_state *conn_state)
  703. {
  704. struct sde_encoder_phys_vid *vid_enc;
  705. if (!phys_enc || !hw_res) {
  706. SDE_ERROR("invalid arg(s), enc %d hw_res %d conn_state %d\n",
  707. !phys_enc, !hw_res, !conn_state);
  708. return;
  709. }
  710. if ((phys_enc->intf_idx - INTF_0) >= INTF_MAX) {
  711. SDE_ERROR("invalid intf idx:%d\n", phys_enc->intf_idx);
  712. return;
  713. }
  714. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  715. SDE_DEBUG_VIDENC(vid_enc, "\n");
  716. hw_res->intfs[phys_enc->intf_idx - INTF_0] = INTF_MODE_VIDEO;
  717. }
  718. static int _sde_encoder_phys_vid_wait_for_vblank(
  719. struct sde_encoder_phys *phys_enc, bool notify)
  720. {
  721. struct sde_encoder_wait_info wait_info;
  722. int ret = 0;
  723. u32 event = SDE_ENCODER_FRAME_EVENT_ERROR |
  724. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE |
  725. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  726. if (!phys_enc) {
  727. pr_err("invalid encoder\n");
  728. return -EINVAL;
  729. }
  730. wait_info.wq = &phys_enc->pending_kickoff_wq;
  731. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  732. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  733. /* Wait for kickoff to complete */
  734. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_VSYNC,
  735. &wait_info);
  736. if (notify && (ret == -ETIMEDOUT) &&
  737. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0) &&
  738. phys_enc->parent_ops.handle_frame_done)
  739. phys_enc->parent_ops.handle_frame_done(
  740. phys_enc->parent, phys_enc, event);
  741. SDE_EVT32(DRMID(phys_enc->parent), event, notify, ret,
  742. ret ? SDE_EVTLOG_FATAL : 0);
  743. return ret;
  744. }
  745. static int sde_encoder_phys_vid_wait_for_vblank(
  746. struct sde_encoder_phys *phys_enc)
  747. {
  748. return _sde_encoder_phys_vid_wait_for_vblank(phys_enc, true);
  749. }
  750. static int sde_encoder_phys_vid_wait_for_vblank_no_notify(
  751. struct sde_encoder_phys *phys_enc)
  752. {
  753. return _sde_encoder_phys_vid_wait_for_vblank(phys_enc, false);
  754. }
  755. static int sde_encoder_phys_vid_prepare_for_kickoff(
  756. struct sde_encoder_phys *phys_enc,
  757. struct sde_encoder_kickoff_params *params)
  758. {
  759. struct sde_encoder_phys_vid *vid_enc;
  760. struct sde_hw_ctl *ctl;
  761. bool recovery_events;
  762. struct drm_connector *conn;
  763. int event;
  764. int rc;
  765. if (!phys_enc || !params || !phys_enc->hw_ctl) {
  766. SDE_ERROR("invalid encoder/parameters\n");
  767. return -EINVAL;
  768. }
  769. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  770. ctl = phys_enc->hw_ctl;
  771. if (!ctl->ops.wait_reset_status)
  772. return 0;
  773. conn = phys_enc->connector;
  774. recovery_events = sde_encoder_recovery_events_enabled(
  775. phys_enc->parent);
  776. /*
  777. * hw supports hardware initiated ctl reset, so before we kickoff a new
  778. * frame, need to check and wait for hw initiated ctl reset completion
  779. */
  780. rc = ctl->ops.wait_reset_status(ctl);
  781. if (rc) {
  782. SDE_ERROR_VIDENC(vid_enc, "ctl %d reset failure: %d\n",
  783. ctl->idx, rc);
  784. ++vid_enc->error_count;
  785. /* to avoid flooding, only log first time, and "dead" time */
  786. if (vid_enc->error_count == 1) {
  787. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FATAL);
  788. sde_encoder_helper_unregister_irq(
  789. phys_enc, INTR_IDX_VSYNC);
  790. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus");
  791. sde_encoder_helper_register_irq(
  792. phys_enc, INTR_IDX_VSYNC);
  793. }
  794. /*
  795. * if the recovery event is registered by user, don't panic
  796. * trigger panic on first timeout if no listener registered
  797. */
  798. if (recovery_events) {
  799. event = vid_enc->error_count > KICKOFF_MAX_ERRORS ?
  800. SDE_RECOVERY_HARD_RESET : SDE_RECOVERY_CAPTURE;
  801. sde_connector_event_notify(conn,
  802. DRM_EVENT_SDE_HW_RECOVERY,
  803. sizeof(uint8_t), event);
  804. } else {
  805. SDE_DBG_DUMP("panic");
  806. }
  807. /* request a ctl reset before the next flush */
  808. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  809. } else {
  810. if (recovery_events && vid_enc->error_count)
  811. sde_connector_event_notify(conn,
  812. DRM_EVENT_SDE_HW_RECOVERY,
  813. sizeof(uint8_t),
  814. SDE_RECOVERY_SUCCESS);
  815. vid_enc->error_count = 0;
  816. }
  817. if (sde_connector_is_qsync_updated(phys_enc->connector))
  818. _sde_encoder_phys_vid_avr_ctrl(phys_enc);
  819. return rc;
  820. }
  821. static void sde_encoder_phys_vid_single_vblank_wait(
  822. struct sde_encoder_phys *phys_enc)
  823. {
  824. int ret;
  825. struct sde_encoder_phys_vid *vid_enc
  826. = to_sde_encoder_phys_vid(phys_enc);
  827. /*
  828. * Wait for a vsync so we know the ENABLE=0 latched before
  829. * the (connector) source of the vsync's gets disabled,
  830. * otherwise we end up in a funny state if we re-enable
  831. * before the disable latches, which results that some of
  832. * the settings changes for the new modeset (like new
  833. * scanout buffer) don't latch properly..
  834. */
  835. ret = sde_encoder_phys_vid_control_vblank_irq(phys_enc, true);
  836. if (ret) {
  837. SDE_ERROR_VIDENC(vid_enc,
  838. "failed to enable vblank irq: %d\n",
  839. ret);
  840. SDE_EVT32(DRMID(phys_enc->parent),
  841. phys_enc->hw_intf->idx - INTF_0, ret,
  842. SDE_EVTLOG_FUNC_CASE1,
  843. SDE_EVTLOG_ERROR);
  844. } else {
  845. ret = _sde_encoder_phys_vid_wait_for_vblank(phys_enc, false);
  846. if (ret) {
  847. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  848. SDE_ERROR_VIDENC(vid_enc,
  849. "failure waiting for disable: %d\n",
  850. ret);
  851. SDE_EVT32(DRMID(phys_enc->parent),
  852. phys_enc->hw_intf->idx - INTF_0, ret,
  853. SDE_EVTLOG_FUNC_CASE2,
  854. SDE_EVTLOG_ERROR);
  855. }
  856. sde_encoder_phys_vid_control_vblank_irq(phys_enc, false);
  857. }
  858. }
  859. static void sde_encoder_phys_vid_disable(struct sde_encoder_phys *phys_enc)
  860. {
  861. struct msm_drm_private *priv;
  862. struct sde_encoder_phys_vid *vid_enc;
  863. unsigned long lock_flags;
  864. struct intf_status intf_status = {0};
  865. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->dev ||
  866. !phys_enc->parent->dev->dev_private) {
  867. SDE_ERROR("invalid encoder/device\n");
  868. return;
  869. }
  870. priv = phys_enc->parent->dev->dev_private;
  871. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  872. if (!phys_enc->hw_intf || !phys_enc->hw_ctl) {
  873. SDE_ERROR("invalid hw_intf %d hw_ctl %d\n",
  874. !phys_enc->hw_intf, !phys_enc->hw_ctl);
  875. return;
  876. }
  877. SDE_DEBUG_VIDENC(vid_enc, "\n");
  878. if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
  879. return;
  880. else if (!sde_encoder_phys_vid_is_master(phys_enc))
  881. goto exit;
  882. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  883. SDE_ERROR("already disabled\n");
  884. return;
  885. }
  886. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  887. phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf, 0);
  888. sde_encoder_phys_inc_pending(phys_enc);
  889. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  890. sde_encoder_phys_vid_single_vblank_wait(phys_enc);
  891. if (phys_enc->hw_intf->ops.get_status)
  892. phys_enc->hw_intf->ops.get_status(phys_enc->hw_intf,
  893. &intf_status);
  894. if (intf_status.is_en) {
  895. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  896. sde_encoder_phys_inc_pending(phys_enc);
  897. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  898. sde_encoder_phys_vid_single_vblank_wait(phys_enc);
  899. }
  900. sde_encoder_helper_phys_disable(phys_enc, NULL);
  901. exit:
  902. SDE_EVT32(DRMID(phys_enc->parent),
  903. atomic_read(&phys_enc->pending_retire_fence_cnt));
  904. phys_enc->vfp_cached = 0;
  905. phys_enc->enable_state = SDE_ENC_DISABLED;
  906. }
  907. static void sde_encoder_phys_vid_handle_post_kickoff(
  908. struct sde_encoder_phys *phys_enc)
  909. {
  910. unsigned long lock_flags;
  911. struct sde_encoder_phys_vid *vid_enc;
  912. u32 avr_mode;
  913. if (!phys_enc) {
  914. SDE_ERROR("invalid encoder\n");
  915. return;
  916. }
  917. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  918. SDE_DEBUG_VIDENC(vid_enc, "enable_state %d\n", phys_enc->enable_state);
  919. /*
  920. * Video mode must flush CTL before enabling timing engine
  921. * Video encoders need to turn on their interfaces now
  922. */
  923. if (phys_enc->enable_state == SDE_ENC_ENABLING) {
  924. if (sde_encoder_phys_vid_is_master(phys_enc)) {
  925. SDE_EVT32(DRMID(phys_enc->parent),
  926. phys_enc->hw_intf->idx - INTF_0);
  927. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  928. phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf,
  929. 1);
  930. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  931. lock_flags);
  932. }
  933. phys_enc->enable_state = SDE_ENC_ENABLED;
  934. }
  935. avr_mode = sde_connector_get_qsync_mode(phys_enc->connector);
  936. if (avr_mode && vid_enc->base.hw_intf->ops.avr_trigger) {
  937. vid_enc->base.hw_intf->ops.avr_trigger(vid_enc->base.hw_intf);
  938. SDE_EVT32(DRMID(phys_enc->parent),
  939. phys_enc->hw_intf->idx - INTF_0,
  940. SDE_EVTLOG_FUNC_CASE9);
  941. }
  942. }
  943. static void sde_encoder_phys_vid_irq_control(struct sde_encoder_phys *phys_enc,
  944. bool enable)
  945. {
  946. struct sde_encoder_phys_vid *vid_enc;
  947. int ret;
  948. if (!phys_enc)
  949. return;
  950. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  951. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_intf->idx - INTF_0,
  952. enable, atomic_read(&phys_enc->vblank_refcount));
  953. if (enable) {
  954. ret = sde_encoder_phys_vid_control_vblank_irq(phys_enc, true);
  955. if (ret)
  956. return;
  957. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_UNDERRUN);
  958. } else {
  959. sde_encoder_phys_vid_control_vblank_irq(phys_enc, false);
  960. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_UNDERRUN);
  961. }
  962. }
  963. static int sde_encoder_phys_vid_get_line_count(
  964. struct sde_encoder_phys *phys_enc)
  965. {
  966. if (!phys_enc)
  967. return -EINVAL;
  968. if (!sde_encoder_phys_vid_is_master(phys_enc))
  969. return -EINVAL;
  970. if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_line_count)
  971. return -EINVAL;
  972. return phys_enc->hw_intf->ops.get_line_count(phys_enc->hw_intf);
  973. }
  974. static int sde_encoder_phys_vid_wait_for_active(
  975. struct sde_encoder_phys *phys_enc)
  976. {
  977. struct drm_display_mode mode;
  978. struct sde_encoder_phys_vid *vid_enc;
  979. u32 ln_cnt, min_ln_cnt, active_lns_cnt;
  980. u32 clk_period, time_of_line;
  981. u32 delay, retry = MAX_POLL_CNT;
  982. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  983. if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_line_count) {
  984. SDE_ERROR_VIDENC(vid_enc, "invalid vid_enc params\n");
  985. return -EINVAL;
  986. }
  987. mode = phys_enc->cached_mode;
  988. /*
  989. * calculate clk_period as pico second to maintain good
  990. * accuracy with high pclk rate and this number is in 17 bit
  991. * range.
  992. */
  993. clk_period = DIV_ROUND_UP_ULL(1000000000, mode.clock);
  994. if (!clk_period) {
  995. SDE_ERROR_VIDENC(vid_enc, "Unable to calculate clock period\n");
  996. return -EINVAL;
  997. }
  998. min_ln_cnt = (mode.vtotal - mode.vsync_start) +
  999. (mode.vsync_end - mode.vsync_start);
  1000. active_lns_cnt = mode.vdisplay;
  1001. time_of_line = mode.htotal * clk_period;
  1002. /* delay in micro seconds */
  1003. delay = (time_of_line * (min_ln_cnt +
  1004. (mode.vsync_start - mode.vdisplay))) / 1000000;
  1005. /*
  1006. * Wait for max delay before
  1007. * polling to check active region
  1008. */
  1009. if (delay > POLL_TIME_USEC_FOR_LN_CNT)
  1010. delay = POLL_TIME_USEC_FOR_LN_CNT;
  1011. while (retry) {
  1012. ln_cnt = phys_enc->hw_intf->ops.get_line_count(
  1013. phys_enc->hw_intf);
  1014. if ((ln_cnt >= min_ln_cnt) &&
  1015. (ln_cnt < (active_lns_cnt + min_ln_cnt))) {
  1016. SDE_DEBUG_VIDENC(vid_enc,
  1017. "Needed lines left line_cnt=%d\n",
  1018. ln_cnt);
  1019. return 0;
  1020. }
  1021. SDE_ERROR_VIDENC(vid_enc, "line count is less. line_cnt = %d\n",
  1022. ln_cnt);
  1023. /* Add delay so that line count is in active region */
  1024. udelay(delay);
  1025. retry--;
  1026. }
  1027. return -EINVAL;
  1028. }
  1029. static void sde_encoder_phys_vid_init_ops(struct sde_encoder_phys_ops *ops)
  1030. {
  1031. ops->is_master = sde_encoder_phys_vid_is_master;
  1032. ops->mode_set = sde_encoder_phys_vid_mode_set;
  1033. ops->cont_splash_mode_set = sde_encoder_phys_vid_cont_splash_mode_set;
  1034. ops->mode_fixup = sde_encoder_phys_vid_mode_fixup;
  1035. ops->enable = sde_encoder_phys_vid_enable;
  1036. ops->disable = sde_encoder_phys_vid_disable;
  1037. ops->destroy = sde_encoder_phys_vid_destroy;
  1038. ops->get_hw_resources = sde_encoder_phys_vid_get_hw_resources;
  1039. ops->control_vblank_irq = sde_encoder_phys_vid_control_vblank_irq;
  1040. ops->wait_for_commit_done = sde_encoder_phys_vid_wait_for_vblank;
  1041. ops->wait_for_vblank = sde_encoder_phys_vid_wait_for_vblank_no_notify;
  1042. ops->wait_for_tx_complete = sde_encoder_phys_vid_wait_for_vblank;
  1043. ops->irq_control = sde_encoder_phys_vid_irq_control;
  1044. ops->prepare_for_kickoff = sde_encoder_phys_vid_prepare_for_kickoff;
  1045. ops->handle_post_kickoff = sde_encoder_phys_vid_handle_post_kickoff;
  1046. ops->needs_single_flush = sde_encoder_phys_needs_single_flush;
  1047. ops->setup_misr = sde_encoder_helper_setup_misr;
  1048. ops->collect_misr = sde_encoder_helper_collect_misr;
  1049. ops->trigger_flush = sde_encoder_helper_trigger_flush;
  1050. ops->hw_reset = sde_encoder_helper_hw_reset;
  1051. ops->get_line_count = sde_encoder_phys_vid_get_line_count;
  1052. ops->get_wr_line_count = sde_encoder_phys_vid_get_line_count;
  1053. ops->wait_dma_trigger = sde_encoder_phys_vid_wait_dma_trigger;
  1054. ops->wait_for_active = sde_encoder_phys_vid_wait_for_active;
  1055. }
  1056. struct sde_encoder_phys *sde_encoder_phys_vid_init(
  1057. struct sde_enc_phys_init_params *p)
  1058. {
  1059. struct sde_encoder_phys *phys_enc = NULL;
  1060. struct sde_encoder_phys_vid *vid_enc = NULL;
  1061. struct sde_hw_mdp *hw_mdp;
  1062. struct sde_encoder_irq *irq;
  1063. int i, ret = 0;
  1064. if (!p) {
  1065. ret = -EINVAL;
  1066. goto fail;
  1067. }
  1068. vid_enc = kzalloc(sizeof(*vid_enc), GFP_KERNEL);
  1069. if (!vid_enc) {
  1070. ret = -ENOMEM;
  1071. goto fail;
  1072. }
  1073. phys_enc = &vid_enc->base;
  1074. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1075. if (IS_ERR_OR_NULL(hw_mdp)) {
  1076. ret = PTR_ERR(hw_mdp);
  1077. SDE_ERROR("failed to get mdptop\n");
  1078. goto fail;
  1079. }
  1080. phys_enc->hw_mdptop = hw_mdp;
  1081. phys_enc->intf_idx = p->intf_idx;
  1082. SDE_DEBUG_VIDENC(vid_enc, "\n");
  1083. sde_encoder_phys_vid_init_ops(&phys_enc->ops);
  1084. phys_enc->parent = p->parent;
  1085. phys_enc->parent_ops = p->parent_ops;
  1086. phys_enc->sde_kms = p->sde_kms;
  1087. phys_enc->split_role = p->split_role;
  1088. phys_enc->intf_mode = INTF_MODE_VIDEO;
  1089. phys_enc->enc_spinlock = p->enc_spinlock;
  1090. phys_enc->vblank_ctl_lock = p->vblank_ctl_lock;
  1091. phys_enc->comp_type = p->comp_type;
  1092. for (i = 0; i < INTR_IDX_MAX; i++) {
  1093. irq = &phys_enc->irq[i];
  1094. INIT_LIST_HEAD(&irq->cb.list);
  1095. irq->irq_idx = -EINVAL;
  1096. irq->hw_idx = -EINVAL;
  1097. irq->cb.arg = phys_enc;
  1098. }
  1099. irq = &phys_enc->irq[INTR_IDX_VSYNC];
  1100. irq->name = "vsync_irq";
  1101. irq->intr_type = SDE_IRQ_TYPE_INTF_VSYNC;
  1102. irq->intr_idx = INTR_IDX_VSYNC;
  1103. irq->cb.func = sde_encoder_phys_vid_vblank_irq;
  1104. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  1105. irq->name = "underrun";
  1106. irq->intr_type = SDE_IRQ_TYPE_INTF_UNDER_RUN;
  1107. irq->intr_idx = INTR_IDX_UNDERRUN;
  1108. irq->cb.func = sde_encoder_phys_vid_underrun_irq;
  1109. atomic_set(&phys_enc->vblank_refcount, 0);
  1110. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1111. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1112. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  1113. phys_enc->enable_state = SDE_ENC_DISABLED;
  1114. SDE_DEBUG_VIDENC(vid_enc, "created intf idx:%d\n", p->intf_idx);
  1115. return phys_enc;
  1116. fail:
  1117. SDE_ERROR("failed to create encoder\n");
  1118. if (vid_enc)
  1119. sde_encoder_phys_vid_destroy(phys_enc);
  1120. return ERR_PTR(ret);
  1121. }