dsi_ctrl.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_CTRL_H_
  6. #define _DSI_CTRL_H_
  7. #include <linux/debugfs.h>
  8. #include "dsi_defs.h"
  9. #include "dsi_ctrl_hw.h"
  10. #include "dsi_clk.h"
  11. #include "dsi_pwr.h"
  12. #include "drm_mipi_dsi.h"
  13. /*
  14. * DSI Command transfer modifiers
  15. * @DSI_CTRL_CMD_READ: The current transfer involves reading data.
  16. * @DSI_CTRL_CMD_BROADCAST: The current transfer needs to be done in
  17. * broadcast mode to multiple slaves.
  18. * @DSI_CTRL_CMD_BROADCAST_MASTER: This controller is the master and the slaves
  19. * sync to this trigger.
  20. * @DSI_CTRL_CMD_DEFER_TRIGGER: Defer the command trigger to later.
  21. * @DSI_CTRL_CMD_FIFO_STORE: Use FIFO for command transfer in place of
  22. * reading data from memory.
  23. * @DSI_CTRL_CMD_FETCH_MEMORY: Fetch command from memory through AXI bus
  24. * and transfer it.
  25. * @DSI_CTRL_CMD_LAST_COMMAND: Trigger the DMA cmd transfer if this is last
  26. * command in the batch.
  27. * @DSI_CTRL_CMD_NON_EMBEDDED_MODE:Transfer cmd packets in non embedded mode.
  28. * @DSI_CTRL_CMD_CUSTOM_DMA_SCHED: Use the dma scheduling line number defined in
  29. * display panel dtsi file instead of default.
  30. */
  31. #define DSI_CTRL_CMD_READ 0x1
  32. #define DSI_CTRL_CMD_BROADCAST 0x2
  33. #define DSI_CTRL_CMD_BROADCAST_MASTER 0x4
  34. #define DSI_CTRL_CMD_DEFER_TRIGGER 0x8
  35. #define DSI_CTRL_CMD_FIFO_STORE 0x10
  36. #define DSI_CTRL_CMD_FETCH_MEMORY 0x20
  37. #define DSI_CTRL_CMD_LAST_COMMAND 0x40
  38. #define DSI_CTRL_CMD_NON_EMBEDDED_MODE 0x80
  39. #define DSI_CTRL_CMD_CUSTOM_DMA_SCHED 0x100
  40. /* DSI embedded mode fifo size
  41. * If the command is greater than 256 bytes it is sent in non-embedded mode.
  42. */
  43. #define DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES 256
  44. /* max size supported for dsi cmd transfer using TPG */
  45. #define DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE 64
  46. /**
  47. * enum dsi_power_state - defines power states for dsi controller.
  48. * @DSI_CTRL_POWER_VREG_OFF: Digital and analog supplies for DSI controller
  49. turned off
  50. * @DSI_CTRL_POWER_VREG_ON: Digital and analog supplies for DSI controller
  51. * @DSI_CTRL_POWER_MAX: Maximum value.
  52. */
  53. enum dsi_power_state {
  54. DSI_CTRL_POWER_VREG_OFF = 0,
  55. DSI_CTRL_POWER_VREG_ON,
  56. DSI_CTRL_POWER_MAX,
  57. };
  58. /**
  59. * enum dsi_engine_state - define engine status for dsi controller.
  60. * @DSI_CTRL_ENGINE_OFF: Engine is turned off.
  61. * @DSI_CTRL_ENGINE_ON: Engine is turned on.
  62. * @DSI_CTRL_ENGINE_MAX: Maximum value.
  63. */
  64. enum dsi_engine_state {
  65. DSI_CTRL_ENGINE_OFF = 0,
  66. DSI_CTRL_ENGINE_ON,
  67. DSI_CTRL_ENGINE_MAX,
  68. };
  69. /**
  70. * struct dsi_ctrl_power_info - digital and analog power supplies for dsi host
  71. * @digital: Digital power supply required to turn on DSI controller hardware.
  72. * @host_pwr: Analog power supplies required to turn on DSI controller hardware.
  73. * Even though DSI controller it self does not require an analog
  74. * power supply, supplies required for PLL can be defined here to
  75. * allow proper control over these supplies.
  76. */
  77. struct dsi_ctrl_power_info {
  78. struct dsi_regulator_info digital;
  79. struct dsi_regulator_info host_pwr;
  80. };
  81. /**
  82. * struct dsi_ctrl_clk_info - clock information for DSI controller
  83. * @core_clks: Core clocks needed to access DSI controller registers.
  84. * @hs_link_clks: Clocks required to transmit high speed data over DSI
  85. * @lp_link_clks: Clocks required to perform low power ops over DSI
  86. * @rcg_clks: Root clock generation clocks generated in MMSS_CC. The
  87. * output of the PLL is set as parent for these root
  88. * clocks. These clocks are specific to controller
  89. * instance.
  90. * @mux_clks: Mux clocks used for Dynamic refresh feature.
  91. * @ext_clks: External byte/pixel clocks from the MMSS block. These
  92. * clocks are set as parent to rcg clocks.
  93. * @pll_op_clks: TODO:
  94. * @shadow_clks: TODO:
  95. */
  96. struct dsi_ctrl_clk_info {
  97. /* Clocks parsed from DT */
  98. struct dsi_core_clk_info core_clks;
  99. struct dsi_link_hs_clk_info hs_link_clks;
  100. struct dsi_link_lp_clk_info lp_link_clks;
  101. struct dsi_clk_link_set rcg_clks;
  102. /* Clocks set by DSI Manager */
  103. struct dsi_clk_link_set mux_clks;
  104. struct dsi_clk_link_set ext_clks;
  105. struct dsi_clk_link_set pll_op_clks;
  106. struct dsi_clk_link_set shadow_clks;
  107. };
  108. /**
  109. * struct dsi_ctrl_bus_scale_info - Bus scale info for msm-bus bandwidth voting
  110. * @bus_scale_table: Bus scale voting usecases.
  111. * @bus_handle: Handle used for voting bandwidth.
  112. */
  113. struct dsi_ctrl_bus_scale_info {
  114. struct msm_bus_scale_pdata *bus_scale_table;
  115. u32 bus_handle;
  116. };
  117. /**
  118. * struct dsi_ctrl_state_info - current driver state information
  119. * @power_state: Status of power states on DSI controller.
  120. * @cmd_engine_state: Status of DSI command engine.
  121. * @vid_engine_state: Status of DSI video engine.
  122. * @controller_state: Status of DSI Controller engine.
  123. * @host_initialized: Boolean to indicate status of DSi host Initialization
  124. * @tpg_enabled: Boolean to indicate whether tpg is enabled.
  125. */
  126. struct dsi_ctrl_state_info {
  127. enum dsi_power_state power_state;
  128. enum dsi_engine_state cmd_engine_state;
  129. enum dsi_engine_state vid_engine_state;
  130. enum dsi_engine_state controller_state;
  131. bool host_initialized;
  132. bool tpg_enabled;
  133. };
  134. /**
  135. * struct dsi_ctrl_interrupts - define interrupt information
  136. * @irq_lock: Spinlock for ISR handler.
  137. * @irq_num: Linux interrupt number associated with device.
  138. * @irq_stat_mask: Hardware mask of currently enabled interrupts.
  139. * @irq_stat_refcount: Number of times each interrupt has been requested.
  140. * @irq_stat_cb: Status IRQ callback definitions.
  141. * @irq_err_cb: IRQ callback definition to handle DSI ERRORs.
  142. * @cmd_dma_done: Completion signal for DSI_CMD_MODE_DMA_DONE interrupt
  143. * @vid_frame_done: Completion signal for DSI_VIDEO_MODE_FRAME_DONE int.
  144. * @cmd_frame_done: Completion signal for DSI_CMD_FRAME_DONE interrupt.
  145. */
  146. struct dsi_ctrl_interrupts {
  147. spinlock_t irq_lock;
  148. int irq_num;
  149. uint32_t irq_stat_mask;
  150. int irq_stat_refcount[DSI_STATUS_INTERRUPT_COUNT];
  151. struct dsi_event_cb_info irq_stat_cb[DSI_STATUS_INTERRUPT_COUNT];
  152. struct dsi_event_cb_info irq_err_cb;
  153. struct completion cmd_dma_done;
  154. struct completion vid_frame_done;
  155. struct completion cmd_frame_done;
  156. struct completion bta_done;
  157. };
  158. /**
  159. * struct dsi_ctrl - DSI controller object
  160. * @pdev: Pointer to platform device.
  161. * @cell_index: Instance cell id.
  162. * @horiz_index: Index in physical horizontal CTRL layout, 0 = leftmost
  163. * @name: Name of the controller instance.
  164. * @refcount: ref counter.
  165. * @ctrl_lock: Mutex for hardware and object access.
  166. * @drm_dev: Pointer to DRM device.
  167. * @version: DSI controller version.
  168. * @hw: DSI controller hardware object.
  169. * @current_state: Current driver and hardware state.
  170. * @clk_cb: Callback for DSI clock control.
  171. * @irq_info: Interrupt information.
  172. * @recovery_cb: Recovery call back to SDE.
  173. * @clk_info: Clock information.
  174. * @clk_freq: DSi Link clock frequency information.
  175. * @pwr_info: Power information.
  176. * @axi_bus_info: AXI bus information.
  177. * @host_config: Current host configuration.
  178. * @mode_bounds: Boundaries of the default mode ROI.
  179. * Origin is at top left of all CTRLs.
  180. * @roi: Partial update region of interest.
  181. * Origin is top left of this CTRL.
  182. * @tx_cmd_buf: Tx command buffer.
  183. * @cmd_buffer_iova: cmd buffer mapped address.
  184. * @cmd_buffer_size: Size of command buffer.
  185. * @vaddr: CPU virtual address of cmd buffer.
  186. * @secure_mode: Indicates if secure-session is in progress
  187. * @esd_check_underway: Indicates if esd status check is in progress
  188. * @debugfs_root: Root for debugfs entries.
  189. * @misr_enable: Frame MISR enable/disable
  190. * @misr_cache: Cached Frame MISR value
  191. * @phy_isolation_enabled: A boolean property allows to isolate the phy from
  192. * dsi controller and run only dsi controller.
  193. * @null_insertion_enabled: A boolean property to allow dsi controller to
  194. * insert null packet.
  195. * @modeupdated: Boolean to send new roi if mode is updated.
  196. */
  197. struct dsi_ctrl {
  198. struct platform_device *pdev;
  199. u32 cell_index;
  200. u32 horiz_index;
  201. const char *name;
  202. u32 refcount;
  203. struct mutex ctrl_lock;
  204. struct drm_device *drm_dev;
  205. enum dsi_ctrl_version version;
  206. struct dsi_ctrl_hw hw;
  207. /* Current state */
  208. struct dsi_ctrl_state_info current_state;
  209. struct clk_ctrl_cb clk_cb;
  210. struct dsi_ctrl_interrupts irq_info;
  211. struct dsi_event_cb_info recovery_cb;
  212. /* Clock and power states */
  213. struct dsi_ctrl_clk_info clk_info;
  214. struct link_clk_freq clk_freq;
  215. struct dsi_ctrl_power_info pwr_info;
  216. struct dsi_ctrl_bus_scale_info axi_bus_info;
  217. struct dsi_host_config host_config;
  218. struct dsi_rect mode_bounds;
  219. struct dsi_rect roi;
  220. /* Command tx and rx */
  221. struct drm_gem_object *tx_cmd_buf;
  222. u32 cmd_buffer_size;
  223. u32 cmd_buffer_iova;
  224. u32 cmd_len;
  225. void *vaddr;
  226. bool secure_mode;
  227. bool esd_check_underway;
  228. /* Debug Information */
  229. struct dentry *debugfs_root;
  230. /* MISR */
  231. bool misr_enable;
  232. u32 misr_cache;
  233. /* Check for spurious interrupts */
  234. unsigned long jiffies_start;
  235. unsigned int error_interrupt_count;
  236. bool phy_isolation_enabled;
  237. bool null_insertion_enabled;
  238. bool modeupdated;
  239. };
  240. /**
  241. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  242. * @of_node: of_node of the DSI controller.
  243. *
  244. * Gets the DSI controller handle for the corresponding of_node. The ref count
  245. * is incremented to one and all subsequent gets will fail until the original
  246. * clients calls a put.
  247. *
  248. * Return: DSI Controller handle.
  249. */
  250. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node);
  251. /**
  252. * dsi_ctrl_put() - releases a dsi controller handle.
  253. * @dsi_ctrl: DSI controller handle.
  254. *
  255. * Releases the DSI controller. Driver will clean up all resources and puts back
  256. * the DSI controller into reset state.
  257. */
  258. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl);
  259. /**
  260. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  261. * @dsi_ctrl: DSI controller handle.
  262. * @parent: Parent directory for debug fs.
  263. *
  264. * Initializes DSI controller driver. Driver should be initialized after
  265. * dsi_ctrl_get() succeeds.
  266. *
  267. * Return: error code.
  268. */
  269. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent);
  270. /**
  271. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  272. * @dsi_ctrl: DSI controller handle.
  273. *
  274. * Releases all resources acquired by dsi_ctrl_drv_init().
  275. *
  276. * Return: error code.
  277. */
  278. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl);
  279. /**
  280. * dsi_ctrl_validate_timing() - validate a video timing configuration
  281. * @dsi_ctrl: DSI controller handle.
  282. * @timing: Pointer to timing data.
  283. *
  284. * Driver will validate if the timing configuration is supported on the
  285. * controller hardware.
  286. *
  287. * Return: error code if timing is not supported.
  288. */
  289. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  290. struct dsi_mode_info *timing);
  291. /**
  292. * dsi_ctrl_update_host_config() - update dsi host configuration
  293. * @dsi_ctrl: DSI controller handle.
  294. * @config: DSI host configuration.
  295. * @flags: dsi_mode_flags modifying the behavior
  296. * @clk_handle: Clock handle for DSI clocks
  297. *
  298. * Updates driver with new Host configuration to use for host initialization.
  299. * This function call will only update the software context. The stored
  300. * configuration information will be used when the host is initialized.
  301. *
  302. * Return: error code.
  303. */
  304. int dsi_ctrl_update_host_config(struct dsi_ctrl *dsi_ctrl,
  305. struct dsi_host_config *config,
  306. int flags, void *clk_handle);
  307. /**
  308. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  309. * @dsi_ctrl: DSI controller handle.
  310. * @enable: Enable/disable Timing DB register
  311. *
  312. * Update timing db register value during dfps usecases
  313. *
  314. * Return: error code.
  315. */
  316. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  317. bool enable);
  318. /**
  319. * dsi_ctrl_async_timing_update() - update only controller timing
  320. * @dsi_ctrl: DSI controller handle.
  321. * @timing: New DSI timing info
  322. *
  323. * Updates host timing values to asynchronously transition to new timing
  324. * For example, to update the porch values in a seamless/dynamic fps switch.
  325. *
  326. * Return: error code.
  327. */
  328. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  329. struct dsi_mode_info *timing);
  330. /**
  331. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  332. * @dsi_ctrl: DSI controller handle.
  333. *
  334. * Performs a PHY software reset on the DSI controller. Reset should be done
  335. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  336. * not enabled.
  337. *
  338. * This function will fail if driver is in any other state.
  339. *
  340. * Return: error code.
  341. */
  342. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl);
  343. /**
  344. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  345. * to DSI PHY hardware.
  346. * @dsi_ctrl: DSI controller handle.
  347. * @enable: Mask/unmask the PHY reset signal.
  348. *
  349. * Return: error code.
  350. */
  351. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable);
  352. /**
  353. * dsi_ctrl_config_clk_gating() - Enable/Disable DSI PHY clk gating
  354. * @dsi_ctrl: DSI controller handle.
  355. * @enable: Enable/disable DSI PHY clk gating
  356. * @clk_selection: clock selection for gating
  357. *
  358. * Return: error code.
  359. */
  360. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  361. enum dsi_clk_gate_type clk_selection);
  362. /**
  363. * dsi_ctrl_soft_reset() - perform a soft reset on DSI controller
  364. * @dsi_ctrl: DSI controller handle.
  365. *
  366. * The video, command and controller engines will be disabled before the
  367. * reset is triggered. After, the engines will be re-enabled to the same state
  368. * as before the reset.
  369. *
  370. * If the reset is done while MDP timing engine is turned on, the video
  371. * engine should be re-enabled only during the vertical blanking time.
  372. *
  373. * Return: error code
  374. */
  375. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl);
  376. /**
  377. * dsi_ctrl_host_timing_update - reinitialize host with new timing values
  378. * @dsi_ctrl: DSI controller handle.
  379. *
  380. * Reinitialize DSI controller hardware with new display timing values
  381. * when resolution is switched dynamically.
  382. *
  383. * Return: error code
  384. */
  385. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl);
  386. /**
  387. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  388. * @dsi_ctrl: DSI controller handle.
  389. * @is_splash_enabled: boolean signifying splash status.
  390. *
  391. * Initializes DSI controller hardware with host configuration provided by
  392. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  393. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  394. * performed.
  395. *
  396. * Return: error code.
  397. */
  398. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool is_splash_enabled);
  399. /**
  400. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  401. * @dsi_ctrl: DSI controller handle.
  402. *
  403. * De-initializes DSI controller hardware. It can be performed only during
  404. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  405. *
  406. * Return: error code.
  407. */
  408. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl);
  409. /**
  410. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  411. * @dsi_ctrl: DSI controller handle.
  412. * @enable: enable/disable ULPS.
  413. *
  414. * ULPS can be enabled/disabled after DSI host engine is turned on.
  415. *
  416. * Return: error code.
  417. */
  418. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  419. /**
  420. * dsi_ctrl_setup() - Setup DSI host hardware while coming out of idle screen.
  421. * @dsi_ctrl: DSI controller handle.
  422. *
  423. * Initializes DSI controller hardware with host configuration provided by
  424. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  425. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  426. * performed.
  427. *
  428. * Also used to program the video mode timing values.
  429. *
  430. * Return: error code.
  431. */
  432. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl);
  433. /**
  434. * dsi_ctrl_set_roi() - Set DSI controller's region of interest
  435. * @dsi_ctrl: DSI controller handle.
  436. * @roi: Region of interest rectangle, must be less than mode bounds
  437. * @changed: Output parameter, set to true of the controller's ROI was
  438. * dirtied by setting the new ROI, and DCS cmd update needed
  439. *
  440. * Return: error code.
  441. */
  442. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  443. bool *changed);
  444. /**
  445. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  446. * @dsi_ctrl: DSI controller handle.
  447. * @on: enable/disable test pattern.
  448. *
  449. * Test pattern can be enabled only after Video engine (for video mode panels)
  450. * or command engine (for cmd mode panels) is enabled.
  451. *
  452. * Return: error code.
  453. */
  454. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on);
  455. /**
  456. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  457. * @dsi_ctrl: DSI controller handle.
  458. * @msg: Message to transfer on DSI link.
  459. * @flags: Modifiers for message transfer.
  460. *
  461. * Command transfer can be done only when command engine is enabled. The
  462. * transfer API will until either the command transfer finishes or the timeout
  463. * value is reached. If the trigger is deferred, it will return without
  464. * triggering the transfer. Command parameters are programmed to hardware.
  465. *
  466. * Return: error code.
  467. */
  468. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  469. const struct mipi_dsi_msg *msg,
  470. u32 flags);
  471. /**
  472. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  473. * @dsi_ctrl: DSI controller handle.
  474. * @flags: Modifiers.
  475. *
  476. * Return: error code.
  477. */
  478. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags);
  479. /**
  480. * dsi_ctrl_update_host_engine_state_for_cont_splash() - update engine
  481. * states for cont splash usecase
  482. * @dsi_ctrl: DSI controller handle.
  483. * @state: DSI engine state
  484. *
  485. * Return: error code.
  486. */
  487. int dsi_ctrl_update_host_engine_state_for_cont_splash(struct dsi_ctrl *dsi_ctrl,
  488. enum dsi_engine_state state);
  489. /**
  490. * dsi_ctrl_set_power_state() - set power state for dsi controller
  491. * @dsi_ctrl: DSI controller handle.
  492. * @state: Power state.
  493. *
  494. * Set power state for DSI controller. Power state can be changed only when
  495. * Controller, Video and Command engines are turned off.
  496. *
  497. * Return: error code.
  498. */
  499. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  500. enum dsi_power_state state);
  501. /**
  502. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  503. * @dsi_ctrl: DSI Controller handle.
  504. * @state: Engine state.
  505. *
  506. * Command engine state can be modified only when DSI controller power state is
  507. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  508. *
  509. * Return: error code.
  510. */
  511. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  512. enum dsi_engine_state state);
  513. /**
  514. * dsi_ctrl_validate_host_state() - validate DSI ctrl host state
  515. * @dsi_ctrl: DSI Controller handle.
  516. *
  517. * Validate DSI cotroller host state
  518. *
  519. * Return: boolean indicating whether host is not initialized.
  520. */
  521. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl);
  522. /**
  523. * dsi_ctrl_set_vid_engine_state() - set video engine state
  524. * @dsi_ctrl: DSI Controller handle.
  525. * @state: Engine state.
  526. *
  527. * Video engine state can be modified only when DSI controller power state is
  528. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  529. *
  530. * Return: error code.
  531. */
  532. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  533. enum dsi_engine_state state);
  534. /**
  535. * dsi_ctrl_set_host_engine_state() - set host engine state
  536. * @dsi_ctrl: DSI Controller handle.
  537. * @state: Engine state.
  538. *
  539. * Host engine state can be modified only when DSI controller power state is
  540. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  541. *
  542. * Return: error code.
  543. */
  544. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  545. enum dsi_engine_state state);
  546. /**
  547. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  548. * @dsi_ctrl: DSI controller handle.
  549. * @enable: enable/disable ULPS.
  550. *
  551. * ULPS can be enabled/disabled after DSI host engine is turned on.
  552. *
  553. * Return: error code.
  554. */
  555. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  556. /**
  557. * dsi_ctrl_clk_cb_register() - Register DSI controller clk control callback
  558. * @dsi_ctrl: DSI controller handle.
  559. * @clk__cb: Structure containing callback for clock control.
  560. *
  561. * Register call for DSI clock control
  562. *
  563. * Return: error code.
  564. */
  565. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  566. struct clk_ctrl_cb *clk_cb);
  567. /**
  568. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  569. * @dsi_ctrl: DSI controller handle.
  570. * @enable: enable/disable clamping.
  571. * @ulps_enabled: ulps state.
  572. *
  573. * Clamps can be enabled/disabled while DSI controller is still turned on.
  574. *
  575. * Return: error code.
  576. */
  577. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_Ctrl,
  578. bool enable, bool ulps_enabled);
  579. /**
  580. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  581. * @dsi_ctrl: DSI controller handle.
  582. * @source_clks: Source clocks for DSI link clocks.
  583. *
  584. * Clock source should be changed while link clocks are disabled.
  585. *
  586. * Return: error code.
  587. */
  588. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  589. struct dsi_clk_link_set *source_clks);
  590. /**
  591. * dsi_ctrl_enable_status_interrupt() - enable status interrupts
  592. * @dsi_ctrl: DSI controller handle.
  593. * @intr_idx: Index interrupt to disable.
  594. * @event_info: Pointer to event callback definition
  595. */
  596. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  597. uint32_t intr_idx, struct dsi_event_cb_info *event_info);
  598. /**
  599. * dsi_ctrl_disable_status_interrupt() - disable status interrupts
  600. * @dsi_ctrl: DSI controller handle.
  601. * @intr_idx: Index interrupt to disable.
  602. */
  603. void dsi_ctrl_disable_status_interrupt(
  604. struct dsi_ctrl *dsi_ctrl, uint32_t intr_idx);
  605. /**
  606. * dsi_ctrl_setup_misr() - Setup frame MISR
  607. * @dsi_ctrl: DSI controller handle.
  608. * @enable: enable/disable MISR.
  609. * @frame_count: Number of frames to accumulate MISR.
  610. *
  611. * Return: error code.
  612. */
  613. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  614. bool enable,
  615. u32 frame_count);
  616. /**
  617. * dsi_ctrl_collect_misr() - Read frame MISR
  618. * @dsi_ctrl: DSI controller handle.
  619. *
  620. * Return: MISR value.
  621. */
  622. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl);
  623. /**
  624. * dsi_ctrl_cache_misr - Cache frame MISR value
  625. * @dsi_ctrl: DSI controller handle.
  626. */
  627. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl);
  628. /**
  629. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  630. */
  631. void dsi_ctrl_drv_register(void);
  632. /**
  633. * dsi_ctrl_drv_unregister() - unregister platform driver
  634. */
  635. void dsi_ctrl_drv_unregister(void);
  636. /**
  637. * dsi_ctrl_reset() - Reset DSI PHY CLK/DATA lane
  638. * @dsi_ctrl: DSI controller handle.
  639. * @mask: Mask to indicate if CLK and/or DATA lane needs reset.
  640. */
  641. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask);
  642. /**
  643. * dsi_ctrl_get_hw_version() - read dsi controller hw revision
  644. * @dsi_ctrl: DSI controller handle.
  645. */
  646. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl);
  647. /**
  648. * dsi_ctrl_vid_engine_en() - Control DSI video engine HW state
  649. * @dsi_ctrl: DSI controller handle.
  650. * @on: variable to control video engine ON/OFF.
  651. */
  652. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on);
  653. /**
  654. * dsi_ctrl_setup_avr() - Set/Clear the AVR_SUPPORT_ENABLE bit
  655. * @dsi_ctrl: DSI controller handle.
  656. * @enable: variable to control AVR support ON/OFF.
  657. */
  658. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable);
  659. /**
  660. * @dsi_ctrl: DSI controller handle.
  661. * cmd_len: Length of command.
  662. * flags: Config mode flags.
  663. */
  664. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  665. u32 *flags);
  666. /**
  667. * @dsi_ctrl: DSI controller handle.
  668. * cmd_len: Length of command.
  669. * flags: Config mode flags.
  670. */
  671. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  672. u32 *flags);
  673. /**
  674. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  675. * @dsi_ctrl: DSI controller handle.
  676. * @enable: variable to control register/deregister isr
  677. */
  678. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable);
  679. /**
  680. * dsi_ctrl_mask_error_status_interrupts() - API to mask dsi ctrl error status
  681. * interrupts
  682. * @dsi_ctrl: DSI controller handle.
  683. * @idx: id indicating which interrupts to enable/disable.
  684. * @mask_enable: boolean to enable/disable masking.
  685. */
  686. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  687. bool mask_enable);
  688. /**
  689. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  690. * interrupts at any time.
  691. * @dsi_ctrl: DSI controller handle.
  692. * @enable: variable to control enable/disable irq line
  693. */
  694. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable);
  695. /**
  696. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  697. */
  698. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  699. bool *state);
  700. /**
  701. * dsi_ctrl_wait_for_cmd_mode_mdp_idle() - Wait for command mode engine not to
  702. * be busy sending data from display engine.
  703. * @dsi_ctrl: DSI controller handle.
  704. */
  705. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl);
  706. /**
  707. * dsi_ctrl_update_host_init_state() - Set the host initialization state
  708. */
  709. int dsi_ctrl_update_host_init_state(struct dsi_ctrl *dsi_ctrl, bool en);
  710. /**
  711. * dsi_ctrl_pixel_format_to_bpp() - returns number of bits per pxl
  712. */
  713. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format);
  714. /**
  715. * dsi_ctrl_set_continuous_clk() - API to set/unset force clock lane HS request.
  716. * @dsi_ctrl: DSI controller handle.
  717. * @enable: variable to control continuous clock.
  718. */
  719. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable);
  720. #endif /* _DSI_CTRL_H_ */