dp_ctrl.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm-dp] %s: " fmt, __func__
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include "dp_ctrl.h"
  11. #define DP_MST_DEBUG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. struct dp_mst_ch_slot_info {
  36. u32 start_slot;
  37. u32 tot_slots;
  38. };
  39. struct dp_mst_channel_info {
  40. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  41. };
  42. struct dp_ctrl_private {
  43. struct dp_ctrl dp_ctrl;
  44. struct device *dev;
  45. struct dp_aux *aux;
  46. struct dp_panel *panel;
  47. struct dp_link *link;
  48. struct dp_power *power;
  49. struct dp_parser *parser;
  50. struct dp_catalog_ctrl *catalog;
  51. struct completion idle_comp;
  52. struct completion video_comp;
  53. bool orientation;
  54. bool power_on;
  55. bool mst_mode;
  56. bool fec_mode;
  57. atomic_t aborted;
  58. u32 vic;
  59. u32 stream_count;
  60. struct dp_mst_channel_info mst_ch_info;
  61. };
  62. enum notification_status {
  63. NOTIFY_UNKNOWN,
  64. NOTIFY_CONNECT,
  65. NOTIFY_DISCONNECT,
  66. NOTIFY_CONNECT_IRQ_HPD,
  67. NOTIFY_DISCONNECT_IRQ_HPD,
  68. };
  69. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  70. {
  71. pr_debug("idle_patterns_sent\n");
  72. complete(&ctrl->idle_comp);
  73. }
  74. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  75. {
  76. pr_debug("dp_video_ready\n");
  77. complete(&ctrl->video_comp);
  78. }
  79. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  80. {
  81. struct dp_ctrl_private *ctrl;
  82. if (!dp_ctrl) {
  83. pr_err("Invalid input data\n");
  84. return;
  85. }
  86. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  87. atomic_set(&ctrl->aborted, 1);
  88. }
  89. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  90. {
  91. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  92. }
  93. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  94. enum dp_stream_id strm)
  95. {
  96. int const idle_pattern_completion_timeout_ms = HZ / 10;
  97. u32 state = 0x0;
  98. if (!ctrl->power_on)
  99. return;
  100. if (!ctrl->mst_mode) {
  101. state = ST_PUSH_IDLE;
  102. goto trigger_idle;
  103. }
  104. if (strm >= DP_STREAM_MAX) {
  105. pr_err("mst push idle, invalid stream:%d\n", strm);
  106. return;
  107. }
  108. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  109. trigger_idle:
  110. reinit_completion(&ctrl->idle_comp);
  111. dp_ctrl_state_ctrl(ctrl, state);
  112. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  113. idle_pattern_completion_timeout_ms))
  114. pr_warn("time out\n");
  115. else
  116. pr_debug("mainlink off done\n");
  117. }
  118. /**
  119. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  120. * @ctrl: Display Port Driver data
  121. * @enable: enable or disable DP transmitter
  122. *
  123. * Configures the DP transmitter source params including details such as lane
  124. * configuration, output format and sink/panel timing information.
  125. */
  126. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  127. bool enable)
  128. {
  129. if (enable) {
  130. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  131. ctrl->parser->l_map);
  132. ctrl->catalog->lane_pnswap(ctrl->catalog,
  133. ctrl->parser->l_pnswap);
  134. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  135. ctrl->catalog->config_ctrl(ctrl->catalog,
  136. ctrl->link->link_params.lane_count);
  137. ctrl->catalog->mainlink_levels(ctrl->catalog,
  138. ctrl->link->link_params.lane_count);
  139. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  140. } else {
  141. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  142. }
  143. }
  144. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  145. {
  146. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  147. pr_warn("SEND_VIDEO time out\n");
  148. }
  149. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl,
  150. u32 voltage_level, u32 pre_emphasis_level)
  151. {
  152. int i;
  153. u8 buf[4];
  154. u32 max_level_reached = 0;
  155. if (voltage_level == DP_LINK_VOLTAGE_MAX) {
  156. pr_debug("max. voltage swing level reached %d\n",
  157. voltage_level);
  158. max_level_reached |= BIT(2);
  159. }
  160. if (pre_emphasis_level == DP_LINK_PRE_EMPHASIS_MAX) {
  161. pr_debug("max. pre-emphasis level reached %d\n",
  162. pre_emphasis_level);
  163. max_level_reached |= BIT(5);
  164. }
  165. pre_emphasis_level <<= 3;
  166. for (i = 0; i < 4; i++)
  167. buf[i] = voltage_level | pre_emphasis_level | max_level_reached;
  168. pr_debug("sink: p|v=0x%x\n", voltage_level | pre_emphasis_level);
  169. return drm_dp_dpcd_write(ctrl->aux->drm_aux, 0x103, buf, 4);
  170. }
  171. static int dp_ctrl_update_vx_px(struct dp_ctrl_private *ctrl)
  172. {
  173. struct dp_link *link = ctrl->link;
  174. ctrl->catalog->update_vx_px(ctrl->catalog,
  175. link->phy_params.v_level, link->phy_params.p_level);
  176. return dp_ctrl_update_sink_vx_px(ctrl, link->phy_params.v_level,
  177. link->phy_params.p_level);
  178. }
  179. static int dp_ctrl_train_pattern_set(struct dp_ctrl_private *ctrl,
  180. u8 pattern)
  181. {
  182. u8 buf[4];
  183. pr_debug("sink: pattern=%x\n", pattern);
  184. buf[0] = pattern;
  185. return drm_dp_dpcd_write(ctrl->aux->drm_aux,
  186. DP_TRAINING_PATTERN_SET, buf, 1);
  187. }
  188. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  189. u8 *link_status)
  190. {
  191. int ret = 0, len;
  192. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  193. u32 link_status_read_max_retries = 100;
  194. while (--link_status_read_max_retries) {
  195. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  196. link_status);
  197. if (len != DP_LINK_STATUS_SIZE) {
  198. pr_err("DP link status read failed, err: %d\n", len);
  199. ret = len;
  200. break;
  201. }
  202. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  203. break;
  204. }
  205. return ret;
  206. }
  207. static int dp_ctrl_link_train_1(struct dp_ctrl_private *ctrl)
  208. {
  209. int tries, old_v_level, ret = 0;
  210. u8 link_status[DP_LINK_STATUS_SIZE];
  211. int const maximum_retries = 5;
  212. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  213. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  214. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  215. dp_ctrl_state_ctrl(ctrl, 0);
  216. /* Make sure to clear the current pattern before starting a new one */
  217. wmb();
  218. ctrl->catalog->set_pattern(ctrl->catalog, 0x01);
  219. ret = dp_ctrl_train_pattern_set(ctrl, DP_TRAINING_PATTERN_1 |
  220. DP_LINK_SCRAMBLING_DISABLE); /* train_1 */
  221. if (ret <= 0) {
  222. ret = -EINVAL;
  223. goto end;
  224. }
  225. ret = dp_ctrl_update_vx_px(ctrl);
  226. if (ret <= 0) {
  227. ret = -EINVAL;
  228. goto end;
  229. }
  230. tries = 0;
  231. old_v_level = ctrl->link->phy_params.v_level;
  232. while (1) {
  233. if (atomic_read(&ctrl->aborted)) {
  234. ret = -EINVAL;
  235. break;
  236. }
  237. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  238. ret = dp_ctrl_read_link_status(ctrl, link_status);
  239. if (ret)
  240. break;
  241. if (drm_dp_clock_recovery_ok(link_status,
  242. ctrl->link->link_params.lane_count)) {
  243. break;
  244. }
  245. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  246. pr_err_ratelimited("max v_level reached\n");
  247. ret = -EAGAIN;
  248. break;
  249. }
  250. if (old_v_level == ctrl->link->phy_params.v_level) {
  251. tries++;
  252. if (tries >= maximum_retries) {
  253. pr_err("max tries reached\n");
  254. ret = -ETIMEDOUT;
  255. break;
  256. }
  257. } else {
  258. tries = 0;
  259. old_v_level = ctrl->link->phy_params.v_level;
  260. }
  261. pr_debug("clock recovery not done, adjusting vx px\n");
  262. ctrl->link->adjust_levels(ctrl->link, link_status);
  263. ret = dp_ctrl_update_vx_px(ctrl);
  264. if (ret <= 0) {
  265. ret = -EINVAL;
  266. break;
  267. }
  268. }
  269. end:
  270. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  271. if (ret)
  272. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  273. else
  274. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  275. return ret;
  276. }
  277. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  278. {
  279. int ret = 0;
  280. if (!ctrl)
  281. return -EINVAL;
  282. switch (ctrl->link->link_params.bw_code) {
  283. case DP_LINK_BW_8_1:
  284. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  285. break;
  286. case DP_LINK_BW_5_4:
  287. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  288. break;
  289. case DP_LINK_BW_2_7:
  290. case DP_LINK_BW_1_62:
  291. default:
  292. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  293. break;
  294. }
  295. pr_debug("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  296. return ret;
  297. }
  298. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  299. {
  300. dp_ctrl_train_pattern_set(ctrl, 0);
  301. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  302. }
  303. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  304. {
  305. int tries = 0, ret = 0;
  306. char pattern;
  307. int const maximum_retries = 5;
  308. u8 link_status[DP_LINK_STATUS_SIZE];
  309. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  310. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  311. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  312. dp_ctrl_state_ctrl(ctrl, 0);
  313. /* Make sure to clear the current pattern before starting a new one */
  314. wmb();
  315. if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  316. pattern = DP_TRAINING_PATTERN_3;
  317. else
  318. pattern = DP_TRAINING_PATTERN_2;
  319. ret = dp_ctrl_update_vx_px(ctrl);
  320. if (ret <= 0) {
  321. ret = -EINVAL;
  322. goto end;
  323. }
  324. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  325. ret = dp_ctrl_train_pattern_set(ctrl,
  326. pattern | DP_RECOVERED_CLOCK_OUT_EN);
  327. if (ret <= 0) {
  328. ret = -EINVAL;
  329. goto end;
  330. }
  331. do {
  332. if (atomic_read(&ctrl->aborted)) {
  333. ret = -EINVAL;
  334. break;
  335. }
  336. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  337. ret = dp_ctrl_read_link_status(ctrl, link_status);
  338. if (ret)
  339. break;
  340. if (drm_dp_channel_eq_ok(link_status,
  341. ctrl->link->link_params.lane_count))
  342. break;
  343. if (tries > maximum_retries) {
  344. ret = -ETIMEDOUT;
  345. break;
  346. }
  347. tries++;
  348. ctrl->link->adjust_levels(ctrl->link, link_status);
  349. ret = dp_ctrl_update_vx_px(ctrl);
  350. if (ret <= 0) {
  351. ret = -EINVAL;
  352. break;
  353. }
  354. } while (1);
  355. end:
  356. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  357. if (ret)
  358. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  359. else
  360. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  361. return ret;
  362. }
  363. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  364. {
  365. int ret = 0;
  366. u8 encoding = 0x1;
  367. struct drm_dp_link link_info = {0};
  368. ctrl->link->phy_params.p_level = 0;
  369. ctrl->link->phy_params.v_level = 0;
  370. link_info.num_lanes = ctrl->link->link_params.lane_count;
  371. link_info.rate = drm_dp_bw_code_to_link_rate(
  372. ctrl->link->link_params.bw_code);
  373. link_info.capabilities = ctrl->panel->link_info.capabilities;
  374. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  375. if (ret)
  376. goto end;
  377. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  378. DP_MAIN_LINK_CHANNEL_CODING_SET, &encoding, 1);
  379. if (ret <= 0) {
  380. ret = -EINVAL;
  381. goto end;
  382. }
  383. ret = dp_ctrl_link_train_1(ctrl);
  384. if (ret) {
  385. pr_err("link training #1 failed\n");
  386. goto end;
  387. }
  388. /* print success info as this is a result of user initiated action */
  389. pr_info("link training #1 successful\n");
  390. ret = dp_ctrl_link_training_2(ctrl);
  391. if (ret) {
  392. pr_err("link training #2 failed\n");
  393. goto end;
  394. }
  395. /* print success info as this is a result of user initiated action */
  396. pr_info("link training #2 successful\n");
  397. end:
  398. dp_ctrl_state_ctrl(ctrl, 0);
  399. /* Make sure to clear the current pattern before starting a new one */
  400. wmb();
  401. dp_ctrl_clear_training_pattern(ctrl);
  402. return ret;
  403. }
  404. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  405. {
  406. int ret = 0;
  407. const unsigned int fec_cfg_dpcd = 0x120;
  408. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  409. goto end;
  410. /*
  411. * As part of previous calls, DP controller state might have
  412. * transitioned to PUSH_IDLE. In order to start transmitting a link
  413. * training pattern, we have to first to a DP software reset.
  414. */
  415. ctrl->catalog->reset(ctrl->catalog);
  416. if (ctrl->fec_mode)
  417. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  418. ret = dp_ctrl_link_train(ctrl);
  419. end:
  420. return ret;
  421. }
  422. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  423. char *name, enum dp_pm_type clk_type, u32 rate)
  424. {
  425. u32 num = ctrl->parser->mp[clk_type].num_clk;
  426. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  427. while (num && strcmp(cfg->clk_name, name)) {
  428. num--;
  429. cfg++;
  430. }
  431. pr_debug("setting rate=%d on clk=%s\n", rate, name);
  432. if (num)
  433. cfg->rate = rate;
  434. else
  435. pr_err("%s clock could not be set with rate %d\n", name, rate);
  436. }
  437. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  438. {
  439. int ret = 0;
  440. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  441. enum dp_pm_type type = DP_LINK_PM;
  442. pr_debug("rate=%d\n", rate);
  443. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  444. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  445. if (ret) {
  446. pr_err("Unabled to start link clocks\n");
  447. ret = -EINVAL;
  448. }
  449. return ret;
  450. }
  451. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  452. {
  453. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  454. }
  455. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  456. {
  457. int rc = -EINVAL;
  458. u32 link_train_max_retries = 100;
  459. struct dp_catalog_ctrl *catalog;
  460. struct dp_link_params *link_params;
  461. catalog = ctrl->catalog;
  462. link_params = &ctrl->link->link_params;
  463. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  464. link_params->lane_count);
  465. while (1) {
  466. pr_debug("bw_code=%d, lane_count=%d\n",
  467. link_params->bw_code, link_params->lane_count);
  468. rc = dp_ctrl_enable_link_clock(ctrl);
  469. if (rc)
  470. break;
  471. dp_ctrl_configure_source_link_params(ctrl, true);
  472. rc = dp_ctrl_setup_main_link(ctrl);
  473. if (!rc)
  474. break;
  475. /*
  476. * Shallow means link training failure is not important.
  477. * If it fails, we still keep the link clocks on.
  478. * In this mode, the system expects DP to be up
  479. * even though the cable is removed. Disconnect interrupt
  480. * will eventually trigger and shutdown DP.
  481. */
  482. if (shallow) {
  483. rc = 0;
  484. break;
  485. }
  486. if (!link_train_max_retries-- || atomic_read(&ctrl->aborted))
  487. break;
  488. dp_ctrl_link_rate_down_shift(ctrl);
  489. dp_ctrl_configure_source_link_params(ctrl, false);
  490. dp_ctrl_disable_link_clock(ctrl);
  491. /* hw recommended delays before retrying link training */
  492. msleep(20);
  493. }
  494. return rc;
  495. }
  496. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  497. struct dp_panel *dp_panel)
  498. {
  499. int ret = 0;
  500. u32 pclk;
  501. enum dp_pm_type clk_type;
  502. char clk_name[32] = "";
  503. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  504. dp_panel->stream_id);
  505. if (ret)
  506. return ret;
  507. if (dp_panel->stream_id == DP_STREAM_0) {
  508. clk_type = DP_STREAM0_PM;
  509. strlcpy(clk_name, "strm0_pixel_clk", 32);
  510. } else if (dp_panel->stream_id == DP_STREAM_1) {
  511. clk_type = DP_STREAM1_PM;
  512. strlcpy(clk_name, "strm1_pixel_clk", 32);
  513. } else {
  514. pr_err("Invalid stream:%d for clk enable\n",
  515. dp_panel->stream_id);
  516. return -EINVAL;
  517. }
  518. pclk = dp_panel->pinfo.widebus_en ?
  519. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  520. (dp_panel->pinfo.pixel_clk_khz);
  521. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  522. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  523. if (ret) {
  524. pr_err("Unabled to start stream:%d clocks\n",
  525. dp_panel->stream_id);
  526. ret = -EINVAL;
  527. }
  528. return ret;
  529. }
  530. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  531. struct dp_panel *dp_panel)
  532. {
  533. int ret = 0;
  534. if (dp_panel->stream_id == DP_STREAM_0) {
  535. return ctrl->power->clk_enable(ctrl->power,
  536. DP_STREAM0_PM, false);
  537. } else if (dp_panel->stream_id == DP_STREAM_1) {
  538. return ctrl->power->clk_enable(ctrl->power,
  539. DP_STREAM1_PM, false);
  540. } else {
  541. pr_err("Invalid stream:%d for clk disable\n",
  542. dp_panel->stream_id);
  543. ret = -EINVAL;
  544. }
  545. return ret;
  546. }
  547. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  548. {
  549. struct dp_ctrl_private *ctrl;
  550. struct dp_catalog_ctrl *catalog;
  551. if (!dp_ctrl) {
  552. pr_err("Invalid input data\n");
  553. return -EINVAL;
  554. }
  555. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  556. ctrl->orientation = flip;
  557. catalog = ctrl->catalog;
  558. if (reset) {
  559. catalog->usb_reset(ctrl->catalog, flip);
  560. catalog->phy_reset(ctrl->catalog);
  561. }
  562. catalog->enable_irq(ctrl->catalog, true);
  563. atomic_set(&ctrl->aborted, 0);
  564. return 0;
  565. }
  566. /**
  567. * dp_ctrl_host_deinit() - Uninitialize DP controller
  568. * @ctrl: Display Port Driver data
  569. *
  570. * Perform required steps to uninitialize DP controller
  571. * and its resources.
  572. */
  573. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  574. {
  575. struct dp_ctrl_private *ctrl;
  576. if (!dp_ctrl) {
  577. pr_err("Invalid input data\n");
  578. return;
  579. }
  580. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  581. ctrl->catalog->enable_irq(ctrl->catalog, false);
  582. pr_debug("Host deinitialized successfully\n");
  583. }
  584. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  585. {
  586. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  587. }
  588. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  589. {
  590. int ret = 0;
  591. struct dp_ctrl_private *ctrl;
  592. if (!dp_ctrl) {
  593. pr_err("Invalid input data\n");
  594. return -EINVAL;
  595. }
  596. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  597. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  598. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  599. if (!ctrl->power_on) {
  600. pr_err("ctrl off\n");
  601. ret = -EINVAL;
  602. goto end;
  603. }
  604. if (atomic_read(&ctrl->aborted))
  605. goto end;
  606. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  607. ret = dp_ctrl_setup_main_link(ctrl);
  608. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  609. if (ret) {
  610. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  611. goto end;
  612. }
  613. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  614. if (ctrl->stream_count) {
  615. dp_ctrl_send_video(ctrl);
  616. dp_ctrl_wait4video_ready(ctrl);
  617. }
  618. end:
  619. return ret;
  620. }
  621. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  622. {
  623. int ret = 0;
  624. struct dp_ctrl_private *ctrl;
  625. if (!dp_ctrl) {
  626. pr_err("Invalid input data\n");
  627. return;
  628. }
  629. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  630. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  631. pr_debug("no test pattern selected by sink\n");
  632. return;
  633. }
  634. pr_debug("start\n");
  635. /*
  636. * The global reset will need DP link ralated clocks to be
  637. * running. Add the global reset just before disabling the
  638. * link clocks and core clocks.
  639. */
  640. ctrl->catalog->reset(ctrl->catalog);
  641. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  642. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  643. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  644. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  645. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  646. ctrl->fec_mode, false);
  647. if (ret)
  648. pr_err("failed to enable DP controller\n");
  649. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  650. pr_debug("end\n");
  651. }
  652. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  653. {
  654. bool success = false;
  655. u32 pattern_sent = 0x0;
  656. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  657. dp_ctrl_update_vx_px(ctrl);
  658. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  659. ctrl->link->send_test_response(ctrl->link);
  660. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  661. pr_debug("pattern_request: %s. pattern_sent: 0x%x\n",
  662. dp_link_get_phy_test_pattern(pattern_requested),
  663. pattern_sent);
  664. switch (pattern_sent) {
  665. case MR_LINK_TRAINING1:
  666. if (pattern_requested ==
  667. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  668. success = true;
  669. break;
  670. case MR_LINK_SYMBOL_ERM:
  671. if ((pattern_requested ==
  672. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  673. || (pattern_requested ==
  674. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  675. success = true;
  676. break;
  677. case MR_LINK_PRBS7:
  678. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  679. success = true;
  680. break;
  681. case MR_LINK_CUSTOM80:
  682. if (pattern_requested ==
  683. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  684. success = true;
  685. break;
  686. case MR_LINK_TRAINING4:
  687. if (pattern_requested ==
  688. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  689. success = true;
  690. break;
  691. default:
  692. success = false;
  693. break;
  694. }
  695. pr_debug("%s: %s\n", success ? "success" : "failed",
  696. dp_link_get_phy_test_pattern(pattern_requested));
  697. }
  698. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  699. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  700. {
  701. u64 min_slot_cnt, max_slot_cnt;
  702. u64 raw_target_sc, target_sc_fixp;
  703. u64 ts_denom, ts_enum, ts_int;
  704. u64 pclk = panel->pinfo.pixel_clk_khz;
  705. u64 lclk = panel->link_info.rate;
  706. u64 lanes = panel->link_info.num_lanes;
  707. u64 bpp = panel->pinfo.bpp;
  708. u64 pbn = panel->pbn;
  709. u64 numerator, denominator, temp, temp1, temp2;
  710. u32 x_int = 0, y_frac_enum = 0;
  711. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  712. if (panel->pinfo.comp_info.comp_ratio)
  713. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  714. /* min_slot_cnt */
  715. numerator = pclk * bpp * 64 * 1000;
  716. denominator = lclk * lanes * 8 * 1000;
  717. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  718. /* max_slot_cnt */
  719. numerator = pbn * 54 * 1000;
  720. denominator = lclk * lanes;
  721. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  722. /* raw_target_sc */
  723. numerator = max_slot_cnt + min_slot_cnt;
  724. denominator = drm_fixp_from_fraction(2, 1);
  725. raw_target_sc = drm_fixp_div(numerator, denominator);
  726. pr_debug("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  727. pr_debug("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  728. /* apply fec and dsc overhead factor */
  729. if (panel->pinfo.dsc_overhead_fp)
  730. raw_target_sc = drm_fixp_mul(raw_target_sc,
  731. panel->pinfo.dsc_overhead_fp);
  732. if (panel->fec_overhead_fp)
  733. raw_target_sc = drm_fixp_mul(raw_target_sc,
  734. panel->fec_overhead_fp);
  735. pr_debug("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  736. /* target_sc */
  737. temp = drm_fixp_from_fraction(256 * lanes, 1);
  738. numerator = drm_fixp_mul(raw_target_sc, temp);
  739. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  740. target_sc_fixp = drm_fixp_div(numerator, denominator);
  741. ts_enum = 256 * lanes;
  742. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  743. ts_int = drm_fixp2int(target_sc_fixp);
  744. temp = drm_fixp2int_ceil(raw_target_sc);
  745. if (temp != ts_int) {
  746. temp = drm_fixp_from_fraction(ts_int, 1);
  747. temp1 = raw_target_sc - temp;
  748. temp2 = drm_fixp_mul(temp1, ts_denom);
  749. ts_enum = drm_fixp2int(temp2);
  750. }
  751. /* target_strm_sym */
  752. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  753. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  754. temp = ts_int_fixp + ts_frac_fixp;
  755. temp1 = drm_fixp_from_fraction(lanes, 1);
  756. target_strm_sym = drm_fixp_mul(temp, temp1);
  757. /* x_int */
  758. x_int = drm_fixp2int(target_strm_sym);
  759. /* y_enum_frac */
  760. temp = drm_fixp_from_fraction(x_int, 1);
  761. temp1 = target_strm_sym - temp;
  762. temp2 = drm_fixp_from_fraction(256, 1);
  763. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  764. temp1 = drm_fixp2int(y_frac_enum_fixp);
  765. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  766. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  767. panel->mst_target_sc = raw_target_sc;
  768. *p_x_int = x_int;
  769. *p_y_frac_enum = y_frac_enum;
  770. pr_debug("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  771. }
  772. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  773. {
  774. bool act_complete;
  775. if (!ctrl->mst_mode)
  776. return 0;
  777. ctrl->catalog->trigger_act(ctrl->catalog);
  778. msleep(20); /* needs 1 frame time */
  779. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  780. if (!act_complete)
  781. pr_err("mst act trigger complete failed\n");
  782. else
  783. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  784. return 0;
  785. }
  786. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  787. struct dp_panel *panel)
  788. {
  789. u32 x_int, y_frac_enum, lanes, bw_code;
  790. int i;
  791. if (!ctrl->mst_mode)
  792. return;
  793. DP_MST_DEBUG("mst stream channel allocation\n");
  794. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  795. ctrl->catalog->channel_alloc(ctrl->catalog,
  796. i,
  797. ctrl->mst_ch_info.slot_info[i].start_slot,
  798. ctrl->mst_ch_info.slot_info[i].tot_slots);
  799. }
  800. lanes = ctrl->link->link_params.lane_count;
  801. bw_code = ctrl->link->link_params.bw_code;
  802. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  803. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  804. x_int, y_frac_enum);
  805. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  806. panel->stream_id,
  807. panel->channel_start_slot, panel->channel_total_slots);
  808. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  809. lanes, bw_code, x_int, y_frac_enum);
  810. }
  811. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  812. {
  813. u8 fec_sts = 0;
  814. int rlen;
  815. u32 dsc_enable;
  816. const unsigned int fec_sts_dpcd = 0x280;
  817. if (ctrl->stream_count || !ctrl->fec_mode)
  818. return;
  819. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  820. /* wait for controller to start fec sequence */
  821. usleep_range(900, 1000);
  822. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  823. pr_debug("sink fec status:%d\n", fec_sts);
  824. dsc_enable = ctrl->fec_mode ? 1 : 0;
  825. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  826. dsc_enable);
  827. if (rlen < 1)
  828. pr_debug("failed to enable sink dsc\n");
  829. }
  830. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  831. {
  832. int rc = 0;
  833. bool link_ready = false;
  834. struct dp_ctrl_private *ctrl;
  835. if (!dp_ctrl || !panel)
  836. return -EINVAL;
  837. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  838. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  839. if (rc) {
  840. pr_err("failure on stream clock enable\n");
  841. return rc;
  842. }
  843. rc = panel->hw_cfg(panel, true);
  844. if (rc)
  845. return rc;
  846. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  847. dp_ctrl_send_phy_test_pattern(ctrl);
  848. return 0;
  849. }
  850. dp_ctrl_mst_stream_setup(ctrl, panel);
  851. dp_ctrl_send_video(ctrl);
  852. dp_ctrl_mst_send_act(ctrl);
  853. dp_ctrl_wait4video_ready(ctrl);
  854. dp_ctrl_fec_dsc_setup(ctrl);
  855. ctrl->stream_count++;
  856. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  857. pr_debug("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  858. return rc;
  859. }
  860. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  861. struct dp_panel *panel)
  862. {
  863. struct dp_ctrl_private *ctrl;
  864. bool act_complete;
  865. int i;
  866. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  867. if (!ctrl->mst_mode)
  868. return;
  869. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  870. ctrl->catalog->channel_alloc(ctrl->catalog,
  871. i,
  872. ctrl->mst_ch_info.slot_info[i].start_slot,
  873. ctrl->mst_ch_info.slot_info[i].tot_slots);
  874. }
  875. ctrl->catalog->trigger_act(ctrl->catalog);
  876. msleep(20); /* needs 1 frame time */
  877. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  878. if (!act_complete)
  879. pr_err("mst stream_off act trigger complete failed\n");
  880. else
  881. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  882. }
  883. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  884. struct dp_panel *panel)
  885. {
  886. struct dp_ctrl_private *ctrl;
  887. if (!dp_ctrl || !panel) {
  888. pr_err("invalid input\n");
  889. return;
  890. }
  891. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  892. dp_ctrl_push_idle(ctrl, panel->stream_id);
  893. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  894. }
  895. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  896. {
  897. struct dp_ctrl_private *ctrl;
  898. if (!dp_ctrl || !panel)
  899. return;
  900. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  901. if (!ctrl->power_on)
  902. return;
  903. panel->hw_cfg(panel, false);
  904. dp_ctrl_disable_stream_clocks(ctrl, panel);
  905. ctrl->stream_count--;
  906. }
  907. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  908. bool fec_mode, bool shallow)
  909. {
  910. int rc = 0;
  911. struct dp_ctrl_private *ctrl;
  912. u32 rate = 0;
  913. if (!dp_ctrl) {
  914. rc = -EINVAL;
  915. goto end;
  916. }
  917. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  918. if (ctrl->power_on)
  919. goto end;
  920. ctrl->mst_mode = mst_mode;
  921. ctrl->fec_mode = fec_mode;
  922. rate = ctrl->panel->link_info.rate;
  923. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  924. pr_debug("using phy test link parameters\n");
  925. } else {
  926. ctrl->link->link_params.bw_code =
  927. drm_dp_link_rate_to_bw_code(rate);
  928. ctrl->link->link_params.lane_count =
  929. ctrl->panel->link_info.num_lanes;
  930. }
  931. pr_debug("bw_code=%d, lane_count=%d\n",
  932. ctrl->link->link_params.bw_code,
  933. ctrl->link->link_params.lane_count);
  934. rc = dp_ctrl_link_setup(ctrl, shallow);
  935. ctrl->power_on = true;
  936. end:
  937. return rc;
  938. }
  939. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  940. {
  941. struct dp_ctrl_private *ctrl;
  942. if (!dp_ctrl)
  943. return;
  944. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  945. if (!ctrl->power_on)
  946. return;
  947. dp_ctrl_configure_source_link_params(ctrl, false);
  948. ctrl->catalog->reset(ctrl->catalog);
  949. /* Make sure DP is disabled before clk disable */
  950. wmb();
  951. dp_ctrl_disable_link_clock(ctrl);
  952. ctrl->mst_mode = false;
  953. ctrl->fec_mode = false;
  954. ctrl->power_on = false;
  955. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  956. pr_debug("DP off done\n");
  957. }
  958. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  959. enum dp_stream_id strm,
  960. u32 start_slot, u32 tot_slots)
  961. {
  962. struct dp_ctrl_private *ctrl;
  963. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  964. pr_err("invalid input\n");
  965. return;
  966. }
  967. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  968. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  969. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  970. }
  971. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  972. {
  973. struct dp_ctrl_private *ctrl;
  974. if (!dp_ctrl)
  975. return;
  976. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  977. ctrl->catalog->get_interrupt(ctrl->catalog);
  978. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  979. dp_ctrl_video_ready(ctrl);
  980. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  981. dp_ctrl_idle_patterns_sent(ctrl);
  982. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  983. dp_ctrl_idle_patterns_sent(ctrl);
  984. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  985. dp_ctrl_idle_patterns_sent(ctrl);
  986. }
  987. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  988. {
  989. int rc = 0;
  990. struct dp_ctrl_private *ctrl;
  991. struct dp_ctrl *dp_ctrl;
  992. if (!in->dev || !in->panel || !in->aux ||
  993. !in->link || !in->catalog) {
  994. pr_err("invalid input\n");
  995. rc = -EINVAL;
  996. goto error;
  997. }
  998. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  999. if (!ctrl) {
  1000. rc = -ENOMEM;
  1001. goto error;
  1002. }
  1003. init_completion(&ctrl->idle_comp);
  1004. init_completion(&ctrl->video_comp);
  1005. /* in parameters */
  1006. ctrl->parser = in->parser;
  1007. ctrl->panel = in->panel;
  1008. ctrl->power = in->power;
  1009. ctrl->aux = in->aux;
  1010. ctrl->link = in->link;
  1011. ctrl->catalog = in->catalog;
  1012. ctrl->dev = in->dev;
  1013. ctrl->mst_mode = false;
  1014. ctrl->fec_mode = false;
  1015. dp_ctrl = &ctrl->dp_ctrl;
  1016. /* out parameters */
  1017. dp_ctrl->init = dp_ctrl_host_init;
  1018. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1019. dp_ctrl->on = dp_ctrl_on;
  1020. dp_ctrl->off = dp_ctrl_off;
  1021. dp_ctrl->abort = dp_ctrl_abort;
  1022. dp_ctrl->isr = dp_ctrl_isr;
  1023. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1024. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1025. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1026. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1027. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1028. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1029. return dp_ctrl;
  1030. error:
  1031. return ERR_PTR(rc);
  1032. }
  1033. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1034. {
  1035. struct dp_ctrl_private *ctrl;
  1036. if (!dp_ctrl)
  1037. return;
  1038. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1039. devm_kfree(ctrl->dev, ctrl);
  1040. }