msm-digital-cdc.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/printk.h>
  17. #include <linux/debugfs.h>
  18. #include <linux/delay.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/regmap.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/tlv.h>
  26. #include <dsp/q6afe-v2.h>
  27. #include <ipc/apr.h>
  28. #include <soc/internal.h>
  29. #include "sdm660-cdc-registers.h"
  30. #include "msm-digital-cdc.h"
  31. #include "msm-cdc-common.h"
  32. #include "../../sdm660-common.h"
  33. #define DRV_NAME "msm_digital_codec"
  34. #define MCLK_RATE_9P6MHZ 9600000
  35. #define MCLK_RATE_12P288MHZ 12288000
  36. #define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
  37. #define CF_MIN_3DB_4HZ 0x0
  38. #define CF_MIN_3DB_75HZ 0x1
  39. #define CF_MIN_3DB_150HZ 0x2
  40. #define MSM_DIG_CDC_VERSION_ENTRY_SIZE 32
  41. static unsigned long rx_digital_gain_reg[] = {
  42. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  43. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  44. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  45. };
  46. static unsigned long tx_digital_gain_reg[] = {
  47. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  48. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  49. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  50. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  51. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  52. };
  53. #define SDM660_TX_UNMUTE_DELAY_MS 40
  54. static int tx_unmute_delay = SDM660_TX_UNMUTE_DELAY_MS;
  55. module_param(tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  57. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  58. struct snd_soc_codec *registered_digcodec;
  59. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  60. /* Codec supports 2 IIR filters */
  61. enum {
  62. IIR1 = 0,
  63. IIR2,
  64. IIR_MAX,
  65. };
  66. static int msm_digcdc_clock_control(bool flag)
  67. {
  68. int ret = -EINVAL;
  69. struct msm_asoc_mach_data *pdata = NULL;
  70. struct msm_dig_priv *msm_dig_cdc =
  71. snd_soc_codec_get_drvdata(registered_digcodec);
  72. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  73. if (flag) {
  74. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  75. if (atomic_read(&pdata->int_mclk0_enabled) == false) {
  76. pdata->digital_cdc_core_clk.enable = 1;
  77. ret = afe_set_lpass_clock_v2(
  78. AFE_PORT_ID_INT0_MI2S_RX,
  79. &pdata->digital_cdc_core_clk);
  80. if (ret < 0) {
  81. pr_err("%s:failed to enable the MCLK\n",
  82. __func__);
  83. /*
  84. * Avoid access to lpass register
  85. * as clock enable failed during SSR.
  86. */
  87. if (ret == -ENODEV)
  88. msm_dig_cdc->regmap->cache_only = true;
  89. return ret;
  90. }
  91. pr_debug("enabled digital codec core clk\n");
  92. atomic_set(&pdata->int_mclk0_enabled, true);
  93. schedule_delayed_work(&pdata->disable_int_mclk0_work,
  94. 50);
  95. }
  96. } else {
  97. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  98. dev_dbg(registered_digcodec->dev,
  99. "disable MCLK, workq to disable set already\n");
  100. }
  101. return 0;
  102. }
  103. static void enable_digital_callback(void *flag)
  104. {
  105. msm_digcdc_clock_control(true);
  106. }
  107. static void disable_digital_callback(void *flag)
  108. {
  109. msm_digcdc_clock_control(false);
  110. pr_debug("disable mclk happens in workq\n");
  111. }
  112. static int msm_dig_cdc_put_dec_enum(struct snd_kcontrol *kcontrol,
  113. struct snd_ctl_elem_value *ucontrol)
  114. {
  115. struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kcontrol);
  116. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  117. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  118. unsigned int dec_mux, decimator;
  119. char *dec_name = NULL;
  120. char *widget_name = NULL;
  121. char *temp;
  122. u16 tx_mux_ctl_reg;
  123. u8 adc_dmic_sel = 0x0;
  124. int ret = 0;
  125. char *dec_num;
  126. if (ucontrol->value.enumerated.item[0] > e->items) {
  127. dev_err(codec->dev, "%s: Invalid enum value: %d\n",
  128. __func__, ucontrol->value.enumerated.item[0]);
  129. return -EINVAL;
  130. }
  131. dec_mux = ucontrol->value.enumerated.item[0];
  132. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  133. if (!widget_name) {
  134. dev_err(codec->dev, "%s: failed to copy string\n",
  135. __func__);
  136. return -ENOMEM;
  137. }
  138. temp = widget_name;
  139. dec_name = strsep(&widget_name, " ");
  140. widget_name = temp;
  141. if (!dec_name) {
  142. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  143. __func__, w->name);
  144. ret = -EINVAL;
  145. goto out;
  146. }
  147. dec_num = strpbrk(dec_name, "12345");
  148. if (dec_num == NULL) {
  149. dev_err(codec->dev, "%s: Invalid DEC selected\n", __func__);
  150. ret = -EINVAL;
  151. goto out;
  152. }
  153. ret = kstrtouint(dec_num, 10, &decimator);
  154. if (ret < 0) {
  155. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  156. __func__, dec_name);
  157. ret = -EINVAL;
  158. goto out;
  159. }
  160. dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
  161. , __func__, w->name, decimator, dec_mux);
  162. switch (decimator) {
  163. case 1:
  164. case 2:
  165. case 3:
  166. case 4:
  167. case 5:
  168. if ((dec_mux == 4) || (dec_mux == 5) ||
  169. (dec_mux == 6) || (dec_mux == 7))
  170. adc_dmic_sel = 0x1;
  171. else
  172. adc_dmic_sel = 0x0;
  173. break;
  174. default:
  175. dev_err(codec->dev, "%s: Invalid Decimator = %u\n",
  176. __func__, decimator);
  177. ret = -EINVAL;
  178. goto out;
  179. }
  180. tx_mux_ctl_reg =
  181. MSM89XX_CDC_CORE_TX1_MUX_CTL + 32 * (decimator - 1);
  182. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
  183. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  184. out:
  185. kfree(widget_name);
  186. return ret;
  187. }
  188. static int msm_dig_cdc_codec_config_compander(struct snd_soc_codec *codec,
  189. int interp_n, int event)
  190. {
  191. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  192. int comp_ch_bits_set = 0x03;
  193. int comp_ch_value;
  194. dev_dbg(codec->dev, "%s: event %d shift %d, enabled %d\n",
  195. __func__, event, interp_n,
  196. dig_cdc->comp_enabled[interp_n]);
  197. /* compander is invalid */
  198. if (dig_cdc->comp_enabled[interp_n] != COMPANDER_1 &&
  199. dig_cdc->comp_enabled[interp_n]) {
  200. dev_dbg(codec->dev, "%s: Invalid compander %d\n", __func__,
  201. dig_cdc->comp_enabled[interp_n]);
  202. return 0;
  203. }
  204. if (SND_SOC_DAPM_EVENT_ON(event)) {
  205. /* compander is not enabled */
  206. if (!dig_cdc->comp_enabled[interp_n]) {
  207. dig_cdc->set_compander_mode(dig_cdc->handle, 0x00);
  208. return 0;
  209. };
  210. comp_ch_value = snd_soc_read(codec,
  211. MSM89XX_CDC_CORE_COMP0_B1_CTL);
  212. if (interp_n == 0) {
  213. if (comp_ch_value & 0x02) {
  214. dev_dbg(codec->dev,
  215. "%s comp ch 1 already enabled\n",
  216. __func__);
  217. return 0;
  218. }
  219. }
  220. if (interp_n == 1) {
  221. if (comp_ch_value & 0x01) {
  222. dev_dbg(codec->dev,
  223. "%s comp ch 0 already enabled\n",
  224. __func__);
  225. return 0;
  226. }
  227. }
  228. dig_cdc->set_compander_mode(dig_cdc->handle, 0x08);
  229. /* Enable Compander Clock */
  230. snd_soc_update_bits(codec,
  231. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x09);
  232. snd_soc_update_bits(codec,
  233. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x01);
  234. if (dig_cdc->comp_enabled[MSM89XX_RX1]) {
  235. snd_soc_update_bits(codec,
  236. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  237. 0x02, 0x02);
  238. }
  239. if (dig_cdc->comp_enabled[MSM89XX_RX2]) {
  240. snd_soc_update_bits(codec,
  241. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  242. 0x01, 0x01);
  243. }
  244. snd_soc_update_bits(codec,
  245. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x01);
  246. snd_soc_update_bits(codec,
  247. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0x50);
  248. /* add sleep for compander to settle */
  249. usleep_range(1000, 1100);
  250. snd_soc_update_bits(codec,
  251. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x28);
  252. snd_soc_update_bits(codec,
  253. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0xB0);
  254. /* Enable Compander GPIO */
  255. if (dig_cdc->codec_hph_comp_gpio)
  256. dig_cdc->codec_hph_comp_gpio(1, codec);
  257. } else if (SND_SOC_DAPM_EVENT_OFF(event)) {
  258. /* Disable Compander GPIO */
  259. if (dig_cdc->codec_hph_comp_gpio)
  260. dig_cdc->codec_hph_comp_gpio(0, codec);
  261. snd_soc_update_bits(codec,
  262. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  263. 1 << interp_n, 0);
  264. comp_ch_bits_set = snd_soc_read(codec,
  265. MSM89XX_CDC_CORE_COMP0_B1_CTL);
  266. if ((comp_ch_bits_set & 0x03) == 0x00) {
  267. snd_soc_update_bits(codec,
  268. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x05);
  269. snd_soc_update_bits(codec,
  270. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x00);
  271. }
  272. }
  273. return 0;
  274. }
  275. /**
  276. * msm_dig_cdc_hph_comp_cb - registers callback to codec by machine driver.
  277. *
  278. * @codec_hph_comp_gpio: function pointer to set comp gpio at machine driver
  279. * @codec: codec pointer
  280. *
  281. */
  282. void msm_dig_cdc_hph_comp_cb(
  283. int (*codec_hph_comp_gpio)(bool enable, struct snd_soc_codec *codec),
  284. struct snd_soc_codec *codec)
  285. {
  286. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  287. pr_debug("%s: Enter\n", __func__);
  288. dig_cdc->codec_hph_comp_gpio = codec_hph_comp_gpio;
  289. }
  290. EXPORT_SYMBOL(msm_dig_cdc_hph_comp_cb);
  291. static int msm_dig_cdc_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  292. struct snd_kcontrol *kcontrol,
  293. int event)
  294. {
  295. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  296. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  297. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  298. if (w->shift >= MSM89XX_RX_MAX || w->shift < 0) {
  299. dev_err(codec->dev, "%s: wrong RX index: %d\n",
  300. __func__, w->shift);
  301. return -EINVAL;
  302. }
  303. switch (event) {
  304. case SND_SOC_DAPM_POST_PMU:
  305. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  306. /* apply the digital gain after the interpolator is enabled*/
  307. if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
  308. snd_soc_write(codec,
  309. rx_digital_gain_reg[w->shift],
  310. snd_soc_read(codec,
  311. rx_digital_gain_reg[w->shift])
  312. );
  313. break;
  314. case SND_SOC_DAPM_POST_PMD:
  315. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  316. snd_soc_update_bits(codec,
  317. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  318. 1 << w->shift, 1 << w->shift);
  319. snd_soc_update_bits(codec,
  320. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  321. 1 << w->shift, 0x0);
  322. /*
  323. * disable the mute enabled during the PMD of this device
  324. */
  325. if ((w->shift == 0) &&
  326. (msm_dig_cdc->mute_mask & HPHL_PA_DISABLE)) {
  327. pr_debug("disabling HPHL mute\n");
  328. snd_soc_update_bits(codec,
  329. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  330. msm_dig_cdc->mute_mask &= ~(HPHL_PA_DISABLE);
  331. } else if ((w->shift == 1) &&
  332. (msm_dig_cdc->mute_mask & HPHR_PA_DISABLE)) {
  333. pr_debug("disabling HPHR mute\n");
  334. snd_soc_update_bits(codec,
  335. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  336. msm_dig_cdc->mute_mask &= ~(HPHR_PA_DISABLE);
  337. } else if ((w->shift == 2) &&
  338. (msm_dig_cdc->mute_mask & SPKR_PA_DISABLE)) {
  339. pr_debug("disabling SPKR mute\n");
  340. snd_soc_update_bits(codec,
  341. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  342. msm_dig_cdc->mute_mask &= ~(SPKR_PA_DISABLE);
  343. }
  344. }
  345. return 0;
  346. }
  347. static int msm_dig_cdc_get_iir_enable_audio_mixer(
  348. struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  352. int iir_idx = ((struct soc_multi_mixer_control *)
  353. kcontrol->private_value)->reg;
  354. int band_idx = ((struct soc_multi_mixer_control *)
  355. kcontrol->private_value)->shift;
  356. ucontrol->value.integer.value[0] =
  357. (snd_soc_read(codec,
  358. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  359. (1 << band_idx)) != 0;
  360. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  361. iir_idx, band_idx,
  362. (uint32_t)ucontrol->value.integer.value[0]);
  363. return 0;
  364. }
  365. static int msm_dig_cdc_put_iir_enable_audio_mixer(
  366. struct snd_kcontrol *kcontrol,
  367. struct snd_ctl_elem_value *ucontrol)
  368. {
  369. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  370. int iir_idx = ((struct soc_multi_mixer_control *)
  371. kcontrol->private_value)->reg;
  372. int band_idx = ((struct soc_multi_mixer_control *)
  373. kcontrol->private_value)->shift;
  374. int value = ucontrol->value.integer.value[0];
  375. /* Mask first 5 bits, 6-8 are reserved */
  376. snd_soc_update_bits(codec,
  377. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx),
  378. (1 << band_idx), (value << band_idx));
  379. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  380. iir_idx, band_idx,
  381. ((snd_soc_read(codec,
  382. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  383. (1 << band_idx)) != 0));
  384. return 0;
  385. }
  386. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  387. int iir_idx, int band_idx,
  388. int coeff_idx)
  389. {
  390. uint32_t value = 0;
  391. /* Address does not automatically update if reading */
  392. snd_soc_write(codec,
  393. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  394. ((band_idx * BAND_MAX + coeff_idx)
  395. * sizeof(uint32_t)) & 0x7F);
  396. value |= snd_soc_read(codec,
  397. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx));
  398. snd_soc_write(codec,
  399. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  400. ((band_idx * BAND_MAX + coeff_idx)
  401. * sizeof(uint32_t) + 1) & 0x7F);
  402. value |= (snd_soc_read(codec,
  403. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 8);
  404. snd_soc_write(codec,
  405. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  406. ((band_idx * BAND_MAX + coeff_idx)
  407. * sizeof(uint32_t) + 2) & 0x7F);
  408. value |= (snd_soc_read(codec,
  409. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 16);
  410. snd_soc_write(codec,
  411. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  412. ((band_idx * BAND_MAX + coeff_idx)
  413. * sizeof(uint32_t) + 3) & 0x7F);
  414. /* Mask bits top 2 bits since they are reserved */
  415. value |= ((snd_soc_read(codec, (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL
  416. + 64 * iir_idx)) & 0x3f) << 24);
  417. return value;
  418. }
  419. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  420. int iir_idx, int band_idx,
  421. uint32_t value)
  422. {
  423. snd_soc_write(codec,
  424. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  425. (value & 0xFF));
  426. snd_soc_write(codec,
  427. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  428. (value >> 8) & 0xFF);
  429. snd_soc_write(codec,
  430. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  431. (value >> 16) & 0xFF);
  432. /* Mask top 2 bits, 7-8 are reserved */
  433. snd_soc_write(codec,
  434. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  435. (value >> 24) & 0x3F);
  436. }
  437. static int msm_dig_cdc_get_iir_band_audio_mixer(
  438. struct snd_kcontrol *kcontrol,
  439. struct snd_ctl_elem_value *ucontrol)
  440. {
  441. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  442. int iir_idx = ((struct soc_multi_mixer_control *)
  443. kcontrol->private_value)->reg;
  444. int band_idx = ((struct soc_multi_mixer_control *)
  445. kcontrol->private_value)->shift;
  446. ucontrol->value.integer.value[0] =
  447. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  448. ucontrol->value.integer.value[1] =
  449. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  450. ucontrol->value.integer.value[2] =
  451. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  452. ucontrol->value.integer.value[3] =
  453. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  454. ucontrol->value.integer.value[4] =
  455. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  456. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  457. "%s: IIR #%d band #%d b1 = 0x%x\n"
  458. "%s: IIR #%d band #%d b2 = 0x%x\n"
  459. "%s: IIR #%d band #%d a1 = 0x%x\n"
  460. "%s: IIR #%d band #%d a2 = 0x%x\n",
  461. __func__, iir_idx, band_idx,
  462. (uint32_t)ucontrol->value.integer.value[0],
  463. __func__, iir_idx, band_idx,
  464. (uint32_t)ucontrol->value.integer.value[1],
  465. __func__, iir_idx, band_idx,
  466. (uint32_t)ucontrol->value.integer.value[2],
  467. __func__, iir_idx, band_idx,
  468. (uint32_t)ucontrol->value.integer.value[3],
  469. __func__, iir_idx, band_idx,
  470. (uint32_t)ucontrol->value.integer.value[4]);
  471. return 0;
  472. }
  473. static int msm_dig_cdc_put_iir_band_audio_mixer(
  474. struct snd_kcontrol *kcontrol,
  475. struct snd_ctl_elem_value *ucontrol)
  476. {
  477. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  478. int iir_idx = ((struct soc_multi_mixer_control *)
  479. kcontrol->private_value)->reg;
  480. int band_idx = ((struct soc_multi_mixer_control *)
  481. kcontrol->private_value)->shift;
  482. /* Mask top bit it is reserved */
  483. /* Updates addr automatically for each B2 write */
  484. snd_soc_write(codec,
  485. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  486. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  487. set_iir_band_coeff(codec, iir_idx, band_idx,
  488. ucontrol->value.integer.value[0]);
  489. set_iir_band_coeff(codec, iir_idx, band_idx,
  490. ucontrol->value.integer.value[1]);
  491. set_iir_band_coeff(codec, iir_idx, band_idx,
  492. ucontrol->value.integer.value[2]);
  493. set_iir_band_coeff(codec, iir_idx, band_idx,
  494. ucontrol->value.integer.value[3]);
  495. set_iir_band_coeff(codec, iir_idx, band_idx,
  496. ucontrol->value.integer.value[4]);
  497. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  498. "%s: IIR #%d band #%d b1 = 0x%x\n"
  499. "%s: IIR #%d band #%d b2 = 0x%x\n"
  500. "%s: IIR #%d band #%d a1 = 0x%x\n"
  501. "%s: IIR #%d band #%d a2 = 0x%x\n",
  502. __func__, iir_idx, band_idx,
  503. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  504. __func__, iir_idx, band_idx,
  505. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  506. __func__, iir_idx, band_idx,
  507. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  508. __func__, iir_idx, band_idx,
  509. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  510. __func__, iir_idx, band_idx,
  511. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  512. return 0;
  513. }
  514. static void tx_hpf_corner_freq_callback(struct work_struct *work)
  515. {
  516. struct delayed_work *hpf_delayed_work;
  517. struct hpf_work *hpf_work;
  518. struct snd_soc_codec *codec;
  519. struct msm_dig_priv *msm_dig_cdc;
  520. u16 tx_mux_ctl_reg;
  521. u8 hpf_cut_of_freq;
  522. hpf_delayed_work = to_delayed_work(work);
  523. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  524. codec = hpf_work->dig_cdc->codec;
  525. msm_dig_cdc = hpf_work->dig_cdc;
  526. hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
  527. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  528. (hpf_work->decimator - 1) * 32;
  529. dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
  530. __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
  531. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x51);
  532. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
  533. }
  534. static int msm_dig_cdc_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  535. struct snd_kcontrol *kcontrol, int event)
  536. {
  537. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  538. int value = 0, reg;
  539. switch (event) {
  540. case SND_SOC_DAPM_POST_PMU:
  541. if (w->shift == 0)
  542. reg = MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL;
  543. else if (w->shift == 1)
  544. reg = MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL;
  545. else
  546. goto ret;
  547. value = snd_soc_read(codec, reg);
  548. snd_soc_write(codec, reg, value);
  549. break;
  550. default:
  551. pr_err("%s: event = %d not expected\n", __func__, event);
  552. }
  553. ret:
  554. return 0;
  555. }
  556. static int msm_dig_cdc_compander_get(struct snd_kcontrol *kcontrol,
  557. struct snd_ctl_elem_value *ucontrol)
  558. {
  559. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  560. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  561. int comp_idx = ((struct soc_multi_mixer_control *)
  562. kcontrol->private_value)->reg;
  563. int rx_idx = ((struct soc_multi_mixer_control *)
  564. kcontrol->private_value)->shift;
  565. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  566. __func__, comp_idx, rx_idx,
  567. dig_cdc->comp_enabled[rx_idx]);
  568. ucontrol->value.integer.value[0] = dig_cdc->comp_enabled[rx_idx];
  569. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  570. __func__, ucontrol->value.integer.value[0]);
  571. return 0;
  572. }
  573. static int msm_dig_cdc_compander_set(struct snd_kcontrol *kcontrol,
  574. struct snd_ctl_elem_value *ucontrol)
  575. {
  576. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  577. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  578. int comp_idx = ((struct soc_multi_mixer_control *)
  579. kcontrol->private_value)->reg;
  580. int rx_idx = ((struct soc_multi_mixer_control *)
  581. kcontrol->private_value)->shift;
  582. int value = ucontrol->value.integer.value[0];
  583. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  584. __func__, ucontrol->value.integer.value[0]);
  585. if (dig_cdc->version >= DIANGU) {
  586. if (!value)
  587. dig_cdc->comp_enabled[rx_idx] = 0;
  588. else
  589. dig_cdc->comp_enabled[rx_idx] = comp_idx;
  590. }
  591. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  592. __func__, comp_idx, rx_idx,
  593. dig_cdc->comp_enabled[rx_idx]);
  594. return 0;
  595. }
  596. static const struct snd_kcontrol_new compander_kcontrols[] = {
  597. SOC_SINGLE_EXT("COMP0 RX1", COMPANDER_1, MSM89XX_RX1, 1, 0,
  598. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  599. SOC_SINGLE_EXT("COMP0 RX2", COMPANDER_1, MSM89XX_RX2, 1, 0,
  600. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  601. };
  602. static int msm_dig_cdc_set_interpolator_rate(struct snd_soc_dai *dai,
  603. u8 rx_fs_rate_reg_val,
  604. u32 sample_rate)
  605. {
  606. snd_soc_update_bits(dai->codec,
  607. MSM89XX_CDC_CORE_RX1_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  608. snd_soc_update_bits(dai->codec,
  609. MSM89XX_CDC_CORE_RX2_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  610. return 0;
  611. }
  612. static int msm_dig_cdc_hw_params(struct snd_pcm_substream *substream,
  613. struct snd_pcm_hw_params *params,
  614. struct snd_soc_dai *dai)
  615. {
  616. u8 tx_fs_rate, rx_fs_rate, rx_clk_fs_rate;
  617. int ret;
  618. dev_dbg(dai->codec->dev,
  619. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d format %d\n",
  620. __func__, dai->name, dai->id, params_rate(params),
  621. params_channels(params), params_format(params));
  622. switch (params_rate(params)) {
  623. case 8000:
  624. tx_fs_rate = 0x00;
  625. rx_fs_rate = 0x00;
  626. rx_clk_fs_rate = 0x00;
  627. break;
  628. case 16000:
  629. tx_fs_rate = 0x20;
  630. rx_fs_rate = 0x20;
  631. rx_clk_fs_rate = 0x01;
  632. break;
  633. case 32000:
  634. tx_fs_rate = 0x40;
  635. rx_fs_rate = 0x40;
  636. rx_clk_fs_rate = 0x02;
  637. break;
  638. case 44100:
  639. case 48000:
  640. tx_fs_rate = 0x60;
  641. rx_fs_rate = 0x60;
  642. rx_clk_fs_rate = 0x03;
  643. break;
  644. case 96000:
  645. tx_fs_rate = 0x80;
  646. rx_fs_rate = 0x80;
  647. rx_clk_fs_rate = 0x04;
  648. break;
  649. case 192000:
  650. tx_fs_rate = 0xA0;
  651. rx_fs_rate = 0xA0;
  652. rx_clk_fs_rate = 0x05;
  653. break;
  654. default:
  655. dev_err(dai->codec->dev,
  656. "%s: Invalid sampling rate %d\n", __func__,
  657. params_rate(params));
  658. return -EINVAL;
  659. }
  660. snd_soc_update_bits(dai->codec,
  661. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x0F, rx_clk_fs_rate);
  662. switch (substream->stream) {
  663. case SNDRV_PCM_STREAM_CAPTURE:
  664. break;
  665. case SNDRV_PCM_STREAM_PLAYBACK:
  666. ret = msm_dig_cdc_set_interpolator_rate(dai, rx_fs_rate,
  667. params_rate(params));
  668. if (ret < 0) {
  669. dev_err(dai->codec->dev,
  670. "%s: set decimator rate failed %d\n", __func__,
  671. ret);
  672. return ret;
  673. }
  674. break;
  675. default:
  676. dev_err(dai->codec->dev,
  677. "%s: Invalid stream type %d\n", __func__,
  678. substream->stream);
  679. return -EINVAL;
  680. }
  681. switch (params_format(params)) {
  682. case SNDRV_PCM_FORMAT_S16_LE:
  683. snd_soc_update_bits(dai->codec,
  684. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x20);
  685. break;
  686. case SNDRV_PCM_FORMAT_S24_LE:
  687. case SNDRV_PCM_FORMAT_S24_3LE:
  688. snd_soc_update_bits(dai->codec,
  689. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x00);
  690. break;
  691. default:
  692. dev_err(dai->codec->dev, "%s: wrong format selected\n",
  693. __func__);
  694. return -EINVAL;
  695. }
  696. return 0;
  697. }
  698. static int msm_dig_cdc_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  699. struct snd_kcontrol *kcontrol,
  700. int event)
  701. {
  702. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  703. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  704. u8 dmic_clk_en;
  705. u16 dmic_clk_reg;
  706. s32 *dmic_clk_cnt;
  707. unsigned int dmic;
  708. int ret;
  709. char *dmic_num = strpbrk(w->name, "1234");
  710. if (dmic_num == NULL) {
  711. dev_err(codec->dev, "%s: Invalid DMIC\n", __func__);
  712. return -EINVAL;
  713. }
  714. ret = kstrtouint(dmic_num, 10, &dmic);
  715. if (ret < 0) {
  716. dev_err(codec->dev,
  717. "%s: Invalid DMIC line on the codec\n", __func__);
  718. return -EINVAL;
  719. }
  720. switch (dmic) {
  721. case 1:
  722. case 2:
  723. dmic_clk_en = 0x01;
  724. dmic_clk_cnt = &(dig_cdc->dmic_1_2_clk_cnt);
  725. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B1_CTL;
  726. dev_dbg(codec->dev,
  727. "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
  728. __func__, event, dmic, *dmic_clk_cnt);
  729. break;
  730. case 3:
  731. case 4:
  732. dmic_clk_en = 0x01;
  733. dmic_clk_cnt = &(dig_cdc->dmic_3_4_clk_cnt);
  734. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B2_CTL;
  735. dev_dbg(codec->dev,
  736. "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
  737. __func__, event, dmic, *dmic_clk_cnt);
  738. break;
  739. default:
  740. dev_err(codec->dev, "%s: Invalid DMIC Selection\n", __func__);
  741. return -EINVAL;
  742. }
  743. switch (event) {
  744. case SND_SOC_DAPM_PRE_PMU:
  745. (*dmic_clk_cnt)++;
  746. if (*dmic_clk_cnt == 1) {
  747. snd_soc_update_bits(codec, dmic_clk_reg,
  748. 0x0E, 0x04);
  749. snd_soc_update_bits(codec, dmic_clk_reg,
  750. dmic_clk_en, dmic_clk_en);
  751. }
  752. snd_soc_update_bits(codec,
  753. MSM89XX_CDC_CORE_TX1_DMIC_CTL + (dmic - 1) * 0x20,
  754. 0x07, 0x02);
  755. break;
  756. case SND_SOC_DAPM_POST_PMD:
  757. (*dmic_clk_cnt)--;
  758. if (*dmic_clk_cnt == 0)
  759. snd_soc_update_bits(codec, dmic_clk_reg,
  760. dmic_clk_en, 0);
  761. break;
  762. }
  763. return 0;
  764. }
  765. static int msm_dig_cdc_codec_enable_dec(struct snd_soc_dapm_widget *w,
  766. struct snd_kcontrol *kcontrol,
  767. int event)
  768. {
  769. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  770. struct msm_asoc_mach_data *pdata = NULL;
  771. unsigned int decimator;
  772. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  773. char *dec_name = NULL;
  774. char *widget_name = NULL;
  775. char *temp;
  776. int ret = 0, i;
  777. u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
  778. u8 dec_hpf_cut_of_freq;
  779. int offset;
  780. char *dec_num;
  781. pdata = snd_soc_card_get_drvdata(codec->component.card);
  782. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  783. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  784. if (!widget_name)
  785. return -ENOMEM;
  786. temp = widget_name;
  787. dec_name = strsep(&widget_name, " ");
  788. widget_name = temp;
  789. if (!dec_name) {
  790. dev_err(codec->dev,
  791. "%s: Invalid decimator = %s\n", __func__, w->name);
  792. ret = -EINVAL;
  793. goto out;
  794. }
  795. dec_num = strpbrk(dec_name, "12345");
  796. if (dec_num == NULL) {
  797. dev_err(codec->dev, "%s: Invalid Decimator\n", __func__);
  798. ret = -EINVAL;
  799. goto out;
  800. }
  801. ret = kstrtouint(dec_num, 10, &decimator);
  802. if (ret < 0) {
  803. dev_err(codec->dev,
  804. "%s: Invalid decimator = %s\n", __func__, dec_name);
  805. ret = -EINVAL;
  806. goto out;
  807. }
  808. dev_dbg(codec->dev,
  809. "%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
  810. w->name, dec_name, decimator);
  811. if (w->reg == MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL) {
  812. dec_reset_reg = MSM89XX_CDC_CORE_CLK_TX_RESET_B1_CTL;
  813. offset = 0;
  814. } else {
  815. dev_err(codec->dev, "%s: Error, incorrect dec\n", __func__);
  816. ret = -EINVAL;
  817. goto out;
  818. }
  819. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  820. 32 * (decimator - 1);
  821. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  822. 32 * (decimator - 1);
  823. if (decimator == 5) {
  824. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX5_VOL_CTL_CFG;
  825. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX5_MUX_CTL;
  826. }
  827. switch (event) {
  828. case SND_SOC_DAPM_PRE_PMU:
  829. /* Enableable TX digital mute */
  830. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  831. for (i = 0; i < NUM_DECIMATORS; i++) {
  832. if (decimator == i + 1)
  833. msm_dig_cdc->dec_active[i] = true;
  834. }
  835. dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
  836. dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
  837. tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
  838. dec_hpf_cut_of_freq;
  839. if (dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ) {
  840. /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
  841. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  842. CF_MIN_3DB_150HZ << 4);
  843. }
  844. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x42);
  845. break;
  846. case SND_SOC_DAPM_POST_PMU:
  847. /* enable HPF */
  848. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x00);
  849. schedule_delayed_work(
  850. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork,
  851. msecs_to_jiffies(tx_unmute_delay));
  852. if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
  853. CF_MIN_3DB_150HZ) {
  854. schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
  855. msecs_to_jiffies(300));
  856. }
  857. /* apply the digital gain after the decimator is enabled*/
  858. if ((w->shift) < ARRAY_SIZE(tx_digital_gain_reg))
  859. snd_soc_write(codec,
  860. tx_digital_gain_reg[w->shift + offset],
  861. snd_soc_read(codec,
  862. tx_digital_gain_reg[w->shift + offset])
  863. );
  864. break;
  865. case SND_SOC_DAPM_PRE_PMD:
  866. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  867. msleep(20);
  868. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  869. cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
  870. cancel_delayed_work_sync(
  871. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork);
  872. break;
  873. case SND_SOC_DAPM_POST_PMD:
  874. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
  875. 1 << w->shift);
  876. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
  877. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  878. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  879. (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
  880. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
  881. for (i = 0; i < NUM_DECIMATORS; i++) {
  882. if (decimator == i + 1)
  883. msm_dig_cdc->dec_active[i] = false;
  884. }
  885. break;
  886. }
  887. out:
  888. kfree(widget_name);
  889. return ret;
  890. }
  891. static int msm_dig_cdc_event_notify(struct notifier_block *block,
  892. unsigned long val,
  893. void *data)
  894. {
  895. enum dig_cdc_notify_event event = (enum dig_cdc_notify_event)val;
  896. struct snd_soc_codec *codec = registered_digcodec;
  897. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  898. struct msm_asoc_mach_data *pdata = NULL;
  899. int ret = -EINVAL;
  900. pdata = snd_soc_card_get_drvdata(codec->component.card);
  901. switch (event) {
  902. case DIG_CDC_EVENT_CLK_ON:
  903. snd_soc_update_bits(codec,
  904. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x03);
  905. if (pdata->mclk_freq == MCLK_RATE_12P288MHZ ||
  906. pdata->native_clk_set)
  907. snd_soc_update_bits(codec,
  908. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x00);
  909. else if (pdata->mclk_freq == MCLK_RATE_9P6MHZ)
  910. snd_soc_update_bits(codec,
  911. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x01);
  912. snd_soc_update_bits(codec,
  913. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x01);
  914. break;
  915. case DIG_CDC_EVENT_CLK_OFF:
  916. snd_soc_update_bits(codec,
  917. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x00);
  918. snd_soc_update_bits(codec,
  919. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x00);
  920. break;
  921. case DIG_CDC_EVENT_RX1_MUTE_ON:
  922. snd_soc_update_bits(codec,
  923. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x01);
  924. msm_dig_cdc->mute_mask |= HPHL_PA_DISABLE;
  925. break;
  926. case DIG_CDC_EVENT_RX1_MUTE_OFF:
  927. snd_soc_update_bits(codec,
  928. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  929. msm_dig_cdc->mute_mask &= (~HPHL_PA_DISABLE);
  930. break;
  931. case DIG_CDC_EVENT_RX2_MUTE_ON:
  932. snd_soc_update_bits(codec,
  933. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x01);
  934. msm_dig_cdc->mute_mask |= HPHR_PA_DISABLE;
  935. break;
  936. case DIG_CDC_EVENT_RX2_MUTE_OFF:
  937. snd_soc_update_bits(codec,
  938. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  939. msm_dig_cdc->mute_mask &= (~HPHR_PA_DISABLE);
  940. break;
  941. case DIG_CDC_EVENT_RX3_MUTE_ON:
  942. snd_soc_update_bits(codec,
  943. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x01);
  944. msm_dig_cdc->mute_mask |= SPKR_PA_DISABLE;
  945. break;
  946. case DIG_CDC_EVENT_RX3_MUTE_OFF:
  947. snd_soc_update_bits(codec,
  948. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  949. msm_dig_cdc->mute_mask &= (~SPKR_PA_DISABLE);
  950. break;
  951. case DIG_CDC_EVENT_PRE_RX1_INT_ON:
  952. snd_soc_update_bits(codec,
  953. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x28);
  954. snd_soc_update_bits(codec,
  955. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0x10);
  956. snd_soc_update_bits(codec,
  957. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x80);
  958. break;
  959. case DIG_CDC_EVENT_PRE_RX2_INT_ON:
  960. snd_soc_update_bits(codec,
  961. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x28);
  962. snd_soc_update_bits(codec,
  963. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0x10);
  964. snd_soc_update_bits(codec,
  965. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x80);
  966. break;
  967. case DIG_CDC_EVENT_POST_RX1_INT_OFF:
  968. snd_soc_update_bits(codec,
  969. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x00);
  970. snd_soc_update_bits(codec,
  971. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0xFF);
  972. snd_soc_update_bits(codec,
  973. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x00);
  974. break;
  975. case DIG_CDC_EVENT_POST_RX2_INT_OFF:
  976. snd_soc_update_bits(codec,
  977. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x00);
  978. snd_soc_update_bits(codec,
  979. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0xFF);
  980. snd_soc_update_bits(codec,
  981. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x00);
  982. break;
  983. case DIG_CDC_EVENT_SSR_DOWN:
  984. regcache_cache_only(msm_dig_cdc->regmap, true);
  985. break;
  986. case DIG_CDC_EVENT_SSR_UP:
  987. regcache_cache_only(msm_dig_cdc->regmap, false);
  988. regcache_mark_dirty(msm_dig_cdc->regmap);
  989. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  990. pdata->digital_cdc_core_clk.enable = 1;
  991. ret = afe_set_lpass_clock_v2(
  992. AFE_PORT_ID_INT0_MI2S_RX,
  993. &pdata->digital_cdc_core_clk);
  994. if (ret < 0) {
  995. pr_err("%s:failed to enable the MCLK\n",
  996. __func__);
  997. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  998. break;
  999. }
  1000. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  1001. regcache_sync(msm_dig_cdc->regmap);
  1002. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  1003. pdata->digital_cdc_core_clk.enable = 0;
  1004. afe_set_lpass_clock_v2(
  1005. AFE_PORT_ID_INT0_MI2S_RX,
  1006. &pdata->digital_cdc_core_clk);
  1007. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  1008. break;
  1009. case DIG_CDC_EVENT_INVALID:
  1010. default:
  1011. break;
  1012. }
  1013. return 0;
  1014. }
  1015. static ssize_t msm_dig_codec_version_read(struct snd_info_entry *entry,
  1016. void *file_private_data,
  1017. struct file *file,
  1018. char __user *buf, size_t count,
  1019. loff_t pos)
  1020. {
  1021. struct msm_dig_priv *msm_dig;
  1022. char buffer[MSM_DIG_CDC_VERSION_ENTRY_SIZE];
  1023. int len = 0;
  1024. msm_dig = (struct msm_dig_priv *) entry->private_data;
  1025. if (!msm_dig) {
  1026. pr_err("%s: msm_dig priv is null\n", __func__);
  1027. return -EINVAL;
  1028. }
  1029. switch (msm_dig->version) {
  1030. case DRAX_CDC:
  1031. len = snprintf(buffer, sizeof(buffer), "SDM660-CDC_1_0\n");
  1032. break;
  1033. default:
  1034. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  1035. }
  1036. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  1037. }
  1038. static struct snd_info_entry_ops msm_dig_codec_info_ops = {
  1039. .read = msm_dig_codec_version_read,
  1040. };
  1041. /*
  1042. * msm_dig_codec_info_create_codec_entry - creates msm_dig module
  1043. * @codec_root: The parent directory
  1044. * @codec: Codec instance
  1045. *
  1046. * Creates msm_dig module and version entry under the given
  1047. * parent directory.
  1048. *
  1049. * Return: 0 on success or negative error code on failure.
  1050. */
  1051. int msm_dig_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  1052. struct snd_soc_codec *codec)
  1053. {
  1054. struct snd_info_entry *version_entry;
  1055. struct msm_dig_priv *msm_dig;
  1056. struct snd_soc_card *card;
  1057. if (!codec_root || !codec)
  1058. return -EINVAL;
  1059. msm_dig = snd_soc_codec_get_drvdata(codec);
  1060. card = codec->component.card;
  1061. msm_dig->entry = snd_info_create_subdir(codec_root->module,
  1062. "msm_digital_codec",
  1063. codec_root);
  1064. if (!msm_dig->entry) {
  1065. dev_dbg(codec->dev, "%s: failed to create msm_digital entry\n",
  1066. __func__);
  1067. return -ENOMEM;
  1068. }
  1069. version_entry = snd_info_create_card_entry(card->snd_card,
  1070. "version",
  1071. msm_dig->entry);
  1072. if (!version_entry) {
  1073. dev_dbg(codec->dev, "%s: failed to create msm_digital version entry\n",
  1074. __func__);
  1075. return -ENOMEM;
  1076. }
  1077. version_entry->private_data = msm_dig;
  1078. version_entry->size = MSM_DIG_CDC_VERSION_ENTRY_SIZE;
  1079. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  1080. version_entry->c.ops = &msm_dig_codec_info_ops;
  1081. if (snd_info_register(version_entry) < 0) {
  1082. snd_info_free_entry(version_entry);
  1083. return -ENOMEM;
  1084. }
  1085. msm_dig->version_entry = version_entry;
  1086. if (msm_dig->get_cdc_version)
  1087. msm_dig->version = msm_dig->get_cdc_version(msm_dig->handle);
  1088. else
  1089. msm_dig->version = DRAX_CDC;
  1090. return 0;
  1091. }
  1092. EXPORT_SYMBOL(msm_dig_codec_info_create_codec_entry);
  1093. static void sdm660_tx_mute_update_callback(struct work_struct *work)
  1094. {
  1095. struct tx_mute_work *tx_mute_dwork;
  1096. struct snd_soc_codec *codec = NULL;
  1097. struct msm_dig_priv *dig_cdc;
  1098. struct delayed_work *delayed_work;
  1099. u16 tx_vol_ctl_reg = 0;
  1100. u8 decimator = 0, i;
  1101. delayed_work = to_delayed_work(work);
  1102. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  1103. dig_cdc = tx_mute_dwork->dig_cdc;
  1104. codec = dig_cdc->codec;
  1105. for (i = 0; i < (NUM_DECIMATORS - 1); i++) {
  1106. if (dig_cdc->dec_active[i])
  1107. decimator = i + 1;
  1108. if (decimator && decimator < NUM_DECIMATORS) {
  1109. /* unmute decimators corresponding to Tx DAI's*/
  1110. tx_vol_ctl_reg =
  1111. MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  1112. 32 * (decimator - 1);
  1113. snd_soc_update_bits(codec, tx_vol_ctl_reg,
  1114. 0x01, 0x00);
  1115. }
  1116. decimator = 0;
  1117. }
  1118. }
  1119. static int msm_dig_cdc_soc_probe(struct snd_soc_codec *codec)
  1120. {
  1121. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1122. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1123. int i, ret;
  1124. msm_dig_cdc->codec = codec;
  1125. snd_soc_add_codec_controls(codec, compander_kcontrols,
  1126. ARRAY_SIZE(compander_kcontrols));
  1127. for (i = 0; i < NUM_DECIMATORS; i++) {
  1128. tx_hpf_work[i].dig_cdc = msm_dig_cdc;
  1129. tx_hpf_work[i].decimator = i + 1;
  1130. INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
  1131. tx_hpf_corner_freq_callback);
  1132. msm_dig_cdc->tx_mute_dwork[i].dig_cdc = msm_dig_cdc;
  1133. msm_dig_cdc->tx_mute_dwork[i].decimator = i + 1;
  1134. INIT_DELAYED_WORK(&msm_dig_cdc->tx_mute_dwork[i].dwork,
  1135. sdm660_tx_mute_update_callback);
  1136. }
  1137. for (i = 0; i < MSM89XX_RX_MAX; i++)
  1138. msm_dig_cdc->comp_enabled[i] = COMPANDER_NONE;
  1139. /* Register event notifier */
  1140. msm_dig_cdc->nblock.notifier_call = msm_dig_cdc_event_notify;
  1141. if (msm_dig_cdc->register_notifier) {
  1142. ret = msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1143. &msm_dig_cdc->nblock,
  1144. true);
  1145. if (ret) {
  1146. pr_err("%s: Failed to register notifier %d\n",
  1147. __func__, ret);
  1148. return ret;
  1149. }
  1150. }
  1151. registered_digcodec = codec;
  1152. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  1153. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  1154. snd_soc_dapm_ignore_suspend(dapm, "ADC1_IN");
  1155. snd_soc_dapm_ignore_suspend(dapm, "ADC2_IN");
  1156. snd_soc_dapm_ignore_suspend(dapm, "ADC3_IN");
  1157. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX1");
  1158. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX2");
  1159. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX3");
  1160. snd_soc_dapm_sync(dapm);
  1161. return 0;
  1162. }
  1163. static int msm_dig_cdc_soc_remove(struct snd_soc_codec *codec)
  1164. {
  1165. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1166. if (msm_dig_cdc->register_notifier)
  1167. msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1168. &msm_dig_cdc->nblock,
  1169. false);
  1170. iounmap(msm_dig_cdc->dig_base);
  1171. return 0;
  1172. }
  1173. static const struct snd_soc_dapm_route audio_dig_map[] = {
  1174. {"RX_I2S_CLK", NULL, "CDC_CONN"},
  1175. {"I2S RX1", NULL, "RX_I2S_CLK"},
  1176. {"I2S RX2", NULL, "RX_I2S_CLK"},
  1177. {"I2S RX3", NULL, "RX_I2S_CLK"},
  1178. {"I2S TX1", NULL, "TX_I2S_CLK"},
  1179. {"I2S TX2", NULL, "TX_I2S_CLK"},
  1180. {"I2S TX3", NULL, "TX_I2S_CLK"},
  1181. {"I2S TX4", NULL, "TX_I2S_CLK"},
  1182. {"I2S TX5", NULL, "TX_I2S_CLK"},
  1183. {"I2S TX6", NULL, "TX_I2S_CLK"},
  1184. {"I2S TX1", NULL, "DEC1 MUX"},
  1185. {"I2S TX2", NULL, "DEC2 MUX"},
  1186. {"I2S TX3", NULL, "I2S TX2 INP1"},
  1187. {"I2S TX4", NULL, "I2S TX2 INP2"},
  1188. {"I2S TX5", NULL, "DEC3 MUX"},
  1189. {"I2S TX6", NULL, "I2S TX3 INP2"},
  1190. {"I2S TX2 INP1", "RX_MIX1", "RX1 MIX2"},
  1191. {"I2S TX2 INP1", "DEC3", "DEC3 MUX"},
  1192. {"I2S TX2 INP2", "RX_MIX2", "RX2 MIX2"},
  1193. {"I2S TX2 INP2", "RX_MIX3", "RX3 MIX1"},
  1194. {"I2S TX2 INP2", "DEC4", "DEC4 MUX"},
  1195. {"I2S TX3 INP2", "DEC4", "DEC4 MUX"},
  1196. {"I2S TX3 INP2", "DEC5", "DEC5 MUX"},
  1197. {"PDM_OUT_RX1", NULL, "RX1 CHAIN"},
  1198. {"PDM_OUT_RX2", NULL, "RX2 CHAIN"},
  1199. {"PDM_OUT_RX3", NULL, "RX3 CHAIN"},
  1200. {"RX1 CHAIN", NULL, "RX1 MIX2"},
  1201. {"RX2 CHAIN", NULL, "RX2 MIX2"},
  1202. {"RX3 CHAIN", NULL, "RX3 MIX1"},
  1203. {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
  1204. {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
  1205. {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
  1206. {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
  1207. {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
  1208. {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
  1209. {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
  1210. {"RX1 MIX2", NULL, "RX1 MIX1"},
  1211. {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
  1212. {"RX2 MIX2", NULL, "RX2 MIX1"},
  1213. {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
  1214. {"RX1 MIX1 INP1", "RX1", "I2S RX1"},
  1215. {"RX1 MIX1 INP1", "RX2", "I2S RX2"},
  1216. {"RX1 MIX1 INP1", "RX3", "I2S RX3"},
  1217. {"RX1 MIX1 INP1", "IIR1", "IIR1"},
  1218. {"RX1 MIX1 INP1", "IIR2", "IIR2"},
  1219. {"RX1 MIX1 INP2", "RX1", "I2S RX1"},
  1220. {"RX1 MIX1 INP2", "RX2", "I2S RX2"},
  1221. {"RX1 MIX1 INP2", "RX3", "I2S RX3"},
  1222. {"RX1 MIX1 INP2", "IIR1", "IIR1"},
  1223. {"RX1 MIX1 INP2", "IIR2", "IIR2"},
  1224. {"RX1 MIX1 INP3", "RX1", "I2S RX1"},
  1225. {"RX1 MIX1 INP3", "RX2", "I2S RX2"},
  1226. {"RX1 MIX1 INP3", "RX3", "I2S RX3"},
  1227. {"RX2 MIX1 INP1", "RX1", "I2S RX1"},
  1228. {"RX2 MIX1 INP1", "RX2", "I2S RX2"},
  1229. {"RX2 MIX1 INP1", "RX3", "I2S RX3"},
  1230. {"RX2 MIX1 INP1", "IIR1", "IIR1"},
  1231. {"RX2 MIX1 INP1", "IIR2", "IIR2"},
  1232. {"RX2 MIX1 INP2", "RX1", "I2S RX1"},
  1233. {"RX2 MIX1 INP2", "RX2", "I2S RX2"},
  1234. {"RX2 MIX1 INP2", "RX3", "I2S RX3"},
  1235. {"RX2 MIX1 INP2", "IIR1", "IIR1"},
  1236. {"RX2 MIX1 INP2", "IIR2", "IIR2"},
  1237. {"RX3 MIX1 INP1", "RX1", "I2S RX1"},
  1238. {"RX3 MIX1 INP1", "RX2", "I2S RX2"},
  1239. {"RX3 MIX1 INP1", "RX3", "I2S RX3"},
  1240. {"RX3 MIX1 INP1", "IIR1", "IIR1"},
  1241. {"RX3 MIX1 INP1", "IIR2", "IIR2"},
  1242. {"RX3 MIX1 INP2", "RX1", "I2S RX1"},
  1243. {"RX3 MIX1 INP2", "RX2", "I2S RX2"},
  1244. {"RX3 MIX1 INP2", "RX3", "I2S RX3"},
  1245. {"RX3 MIX1 INP2", "IIR1", "IIR1"},
  1246. {"RX3 MIX1 INP2", "IIR2", "IIR2"},
  1247. {"RX1 MIX2 INP1", "IIR1", "IIR1"},
  1248. {"RX2 MIX2 INP1", "IIR1", "IIR1"},
  1249. {"RX1 MIX2 INP1", "IIR2", "IIR2"},
  1250. {"RX2 MIX2 INP1", "IIR2", "IIR2"},
  1251. /* Decimator Inputs */
  1252. {"DEC1 MUX", "DMIC1", "DMIC1"},
  1253. {"DEC1 MUX", "DMIC2", "DMIC2"},
  1254. {"DEC1 MUX", "DMIC3", "DMIC3"},
  1255. {"DEC1 MUX", "DMIC4", "DMIC4"},
  1256. {"DEC1 MUX", "ADC1", "ADC1_IN"},
  1257. {"DEC1 MUX", "ADC2", "ADC2_IN"},
  1258. {"DEC1 MUX", "ADC3", "ADC3_IN"},
  1259. {"DEC1 MUX", NULL, "CDC_CONN"},
  1260. {"DEC2 MUX", "DMIC1", "DMIC1"},
  1261. {"DEC2 MUX", "DMIC2", "DMIC2"},
  1262. {"DEC2 MUX", "DMIC3", "DMIC3"},
  1263. {"DEC2 MUX", "DMIC4", "DMIC4"},
  1264. {"DEC2 MUX", "ADC1", "ADC1_IN"},
  1265. {"DEC2 MUX", "ADC2", "ADC2_IN"},
  1266. {"DEC2 MUX", "ADC3", "ADC3_IN"},
  1267. {"DEC2 MUX", NULL, "CDC_CONN"},
  1268. {"DEC3 MUX", "DMIC1", "DMIC1"},
  1269. {"DEC3 MUX", "DMIC2", "DMIC2"},
  1270. {"DEC3 MUX", "DMIC3", "DMIC3"},
  1271. {"DEC3 MUX", "DMIC4", "DMIC4"},
  1272. {"DEC3 MUX", "ADC1", "ADC1_IN"},
  1273. {"DEC3 MUX", "ADC2", "ADC2_IN"},
  1274. {"DEC3 MUX", "ADC3", "ADC3_IN"},
  1275. {"DEC3 MUX", NULL, "CDC_CONN"},
  1276. {"DEC4 MUX", "DMIC1", "DMIC1"},
  1277. {"DEC4 MUX", "DMIC2", "DMIC2"},
  1278. {"DEC4 MUX", "DMIC3", "DMIC3"},
  1279. {"DEC4 MUX", "DMIC4", "DMIC4"},
  1280. {"DEC4 MUX", "ADC1", "ADC1_IN"},
  1281. {"DEC4 MUX", "ADC2", "ADC2_IN"},
  1282. {"DEC4 MUX", "ADC3", "ADC3_IN"},
  1283. {"DEC4 MUX", NULL, "CDC_CONN"},
  1284. {"DEC5 MUX", "DMIC1", "DMIC1"},
  1285. {"DEC5 MUX", "DMIC2", "DMIC2"},
  1286. {"DEC5 MUX", "DMIC3", "DMIC3"},
  1287. {"DEC5 MUX", "DMIC4", "DMIC4"},
  1288. {"DEC5 MUX", "ADC1", "ADC1_IN"},
  1289. {"DEC5 MUX", "ADC2", "ADC2_IN"},
  1290. {"DEC5 MUX", "ADC3", "ADC3_IN"},
  1291. {"DEC5 MUX", NULL, "CDC_CONN"},
  1292. {"IIR1", NULL, "IIR1 INP1 MUX"},
  1293. {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
  1294. {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
  1295. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1296. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1297. {"IIR2", NULL, "IIR2 INP1 MUX"},
  1298. {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
  1299. {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
  1300. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1301. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1302. };
  1303. static const char * const i2s_tx2_inp1_text[] = {
  1304. "ZERO", "RX_MIX1", "DEC3"
  1305. };
  1306. static const char * const i2s_tx2_inp2_text[] = {
  1307. "ZERO", "RX_MIX2", "RX_MIX3", "DEC4"
  1308. };
  1309. static const char * const i2s_tx3_inp2_text[] = {
  1310. "DEC4", "DEC5"
  1311. };
  1312. static const char * const rx_mix1_text[] = {
  1313. "ZERO", "IIR1", "IIR2", "RX1", "RX2", "RX3"
  1314. };
  1315. static const char * const rx_mix2_text[] = {
  1316. "ZERO", "IIR1", "IIR2"
  1317. };
  1318. static const char * const dec_mux_text[] = {
  1319. "ZERO", "ADC1", "ADC2", "ADC3", "DMIC1", "DMIC2", "DMIC3", "DMIC4"
  1320. };
  1321. static const char * const iir_inp1_text[] = {
  1322. "ZERO", "DEC1", "DEC2", "RX1", "RX2", "RX3", "DEC3", "DEC4"
  1323. };
  1324. /* I2S TX MUXes */
  1325. static const struct soc_enum i2s_tx2_inp1_chain_enum =
  1326. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1327. 2, 3, i2s_tx2_inp1_text);
  1328. static const struct soc_enum i2s_tx2_inp2_chain_enum =
  1329. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1330. 0, 4, i2s_tx2_inp2_text);
  1331. static const struct soc_enum i2s_tx3_inp2_chain_enum =
  1332. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1333. 4, 2, i2s_tx3_inp2_text);
  1334. /* RX1 MIX1 */
  1335. static const struct soc_enum rx_mix1_inp1_chain_enum =
  1336. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1337. 0, 6, rx_mix1_text);
  1338. static const struct soc_enum rx_mix1_inp2_chain_enum =
  1339. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1340. 3, 6, rx_mix1_text);
  1341. static const struct soc_enum rx_mix1_inp3_chain_enum =
  1342. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B2_CTL,
  1343. 0, 6, rx_mix1_text);
  1344. /* RX1 MIX2 */
  1345. static const struct soc_enum rx_mix2_inp1_chain_enum =
  1346. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B3_CTL,
  1347. 0, 3, rx_mix2_text);
  1348. /* RX2 MIX1 */
  1349. static const struct soc_enum rx2_mix1_inp1_chain_enum =
  1350. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1351. 0, 6, rx_mix1_text);
  1352. static const struct soc_enum rx2_mix1_inp2_chain_enum =
  1353. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1354. 3, 6, rx_mix1_text);
  1355. static const struct soc_enum rx2_mix1_inp3_chain_enum =
  1356. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1357. 0, 6, rx_mix1_text);
  1358. /* RX2 MIX2 */
  1359. static const struct soc_enum rx2_mix2_inp1_chain_enum =
  1360. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B3_CTL,
  1361. 0, 3, rx_mix2_text);
  1362. /* RX3 MIX1 */
  1363. static const struct soc_enum rx3_mix1_inp1_chain_enum =
  1364. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1365. 0, 6, rx_mix1_text);
  1366. static const struct soc_enum rx3_mix1_inp2_chain_enum =
  1367. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1368. 3, 6, rx_mix1_text);
  1369. static const struct soc_enum rx3_mix1_inp3_chain_enum =
  1370. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1371. 0, 6, rx_mix1_text);
  1372. /* DEC */
  1373. static const struct soc_enum dec1_mux_enum =
  1374. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1375. 0, 8, dec_mux_text);
  1376. static const struct soc_enum dec2_mux_enum =
  1377. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1378. 3, 8, dec_mux_text);
  1379. static const struct soc_enum dec3_mux_enum =
  1380. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1381. 0, 8, dec_mux_text);
  1382. static const struct soc_enum dec4_mux_enum =
  1383. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1384. 3, 8, dec_mux_text);
  1385. static const struct soc_enum decsva_mux_enum =
  1386. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B3_CTL,
  1387. 0, 8, dec_mux_text);
  1388. static const struct soc_enum iir1_inp1_mux_enum =
  1389. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ1_B1_CTL,
  1390. 0, 8, iir_inp1_text);
  1391. static const struct soc_enum iir2_inp1_mux_enum =
  1392. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ2_B1_CTL,
  1393. 0, 8, iir_inp1_text);
  1394. /*cut of frequency for high pass filter*/
  1395. static const char * const cf_text[] = {
  1396. "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
  1397. };
  1398. static const struct soc_enum cf_rxmix1_enum =
  1399. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX1_B4_CTL, 0, 3, cf_text);
  1400. static const struct soc_enum cf_rxmix2_enum =
  1401. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX2_B4_CTL, 0, 3, cf_text);
  1402. static const struct soc_enum cf_rxmix3_enum =
  1403. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX3_B4_CTL, 0, 3, cf_text);
  1404. static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
  1405. SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
  1406. #define MSM89XX_DEC_ENUM(xname, xenum) \
  1407. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1408. .info = snd_soc_info_enum_double, \
  1409. .get = snd_soc_dapm_get_enum_double, \
  1410. .put = msm_dig_cdc_put_dec_enum, \
  1411. .private_value = (unsigned long)&xenum }
  1412. static const struct snd_kcontrol_new dec1_mux =
  1413. MSM89XX_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
  1414. static const struct snd_kcontrol_new dec2_mux =
  1415. MSM89XX_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
  1416. static const struct snd_kcontrol_new dec3_mux =
  1417. MSM89XX_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
  1418. static const struct snd_kcontrol_new dec4_mux =
  1419. MSM89XX_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
  1420. static const struct snd_kcontrol_new decsva_mux =
  1421. MSM89XX_DEC_ENUM("DEC5 MUX Mux", decsva_mux_enum);
  1422. static const struct snd_kcontrol_new i2s_tx2_inp1_mux =
  1423. SOC_DAPM_ENUM("I2S TX2 INP1 Mux", i2s_tx2_inp1_chain_enum);
  1424. static const struct snd_kcontrol_new i2s_tx2_inp2_mux =
  1425. SOC_DAPM_ENUM("I2S TX2 INP2 Mux", i2s_tx2_inp2_chain_enum);
  1426. static const struct snd_kcontrol_new i2s_tx3_inp2_mux =
  1427. SOC_DAPM_ENUM("I2S TX3 INP2 Mux", i2s_tx3_inp2_chain_enum);
  1428. static const struct snd_kcontrol_new iir1_inp1_mux =
  1429. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  1430. static const struct snd_kcontrol_new iir2_inp1_mux =
  1431. SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
  1432. static const struct snd_kcontrol_new rx_mix1_inp1_mux =
  1433. SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
  1434. static const struct snd_kcontrol_new rx_mix1_inp2_mux =
  1435. SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
  1436. static const struct snd_kcontrol_new rx_mix1_inp3_mux =
  1437. SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
  1438. static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
  1439. SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
  1440. static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
  1441. SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
  1442. static const struct snd_kcontrol_new rx2_mix1_inp3_mux =
  1443. SOC_DAPM_ENUM("RX2 MIX1 INP3 Mux", rx2_mix1_inp3_chain_enum);
  1444. static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
  1445. SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
  1446. static const struct snd_kcontrol_new rx3_mix1_inp3_mux =
  1447. SOC_DAPM_ENUM("RX3 MIX1 INP3 Mux", rx3_mix1_inp3_chain_enum);
  1448. static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
  1449. SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx_mix2_inp1_chain_enum);
  1450. static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
  1451. SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
  1452. static const struct snd_soc_dapm_widget msm_dig_dapm_widgets[] = {
  1453. SND_SOC_DAPM_AIF_IN("I2S RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1454. SND_SOC_DAPM_AIF_IN("I2S RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1455. SND_SOC_DAPM_AIF_IN("I2S RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1456. SND_SOC_DAPM_AIF_OUT("I2S TX1", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1457. SND_SOC_DAPM_AIF_OUT("I2S TX2", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1458. SND_SOC_DAPM_AIF_OUT("I2S TX3", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1459. SND_SOC_DAPM_AIF_OUT("I2S TX4", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1460. SND_SOC_DAPM_AIF_OUT("I2S TX5", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1461. SND_SOC_DAPM_AIF_OUT("I2S TX6", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1462. SND_SOC_DAPM_MIXER_E("RX1 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1463. MSM89XX_RX1, 0, NULL, 0,
  1464. msm_dig_cdc_codec_enable_interpolator,
  1465. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1466. SND_SOC_DAPM_MIXER_E("RX2 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1467. MSM89XX_RX2, 0, NULL, 0,
  1468. msm_dig_cdc_codec_enable_interpolator,
  1469. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1470. SND_SOC_DAPM_MIXER_E("RX3 MIX1", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1471. MSM89XX_RX3, 0, NULL, 0,
  1472. msm_dig_cdc_codec_enable_interpolator,
  1473. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1474. SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1475. SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1476. SND_SOC_DAPM_MIXER("RX1 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1477. SND_SOC_DAPM_MIXER("RX2 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1478. SND_SOC_DAPM_MIXER("RX3 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1479. SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1480. &rx_mix1_inp1_mux),
  1481. SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1482. &rx_mix1_inp2_mux),
  1483. SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1484. &rx_mix1_inp3_mux),
  1485. SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1486. &rx2_mix1_inp1_mux),
  1487. SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1488. &rx2_mix1_inp2_mux),
  1489. SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1490. &rx2_mix1_inp3_mux),
  1491. SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1492. &rx3_mix1_inp1_mux),
  1493. SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1494. &rx3_mix1_inp2_mux),
  1495. SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1496. &rx3_mix1_inp3_mux),
  1497. SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1498. &rx1_mix2_inp1_mux),
  1499. SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1500. &rx2_mix2_inp1_mux),
  1501. SND_SOC_DAPM_SUPPLY_S("CDC_CONN", -2, MSM89XX_CDC_CORE_CLK_OTHR_CTL,
  1502. 2, 0, NULL, 0),
  1503. SND_SOC_DAPM_MUX_E("DEC1 MUX",
  1504. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 0, 0,
  1505. &dec1_mux, msm_dig_cdc_codec_enable_dec,
  1506. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1507. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1508. SND_SOC_DAPM_MUX_E("DEC2 MUX",
  1509. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 1, 0,
  1510. &dec2_mux, msm_dig_cdc_codec_enable_dec,
  1511. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1512. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1513. SND_SOC_DAPM_MUX_E("DEC3 MUX",
  1514. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 2, 0,
  1515. &dec3_mux, msm_dig_cdc_codec_enable_dec,
  1516. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1517. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1518. SND_SOC_DAPM_MUX_E("DEC4 MUX",
  1519. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 3, 0,
  1520. &dec4_mux, msm_dig_cdc_codec_enable_dec,
  1521. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1522. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1523. SND_SOC_DAPM_MUX_E("DEC5 MUX",
  1524. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 4, 0,
  1525. &decsva_mux, msm_dig_cdc_codec_enable_dec,
  1526. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1527. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1528. /* Sidetone */
  1529. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  1530. SND_SOC_DAPM_PGA_E("IIR1", MSM89XX_CDC_CORE_CLK_SD_CTL, 0, 0, NULL, 0,
  1531. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1532. SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
  1533. SND_SOC_DAPM_PGA_E("IIR2", MSM89XX_CDC_CORE_CLK_SD_CTL, 1, 0, NULL, 0,
  1534. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1535. SND_SOC_DAPM_SUPPLY("RX_I2S_CLK",
  1536. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 4, 0, NULL, 0),
  1537. SND_SOC_DAPM_SUPPLY("TX_I2S_CLK",
  1538. MSM89XX_CDC_CORE_CLK_TX_I2S_CTL, 4, 0, NULL, 0),
  1539. SND_SOC_DAPM_MUX("I2S TX2 INP1", SND_SOC_NOPM, 0, 0,
  1540. &i2s_tx2_inp1_mux),
  1541. SND_SOC_DAPM_MUX("I2S TX2 INP2", SND_SOC_NOPM, 0, 0,
  1542. &i2s_tx2_inp2_mux),
  1543. SND_SOC_DAPM_MUX("I2S TX3 INP2", SND_SOC_NOPM, 0, 0,
  1544. &i2s_tx3_inp2_mux),
  1545. /* Digital Mic Inputs */
  1546. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1547. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1548. SND_SOC_DAPM_POST_PMD),
  1549. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1550. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1551. SND_SOC_DAPM_POST_PMD),
  1552. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1553. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1554. SND_SOC_DAPM_POST_PMD),
  1555. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1556. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1557. SND_SOC_DAPM_POST_PMD),
  1558. SND_SOC_DAPM_INPUT("ADC1_IN"),
  1559. SND_SOC_DAPM_INPUT("ADC2_IN"),
  1560. SND_SOC_DAPM_INPUT("ADC3_IN"),
  1561. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX1"),
  1562. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX2"),
  1563. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX3"),
  1564. };
  1565. static const struct soc_enum cf_dec1_enum =
  1566. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX1_MUX_CTL, 4, 3, cf_text);
  1567. static const struct soc_enum cf_dec2_enum =
  1568. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX2_MUX_CTL, 4, 3, cf_text);
  1569. static const struct soc_enum cf_dec3_enum =
  1570. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX3_MUX_CTL, 4, 3, cf_text);
  1571. static const struct soc_enum cf_dec4_enum =
  1572. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX4_MUX_CTL, 4, 3, cf_text);
  1573. static const struct soc_enum cf_decsva_enum =
  1574. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX5_MUX_CTL, 4, 3, cf_text);
  1575. static const struct snd_kcontrol_new msm_dig_snd_controls[] = {
  1576. SOC_SINGLE_SX_TLV("DEC1 Volume",
  1577. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  1578. 0, -84, 40, digital_gain),
  1579. SOC_SINGLE_SX_TLV("DEC2 Volume",
  1580. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  1581. 0, -84, 40, digital_gain),
  1582. SOC_SINGLE_SX_TLV("DEC3 Volume",
  1583. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  1584. 0, -84, 40, digital_gain),
  1585. SOC_SINGLE_SX_TLV("DEC4 Volume",
  1586. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  1587. 0, -84, 40, digital_gain),
  1588. SOC_SINGLE_SX_TLV("DEC5 Volume",
  1589. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  1590. 0, -84, 40, digital_gain),
  1591. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  1592. MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL,
  1593. 0, -84, 40, digital_gain),
  1594. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  1595. MSM89XX_CDC_CORE_IIR1_GAIN_B2_CTL,
  1596. 0, -84, 40, digital_gain),
  1597. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  1598. MSM89XX_CDC_CORE_IIR1_GAIN_B3_CTL,
  1599. 0, -84, 40, digital_gain),
  1600. SOC_SINGLE_SX_TLV("IIR1 INP4 Volume",
  1601. MSM89XX_CDC_CORE_IIR1_GAIN_B4_CTL,
  1602. 0, -84, 40, digital_gain),
  1603. SOC_SINGLE_SX_TLV("IIR2 INP1 Volume",
  1604. MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL,
  1605. 0, -84, 40, digital_gain),
  1606. SOC_SINGLE_SX_TLV("RX1 Digital Volume",
  1607. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  1608. 0, -84, 40, digital_gain),
  1609. SOC_SINGLE_SX_TLV("RX2 Digital Volume",
  1610. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  1611. 0, -84, 40, digital_gain),
  1612. SOC_SINGLE_SX_TLV("RX3 Digital Volume",
  1613. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  1614. 0, -84, 40, digital_gain),
  1615. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  1616. msm_dig_cdc_get_iir_enable_audio_mixer,
  1617. msm_dig_cdc_put_iir_enable_audio_mixer),
  1618. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  1619. msm_dig_cdc_get_iir_enable_audio_mixer,
  1620. msm_dig_cdc_put_iir_enable_audio_mixer),
  1621. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  1622. msm_dig_cdc_get_iir_enable_audio_mixer,
  1623. msm_dig_cdc_put_iir_enable_audio_mixer),
  1624. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  1625. msm_dig_cdc_get_iir_enable_audio_mixer,
  1626. msm_dig_cdc_put_iir_enable_audio_mixer),
  1627. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  1628. msm_dig_cdc_get_iir_enable_audio_mixer,
  1629. msm_dig_cdc_put_iir_enable_audio_mixer),
  1630. SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
  1631. msm_dig_cdc_get_iir_enable_audio_mixer,
  1632. msm_dig_cdc_put_iir_enable_audio_mixer),
  1633. SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
  1634. msm_dig_cdc_get_iir_enable_audio_mixer,
  1635. msm_dig_cdc_put_iir_enable_audio_mixer),
  1636. SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
  1637. msm_dig_cdc_get_iir_enable_audio_mixer,
  1638. msm_dig_cdc_put_iir_enable_audio_mixer),
  1639. SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
  1640. msm_dig_cdc_get_iir_enable_audio_mixer,
  1641. msm_dig_cdc_put_iir_enable_audio_mixer),
  1642. SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
  1643. msm_dig_cdc_get_iir_enable_audio_mixer,
  1644. msm_dig_cdc_put_iir_enable_audio_mixer),
  1645. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  1646. msm_dig_cdc_get_iir_band_audio_mixer,
  1647. msm_dig_cdc_put_iir_band_audio_mixer),
  1648. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  1649. msm_dig_cdc_get_iir_band_audio_mixer,
  1650. msm_dig_cdc_put_iir_band_audio_mixer),
  1651. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  1652. msm_dig_cdc_get_iir_band_audio_mixer,
  1653. msm_dig_cdc_put_iir_band_audio_mixer),
  1654. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  1655. msm_dig_cdc_get_iir_band_audio_mixer,
  1656. msm_dig_cdc_put_iir_band_audio_mixer),
  1657. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  1658. msm_dig_cdc_get_iir_band_audio_mixer,
  1659. msm_dig_cdc_put_iir_band_audio_mixer),
  1660. SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
  1661. msm_dig_cdc_get_iir_band_audio_mixer,
  1662. msm_dig_cdc_put_iir_band_audio_mixer),
  1663. SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
  1664. msm_dig_cdc_get_iir_band_audio_mixer,
  1665. msm_dig_cdc_put_iir_band_audio_mixer),
  1666. SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
  1667. msm_dig_cdc_get_iir_band_audio_mixer,
  1668. msm_dig_cdc_put_iir_band_audio_mixer),
  1669. SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
  1670. msm_dig_cdc_get_iir_band_audio_mixer,
  1671. msm_dig_cdc_put_iir_band_audio_mixer),
  1672. SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
  1673. msm_dig_cdc_get_iir_band_audio_mixer,
  1674. msm_dig_cdc_put_iir_band_audio_mixer),
  1675. SOC_SINGLE("RX1 HPF Switch",
  1676. MSM89XX_CDC_CORE_RX1_B5_CTL, 2, 1, 0),
  1677. SOC_SINGLE("RX2 HPF Switch",
  1678. MSM89XX_CDC_CORE_RX2_B5_CTL, 2, 1, 0),
  1679. SOC_SINGLE("RX3 HPF Switch",
  1680. MSM89XX_CDC_CORE_RX3_B5_CTL, 2, 1, 0),
  1681. SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
  1682. SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
  1683. SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
  1684. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1685. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1686. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1687. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1688. SOC_ENUM("TX5 HPF cut off", cf_decsva_enum),
  1689. SOC_SINGLE("TX1 HPF Switch",
  1690. MSM89XX_CDC_CORE_TX1_MUX_CTL, 3, 1, 0),
  1691. SOC_SINGLE("TX2 HPF Switch",
  1692. MSM89XX_CDC_CORE_TX2_MUX_CTL, 3, 1, 0),
  1693. SOC_SINGLE("TX3 HPF Switch",
  1694. MSM89XX_CDC_CORE_TX3_MUX_CTL, 3, 1, 0),
  1695. SOC_SINGLE("TX4 HPF Switch",
  1696. MSM89XX_CDC_CORE_TX4_MUX_CTL, 3, 1, 0),
  1697. SOC_SINGLE("TX5 HPF Switch",
  1698. MSM89XX_CDC_CORE_TX5_MUX_CTL, 3, 1, 0),
  1699. };
  1700. static struct snd_soc_dai_ops msm_dig_dai_ops = {
  1701. .hw_params = msm_dig_cdc_hw_params,
  1702. };
  1703. static struct snd_soc_dai_driver msm_codec_dais[] = {
  1704. {
  1705. .name = "msm_dig_cdc_dai_rx1",
  1706. .id = AIF1_PB,
  1707. .playback = { /* Support maximum range */
  1708. .stream_name = "AIF1 Playback",
  1709. .channels_min = 1,
  1710. .channels_max = 2,
  1711. .rates = SNDRV_PCM_RATE_8000_192000,
  1712. .rate_max = 192000,
  1713. .rate_min = 8000,
  1714. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1715. SNDRV_PCM_FMTBIT_S24_LE |
  1716. SNDRV_PCM_FMTBIT_S24_3LE,
  1717. },
  1718. .ops = &msm_dig_dai_ops,
  1719. },
  1720. {
  1721. .name = "msm_dig_cdc_dai_tx1",
  1722. .id = AIF1_CAP,
  1723. .capture = { /* Support maximum range */
  1724. .stream_name = "AIF1 Capture",
  1725. .channels_min = 1,
  1726. .channels_max = 4,
  1727. .rates = SNDRV_PCM_RATE_8000_48000,
  1728. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1729. },
  1730. .ops = &msm_dig_dai_ops,
  1731. },
  1732. {
  1733. .name = "msm_dig_cdc_dai_tx2",
  1734. .id = AIF3_SVA,
  1735. .capture = { /* Support maximum range */
  1736. .stream_name = "AIF2 Capture",
  1737. .channels_min = 1,
  1738. .channels_max = 2,
  1739. .rates = SNDRV_PCM_RATE_8000_48000,
  1740. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1741. },
  1742. .ops = &msm_dig_dai_ops,
  1743. },
  1744. {
  1745. .name = "msm_dig_cdc_dai_vifeed",
  1746. .id = AIF2_VIFEED,
  1747. .capture = { /* Support maximum range */
  1748. .stream_name = "AIF2 Capture",
  1749. .channels_min = 1,
  1750. .channels_max = 2,
  1751. .rates = SNDRV_PCM_RATE_8000_48000,
  1752. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1753. },
  1754. .ops = &msm_dig_dai_ops,
  1755. },
  1756. };
  1757. static struct regmap *msm_digital_get_regmap(struct device *dev)
  1758. {
  1759. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1760. return msm_dig_cdc->regmap;
  1761. }
  1762. static int msm_dig_cdc_suspend(struct snd_soc_codec *codec)
  1763. {
  1764. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1765. msm_dig_cdc->dapm_bias_off = 1;
  1766. return 0;
  1767. }
  1768. static int msm_dig_cdc_resume(struct snd_soc_codec *codec)
  1769. {
  1770. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1771. msm_dig_cdc->dapm_bias_off = 0;
  1772. return 0;
  1773. }
  1774. static struct snd_soc_codec_driver soc_msm_dig_codec = {
  1775. .probe = msm_dig_cdc_soc_probe,
  1776. .remove = msm_dig_cdc_soc_remove,
  1777. .suspend = msm_dig_cdc_suspend,
  1778. .resume = msm_dig_cdc_resume,
  1779. .get_regmap = msm_digital_get_regmap,
  1780. .component_driver = {
  1781. .controls = msm_dig_snd_controls,
  1782. .num_controls = ARRAY_SIZE(msm_dig_snd_controls),
  1783. .dapm_widgets = msm_dig_dapm_widgets,
  1784. .num_dapm_widgets = ARRAY_SIZE(msm_dig_dapm_widgets),
  1785. .dapm_routes = audio_dig_map,
  1786. .num_dapm_routes = ARRAY_SIZE(audio_dig_map),
  1787. },
  1788. };
  1789. const struct regmap_config msm_digital_regmap_config = {
  1790. .reg_bits = 32,
  1791. .reg_stride = 4,
  1792. .val_bits = 8,
  1793. .lock = enable_digital_callback,
  1794. .unlock = disable_digital_callback,
  1795. .cache_type = REGCACHE_FLAT,
  1796. .reg_defaults = msm89xx_cdc_core_defaults,
  1797. .num_reg_defaults = MSM89XX_CDC_CORE_MAX_REGISTER,
  1798. .writeable_reg = msm89xx_cdc_core_writeable_reg,
  1799. .readable_reg = msm89xx_cdc_core_readable_reg,
  1800. .volatile_reg = msm89xx_cdc_core_volatile_reg,
  1801. .reg_format_endian = REGMAP_ENDIAN_NATIVE,
  1802. .val_format_endian = REGMAP_ENDIAN_NATIVE,
  1803. .max_register = MSM89XX_CDC_CORE_MAX_REGISTER,
  1804. };
  1805. static int msm_dig_cdc_probe(struct platform_device *pdev)
  1806. {
  1807. int ret;
  1808. u32 dig_cdc_addr;
  1809. struct msm_dig_priv *msm_dig_cdc;
  1810. struct dig_ctrl_platform_data *pdata;
  1811. msm_dig_cdc = devm_kzalloc(&pdev->dev, sizeof(struct msm_dig_priv),
  1812. GFP_KERNEL);
  1813. if (!msm_dig_cdc)
  1814. return -ENOMEM;
  1815. pdata = dev_get_platdata(&pdev->dev);
  1816. if (!pdata) {
  1817. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1818. __func__);
  1819. ret = -EINVAL;
  1820. goto rtn;
  1821. }
  1822. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1823. &dig_cdc_addr);
  1824. if (ret) {
  1825. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1826. __func__, "reg");
  1827. return ret;
  1828. }
  1829. msm_dig_cdc->dig_base = ioremap(dig_cdc_addr,
  1830. MSM89XX_CDC_CORE_MAX_REGISTER);
  1831. if (msm_dig_cdc->dig_base == NULL) {
  1832. dev_err(&pdev->dev, "%s ioremap failed\n", __func__);
  1833. return -ENOMEM;
  1834. }
  1835. msm_dig_cdc->regmap =
  1836. devm_regmap_init_mmio_clk(&pdev->dev, NULL,
  1837. msm_dig_cdc->dig_base, &msm_digital_regmap_config);
  1838. msm_dig_cdc->update_clkdiv = pdata->update_clkdiv;
  1839. msm_dig_cdc->set_compander_mode = pdata->set_compander_mode;
  1840. msm_dig_cdc->get_cdc_version = pdata->get_cdc_version;
  1841. msm_dig_cdc->handle = pdata->handle;
  1842. msm_dig_cdc->register_notifier = pdata->register_notifier;
  1843. dev_set_drvdata(&pdev->dev, msm_dig_cdc);
  1844. snd_soc_register_codec(&pdev->dev, &soc_msm_dig_codec,
  1845. msm_codec_dais, ARRAY_SIZE(msm_codec_dais));
  1846. dev_dbg(&pdev->dev, "%s: registered DIG CODEC 0x%x\n",
  1847. __func__, dig_cdc_addr);
  1848. rtn:
  1849. return ret;
  1850. }
  1851. static int msm_dig_cdc_remove(struct platform_device *pdev)
  1852. {
  1853. snd_soc_unregister_codec(&pdev->dev);
  1854. return 0;
  1855. }
  1856. #ifdef CONFIG_PM
  1857. static int msm_dig_suspend(struct device *dev)
  1858. {
  1859. struct msm_asoc_mach_data *pdata;
  1860. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1861. if (!registered_digcodec || !msm_dig_cdc) {
  1862. pr_debug("%s:digcodec not initialized, return\n", __func__);
  1863. return 0;
  1864. }
  1865. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  1866. if (!pdata) {
  1867. pr_debug("%s:card not initialized, return\n", __func__);
  1868. return 0;
  1869. }
  1870. if (msm_dig_cdc->dapm_bias_off) {
  1871. pr_debug("%s: mclk cnt = %d, mclk_enabled = %d\n",
  1872. __func__, atomic_read(&pdata->int_mclk0_rsc_ref),
  1873. atomic_read(&pdata->int_mclk0_enabled));
  1874. if (atomic_read(&pdata->int_mclk0_enabled) == true) {
  1875. cancel_delayed_work_sync(
  1876. &pdata->disable_int_mclk0_work);
  1877. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  1878. pdata->digital_cdc_core_clk.enable = 0;
  1879. afe_set_lpass_clock_v2(AFE_PORT_ID_INT0_MI2S_RX,
  1880. &pdata->digital_cdc_core_clk);
  1881. atomic_set(&pdata->int_mclk0_enabled, false);
  1882. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  1883. }
  1884. }
  1885. return 0;
  1886. }
  1887. static int msm_dig_resume(struct device *dev)
  1888. {
  1889. return 0;
  1890. }
  1891. static const struct dev_pm_ops msm_dig_pm_ops = {
  1892. .suspend_late = msm_dig_suspend,
  1893. .resume_early = msm_dig_resume,
  1894. };
  1895. #endif
  1896. static const struct of_device_id msm_dig_cdc_of_match[] = {
  1897. {.compatible = "qcom,msm-digital-codec"},
  1898. {},
  1899. };
  1900. static struct platform_driver msm_digcodec_driver = {
  1901. .driver = {
  1902. .owner = THIS_MODULE,
  1903. .name = DRV_NAME,
  1904. .of_match_table = msm_dig_cdc_of_match,
  1905. #ifdef CONFIG_PM
  1906. .pm = &msm_dig_pm_ops,
  1907. #endif
  1908. },
  1909. .probe = msm_dig_cdc_probe,
  1910. .remove = msm_dig_cdc_remove,
  1911. };
  1912. module_platform_driver(msm_digcodec_driver);
  1913. MODULE_DESCRIPTION("MSM Audio Digital codec driver");
  1914. MODULE_LICENSE("GPL v2");