hal_8074v2_rx.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #ifndef QCA_WIFI_QCA6018
  27. #include "phyrx_other_receive_info_su_evm_details.h"
  28. #endif
  29. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  31. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  32. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  33. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  34. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  35. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  36. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  37. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  38. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  39. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  40. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  41. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  42. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  43. RX_MSDU_END_5_SA_IS_VALID_LSB))
  44. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  45. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  46. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  47. RX_MSDU_END_13_SA_IDX_MASK, \
  48. RX_MSDU_END_13_SA_IDX_LSB))
  49. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  50. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  51. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  52. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  53. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  54. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  55. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  56. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  57. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  58. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  59. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  60. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  61. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  62. RX_MPDU_INFO_4_PN_31_0_MASK, \
  63. RX_MPDU_INFO_4_PN_31_0_LSB))
  64. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  65. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  66. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  67. RX_MPDU_INFO_5_PN_63_32_MASK, \
  68. RX_MPDU_INFO_5_PN_63_32_LSB))
  69. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  70. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  71. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  72. RX_MPDU_INFO_6_PN_95_64_MASK, \
  73. RX_MPDU_INFO_6_PN_95_64_LSB))
  74. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  75. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  76. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  77. RX_MPDU_INFO_7_PN_127_96_MASK, \
  78. RX_MPDU_INFO_7_PN_127_96_LSB))
  79. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  80. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  81. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  82. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  83. RX_MSDU_END_5_FIRST_MSDU_LSB))
  84. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  85. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  86. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  87. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  88. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  89. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  90. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  91. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  92. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  93. RX_MSDU_END_5_DA_IS_VALID_LSB))
  94. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  95. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  96. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  97. RX_MSDU_END_5_LAST_MSDU_MASK, \
  98. RX_MSDU_END_5_LAST_MSDU_LSB))
  99. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  100. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  101. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  102. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  103. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  104. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  105. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  106. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  107. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  108. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  109. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  110. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  111. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  112. RX_MPDU_INFO_2_TO_DS_MASK, \
  113. RX_MPDU_INFO_2_TO_DS_LSB))
  114. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  115. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  116. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  117. RX_MPDU_INFO_2_FR_DS_MASK, \
  118. RX_MPDU_INFO_2_FR_DS_LSB))
  119. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  120. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  121. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  122. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  123. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  124. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  126. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  127. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  128. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  129. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  131. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  132. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  133. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  134. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  135. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  136. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  137. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  139. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  141. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  142. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  143. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  144. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  145. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  146. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  147. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  148. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  149. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  150. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  151. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  152. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  153. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  154. /*
  155. * hal_rx_msdu_start_nss_get_8074v2(): API to get the NSS
  156. * Interval from rx_msdu_start
  157. *
  158. * @buf: pointer to the start of RX PKT TLV header
  159. * Return: uint32_t(nss)
  160. */
  161. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  162. {
  163. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  164. struct rx_msdu_start *msdu_start =
  165. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  166. uint8_t mimo_ss_bitmap;
  167. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  168. return qdf_get_hweight8(mimo_ss_bitmap);
  169. }
  170. /**
  171. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2(): Retrieve MPDU status
  172. *
  173. * @ hw_desc_addr: Start address of Rx HW TLVs
  174. * @ rs: Status for monitor mode
  175. *
  176. * Return: void
  177. */
  178. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  179. struct mon_rx_status *rs)
  180. {
  181. struct rx_msdu_start *rx_msdu_start;
  182. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  183. uint32_t reg_value;
  184. const uint32_t sgi_hw_to_cdp[] = {
  185. CDP_SGI_0_8_US,
  186. CDP_SGI_0_4_US,
  187. CDP_SGI_1_6_US,
  188. CDP_SGI_3_2_US,
  189. };
  190. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  191. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  192. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  193. RX_MSDU_START_5, USER_RSSI);
  194. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  195. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  196. rs->sgi = sgi_hw_to_cdp[reg_value];
  197. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  198. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  199. /* TODO: rs->beamformed should be set for SU beamforming also */
  200. }
  201. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  202. static uint32_t hal_get_link_desc_size_8074v2(void)
  203. {
  204. return LINK_DESC_SIZE;
  205. }
  206. /*
  207. * hal_rx_get_tlv_8074v2(): API to get the tlv
  208. *
  209. * @rx_tlv: TLV data extracted from the rx packet
  210. * Return: uint8_t
  211. */
  212. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  213. {
  214. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  215. }
  216. #ifndef QCA_WIFI_QCA6018
  217. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  218. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  219. PHYRX_OTHER_RECEIVE_INFO, \
  220. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  221. static inline void
  222. hal_rx_update_su_evm_info(void *rx_tlv,
  223. void *ppdu_info_hdl)
  224. {
  225. struct hal_rx_ppdu_info *ppdu_info =
  226. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  227. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  228. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  229. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  230. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  231. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  232. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  233. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  234. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  235. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  236. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  237. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  238. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  239. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  240. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  241. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  242. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  243. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  244. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  245. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  246. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  247. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  248. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  249. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  250. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  251. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  252. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  253. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  254. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  255. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  256. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  257. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  258. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  259. }
  260. /**
  261. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  262. * -process other receive info TLV
  263. * @rx_tlv_hdr: pointer to TLV header
  264. * @ppdu_info: pointer to ppdu_info
  265. *
  266. * Return: None
  267. */
  268. static
  269. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  270. void *ppdu_info_hdl)
  271. {
  272. uint16_t tlv_tag;
  273. void *rx_tlv;
  274. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  275. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  276. * embedded TLVs inside
  277. */
  278. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  279. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  280. switch (tlv_tag) {
  281. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  282. /* Skip TLV length to get TLV content */
  283. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  284. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  285. PHYRX_OTHER_RECEIVE_INFO,
  286. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  287. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  288. PHYRX_OTHER_RECEIVE_INFO,
  289. SU_EVM_DETAILS_0_PILOT_COUNT);
  290. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  291. PHYRX_OTHER_RECEIVE_INFO,
  292. SU_EVM_DETAILS_0_NSS_COUNT);
  293. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  294. break;
  295. }
  296. }
  297. #else
  298. static inline
  299. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  300. void *ppdu_info_hdl)
  301. {
  302. }
  303. #endif
  304. /**
  305. * hal_rx_dump_msdu_start_tlv_8074v2() : dump RX msdu_start TLV in structured
  306. * human readable format.
  307. * @ msdu_start: pointer the msdu_start TLV in pkt.
  308. * @ dbg_level: log level.
  309. *
  310. * Return: void
  311. */
  312. static void hal_rx_dump_msdu_start_tlv_8074v2(void *msdustart,
  313. uint8_t dbg_level)
  314. {
  315. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  316. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  317. "rx_msdu_start tlv - "
  318. "rxpcu_mpdu_filter_in_category: %d "
  319. "sw_frame_group_id: %d "
  320. "phy_ppdu_id: %d "
  321. "msdu_length: %d "
  322. "ipsec_esp: %d "
  323. "l3_offset: %d "
  324. "ipsec_ah: %d "
  325. "l4_offset: %d "
  326. "msdu_number: %d "
  327. "decap_format: %d "
  328. "ipv4_proto: %d "
  329. "ipv6_proto: %d "
  330. "tcp_proto: %d "
  331. "udp_proto: %d "
  332. "ip_frag: %d "
  333. "tcp_only_ack: %d "
  334. "da_is_bcast_mcast: %d "
  335. "ip4_protocol_ip6_next_header: %d "
  336. "toeplitz_hash_2_or_4: %d "
  337. "flow_id_toeplitz: %d "
  338. "user_rssi: %d "
  339. "pkt_type: %d "
  340. "stbc: %d "
  341. "sgi: %d "
  342. "rate_mcs: %d "
  343. "receive_bandwidth: %d "
  344. "reception_type: %d "
  345. "ppdu_start_timestamp: %d "
  346. "sw_phy_meta_data: %d ",
  347. msdu_start->rxpcu_mpdu_filter_in_category,
  348. msdu_start->sw_frame_group_id,
  349. msdu_start->phy_ppdu_id,
  350. msdu_start->msdu_length,
  351. msdu_start->ipsec_esp,
  352. msdu_start->l3_offset,
  353. msdu_start->ipsec_ah,
  354. msdu_start->l4_offset,
  355. msdu_start->msdu_number,
  356. msdu_start->decap_format,
  357. msdu_start->ipv4_proto,
  358. msdu_start->ipv6_proto,
  359. msdu_start->tcp_proto,
  360. msdu_start->udp_proto,
  361. msdu_start->ip_frag,
  362. msdu_start->tcp_only_ack,
  363. msdu_start->da_is_bcast_mcast,
  364. msdu_start->ip4_protocol_ip6_next_header,
  365. msdu_start->toeplitz_hash_2_or_4,
  366. msdu_start->flow_id_toeplitz,
  367. msdu_start->user_rssi,
  368. msdu_start->pkt_type,
  369. msdu_start->stbc,
  370. msdu_start->sgi,
  371. msdu_start->rate_mcs,
  372. msdu_start->receive_bandwidth,
  373. msdu_start->reception_type,
  374. msdu_start->ppdu_start_timestamp,
  375. msdu_start->sw_phy_meta_data);
  376. }
  377. /**
  378. * hal_rx_dump_msdu_end_tlv_8074v2: dump RX msdu_end TLV in structured
  379. * human readable format.
  380. * @ msdu_end: pointer the msdu_end TLV in pkt.
  381. * @ dbg_level: log level.
  382. *
  383. * Return: void
  384. */
  385. static void hal_rx_dump_msdu_end_tlv_8074v2(void *msduend,
  386. uint8_t dbg_level)
  387. {
  388. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  389. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  390. "rx_msdu_end tlv - "
  391. "rxpcu_mpdu_filter_in_category: %d "
  392. "sw_frame_group_id: %d "
  393. "phy_ppdu_id: %d "
  394. "ip_hdr_chksum: %d "
  395. "tcp_udp_chksum: %d "
  396. "key_id_octet: %d "
  397. "cce_super_rule: %d "
  398. "cce_classify_not_done_truncat: %d "
  399. "cce_classify_not_done_cce_dis: %d "
  400. "ext_wapi_pn_63_48: %d "
  401. "ext_wapi_pn_95_64: %d "
  402. "ext_wapi_pn_127_96: %d "
  403. "reported_mpdu_length: %d "
  404. "first_msdu: %d "
  405. "last_msdu: %d "
  406. "sa_idx_timeout: %d "
  407. "da_idx_timeout: %d "
  408. "msdu_limit_error: %d "
  409. "flow_idx_timeout: %d "
  410. "flow_idx_invalid: %d "
  411. "wifi_parser_error: %d "
  412. "amsdu_parser_error: %d "
  413. "sa_is_valid: %d "
  414. "da_is_valid: %d "
  415. "da_is_mcbc: %d "
  416. "l3_header_padding: %d "
  417. "ipv6_options_crc: %d "
  418. "tcp_seq_number: %d "
  419. "tcp_ack_number: %d "
  420. "tcp_flag: %d "
  421. "lro_eligible: %d "
  422. "window_size: %d "
  423. "da_offset: %d "
  424. "sa_offset: %d "
  425. "da_offset_valid: %d "
  426. "sa_offset_valid: %d "
  427. "rule_indication_31_0: %d "
  428. "rule_indication_63_32: %d "
  429. "sa_idx: %d "
  430. "msdu_drop: %d "
  431. "reo_destination_indication: %d "
  432. "flow_idx: %d "
  433. "fse_metadata: %d "
  434. "cce_metadata: %d "
  435. "sa_sw_peer_id: %d ",
  436. msdu_end->rxpcu_mpdu_filter_in_category,
  437. msdu_end->sw_frame_group_id,
  438. msdu_end->phy_ppdu_id,
  439. msdu_end->ip_hdr_chksum,
  440. msdu_end->tcp_udp_chksum,
  441. msdu_end->key_id_octet,
  442. msdu_end->cce_super_rule,
  443. msdu_end->cce_classify_not_done_truncate,
  444. msdu_end->cce_classify_not_done_cce_dis,
  445. msdu_end->ext_wapi_pn_63_48,
  446. msdu_end->ext_wapi_pn_95_64,
  447. msdu_end->ext_wapi_pn_127_96,
  448. msdu_end->reported_mpdu_length,
  449. msdu_end->first_msdu,
  450. msdu_end->last_msdu,
  451. msdu_end->sa_idx_timeout,
  452. msdu_end->da_idx_timeout,
  453. msdu_end->msdu_limit_error,
  454. msdu_end->flow_idx_timeout,
  455. msdu_end->flow_idx_invalid,
  456. msdu_end->wifi_parser_error,
  457. msdu_end->amsdu_parser_error,
  458. msdu_end->sa_is_valid,
  459. msdu_end->da_is_valid,
  460. msdu_end->da_is_mcbc,
  461. msdu_end->l3_header_padding,
  462. msdu_end->ipv6_options_crc,
  463. msdu_end->tcp_seq_number,
  464. msdu_end->tcp_ack_number,
  465. msdu_end->tcp_flag,
  466. msdu_end->lro_eligible,
  467. msdu_end->window_size,
  468. msdu_end->da_offset,
  469. msdu_end->sa_offset,
  470. msdu_end->da_offset_valid,
  471. msdu_end->sa_offset_valid,
  472. msdu_end->rule_indication_31_0,
  473. msdu_end->rule_indication_63_32,
  474. msdu_end->sa_idx,
  475. msdu_end->msdu_drop,
  476. msdu_end->reo_destination_indication,
  477. msdu_end->flow_idx,
  478. msdu_end->fse_metadata,
  479. msdu_end->cce_metadata,
  480. msdu_end->sa_sw_peer_id);
  481. }
  482. /*
  483. * Get tid from RX_MPDU_START
  484. */
  485. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  486. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  487. RX_MPDU_INFO_3_TID_OFFSET)), \
  488. RX_MPDU_INFO_3_TID_MASK, \
  489. RX_MPDU_INFO_3_TID_LSB))
  490. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  491. {
  492. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  493. struct rx_mpdu_start *mpdu_start =
  494. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  495. uint32_t tid;
  496. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  497. return tid;
  498. }
  499. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  500. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  501. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  502. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  503. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  504. /*
  505. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  506. * Interval from rx_msdu_start
  507. *
  508. * @buf: pointer to the start of RX PKT TLV header
  509. * Return: uint32_t(reception_type)
  510. */
  511. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  512. {
  513. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  514. struct rx_msdu_start *msdu_start =
  515. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  516. uint32_t reception_type;
  517. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  518. return reception_type;
  519. }
  520. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  521. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  522. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  523. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  524. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  525. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  526. /**
  527. * hal_rx_msdu_end_da_idx_get_8074v2: API to get da_idx
  528. * from rx_msdu_end TLV
  529. *
  530. * @ buf: pointer to the start of RX PKT TLV headers
  531. * Return: da index
  532. */
  533. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  534. {
  535. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  536. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  537. uint16_t da_idx;
  538. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  539. return da_idx;
  540. }