hal_8074v1_rx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  27. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  28. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  29. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  30. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  31. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  32. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  33. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  34. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  35. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  36. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  37. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  38. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  39. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  40. RX_MSDU_END_5_SA_IS_VALID_LSB))
  41. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  42. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  43. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  44. RX_MSDU_END_13_SA_IDX_MASK, \
  45. RX_MSDU_END_13_SA_IDX_LSB))
  46. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  47. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  48. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  49. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  50. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  51. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  52. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  53. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  54. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  55. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  56. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  57. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  58. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  59. RX_MPDU_INFO_4_PN_31_0_MASK, \
  60. RX_MPDU_INFO_4_PN_31_0_LSB))
  61. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  62. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  63. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  64. RX_MPDU_INFO_5_PN_63_32_MASK, \
  65. RX_MPDU_INFO_5_PN_63_32_LSB))
  66. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  67. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  68. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  69. RX_MPDU_INFO_6_PN_95_64_MASK, \
  70. RX_MPDU_INFO_6_PN_95_64_LSB))
  71. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  72. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  73. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  74. RX_MPDU_INFO_7_PN_127_96_MASK, \
  75. RX_MPDU_INFO_7_PN_127_96_LSB))
  76. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  77. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  78. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  79. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  80. RX_MSDU_END_5_FIRST_MSDU_LSB))
  81. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  82. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  83. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  84. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  85. RX_MSDU_END_5_DA_IS_VALID_LSB))
  86. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  87. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  88. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  89. RX_MSDU_END_5_LAST_MSDU_MASK, \
  90. RX_MSDU_END_5_LAST_MSDU_LSB))
  91. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  92. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  93. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  94. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  95. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  96. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  97. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  98. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  99. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  100. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  101. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  102. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  103. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  104. RX_MPDU_INFO_2_TO_DS_MASK, \
  105. RX_MPDU_INFO_2_TO_DS_LSB))
  106. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  107. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  108. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  109. RX_MPDU_INFO_2_FR_DS_MASK, \
  110. RX_MPDU_INFO_2_FR_DS_LSB))
  111. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  112. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  113. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  114. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  115. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  116. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  117. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  118. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  119. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  120. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  121. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  122. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  123. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  124. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  125. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  126. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  127. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  128. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  129. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  130. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  131. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  132. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  133. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  134. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  135. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  136. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  137. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  139. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  141. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  142. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  143. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  144. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  145. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  146. /*
  147. * hal_rx_msdu_start_nss_get_8074(): API to get the NSS
  148. * Interval from rx_msdu_start
  149. *
  150. * @buf: pointer to the start of RX PKT TLV header
  151. * Return: uint32_t(nss)
  152. */
  153. static uint32_t
  154. hal_rx_msdu_start_nss_get_8074(uint8_t *buf)
  155. {
  156. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  157. struct rx_msdu_start *msdu_start =
  158. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  159. uint32_t nss;
  160. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  161. return nss;
  162. }
  163. /**
  164. * hal_rx_mon_hw_desc_get_mpdu_status_8074(): Retrieve MPDU status
  165. *
  166. * @ hw_desc_addr: Start address of Rx HW TLVs
  167. * @ rs: Status for monitor mode
  168. *
  169. * Return: void
  170. */
  171. static void hal_rx_mon_hw_desc_get_mpdu_status_8074(void *hw_desc_addr,
  172. struct mon_rx_status *rs)
  173. {
  174. struct rx_msdu_start *rx_msdu_start;
  175. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  176. uint32_t reg_value;
  177. const uint32_t sgi_hw_to_cdp[] = {
  178. CDP_SGI_0_8_US,
  179. CDP_SGI_0_4_US,
  180. CDP_SGI_1_6_US,
  181. CDP_SGI_3_2_US,
  182. };
  183. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  184. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  185. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  186. RX_MSDU_START_5, USER_RSSI);
  187. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  188. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  189. rs->sgi = sgi_hw_to_cdp[reg_value];
  190. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  191. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  192. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  193. /* TODO: rs->beamformed should be set for SU beamforming also */
  194. }
  195. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  196. static uint32_t hal_get_link_desc_size_8074(void)
  197. {
  198. return LINK_DESC_SIZE;
  199. }
  200. /*
  201. * hal_rx_get_tlv_8074(): API to get the tlv
  202. *
  203. * @rx_tlv: TLV data extracted from the rx packet
  204. * Return: uint8_t
  205. */
  206. static uint8_t hal_rx_get_tlv_8074(void *rx_tlv)
  207. {
  208. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  209. }
  210. /**
  211. * hal_rx_proc_phyrx_other_receive_info_tlv_8074()
  212. * -process other receive info TLV
  213. * @rx_tlv_hdr: pointer to TLV header
  214. * @ppdu_info: pointer to ppdu_info
  215. *
  216. * Return: None
  217. */
  218. static
  219. void hal_rx_proc_phyrx_other_receive_info_tlv_8074(void *rx_tlv_hdr,
  220. void *ppdu_info)
  221. {
  222. }
  223. /**
  224. * hal_rx_dump_msdu_start_tlv_8074() : dump RX msdu_start TLV in structured
  225. * human readable format.
  226. * @ msdu_start: pointer the msdu_start TLV in pkt.
  227. * @ dbg_level: log level.
  228. *
  229. * Return: void
  230. */
  231. static void hal_rx_dump_msdu_start_tlv_8074(void *msdustart,
  232. uint8_t dbg_level)
  233. {
  234. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  235. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  236. "rx_msdu_start tlv - "
  237. "rxpcu_mpdu_filter_in_category: %d "
  238. "sw_frame_group_id: %d "
  239. "phy_ppdu_id: %d "
  240. "msdu_length: %d "
  241. "ipsec_esp: %d "
  242. "l3_offset: %d "
  243. "ipsec_ah: %d "
  244. "l4_offset: %d "
  245. "msdu_number: %d "
  246. "decap_format: %d "
  247. "ipv4_proto: %d "
  248. "ipv6_proto: %d "
  249. "tcp_proto: %d "
  250. "udp_proto: %d "
  251. "ip_frag: %d "
  252. "tcp_only_ack: %d "
  253. "da_is_bcast_mcast: %d "
  254. "ip4_protocol_ip6_next_header: %d "
  255. "toeplitz_hash_2_or_4: %d "
  256. "flow_id_toeplitz: %d "
  257. "user_rssi: %d "
  258. "pkt_type: %d "
  259. "stbc: %d "
  260. "sgi: %d "
  261. "rate_mcs: %d "
  262. "receive_bandwidth: %d "
  263. "reception_type: %d "
  264. "toeplitz_hash: %d "
  265. "nss: %d "
  266. "ppdu_start_timestamp: %d "
  267. "sw_phy_meta_data: %d ",
  268. msdu_start->rxpcu_mpdu_filter_in_category,
  269. msdu_start->sw_frame_group_id,
  270. msdu_start->phy_ppdu_id,
  271. msdu_start->msdu_length,
  272. msdu_start->ipsec_esp,
  273. msdu_start->l3_offset,
  274. msdu_start->ipsec_ah,
  275. msdu_start->l4_offset,
  276. msdu_start->msdu_number,
  277. msdu_start->decap_format,
  278. msdu_start->ipv4_proto,
  279. msdu_start->ipv6_proto,
  280. msdu_start->tcp_proto,
  281. msdu_start->udp_proto,
  282. msdu_start->ip_frag,
  283. msdu_start->tcp_only_ack,
  284. msdu_start->da_is_bcast_mcast,
  285. msdu_start->ip4_protocol_ip6_next_header,
  286. msdu_start->toeplitz_hash_2_or_4,
  287. msdu_start->flow_id_toeplitz,
  288. msdu_start->user_rssi,
  289. msdu_start->pkt_type,
  290. msdu_start->stbc,
  291. msdu_start->sgi,
  292. msdu_start->rate_mcs,
  293. msdu_start->receive_bandwidth,
  294. msdu_start->reception_type,
  295. msdu_start->toeplitz_hash,
  296. msdu_start->nss,
  297. msdu_start->ppdu_start_timestamp,
  298. msdu_start->sw_phy_meta_data);
  299. }
  300. /**
  301. * hal_rx_dump_msdu_end_tlv_8074: dump RX msdu_end TLV in structured
  302. * human readable format.
  303. * @ msdu_end: pointer the msdu_end TLV in pkt.
  304. * @ dbg_level: log level.
  305. *
  306. * Return: void
  307. */
  308. static void hal_rx_dump_msdu_end_tlv_8074(void *msduend,
  309. uint8_t dbg_level)
  310. {
  311. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  312. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  313. "rx_msdu_end tlv - "
  314. "rxpcu_mpdu_filter_in_category: %d "
  315. "sw_frame_group_id: %d "
  316. "phy_ppdu_id: %d "
  317. "ip_hdr_chksum: %d "
  318. "tcp_udp_chksum: %d "
  319. "key_id_octet: %d "
  320. "cce_super_rule: %d "
  321. "cce_classify_not_done_truncat: %d "
  322. "cce_classify_not_done_cce_dis: %d "
  323. "ext_wapi_pn_63_48: %d "
  324. "ext_wapi_pn_95_64: %d "
  325. "ext_wapi_pn_127_96: %d "
  326. "reported_mpdu_length: %d "
  327. "first_msdu: %d "
  328. "last_msdu: %d "
  329. "sa_idx_timeout: %d "
  330. "da_idx_timeout: %d "
  331. "msdu_limit_error: %d "
  332. "flow_idx_timeout: %d "
  333. "flow_idx_invalid: %d "
  334. "wifi_parser_error: %d "
  335. "amsdu_parser_error: %d "
  336. "sa_is_valid: %d "
  337. "da_is_valid: %d "
  338. "da_is_mcbc: %d "
  339. "l3_header_padding: %d "
  340. "ipv6_options_crc: %d "
  341. "tcp_seq_number: %d "
  342. "tcp_ack_number: %d "
  343. "tcp_flag: %d "
  344. "lro_eligible: %d "
  345. "window_size: %d "
  346. "da_offset: %d "
  347. "sa_offset: %d "
  348. "da_offset_valid: %d "
  349. "sa_offset_valid: %d "
  350. "rule_indication_31_0: %d "
  351. "rule_indication_63_32: %d "
  352. "sa_idx: %d "
  353. "da_idx: %d "
  354. "msdu_drop: %d "
  355. "reo_destination_indication: %d "
  356. "flow_idx: %d "
  357. "fse_metadata: %d "
  358. "cce_metadata: %d "
  359. "sa_sw_peer_id: %d ",
  360. msdu_end->rxpcu_mpdu_filter_in_category,
  361. msdu_end->sw_frame_group_id,
  362. msdu_end->phy_ppdu_id,
  363. msdu_end->ip_hdr_chksum,
  364. msdu_end->tcp_udp_chksum,
  365. msdu_end->key_id_octet,
  366. msdu_end->cce_super_rule,
  367. msdu_end->cce_classify_not_done_truncate,
  368. msdu_end->cce_classify_not_done_cce_dis,
  369. msdu_end->ext_wapi_pn_63_48,
  370. msdu_end->ext_wapi_pn_95_64,
  371. msdu_end->ext_wapi_pn_127_96,
  372. msdu_end->reported_mpdu_length,
  373. msdu_end->first_msdu,
  374. msdu_end->last_msdu,
  375. msdu_end->sa_idx_timeout,
  376. msdu_end->da_idx_timeout,
  377. msdu_end->msdu_limit_error,
  378. msdu_end->flow_idx_timeout,
  379. msdu_end->flow_idx_invalid,
  380. msdu_end->wifi_parser_error,
  381. msdu_end->amsdu_parser_error,
  382. msdu_end->sa_is_valid,
  383. msdu_end->da_is_valid,
  384. msdu_end->da_is_mcbc,
  385. msdu_end->l3_header_padding,
  386. msdu_end->ipv6_options_crc,
  387. msdu_end->tcp_seq_number,
  388. msdu_end->tcp_ack_number,
  389. msdu_end->tcp_flag,
  390. msdu_end->lro_eligible,
  391. msdu_end->window_size,
  392. msdu_end->da_offset,
  393. msdu_end->sa_offset,
  394. msdu_end->da_offset_valid,
  395. msdu_end->sa_offset_valid,
  396. msdu_end->rule_indication_31_0,
  397. msdu_end->rule_indication_63_32,
  398. msdu_end->sa_idx,
  399. msdu_end->da_idx,
  400. msdu_end->msdu_drop,
  401. msdu_end->reo_destination_indication,
  402. msdu_end->flow_idx,
  403. msdu_end->fse_metadata,
  404. msdu_end->cce_metadata,
  405. msdu_end->sa_sw_peer_id);
  406. }
  407. /*
  408. * Get tid from RX_MPDU_START
  409. */
  410. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  411. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  412. RX_MPDU_INFO_3_TID_OFFSET)), \
  413. RX_MPDU_INFO_3_TID_MASK, \
  414. RX_MPDU_INFO_3_TID_LSB))
  415. static uint32_t hal_rx_mpdu_start_tid_get_8074(uint8_t *buf)
  416. {
  417. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  418. struct rx_mpdu_start *mpdu_start =
  419. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  420. uint32_t tid;
  421. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  422. return tid;
  423. }
  424. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  425. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  426. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  427. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  428. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  429. /*
  430. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  431. * Interval from rx_msdu_start
  432. *
  433. * @buf: pointer to the start of RX PKT TLV header
  434. * Return: uint32_t(reception_type)
  435. */
  436. static uint32_t hal_rx_msdu_start_reception_type_get_8074(uint8_t *buf)
  437. {
  438. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  439. struct rx_msdu_start *msdu_start =
  440. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  441. uint32_t reception_type;
  442. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  443. return reception_type;
  444. }
  445. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  446. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  447. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  448. RX_MSDU_END_13_DA_IDX_MASK, \
  449. RX_MSDU_END_13_DA_IDX_LSB))
  450. /**
  451. * hal_rx_msdu_end_da_idx_get_8074: API to get da_idx
  452. * from rx_msdu_end TLV
  453. *
  454. * @ buf: pointer to the start of RX PKT TLV headers
  455. * Return: da index
  456. */
  457. static uint16_t hal_rx_msdu_end_da_idx_get_8074(uint8_t *buf)
  458. {
  459. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  460. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  461. uint16_t da_idx;
  462. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  463. return da_idx;
  464. }