rx-macro.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc-dapm.h>
  21. #include <sound/tlv.h>
  22. #include <soc/swr-wcd.h>
  23. #include "bolero-cdc.h"
  24. #include "bolero-cdc-registers.h"
  25. #include "../msm-cdc-pinctrl.h"
  26. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  29. SNDRV_PCM_RATE_384000)
  30. /* Fractional Rates */
  31. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  32. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  33. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  34. SNDRV_PCM_FMTBIT_S24_LE |\
  35. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  36. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  37. SNDRV_PCM_RATE_48000)
  38. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  39. SNDRV_PCM_FMTBIT_S24_LE |\
  40. SNDRV_PCM_FMTBIT_S24_3LE)
  41. #define RX_MACRO_MAX_OFFSET 0x1000
  42. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  43. #define RX_SWR_STRING_LEN 80
  44. #define RX_MACRO_CHILD_DEVICES_MAX 3
  45. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  46. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  47. #define STRING(name) #name
  48. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  49. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  50. static const struct snd_kcontrol_new name##_mux = \
  51. SOC_DAPM_ENUM(STRING(name), name##_enum)
  52. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  53. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  54. static const struct snd_kcontrol_new name##_mux = \
  55. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  56. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  57. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  58. #define RX_MACRO_RX_PATH_OFFSET 0x80
  59. #define RX_MACRO_COMP_OFFSET 0x40
  60. enum {
  61. INTERP_HPHL,
  62. INTERP_HPHR,
  63. INTERP_AUX,
  64. INTERP_MAX
  65. };
  66. enum {
  67. RX_MACRO_RX0,
  68. RX_MACRO_RX1,
  69. RX_MACRO_RX2,
  70. RX_MACRO_RX3,
  71. RX_MACRO_RX4,
  72. RX_MACRO_RX5,
  73. RX_MACRO_PORTS_MAX
  74. };
  75. enum {
  76. RX_MACRO_COMP1, /* HPH_L */
  77. RX_MACRO_COMP2, /* HPH_R */
  78. RX_MACRO_COMP_MAX
  79. };
  80. enum {
  81. INTn_1_INP_SEL_ZERO = 0,
  82. INTn_1_INP_SEL_DEC0,
  83. INTn_1_INP_SEL_DEC1,
  84. INTn_1_INP_SEL_IIR0,
  85. INTn_1_INP_SEL_IIR1,
  86. INTn_1_INP_SEL_RX0,
  87. INTn_1_INP_SEL_RX1,
  88. INTn_1_INP_SEL_RX2,
  89. INTn_1_INP_SEL_RX3,
  90. INTn_1_INP_SEL_RX4,
  91. INTn_1_INP_SEL_RX5,
  92. };
  93. enum {
  94. INTn_2_INP_SEL_ZERO = 0,
  95. INTn_2_INP_SEL_RX0,
  96. INTn_2_INP_SEL_RX1,
  97. INTn_2_INP_SEL_RX2,
  98. INTn_2_INP_SEL_RX3,
  99. INTn_2_INP_SEL_RX4,
  100. INTn_2_INP_SEL_RX5,
  101. };
  102. enum {
  103. INTERP_MAIN_PATH,
  104. INTERP_MIX_PATH,
  105. };
  106. /* Codec supports 2 IIR filters */
  107. enum {
  108. IIR0 = 0,
  109. IIR1,
  110. IIR_MAX,
  111. };
  112. /* Each IIR has 5 Filter Stages */
  113. enum {
  114. BAND1 = 0,
  115. BAND2,
  116. BAND3,
  117. BAND4,
  118. BAND5,
  119. BAND_MAX,
  120. };
  121. struct rx_macro_idle_detect_config {
  122. u8 hph_idle_thr;
  123. u8 hph_idle_detect_en;
  124. };
  125. struct interp_sample_rate {
  126. int sample_rate;
  127. int rate_val;
  128. };
  129. static struct interp_sample_rate sr_val_tbl[] = {
  130. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  131. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  132. {176400, 0xB}, {352800, 0xC},
  133. };
  134. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  135. struct snd_pcm_hw_params *params,
  136. struct snd_soc_dai *dai);
  137. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  138. unsigned int *tx_num, unsigned int *tx_slot,
  139. unsigned int *rx_num, unsigned int *rx_slot);
  140. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  141. struct snd_ctl_elem_value *ucontrol);
  142. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  143. struct snd_ctl_elem_value *ucontrol);
  144. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  145. struct snd_ctl_elem_value *ucontrol);
  146. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  147. int event, int interp_idx);
  148. /* Hold instance to soundwire platform device */
  149. struct rx_swr_ctrl_data {
  150. struct platform_device *rx_swr_pdev;
  151. };
  152. struct rx_swr_ctrl_platform_data {
  153. void *handle; /* holds codec private data */
  154. int (*read)(void *handle, int reg);
  155. int (*write)(void *handle, int reg, int val);
  156. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  157. int (*clk)(void *handle, bool enable);
  158. int (*handle_irq)(void *handle,
  159. irqreturn_t (*swrm_irq_handler)(int irq,
  160. void *data),
  161. void *swrm_handle,
  162. int action);
  163. };
  164. enum {
  165. RX_MACRO_AIF1_PB = 0,
  166. RX_MACRO_AIF2_PB,
  167. RX_MACRO_AIF3_PB,
  168. RX_MACRO_AIF4_PB,
  169. RX_MACRO_MAX_DAIS,
  170. };
  171. enum {
  172. RX_MACRO_AIF1_CAP = 0,
  173. RX_MACRO_AIF2_CAP,
  174. RX_MACRO_AIF3_CAP,
  175. RX_MACRO_MAX_AIF_CAP_DAIS
  176. };
  177. /*
  178. * @dev: rx macro device pointer
  179. * @comp_enabled: compander enable mixer value set
  180. * @prim_int_users: Users of interpolator
  181. * @rx_mclk_users: RX MCLK users count
  182. * @vi_feed_value: VI sense mask
  183. * @swr_clk_lock: to lock swr master clock operations
  184. * @swr_ctrl_data: SoundWire data structure
  185. * @swr_plat_data: Soundwire platform data
  186. * @rx_macro_add_child_devices_work: work for adding child devices
  187. * @rx_swr_gpio_p: used by pinctrl API
  188. * @rx_core_clk: MCLK for rx macro
  189. * @rx_npl_clk: NPL clock for RX soundwire
  190. * @codec: codec handle
  191. */
  192. struct rx_macro_priv {
  193. struct device *dev;
  194. int comp_enabled[RX_MACRO_COMP_MAX];
  195. /* Main path clock users count */
  196. int main_clk_users[INTERP_MAX];
  197. int rx_port_value[RX_MACRO_PORTS_MAX];
  198. u16 prim_int_users[INTERP_MAX];
  199. int rx_mclk_users;
  200. int swr_clk_users;
  201. int rx_mclk_cnt;
  202. struct mutex mclk_lock;
  203. struct mutex swr_clk_lock;
  204. struct rx_swr_ctrl_data *swr_ctrl_data;
  205. struct rx_swr_ctrl_platform_data swr_plat_data;
  206. struct work_struct rx_macro_add_child_devices_work;
  207. struct device_node *rx_swr_gpio_p;
  208. struct clk *rx_core_clk;
  209. struct clk *rx_npl_clk;
  210. struct snd_soc_codec *codec;
  211. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  212. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  213. u16 bit_width[RX_MACRO_MAX_DAIS];
  214. char __iomem *rx_io_base;
  215. char __iomem *rx_mclk_mode_muxsel;
  216. struct rx_macro_idle_detect_config idle_det_cfg;
  217. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  218. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  219. struct platform_device *pdev_child_devices
  220. [RX_MACRO_CHILD_DEVICES_MAX];
  221. int child_count;
  222. };
  223. static struct snd_soc_dai_driver rx_macro_dai[];
  224. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  225. static const char * const rx_int_mix_mux_text[] = {
  226. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  227. };
  228. static const char * const rx_prim_mix_text[] = {
  229. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  230. "RX3", "RX4", "RX5"
  231. };
  232. static const char * const rx_sidetone_mix_text[] = {
  233. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  234. };
  235. static const char * const rx_echo_mux_text[] = {
  236. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  237. };
  238. static const char * const iir_inp_mux_text[] = {
  239. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  240. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  241. };
  242. static const char * const rx_int_dem_inp_mux_text[] = {
  243. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  244. };
  245. static const char * const rx_int0_1_interp_mux_text[] = {
  246. "ZERO", "RX INT0_1 MIX1",
  247. };
  248. static const char * const rx_int1_1_interp_mux_text[] = {
  249. "ZERO", "RX INT1_1 MIX1",
  250. };
  251. static const char * const rx_int2_1_interp_mux_text[] = {
  252. "ZERO", "RX INT2_1 MIX1",
  253. };
  254. static const char * const rx_int0_2_interp_mux_text[] = {
  255. "ZERO", "RX INT0_2 MUX",
  256. };
  257. static const char * const rx_int1_2_interp_mux_text[] = {
  258. "ZERO", "RX INT1_2 MUX",
  259. };
  260. static const char * const rx_int2_2_interp_mux_text[] = {
  261. "ZERO", "RX INT2_2 MUX",
  262. };
  263. static const char *const rx_macro_mux_text[] = {
  264. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  265. };
  266. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  267. rx_int_mix_mux_text);
  268. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  269. rx_int_mix_mux_text);
  270. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  271. rx_int_mix_mux_text);
  272. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  273. rx_prim_mix_text);
  274. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  275. rx_prim_mix_text);
  276. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  277. rx_prim_mix_text);
  278. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  279. rx_prim_mix_text);
  280. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  281. rx_prim_mix_text);
  282. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  283. rx_prim_mix_text);
  284. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  285. rx_prim_mix_text);
  286. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  287. rx_prim_mix_text);
  288. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  289. rx_prim_mix_text);
  290. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  291. rx_sidetone_mix_text);
  292. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  293. rx_sidetone_mix_text);
  294. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  295. rx_sidetone_mix_text);
  296. RX_MACRO_DAPM_ENUM(rx_mix_tx0, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4,
  297. rx_echo_mux_text);
  298. RX_MACRO_DAPM_ENUM(rx_mix_tx1, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  299. rx_echo_mux_text);
  300. RX_MACRO_DAPM_ENUM(rx_mix_tx2, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  301. rx_echo_mux_text);
  302. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  303. iir_inp_mux_text);
  304. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  305. iir_inp_mux_text);
  306. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  307. iir_inp_mux_text);
  308. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  309. iir_inp_mux_text);
  310. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  311. iir_inp_mux_text);
  312. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  313. iir_inp_mux_text);
  314. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  315. iir_inp_mux_text);
  316. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  317. iir_inp_mux_text);
  318. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  319. rx_int0_1_interp_mux_text);
  320. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  321. rx_int1_1_interp_mux_text);
  322. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  323. rx_int2_1_interp_mux_text);
  324. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  325. rx_int0_2_interp_mux_text);
  326. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  327. rx_int1_2_interp_mux_text);
  328. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  329. rx_int2_2_interp_mux_text);
  330. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  331. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  332. rx_macro_int_dem_inp_mux_put);
  333. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  334. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  335. rx_macro_int_dem_inp_mux_put);
  336. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  337. rx_macro_mux_get, rx_macro_mux_put);
  338. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  339. rx_macro_mux_get, rx_macro_mux_put);
  340. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  341. rx_macro_mux_get, rx_macro_mux_put);
  342. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  343. rx_macro_mux_get, rx_macro_mux_put);
  344. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  345. rx_macro_mux_get, rx_macro_mux_put);
  346. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  347. rx_macro_mux_get, rx_macro_mux_put);
  348. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  349. .hw_params = rx_macro_hw_params,
  350. .get_channel_map = rx_macro_get_channel_map,
  351. };
  352. static struct snd_soc_dai_driver rx_macro_dai[] = {
  353. {
  354. .name = "rx_macro_rx1",
  355. .id = RX_MACRO_AIF1_PB,
  356. .playback = {
  357. .stream_name = "RX_MACRO_AIF1 Playback",
  358. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  359. .formats = RX_MACRO_FORMATS,
  360. .rate_max = 384000,
  361. .rate_min = 8000,
  362. .channels_min = 1,
  363. .channels_max = 2,
  364. },
  365. .ops = &rx_macro_dai_ops,
  366. },
  367. {
  368. .name = "rx_macro_rx2",
  369. .id = RX_MACRO_AIF2_PB,
  370. .playback = {
  371. .stream_name = "RX_MACRO_AIF2 Playback",
  372. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  373. .formats = RX_MACRO_FORMATS,
  374. .rate_max = 384000,
  375. .rate_min = 8000,
  376. .channels_min = 1,
  377. .channels_max = 2,
  378. },
  379. .ops = &rx_macro_dai_ops,
  380. },
  381. {
  382. .name = "rx_macro_rx3",
  383. .id = RX_MACRO_AIF3_PB,
  384. .playback = {
  385. .stream_name = "RX_MACRO_AIF3 Playback",
  386. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  387. .formats = RX_MACRO_FORMATS,
  388. .rate_max = 384000,
  389. .rate_min = 8000,
  390. .channels_min = 1,
  391. .channels_max = 2,
  392. },
  393. .ops = &rx_macro_dai_ops,
  394. },
  395. {
  396. .name = "rx_macro_rx4",
  397. .id = RX_MACRO_AIF4_PB,
  398. .playback = {
  399. .stream_name = "RX_MACRO_AIF4 Playback",
  400. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  401. .formats = RX_MACRO_FORMATS,
  402. .rate_max = 384000,
  403. .rate_min = 8000,
  404. .channels_min = 1,
  405. .channels_max = 2,
  406. },
  407. .ops = &rx_macro_dai_ops,
  408. },
  409. };
  410. static bool rx_macro_get_data(struct snd_soc_codec *codec,
  411. struct device **rx_dev,
  412. struct rx_macro_priv **rx_priv,
  413. const char *func_name)
  414. {
  415. *rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  416. if (!(*rx_dev)) {
  417. dev_err(codec->dev,
  418. "%s: null device for macro!\n", func_name);
  419. return false;
  420. }
  421. *rx_priv = dev_get_drvdata((*rx_dev));
  422. if (!(*rx_priv)) {
  423. dev_err(codec->dev,
  424. "%s: priv is null for macro!\n", func_name);
  425. return false;
  426. }
  427. if (!(*rx_priv)->codec) {
  428. dev_err(codec->dev,
  429. "%s: tx_priv codec is not initialized!\n", func_name);
  430. return false;
  431. }
  432. return true;
  433. }
  434. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  435. struct snd_ctl_elem_value *ucontrol)
  436. {
  437. struct snd_soc_dapm_widget *widget =
  438. snd_soc_dapm_kcontrol_widget(kcontrol);
  439. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  440. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  441. unsigned int val = 0;
  442. unsigned short look_ahead_dly_reg =
  443. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  444. val = ucontrol->value.enumerated.item[0];
  445. if (val >= e->items)
  446. return -EINVAL;
  447. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  448. widget->name, val);
  449. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  450. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  451. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  452. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  453. /* Set Look Ahead Delay */
  454. snd_soc_update_bits(codec, look_ahead_dly_reg,
  455. 0x08, (val ? 0x08 : 0x00));
  456. /* Set DEM INP Select */
  457. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  458. }
  459. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  460. u8 rate_reg_val,
  461. u32 sample_rate)
  462. {
  463. u8 int_1_mix1_inp = 0;
  464. u32 j = 0, port = 0;
  465. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  466. u16 int_fs_reg = 0;
  467. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  468. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  469. struct snd_soc_codec *codec = dai->codec;
  470. struct device *rx_dev = NULL;
  471. struct rx_macro_priv *rx_priv = NULL;
  472. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  473. return -EINVAL;
  474. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  475. RX_MACRO_PORTS_MAX) {
  476. int_1_mix1_inp = port;
  477. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  478. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  479. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  480. __func__, dai->id);
  481. return -EINVAL;
  482. }
  483. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  484. /*
  485. * Loop through all interpolator MUX inputs and find out
  486. * to which interpolator input, the rx port
  487. * is connected
  488. */
  489. for (j = 0; j < INTERP_MAX; j++) {
  490. int_mux_cfg1 = int_mux_cfg0 + 4;
  491. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  492. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  493. inp0_sel = int_mux_cfg0_val & 0x07;
  494. inp1_sel = (int_mux_cfg0_val >> 4) & 0x038;
  495. inp2_sel = (int_mux_cfg1_val >> 4) & 0x038;
  496. if ((inp0_sel == int_1_mix1_inp) ||
  497. (inp1_sel == int_1_mix1_inp) ||
  498. (inp2_sel == int_1_mix1_inp)) {
  499. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  500. 0x80 * j;
  501. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  502. __func__, dai->id, j);
  503. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  504. __func__, j, sample_rate);
  505. /* sample_rate is in Hz */
  506. snd_soc_update_bits(codec, int_fs_reg,
  507. 0x0F, rate_reg_val);
  508. }
  509. int_mux_cfg0 += 8;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  515. u8 rate_reg_val,
  516. u32 sample_rate)
  517. {
  518. u8 int_2_inp = 0;
  519. u32 j = 0, port = 0;
  520. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  521. u8 int_mux_cfg1_val = 0;
  522. struct snd_soc_codec *codec = dai->codec;
  523. struct device *rx_dev = NULL;
  524. struct rx_macro_priv *rx_priv = NULL;
  525. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  526. return -EINVAL;
  527. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  528. RX_MACRO_PORTS_MAX) {
  529. int_2_inp = port;
  530. if ((int_2_inp < RX_MACRO_RX0) ||
  531. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  532. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  533. __func__, dai->id);
  534. return -EINVAL;
  535. }
  536. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  537. for (j = 0; j < INTERP_MAX; j++) {
  538. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  539. 0x07;
  540. if (int_mux_cfg1_val == int_2_inp) {
  541. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  542. 0x80 * j;
  543. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  544. __func__, dai->id, j);
  545. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  546. __func__, j, sample_rate);
  547. snd_soc_update_bits(codec, int_fs_reg,
  548. 0x0F, rate_reg_val);
  549. }
  550. int_mux_cfg1 += 8;
  551. }
  552. }
  553. return 0;
  554. }
  555. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  556. u32 sample_rate)
  557. {
  558. struct snd_soc_codec *codec = dai->codec;
  559. int rate_val = 0;
  560. int i = 0, ret = 0;
  561. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  562. if (sample_rate == sr_val_tbl[i].sample_rate) {
  563. rate_val = sr_val_tbl[i].rate_val;
  564. break;
  565. }
  566. }
  567. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  568. dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
  569. __func__, sample_rate);
  570. return -EINVAL;
  571. }
  572. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  573. if (ret)
  574. return ret;
  575. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  576. if (ret)
  577. return ret;
  578. return ret;
  579. }
  580. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  581. struct snd_pcm_hw_params *params,
  582. struct snd_soc_dai *dai)
  583. {
  584. struct snd_soc_codec *codec = dai->codec;
  585. int ret = 0;
  586. struct device *rx_dev = NULL;
  587. struct rx_macro_priv *rx_priv = NULL;
  588. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  589. return -EINVAL;
  590. dev_dbg(codec->dev,
  591. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  592. dai->name, dai->id, params_rate(params),
  593. params_channels(params));
  594. switch (substream->stream) {
  595. case SNDRV_PCM_STREAM_PLAYBACK:
  596. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  597. if (ret) {
  598. pr_err("%s: cannot set sample rate: %u\n",
  599. __func__, params_rate(params));
  600. return ret;
  601. }
  602. rx_priv->bit_width[dai->id] = params_width(params);
  603. break;
  604. case SNDRV_PCM_STREAM_CAPTURE:
  605. default:
  606. break;
  607. }
  608. return 0;
  609. }
  610. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  611. unsigned int *tx_num, unsigned int *tx_slot,
  612. unsigned int *rx_num, unsigned int *rx_slot)
  613. {
  614. struct snd_soc_codec *codec = dai->codec;
  615. struct device *rx_dev = NULL;
  616. struct rx_macro_priv *rx_priv = NULL;
  617. unsigned int temp = 0, ch_mask = 0;
  618. u16 i = 0;
  619. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  620. return -EINVAL;
  621. switch (dai->id) {
  622. case RX_MACRO_AIF1_PB:
  623. case RX_MACRO_AIF2_PB:
  624. case RX_MACRO_AIF3_PB:
  625. case RX_MACRO_AIF4_PB:
  626. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  627. RX_MACRO_PORTS_MAX) {
  628. ch_mask |= (1 << i);
  629. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  630. break;
  631. }
  632. *rx_slot = ch_mask;
  633. *rx_num = rx_priv->active_ch_cnt[dai->id];
  634. break;
  635. default:
  636. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  637. break;
  638. }
  639. return 0;
  640. }
  641. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  642. bool mclk_enable, bool dapm)
  643. {
  644. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  645. int ret = 0;
  646. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  647. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  648. mutex_lock(&rx_priv->mclk_lock);
  649. if (mclk_enable) {
  650. if (rx_priv->rx_mclk_users == 0) {
  651. ret = bolero_request_clock(rx_priv->dev,
  652. RX_MACRO, MCLK_MUX0, true);
  653. if (ret < 0) {
  654. dev_err(rx_priv->dev,
  655. "%s: rx request clock enable failed\n",
  656. __func__);
  657. goto exit;
  658. }
  659. regcache_mark_dirty(regmap);
  660. regcache_sync_region(regmap,
  661. RX_START_OFFSET,
  662. RX_MAX_OFFSET);
  663. regmap_update_bits(regmap,
  664. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  665. 0x01, 0x01);
  666. regmap_update_bits(regmap,
  667. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  668. 0x01, 0x01);
  669. }
  670. rx_priv->rx_mclk_users++;
  671. } else {
  672. if (rx_priv->rx_mclk_users <= 0) {
  673. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  674. __func__);
  675. rx_priv->rx_mclk_users = 0;
  676. goto exit;
  677. }
  678. rx_priv->rx_mclk_users--;
  679. if (rx_priv->rx_mclk_users == 0) {
  680. regmap_update_bits(regmap,
  681. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  682. 0x01, 0x00);
  683. regmap_update_bits(regmap,
  684. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  685. 0x01, 0x00);
  686. bolero_request_clock(rx_priv->dev,
  687. RX_MACRO, MCLK_MUX0, false);
  688. }
  689. }
  690. exit:
  691. mutex_unlock(&rx_priv->mclk_lock);
  692. return ret;
  693. }
  694. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  695. struct snd_kcontrol *kcontrol, int event)
  696. {
  697. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  698. int ret = 0;
  699. struct device *rx_dev = NULL;
  700. struct rx_macro_priv *rx_priv = NULL;
  701. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  702. return -EINVAL;
  703. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  704. switch (event) {
  705. case SND_SOC_DAPM_PRE_PMU:
  706. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  707. break;
  708. case SND_SOC_DAPM_POST_PMD:
  709. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  710. break;
  711. default:
  712. dev_err(rx_priv->dev,
  713. "%s: invalid DAPM event %d\n", __func__, event);
  714. ret = -EINVAL;
  715. }
  716. return ret;
  717. }
  718. static int rx_macro_mclk_ctrl(struct device *dev, bool enable)
  719. {
  720. struct rx_macro_priv *rx_priv = dev_get_drvdata(dev);
  721. int ret = 0;
  722. if (enable) {
  723. ret = clk_prepare_enable(rx_priv->rx_core_clk);
  724. if (ret < 0) {
  725. dev_err(dev, "%s:rx mclk enable failed\n", __func__);
  726. return ret;
  727. }
  728. ret = clk_prepare_enable(rx_priv->rx_npl_clk);
  729. if (ret < 0) {
  730. clk_disable_unprepare(rx_priv->rx_core_clk);
  731. dev_err(dev, "%s:rx npl_clk enable failed\n",
  732. __func__);
  733. return ret;
  734. }
  735. if (rx_priv->rx_mclk_cnt++ == 0)
  736. iowrite32(0x1, rx_priv->rx_mclk_mode_muxsel);
  737. } else {
  738. if (rx_priv->rx_mclk_cnt <= 0) {
  739. dev_dbg(dev, "%s:rx mclk already disabled\n", __func__);
  740. rx_priv->rx_mclk_cnt = 0;
  741. return 0;
  742. }
  743. if (--rx_priv->rx_mclk_cnt == 0)
  744. iowrite32(0x0, rx_priv->rx_mclk_mode_muxsel);
  745. clk_disable_unprepare(rx_priv->rx_npl_clk);
  746. clk_disable_unprepare(rx_priv->rx_core_clk);
  747. }
  748. return 0;
  749. }
  750. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  751. struct rx_macro_priv *rx_priv)
  752. {
  753. int i = 0;
  754. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  755. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  756. return i;
  757. }
  758. return -EINVAL;
  759. }
  760. static int rx_macro_set_idle_detect_thr(struct snd_soc_codec *codec,
  761. struct rx_macro_priv *rx_priv,
  762. int interp, int path_type)
  763. {
  764. int port_id[4] = { 0, 0, 0, 0 };
  765. int *port_ptr = NULL, num_ports = NULL;
  766. int bit_width = 0, i = 0;
  767. int mux_reg = 0, mux_reg_val = 0;
  768. int dai_id = 0, idle_thr = 0;
  769. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  770. return 0;
  771. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  772. return 0;
  773. port_ptr = &port_id[0];
  774. num_ports = 0;
  775. /*
  776. * Read interpolator MUX input registers and find
  777. * which cdc_dma port is connected and store the port
  778. * numbers in port_id array.
  779. */
  780. if (path_type == INTERP_MIX_PATH) {
  781. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  782. 2 * interp;
  783. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  784. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  785. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  786. *port_ptr++ = mux_reg_val - 1;
  787. num_ports++;
  788. }
  789. }
  790. if (path_type == INTERP_MAIN_PATH) {
  791. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  792. 2 * (interp - 1);
  793. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  794. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  795. while (i) {
  796. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  797. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  798. *port_ptr++ = mux_reg_val -
  799. INTn_1_INP_SEL_RX0;
  800. num_ports++;
  801. }
  802. mux_reg_val = (snd_soc_read(codec, mux_reg) &
  803. 0xf0) >> 4;
  804. mux_reg += 1;
  805. i--;
  806. }
  807. }
  808. dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  809. __func__, num_ports, port_id[0], port_id[1],
  810. port_id[2], port_id[3]);
  811. i = 0;
  812. while (num_ports) {
  813. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  814. rx_priv);
  815. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  816. dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
  817. __func__, dai_id,
  818. rx_priv->bit_width[dai_id]);
  819. if (rx_priv->bit_width[dai_id] > bit_width)
  820. bit_width = rx_priv->bit_width[dai_id];
  821. }
  822. num_ports--;
  823. }
  824. switch (bit_width) {
  825. case 16:
  826. idle_thr = 0xff; /* F16 */
  827. break;
  828. case 24:
  829. case 32:
  830. idle_thr = 0x03; /* F22 */
  831. break;
  832. default:
  833. idle_thr = 0x00;
  834. break;
  835. }
  836. dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  837. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  838. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  839. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  840. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  841. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  842. }
  843. return 0;
  844. }
  845. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  846. struct snd_kcontrol *kcontrol, int event)
  847. {
  848. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  849. u16 gain_reg = 0, mix_reg = 0;
  850. struct device *rx_dev = NULL;
  851. struct rx_macro_priv *rx_priv = NULL;
  852. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  853. return -EINVAL;
  854. if (w->shift >= INTERP_MAX) {
  855. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  856. __func__, w->shift, w->name);
  857. return -EINVAL;
  858. }
  859. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  860. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  861. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  862. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  863. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  864. switch (event) {
  865. case SND_SOC_DAPM_PRE_PMU:
  866. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  867. INTERP_MIX_PATH);
  868. rx_macro_enable_interp_clk(codec, event, w->shift);
  869. /* Clk enable */
  870. snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
  871. break;
  872. case SND_SOC_DAPM_POST_PMU:
  873. snd_soc_write(codec, gain_reg,
  874. snd_soc_read(codec, gain_reg));
  875. break;
  876. case SND_SOC_DAPM_POST_PMD:
  877. /* Clk Disable */
  878. snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
  879. rx_macro_enable_interp_clk(codec, event, w->shift);
  880. /* Reset enable and disable */
  881. snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
  882. snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
  883. break;
  884. }
  885. return 0;
  886. }
  887. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  888. struct snd_kcontrol *kcontrol,
  889. int event)
  890. {
  891. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  892. u16 gain_reg = 0;
  893. u16 reg = 0;
  894. struct device *rx_dev = NULL;
  895. struct rx_macro_priv *rx_priv = NULL;
  896. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  897. return -EINVAL;
  898. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  899. if (w->shift >= INTERP_MAX) {
  900. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  901. __func__, w->shift, w->name);
  902. return -EINVAL;
  903. }
  904. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  905. RX_MACRO_RX_PATH_OFFSET);
  906. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  907. RX_MACRO_RX_PATH_OFFSET);
  908. switch (event) {
  909. case SND_SOC_DAPM_PRE_PMU:
  910. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  911. INTERP_MAIN_PATH);
  912. rx_macro_enable_interp_clk(codec, event, w->shift);
  913. break;
  914. case SND_SOC_DAPM_POST_PMU:
  915. snd_soc_write(codec, gain_reg,
  916. snd_soc_read(codec, gain_reg));
  917. break;
  918. case SND_SOC_DAPM_POST_PMD:
  919. rx_macro_enable_interp_clk(codec, event, w->shift);
  920. break;
  921. }
  922. return 0;
  923. }
  924. static int rx_macro_config_compander(struct snd_soc_codec *codec,
  925. struct rx_macro_priv *rx_priv,
  926. int interp_n, int event)
  927. {
  928. int comp = 0;
  929. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  930. /* AUX does not have compander */
  931. if (interp_n == INTERP_AUX)
  932. return 0;
  933. comp = interp_n;
  934. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  935. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  936. if (!rx_priv->comp_enabled[comp])
  937. return 0;
  938. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  939. (comp * RX_MACRO_COMP_OFFSET);
  940. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  941. (comp * RX_MACRO_RX_PATH_OFFSET);
  942. if (SND_SOC_DAPM_EVENT_ON(event)) {
  943. /* Enable Compander Clock */
  944. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  945. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  946. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  947. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  948. }
  949. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  950. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  951. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  952. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  953. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  954. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  955. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  956. }
  957. return 0;
  958. }
  959. static void rx_macro_hd2_control(struct snd_soc_codec *codec,
  960. u16 interp_idx, int event)
  961. {
  962. u16 hd2_scale_reg = 0;
  963. u16 hd2_enable_reg = 0;
  964. switch (interp_idx) {
  965. case INTERP_HPHL:
  966. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  967. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  968. break;
  969. case INTERP_HPHR:
  970. hd2_scale_reg = BOLERO_CDC_RX_RX2_RX_PATH_SEC3;
  971. hd2_enable_reg = BOLERO_CDC_RX_RX2_RX_PATH_CFG0;
  972. break;
  973. }
  974. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  975. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
  976. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  977. }
  978. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  979. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  980. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  981. }
  982. }
  983. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  984. struct snd_ctl_elem_value *ucontrol)
  985. {
  986. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  987. int comp = ((struct soc_multi_mixer_control *)
  988. kcontrol->private_value)->shift;
  989. struct device *rx_dev = NULL;
  990. struct rx_macro_priv *rx_priv = NULL;
  991. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  992. return -EINVAL;
  993. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  994. return 0;
  995. }
  996. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  997. struct snd_ctl_elem_value *ucontrol)
  998. {
  999. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1000. int comp = ((struct soc_multi_mixer_control *)
  1001. kcontrol->private_value)->shift;
  1002. int value = ucontrol->value.integer.value[0];
  1003. struct device *rx_dev = NULL;
  1004. struct rx_macro_priv *rx_priv = NULL;
  1005. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1006. return -EINVAL;
  1007. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1008. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1009. rx_priv->comp_enabled[comp] = value;
  1010. return 0;
  1011. }
  1012. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1013. struct snd_ctl_elem_value *ucontrol)
  1014. {
  1015. struct snd_soc_dapm_widget *widget =
  1016. snd_soc_dapm_kcontrol_widget(kcontrol);
  1017. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1018. struct device *rx_dev = NULL;
  1019. struct rx_macro_priv *rx_priv = NULL;
  1020. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1021. return -EINVAL;
  1022. ucontrol->value.integer.value[0] =
  1023. rx_priv->rx_port_value[widget->shift];
  1024. return 0;
  1025. }
  1026. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1027. struct snd_ctl_elem_value *ucontrol)
  1028. {
  1029. struct snd_soc_dapm_widget *widget =
  1030. snd_soc_dapm_kcontrol_widget(kcontrol);
  1031. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1032. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1033. struct snd_soc_dapm_update *update = NULL;
  1034. u32 rx_port_value = ucontrol->value.integer.value[0];
  1035. u32 aif_rst = 0;
  1036. struct device *rx_dev = NULL;
  1037. struct rx_macro_priv *rx_priv = NULL;
  1038. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1039. return -EINVAL;
  1040. aif_rst = rx_priv->rx_port_value[widget->shift];
  1041. if (!rx_port_value) {
  1042. if (aif_rst == 0) {
  1043. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1044. return 0;
  1045. }
  1046. }
  1047. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1048. switch (rx_port_value) {
  1049. case 0:
  1050. clear_bit(widget->shift,
  1051. &rx_priv->active_ch_mask[aif_rst - 1]);
  1052. rx_priv->active_ch_cnt[aif_rst - 1]--;
  1053. break;
  1054. case 1:
  1055. case 2:
  1056. case 3:
  1057. case 4:
  1058. set_bit(widget->shift,
  1059. &rx_priv->active_ch_mask[rx_port_value - 1]);
  1060. rx_priv->active_ch_cnt[rx_port_value - 1]++;
  1061. break;
  1062. default:
  1063. dev_err(codec->dev,
  1064. "%s:Invalid AIF_ID for RX_MACRO MUX\n", __func__);
  1065. goto err;
  1066. }
  1067. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1068. rx_port_value, e, update);
  1069. return 0;
  1070. err:
  1071. return -EINVAL;
  1072. }
  1073. static void rx_macro_idle_detect_control(struct snd_soc_codec *codec,
  1074. struct rx_macro_priv *rx_priv,
  1075. int interp, int event)
  1076. {
  1077. int reg = 0, mask = 0, val = 0;
  1078. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1079. return;
  1080. if (interp == INTERP_HPHL) {
  1081. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1082. mask = 0x01;
  1083. val = 0x01;
  1084. }
  1085. if (interp == INTERP_HPHR) {
  1086. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1087. mask = 0x02;
  1088. val = 0x02;
  1089. }
  1090. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  1091. snd_soc_update_bits(codec, reg, mask, val);
  1092. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1093. snd_soc_update_bits(codec, reg, mask, 0x00);
  1094. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  1095. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  1096. }
  1097. }
  1098. static void rx_macro_hphdelay_lutbypass(struct snd_soc_codec *codec,
  1099. struct rx_macro_priv *rx_priv,
  1100. u16 interp_idx, int event)
  1101. {
  1102. u8 hph_dly_mask = 0;
  1103. u16 hph_lut_bypass_reg = 0;
  1104. u16 hph_comp_ctrl7 = 0;
  1105. switch (interp_idx) {
  1106. case INTERP_HPHL:
  1107. hph_dly_mask = 1;
  1108. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  1109. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  1110. break;
  1111. case INTERP_HPHR:
  1112. hph_dly_mask = 2;
  1113. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  1114. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  1115. break;
  1116. default:
  1117. break;
  1118. }
  1119. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1120. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1121. hph_dly_mask, 0x0);
  1122. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x80);
  1123. }
  1124. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1125. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1126. hph_dly_mask, hph_dly_mask);
  1127. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
  1128. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x0);
  1129. }
  1130. }
  1131. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  1132. int event, int interp_idx)
  1133. {
  1134. u16 main_reg = 0;
  1135. struct device *rx_dev = NULL;
  1136. struct rx_macro_priv *rx_priv = NULL;
  1137. if (!codec) {
  1138. pr_err("%s: codec is NULL\n", __func__);
  1139. return -EINVAL;
  1140. }
  1141. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1142. return -EINVAL;
  1143. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1144. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1145. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1146. if (rx_priv->main_clk_users[interp_idx] == 0) {
  1147. /* Main path PGA mute enable */
  1148. snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
  1149. /* Clk enable */
  1150. snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
  1151. rx_macro_idle_detect_control(codec, rx_priv,
  1152. interp_idx, event);
  1153. rx_macro_hd2_control(codec, interp_idx, event);
  1154. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1155. event);
  1156. rx_macro_config_compander(codec, rx_priv,
  1157. interp_idx, event);
  1158. }
  1159. rx_priv->main_clk_users[interp_idx]++;
  1160. }
  1161. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1162. rx_priv->main_clk_users[interp_idx]--;
  1163. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  1164. rx_priv->main_clk_users[interp_idx] = 0;
  1165. rx_macro_config_compander(codec, rx_priv,
  1166. interp_idx, event);
  1167. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1168. event);
  1169. rx_macro_hd2_control(codec, interp_idx, event);
  1170. rx_macro_idle_detect_control(codec, rx_priv,
  1171. interp_idx, event);
  1172. /* Clk Disable */
  1173. snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
  1174. /* Reset enable and disable */
  1175. snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
  1176. snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
  1177. /* Reset rate to 48K*/
  1178. snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
  1179. }
  1180. }
  1181. dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
  1182. __func__, event, rx_priv->main_clk_users[interp_idx]);
  1183. return rx_priv->main_clk_users[interp_idx];
  1184. }
  1185. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  1186. struct snd_kcontrol *kcontrol, int event)
  1187. {
  1188. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1189. u16 sidetone_reg = 0;
  1190. dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
  1191. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  1192. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  1193. switch (event) {
  1194. case SND_SOC_DAPM_PRE_PMU:
  1195. rx_macro_enable_interp_clk(codec, event, w->shift);
  1196. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
  1197. break;
  1198. case SND_SOC_DAPM_POST_PMD:
  1199. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
  1200. rx_macro_enable_interp_clk(codec, event, w->shift);
  1201. break;
  1202. default:
  1203. break;
  1204. };
  1205. return 0;
  1206. }
  1207. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  1208. int band_idx)
  1209. {
  1210. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  1211. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1212. regmap_write(regmap,
  1213. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1214. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  1215. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  1216. /* 5 coefficients per band and 4 writes per coefficient */
  1217. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  1218. coeff_idx++) {
  1219. /* Four 8 bit values(one 32 bit) per coefficient */
  1220. regmap_write(regmap, reg_add,
  1221. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1222. regmap_write(regmap, reg_add,
  1223. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1224. regmap_write(regmap, reg_add,
  1225. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1226. regmap_write(regmap, reg_add,
  1227. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1228. }
  1229. }
  1230. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1231. struct snd_ctl_elem_value *ucontrol)
  1232. {
  1233. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1234. int iir_idx = ((struct soc_multi_mixer_control *)
  1235. kcontrol->private_value)->reg;
  1236. int band_idx = ((struct soc_multi_mixer_control *)
  1237. kcontrol->private_value)->shift;
  1238. /* IIR filter band registers are at integer multiples of 0x80 */
  1239. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1240. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  1241. (1 << band_idx)) != 0;
  1242. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1243. iir_idx, band_idx,
  1244. (uint32_t)ucontrol->value.integer.value[0]);
  1245. return 0;
  1246. }
  1247. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  1248. struct snd_ctl_elem_value *ucontrol)
  1249. {
  1250. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1251. int iir_idx = ((struct soc_multi_mixer_control *)
  1252. kcontrol->private_value)->reg;
  1253. int band_idx = ((struct soc_multi_mixer_control *)
  1254. kcontrol->private_value)->shift;
  1255. bool iir_band_en_status = 0;
  1256. int value = ucontrol->value.integer.value[0];
  1257. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1258. struct device *rx_dev = NULL;
  1259. struct rx_macro_priv *rx_priv = NULL;
  1260. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1261. return -EINVAL;
  1262. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  1263. /* Mask first 5 bits, 6-8 are reserved */
  1264. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  1265. (value << band_idx));
  1266. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  1267. (1 << band_idx)) != 0);
  1268. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1269. iir_idx, band_idx, iir_band_en_status);
  1270. return 0;
  1271. }
  1272. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  1273. int iir_idx, int band_idx,
  1274. int coeff_idx)
  1275. {
  1276. uint32_t value = 0;
  1277. /* Address does not automatically update if reading */
  1278. snd_soc_write(codec,
  1279. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1280. ((band_idx * BAND_MAX + coeff_idx)
  1281. * sizeof(uint32_t)) & 0x7F);
  1282. value |= snd_soc_read(codec,
  1283. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  1284. snd_soc_write(codec,
  1285. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1286. ((band_idx * BAND_MAX + coeff_idx)
  1287. * sizeof(uint32_t) + 1) & 0x7F);
  1288. value |= (snd_soc_read(codec,
  1289. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1290. 0x80 * iir_idx)) << 8);
  1291. snd_soc_write(codec,
  1292. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1293. ((band_idx * BAND_MAX + coeff_idx)
  1294. * sizeof(uint32_t) + 2) & 0x7F);
  1295. value |= (snd_soc_read(codec,
  1296. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1297. 0x80 * iir_idx)) << 16);
  1298. snd_soc_write(codec,
  1299. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1300. ((band_idx * BAND_MAX + coeff_idx)
  1301. * sizeof(uint32_t) + 3) & 0x7F);
  1302. /* Mask bits top 2 bits since they are reserved */
  1303. value |= ((snd_soc_read(codec,
  1304. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1305. 16 * iir_idx)) & 0x3F) << 24);
  1306. return value;
  1307. }
  1308. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1309. struct snd_ctl_elem_value *ucontrol)
  1310. {
  1311. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1312. int iir_idx = ((struct soc_multi_mixer_control *)
  1313. kcontrol->private_value)->reg;
  1314. int band_idx = ((struct soc_multi_mixer_control *)
  1315. kcontrol->private_value)->shift;
  1316. ucontrol->value.integer.value[0] =
  1317. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  1318. ucontrol->value.integer.value[1] =
  1319. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  1320. ucontrol->value.integer.value[2] =
  1321. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  1322. ucontrol->value.integer.value[3] =
  1323. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  1324. ucontrol->value.integer.value[4] =
  1325. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  1326. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  1327. "%s: IIR #%d band #%d b1 = 0x%x\n"
  1328. "%s: IIR #%d band #%d b2 = 0x%x\n"
  1329. "%s: IIR #%d band #%d a1 = 0x%x\n"
  1330. "%s: IIR #%d band #%d a2 = 0x%x\n",
  1331. __func__, iir_idx, band_idx,
  1332. (uint32_t)ucontrol->value.integer.value[0],
  1333. __func__, iir_idx, band_idx,
  1334. (uint32_t)ucontrol->value.integer.value[1],
  1335. __func__, iir_idx, band_idx,
  1336. (uint32_t)ucontrol->value.integer.value[2],
  1337. __func__, iir_idx, band_idx,
  1338. (uint32_t)ucontrol->value.integer.value[3],
  1339. __func__, iir_idx, band_idx,
  1340. (uint32_t)ucontrol->value.integer.value[4]);
  1341. return 0;
  1342. }
  1343. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  1344. int iir_idx, int band_idx,
  1345. uint32_t value)
  1346. {
  1347. snd_soc_write(codec,
  1348. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1349. (value & 0xFF));
  1350. snd_soc_write(codec,
  1351. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1352. (value >> 8) & 0xFF);
  1353. snd_soc_write(codec,
  1354. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1355. (value >> 16) & 0xFF);
  1356. /* Mask top 2 bits, 7-8 are reserved */
  1357. snd_soc_write(codec,
  1358. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1359. (value >> 24) & 0x3F);
  1360. }
  1361. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  1362. struct snd_ctl_elem_value *ucontrol)
  1363. {
  1364. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1365. int iir_idx = ((struct soc_multi_mixer_control *)
  1366. kcontrol->private_value)->reg;
  1367. int band_idx = ((struct soc_multi_mixer_control *)
  1368. kcontrol->private_value)->shift;
  1369. int coeff_idx, idx = 0;
  1370. struct device *rx_dev = NULL;
  1371. struct rx_macro_priv *rx_priv = NULL;
  1372. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1373. return -EINVAL;
  1374. /*
  1375. * Mask top bit it is reserved
  1376. * Updates addr automatically for each B2 write
  1377. */
  1378. snd_soc_write(codec,
  1379. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  1380. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  1381. /* Store the coefficients in sidetone coeff array */
  1382. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  1383. coeff_idx++) {
  1384. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  1385. set_iir_band_coeff(codec, iir_idx, band_idx, value);
  1386. /* Four 8 bit values(one 32 bit) per coefficient */
  1387. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1388. (value & 0xFF);
  1389. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1390. (value >> 8) & 0xFF;
  1391. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1392. (value >> 16) & 0xFF;
  1393. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1394. (value >> 24) & 0xFF;
  1395. }
  1396. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  1397. "%s: IIR #%d band #%d b1 = 0x%x\n"
  1398. "%s: IIR #%d band #%d b2 = 0x%x\n"
  1399. "%s: IIR #%d band #%d a1 = 0x%x\n"
  1400. "%s: IIR #%d band #%d a2 = 0x%x\n",
  1401. __func__, iir_idx, band_idx,
  1402. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  1403. __func__, iir_idx, band_idx,
  1404. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  1405. __func__, iir_idx, band_idx,
  1406. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  1407. __func__, iir_idx, band_idx,
  1408. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  1409. __func__, iir_idx, band_idx,
  1410. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  1411. return 0;
  1412. }
  1413. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  1414. struct snd_kcontrol *kcontrol, int event)
  1415. {
  1416. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1417. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  1418. switch (event) {
  1419. case SND_SOC_DAPM_POST_PMU: /* fall through */
  1420. case SND_SOC_DAPM_PRE_PMD:
  1421. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  1422. snd_soc_write(codec,
  1423. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  1424. snd_soc_read(codec,
  1425. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  1426. snd_soc_write(codec,
  1427. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  1428. snd_soc_read(codec,
  1429. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  1430. snd_soc_write(codec,
  1431. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  1432. snd_soc_read(codec,
  1433. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  1434. snd_soc_write(codec,
  1435. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  1436. snd_soc_read(codec,
  1437. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  1438. } else {
  1439. snd_soc_write(codec,
  1440. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  1441. snd_soc_read(codec,
  1442. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  1443. snd_soc_write(codec,
  1444. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  1445. snd_soc_read(codec,
  1446. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  1447. snd_soc_write(codec,
  1448. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  1449. snd_soc_read(codec,
  1450. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  1451. snd_soc_write(codec,
  1452. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  1453. snd_soc_read(codec,
  1454. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  1455. }
  1456. break;
  1457. }
  1458. return 0;
  1459. }
  1460. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  1461. SOC_SINGLE_SX_TLV("RX_RX0 Digital Volume",
  1462. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  1463. 0, -84, 40, digital_gain),
  1464. SOC_SINGLE_SX_TLV("RX_RX1 Digital Volume",
  1465. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  1466. 0, -84, 40, digital_gain),
  1467. SOC_SINGLE_SX_TLV("RX_RX2 Digital Volume",
  1468. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  1469. 0, -84, 40, digital_gain),
  1470. SOC_SINGLE_SX_TLV("RX_RX0 Mix Digital Volume",
  1471. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1472. SOC_SINGLE_SX_TLV("RX_RX1 Mix Digital Volume",
  1473. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1474. SOC_SINGLE_SX_TLV("RX_RX2 Mix Digital Volume",
  1475. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1476. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  1477. rx_macro_get_compander, rx_macro_set_compander),
  1478. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  1479. rx_macro_get_compander, rx_macro_set_compander),
  1480. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  1481. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  1482. digital_gain),
  1483. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  1484. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  1485. digital_gain),
  1486. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  1487. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  1488. digital_gain),
  1489. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  1490. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  1491. digital_gain),
  1492. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  1493. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  1494. digital_gain),
  1495. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  1496. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  1497. digital_gain),
  1498. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  1499. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  1500. digital_gain),
  1501. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  1502. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  1503. digital_gain),
  1504. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  1505. rx_macro_iir_enable_audio_mixer_get,
  1506. rx_macro_iir_enable_audio_mixer_put),
  1507. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  1508. rx_macro_iir_enable_audio_mixer_get,
  1509. rx_macro_iir_enable_audio_mixer_put),
  1510. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  1511. rx_macro_iir_enable_audio_mixer_get,
  1512. rx_macro_iir_enable_audio_mixer_put),
  1513. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  1514. rx_macro_iir_enable_audio_mixer_get,
  1515. rx_macro_iir_enable_audio_mixer_put),
  1516. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  1517. rx_macro_iir_enable_audio_mixer_get,
  1518. rx_macro_iir_enable_audio_mixer_put),
  1519. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  1520. rx_macro_iir_enable_audio_mixer_get,
  1521. rx_macro_iir_enable_audio_mixer_put),
  1522. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  1523. rx_macro_iir_enable_audio_mixer_get,
  1524. rx_macro_iir_enable_audio_mixer_put),
  1525. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  1526. rx_macro_iir_enable_audio_mixer_get,
  1527. rx_macro_iir_enable_audio_mixer_put),
  1528. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  1529. rx_macro_iir_enable_audio_mixer_get,
  1530. rx_macro_iir_enable_audio_mixer_put),
  1531. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  1532. rx_macro_iir_enable_audio_mixer_get,
  1533. rx_macro_iir_enable_audio_mixer_put),
  1534. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  1535. rx_macro_iir_band_audio_mixer_get,
  1536. rx_macro_iir_band_audio_mixer_put),
  1537. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  1538. rx_macro_iir_band_audio_mixer_get,
  1539. rx_macro_iir_band_audio_mixer_put),
  1540. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  1541. rx_macro_iir_band_audio_mixer_get,
  1542. rx_macro_iir_band_audio_mixer_put),
  1543. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  1544. rx_macro_iir_band_audio_mixer_get,
  1545. rx_macro_iir_band_audio_mixer_put),
  1546. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  1547. rx_macro_iir_band_audio_mixer_get,
  1548. rx_macro_iir_band_audio_mixer_put),
  1549. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  1550. rx_macro_iir_band_audio_mixer_get,
  1551. rx_macro_iir_band_audio_mixer_put),
  1552. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  1553. rx_macro_iir_band_audio_mixer_get,
  1554. rx_macro_iir_band_audio_mixer_put),
  1555. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  1556. rx_macro_iir_band_audio_mixer_get,
  1557. rx_macro_iir_band_audio_mixer_put),
  1558. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  1559. rx_macro_iir_band_audio_mixer_get,
  1560. rx_macro_iir_band_audio_mixer_put),
  1561. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  1562. rx_macro_iir_band_audio_mixer_get,
  1563. rx_macro_iir_band_audio_mixer_put),
  1564. };
  1565. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  1566. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  1567. SND_SOC_NOPM, 0, 0),
  1568. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  1569. SND_SOC_NOPM, 0, 0),
  1570. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  1571. SND_SOC_NOPM, 0, 0),
  1572. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  1573. SND_SOC_NOPM, 0, 0),
  1574. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  1575. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  1576. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  1577. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  1578. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  1579. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  1580. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1581. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1582. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1583. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1584. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1585. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1586. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  1587. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  1588. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  1589. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  1590. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  1591. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  1592. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  1593. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  1594. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  1595. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  1596. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1597. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  1598. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  1599. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1600. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  1601. 4, 0, NULL, 0),
  1602. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  1603. 4, 0, NULL, 0),
  1604. RX_MACRO_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
  1605. RX_MACRO_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
  1606. RX_MACRO_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
  1607. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  1608. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  1609. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  1610. &rx_int0_2_mux, rx_macro_enable_mix_path,
  1611. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1612. SND_SOC_DAPM_POST_PMD),
  1613. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  1614. &rx_int1_2_mux, rx_macro_enable_mix_path,
  1615. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1616. SND_SOC_DAPM_POST_PMD),
  1617. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  1618. &rx_int2_2_mux, rx_macro_enable_mix_path,
  1619. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1620. SND_SOC_DAPM_POST_PMD),
  1621. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  1622. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  1623. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  1624. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  1625. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  1626. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  1627. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  1628. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  1629. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  1630. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  1631. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  1632. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1633. SND_SOC_DAPM_POST_PMD),
  1634. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  1635. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  1636. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1637. SND_SOC_DAPM_POST_PMD),
  1638. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  1639. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  1640. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1641. SND_SOC_DAPM_POST_PMD),
  1642. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  1643. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  1644. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  1645. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1646. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1647. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1648. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1649. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1650. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1651. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  1652. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1653. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1654. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  1655. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1656. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1657. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  1658. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1659. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1660. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1661. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1662. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1663. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  1664. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  1665. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  1666. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  1667. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  1668. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  1669. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  1670. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1671. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1672. };
  1673. static const struct snd_soc_dapm_route rx_audio_map[] = {
  1674. {"RX AIF1 PB", NULL, "RX_MCLK"},
  1675. {"RX AIF2 PB", NULL, "RX_MCLK"},
  1676. {"RX AIF3 PB", NULL, "RX_MCLK"},
  1677. {"RX AIF4 PB", NULL, "RX_MCLK"},
  1678. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  1679. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  1680. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  1681. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  1682. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  1683. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  1684. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  1685. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  1686. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  1687. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  1688. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  1689. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  1690. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  1691. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  1692. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  1693. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  1694. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  1695. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  1696. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  1697. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  1698. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  1699. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  1700. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  1701. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  1702. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  1703. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  1704. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  1705. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  1706. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  1707. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  1708. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  1709. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  1710. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  1711. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  1712. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  1713. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  1714. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  1715. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  1716. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  1717. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  1718. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  1719. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  1720. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  1721. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  1722. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  1723. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  1724. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  1725. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  1726. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  1727. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  1728. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  1729. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  1730. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  1731. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  1732. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  1733. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  1734. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  1735. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  1736. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  1737. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  1738. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  1739. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  1740. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  1741. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  1742. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  1743. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  1744. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  1745. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  1746. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  1747. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  1748. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  1749. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  1750. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  1751. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  1752. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  1753. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  1754. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  1755. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  1756. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  1757. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  1758. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  1759. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  1760. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  1761. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  1762. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  1763. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  1764. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  1765. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  1766. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  1767. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  1768. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  1769. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  1770. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  1771. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  1772. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  1773. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  1774. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  1775. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  1776. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  1777. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  1778. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  1779. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  1780. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  1781. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  1782. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  1783. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  1784. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  1785. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  1786. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  1787. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  1788. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  1789. /* Mixing path INT0 */
  1790. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  1791. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  1792. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  1793. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  1794. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  1795. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  1796. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  1797. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  1798. /* Mixing path INT1 */
  1799. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  1800. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  1801. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  1802. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  1803. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  1804. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  1805. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  1806. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  1807. /* Mixing path INT2 */
  1808. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  1809. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  1810. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  1811. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  1812. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  1813. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  1814. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  1815. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  1816. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  1817. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  1818. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  1819. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  1820. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  1821. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  1822. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  1823. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  1824. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  1825. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  1826. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  1827. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  1828. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  1829. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  1830. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  1831. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  1832. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  1833. {"IIR0", NULL, "IIR0 INP0 MUX"},
  1834. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  1835. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  1836. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  1837. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  1838. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  1839. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  1840. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  1841. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  1842. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  1843. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  1844. {"IIR0", NULL, "IIR0 INP1 MUX"},
  1845. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  1846. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  1847. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  1848. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  1849. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  1850. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  1851. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  1852. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  1853. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  1854. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  1855. {"IIR0", NULL, "IIR0 INP2 MUX"},
  1856. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  1857. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  1858. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  1859. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  1860. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  1861. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  1862. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  1863. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  1864. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  1865. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  1866. {"IIR0", NULL, "IIR0 INP3 MUX"},
  1867. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  1868. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  1869. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  1870. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  1871. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  1872. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  1873. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  1874. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  1875. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  1876. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  1877. {"IIR1", NULL, "IIR1 INP0 MUX"},
  1878. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  1879. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  1880. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  1881. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  1882. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  1883. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  1884. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  1885. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  1886. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  1887. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  1888. {"IIR1", NULL, "IIR1 INP1 MUX"},
  1889. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  1890. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  1891. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  1892. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  1893. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  1894. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  1895. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  1896. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  1897. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  1898. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  1899. {"IIR1", NULL, "IIR1 INP2 MUX"},
  1900. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  1901. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  1902. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  1903. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  1904. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  1905. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  1906. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  1907. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  1908. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  1909. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  1910. {"IIR1", NULL, "IIR1 INP3 MUX"},
  1911. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  1912. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  1913. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  1914. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  1915. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  1916. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  1917. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  1918. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  1919. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  1920. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  1921. {"SRC0", NULL, "IIR0"},
  1922. {"SRC1", NULL, "IIR1"},
  1923. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  1924. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  1925. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  1926. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  1927. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  1928. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  1929. };
  1930. static int rx_swrm_clock(void *handle, bool enable)
  1931. {
  1932. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  1933. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1934. int ret = 0;
  1935. mutex_lock(&rx_priv->swr_clk_lock);
  1936. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  1937. __func__, (enable ? "enable" : "disable"));
  1938. if (enable) {
  1939. if (rx_priv->swr_clk_users == 0) {
  1940. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  1941. if (ret < 0) {
  1942. dev_err(rx_priv->dev,
  1943. "%s: rx request clock enable failed\n",
  1944. __func__);
  1945. goto exit;
  1946. }
  1947. regmap_update_bits(regmap,
  1948. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  1949. 0x01, 0x01);
  1950. regmap_update_bits(regmap,
  1951. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  1952. 0x1C, 0x0C);
  1953. msm_cdc_pinctrl_select_active_state(
  1954. rx_priv->rx_swr_gpio_p);
  1955. }
  1956. rx_priv->swr_clk_users++;
  1957. } else {
  1958. if (rx_priv->swr_clk_users <= 0) {
  1959. dev_err(rx_priv->dev,
  1960. "%s: rx swrm clock users already reset\n",
  1961. __func__);
  1962. rx_priv->swr_clk_users = 0;
  1963. goto exit;
  1964. }
  1965. rx_priv->swr_clk_users--;
  1966. if (rx_priv->swr_clk_users == 0) {
  1967. regmap_update_bits(regmap,
  1968. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  1969. 0x01, 0x00);
  1970. msm_cdc_pinctrl_select_sleep_state(
  1971. rx_priv->rx_swr_gpio_p);
  1972. rx_macro_mclk_enable(rx_priv, 0, true);
  1973. }
  1974. }
  1975. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  1976. __func__, rx_priv->swr_clk_users);
  1977. exit:
  1978. mutex_unlock(&rx_priv->swr_clk_lock);
  1979. return ret;
  1980. }
  1981. static int rx_macro_init(struct snd_soc_codec *codec)
  1982. {
  1983. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1984. int ret = 0;
  1985. struct device *rx_dev = NULL;
  1986. struct rx_macro_priv *rx_priv = NULL;
  1987. rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  1988. if (!rx_dev) {
  1989. dev_err(codec->dev,
  1990. "%s: null device for macro!\n", __func__);
  1991. return -EINVAL;
  1992. }
  1993. rx_priv = dev_get_drvdata(rx_dev);
  1994. if (!rx_priv) {
  1995. dev_err(codec->dev,
  1996. "%s: priv is null for macro!\n", __func__);
  1997. return -EINVAL;
  1998. }
  1999. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  2000. ARRAY_SIZE(rx_macro_dapm_widgets));
  2001. if (ret < 0) {
  2002. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  2003. return ret;
  2004. }
  2005. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  2006. ARRAY_SIZE(rx_audio_map));
  2007. if (ret < 0) {
  2008. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  2009. return ret;
  2010. }
  2011. ret = snd_soc_dapm_new_widgets(dapm->card);
  2012. if (ret < 0) {
  2013. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  2014. return ret;
  2015. }
  2016. ret = snd_soc_add_codec_controls(codec, rx_macro_snd_controls,
  2017. ARRAY_SIZE(rx_macro_snd_controls));
  2018. if (ret < 0) {
  2019. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  2020. return ret;
  2021. }
  2022. rx_priv->codec = codec;
  2023. return 0;
  2024. }
  2025. static int rx_macro_deinit(struct snd_soc_codec *codec)
  2026. {
  2027. struct device *rx_dev = NULL;
  2028. struct rx_macro_priv *rx_priv = NULL;
  2029. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  2030. return -EINVAL;
  2031. rx_priv->codec = NULL;
  2032. return 0;
  2033. }
  2034. static void rx_macro_add_child_devices(struct work_struct *work)
  2035. {
  2036. struct rx_macro_priv *rx_priv = NULL;
  2037. struct platform_device *pdev = NULL;
  2038. struct device_node *node = NULL;
  2039. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2040. int ret = 0;
  2041. u16 count = 0, ctrl_num = 0;
  2042. struct rx_swr_ctrl_platform_data *platdata = NULL;
  2043. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  2044. bool rx_swr_master_node = false;
  2045. rx_priv = container_of(work, struct rx_macro_priv,
  2046. rx_macro_add_child_devices_work);
  2047. if (!rx_priv) {
  2048. pr_err("%s: Memory for rx_priv does not exist\n",
  2049. __func__);
  2050. return;
  2051. }
  2052. if (!rx_priv->dev) {
  2053. pr_err("%s: RX device does not exist\n", __func__);
  2054. return;
  2055. }
  2056. if(!rx_priv->dev->of_node) {
  2057. dev_err(rx_priv->dev,
  2058. "%s: DT node for RX dev does not exist\n", __func__);
  2059. return;
  2060. }
  2061. platdata = &rx_priv->swr_plat_data;
  2062. rx_priv->child_count = 0;
  2063. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  2064. rx_swr_master_node = false;
  2065. if (strnstr(node->name, "rx_swr_master",
  2066. strlen("rx_swr_master")) != NULL)
  2067. rx_swr_master_node = true;
  2068. if(rx_swr_master_node)
  2069. strlcpy(plat_dev_name, "rx_swr_ctrl",
  2070. (RX_SWR_STRING_LEN - 1));
  2071. else
  2072. strlcpy(plat_dev_name, node->name,
  2073. (RX_SWR_STRING_LEN - 1));
  2074. pdev = platform_device_alloc(plat_dev_name, -1);
  2075. if (!pdev) {
  2076. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  2077. __func__);
  2078. ret = -ENOMEM;
  2079. goto err;
  2080. }
  2081. pdev->dev.parent = rx_priv->dev;
  2082. pdev->dev.of_node = node;
  2083. if (rx_swr_master_node) {
  2084. ret = platform_device_add_data(pdev, platdata,
  2085. sizeof(*platdata));
  2086. if (ret) {
  2087. dev_err(&pdev->dev,
  2088. "%s: cannot add plat data ctrl:%d\n",
  2089. __func__, ctrl_num);
  2090. goto fail_pdev_add;
  2091. }
  2092. }
  2093. ret = platform_device_add(pdev);
  2094. if (ret) {
  2095. dev_err(&pdev->dev,
  2096. "%s: Cannot add platform device\n",
  2097. __func__);
  2098. goto fail_pdev_add;
  2099. }
  2100. if (rx_swr_master_node) {
  2101. temp = krealloc(swr_ctrl_data,
  2102. (ctrl_num + 1) * sizeof(
  2103. struct rx_swr_ctrl_data),
  2104. GFP_KERNEL);
  2105. if (!temp) {
  2106. ret = -ENOMEM;
  2107. goto fail_pdev_add;
  2108. }
  2109. swr_ctrl_data = temp;
  2110. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  2111. ctrl_num++;
  2112. dev_dbg(&pdev->dev,
  2113. "%s: Added soundwire ctrl device(s)\n",
  2114. __func__);
  2115. rx_priv->swr_ctrl_data = swr_ctrl_data;
  2116. }
  2117. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  2118. rx_priv->pdev_child_devices[
  2119. rx_priv->child_count++] = pdev;
  2120. else
  2121. goto err;
  2122. }
  2123. return;
  2124. fail_pdev_add:
  2125. for (count = 0; count < rx_priv->child_count; count++)
  2126. platform_device_put(rx_priv->pdev_child_devices[count]);
  2127. err:
  2128. return;
  2129. }
  2130. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  2131. {
  2132. memset(ops, 0, sizeof(struct macro_ops));
  2133. ops->init = rx_macro_init;
  2134. ops->exit = rx_macro_deinit;
  2135. ops->io_base = rx_io_base;
  2136. ops->dai_ptr = rx_macro_dai;
  2137. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  2138. ops->mclk_fn = rx_macro_mclk_ctrl;
  2139. }
  2140. static int rx_macro_probe(struct platform_device *pdev)
  2141. {
  2142. struct macro_ops ops = {0};
  2143. struct rx_macro_priv *rx_priv = NULL;
  2144. u32 rx_base_addr = 0, muxsel = 0;
  2145. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  2146. int ret = 0;
  2147. struct clk *rx_core_clk = NULL, *rx_npl_clk = NULL;
  2148. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  2149. GFP_KERNEL);
  2150. if (!rx_priv)
  2151. return -ENOMEM;
  2152. rx_priv->dev = &pdev->dev;
  2153. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2154. &rx_base_addr);
  2155. if (ret) {
  2156. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2157. __func__, "reg");
  2158. return ret;
  2159. }
  2160. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  2161. &muxsel);
  2162. if (ret) {
  2163. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2164. __func__, "reg");
  2165. return ret;
  2166. }
  2167. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2168. "qcom,rx-swr-gpios", 0);
  2169. if (!rx_priv->rx_swr_gpio_p) {
  2170. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2171. __func__);
  2172. return -EINVAL;
  2173. }
  2174. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  2175. RX_MACRO_MAX_OFFSET);
  2176. if (!rx_io_base) {
  2177. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2178. return -ENOMEM;
  2179. }
  2180. rx_priv->rx_io_base = rx_io_base;
  2181. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  2182. if (!muxsel_io) {
  2183. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  2184. __func__);
  2185. return -ENOMEM;
  2186. }
  2187. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  2188. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  2189. rx_macro_add_child_devices);
  2190. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  2191. rx_priv->swr_plat_data.read = NULL;
  2192. rx_priv->swr_plat_data.write = NULL;
  2193. rx_priv->swr_plat_data.bulk_write = NULL;
  2194. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  2195. rx_priv->swr_plat_data.handle_irq = NULL;
  2196. /* Register MCLK for rx macro */
  2197. rx_core_clk = devm_clk_get(&pdev->dev, "rx_core_clk");
  2198. if (IS_ERR(rx_core_clk)) {
  2199. ret = PTR_ERR(rx_core_clk);
  2200. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2201. __func__, "rx_core_clk", ret);
  2202. return ret;
  2203. }
  2204. rx_priv->rx_core_clk = rx_core_clk;
  2205. /* Register npl clk for soundwire */
  2206. rx_npl_clk = devm_clk_get(&pdev->dev, "rx_npl_clk");
  2207. if (IS_ERR(rx_npl_clk)) {
  2208. ret = PTR_ERR(rx_npl_clk);
  2209. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2210. __func__, "rx_npl_clk", ret);
  2211. return ret;
  2212. }
  2213. rx_priv->rx_npl_clk = rx_npl_clk;
  2214. dev_set_drvdata(&pdev->dev, rx_priv);
  2215. mutex_init(&rx_priv->mclk_lock);
  2216. mutex_init(&rx_priv->swr_clk_lock);
  2217. rx_macro_init_ops(&ops, rx_io_base);
  2218. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  2219. if (ret) {
  2220. dev_err(&pdev->dev,
  2221. "%s: register macro failed\n", __func__);
  2222. goto err_reg_macro;
  2223. }
  2224. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  2225. return 0;
  2226. err_reg_macro:
  2227. mutex_destroy(&rx_priv->mclk_lock);
  2228. mutex_destroy(&rx_priv->swr_clk_lock);
  2229. return ret;
  2230. }
  2231. static int rx_macro_remove(struct platform_device *pdev)
  2232. {
  2233. struct rx_macro_priv *rx_priv = NULL;
  2234. u16 count = 0;
  2235. rx_priv = dev_get_drvdata(&pdev->dev);
  2236. if (!rx_priv)
  2237. return -EINVAL;
  2238. for (count = 0; count < rx_priv->child_count &&
  2239. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  2240. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  2241. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  2242. mutex_destroy(&rx_priv->mclk_lock);
  2243. mutex_destroy(&rx_priv->swr_clk_lock);
  2244. kfree(rx_priv->swr_ctrl_data);
  2245. return 0;
  2246. }
  2247. static const struct of_device_id rx_macro_dt_match[] = {
  2248. {.compatible = "qcom,rx-macro"},
  2249. {}
  2250. };
  2251. static struct platform_driver rx_macro_driver = {
  2252. .driver = {
  2253. .name = "rx_macro",
  2254. .owner = THIS_MODULE,
  2255. .of_match_table = rx_macro_dt_match,
  2256. },
  2257. .probe = rx_macro_probe,
  2258. .remove = rx_macro_remove,
  2259. };
  2260. module_platform_driver(rx_macro_driver);
  2261. MODULE_DESCRIPTION("RX macro driver");
  2262. MODULE_LICENSE("GPL v2");