wlan_firmware_service_v01.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_SOFT_SKU_INFO_RESP_V01 0x0060
  26. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  27. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  28. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  29. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  30. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  31. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  32. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  33. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  34. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  35. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  36. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  37. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  38. #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
  39. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  40. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  41. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  42. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  43. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  44. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  45. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  46. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  47. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  48. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  49. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  50. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  51. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  52. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  53. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  54. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  55. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  56. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  57. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  58. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  59. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  60. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  61. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  62. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  63. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  64. #define QMI_WLFW_MLO_RECONFIG_INFO_REQ_V01 0x005F
  65. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  66. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  67. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  68. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  69. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  70. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  71. #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
  72. #define QMI_WLFW_MLO_RECONFIG_INFO_RESP_V01 0x005F
  73. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  74. #define QMI_WLFW_INI_RESP_V01 0x002F
  75. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  76. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  77. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  78. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  79. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  80. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  81. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  82. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  83. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  84. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  85. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  86. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  87. #define QMI_WLFW_INI_REQ_V01 0x002F
  88. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  89. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  90. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  91. #define QMI_WLFW_CAP_RESP_V01 0x0024
  92. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  93. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  94. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  95. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  96. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  97. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  98. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  99. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  100. #define QMI_WLFW_SOFT_SKU_INFO_REQ_V01 0x0060
  101. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  102. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  103. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  104. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  105. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  106. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  107. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  108. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  109. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  110. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  111. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  112. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  113. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  114. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  115. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  116. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  117. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  118. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  119. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  120. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  121. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  122. #define QMI_WLFW_MAX_MLO_CHIP_V01 3
  123. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  124. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  125. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  126. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  127. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  128. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  129. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  130. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  131. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  132. #define QMI_WLFW_MLO_V2_CHP_V01 4
  133. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  134. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  135. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  136. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  137. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  138. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  139. #define QMI_WLFW_MAX_NUM_CE_V01 12
  140. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  141. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  142. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  143. #define QMI_WLFW_MAX_STR_LEN_V01 16
  144. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  145. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  146. #define QMI_WLFW_MAX_ADJ_CHIP_V01 2
  147. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  148. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  149. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  150. enum wlfw_driver_mode_enum_v01 {
  151. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  152. QMI_WLFW_MISSION_V01 = 0,
  153. QMI_WLFW_FTM_V01 = 1,
  154. QMI_WLFW_EPPING_V01 = 2,
  155. QMI_WLFW_WALTEST_V01 = 3,
  156. QMI_WLFW_OFF_V01 = 4,
  157. QMI_WLFW_CCPM_V01 = 5,
  158. QMI_WLFW_QVIT_V01 = 6,
  159. QMI_WLFW_CALIBRATION_V01 = 7,
  160. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  161. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  162. };
  163. enum wlfw_cal_temp_id_enum_v01 {
  164. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  165. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  166. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  167. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  168. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  169. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  170. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  171. };
  172. enum wlfw_pipedir_enum_v01 {
  173. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  174. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  175. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  176. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  177. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  178. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  179. };
  180. enum wlfw_mem_type_enum_v01 {
  181. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  182. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  183. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  184. QMI_WLFW_MEM_BDF_V01 = 2,
  185. QMI_WLFW_MEM_M3_V01 = 3,
  186. QMI_WLFW_MEM_CAL_V01 = 4,
  187. QMI_WLFW_MEM_DPD_V01 = 5,
  188. QMI_WLFW_MEM_QDSS_V01 = 6,
  189. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  190. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  191. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  192. QMI_WLFW_AFC_MEM_V01 = 10,
  193. QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
  194. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  195. };
  196. enum wlfw_share_mem_type_enum_v01 {
  197. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  198. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  199. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  200. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  201. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  202. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  203. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  204. };
  205. enum wlfw_qdss_trace_mode_enum_v01 {
  206. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  207. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  208. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  209. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  210. };
  211. enum wlfw_wfc_media_quality_v01 {
  212. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  213. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  214. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  215. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  216. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  217. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  218. };
  219. enum wlfw_soc_wake_enum_v01 {
  220. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  221. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  222. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  223. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  224. };
  225. enum wlfw_host_build_type_v01 {
  226. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  227. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  228. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  229. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  230. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  231. };
  232. enum wlfw_qmi_param_value_v01 {
  233. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  234. QMI_PARAM_INVALID_V01 = 0,
  235. QMI_PARAM_ENABLE_V01 = 1,
  236. QMI_PARAM_DISABLE_V01 = 2,
  237. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  238. };
  239. enum wlfw_rd_card_chain_cap_v01 {
  240. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  241. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  242. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  243. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  244. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  245. };
  246. enum wlfw_he_channel_width_cap_v01 {
  247. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  248. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  249. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  250. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  251. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  252. };
  253. enum wlfw_phy_qam_cap_v01 {
  254. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  255. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  256. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  257. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  258. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  259. };
  260. enum wlfw_pcie_gen_speed_v01 {
  261. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  262. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  263. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  264. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  265. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  266. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  267. };
  268. enum wlfw_power_save_mode_v01 {
  269. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  270. WLFW_POWER_SAVE_ENTER_V01 = 0,
  271. WLFW_POWER_SAVE_EXIT_V01 = 1,
  272. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  273. };
  274. enum wlfw_m3_segment_type_v01 {
  275. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  276. QMI_M3_SEGMENT_INVALID_V01 = 0,
  277. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  278. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  279. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  280. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  281. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  282. QMI_M3_SEGMENT_MAX_V01 = 6,
  283. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  284. };
  285. enum cnss_feature_v01 {
  286. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  287. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  288. CNSS_DRV_SUPPORT_V01 = 1,
  289. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  290. CNSS_QDSS_CFG_MISS_V01 = 3,
  291. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  292. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  293. CNSS_AUX_UC_SUPPORT_V01 = 6,
  294. CNSS_MAX_FEATURE_V01 = 64,
  295. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  296. };
  297. enum wlfw_bdf_dnld_method_v01 {
  298. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  299. WLFW_DIRECT_BDF_COPY_V01 = 0,
  300. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  301. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  302. };
  303. enum wlfw_gpio_info_type_v01 {
  304. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  305. WLAN_EN_GPIO_V01 = 0,
  306. BT_EN_GPIO_V01 = 1,
  307. HOST_SOL_GPIO_V01 = 2,
  308. TARGET_SOL_GPIO_V01 = 3,
  309. GPIO_TYPE_MAX_V01 = 4,
  310. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  311. };
  312. enum wlfw_ini_file_type_v01 {
  313. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  314. WLFW_INI_CFG_FILE_V01 = 0,
  315. WLFW_CONN_ROAM_INI_V01 = 1,
  316. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  317. };
  318. enum wlfw_wlan_rf_subtype_v01 {
  319. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  320. WLFW_WLAN_RF_SLATE_V01 = 0,
  321. WLFW_WLAN_RF_APACHE_V01 = 1,
  322. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  323. };
  324. enum wlfw_pcie_link_state_enum_v01 {
  325. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  326. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  327. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  328. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  329. };
  330. enum wlfw_tme_lite_file_type_v01 {
  331. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  332. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  333. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  334. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  335. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  336. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  337. };
  338. enum wlfw_bmps_state_enum_v01 {
  339. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  340. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  341. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  342. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  343. };
  344. enum wlfw_fw_ssr_reason_v01 {
  345. WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  346. WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
  347. WLFW_FW_SSR_REASON_XPAN_V01 = 1,
  348. WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  349. };
  350. enum wlfw_lpass_ssr_reason_v01 {
  351. WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  352. WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
  353. WLFW_LPASS_SSR_REASON_CE_V01 = 1,
  354. WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  355. };
  356. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  357. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  358. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  359. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  360. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  361. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  362. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  363. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  364. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  365. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  366. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  367. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  368. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  369. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  370. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  371. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  372. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  373. #define QMI_WLFW_CALDB_SEG_DDR_SUPPORT_V01 ((u64)0x08ULL)
  374. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  375. u32 pipe_num;
  376. enum wlfw_pipedir_enum_v01 pipe_dir;
  377. u32 nentries;
  378. u32 nbytes_max;
  379. u32 flags;
  380. };
  381. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  382. u32 service_id;
  383. enum wlfw_pipedir_enum_v01 pipe_dir;
  384. u32 pipe_num;
  385. };
  386. struct wlfw_shadow_reg_cfg_s_v01 {
  387. u16 id;
  388. u16 offset;
  389. };
  390. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  391. u32 addr;
  392. };
  393. struct wlfw_rri_over_ddr_cfg_s_v01 {
  394. u32 base_addr_low;
  395. u32 base_addr_high;
  396. };
  397. struct wlfw_msi_cfg_s_v01 {
  398. u16 ce_id;
  399. u16 msi_vector;
  400. };
  401. struct wlfw_memory_region_info_s_v01 {
  402. u64 region_addr;
  403. u32 size;
  404. u8 secure_flag;
  405. };
  406. struct wlfw_mem_cfg_s_v01 {
  407. u64 offset;
  408. u32 size;
  409. u8 secure_flag;
  410. };
  411. struct wlfw_mem_seg_s_v01 {
  412. u32 size;
  413. enum wlfw_mem_type_enum_v01 type;
  414. u32 mem_cfg_len;
  415. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  416. };
  417. struct wlfw_mem_seg_resp_s_v01 {
  418. u64 addr;
  419. u32 size;
  420. enum wlfw_mem_type_enum_v01 type;
  421. u8 restore;
  422. };
  423. struct wlfw_rf_chip_info_s_v01 {
  424. u32 chip_id;
  425. u32 chip_family;
  426. };
  427. struct wlfw_rf_board_info_s_v01 {
  428. u32 board_id;
  429. };
  430. struct wlfw_soc_info_s_v01 {
  431. u32 soc_id;
  432. };
  433. struct wlfw_fw_version_info_s_v01 {
  434. u32 fw_version;
  435. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  436. };
  437. struct wlfw_host_ddr_range_s_v01 {
  438. u64 start;
  439. u64 size;
  440. };
  441. struct wlfw_m3_segment_info_s_v01 {
  442. enum wlfw_m3_segment_type_v01 type;
  443. u64 addr;
  444. u64 size;
  445. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  446. };
  447. struct wlfw_dev_mem_info_s_v01 {
  448. u64 start;
  449. u64 size;
  450. };
  451. struct mlo_chip_info_s_v01 {
  452. u8 chip_id;
  453. u8 num_local_links;
  454. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  455. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  456. };
  457. struct mlo_chip_v2_info_s_v01 {
  458. struct mlo_chip_info_s_v01 mlo_chip_info;
  459. u8 adj_mlo_num_chips;
  460. struct mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_ADJ_CHIP_V01];
  461. };
  462. struct wlfw_pmu_param_v01 {
  463. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  464. u32 wake_volt_valid;
  465. u32 wake_volt;
  466. u32 sleep_volt_valid;
  467. u32 sleep_volt;
  468. };
  469. struct wlfw_pmu_cfg_v01 {
  470. u32 pmu_param_len;
  471. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  472. };
  473. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  474. u32 addr;
  475. };
  476. struct wlfw_share_mem_info_s_v01 {
  477. enum wlfw_share_mem_type_enum_v01 type;
  478. u64 start;
  479. u64 size;
  480. };
  481. struct wlfw_host_pcie_link_info_s_v01 {
  482. u32 pci_link_speed;
  483. u32 pci_link_width;
  484. };
  485. struct wlfw_ind_register_req_msg_v01 {
  486. u8 fw_ready_enable_valid;
  487. u8 fw_ready_enable;
  488. u8 initiate_cal_download_enable_valid;
  489. u8 initiate_cal_download_enable;
  490. u8 initiate_cal_update_enable_valid;
  491. u8 initiate_cal_update_enable;
  492. u8 msa_ready_enable_valid;
  493. u8 msa_ready_enable;
  494. u8 pin_connect_result_enable_valid;
  495. u8 pin_connect_result_enable;
  496. u8 client_id_valid;
  497. u32 client_id;
  498. u8 request_mem_enable_valid;
  499. u8 request_mem_enable;
  500. u8 fw_mem_ready_enable_valid;
  501. u8 fw_mem_ready_enable;
  502. u8 fw_init_done_enable_valid;
  503. u8 fw_init_done_enable;
  504. u8 rejuvenate_enable_valid;
  505. u32 rejuvenate_enable;
  506. u8 xo_cal_enable_valid;
  507. u8 xo_cal_enable;
  508. u8 cal_done_enable_valid;
  509. u8 cal_done_enable;
  510. u8 qdss_trace_req_mem_enable_valid;
  511. u8 qdss_trace_req_mem_enable;
  512. u8 qdss_trace_save_enable_valid;
  513. u8 qdss_trace_save_enable;
  514. u8 qdss_trace_free_enable_valid;
  515. u8 qdss_trace_free_enable;
  516. u8 respond_get_info_enable_valid;
  517. u8 respond_get_info_enable;
  518. u8 m3_dump_upload_req_enable_valid;
  519. u8 m3_dump_upload_req_enable;
  520. u8 wfc_call_twt_config_enable_valid;
  521. u8 wfc_call_twt_config_enable;
  522. u8 qdss_mem_ready_enable_valid;
  523. u8 qdss_mem_ready_enable;
  524. u8 m3_dump_upload_segments_req_enable_valid;
  525. u8 m3_dump_upload_segments_req_enable;
  526. u8 fw_ssr_enable_valid;
  527. u8 fw_ssr_enable;
  528. };
  529. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
  530. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  531. struct wlfw_ind_register_resp_msg_v01 {
  532. struct qmi_response_type_v01 resp;
  533. u8 fw_status_valid;
  534. u64 fw_status;
  535. };
  536. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  537. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  538. struct wlfw_fw_ready_ind_msg_v01 {
  539. char placeholder;
  540. };
  541. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  542. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  543. struct wlfw_msa_ready_ind_msg_v01 {
  544. u8 hang_data_addr_offset_valid;
  545. u32 hang_data_addr_offset;
  546. u8 hang_data_length_valid;
  547. u16 hang_data_length;
  548. };
  549. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  550. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  551. struct wlfw_pin_connect_result_ind_msg_v01 {
  552. u8 pwr_pin_result_valid;
  553. u32 pwr_pin_result;
  554. u8 phy_io_pin_result_valid;
  555. u32 phy_io_pin_result;
  556. u8 rf_pin_result_valid;
  557. u32 rf_pin_result;
  558. };
  559. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  560. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  561. struct wlfw_wlan_mode_req_msg_v01 {
  562. enum wlfw_driver_mode_enum_v01 mode;
  563. u8 hw_debug_valid;
  564. u8 hw_debug;
  565. u8 xo_cal_data_valid;
  566. u8 xo_cal_data;
  567. u8 wlan_en_delay_valid;
  568. u32 wlan_en_delay;
  569. };
  570. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  571. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  572. struct wlfw_wlan_mode_resp_msg_v01 {
  573. struct qmi_response_type_v01 resp;
  574. };
  575. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  576. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  577. struct wlfw_wlan_cfg_req_msg_v01 {
  578. u8 host_version_valid;
  579. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  580. u8 tgt_cfg_valid;
  581. u32 tgt_cfg_len;
  582. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  583. u8 svc_cfg_valid;
  584. u32 svc_cfg_len;
  585. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  586. u8 shadow_reg_valid;
  587. u32 shadow_reg_len;
  588. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  589. u8 shadow_reg_v2_valid;
  590. u32 shadow_reg_v2_len;
  591. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  592. u8 rri_over_ddr_cfg_valid;
  593. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  594. u8 msi_cfg_valid;
  595. u32 msi_cfg_len;
  596. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  597. u8 shadow_reg_v3_valid;
  598. u32 shadow_reg_v3_len;
  599. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  600. };
  601. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  602. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  603. struct wlfw_wlan_cfg_resp_msg_v01 {
  604. struct qmi_response_type_v01 resp;
  605. };
  606. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  607. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  608. struct wlfw_cap_req_msg_v01 {
  609. char placeholder;
  610. };
  611. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  612. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  613. struct wlfw_cap_resp_msg_v01 {
  614. struct qmi_response_type_v01 resp;
  615. u8 chip_info_valid;
  616. struct wlfw_rf_chip_info_s_v01 chip_info;
  617. u8 board_info_valid;
  618. struct wlfw_rf_board_info_s_v01 board_info;
  619. u8 soc_info_valid;
  620. struct wlfw_soc_info_s_v01 soc_info;
  621. u8 fw_version_info_valid;
  622. struct wlfw_fw_version_info_s_v01 fw_version_info;
  623. u8 fw_build_id_valid;
  624. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  625. u8 num_macs_valid;
  626. u8 num_macs;
  627. u8 voltage_mv_valid;
  628. u32 voltage_mv;
  629. u8 time_freq_hz_valid;
  630. u32 time_freq_hz;
  631. u8 otp_version_valid;
  632. u32 otp_version;
  633. u8 eeprom_caldata_read_timeout_valid;
  634. u32 eeprom_caldata_read_timeout;
  635. u8 fw_caps_valid;
  636. u64 fw_caps;
  637. u8 rd_card_chain_cap_valid;
  638. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  639. u8 dev_mem_info_valid;
  640. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  641. u8 foundry_name_valid;
  642. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  643. u8 hang_data_addr_offset_valid;
  644. u32 hang_data_addr_offset;
  645. u8 hang_data_length_valid;
  646. u16 hang_data_length;
  647. u8 bdf_dnld_method_valid;
  648. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  649. u8 hwid_bitmap_valid;
  650. u8 hwid_bitmap;
  651. u8 ol_cpr_cfg_valid;
  652. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  653. u8 regdb_mandatory_valid;
  654. u8 regdb_mandatory;
  655. u8 regdb_support_valid;
  656. u8 regdb_support;
  657. u8 rxgainlut_support_valid;
  658. u8 rxgainlut_support;
  659. u8 he_channel_width_cap_valid;
  660. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  661. u8 phy_qam_cap_valid;
  662. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  663. };
  664. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
  665. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  666. struct wlfw_bdf_download_req_msg_v01 {
  667. u8 valid;
  668. u8 file_id_valid;
  669. enum wlfw_cal_temp_id_enum_v01 file_id;
  670. u8 total_size_valid;
  671. u32 total_size;
  672. u8 seg_id_valid;
  673. u32 seg_id;
  674. u8 data_valid;
  675. u32 data_len;
  676. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  677. u8 end_valid;
  678. u8 end;
  679. u8 bdf_type_valid;
  680. u8 bdf_type;
  681. };
  682. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  683. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  684. struct wlfw_bdf_download_resp_msg_v01 {
  685. struct qmi_response_type_v01 resp;
  686. u8 host_bdf_data_valid;
  687. u64 host_bdf_data;
  688. };
  689. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  690. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  691. struct wlfw_cal_report_req_msg_v01 {
  692. u32 meta_data_len;
  693. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  694. u8 xo_cal_data_valid;
  695. u8 xo_cal_data;
  696. u8 cal_remove_supported_valid;
  697. u8 cal_remove_supported;
  698. u8 cal_file_download_size_valid;
  699. u64 cal_file_download_size;
  700. };
  701. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  702. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  703. struct wlfw_cal_report_resp_msg_v01 {
  704. struct qmi_response_type_v01 resp;
  705. };
  706. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  707. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  708. struct wlfw_initiate_cal_download_ind_msg_v01 {
  709. enum wlfw_cal_temp_id_enum_v01 cal_id;
  710. u8 total_size_valid;
  711. u32 total_size;
  712. u8 cal_data_location_valid;
  713. u32 cal_data_location;
  714. };
  715. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  716. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  717. struct wlfw_cal_download_req_msg_v01 {
  718. u8 valid;
  719. u8 file_id_valid;
  720. enum wlfw_cal_temp_id_enum_v01 file_id;
  721. u8 total_size_valid;
  722. u32 total_size;
  723. u8 seg_id_valid;
  724. u32 seg_id;
  725. u8 data_valid;
  726. u32 data_len;
  727. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  728. u8 end_valid;
  729. u8 end;
  730. u8 cal_data_location_valid;
  731. u32 cal_data_location;
  732. };
  733. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  734. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  735. struct wlfw_cal_download_resp_msg_v01 {
  736. struct qmi_response_type_v01 resp;
  737. };
  738. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  739. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  740. struct wlfw_initiate_cal_update_ind_msg_v01 {
  741. enum wlfw_cal_temp_id_enum_v01 cal_id;
  742. u32 total_size;
  743. u8 cal_data_location_valid;
  744. u32 cal_data_location;
  745. };
  746. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  747. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  748. struct wlfw_cal_update_req_msg_v01 {
  749. enum wlfw_cal_temp_id_enum_v01 cal_id;
  750. u32 seg_id;
  751. };
  752. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  753. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  754. struct wlfw_cal_update_resp_msg_v01 {
  755. struct qmi_response_type_v01 resp;
  756. u8 file_id_valid;
  757. enum wlfw_cal_temp_id_enum_v01 file_id;
  758. u8 total_size_valid;
  759. u32 total_size;
  760. u8 seg_id_valid;
  761. u32 seg_id;
  762. u8 data_valid;
  763. u32 data_len;
  764. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  765. u8 end_valid;
  766. u8 end;
  767. u8 cal_data_location_valid;
  768. u32 cal_data_location;
  769. };
  770. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  771. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  772. struct wlfw_msa_info_req_msg_v01 {
  773. u64 msa_addr;
  774. u32 size;
  775. };
  776. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  777. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  778. struct wlfw_msa_info_resp_msg_v01 {
  779. struct qmi_response_type_v01 resp;
  780. u32 mem_region_info_len;
  781. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  782. };
  783. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  784. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  785. struct wlfw_msa_ready_req_msg_v01 {
  786. char placeholder;
  787. };
  788. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  789. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  790. struct wlfw_msa_ready_resp_msg_v01 {
  791. struct qmi_response_type_v01 resp;
  792. };
  793. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  794. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  795. struct wlfw_ini_req_msg_v01 {
  796. u8 enablefwlog_valid;
  797. u8 enablefwlog;
  798. };
  799. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  800. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  801. struct wlfw_ini_resp_msg_v01 {
  802. struct qmi_response_type_v01 resp;
  803. };
  804. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  805. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  806. struct wlfw_athdiag_read_req_msg_v01 {
  807. u32 offset;
  808. u32 mem_type;
  809. u32 data_len;
  810. };
  811. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  812. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  813. struct wlfw_athdiag_read_resp_msg_v01 {
  814. struct qmi_response_type_v01 resp;
  815. u8 data_valid;
  816. u32 data_len;
  817. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  818. };
  819. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  820. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  821. struct wlfw_athdiag_write_req_msg_v01 {
  822. u32 offset;
  823. u32 mem_type;
  824. u32 data_len;
  825. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  826. };
  827. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  828. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  829. struct wlfw_athdiag_write_resp_msg_v01 {
  830. struct qmi_response_type_v01 resp;
  831. };
  832. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  833. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  834. struct wlfw_vbatt_req_msg_v01 {
  835. u64 voltage_uv;
  836. };
  837. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  838. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  839. struct wlfw_vbatt_resp_msg_v01 {
  840. struct qmi_response_type_v01 resp;
  841. };
  842. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  843. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  844. struct wlfw_mac_addr_req_msg_v01 {
  845. u8 mac_addr_valid;
  846. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  847. };
  848. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  849. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  850. struct wlfw_mac_addr_resp_msg_v01 {
  851. struct qmi_response_type_v01 resp;
  852. };
  853. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  854. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  855. struct wlfw_host_cap_req_msg_v01 {
  856. u8 num_clients_valid;
  857. u32 num_clients;
  858. u8 wake_msi_valid;
  859. u32 wake_msi;
  860. u8 gpios_valid;
  861. u32 gpios_len;
  862. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  863. u8 nm_modem_valid;
  864. u8 nm_modem;
  865. u8 bdf_support_valid;
  866. u8 bdf_support;
  867. u8 bdf_cache_support_valid;
  868. u8 bdf_cache_support;
  869. u8 m3_support_valid;
  870. u8 m3_support;
  871. u8 m3_cache_support_valid;
  872. u8 m3_cache_support;
  873. u8 cal_filesys_support_valid;
  874. u8 cal_filesys_support;
  875. u8 cal_cache_support_valid;
  876. u8 cal_cache_support;
  877. u8 cal_done_valid;
  878. u8 cal_done;
  879. u8 mem_bucket_valid;
  880. u32 mem_bucket;
  881. u8 mem_cfg_mode_valid;
  882. u8 mem_cfg_mode;
  883. u8 cal_duration_valid;
  884. u16 cal_duration;
  885. u8 platform_name_valid;
  886. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  887. u8 ddr_range_valid;
  888. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  889. u8 host_build_type_valid;
  890. enum wlfw_host_build_type_v01 host_build_type;
  891. u8 mlo_capable_valid;
  892. u8 mlo_capable;
  893. u8 mlo_chip_id_valid;
  894. u16 mlo_chip_id;
  895. u8 mlo_group_id_valid;
  896. u8 mlo_group_id;
  897. u8 max_mlo_peer_valid;
  898. u16 max_mlo_peer;
  899. u8 mlo_num_chips_valid;
  900. u8 mlo_num_chips;
  901. u8 mlo_chip_info_valid;
  902. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  903. u8 feature_list_valid;
  904. u64 feature_list;
  905. u8 num_wlan_clients_valid;
  906. u16 num_wlan_clients;
  907. u8 num_wlan_vaps_valid;
  908. u8 num_wlan_vaps;
  909. u8 wake_msi_addr_valid;
  910. u32 wake_msi_addr;
  911. u8 wlan_enable_delay_valid;
  912. u32 wlan_enable_delay;
  913. u8 ddr_type_valid;
  914. u32 ddr_type;
  915. u8 gpio_info_valid;
  916. u32 gpio_info_len;
  917. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  918. u8 fw_ini_cfg_support_valid;
  919. u8 fw_ini_cfg_support;
  920. u8 mlo_chip_v2_info_valid;
  921. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  922. u8 pcie_link_info_valid;
  923. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  924. };
  925. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  926. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  927. struct wlfw_host_cap_resp_msg_v01 {
  928. struct qmi_response_type_v01 resp;
  929. };
  930. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  931. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  932. struct wlfw_request_mem_ind_msg_v01 {
  933. u32 mem_seg_len;
  934. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  935. };
  936. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  937. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  938. struct wlfw_respond_mem_req_msg_v01 {
  939. u32 mem_seg_len;
  940. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  941. };
  942. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  943. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  944. struct wlfw_respond_mem_resp_msg_v01 {
  945. struct qmi_response_type_v01 resp;
  946. u8 share_mem_valid;
  947. u32 share_mem_len;
  948. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  949. };
  950. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  951. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  952. struct wlfw_fw_mem_ready_ind_msg_v01 {
  953. char placeholder;
  954. };
  955. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  956. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  957. struct wlfw_fw_init_done_ind_msg_v01 {
  958. u8 hang_data_addr_offset_valid;
  959. u32 hang_data_addr_offset;
  960. u8 hang_data_length_valid;
  961. u16 hang_data_length;
  962. };
  963. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  964. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  965. struct wlfw_rejuvenate_ind_msg_v01 {
  966. u8 cause_for_rejuvenation_valid;
  967. u8 cause_for_rejuvenation;
  968. u8 requesting_sub_system_valid;
  969. u8 requesting_sub_system;
  970. u8 line_number_valid;
  971. u16 line_number;
  972. u8 function_name_valid;
  973. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  974. };
  975. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  976. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  977. struct wlfw_rejuvenate_ack_req_msg_v01 {
  978. char placeholder;
  979. };
  980. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  981. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  982. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  983. struct qmi_response_type_v01 resp;
  984. };
  985. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  986. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  987. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  988. u8 mask_valid;
  989. u64 mask;
  990. };
  991. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  992. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  993. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  994. struct qmi_response_type_v01 resp;
  995. u8 prev_mask_valid;
  996. u64 prev_mask;
  997. u8 curr_mask_valid;
  998. u64 curr_mask;
  999. };
  1000. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  1001. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  1002. struct wlfw_m3_info_req_msg_v01 {
  1003. u64 addr;
  1004. u32 size;
  1005. };
  1006. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1007. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  1008. struct wlfw_m3_info_resp_msg_v01 {
  1009. struct qmi_response_type_v01 resp;
  1010. };
  1011. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1012. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  1013. struct wlfw_xo_cal_ind_msg_v01 {
  1014. u8 xo_cal_data;
  1015. };
  1016. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  1017. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  1018. struct wlfw_cal_done_ind_msg_v01 {
  1019. u8 cal_file_upload_size_valid;
  1020. u64 cal_file_upload_size;
  1021. };
  1022. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1023. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1024. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1025. u32 mem_seg_len;
  1026. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1027. };
  1028. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1029. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1030. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1031. u32 mem_seg_len;
  1032. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1033. u8 end_valid;
  1034. u8 end;
  1035. };
  1036. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1037. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1038. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1039. struct qmi_response_type_v01 resp;
  1040. };
  1041. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1042. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1043. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1044. u32 source;
  1045. u32 total_size;
  1046. u8 mem_seg_valid;
  1047. u32 mem_seg_len;
  1048. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1049. u8 file_name_valid;
  1050. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1051. };
  1052. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1053. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1054. struct wlfw_qdss_trace_data_req_msg_v01 {
  1055. u32 seg_id;
  1056. };
  1057. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1058. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1059. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1060. struct qmi_response_type_v01 resp;
  1061. u8 total_size_valid;
  1062. u32 total_size;
  1063. u8 seg_id_valid;
  1064. u32 seg_id;
  1065. u8 data_valid;
  1066. u32 data_len;
  1067. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1068. u8 end_valid;
  1069. u8 end;
  1070. };
  1071. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1072. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1073. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1074. u8 total_size_valid;
  1075. u32 total_size;
  1076. u8 seg_id_valid;
  1077. u32 seg_id;
  1078. u8 data_valid;
  1079. u32 data_len;
  1080. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1081. u8 end_valid;
  1082. u8 end;
  1083. };
  1084. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1085. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1086. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1087. struct qmi_response_type_v01 resp;
  1088. };
  1089. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1090. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1091. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1092. u8 mode_valid;
  1093. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1094. u8 option_valid;
  1095. u64 option;
  1096. u8 hw_trc_disable_override_valid;
  1097. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1098. };
  1099. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1100. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1101. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1102. struct qmi_response_type_v01 resp;
  1103. };
  1104. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1105. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1106. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1107. u8 mem_seg_valid;
  1108. u32 mem_seg_len;
  1109. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1110. };
  1111. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1112. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1113. struct wlfw_shutdown_req_msg_v01 {
  1114. u8 shutdown_valid;
  1115. u8 shutdown;
  1116. };
  1117. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1118. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1119. struct wlfw_shutdown_resp_msg_v01 {
  1120. struct qmi_response_type_v01 resp;
  1121. };
  1122. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1123. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1124. struct wlfw_antenna_switch_req_msg_v01 {
  1125. char placeholder;
  1126. };
  1127. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1128. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1129. struct wlfw_antenna_switch_resp_msg_v01 {
  1130. struct qmi_response_type_v01 resp;
  1131. u8 antenna_valid;
  1132. u64 antenna;
  1133. };
  1134. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1135. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1136. struct wlfw_antenna_grant_req_msg_v01 {
  1137. u8 grant_valid;
  1138. u64 grant;
  1139. };
  1140. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1141. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1142. struct wlfw_antenna_grant_resp_msg_v01 {
  1143. struct qmi_response_type_v01 resp;
  1144. };
  1145. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1146. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1147. struct wlfw_wfc_call_status_req_msg_v01 {
  1148. u32 wfc_call_status_len;
  1149. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1150. u8 wfc_call_active_valid;
  1151. u8 wfc_call_active;
  1152. u8 all_wfc_calls_held_valid;
  1153. u8 all_wfc_calls_held;
  1154. u8 is_wfc_emergency_valid;
  1155. u8 is_wfc_emergency;
  1156. u8 twt_ims_start_valid;
  1157. u64 twt_ims_start;
  1158. u8 twt_ims_int_valid;
  1159. u16 twt_ims_int;
  1160. u8 media_quality_valid;
  1161. enum wlfw_wfc_media_quality_v01 media_quality;
  1162. };
  1163. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1164. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1165. struct wlfw_wfc_call_status_resp_msg_v01 {
  1166. struct qmi_response_type_v01 resp;
  1167. };
  1168. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1169. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1170. struct wlfw_get_info_req_msg_v01 {
  1171. u8 type;
  1172. u32 data_len;
  1173. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1174. };
  1175. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1176. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1177. struct wlfw_get_info_resp_msg_v01 {
  1178. struct qmi_response_type_v01 resp;
  1179. };
  1180. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1181. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1182. struct wlfw_respond_get_info_ind_msg_v01 {
  1183. u32 data_len;
  1184. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1185. u8 type_valid;
  1186. u8 type;
  1187. u8 is_last_valid;
  1188. u8 is_last;
  1189. u8 seq_no_valid;
  1190. u32 seq_no;
  1191. };
  1192. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1193. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1194. struct wlfw_device_info_req_msg_v01 {
  1195. char placeholder;
  1196. };
  1197. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1198. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1199. struct wlfw_device_info_resp_msg_v01 {
  1200. struct qmi_response_type_v01 resp;
  1201. u8 bar_addr_valid;
  1202. u64 bar_addr;
  1203. u8 bar_size_valid;
  1204. u32 bar_size;
  1205. u8 mhi_state_info_addr_valid;
  1206. u64 mhi_state_info_addr;
  1207. u8 mhi_state_info_size_valid;
  1208. u32 mhi_state_info_size;
  1209. };
  1210. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1211. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1212. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1213. u32 pdev_id;
  1214. u64 addr;
  1215. u64 size;
  1216. };
  1217. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1218. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1219. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1220. u32 pdev_id;
  1221. u32 status;
  1222. };
  1223. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1224. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1225. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1226. struct qmi_response_type_v01 resp;
  1227. };
  1228. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1229. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1230. struct wlfw_soc_wake_req_msg_v01 {
  1231. u8 wake_valid;
  1232. enum wlfw_soc_wake_enum_v01 wake;
  1233. };
  1234. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1235. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1236. struct wlfw_soc_wake_resp_msg_v01 {
  1237. struct qmi_response_type_v01 resp;
  1238. };
  1239. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1240. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1241. struct wlfw_power_save_req_msg_v01 {
  1242. u8 power_save_mode_valid;
  1243. enum wlfw_power_save_mode_v01 power_save_mode;
  1244. };
  1245. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1246. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1247. struct wlfw_power_save_resp_msg_v01 {
  1248. struct qmi_response_type_v01 resp;
  1249. };
  1250. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1251. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1252. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1253. u8 twt_sta_start_valid;
  1254. u64 twt_sta_start;
  1255. u8 twt_sta_int_valid;
  1256. u16 twt_sta_int;
  1257. u8 twt_sta_upo_valid;
  1258. u16 twt_sta_upo;
  1259. u8 twt_sta_sp_valid;
  1260. u16 twt_sta_sp;
  1261. u8 twt_sta_dl_valid;
  1262. u16 twt_sta_dl;
  1263. u8 twt_sta_config_changed_valid;
  1264. u8 twt_sta_config_changed;
  1265. };
  1266. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1267. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1268. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1269. char placeholder;
  1270. };
  1271. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1272. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1273. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1274. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1275. };
  1276. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1277. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1278. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1279. struct qmi_response_type_v01 resp;
  1280. };
  1281. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1282. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1283. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1284. u32 pdev_id;
  1285. u32 no_of_valid_segments;
  1286. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1287. };
  1288. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1289. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1290. struct wlfw_subsys_restart_level_req_msg_v01 {
  1291. u8 restart_level_type_valid;
  1292. u8 restart_level_type;
  1293. };
  1294. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1295. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1296. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1297. struct qmi_response_type_v01 resp;
  1298. };
  1299. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1300. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1301. struct wlfw_ini_file_download_req_msg_v01 {
  1302. u8 file_type_valid;
  1303. enum wlfw_ini_file_type_v01 file_type;
  1304. u8 total_size_valid;
  1305. u32 total_size;
  1306. u8 seg_id_valid;
  1307. u32 seg_id;
  1308. u8 data_valid;
  1309. u32 data_len;
  1310. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1311. u8 end_valid;
  1312. u8 end;
  1313. };
  1314. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1315. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1316. struct wlfw_ini_file_download_resp_msg_v01 {
  1317. struct qmi_response_type_v01 resp;
  1318. };
  1319. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1320. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1321. struct wlfw_phy_cap_req_msg_v01 {
  1322. char placeholder;
  1323. };
  1324. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1325. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1326. struct wlfw_phy_cap_resp_msg_v01 {
  1327. struct qmi_response_type_v01 resp;
  1328. u8 num_phy_valid;
  1329. u8 num_phy;
  1330. u8 board_id_valid;
  1331. u32 board_id;
  1332. u8 mlo_cap_v2_support_valid;
  1333. u32 mlo_cap_v2_support;
  1334. };
  1335. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1336. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1337. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1338. u8 rf_subtype_valid;
  1339. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1340. };
  1341. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1342. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1343. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1344. struct qmi_response_type_v01 resp;
  1345. };
  1346. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1347. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1348. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1349. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1350. };
  1351. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1352. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1353. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1354. struct qmi_response_type_v01 resp;
  1355. };
  1356. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1357. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1358. struct wlfw_aux_uc_info_req_msg_v01 {
  1359. u64 addr;
  1360. u32 size;
  1361. };
  1362. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1363. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1364. struct wlfw_aux_uc_info_resp_msg_v01 {
  1365. struct qmi_response_type_v01 resp;
  1366. };
  1367. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1368. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1369. struct wlfw_tme_lite_info_req_msg_v01 {
  1370. enum wlfw_tme_lite_file_type_v01 tme_file;
  1371. u64 addr;
  1372. u32 size;
  1373. };
  1374. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1375. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1376. struct wlfw_tme_lite_info_resp_msg_v01 {
  1377. struct qmi_response_type_v01 resp;
  1378. };
  1379. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1380. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1381. struct wlfw_soft_sku_info_req_msg_v01 {
  1382. u64 addr;
  1383. u32 size;
  1384. };
  1385. #define WLFW_SOFT_SKU_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1386. extern struct qmi_elem_info wlfw_soft_sku_info_req_msg_v01_ei[];
  1387. struct wlfw_soft_sku_info_resp_msg_v01 {
  1388. struct qmi_response_type_v01 resp;
  1389. };
  1390. #define WLFW_SOFT_SKU_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1391. extern struct qmi_elem_info wlfw_soft_sku_info_resp_msg_v01_ei[];
  1392. struct wlfw_fw_ssr_ind_msg_v01 {
  1393. enum wlfw_fw_ssr_reason_v01 reason_code;
  1394. };
  1395. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
  1396. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1397. struct wlfw_bmps_ctrl_req_msg_v01 {
  1398. enum wlfw_bmps_state_enum_v01 bmps_state;
  1399. };
  1400. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1401. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1402. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1403. struct qmi_response_type_v01 resp;
  1404. };
  1405. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1406. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1407. struct wlfw_lpass_ssr_req_msg_v01 {
  1408. enum wlfw_lpass_ssr_reason_v01 reason_code;
  1409. };
  1410. #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
  1411. extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
  1412. struct wlfw_lpass_ssr_resp_msg_v01 {
  1413. struct qmi_response_type_v01 resp;
  1414. };
  1415. #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
  1416. extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
  1417. struct wlfw_mlo_reconfig_info_req_msg_v01 {
  1418. u8 mlo_capable_valid;
  1419. u8 mlo_capable;
  1420. u8 mlo_chip_id_valid;
  1421. u16 mlo_chip_id;
  1422. u8 mlo_group_id_valid;
  1423. u8 mlo_group_id;
  1424. u8 max_mlo_peer_valid;
  1425. u16 max_mlo_peer;
  1426. u8 mlo_num_chips_valid;
  1427. u8 mlo_num_chips;
  1428. u8 mlo_chip_info_valid;
  1429. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  1430. u8 mlo_chip_v2_info_valid;
  1431. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  1432. };
  1433. #define WLFW_MLO_RECONFIG_INFO_REQ_MSG_V01_MAX_MSG_LEN 122
  1434. extern struct qmi_elem_info wlfw_mlo_reconfig_info_req_msg_v01_ei[];
  1435. struct wlfw_mlo_reconfig_info_resp_msg_v01 {
  1436. struct qmi_response_type_v01 resp;
  1437. };
  1438. #define WLFW_MLO_RECONFIG_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1439. extern struct qmi_elem_info wlfw_mlo_reconfig_info_resp_msg_v01_ei[];
  1440. #endif