123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611 |
- /* SPDX-License-Identifier: GPL-2.0-only */
- /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
- /* Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved. */
- #ifndef WLAN_FIRMWARE_SERVICE_V01_H
- #define WLAN_FIRMWARE_SERVICE_V01_H
- #include <linux/soc/qcom/qmi.h>
- #define WLFW_SERVICE_ID_V01 0x45
- #define WLFW_SERVICE_VERS_V01 0x01
- #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
- #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
- #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
- #define QMI_WLFW_CAP_REQ_V01 0x0024
- #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
- #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
- #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
- #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
- #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
- #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
- #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
- #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
- #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
- #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
- #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
- #define QMI_WLFW_FW_READY_IND_V01 0x0021
- #define QMI_WLFW_SOFT_SKU_INFO_RESP_V01 0x0060
- #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
- #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
- #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
- #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
- #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
- #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
- #define QMI_WLFW_VBATT_RESP_V01 0x0032
- #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
- #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
- #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
- #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
- #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
- #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
- #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
- #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
- #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
- #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
- #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
- #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
- #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
- #define QMI_WLFW_MSA_READY_IND_V01 0x002B
- #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
- #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
- #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
- #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
- #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
- #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
- #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
- #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
- #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
- #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
- #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
- #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
- #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
- #define QMI_WLFW_VBATT_REQ_V01 0x0032
- #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
- #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
- #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
- #define QMI_WLFW_MLO_RECONFIG_INFO_REQ_V01 0x005F
- #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
- #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
- #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
- #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
- #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
- #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
- #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
- #define QMI_WLFW_MLO_RECONFIG_INFO_RESP_V01 0x005F
- #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
- #define QMI_WLFW_INI_RESP_V01 0x002F
- #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
- #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
- #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
- #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
- #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
- #define QMI_WLFW_FW_SSR_IND_V01 0x005C
- #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
- #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
- #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
- #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
- #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
- #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
- #define QMI_WLFW_INI_REQ_V01 0x002F
- #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
- #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
- #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
- #define QMI_WLFW_CAP_RESP_V01 0x0024
- #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
- #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
- #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
- #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
- #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
- #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
- #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
- #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
- #define QMI_WLFW_SOFT_SKU_INFO_REQ_V01 0x0060
- #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
- #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
- #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
- #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
- #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
- #define QMI_WLFW_XO_CAL_IND_V01 0x003D
- #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
- #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
- #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
- #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
- #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
- #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
- #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
- #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
- #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
- #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
- #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
- #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
- #define QMI_WLFW_MAX_NUM_CAL_V01 5
- #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
- #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
- #define QMI_WLFW_MAX_MLO_CHIP_V01 3
- #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
- #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
- #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
- #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
- #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
- #define QMI_WLFW_MAX_NUM_SVC_V01 24
- #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
- #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
- #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
- #define QMI_WLFW_MLO_V2_CHP_V01 4
- #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
- #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
- #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
- #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
- #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
- #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
- #define QMI_WLFW_MAX_NUM_CE_V01 12
- #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
- #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
- #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
- #define QMI_WLFW_MAX_STR_LEN_V01 16
- #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
- #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
- #define QMI_WLFW_MAX_ADJ_CHIP_V01 2
- #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
- #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
- #define QMI_WLFW_MAX_NUM_GPIO_V01 32
- enum wlfw_driver_mode_enum_v01 {
- WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_MISSION_V01 = 0,
- QMI_WLFW_FTM_V01 = 1,
- QMI_WLFW_EPPING_V01 = 2,
- QMI_WLFW_WALTEST_V01 = 3,
- QMI_WLFW_OFF_V01 = 4,
- QMI_WLFW_CCPM_V01 = 5,
- QMI_WLFW_QVIT_V01 = 6,
- QMI_WLFW_CALIBRATION_V01 = 7,
- QMI_WLFW_FTM_CALIBRATION_V01 = 10,
- WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_cal_temp_id_enum_v01 {
- WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
- QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
- QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
- QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
- QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
- WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_pipedir_enum_v01 {
- WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_PIPEDIR_NONE_V01 = 0,
- QMI_WLFW_PIPEDIR_IN_V01 = 1,
- QMI_WLFW_PIPEDIR_OUT_V01 = 2,
- QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
- WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_mem_type_enum_v01 {
- WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
- QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
- QMI_WLFW_MEM_BDF_V01 = 2,
- QMI_WLFW_MEM_M3_V01 = 3,
- QMI_WLFW_MEM_CAL_V01 = 4,
- QMI_WLFW_MEM_DPD_V01 = 5,
- QMI_WLFW_MEM_QDSS_V01 = 6,
- QMI_WLFW_MEM_HANG_DATA_V01 = 7,
- QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
- QMI_WLFW_PAGEABLE_MEM_V01 = 9,
- QMI_WLFW_AFC_MEM_V01 = 10,
- QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
- WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_share_mem_type_enum_v01 {
- WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
- QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
- QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
- QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
- QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
- WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_qdss_trace_mode_enum_v01 {
- WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
- QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
- WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_wfc_media_quality_v01 {
- WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
- QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
- QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
- QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
- WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_soc_wake_enum_v01 {
- WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_WAKE_REQUEST_V01 = 0,
- QMI_WLFW_WAKE_RELEASE_V01 = 1,
- WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_host_build_type_v01 {
- WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
- QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
- QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
- QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
- WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_qmi_param_value_v01 {
- WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
- QMI_PARAM_INVALID_V01 = 0,
- QMI_PARAM_ENABLE_V01 = 1,
- QMI_PARAM_DISABLE_V01 = 2,
- WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_rd_card_chain_cap_v01 {
- WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
- WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
- WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
- WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
- WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_he_channel_width_cap_v01 {
- WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
- WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
- WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
- WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
- WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_phy_qam_cap_v01 {
- WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
- WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
- WLFW_PHY_QAM_CAP_1K_V01 = 1,
- WLFW_PHY_QAM_CAP_4K_V01 = 2,
- WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_pcie_gen_speed_v01 {
- WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
- QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
- QMI_PCIE_GEN_SPEED_1_V01 = 1,
- QMI_PCIE_GEN_SPEED_2_V01 = 2,
- QMI_PCIE_GEN_SPEED_3_V01 = 3,
- WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_power_save_mode_v01 {
- WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
- WLFW_POWER_SAVE_ENTER_V01 = 0,
- WLFW_POWER_SAVE_EXIT_V01 = 1,
- WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_m3_segment_type_v01 {
- WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
- QMI_M3_SEGMENT_INVALID_V01 = 0,
- QMI_M3_SEGMENT_PHYAREG_V01 = 1,
- QMI_M3_SEGMENT_PHYDBG_V01 = 2,
- QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
- QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
- QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
- QMI_M3_SEGMENT_MAX_V01 = 6,
- WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum cnss_feature_v01 {
- CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
- BOOTSTRAP_CLOCK_SELECT_V01 = 0,
- CNSS_DRV_SUPPORT_V01 = 1,
- CNSS_WLAN_EN_SUPPORT_V01 = 2,
- CNSS_QDSS_CFG_MISS_V01 = 3,
- CNSS_PCIE_PERST_NO_PULL_V01 = 4,
- CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
- CNSS_AUX_UC_SUPPORT_V01 = 6,
- CNSS_MAX_FEATURE_V01 = 64,
- CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_bdf_dnld_method_v01 {
- WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
- WLFW_DIRECT_BDF_COPY_V01 = 0,
- WLFW_SEND_BDF_OVER_QMI_V01 = 1,
- WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_gpio_info_type_v01 {
- WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
- WLAN_EN_GPIO_V01 = 0,
- BT_EN_GPIO_V01 = 1,
- HOST_SOL_GPIO_V01 = 2,
- TARGET_SOL_GPIO_V01 = 3,
- GPIO_TYPE_MAX_V01 = 4,
- WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_ini_file_type_v01 {
- WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
- WLFW_INI_CFG_FILE_V01 = 0,
- WLFW_CONN_ROAM_INI_V01 = 1,
- WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_wlan_rf_subtype_v01 {
- WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
- WLFW_WLAN_RF_SLATE_V01 = 0,
- WLFW_WLAN_RF_APACHE_V01 = 1,
- WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_pcie_link_state_enum_v01 {
- WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
- QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
- WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_tme_lite_file_type_v01 {
- WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
- WLFW_TME_LITE_PATCH_FILE_V01 = 0,
- WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
- WLFW_TME_LITE_RPR_FILE_V01 = 2,
- WLFW_TME_LITE_DPR_FILE_V01 = 3,
- WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_bmps_state_enum_v01 {
- WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
- QMI_WLFW_BMPS_ENABLE_V01 = 0,
- QMI_WLFW_BMPS_DISABLE_V01 = 1,
- WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_fw_ssr_reason_v01 {
- WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
- WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
- WLFW_FW_SSR_REASON_XPAN_V01 = 1,
- WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
- };
- enum wlfw_lpass_ssr_reason_v01 {
- WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
- WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
- WLFW_LPASS_SSR_REASON_CE_V01 = 1,
- WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
- };
- #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
- #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
- #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
- #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
- #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
- #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
- #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
- #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
- #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
- #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
- #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
- #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
- #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
- #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
- #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
- #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
- #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
- #define QMI_WLFW_CALDB_SEG_DDR_SUPPORT_V01 ((u64)0x08ULL)
- struct wlfw_ce_tgt_pipe_cfg_s_v01 {
- u32 pipe_num;
- enum wlfw_pipedir_enum_v01 pipe_dir;
- u32 nentries;
- u32 nbytes_max;
- u32 flags;
- };
- struct wlfw_ce_svc_pipe_cfg_s_v01 {
- u32 service_id;
- enum wlfw_pipedir_enum_v01 pipe_dir;
- u32 pipe_num;
- };
- struct wlfw_shadow_reg_cfg_s_v01 {
- u16 id;
- u16 offset;
- };
- struct wlfw_shadow_reg_v2_cfg_s_v01 {
- u32 addr;
- };
- struct wlfw_rri_over_ddr_cfg_s_v01 {
- u32 base_addr_low;
- u32 base_addr_high;
- };
- struct wlfw_msi_cfg_s_v01 {
- u16 ce_id;
- u16 msi_vector;
- };
- struct wlfw_memory_region_info_s_v01 {
- u64 region_addr;
- u32 size;
- u8 secure_flag;
- };
- struct wlfw_mem_cfg_s_v01 {
- u64 offset;
- u32 size;
- u8 secure_flag;
- };
- struct wlfw_mem_seg_s_v01 {
- u32 size;
- enum wlfw_mem_type_enum_v01 type;
- u32 mem_cfg_len;
- struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
- };
- struct wlfw_mem_seg_resp_s_v01 {
- u64 addr;
- u32 size;
- enum wlfw_mem_type_enum_v01 type;
- u8 restore;
- };
- struct wlfw_rf_chip_info_s_v01 {
- u32 chip_id;
- u32 chip_family;
- };
- struct wlfw_rf_board_info_s_v01 {
- u32 board_id;
- };
- struct wlfw_soc_info_s_v01 {
- u32 soc_id;
- };
- struct wlfw_fw_version_info_s_v01 {
- u32 fw_version;
- char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
- };
- struct wlfw_host_ddr_range_s_v01 {
- u64 start;
- u64 size;
- };
- struct wlfw_m3_segment_info_s_v01 {
- enum wlfw_m3_segment_type_v01 type;
- u64 addr;
- u64 size;
- char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
- };
- struct wlfw_dev_mem_info_s_v01 {
- u64 start;
- u64 size;
- };
- struct mlo_chip_info_s_v01 {
- u8 chip_id;
- u8 num_local_links;
- u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
- u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
- };
- struct mlo_chip_v2_info_s_v01 {
- struct mlo_chip_info_s_v01 mlo_chip_info;
- u8 adj_mlo_num_chips;
- struct mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_ADJ_CHIP_V01];
- };
- struct wlfw_pmu_param_v01 {
- u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
- u32 wake_volt_valid;
- u32 wake_volt;
- u32 sleep_volt_valid;
- u32 sleep_volt;
- };
- struct wlfw_pmu_cfg_v01 {
- u32 pmu_param_len;
- struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
- };
- struct wlfw_shadow_reg_v3_cfg_s_v01 {
- u32 addr;
- };
- struct wlfw_share_mem_info_s_v01 {
- enum wlfw_share_mem_type_enum_v01 type;
- u64 start;
- u64 size;
- };
- struct wlfw_host_pcie_link_info_s_v01 {
- u32 pci_link_speed;
- u32 pci_link_width;
- };
- struct wlfw_ind_register_req_msg_v01 {
- u8 fw_ready_enable_valid;
- u8 fw_ready_enable;
- u8 initiate_cal_download_enable_valid;
- u8 initiate_cal_download_enable;
- u8 initiate_cal_update_enable_valid;
- u8 initiate_cal_update_enable;
- u8 msa_ready_enable_valid;
- u8 msa_ready_enable;
- u8 pin_connect_result_enable_valid;
- u8 pin_connect_result_enable;
- u8 client_id_valid;
- u32 client_id;
- u8 request_mem_enable_valid;
- u8 request_mem_enable;
- u8 fw_mem_ready_enable_valid;
- u8 fw_mem_ready_enable;
- u8 fw_init_done_enable_valid;
- u8 fw_init_done_enable;
- u8 rejuvenate_enable_valid;
- u32 rejuvenate_enable;
- u8 xo_cal_enable_valid;
- u8 xo_cal_enable;
- u8 cal_done_enable_valid;
- u8 cal_done_enable;
- u8 qdss_trace_req_mem_enable_valid;
- u8 qdss_trace_req_mem_enable;
- u8 qdss_trace_save_enable_valid;
- u8 qdss_trace_save_enable;
- u8 qdss_trace_free_enable_valid;
- u8 qdss_trace_free_enable;
- u8 respond_get_info_enable_valid;
- u8 respond_get_info_enable;
- u8 m3_dump_upload_req_enable_valid;
- u8 m3_dump_upload_req_enable;
- u8 wfc_call_twt_config_enable_valid;
- u8 wfc_call_twt_config_enable;
- u8 qdss_mem_ready_enable_valid;
- u8 qdss_mem_ready_enable;
- u8 m3_dump_upload_segments_req_enable_valid;
- u8 m3_dump_upload_segments_req_enable;
- u8 fw_ssr_enable_valid;
- u8 fw_ssr_enable;
- };
- #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
- extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
- struct wlfw_ind_register_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 fw_status_valid;
- u64 fw_status;
- };
- #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
- struct wlfw_fw_ready_ind_msg_v01 {
- char placeholder;
- };
- #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
- struct wlfw_msa_ready_ind_msg_v01 {
- u8 hang_data_addr_offset_valid;
- u32 hang_data_addr_offset;
- u8 hang_data_length_valid;
- u16 hang_data_length;
- };
- #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
- extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
- struct wlfw_pin_connect_result_ind_msg_v01 {
- u8 pwr_pin_result_valid;
- u32 pwr_pin_result;
- u8 phy_io_pin_result_valid;
- u32 phy_io_pin_result;
- u8 rf_pin_result_valid;
- u32 rf_pin_result;
- };
- #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
- extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
- struct wlfw_wlan_mode_req_msg_v01 {
- enum wlfw_driver_mode_enum_v01 mode;
- u8 hw_debug_valid;
- u8 hw_debug;
- u8 xo_cal_data_valid;
- u8 xo_cal_data;
- u8 wlan_en_delay_valid;
- u32 wlan_en_delay;
- };
- #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
- extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
- struct wlfw_wlan_mode_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
- struct wlfw_wlan_cfg_req_msg_v01 {
- u8 host_version_valid;
- char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
- u8 tgt_cfg_valid;
- u32 tgt_cfg_len;
- struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
- u8 svc_cfg_valid;
- u32 svc_cfg_len;
- struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
- u8 shadow_reg_valid;
- u32 shadow_reg_len;
- struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
- u8 shadow_reg_v2_valid;
- u32 shadow_reg_v2_len;
- struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
- u8 rri_over_ddr_cfg_valid;
- struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
- u8 msi_cfg_valid;
- u32 msi_cfg_len;
- struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
- u8 shadow_reg_v3_valid;
- u32 shadow_reg_v3_len;
- struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
- };
- #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
- extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
- struct wlfw_wlan_cfg_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
- struct wlfw_cap_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
- struct wlfw_cap_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 chip_info_valid;
- struct wlfw_rf_chip_info_s_v01 chip_info;
- u8 board_info_valid;
- struct wlfw_rf_board_info_s_v01 board_info;
- u8 soc_info_valid;
- struct wlfw_soc_info_s_v01 soc_info;
- u8 fw_version_info_valid;
- struct wlfw_fw_version_info_s_v01 fw_version_info;
- u8 fw_build_id_valid;
- char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
- u8 num_macs_valid;
- u8 num_macs;
- u8 voltage_mv_valid;
- u32 voltage_mv;
- u8 time_freq_hz_valid;
- u32 time_freq_hz;
- u8 otp_version_valid;
- u32 otp_version;
- u8 eeprom_caldata_read_timeout_valid;
- u32 eeprom_caldata_read_timeout;
- u8 fw_caps_valid;
- u64 fw_caps;
- u8 rd_card_chain_cap_valid;
- enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
- u8 dev_mem_info_valid;
- struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
- u8 foundry_name_valid;
- char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
- u8 hang_data_addr_offset_valid;
- u32 hang_data_addr_offset;
- u8 hang_data_length_valid;
- u16 hang_data_length;
- u8 bdf_dnld_method_valid;
- enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
- u8 hwid_bitmap_valid;
- u8 hwid_bitmap;
- u8 ol_cpr_cfg_valid;
- struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
- u8 regdb_mandatory_valid;
- u8 regdb_mandatory;
- u8 regdb_support_valid;
- u8 regdb_support;
- u8 rxgainlut_support_valid;
- u8 rxgainlut_support;
- u8 he_channel_width_cap_valid;
- enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
- u8 phy_qam_cap_valid;
- enum wlfw_phy_qam_cap_v01 phy_qam_cap;
- };
- #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
- extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
- struct wlfw_bdf_download_req_msg_v01 {
- u8 valid;
- u8 file_id_valid;
- enum wlfw_cal_temp_id_enum_v01 file_id;
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- u8 bdf_type_valid;
- u8 bdf_type;
- };
- #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
- extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
- struct wlfw_bdf_download_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 host_bdf_data_valid;
- u64 host_bdf_data;
- };
- #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
- struct wlfw_cal_report_req_msg_v01 {
- u32 meta_data_len;
- enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
- u8 xo_cal_data_valid;
- u8 xo_cal_data;
- u8 cal_remove_supported_valid;
- u8 cal_remove_supported;
- u8 cal_file_download_size_valid;
- u64 cal_file_download_size;
- };
- #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
- extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
- struct wlfw_cal_report_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
- struct wlfw_initiate_cal_download_ind_msg_v01 {
- enum wlfw_cal_temp_id_enum_v01 cal_id;
- u8 total_size_valid;
- u32 total_size;
- u8 cal_data_location_valid;
- u32 cal_data_location;
- };
- #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
- extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
- struct wlfw_cal_download_req_msg_v01 {
- u8 valid;
- u8 file_id_valid;
- enum wlfw_cal_temp_id_enum_v01 file_id;
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- u8 cal_data_location_valid;
- u32 cal_data_location;
- };
- #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
- extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
- struct wlfw_cal_download_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
- struct wlfw_initiate_cal_update_ind_msg_v01 {
- enum wlfw_cal_temp_id_enum_v01 cal_id;
- u32 total_size;
- u8 cal_data_location_valid;
- u32 cal_data_location;
- };
- #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
- extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
- struct wlfw_cal_update_req_msg_v01 {
- enum wlfw_cal_temp_id_enum_v01 cal_id;
- u32 seg_id;
- };
- #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
- extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
- struct wlfw_cal_update_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 file_id_valid;
- enum wlfw_cal_temp_id_enum_v01 file_id;
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- u8 cal_data_location_valid;
- u32 cal_data_location;
- };
- #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
- extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
- struct wlfw_msa_info_req_msg_v01 {
- u64 msa_addr;
- u32 size;
- };
- #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
- struct wlfw_msa_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u32 mem_region_info_len;
- struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
- };
- #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
- extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
- struct wlfw_msa_ready_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
- struct wlfw_msa_ready_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
- struct wlfw_ini_req_msg_v01 {
- u8 enablefwlog_valid;
- u8 enablefwlog;
- };
- #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
- extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
- struct wlfw_ini_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
- struct wlfw_athdiag_read_req_msg_v01 {
- u32 offset;
- u32 mem_type;
- u32 data_len;
- };
- #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
- extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
- struct wlfw_athdiag_read_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
- };
- #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
- extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
- struct wlfw_athdiag_write_req_msg_v01 {
- u32 offset;
- u32 mem_type;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
- };
- #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
- extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
- struct wlfw_athdiag_write_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
- struct wlfw_vbatt_req_msg_v01 {
- u64 voltage_uv;
- };
- #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
- extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
- struct wlfw_vbatt_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
- struct wlfw_mac_addr_req_msg_v01 {
- u8 mac_addr_valid;
- u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
- };
- #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
- extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
- struct wlfw_mac_addr_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
- struct wlfw_host_cap_req_msg_v01 {
- u8 num_clients_valid;
- u32 num_clients;
- u8 wake_msi_valid;
- u32 wake_msi;
- u8 gpios_valid;
- u32 gpios_len;
- u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
- u8 nm_modem_valid;
- u8 nm_modem;
- u8 bdf_support_valid;
- u8 bdf_support;
- u8 bdf_cache_support_valid;
- u8 bdf_cache_support;
- u8 m3_support_valid;
- u8 m3_support;
- u8 m3_cache_support_valid;
- u8 m3_cache_support;
- u8 cal_filesys_support_valid;
- u8 cal_filesys_support;
- u8 cal_cache_support_valid;
- u8 cal_cache_support;
- u8 cal_done_valid;
- u8 cal_done;
- u8 mem_bucket_valid;
- u32 mem_bucket;
- u8 mem_cfg_mode_valid;
- u8 mem_cfg_mode;
- u8 cal_duration_valid;
- u16 cal_duration;
- u8 platform_name_valid;
- char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
- u8 ddr_range_valid;
- struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
- u8 host_build_type_valid;
- enum wlfw_host_build_type_v01 host_build_type;
- u8 mlo_capable_valid;
- u8 mlo_capable;
- u8 mlo_chip_id_valid;
- u16 mlo_chip_id;
- u8 mlo_group_id_valid;
- u8 mlo_group_id;
- u8 max_mlo_peer_valid;
- u16 max_mlo_peer;
- u8 mlo_num_chips_valid;
- u8 mlo_num_chips;
- u8 mlo_chip_info_valid;
- struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
- u8 feature_list_valid;
- u64 feature_list;
- u8 num_wlan_clients_valid;
- u16 num_wlan_clients;
- u8 num_wlan_vaps_valid;
- u8 num_wlan_vaps;
- u8 wake_msi_addr_valid;
- u32 wake_msi_addr;
- u8 wlan_enable_delay_valid;
- u32 wlan_enable_delay;
- u8 ddr_type_valid;
- u32 ddr_type;
- u8 gpio_info_valid;
- u32 gpio_info_len;
- u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
- u8 fw_ini_cfg_support_valid;
- u8 fw_ini_cfg_support;
- u8 mlo_chip_v2_info_valid;
- struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
- u8 pcie_link_info_valid;
- struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
- };
- #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
- extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
- struct wlfw_host_cap_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
- struct wlfw_request_mem_ind_msg_v01 {
- u32 mem_seg_len;
- struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- };
- #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
- extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
- struct wlfw_respond_mem_req_msg_v01 {
- u32 mem_seg_len;
- struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- };
- #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
- extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
- struct wlfw_respond_mem_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 share_mem_valid;
- u32 share_mem_len;
- struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
- };
- #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
- extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
- struct wlfw_fw_mem_ready_ind_msg_v01 {
- char placeholder;
- };
- #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
- struct wlfw_fw_init_done_ind_msg_v01 {
- u8 hang_data_addr_offset_valid;
- u32 hang_data_addr_offset;
- u8 hang_data_length_valid;
- u16 hang_data_length;
- };
- #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
- extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
- struct wlfw_rejuvenate_ind_msg_v01 {
- u8 cause_for_rejuvenation_valid;
- u8 cause_for_rejuvenation;
- u8 requesting_sub_system_valid;
- u8 requesting_sub_system;
- u8 line_number_valid;
- u16 line_number;
- u8 function_name_valid;
- char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
- };
- #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
- extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
- struct wlfw_rejuvenate_ack_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
- struct wlfw_rejuvenate_ack_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
- struct wlfw_dynamic_feature_mask_req_msg_v01 {
- u8 mask_valid;
- u64 mask;
- };
- #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
- extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
- struct wlfw_dynamic_feature_mask_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 prev_mask_valid;
- u64 prev_mask;
- u8 curr_mask_valid;
- u64 curr_mask;
- };
- #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
- extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
- struct wlfw_m3_info_req_msg_v01 {
- u64 addr;
- u32 size;
- };
- #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
- struct wlfw_m3_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
- struct wlfw_xo_cal_ind_msg_v01 {
- u8 xo_cal_data;
- };
- #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
- extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
- struct wlfw_cal_done_ind_msg_v01 {
- u8 cal_file_upload_size_valid;
- u64 cal_file_upload_size;
- };
- #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
- extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
- struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
- u32 mem_seg_len;
- struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- };
- #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
- extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
- struct wlfw_qdss_trace_mem_info_req_msg_v01 {
- u32 mem_seg_len;
- struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- u8 end_valid;
- u8 end;
- };
- #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
- extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
- struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
- struct wlfw_qdss_trace_save_ind_msg_v01 {
- u32 source;
- u32 total_size;
- u8 mem_seg_valid;
- u32 mem_seg_len;
- struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- u8 file_name_valid;
- char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
- };
- #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
- extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
- struct wlfw_qdss_trace_data_req_msg_v01 {
- u32 seg_id;
- };
- #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
- struct wlfw_qdss_trace_data_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- };
- #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
- extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
- struct wlfw_qdss_trace_config_download_req_msg_v01 {
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- };
- #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
- extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
- struct wlfw_qdss_trace_config_download_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
- struct wlfw_qdss_trace_mode_req_msg_v01 {
- u8 mode_valid;
- enum wlfw_qdss_trace_mode_enum_v01 mode;
- u8 option_valid;
- u64 option;
- u8 hw_trc_disable_override_valid;
- enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
- };
- #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
- extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
- struct wlfw_qdss_trace_mode_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
- struct wlfw_qdss_trace_free_ind_msg_v01 {
- u8 mem_seg_valid;
- u32 mem_seg_len;
- struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- };
- #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
- extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
- struct wlfw_shutdown_req_msg_v01 {
- u8 shutdown_valid;
- u8 shutdown;
- };
- #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
- extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
- struct wlfw_shutdown_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
- struct wlfw_antenna_switch_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
- struct wlfw_antenna_switch_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 antenna_valid;
- u64 antenna;
- };
- #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
- struct wlfw_antenna_grant_req_msg_v01 {
- u8 grant_valid;
- u64 grant;
- };
- #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
- extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
- struct wlfw_antenna_grant_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
- struct wlfw_wfc_call_status_req_msg_v01 {
- u32 wfc_call_status_len;
- u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
- u8 wfc_call_active_valid;
- u8 wfc_call_active;
- u8 all_wfc_calls_held_valid;
- u8 all_wfc_calls_held;
- u8 is_wfc_emergency_valid;
- u8 is_wfc_emergency;
- u8 twt_ims_start_valid;
- u64 twt_ims_start;
- u8 twt_ims_int_valid;
- u16 twt_ims_int;
- u8 media_quality_valid;
- enum wlfw_wfc_media_quality_v01 media_quality;
- };
- #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
- extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
- struct wlfw_wfc_call_status_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
- struct wlfw_get_info_req_msg_v01 {
- u8 type;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- };
- #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
- extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
- struct wlfw_get_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
- struct wlfw_respond_get_info_ind_msg_v01 {
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 type_valid;
- u8 type;
- u8 is_last_valid;
- u8 is_last;
- u8 seq_no_valid;
- u32 seq_no;
- };
- #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
- extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
- struct wlfw_device_info_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
- struct wlfw_device_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 bar_addr_valid;
- u64 bar_addr;
- u8 bar_size_valid;
- u32 bar_size;
- u8 mhi_state_info_addr_valid;
- u64 mhi_state_info_addr;
- u8 mhi_state_info_size_valid;
- u32 mhi_state_info_size;
- };
- #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
- extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
- struct wlfw_m3_dump_upload_req_ind_msg_v01 {
- u32 pdev_id;
- u64 addr;
- u64 size;
- };
- #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
- extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
- struct wlfw_m3_dump_upload_done_req_msg_v01 {
- u32 pdev_id;
- u32 status;
- };
- #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
- extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
- struct wlfw_m3_dump_upload_done_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
- struct wlfw_soc_wake_req_msg_v01 {
- u8 wake_valid;
- enum wlfw_soc_wake_enum_v01 wake;
- };
- #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
- struct wlfw_soc_wake_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
- struct wlfw_power_save_req_msg_v01 {
- u8 power_save_mode_valid;
- enum wlfw_power_save_mode_v01 power_save_mode;
- };
- #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
- struct wlfw_power_save_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
- struct wlfw_wfc_call_twt_config_ind_msg_v01 {
- u8 twt_sta_start_valid;
- u64 twt_sta_start;
- u8 twt_sta_int_valid;
- u16 twt_sta_int;
- u8 twt_sta_upo_valid;
- u16 twt_sta_upo;
- u8 twt_sta_sp_valid;
- u16 twt_sta_sp;
- u8 twt_sta_dl_valid;
- u16 twt_sta_dl;
- u8 twt_sta_config_changed_valid;
- u8 twt_sta_config_changed;
- };
- #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
- extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
- struct wlfw_qdss_mem_ready_ind_msg_v01 {
- char placeholder;
- };
- #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
- struct wlfw_pcie_gen_switch_req_msg_v01 {
- enum wlfw_pcie_gen_speed_v01 pcie_speed;
- };
- #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
- struct wlfw_pcie_gen_switch_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
- struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
- u32 pdev_id;
- u32 no_of_valid_segments;
- struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
- };
- #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
- extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
- struct wlfw_subsys_restart_level_req_msg_v01 {
- u8 restart_level_type_valid;
- u8 restart_level_type;
- };
- #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
- extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
- struct wlfw_subsys_restart_level_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
- struct wlfw_ini_file_download_req_msg_v01 {
- u8 file_type_valid;
- enum wlfw_ini_file_type_v01 file_type;
- u8 total_size_valid;
- u32 total_size;
- u8 seg_id_valid;
- u32 seg_id;
- u8 data_valid;
- u32 data_len;
- u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
- u8 end_valid;
- u8 end;
- };
- #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
- extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
- struct wlfw_ini_file_download_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
- struct wlfw_phy_cap_req_msg_v01 {
- char placeholder;
- };
- #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
- extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
- struct wlfw_phy_cap_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- u8 num_phy_valid;
- u8 num_phy;
- u8 board_id_valid;
- u32 board_id;
- u8 mlo_cap_v2_support_valid;
- u32 mlo_cap_v2_support;
- };
- #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
- extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
- struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
- u8 rf_subtype_valid;
- enum wlfw_wlan_rf_subtype_v01 rf_subtype;
- };
- #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
- struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
- struct wlfw_pcie_link_ctrl_req_msg_v01 {
- enum wlfw_pcie_link_state_enum_v01 link_state_req;
- };
- #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
- struct wlfw_pcie_link_ctrl_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
- struct wlfw_aux_uc_info_req_msg_v01 {
- u64 addr;
- u32 size;
- };
- #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
- struct wlfw_aux_uc_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
- struct wlfw_tme_lite_info_req_msg_v01 {
- enum wlfw_tme_lite_file_type_v01 tme_file;
- u64 addr;
- u32 size;
- };
- #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
- extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
- struct wlfw_tme_lite_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
- struct wlfw_soft_sku_info_req_msg_v01 {
- u64 addr;
- u32 size;
- };
- #define WLFW_SOFT_SKU_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
- extern struct qmi_elem_info wlfw_soft_sku_info_req_msg_v01_ei[];
- struct wlfw_soft_sku_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_SOFT_SKU_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_soft_sku_info_resp_msg_v01_ei[];
- struct wlfw_fw_ssr_ind_msg_v01 {
- enum wlfw_fw_ssr_reason_v01 reason_code;
- };
- #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
- struct wlfw_bmps_ctrl_req_msg_v01 {
- enum wlfw_bmps_state_enum_v01 bmps_state;
- };
- #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
- struct wlfw_bmps_ctrl_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
- struct wlfw_lpass_ssr_req_msg_v01 {
- enum wlfw_lpass_ssr_reason_v01 reason_code;
- };
- #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
- struct wlfw_lpass_ssr_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
- struct wlfw_mlo_reconfig_info_req_msg_v01 {
- u8 mlo_capable_valid;
- u8 mlo_capable;
- u8 mlo_chip_id_valid;
- u16 mlo_chip_id;
- u8 mlo_group_id_valid;
- u8 mlo_group_id;
- u8 max_mlo_peer_valid;
- u16 max_mlo_peer;
- u8 mlo_num_chips_valid;
- u8 mlo_num_chips;
- u8 mlo_chip_info_valid;
- struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
- u8 mlo_chip_v2_info_valid;
- struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
- };
- #define WLFW_MLO_RECONFIG_INFO_REQ_MSG_V01_MAX_MSG_LEN 122
- extern struct qmi_elem_info wlfw_mlo_reconfig_info_req_msg_v01_ei[];
- struct wlfw_mlo_reconfig_info_resp_msg_v01 {
- struct qmi_response_type_v01 resp;
- };
- #define WLFW_MLO_RECONFIG_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
- extern struct qmi_elem_info wlfw_mlo_reconfig_info_resp_msg_v01_ei[];
- #endif
|