hal_qcn9100.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236
  1. /*
  2. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hal_hw_headers.h"
  17. #include "hal_internal.h"
  18. #include "hal_api.h"
  19. #include "target_type.h"
  20. #include "wcss_version.h"
  21. #include "qdf_module.h"
  22. #include "hal_qcn9100_rx.h"
  23. #include "hal_api_mon.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #define CE_WINDOW_ADDRESS_9100 \
  106. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_9100 \
  108. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define WINDOW_CONFIGURATION_VALUE_9100 \
  110. ((CE_WINDOW_ADDRESS_9100 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_9100 << 12) | \
  112. WINDOW_ENABLE_BIT)
  113. #include <hal_qcn9100_tx.h>
  114. #include <hal_generic_api.h>
  115. #include <hal_wbm.h>
  116. /**
  117. * hal_rx_sw_mon_desc_info_get_9100(): API to read the
  118. * sw monitor ring descriptor
  119. *
  120. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  121. * @desc_info_buf: Descriptor info buffer to which
  122. * sw monitor ring descriptor is populated to
  123. *
  124. * Return: void
  125. */
  126. static void
  127. hal_rx_sw_mon_desc_info_get_9100(hal_ring_desc_t rxdma_dst_ring_desc,
  128. hal_rx_mon_desc_info_t desc_info_buf)
  129. {
  130. struct sw_monitor_ring *sw_mon_ring =
  131. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  132. struct buffer_addr_info *buf_addr_info;
  133. uint32_t *mpdu_info;
  134. uint32_t loop_cnt;
  135. struct hal_rx_mon_desc_info *desc_info;
  136. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  137. mpdu_info = (uint32_t *)&sw_mon_ring->
  138. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  139. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  140. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  141. /* Get msdu link descriptor buf_addr_info */
  142. buf_addr_info = &sw_mon_ring->
  143. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  144. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  145. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  146. buf_addr_info)) << 32);
  147. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  148. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  149. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  150. | ((uint64_t)
  151. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  152. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  153. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  154. SW_MONITOR_RING_6,
  155. END_OF_PPDU);
  156. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. STATUS_BUF_COUNT);
  159. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. RXDMA_PUSH_REASON);
  162. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_7,
  164. PHY_PPDU_ID);
  165. }
  166. /**
  167. * hal_rx_msdu_start_nss_get_9100(): API to get the NSS
  168. * Interval from rx_msdu_start
  169. *
  170. * @buf: pointer to the start of RX PKT TLV header
  171. * Return: uint32_t(nss)
  172. */
  173. static uint32_t hal_rx_msdu_start_nss_get_9100(uint8_t *buf)
  174. {
  175. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  176. struct rx_msdu_start *msdu_start =
  177. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  178. uint8_t mimo_ss_bitmap;
  179. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  180. return qdf_get_hweight8(mimo_ss_bitmap);
  181. }
  182. /**
  183. * hal_rx_mon_hw_desc_get_mpdu_status_9100(): Retrieve MPDU status
  184. *
  185. * @ hw_desc_addr: Start address of Rx HW TLVs
  186. * @ rs: Status for monitor mode
  187. *
  188. * Return: void
  189. */
  190. static void hal_rx_mon_hw_desc_get_mpdu_status_9100(void *hw_desc_addr,
  191. struct mon_rx_status *rs)
  192. {
  193. struct rx_msdu_start *rx_msdu_start;
  194. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  195. uint32_t reg_value;
  196. const uint32_t sgi_hw_to_cdp[] = {
  197. CDP_SGI_0_8_US,
  198. CDP_SGI_0_4_US,
  199. CDP_SGI_1_6_US,
  200. CDP_SGI_3_2_US,
  201. };
  202. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  203. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  204. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  205. RX_MSDU_START_5, USER_RSSI);
  206. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  207. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  208. rs->sgi = sgi_hw_to_cdp[reg_value];
  209. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  210. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  211. /* TODO: rs->beamformed should be set for SU beamforming also */
  212. }
  213. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  214. /**
  215. * hal_get_link_desc_size_9100(): API to get the link desc size
  216. *
  217. * Return: uint32_t
  218. */
  219. static uint32_t hal_get_link_desc_size_9100(void)
  220. {
  221. return LINK_DESC_SIZE;
  222. }
  223. /**
  224. * hal_rx_get_tlv_9100(): API to get the tlv
  225. *
  226. * @rx_tlv: TLV data extracted from the rx packet
  227. * Return: uint8_t
  228. */
  229. static uint8_t hal_rx_get_tlv_9100(void *rx_tlv)
  230. {
  231. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  232. }
  233. /**
  234. * hal_rx_mpdu_start_tlv_tag_valid_9100 () - API to check if RX_MPDU_START
  235. * tlv tag is valid
  236. *
  237. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  238. *
  239. * Return: true if RX_MPDU_START is valied, else false.
  240. */
  241. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9100(void *rx_tlv_hdr)
  242. {
  243. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  244. uint32_t tlv_tag;
  245. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  246. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  247. }
  248. /**
  249. * hal_rx_wbm_err_msdu_continuation_get_9100 () - API to check if WBM
  250. * msdu continuation bit is set
  251. *
  252. *@wbm_desc: wbm release ring descriptor
  253. *
  254. * Return: true if msdu continuation bit is set.
  255. */
  256. uint8_t hal_rx_wbm_err_msdu_continuation_get_9100(void *wbm_desc)
  257. {
  258. uint32_t comp_desc =
  259. *(uint32_t *)(((uint8_t *)wbm_desc) +
  260. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  261. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  262. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  263. }
  264. /**
  265. * hal_rx_proc_phyrx_other_receive_info_tlv_9100(): API to get tlv info
  266. *
  267. * Return: uint32_t
  268. */
  269. static inline
  270. void hal_rx_proc_phyrx_other_receive_info_tlv_9100(void *rx_tlv_hdr,
  271. void *ppdu_info_hdl)
  272. {
  273. }
  274. /**
  275. * hal_rx_dump_msdu_start_tlv_9100() : dump RX msdu_start TLV in structured
  276. * human readable format.
  277. * @ msdu_start: pointer the msdu_start TLV in pkt.
  278. * @ dbg_level: log level.
  279. *
  280. * Return: void
  281. */
  282. static void hal_rx_dump_msdu_start_tlv_9100(void *msdustart,
  283. uint8_t dbg_level)
  284. {
  285. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  286. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  287. "rx_msdu_start tlv - "
  288. "rxpcu_mpdu_filter_in_category: %d "
  289. "sw_frame_group_id: %d "
  290. "phy_ppdu_id: %d "
  291. "msdu_length: %d "
  292. "ipsec_esp: %d "
  293. "l3_offset: %d "
  294. "ipsec_ah: %d "
  295. "l4_offset: %d "
  296. "msdu_number: %d "
  297. "decap_format: %d "
  298. "ipv4_proto: %d "
  299. "ipv6_proto: %d "
  300. "tcp_proto: %d "
  301. "udp_proto: %d "
  302. "ip_frag: %d "
  303. "tcp_only_ack: %d "
  304. "da_is_bcast_mcast: %d "
  305. "ip4_protocol_ip6_next_header: %d "
  306. "toeplitz_hash_2_or_4: %d "
  307. "flow_id_toeplitz: %d "
  308. "user_rssi: %d "
  309. "pkt_type: %d "
  310. "stbc: %d "
  311. "sgi: %d "
  312. "rate_mcs: %d "
  313. "receive_bandwidth: %d "
  314. "reception_type: %d "
  315. "ppdu_start_timestamp: %d "
  316. "sw_phy_meta_data: %d ",
  317. msdu_start->rxpcu_mpdu_filter_in_category,
  318. msdu_start->sw_frame_group_id,
  319. msdu_start->phy_ppdu_id,
  320. msdu_start->msdu_length,
  321. msdu_start->ipsec_esp,
  322. msdu_start->l3_offset,
  323. msdu_start->ipsec_ah,
  324. msdu_start->l4_offset,
  325. msdu_start->msdu_number,
  326. msdu_start->decap_format,
  327. msdu_start->ipv4_proto,
  328. msdu_start->ipv6_proto,
  329. msdu_start->tcp_proto,
  330. msdu_start->udp_proto,
  331. msdu_start->ip_frag,
  332. msdu_start->tcp_only_ack,
  333. msdu_start->da_is_bcast_mcast,
  334. msdu_start->ip4_protocol_ip6_next_header,
  335. msdu_start->toeplitz_hash_2_or_4,
  336. msdu_start->flow_id_toeplitz,
  337. msdu_start->user_rssi,
  338. msdu_start->pkt_type,
  339. msdu_start->stbc,
  340. msdu_start->sgi,
  341. msdu_start->rate_mcs,
  342. msdu_start->receive_bandwidth,
  343. msdu_start->reception_type,
  344. msdu_start->ppdu_start_timestamp,
  345. msdu_start->sw_phy_meta_data);
  346. }
  347. /**
  348. * hal_rx_dump_msdu_end_tlv_9100: dump RX msdu_end TLV in structured
  349. * human readable format.
  350. * @ msdu_end: pointer the msdu_end TLV in pkt.
  351. * @ dbg_level: log level.
  352. *
  353. * Return: void
  354. */
  355. static void hal_rx_dump_msdu_end_tlv_9100(void *msduend,
  356. uint8_t dbg_level)
  357. {
  358. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  359. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  360. "rx_msdu_end tlv - "
  361. "rxpcu_mpdu_filter_in_category: %d "
  362. "sw_frame_group_id: %d "
  363. "phy_ppdu_id: %d "
  364. "ip_hdr_chksum: %d "
  365. "reported_mpdu_length: %d "
  366. "key_id_octet: %d "
  367. "cce_super_rule: %d "
  368. "cce_classify_not_done_truncat: %d "
  369. "cce_classify_not_done_cce_dis: %d "
  370. "rule_indication_31_0: %d "
  371. "rule_indication_63_32: %d "
  372. "da_offset: %d "
  373. "sa_offset: %d "
  374. "da_offset_valid: %d "
  375. "sa_offset_valid: %d "
  376. "ipv6_options_crc: %d "
  377. "tcp_seq_number: %d "
  378. "tcp_ack_number: %d "
  379. "tcp_flag: %d "
  380. "lro_eligible: %d "
  381. "window_size: %d "
  382. "tcp_udp_chksum: %d "
  383. "sa_idx_timeout: %d "
  384. "da_idx_timeout: %d "
  385. "msdu_limit_error: %d "
  386. "flow_idx_timeout: %d "
  387. "flow_idx_invalid: %d "
  388. "wifi_parser_error: %d "
  389. "amsdu_parser_error: %d "
  390. "sa_is_valid: %d "
  391. "da_is_valid: %d "
  392. "da_is_mcbc: %d "
  393. "l3_header_padding: %d "
  394. "first_msdu: %d "
  395. "last_msdu: %d "
  396. "sa_idx: %d "
  397. "msdu_drop: %d "
  398. "reo_destination_indication: %d "
  399. "flow_idx: %d "
  400. "fse_metadata: %d "
  401. "cce_metadata: %d "
  402. "sa_sw_peer_id: %d ",
  403. msdu_end->rxpcu_mpdu_filter_in_category,
  404. msdu_end->sw_frame_group_id,
  405. msdu_end->phy_ppdu_id,
  406. msdu_end->ip_hdr_chksum,
  407. msdu_end->reported_mpdu_length,
  408. msdu_end->key_id_octet,
  409. msdu_end->cce_super_rule,
  410. msdu_end->cce_classify_not_done_truncate,
  411. msdu_end->cce_classify_not_done_cce_dis,
  412. msdu_end->rule_indication_31_0,
  413. msdu_end->rule_indication_63_32,
  414. msdu_end->da_offset,
  415. msdu_end->sa_offset,
  416. msdu_end->da_offset_valid,
  417. msdu_end->sa_offset_valid,
  418. msdu_end->ipv6_options_crc,
  419. msdu_end->tcp_seq_number,
  420. msdu_end->tcp_ack_number,
  421. msdu_end->tcp_flag,
  422. msdu_end->lro_eligible,
  423. msdu_end->window_size,
  424. msdu_end->tcp_udp_chksum,
  425. msdu_end->sa_idx_timeout,
  426. msdu_end->da_idx_timeout,
  427. msdu_end->msdu_limit_error,
  428. msdu_end->flow_idx_timeout,
  429. msdu_end->flow_idx_invalid,
  430. msdu_end->wifi_parser_error,
  431. msdu_end->amsdu_parser_error,
  432. msdu_end->sa_is_valid,
  433. msdu_end->da_is_valid,
  434. msdu_end->da_is_mcbc,
  435. msdu_end->l3_header_padding,
  436. msdu_end->first_msdu,
  437. msdu_end->last_msdu,
  438. msdu_end->sa_idx,
  439. msdu_end->msdu_drop,
  440. msdu_end->reo_destination_indication,
  441. msdu_end->flow_idx,
  442. msdu_end->fse_metadata,
  443. msdu_end->cce_metadata,
  444. msdu_end->sa_sw_peer_id);
  445. }
  446. /**
  447. * hal_rx_mpdu_start_tid_get_9100(): API to get tid
  448. * from rx_msdu_start
  449. *
  450. * @buf: pointer to the start of RX PKT TLV header
  451. * Return: uint32_t(tid value)
  452. */
  453. static uint32_t hal_rx_mpdu_start_tid_get_9100(uint8_t *buf)
  454. {
  455. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  456. struct rx_mpdu_start *mpdu_start =
  457. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  458. uint32_t tid;
  459. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  460. return tid;
  461. }
  462. /**
  463. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  464. * Interval from rx_msdu_start
  465. *
  466. * @buf: pointer to the start of RX PKT TLV header
  467. * Return: uint32_t(reception_type)
  468. */
  469. static uint32_t hal_rx_msdu_start_reception_type_get_9100(uint8_t *buf)
  470. {
  471. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  472. struct rx_msdu_start *msdu_start =
  473. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  474. uint32_t reception_type;
  475. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  476. return reception_type;
  477. }
  478. /**
  479. * hal_rx_msdu_end_da_idx_get_9100: API to get da_idx
  480. * from rx_msdu_end TLV
  481. *
  482. * @ buf: pointer to the start of RX PKT TLV headers
  483. * Return: da index
  484. */
  485. static uint16_t hal_rx_msdu_end_da_idx_get_9100(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  488. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  489. uint16_t da_idx;
  490. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  491. return da_idx;
  492. }
  493. /**
  494. * hal_rx_get_rx_fragment_number_9100(): Function to retrieve rx fragment number
  495. *
  496. * @nbuf: Network buffer
  497. * Returns: rx fragment number
  498. */
  499. static
  500. uint8_t hal_rx_get_rx_fragment_number_9100(uint8_t *buf)
  501. {
  502. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  503. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  504. /* Return first 4 bits as fragment number */
  505. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  506. DOT11_SEQ_FRAG_MASK);
  507. }
  508. /**
  509. * hal_rx_msdu_end_da_is_mcbc_get_9100(): API to check if pkt is MCBC
  510. * from rx_msdu_end TLV
  511. *
  512. * @ buf: pointer to the start of RX PKT TLV headers
  513. * Return: da_is_mcbc
  514. */
  515. static uint8_t
  516. hal_rx_msdu_end_da_is_mcbc_get_9100(uint8_t *buf)
  517. {
  518. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  519. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  520. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  521. }
  522. /**
  523. * hal_rx_msdu_end_sa_is_valid_get_9100(): API to get_9100 the
  524. * sa_is_valid bit from rx_msdu_end TLV
  525. *
  526. * @ buf: pointer to the start of RX PKT TLV headers
  527. * Return: sa_is_valid bit
  528. */
  529. static uint8_t
  530. hal_rx_msdu_end_sa_is_valid_get_9100(uint8_t *buf)
  531. {
  532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  534. uint8_t sa_is_valid;
  535. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  536. return sa_is_valid;
  537. }
  538. /**
  539. * hal_rx_msdu_end_sa_idx_get_9100(): API to get_9100 the
  540. * sa_idx from rx_msdu_end TLV
  541. *
  542. * @ buf: pointer to the start of RX PKT TLV headers
  543. * Return: sa_idx (SA AST index)
  544. */
  545. static uint16_t hal_rx_msdu_end_sa_idx_get_9100(uint8_t *buf)
  546. {
  547. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  548. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  549. uint16_t sa_idx;
  550. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  551. return sa_idx;
  552. }
  553. /**
  554. * hal_rx_desc_is_first_msdu_9100() - Check if first msdu
  555. *
  556. * @hal_soc_hdl: hal_soc handle
  557. * @hw_desc_addr: hardware descriptor address
  558. *
  559. * Return: 0 - success/ non-zero failure
  560. */
  561. static uint32_t hal_rx_desc_is_first_msdu_9100(void *hw_desc_addr)
  562. {
  563. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  564. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  565. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  566. }
  567. /**
  568. * hal_rx_msdu_end_l3_hdr_padding_get_9100(): API to get_9100 the
  569. * l3_header padding from rx_msdu_end TLV
  570. *
  571. * @ buf: pointer to the start of RX PKT TLV headers
  572. * Return: number of l3 header padding bytes
  573. */
  574. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9100(uint8_t *buf)
  575. {
  576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  578. uint32_t l3_header_padding;
  579. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  580. return l3_header_padding;
  581. }
  582. /**
  583. * @ hal_rx_encryption_info_valid_9100: Returns encryption type.
  584. *
  585. * @ buf: rx_tlv_hdr of the received packet
  586. * @ Return: encryption type
  587. */
  588. inline uint32_t hal_rx_encryption_info_valid_9100(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_mpdu_start *mpdu_start =
  592. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  593. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  594. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  595. return encryption_info;
  596. }
  597. /*
  598. * @ hal_rx_print_pn_9100: Prints the PN of rx packet.
  599. *
  600. * @ buf: rx_tlv_hdr of the received packet
  601. * @ Return: void
  602. */
  603. static void hal_rx_print_pn_9100(uint8_t *buf)
  604. {
  605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  606. struct rx_mpdu_start *mpdu_start =
  607. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  608. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  609. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  610. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  611. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  612. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  613. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  614. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  615. }
  616. /**
  617. * hal_rx_msdu_end_first_msdu_get_9100: API to get first msdu status
  618. * from rx_msdu_end TLV
  619. *
  620. * @ buf: pointer to the start of RX PKT TLV headers
  621. * Return: first_msdu
  622. */
  623. static uint8_t hal_rx_msdu_end_first_msdu_get_9100(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  626. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  627. uint8_t first_msdu;
  628. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  629. return first_msdu;
  630. }
  631. /**
  632. * hal_rx_msdu_end_da_is_valid_get_9100: API to check if da is valid
  633. * from rx_msdu_end TLV
  634. *
  635. * @ buf: pointer to the start of RX PKT TLV headers
  636. * Return: da_is_valid
  637. */
  638. static uint8_t hal_rx_msdu_end_da_is_valid_get_9100(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  642. uint8_t da_is_valid;
  643. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  644. return da_is_valid;
  645. }
  646. /**
  647. * hal_rx_msdu_end_last_msdu_get_9100: API to get last msdu status
  648. * from rx_msdu_end TLV
  649. *
  650. * @ buf: pointer to the start of RX PKT TLV headers
  651. * Return: last_msdu
  652. */
  653. static uint8_t hal_rx_msdu_end_last_msdu_get_9100(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  657. uint8_t last_msdu;
  658. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  659. return last_msdu;
  660. }
  661. /*
  662. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  663. *
  664. * @nbuf: Network buffer
  665. * Returns: value of mpdu 4th address valid field
  666. */
  667. inline bool hal_rx_get_mpdu_mac_ad4_valid_9100(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  670. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  671. bool ad4_valid = 0;
  672. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  673. return ad4_valid;
  674. }
  675. /**
  676. * hal_rx_mpdu_start_sw_peer_id_get_9100: Retrieve sw peer_id
  677. * @buf: network buffer
  678. *
  679. * Return: sw peer_id
  680. */
  681. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9100(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  687. &mpdu_start->rx_mpdu_info_details);
  688. }
  689. /*
  690. * hal_rx_mpdu_get_to_ds_9100(): API to get the tods info
  691. * from rx_mpdu_start
  692. *
  693. * @buf: pointer to the start of RX PKT TLV header
  694. * Return: uint32_t(to_ds)
  695. */
  696. static uint32_t hal_rx_mpdu_get_to_ds_9100(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_mpdu_start *mpdu_start =
  700. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  701. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  702. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  703. }
  704. /*
  705. * hal_rx_mpdu_get_fr_ds_9100(): API to get the from ds info
  706. * from rx_mpdu_start
  707. *
  708. * @buf: pointer to the start of RX PKT TLV header
  709. * Return: uint32_t(fr_ds)
  710. */
  711. static uint32_t hal_rx_mpdu_get_fr_ds_9100(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_mpdu_start *mpdu_start =
  715. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  716. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  717. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  718. }
  719. /*
  720. * hal_rx_get_mpdu_frame_control_valid_9100(): Retrieves mpdu
  721. * frame control valid
  722. *
  723. * @nbuf: Network buffer
  724. * Returns: value of frame control valid field
  725. */
  726. static uint8_t hal_rx_get_mpdu_frame_control_valid_9100(uint8_t *buf)
  727. {
  728. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  729. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  730. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  731. }
  732. /*
  733. * hal_rx_mpdu_get_addr1_9100(): API to check get address1 of the mpdu
  734. *
  735. * @buf: pointer to the start of RX PKT TLV headera
  736. * @mac_addr: pointer to mac address
  737. * Return: success/failure
  738. */
  739. static QDF_STATUS hal_rx_mpdu_get_addr1_9100(uint8_t *buf,
  740. uint8_t *mac_addr)
  741. {
  742. struct __attribute__((__packed__)) hal_addr1 {
  743. uint32_t ad1_31_0;
  744. uint16_t ad1_47_32;
  745. };
  746. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  747. struct rx_mpdu_start *mpdu_start =
  748. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  749. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  750. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  751. uint32_t mac_addr_ad1_valid;
  752. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  753. if (mac_addr_ad1_valid) {
  754. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  755. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  756. return QDF_STATUS_SUCCESS;
  757. }
  758. return QDF_STATUS_E_FAILURE;
  759. }
  760. /*
  761. * hal_rx_mpdu_get_addr2_9100(): API to check get address2 of the mpdu
  762. * in the packet
  763. *
  764. * @buf: pointer to the start of RX PKT TLV header
  765. * @mac_addr: pointer to mac address
  766. * Return: success/failure
  767. */
  768. static QDF_STATUS hal_rx_mpdu_get_addr2_9100(uint8_t *buf, uint8_t *mac_addr)
  769. {
  770. struct __attribute__((__packed__)) hal_addr2 {
  771. uint16_t ad2_15_0;
  772. uint32_t ad2_47_16;
  773. };
  774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  775. struct rx_mpdu_start *mpdu_start =
  776. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  777. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  778. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  779. uint32_t mac_addr_ad2_valid;
  780. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  781. if (mac_addr_ad2_valid) {
  782. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  783. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  784. return QDF_STATUS_SUCCESS;
  785. }
  786. return QDF_STATUS_E_FAILURE;
  787. }
  788. /*
  789. * hal_rx_mpdu_get_addr3_9100(): API to get address3 of the mpdu
  790. * in the packet
  791. *
  792. * @buf: pointer to the start of RX PKT TLV header
  793. * @mac_addr: pointer to mac address
  794. * Return: success/failure
  795. */
  796. static QDF_STATUS hal_rx_mpdu_get_addr3_9100(uint8_t *buf, uint8_t *mac_addr)
  797. {
  798. struct __attribute__((__packed__)) hal_addr3 {
  799. uint32_t ad3_31_0;
  800. uint16_t ad3_47_32;
  801. };
  802. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  803. struct rx_mpdu_start *mpdu_start =
  804. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  805. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  806. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  807. uint32_t mac_addr_ad3_valid;
  808. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  809. if (mac_addr_ad3_valid) {
  810. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  811. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  812. return QDF_STATUS_SUCCESS;
  813. }
  814. return QDF_STATUS_E_FAILURE;
  815. }
  816. /*
  817. * hal_rx_mpdu_get_addr4_9100(): API to get address4 of the mpdu
  818. * in the packet
  819. *
  820. * @buf: pointer to the start of RX PKT TLV header
  821. * @mac_addr: pointer to mac address
  822. * Return: success/failure
  823. */
  824. static QDF_STATUS hal_rx_mpdu_get_addr4_9100(uint8_t *buf, uint8_t *mac_addr)
  825. {
  826. struct __attribute__((__packed__)) hal_addr4 {
  827. uint32_t ad4_31_0;
  828. uint16_t ad4_47_32;
  829. };
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_mpdu_start *mpdu_start =
  832. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  833. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  834. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  835. uint32_t mac_addr_ad4_valid;
  836. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  837. if (mac_addr_ad4_valid) {
  838. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  839. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  840. return QDF_STATUS_SUCCESS;
  841. }
  842. return QDF_STATUS_E_FAILURE;
  843. }
  844. /*
  845. * hal_rx_get_mpdu_sequence_control_valid_9100(): Get mpdu
  846. * sequence control valid
  847. *
  848. * @nbuf: Network buffer
  849. * Returns: value of sequence control valid field
  850. */
  851. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9100(uint8_t *buf)
  852. {
  853. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  854. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  855. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  856. }
  857. /**
  858. * hal_rx_is_unicast_9100: check packet is unicast frame or not.
  859. *
  860. * @ buf: pointer to rx pkt TLV.
  861. *
  862. * Return: true on unicast.
  863. */
  864. static bool hal_rx_is_unicast_9100(uint8_t *buf)
  865. {
  866. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  867. struct rx_mpdu_start *mpdu_start =
  868. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  869. uint32_t grp_id;
  870. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  871. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  872. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  873. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  874. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  875. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  876. }
  877. /**
  878. * hal_rx_tid_get_9100: get tid based on qos control valid.
  879. * @hal_soc_hdl: hal soc handle
  880. * @buf: pointer to rx pkt TLV.
  881. *
  882. * Return: tid
  883. */
  884. static uint32_t hal_rx_tid_get_9100(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  885. {
  886. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  887. struct rx_mpdu_start *mpdu_start =
  888. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  889. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  890. uint8_t qos_control_valid =
  891. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  892. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  893. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  894. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  895. if (qos_control_valid)
  896. return hal_rx_mpdu_start_tid_get_9100(buf);
  897. return HAL_RX_NON_QOS_TID;
  898. }
  899. /**
  900. * hal_rx_hw_desc_get_ppduid_get_9100(): retrieve ppdu id
  901. * @rx_tlv_hdr: rx tlv header
  902. * @rxdma_dst_ring_desc: rxdma HW descriptor
  903. *
  904. * Return: ppdu id
  905. */
  906. static uint32_t hal_rx_hw_desc_get_ppduid_get_9100(void *rx_tlv_hdr,
  907. void *rxdma_dst_ring_desc)
  908. {
  909. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  910. return reo_ent->phy_ppdu_id;
  911. }
  912. /**
  913. * hal_reo_status_get_header_9100 - Process reo desc info
  914. * @d - Pointer to reo descriptior
  915. * @b - tlv type info
  916. * @h1 - Pointer to hal_reo_status_header where info to be stored
  917. *
  918. * Return - none.
  919. *
  920. */
  921. static void hal_reo_status_get_header_9100(uint32_t *d, int b, void *h1)
  922. {
  923. uint32_t val1 = 0;
  924. struct hal_reo_status_header *h =
  925. (struct hal_reo_status_header *)h1;
  926. switch (b) {
  927. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  928. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  929. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  930. break;
  931. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  933. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  934. break;
  935. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  937. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  938. break;
  939. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  940. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  941. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  942. break;
  943. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  944. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  945. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  946. break;
  947. case HAL_REO_DESC_THRES_STATUS_TLV:
  948. val1 =
  949. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  950. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  951. break;
  952. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  953. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  954. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  955. break;
  956. default:
  957. qdf_nofl_err("ERROR: Unknown tlv\n");
  958. break;
  959. }
  960. h->cmd_num =
  961. HAL_GET_FIELD(
  962. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  963. val1);
  964. h->exec_time =
  965. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  966. CMD_EXECUTION_TIME, val1);
  967. h->status =
  968. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  969. REO_CMD_EXECUTION_STATUS, val1);
  970. switch (b) {
  971. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  972. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  973. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  974. break;
  975. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  976. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  977. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  978. break;
  979. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  980. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  981. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  982. break;
  983. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  985. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  986. break;
  987. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  988. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  989. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  990. break;
  991. case HAL_REO_DESC_THRES_STATUS_TLV:
  992. val1 =
  993. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  994. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  995. break;
  996. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  997. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  998. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  999. break;
  1000. default:
  1001. qdf_nofl_err("ERROR: Unknown tlv\n");
  1002. break;
  1003. }
  1004. h->tstamp =
  1005. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1006. }
  1007. /**
  1008. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9100():
  1009. * Retrieve qos control valid bit from the tlv.
  1010. * @buf: pointer to rx pkt TLV.
  1011. *
  1012. * Return: qos control value.
  1013. */
  1014. static inline uint32_t
  1015. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9100(uint8_t *buf)
  1016. {
  1017. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1018. struct rx_mpdu_start *mpdu_start =
  1019. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1020. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1021. &mpdu_start->rx_mpdu_info_details);
  1022. }
  1023. /**
  1024. * hal_rx_msdu_end_sa_sw_peer_id_get_9100(): API to get the
  1025. * sa_sw_peer_id from rx_msdu_end TLV
  1026. * @buf: pointer to the start of RX PKT TLV headers
  1027. *
  1028. * Return: sa_sw_peer_id index
  1029. */
  1030. static inline uint32_t
  1031. hal_rx_msdu_end_sa_sw_peer_id_get_9100(uint8_t *buf)
  1032. {
  1033. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1034. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1035. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1036. }
  1037. /**
  1038. * hal_tx_desc_set_mesh_en_9100 - Set mesh_enable flag in Tx descriptor
  1039. * @desc: Handle to Tx Descriptor
  1040. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1041. * enabling the interpretation of the 'Mesh Control Present' bit
  1042. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1043. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1044. * is present between the header and the LLC.
  1045. *
  1046. * Return: void
  1047. */
  1048. static inline
  1049. void hal_tx_desc_set_mesh_en_9100(void *desc, uint8_t en)
  1050. {
  1051. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1052. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1053. }
  1054. static
  1055. void *hal_rx_msdu0_buffer_addr_lsb_9100(void *link_desc_va)
  1056. {
  1057. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1058. }
  1059. static
  1060. void *hal_rx_msdu_desc_info_ptr_get_9100(void *msdu0)
  1061. {
  1062. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1063. }
  1064. static
  1065. void *hal_ent_mpdu_desc_info_9100(void *ent_ring_desc)
  1066. {
  1067. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1068. }
  1069. static
  1070. void *hal_dst_mpdu_desc_info_9100(void *dst_ring_desc)
  1071. {
  1072. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1073. }
  1074. static
  1075. uint8_t hal_rx_get_fc_valid_9100(uint8_t *buf)
  1076. {
  1077. return HAL_RX_GET_FC_VALID(buf);
  1078. }
  1079. static uint8_t hal_rx_get_to_ds_flag_9100(uint8_t *buf)
  1080. {
  1081. return HAL_RX_GET_TO_DS_FLAG(buf);
  1082. }
  1083. static uint8_t hal_rx_get_mac_addr2_valid_9100(uint8_t *buf)
  1084. {
  1085. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1086. }
  1087. static uint8_t hal_rx_get_filter_category_9100(uint8_t *buf)
  1088. {
  1089. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1090. }
  1091. static uint32_t
  1092. hal_rx_get_ppdu_id_9100(uint8_t *buf)
  1093. {
  1094. struct rx_mpdu_info *rx_mpdu_info;
  1095. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1096. rx_mpdu_info =
  1097. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1098. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1099. }
  1100. /**
  1101. * hal_reo_config_9100(): Set reo config parameters
  1102. * @soc: hal soc handle
  1103. * @reg_val: value to be set
  1104. * @reo_params: reo parameters
  1105. *
  1106. * Return: void
  1107. */
  1108. static void
  1109. hal_reo_config_9100(struct hal_soc *soc,
  1110. uint32_t reg_val,
  1111. struct hal_reo_params *reo_params)
  1112. {
  1113. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1114. }
  1115. /**
  1116. * hal_rx_msdu_desc_info_get_ptr_9100() - Get msdu desc info ptr
  1117. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1118. *
  1119. * Return - Pointer to rx_msdu_desc_info structure.
  1120. *
  1121. */
  1122. static void *hal_rx_msdu_desc_info_get_ptr_9100(void *msdu_details_ptr)
  1123. {
  1124. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1125. }
  1126. /**
  1127. * hal_rx_link_desc_msdu0_ptr_9100 - Get pointer to rx_msdu details
  1128. * @link_desc - Pointer to link desc
  1129. *
  1130. * Return - Pointer to rx_msdu_details structure
  1131. *
  1132. */
  1133. static void *hal_rx_link_desc_msdu0_ptr_9100(void *link_desc)
  1134. {
  1135. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1136. }
  1137. /**
  1138. * hal_rx_msdu_flow_idx_get_9100: API to get flow index
  1139. * from rx_msdu_end TLV
  1140. * @buf: pointer to the start of RX PKT TLV headers
  1141. *
  1142. * Return: flow index value from MSDU END TLV
  1143. */
  1144. static inline uint32_t hal_rx_msdu_flow_idx_get_9100(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1148. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1149. }
  1150. /**
  1151. * hal_rx_msdu_flow_idx_invalid_9100: API to get flow index invalid
  1152. * from rx_msdu_end TLV
  1153. * @buf: pointer to the start of RX PKT TLV headers
  1154. *
  1155. * Return: flow index invalid value from MSDU END TLV
  1156. */
  1157. static bool hal_rx_msdu_flow_idx_invalid_9100(uint8_t *buf)
  1158. {
  1159. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1160. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1161. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1162. }
  1163. /**
  1164. * hal_rx_msdu_flow_idx_timeout_9100: API to get flow index timeout
  1165. * from rx_msdu_end TLV
  1166. * @buf: pointer to the start of RX PKT TLV headers
  1167. *
  1168. * Return: flow index timeout value from MSDU END TLV
  1169. */
  1170. static bool hal_rx_msdu_flow_idx_timeout_9100(uint8_t *buf)
  1171. {
  1172. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1173. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1174. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1175. }
  1176. /**
  1177. * hal_rx_msdu_fse_metadata_get_9100: API to get FSE metadata
  1178. * from rx_msdu_end TLV
  1179. * @buf: pointer to the start of RX PKT TLV headers
  1180. *
  1181. * Return: fse metadata value from MSDU END TLV
  1182. */
  1183. static uint32_t hal_rx_msdu_fse_metadata_get_9100(uint8_t *buf)
  1184. {
  1185. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1186. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1187. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1188. }
  1189. /**
  1190. * hal_rx_msdu_cce_metadata_get_9100: API to get CCE metadata
  1191. * from rx_msdu_end TLV
  1192. * @buf: pointer to the start of RX PKT TLV headers
  1193. *
  1194. * Return: cce_metadata
  1195. */
  1196. static uint16_t
  1197. hal_rx_msdu_cce_metadata_get_9100(uint8_t *buf)
  1198. {
  1199. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1200. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1201. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1202. }
  1203. /**
  1204. * hal_rx_msdu_get_flow_params_9100: API to get flow index, flow index invalid
  1205. * and flow index timeout from rx_msdu_end TLV
  1206. * @buf: pointer to the start of RX PKT TLV headers
  1207. * @flow_invalid: pointer to return value of flow_idx_valid
  1208. * @flow_timeout: pointer to return value of flow_idx_timeout
  1209. * @flow_index: pointer to return value of flow_idx
  1210. *
  1211. * Return: none
  1212. */
  1213. static inline void
  1214. hal_rx_msdu_get_flow_params_9100(uint8_t *buf,
  1215. bool *flow_invalid,
  1216. bool *flow_timeout,
  1217. uint32_t *flow_index)
  1218. {
  1219. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1220. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1221. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1222. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1223. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1224. }
  1225. /**
  1226. * hal_rx_tlv_get_tcp_chksum_9100() - API to get tcp checksum
  1227. * @buf: rx_tlv_hdr
  1228. *
  1229. * Return: tcp checksum
  1230. */
  1231. static uint16_t
  1232. hal_rx_tlv_get_tcp_chksum_9100(uint8_t *buf)
  1233. {
  1234. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1235. }
  1236. /**
  1237. * hal_rx_get_rx_sequence_9100(): Function to retrieve rx sequence number
  1238. *
  1239. * @nbuf: Network buffer
  1240. * Returns: rx sequence number
  1241. */
  1242. static
  1243. uint16_t hal_rx_get_rx_sequence_9100(uint8_t *buf)
  1244. {
  1245. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1246. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1247. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1248. }
  1249. /**
  1250. * hal_get_window_address_9100(): Function to get hp/tp address
  1251. * @hal_soc: Pointer to hal_soc
  1252. * @addr: address offset of register
  1253. *
  1254. * Return: modified address offset of register
  1255. */
  1256. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1257. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1258. static inline qdf_iomem_t hal_get_window_address_9100(struct hal_soc *hal_soc,
  1259. qdf_iomem_t addr)
  1260. {
  1261. uint32_t offset = addr - hal_soc->dev_base_addr;
  1262. qdf_iomem_t new_offset;
  1263. /*
  1264. * If offset lies within DP register range, use 3rd window to write
  1265. * into DP region.
  1266. */
  1267. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1268. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1269. (offset & WINDOW_RANGE_MASK));
  1270. /*
  1271. * If offset lies within CE register range, use 2nd window to write
  1272. * into CE region.
  1273. */
  1274. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1275. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1276. (offset & WINDOW_RANGE_MASK));
  1277. } else {
  1278. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1279. "%s: ERROR: Accessing Wrong register\n", __func__);
  1280. qdf_assert_always(0);
  1281. return 0;
  1282. }
  1283. return new_offset;
  1284. }
  1285. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1286. {
  1287. /* Write value into window configuration register */
  1288. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1289. WINDOW_CONFIGURATION_VALUE_9100);
  1290. }
  1291. /**
  1292. * hal_rx_msdu_packet_metadata_get_9100(): API to get the
  1293. * msdu information from rx_msdu_end TLV
  1294. *
  1295. * @ buf: pointer to the start of RX PKT TLV headers
  1296. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1297. */
  1298. static void
  1299. hal_rx_msdu_packet_metadata_get_9100(uint8_t *buf,
  1300. void *msdu_pkt_metadata)
  1301. {
  1302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1303. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1304. struct hal_rx_msdu_metadata *msdu_metadata =
  1305. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1306. msdu_metadata->l3_hdr_pad =
  1307. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1308. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1309. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1310. msdu_metadata->sa_sw_peer_id =
  1311. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1312. }
  1313. /**
  1314. * hal_rx_flow_setup_fse_9100() - Setup a flow search entry in HW FST
  1315. * @fst: Pointer to the Rx Flow Search Table
  1316. * @table_offset: offset into the table where the flow is to be setup
  1317. * @flow: Flow Parameters
  1318. *
  1319. * Return: Success/Failure
  1320. */
  1321. static void *
  1322. hal_rx_flow_setup_fse_9100(uint8_t *rx_fst, uint32_t table_offset,
  1323. uint8_t *rx_flow)
  1324. {
  1325. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1326. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1327. uint8_t *fse;
  1328. bool fse_valid;
  1329. if (table_offset >= fst->max_entries) {
  1330. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1331. "HAL FSE table offset %u exceeds max entries %u",
  1332. table_offset, fst->max_entries);
  1333. return NULL;
  1334. }
  1335. fse = (uint8_t *)fst->base_vaddr +
  1336. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1337. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1338. if (fse_valid) {
  1339. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1340. "HAL FSE %pK already valid", fse);
  1341. return NULL;
  1342. }
  1343. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1344. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1345. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1348. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1349. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1350. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1351. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1352. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1353. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1354. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1355. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1356. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1357. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1358. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1359. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1360. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1361. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1362. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1363. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1364. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1365. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1366. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1367. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1368. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1369. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1370. (flow->tuple_info.dest_port));
  1371. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1372. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1373. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1374. (flow->tuple_info.src_port));
  1375. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1376. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1377. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1378. flow->tuple_info.l4_protocol);
  1379. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1380. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1381. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1382. flow->reo_destination_handler);
  1383. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1384. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1385. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1386. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1389. flow->fse_metadata);
  1390. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1391. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1392. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1393. REO_DESTINATION_INDICATION,
  1394. flow->reo_destination_indication);
  1395. /* Reset all the other fields in FSE */
  1396. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1397. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1398. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1399. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1400. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1401. return fse;
  1402. }
  1403. void hal_compute_reo_remap_ix2_ix3_9100(uint32_t *ring, uint32_t num_rings,
  1404. uint32_t *remap1, uint32_t *remap2)
  1405. {
  1406. switch (num_rings) {
  1407. case 1:
  1408. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1409. HAL_REO_REMAP_IX2(ring[0], 17) |
  1410. HAL_REO_REMAP_IX2(ring[0], 18) |
  1411. HAL_REO_REMAP_IX2(ring[0], 19) |
  1412. HAL_REO_REMAP_IX2(ring[0], 20) |
  1413. HAL_REO_REMAP_IX2(ring[0], 21) |
  1414. HAL_REO_REMAP_IX2(ring[0], 22) |
  1415. HAL_REO_REMAP_IX2(ring[0], 23);
  1416. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1417. HAL_REO_REMAP_IX3(ring[0], 25) |
  1418. HAL_REO_REMAP_IX3(ring[0], 26) |
  1419. HAL_REO_REMAP_IX3(ring[0], 27) |
  1420. HAL_REO_REMAP_IX3(ring[0], 28) |
  1421. HAL_REO_REMAP_IX3(ring[0], 29) |
  1422. HAL_REO_REMAP_IX3(ring[0], 30) |
  1423. HAL_REO_REMAP_IX3(ring[0], 31);
  1424. break;
  1425. case 2:
  1426. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1427. HAL_REO_REMAP_IX2(ring[0], 17) |
  1428. HAL_REO_REMAP_IX2(ring[1], 18) |
  1429. HAL_REO_REMAP_IX2(ring[1], 19) |
  1430. HAL_REO_REMAP_IX2(ring[0], 20) |
  1431. HAL_REO_REMAP_IX2(ring[0], 21) |
  1432. HAL_REO_REMAP_IX2(ring[1], 22) |
  1433. HAL_REO_REMAP_IX2(ring[1], 23);
  1434. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1435. HAL_REO_REMAP_IX3(ring[0], 25) |
  1436. HAL_REO_REMAP_IX3(ring[1], 26) |
  1437. HAL_REO_REMAP_IX3(ring[1], 27) |
  1438. HAL_REO_REMAP_IX3(ring[0], 28) |
  1439. HAL_REO_REMAP_IX3(ring[0], 29) |
  1440. HAL_REO_REMAP_IX3(ring[1], 30) |
  1441. HAL_REO_REMAP_IX3(ring[1], 31);
  1442. break;
  1443. case 3:
  1444. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1445. HAL_REO_REMAP_IX2(ring[1], 17) |
  1446. HAL_REO_REMAP_IX2(ring[2], 18) |
  1447. HAL_REO_REMAP_IX2(ring[0], 19) |
  1448. HAL_REO_REMAP_IX2(ring[1], 20) |
  1449. HAL_REO_REMAP_IX2(ring[2], 21) |
  1450. HAL_REO_REMAP_IX2(ring[0], 22) |
  1451. HAL_REO_REMAP_IX2(ring[1], 23);
  1452. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1453. HAL_REO_REMAP_IX3(ring[0], 25) |
  1454. HAL_REO_REMAP_IX3(ring[1], 26) |
  1455. HAL_REO_REMAP_IX3(ring[2], 27) |
  1456. HAL_REO_REMAP_IX3(ring[0], 28) |
  1457. HAL_REO_REMAP_IX3(ring[1], 29) |
  1458. HAL_REO_REMAP_IX3(ring[2], 30) |
  1459. HAL_REO_REMAP_IX3(ring[0], 31);
  1460. break;
  1461. case 4:
  1462. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1463. HAL_REO_REMAP_IX2(ring[1], 17) |
  1464. HAL_REO_REMAP_IX2(ring[2], 18) |
  1465. HAL_REO_REMAP_IX2(ring[3], 19) |
  1466. HAL_REO_REMAP_IX2(ring[0], 20) |
  1467. HAL_REO_REMAP_IX2(ring[1], 21) |
  1468. HAL_REO_REMAP_IX2(ring[2], 22) |
  1469. HAL_REO_REMAP_IX2(ring[3], 23);
  1470. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1471. HAL_REO_REMAP_IX3(ring[1], 25) |
  1472. HAL_REO_REMAP_IX3(ring[2], 26) |
  1473. HAL_REO_REMAP_IX3(ring[3], 27) |
  1474. HAL_REO_REMAP_IX3(ring[0], 28) |
  1475. HAL_REO_REMAP_IX3(ring[1], 29) |
  1476. HAL_REO_REMAP_IX3(ring[2], 30) |
  1477. HAL_REO_REMAP_IX3(ring[3], 31);
  1478. break;
  1479. }
  1480. }
  1481. struct hal_hw_txrx_ops qcn9100_hal_hw_txrx_ops = {
  1482. /* init and setup */
  1483. hal_srng_dst_hw_init_generic,
  1484. hal_srng_src_hw_init_generic,
  1485. hal_get_hw_hptp_generic,
  1486. hal_reo_setup_generic,
  1487. hal_setup_link_idle_list_generic,
  1488. hal_get_window_address_9100,
  1489. NULL,
  1490. /* tx */
  1491. hal_tx_desc_set_dscp_tid_table_id_9100,
  1492. hal_tx_set_dscp_tid_map_9100,
  1493. hal_tx_update_dscp_tid_9100,
  1494. hal_tx_desc_set_lmac_id_9100,
  1495. hal_tx_desc_set_buf_addr_generic,
  1496. hal_tx_desc_set_search_type_generic,
  1497. hal_tx_desc_set_search_index_generic,
  1498. hal_tx_desc_set_cache_set_num_generic,
  1499. hal_tx_comp_get_status_generic,
  1500. hal_tx_comp_get_release_reason_generic,
  1501. hal_get_wbm_internal_error_generic,
  1502. hal_tx_desc_set_mesh_en_9100,
  1503. hal_tx_init_cmd_credit_ring_9100,
  1504. /* rx */
  1505. hal_rx_msdu_start_nss_get_9100,
  1506. hal_rx_mon_hw_desc_get_mpdu_status_9100,
  1507. hal_rx_get_tlv_9100,
  1508. hal_rx_proc_phyrx_other_receive_info_tlv_9100,
  1509. hal_rx_dump_msdu_start_tlv_9100,
  1510. hal_rx_dump_msdu_end_tlv_9100,
  1511. hal_get_link_desc_size_9100,
  1512. hal_rx_mpdu_start_tid_get_9100,
  1513. hal_rx_msdu_start_reception_type_get_9100,
  1514. hal_rx_msdu_end_da_idx_get_9100,
  1515. hal_rx_msdu_desc_info_get_ptr_9100,
  1516. hal_rx_link_desc_msdu0_ptr_9100,
  1517. hal_reo_status_get_header_9100,
  1518. hal_rx_status_get_tlv_info_generic,
  1519. hal_rx_wbm_err_info_get_generic,
  1520. hal_rx_dump_mpdu_start_tlv_generic,
  1521. hal_tx_set_pcp_tid_map_generic,
  1522. hal_tx_update_pcp_tid_generic,
  1523. hal_tx_update_tidmap_prty_generic,
  1524. hal_rx_get_rx_fragment_number_9100,
  1525. hal_rx_msdu_end_da_is_mcbc_get_9100,
  1526. hal_rx_msdu_end_sa_is_valid_get_9100,
  1527. hal_rx_msdu_end_sa_idx_get_9100,
  1528. hal_rx_desc_is_first_msdu_9100,
  1529. hal_rx_msdu_end_l3_hdr_padding_get_9100,
  1530. hal_rx_encryption_info_valid_9100,
  1531. hal_rx_print_pn_9100,
  1532. hal_rx_msdu_end_first_msdu_get_9100,
  1533. hal_rx_msdu_end_da_is_valid_get_9100,
  1534. hal_rx_msdu_end_last_msdu_get_9100,
  1535. hal_rx_get_mpdu_mac_ad4_valid_9100,
  1536. hal_rx_mpdu_start_sw_peer_id_get_9100,
  1537. hal_rx_mpdu_get_to_ds_9100,
  1538. hal_rx_mpdu_get_fr_ds_9100,
  1539. hal_rx_get_mpdu_frame_control_valid_9100,
  1540. hal_rx_mpdu_get_addr1_9100,
  1541. hal_rx_mpdu_get_addr2_9100,
  1542. hal_rx_mpdu_get_addr3_9100,
  1543. hal_rx_mpdu_get_addr4_9100,
  1544. hal_rx_get_mpdu_sequence_control_valid_9100,
  1545. hal_rx_is_unicast_9100,
  1546. hal_rx_tid_get_9100,
  1547. hal_rx_hw_desc_get_ppduid_get_9100,
  1548. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9100,
  1549. hal_rx_msdu_end_sa_sw_peer_id_get_9100,
  1550. hal_rx_msdu0_buffer_addr_lsb_9100,
  1551. hal_rx_msdu_desc_info_ptr_get_9100,
  1552. hal_ent_mpdu_desc_info_9100,
  1553. hal_dst_mpdu_desc_info_9100,
  1554. hal_rx_get_fc_valid_9100,
  1555. hal_rx_get_to_ds_flag_9100,
  1556. hal_rx_get_mac_addr2_valid_9100,
  1557. hal_rx_get_filter_category_9100,
  1558. hal_rx_get_ppdu_id_9100,
  1559. hal_reo_config_9100,
  1560. hal_rx_msdu_flow_idx_get_9100,
  1561. hal_rx_msdu_flow_idx_invalid_9100,
  1562. hal_rx_msdu_flow_idx_timeout_9100,
  1563. hal_rx_msdu_fse_metadata_get_9100,
  1564. hal_rx_msdu_cce_metadata_get_9100,
  1565. hal_rx_msdu_get_flow_params_9100,
  1566. hal_rx_tlv_get_tcp_chksum_9100,
  1567. hal_rx_get_rx_sequence_9100,
  1568. NULL,
  1569. NULL,
  1570. /* rx - msdu fast path info fields */
  1571. hal_rx_msdu_packet_metadata_get_9100,
  1572. NULL,
  1573. NULL,
  1574. NULL,
  1575. NULL,
  1576. NULL,
  1577. NULL,
  1578. hal_rx_mpdu_start_tlv_tag_valid_9100,
  1579. hal_rx_sw_mon_desc_info_get_9100,
  1580. hal_rx_wbm_err_msdu_continuation_get_9100,
  1581. /* rx - TLV struct offsets */
  1582. hal_rx_msdu_end_offset_get_generic,
  1583. hal_rx_attn_offset_get_generic,
  1584. hal_rx_msdu_start_offset_get_generic,
  1585. hal_rx_mpdu_start_offset_get_generic,
  1586. hal_rx_mpdu_end_offset_get_generic,
  1587. hal_rx_flow_setup_fse_9100,
  1588. hal_compute_reo_remap_ix2_ix3_9100,
  1589. };
  1590. struct hal_hw_srng_config hw_srng_table_9100[] = {
  1591. /* TODO: max_rings can populated by querying HW capabilities */
  1592. { /* REO_DST */
  1593. .start_ring_id = HAL_SRNG_REO2SW1,
  1594. .max_rings = 4,
  1595. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1596. .lmac_ring = FALSE,
  1597. .ring_dir = HAL_SRNG_DST_RING,
  1598. .reg_start = {
  1599. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1600. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1601. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1602. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1603. },
  1604. .reg_size = {
  1605. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1606. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1607. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1608. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1609. },
  1610. .max_size =
  1611. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1612. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1613. },
  1614. { /* REO_EXCEPTION */
  1615. /* Designating REO2TCL ring as exception ring. This ring is
  1616. * similar to other REO2SW rings though it is named as REO2TCL.
  1617. * Any of theREO2SW rings can be used as exception ring.
  1618. */
  1619. .start_ring_id = HAL_SRNG_REO2TCL,
  1620. .max_rings = 1,
  1621. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1622. .lmac_ring = FALSE,
  1623. .ring_dir = HAL_SRNG_DST_RING,
  1624. .reg_start = {
  1625. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1626. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1627. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1628. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1629. },
  1630. /* Single ring - provide ring size if multiple rings of this
  1631. * type are supported
  1632. */
  1633. .reg_size = {},
  1634. .max_size =
  1635. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1636. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1637. },
  1638. { /* REO_REINJECT */
  1639. .start_ring_id = HAL_SRNG_SW2REO,
  1640. .max_rings = 1,
  1641. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1642. .lmac_ring = FALSE,
  1643. .ring_dir = HAL_SRNG_SRC_RING,
  1644. .reg_start = {
  1645. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1646. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1647. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1648. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1649. },
  1650. /* Single ring - provide ring size if multiple rings of this
  1651. * type are supported
  1652. */
  1653. .reg_size = {},
  1654. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1655. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1656. },
  1657. { /* REO_CMD */
  1658. .start_ring_id = HAL_SRNG_REO_CMD,
  1659. .max_rings = 1,
  1660. .entry_size = (sizeof(struct tlv_32_hdr) +
  1661. sizeof(struct reo_get_queue_stats)) >> 2,
  1662. .lmac_ring = FALSE,
  1663. .ring_dir = HAL_SRNG_SRC_RING,
  1664. .reg_start = {
  1665. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1666. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1667. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1668. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1669. },
  1670. /* Single ring - provide ring size if multiple rings of this
  1671. * type are supported
  1672. */
  1673. .reg_size = {},
  1674. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1675. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1676. },
  1677. { /* REO_STATUS */
  1678. .start_ring_id = HAL_SRNG_REO_STATUS,
  1679. .max_rings = 1,
  1680. .entry_size = (sizeof(struct tlv_32_hdr) +
  1681. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1682. .lmac_ring = FALSE,
  1683. .ring_dir = HAL_SRNG_DST_RING,
  1684. .reg_start = {
  1685. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1686. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1687. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1688. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1689. },
  1690. /* Single ring - provide ring size if multiple rings of this
  1691. * type are supported
  1692. */
  1693. .reg_size = {},
  1694. .max_size =
  1695. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1696. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1697. },
  1698. { /* TCL_DATA */
  1699. .start_ring_id = HAL_SRNG_SW2TCL1,
  1700. .max_rings = 3,
  1701. .entry_size = (sizeof(struct tlv_32_hdr) +
  1702. sizeof(struct tcl_data_cmd)) >> 2,
  1703. .lmac_ring = FALSE,
  1704. .ring_dir = HAL_SRNG_SRC_RING,
  1705. .reg_start = {
  1706. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1707. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1708. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1709. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1710. },
  1711. .reg_size = {
  1712. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1713. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1714. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1715. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1716. },
  1717. .max_size =
  1718. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1719. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1720. },
  1721. { /* TCL_CMD/CREDIT */
  1722. /* qca8074v2 and qcn9100 uses this ring for data commands */
  1723. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1724. .max_rings = 1,
  1725. .entry_size = (sizeof(struct tlv_32_hdr) +
  1726. sizeof(struct tcl_data_cmd)) >> 2,
  1727. .lmac_ring = FALSE,
  1728. .ring_dir = HAL_SRNG_SRC_RING,
  1729. .reg_start = {
  1730. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1731. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1732. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1733. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1734. },
  1735. /* Single ring - provide ring size if multiple rings of this
  1736. * type are supported
  1737. */
  1738. .reg_size = {},
  1739. .max_size =
  1740. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1741. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1742. },
  1743. { /* TCL_STATUS */
  1744. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1745. .max_rings = 1,
  1746. .entry_size = (sizeof(struct tlv_32_hdr) +
  1747. sizeof(struct tcl_status_ring)) >> 2,
  1748. .lmac_ring = FALSE,
  1749. .ring_dir = HAL_SRNG_DST_RING,
  1750. .reg_start = {
  1751. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1752. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1753. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1754. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1755. },
  1756. /* Single ring - provide ring size if multiple rings of this
  1757. * type are supported
  1758. */
  1759. .reg_size = {},
  1760. .max_size =
  1761. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1762. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1763. },
  1764. { /* CE_SRC */
  1765. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1766. .max_rings = 12,
  1767. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1768. .lmac_ring = FALSE,
  1769. .ring_dir = HAL_SRNG_SRC_RING,
  1770. .reg_start = {
  1771. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1772. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1773. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1774. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1775. },
  1776. .reg_size = {
  1777. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1778. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1779. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1780. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1781. },
  1782. .max_size =
  1783. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1784. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1785. },
  1786. { /* CE_DST */
  1787. .start_ring_id = HAL_SRNG_CE_0_DST,
  1788. .max_rings = 12,
  1789. .entry_size = 8 >> 2,
  1790. /*TODO: entry_size above should actually be
  1791. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1792. * of struct ce_dst_desc in HW header files
  1793. */
  1794. .lmac_ring = FALSE,
  1795. .ring_dir = HAL_SRNG_SRC_RING,
  1796. .reg_start = {
  1797. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1798. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1799. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1800. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1801. },
  1802. .reg_size = {
  1803. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1804. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1805. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1806. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1807. },
  1808. .max_size =
  1809. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1810. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1811. },
  1812. { /* CE_DST_STATUS */
  1813. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1814. .max_rings = 12,
  1815. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1816. .lmac_ring = FALSE,
  1817. .ring_dir = HAL_SRNG_DST_RING,
  1818. .reg_start = {
  1819. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1820. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1821. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1822. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1823. },
  1824. /* TODO: check destination status ring registers */
  1825. .reg_size = {
  1826. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1827. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1828. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1829. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1830. },
  1831. .max_size =
  1832. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1833. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1834. },
  1835. { /* WBM_IDLE_LINK */
  1836. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1837. .max_rings = 1,
  1838. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1839. .lmac_ring = FALSE,
  1840. .ring_dir = HAL_SRNG_SRC_RING,
  1841. .reg_start = {
  1842. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1843. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1844. },
  1845. /* Single ring - provide ring size if multiple rings of this
  1846. * type are supported
  1847. */
  1848. .reg_size = {},
  1849. .max_size =
  1850. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1851. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1852. },
  1853. { /* SW2WBM_RELEASE */
  1854. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1855. .max_rings = 1,
  1856. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1857. .lmac_ring = FALSE,
  1858. .ring_dir = HAL_SRNG_SRC_RING,
  1859. .reg_start = {
  1860. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1861. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1862. },
  1863. /* Single ring - provide ring size if multiple rings of this
  1864. * type are supported
  1865. */
  1866. .reg_size = {},
  1867. .max_size =
  1868. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1869. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1870. },
  1871. { /* WBM2SW_RELEASE */
  1872. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1873. .max_rings = 4,
  1874. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1875. .lmac_ring = FALSE,
  1876. .ring_dir = HAL_SRNG_DST_RING,
  1877. .reg_start = {
  1878. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1879. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1880. },
  1881. .reg_size = {
  1882. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1883. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1884. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1885. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1886. },
  1887. .max_size =
  1888. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1889. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1890. },
  1891. { /* RXDMA_BUF */
  1892. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1893. #ifdef IPA_OFFLOAD
  1894. .max_rings = 3,
  1895. #else
  1896. .max_rings = 2,
  1897. #endif
  1898. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1899. .lmac_ring = TRUE,
  1900. .ring_dir = HAL_SRNG_SRC_RING,
  1901. /* reg_start is not set because LMAC rings are not accessed
  1902. * from host
  1903. */
  1904. .reg_start = {},
  1905. .reg_size = {},
  1906. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1907. },
  1908. { /* RXDMA_DST */
  1909. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1910. .max_rings = 1,
  1911. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1912. .lmac_ring = TRUE,
  1913. .ring_dir = HAL_SRNG_DST_RING,
  1914. /* reg_start is not set because LMAC rings are not accessed
  1915. * from host
  1916. */
  1917. .reg_start = {},
  1918. .reg_size = {},
  1919. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1920. },
  1921. { /* RXDMA_MONITOR_BUF */
  1922. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1923. .max_rings = 1,
  1924. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1925. .lmac_ring = TRUE,
  1926. .ring_dir = HAL_SRNG_SRC_RING,
  1927. /* reg_start is not set because LMAC rings are not accessed
  1928. * from host
  1929. */
  1930. .reg_start = {},
  1931. .reg_size = {},
  1932. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1933. },
  1934. { /* RXDMA_MONITOR_STATUS */
  1935. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1936. .max_rings = 1,
  1937. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1938. .lmac_ring = TRUE,
  1939. .ring_dir = HAL_SRNG_SRC_RING,
  1940. /* reg_start is not set because LMAC rings are not accessed
  1941. * from host
  1942. */
  1943. .reg_start = {},
  1944. .reg_size = {},
  1945. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1946. },
  1947. { /* RXDMA_MONITOR_DST */
  1948. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1949. .max_rings = 1,
  1950. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1951. .lmac_ring = TRUE,
  1952. .ring_dir = HAL_SRNG_DST_RING,
  1953. /* reg_start is not set because LMAC rings are not accessed
  1954. * from host
  1955. */
  1956. .reg_start = {},
  1957. .reg_size = {},
  1958. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1959. },
  1960. { /* RXDMA_MONITOR_DESC */
  1961. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1962. .max_rings = 1,
  1963. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1964. .lmac_ring = TRUE,
  1965. .ring_dir = HAL_SRNG_SRC_RING,
  1966. /* reg_start is not set because LMAC rings are not accessed
  1967. * from host
  1968. */
  1969. .reg_start = {},
  1970. .reg_size = {},
  1971. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1972. },
  1973. { /* DIR_BUF_RX_DMA_SRC */
  1974. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1975. /* one ring for spectral and one ring for cfr */
  1976. .max_rings = 2,
  1977. .entry_size = 2,
  1978. .lmac_ring = TRUE,
  1979. .ring_dir = HAL_SRNG_SRC_RING,
  1980. /* reg_start is not set because LMAC rings are not accessed
  1981. * from host
  1982. */
  1983. .reg_start = {},
  1984. .reg_size = {},
  1985. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1986. },
  1987. #ifdef WLAN_FEATURE_CIF_CFR
  1988. { /* WIFI_POS_SRC */
  1989. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1990. .max_rings = 1,
  1991. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1992. .lmac_ring = TRUE,
  1993. .ring_dir = HAL_SRNG_SRC_RING,
  1994. /* reg_start is not set because LMAC rings are not accessed
  1995. * from host
  1996. */
  1997. .reg_start = {},
  1998. .reg_size = {},
  1999. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2000. },
  2001. #endif
  2002. };
  2003. int32_t hal_hw_reg_offset_qcn9100[] = {
  2004. /* dst */
  2005. REG_OFFSET(DST, HP),
  2006. REG_OFFSET(DST, TP),
  2007. REG_OFFSET(DST, ID),
  2008. REG_OFFSET(DST, MISC),
  2009. REG_OFFSET(DST, HP_ADDR_LSB),
  2010. REG_OFFSET(DST, HP_ADDR_MSB),
  2011. REG_OFFSET(DST, MSI1_BASE_LSB),
  2012. REG_OFFSET(DST, MSI1_BASE_MSB),
  2013. REG_OFFSET(DST, MSI1_DATA),
  2014. REG_OFFSET(DST, BASE_LSB),
  2015. REG_OFFSET(DST, BASE_MSB),
  2016. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2017. /* src */
  2018. REG_OFFSET(SRC, HP),
  2019. REG_OFFSET(SRC, TP),
  2020. REG_OFFSET(SRC, ID),
  2021. REG_OFFSET(SRC, MISC),
  2022. REG_OFFSET(SRC, TP_ADDR_LSB),
  2023. REG_OFFSET(SRC, TP_ADDR_MSB),
  2024. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2025. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2026. REG_OFFSET(SRC, MSI1_DATA),
  2027. REG_OFFSET(SRC, BASE_LSB),
  2028. REG_OFFSET(SRC, BASE_MSB),
  2029. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2030. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2031. };
  2032. /**
  2033. * hal_qcn9100_attach()- Attach 9100 target specific hal_soc ops,
  2034. * offset and srng table
  2035. * Return: void
  2036. */
  2037. void hal_qcn9100_attach(struct hal_soc *hal_soc)
  2038. {
  2039. hal_soc->hw_srng_table = hw_srng_table_9100;
  2040. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qcn9100;
  2041. hal_soc->ops = &qcn9100_hal_hw_txrx_ops;
  2042. if (hal_soc->static_window_map)
  2043. hal_write_window_register(hal_soc);
  2044. }