dp_tx.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_htt.h"
  20. #include "hal_hw_headers.h"
  21. #include "dp_tx.h"
  22. #include "dp_tx_desc.h"
  23. #include "dp_peer.h"
  24. #include "dp_types.h"
  25. #include "hal_tx.h"
  26. #include "qdf_mem.h"
  27. #include "qdf_nbuf.h"
  28. #include "qdf_net_types.h"
  29. #include <wlan_cfg.h>
  30. #include "dp_ipa.h"
  31. #if defined(MESH_MODE_SUPPORT) || defined(FEATURE_PERPKT_INFO)
  32. #include "if_meta_hdr.h"
  33. #endif
  34. #include "enet.h"
  35. #include "dp_internal.h"
  36. #ifdef FEATURE_WDS
  37. #include "dp_txrx_wds.h"
  38. #endif
  39. #ifdef ATH_SUPPORT_IQUE
  40. #include "dp_txrx_me.h"
  41. #endif
  42. #include "dp_hist.h"
  43. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  44. #include <dp_swlm.h>
  45. #endif
  46. /* Flag to skip CCE classify when mesh or tid override enabled */
  47. #define DP_TX_SKIP_CCE_CLASSIFY \
  48. (DP_TXRX_HLOS_TID_OVERRIDE_ENABLED | DP_TX_MESH_ENABLED)
  49. /* TODO Add support in TSO */
  50. #define DP_DESC_NUM_FRAG(x) 0
  51. /* disable TQM_BYPASS */
  52. #define TQM_BYPASS_WAR 0
  53. /* invalid peer id for reinject*/
  54. #define DP_INVALID_PEER 0XFFFE
  55. /*mapping between hal encrypt type and cdp_sec_type*/
  56. #define MAX_CDP_SEC_TYPE 12
  57. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  58. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  59. HAL_TX_ENCRYPT_TYPE_WEP_128,
  60. HAL_TX_ENCRYPT_TYPE_WEP_104,
  61. HAL_TX_ENCRYPT_TYPE_WEP_40,
  62. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  63. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  64. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  65. HAL_TX_ENCRYPT_TYPE_WAPI,
  66. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  67. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  68. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  69. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  70. #ifdef QCA_TX_LIMIT_CHECK
  71. /**
  72. * dp_tx_limit_check - Check if allocated tx descriptors reached
  73. * soc max limit and pdev max limit
  74. * @vdev: DP vdev handle
  75. *
  76. * Return: true if allocated tx descriptors reached max configured value, else
  77. * false
  78. */
  79. static inline bool
  80. dp_tx_limit_check(struct dp_vdev *vdev)
  81. {
  82. struct dp_pdev *pdev = vdev->pdev;
  83. struct dp_soc *soc = pdev->soc;
  84. if (qdf_atomic_read(&soc->num_tx_outstanding) >=
  85. soc->num_tx_allowed) {
  86. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  87. "%s: queued packets are more than max tx, drop the frame",
  88. __func__);
  89. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  90. return true;
  91. }
  92. if (qdf_atomic_read(&pdev->num_tx_outstanding) >=
  93. pdev->num_tx_allowed) {
  94. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  95. "%s: queued packets are more than max tx, drop the frame",
  96. __func__);
  97. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  98. return true;
  99. }
  100. return false;
  101. }
  102. /**
  103. * dp_tx_exception_limit_check - Check if allocated tx exception descriptors
  104. * reached soc max limit
  105. * @vdev: DP vdev handle
  106. *
  107. * Return: true if allocated tx descriptors reached max configured value, else
  108. * false
  109. */
  110. static inline bool
  111. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  112. {
  113. struct dp_pdev *pdev = vdev->pdev;
  114. struct dp_soc *soc = pdev->soc;
  115. if (qdf_atomic_read(&soc->num_tx_exception) >=
  116. soc->num_msdu_exception_desc) {
  117. dp_info("exc packets are more than max drop the exc pkt");
  118. DP_STATS_INC(vdev, tx_i.dropped.exc_desc_na.num, 1);
  119. return true;
  120. }
  121. return false;
  122. }
  123. /**
  124. * dp_tx_outstanding_inc - Increment outstanding tx desc values on pdev and soc
  125. * @vdev: DP pdev handle
  126. *
  127. * Return: void
  128. */
  129. static inline void
  130. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  131. {
  132. struct dp_soc *soc = pdev->soc;
  133. qdf_atomic_inc(&pdev->num_tx_outstanding);
  134. qdf_atomic_inc(&soc->num_tx_outstanding);
  135. }
  136. /**
  137. * dp_tx_outstanding__dec - Decrement outstanding tx desc values on pdev and soc
  138. * @vdev: DP pdev handle
  139. *
  140. * Return: void
  141. */
  142. static inline void
  143. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  144. {
  145. struct dp_soc *soc = pdev->soc;
  146. qdf_atomic_dec(&pdev->num_tx_outstanding);
  147. qdf_atomic_dec(&soc->num_tx_outstanding);
  148. }
  149. #else //QCA_TX_LIMIT_CHECK
  150. static inline bool
  151. dp_tx_limit_check(struct dp_vdev *vdev)
  152. {
  153. return false;
  154. }
  155. static inline bool
  156. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  157. {
  158. return false;
  159. }
  160. static inline void
  161. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  162. {
  163. qdf_atomic_inc(&pdev->num_tx_outstanding);
  164. }
  165. static inline void
  166. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  167. {
  168. qdf_atomic_dec(&pdev->num_tx_outstanding);
  169. }
  170. #endif //QCA_TX_LIMIT_CHECK
  171. #if defined(FEATURE_TSO)
  172. /**
  173. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  174. *
  175. * @soc - core txrx main context
  176. * @seg_desc - tso segment descriptor
  177. * @num_seg_desc - tso number segment descriptor
  178. */
  179. static void dp_tx_tso_unmap_segment(
  180. struct dp_soc *soc,
  181. struct qdf_tso_seg_elem_t *seg_desc,
  182. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  183. {
  184. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  185. if (qdf_unlikely(!seg_desc)) {
  186. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  187. __func__, __LINE__);
  188. qdf_assert(0);
  189. } else if (qdf_unlikely(!num_seg_desc)) {
  190. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  191. __func__, __LINE__);
  192. qdf_assert(0);
  193. } else {
  194. bool is_last_seg;
  195. /* no tso segment left to do dma unmap */
  196. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  197. return;
  198. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  199. true : false;
  200. qdf_nbuf_unmap_tso_segment(soc->osdev,
  201. seg_desc, is_last_seg);
  202. num_seg_desc->num_seg.tso_cmn_num_seg--;
  203. }
  204. }
  205. /**
  206. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  207. * back to the freelist
  208. *
  209. * @soc - soc device handle
  210. * @tx_desc - Tx software descriptor
  211. */
  212. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  213. struct dp_tx_desc_s *tx_desc)
  214. {
  215. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  216. if (qdf_unlikely(!tx_desc->tso_desc)) {
  217. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  218. "%s %d TSO desc is NULL!",
  219. __func__, __LINE__);
  220. qdf_assert(0);
  221. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  223. "%s %d TSO num desc is NULL!",
  224. __func__, __LINE__);
  225. qdf_assert(0);
  226. } else {
  227. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  228. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  229. /* Add the tso num segment into the free list */
  230. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  231. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  232. tx_desc->tso_num_desc);
  233. tx_desc->tso_num_desc = NULL;
  234. DP_STATS_INC(tx_desc->pdev, tso_stats.tso_comp, 1);
  235. }
  236. /* Add the tso segment into the free list*/
  237. dp_tx_tso_desc_free(soc,
  238. tx_desc->pool_id, tx_desc->tso_desc);
  239. tx_desc->tso_desc = NULL;
  240. }
  241. }
  242. #else
  243. static void dp_tx_tso_unmap_segment(
  244. struct dp_soc *soc,
  245. struct qdf_tso_seg_elem_t *seg_desc,
  246. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  247. {
  248. }
  249. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  250. struct dp_tx_desc_s *tx_desc)
  251. {
  252. }
  253. #endif
  254. /**
  255. * dp_tx_desc_release() - Release Tx Descriptor
  256. * @tx_desc : Tx Descriptor
  257. * @desc_pool_id: Descriptor Pool ID
  258. *
  259. * Deallocate all resources attached to Tx descriptor and free the Tx
  260. * descriptor.
  261. *
  262. * Return:
  263. */
  264. static void
  265. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  266. {
  267. struct dp_pdev *pdev = tx_desc->pdev;
  268. struct dp_soc *soc;
  269. uint8_t comp_status = 0;
  270. qdf_assert(pdev);
  271. soc = pdev->soc;
  272. dp_tx_outstanding_dec(pdev);
  273. if (tx_desc->frm_type == dp_tx_frm_tso)
  274. dp_tx_tso_desc_release(soc, tx_desc);
  275. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  276. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  277. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  278. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  279. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  280. qdf_atomic_dec(&soc->num_tx_exception);
  281. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  282. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  283. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  284. soc->hal_soc);
  285. else
  286. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  287. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  288. "Tx Completion Release desc %d status %d outstanding %d",
  289. tx_desc->id, comp_status,
  290. qdf_atomic_read(&pdev->num_tx_outstanding));
  291. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  292. return;
  293. }
  294. /**
  295. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  296. * @vdev: DP vdev Handle
  297. * @nbuf: skb
  298. * @msdu_info: msdu_info required to create HTT metadata
  299. *
  300. * Prepares and fills HTT metadata in the frame pre-header for special frames
  301. * that should be transmitted using varying transmit parameters.
  302. * There are 2 VDEV modes that currently needs this special metadata -
  303. * 1) Mesh Mode
  304. * 2) DSRC Mode
  305. *
  306. * Return: HTT metadata size
  307. *
  308. */
  309. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  310. struct dp_tx_msdu_info_s *msdu_info)
  311. {
  312. uint32_t *meta_data = msdu_info->meta_data;
  313. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  314. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  315. uint8_t htt_desc_size;
  316. /* Size rounded of multiple of 8 bytes */
  317. uint8_t htt_desc_size_aligned;
  318. uint8_t *hdr = NULL;
  319. /*
  320. * Metadata - HTT MSDU Extension header
  321. */
  322. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  323. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  324. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer ||
  325. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->
  326. meta_data[0])) {
  327. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  328. htt_desc_size_aligned)) {
  329. nbuf = qdf_nbuf_realloc_headroom(nbuf,
  330. htt_desc_size_aligned);
  331. if (!nbuf) {
  332. /*
  333. * qdf_nbuf_realloc_headroom won't do skb_clone
  334. * as skb_realloc_headroom does. so, no free is
  335. * needed here.
  336. */
  337. DP_STATS_INC(vdev,
  338. tx_i.dropped.headroom_insufficient,
  339. 1);
  340. qdf_print(" %s[%d] skb_realloc_headroom failed",
  341. __func__, __LINE__);
  342. return 0;
  343. }
  344. }
  345. /* Fill and add HTT metaheader */
  346. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  347. if (!hdr) {
  348. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  349. "Error in filling HTT metadata");
  350. return 0;
  351. }
  352. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  353. } else if (vdev->opmode == wlan_op_mode_ocb) {
  354. /* Todo - Add support for DSRC */
  355. }
  356. return htt_desc_size_aligned;
  357. }
  358. /**
  359. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  360. * @tso_seg: TSO segment to process
  361. * @ext_desc: Pointer to MSDU extension descriptor
  362. *
  363. * Return: void
  364. */
  365. #if defined(FEATURE_TSO)
  366. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  367. void *ext_desc)
  368. {
  369. uint8_t num_frag;
  370. uint32_t tso_flags;
  371. /*
  372. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  373. * tcp_flag_mask
  374. *
  375. * Checksum enable flags are set in TCL descriptor and not in Extension
  376. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  377. */
  378. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  379. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  380. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  381. tso_seg->tso_flags.ip_len);
  382. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  383. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  384. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  385. uint32_t lo = 0;
  386. uint32_t hi = 0;
  387. qdf_assert_always((tso_seg->tso_frags[num_frag].paddr) &&
  388. (tso_seg->tso_frags[num_frag].length));
  389. qdf_dmaaddr_to_32s(
  390. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  391. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  392. tso_seg->tso_frags[num_frag].length);
  393. }
  394. return;
  395. }
  396. #else
  397. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  398. void *ext_desc)
  399. {
  400. return;
  401. }
  402. #endif
  403. #if defined(FEATURE_TSO)
  404. /**
  405. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  406. * allocated and free them
  407. *
  408. * @soc: soc handle
  409. * @free_seg: list of tso segments
  410. * @msdu_info: msdu descriptor
  411. *
  412. * Return - void
  413. */
  414. static void dp_tx_free_tso_seg_list(
  415. struct dp_soc *soc,
  416. struct qdf_tso_seg_elem_t *free_seg,
  417. struct dp_tx_msdu_info_s *msdu_info)
  418. {
  419. struct qdf_tso_seg_elem_t *next_seg;
  420. while (free_seg) {
  421. next_seg = free_seg->next;
  422. dp_tx_tso_desc_free(soc,
  423. msdu_info->tx_queue.desc_pool_id,
  424. free_seg);
  425. free_seg = next_seg;
  426. }
  427. }
  428. /**
  429. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  430. * allocated and free them
  431. *
  432. * @soc: soc handle
  433. * @free_num_seg: list of tso number segments
  434. * @msdu_info: msdu descriptor
  435. * Return - void
  436. */
  437. static void dp_tx_free_tso_num_seg_list(
  438. struct dp_soc *soc,
  439. struct qdf_tso_num_seg_elem_t *free_num_seg,
  440. struct dp_tx_msdu_info_s *msdu_info)
  441. {
  442. struct qdf_tso_num_seg_elem_t *next_num_seg;
  443. while (free_num_seg) {
  444. next_num_seg = free_num_seg->next;
  445. dp_tso_num_seg_free(soc,
  446. msdu_info->tx_queue.desc_pool_id,
  447. free_num_seg);
  448. free_num_seg = next_num_seg;
  449. }
  450. }
  451. /**
  452. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  453. * do dma unmap for each segment
  454. *
  455. * @soc: soc handle
  456. * @free_seg: list of tso segments
  457. * @num_seg_desc: tso number segment descriptor
  458. *
  459. * Return - void
  460. */
  461. static void dp_tx_unmap_tso_seg_list(
  462. struct dp_soc *soc,
  463. struct qdf_tso_seg_elem_t *free_seg,
  464. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  465. {
  466. struct qdf_tso_seg_elem_t *next_seg;
  467. if (qdf_unlikely(!num_seg_desc)) {
  468. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  469. return;
  470. }
  471. while (free_seg) {
  472. next_seg = free_seg->next;
  473. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  474. free_seg = next_seg;
  475. }
  476. }
  477. #ifdef FEATURE_TSO_STATS
  478. /**
  479. * dp_tso_get_stats_idx: Retrieve the tso packet id
  480. * @pdev - pdev handle
  481. *
  482. * Return: id
  483. */
  484. static uint32_t dp_tso_get_stats_idx(struct dp_pdev *pdev)
  485. {
  486. uint32_t stats_idx;
  487. stats_idx = (((uint32_t)qdf_atomic_inc_return(&pdev->tso_idx))
  488. % CDP_MAX_TSO_PACKETS);
  489. return stats_idx;
  490. }
  491. #else
  492. static int dp_tso_get_stats_idx(struct dp_pdev *pdev)
  493. {
  494. return 0;
  495. }
  496. #endif /* FEATURE_TSO_STATS */
  497. /**
  498. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  499. * free the tso segments descriptor and
  500. * tso num segments descriptor
  501. *
  502. * @soc: soc handle
  503. * @msdu_info: msdu descriptor
  504. * @tso_seg_unmap: flag to show if dma unmap is necessary
  505. *
  506. * Return - void
  507. */
  508. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  509. struct dp_tx_msdu_info_s *msdu_info,
  510. bool tso_seg_unmap)
  511. {
  512. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  513. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  514. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  515. tso_info->tso_num_seg_list;
  516. /* do dma unmap for each segment */
  517. if (tso_seg_unmap)
  518. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  519. /* free all tso number segment descriptor though looks only have 1 */
  520. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  521. /* free all tso segment descriptor */
  522. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  523. }
  524. /**
  525. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  526. * @vdev: virtual device handle
  527. * @msdu: network buffer
  528. * @msdu_info: meta data associated with the msdu
  529. *
  530. * Return: QDF_STATUS_SUCCESS success
  531. */
  532. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  533. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  534. {
  535. struct qdf_tso_seg_elem_t *tso_seg;
  536. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  537. struct dp_soc *soc = vdev->pdev->soc;
  538. struct dp_pdev *pdev = vdev->pdev;
  539. struct qdf_tso_info_t *tso_info;
  540. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  541. tso_info = &msdu_info->u.tso_info;
  542. tso_info->curr_seg = NULL;
  543. tso_info->tso_seg_list = NULL;
  544. tso_info->num_segs = num_seg;
  545. msdu_info->frm_type = dp_tx_frm_tso;
  546. tso_info->tso_num_seg_list = NULL;
  547. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  548. while (num_seg) {
  549. tso_seg = dp_tx_tso_desc_alloc(
  550. soc, msdu_info->tx_queue.desc_pool_id);
  551. if (tso_seg) {
  552. tso_seg->next = tso_info->tso_seg_list;
  553. tso_info->tso_seg_list = tso_seg;
  554. num_seg--;
  555. } else {
  556. dp_err_rl("Failed to alloc tso seg desc");
  557. DP_STATS_INC_PKT(vdev->pdev,
  558. tso_stats.tso_no_mem_dropped, 1,
  559. qdf_nbuf_len(msdu));
  560. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  561. return QDF_STATUS_E_NOMEM;
  562. }
  563. }
  564. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  565. tso_num_seg = dp_tso_num_seg_alloc(soc,
  566. msdu_info->tx_queue.desc_pool_id);
  567. if (tso_num_seg) {
  568. tso_num_seg->next = tso_info->tso_num_seg_list;
  569. tso_info->tso_num_seg_list = tso_num_seg;
  570. } else {
  571. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  572. __func__);
  573. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  574. return QDF_STATUS_E_NOMEM;
  575. }
  576. msdu_info->num_seg =
  577. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  578. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  579. msdu_info->num_seg);
  580. if (!(msdu_info->num_seg)) {
  581. /*
  582. * Free allocated TSO seg desc and number seg desc,
  583. * do unmap for segments if dma map has done.
  584. */
  585. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  586. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  587. return QDF_STATUS_E_INVAL;
  588. }
  589. tso_info->curr_seg = tso_info->tso_seg_list;
  590. tso_info->msdu_stats_idx = dp_tso_get_stats_idx(pdev);
  591. dp_tso_packet_update(pdev, tso_info->msdu_stats_idx,
  592. msdu, msdu_info->num_seg);
  593. dp_tso_segment_stats_update(pdev, tso_info->tso_seg_list,
  594. tso_info->msdu_stats_idx);
  595. dp_stats_tso_segment_histogram_update(pdev, msdu_info->num_seg);
  596. return QDF_STATUS_SUCCESS;
  597. }
  598. #else
  599. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  600. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  601. {
  602. return QDF_STATUS_E_NOMEM;
  603. }
  604. #endif
  605. QDF_COMPILE_TIME_ASSERT(dp_tx_htt_metadata_len_check,
  606. (DP_TX_MSDU_INFO_META_DATA_DWORDS * 4 >=
  607. sizeof(struct htt_tx_msdu_desc_ext2_t)));
  608. /**
  609. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  610. * @vdev: DP Vdev handle
  611. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  612. * @desc_pool_id: Descriptor Pool ID
  613. *
  614. * Return:
  615. */
  616. static
  617. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  618. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  619. {
  620. uint8_t i;
  621. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  622. struct dp_tx_seg_info_s *seg_info;
  623. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  624. struct dp_soc *soc = vdev->pdev->soc;
  625. /* Allocate an extension descriptor */
  626. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  627. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  628. if (!msdu_ext_desc) {
  629. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  630. return NULL;
  631. }
  632. if (msdu_info->exception_fw &&
  633. qdf_unlikely(vdev->mesh_vdev)) {
  634. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  635. &msdu_info->meta_data[0],
  636. sizeof(struct htt_tx_msdu_desc_ext2_t));
  637. qdf_atomic_inc(&soc->num_tx_exception);
  638. msdu_ext_desc->flags |= DP_TX_EXT_DESC_FLAG_METADATA_VALID;
  639. }
  640. switch (msdu_info->frm_type) {
  641. case dp_tx_frm_sg:
  642. case dp_tx_frm_me:
  643. case dp_tx_frm_raw:
  644. seg_info = msdu_info->u.sg_info.curr_seg;
  645. /* Update the buffer pointers in MSDU Extension Descriptor */
  646. for (i = 0; i < seg_info->frag_cnt; i++) {
  647. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  648. seg_info->frags[i].paddr_lo,
  649. seg_info->frags[i].paddr_hi,
  650. seg_info->frags[i].len);
  651. }
  652. break;
  653. case dp_tx_frm_tso:
  654. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  655. &cached_ext_desc[0]);
  656. break;
  657. default:
  658. break;
  659. }
  660. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  661. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  662. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  663. msdu_ext_desc->vaddr);
  664. return msdu_ext_desc;
  665. }
  666. /**
  667. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  668. *
  669. * @skb: skb to be traced
  670. * @msdu_id: msdu_id of the packet
  671. * @vdev_id: vdev_id of the packet
  672. *
  673. * Return: None
  674. */
  675. #ifdef DP_DISABLE_TX_PKT_TRACE
  676. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  677. uint8_t vdev_id)
  678. {
  679. }
  680. #else
  681. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  682. uint8_t vdev_id)
  683. {
  684. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  685. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  686. DPTRACE(qdf_dp_trace_ptr(skb,
  687. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  688. QDF_TRACE_DEFAULT_PDEV_ID,
  689. qdf_nbuf_data_addr(skb),
  690. sizeof(qdf_nbuf_data(skb)),
  691. msdu_id, vdev_id));
  692. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  693. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  694. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  695. msdu_id, QDF_TX));
  696. }
  697. #endif
  698. /**
  699. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  700. * @vdev: DP vdev handle
  701. * @nbuf: skb
  702. * @desc_pool_id: Descriptor pool ID
  703. * @meta_data: Metadata to the fw
  704. * @tx_exc_metadata: Handle that holds exception path metadata
  705. * Allocate and prepare Tx descriptor with msdu information.
  706. *
  707. * Return: Pointer to Tx Descriptor on success,
  708. * NULL on failure
  709. */
  710. static
  711. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  712. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  713. struct dp_tx_msdu_info_s *msdu_info,
  714. struct cdp_tx_exception_metadata *tx_exc_metadata)
  715. {
  716. uint8_t align_pad;
  717. uint8_t is_exception = 0;
  718. uint8_t htt_hdr_size;
  719. struct dp_tx_desc_s *tx_desc;
  720. struct dp_pdev *pdev = vdev->pdev;
  721. struct dp_soc *soc = pdev->soc;
  722. if (dp_tx_limit_check(vdev))
  723. return NULL;
  724. /* Allocate software Tx descriptor */
  725. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  726. if (qdf_unlikely(!tx_desc)) {
  727. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  728. return NULL;
  729. }
  730. dp_tx_outstanding_inc(pdev);
  731. /* Initialize the SW tx descriptor */
  732. tx_desc->nbuf = nbuf;
  733. tx_desc->frm_type = dp_tx_frm_std;
  734. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  735. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  736. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  737. tx_desc->vdev_id = vdev->vdev_id;
  738. tx_desc->pdev = pdev;
  739. tx_desc->msdu_ext_desc = NULL;
  740. tx_desc->pkt_offset = 0;
  741. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  742. if (qdf_unlikely(vdev->multipass_en)) {
  743. if (!dp_tx_multipass_process(soc, vdev, nbuf, msdu_info))
  744. goto failure;
  745. }
  746. /*
  747. * For special modes (vdev_type == ocb or mesh), data frames should be
  748. * transmitted using varying transmit parameters (tx spec) which include
  749. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  750. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  751. * These frames are sent as exception packets to firmware.
  752. *
  753. * HW requirement is that metadata should always point to a
  754. * 8-byte aligned address. So we add alignment pad to start of buffer.
  755. * HTT Metadata should be ensured to be multiple of 8-bytes,
  756. * to get 8-byte aligned start address along with align_pad added
  757. *
  758. * |-----------------------------|
  759. * | |
  760. * |-----------------------------| <-----Buffer Pointer Address given
  761. * | | ^ in HW descriptor (aligned)
  762. * | HTT Metadata | |
  763. * | | |
  764. * | | | Packet Offset given in descriptor
  765. * | | |
  766. * |-----------------------------| |
  767. * | Alignment Pad | v
  768. * |-----------------------------| <----- Actual buffer start address
  769. * | SKB Data | (Unaligned)
  770. * | |
  771. * | |
  772. * | |
  773. * | |
  774. * | |
  775. * |-----------------------------|
  776. */
  777. if (qdf_unlikely((msdu_info->exception_fw)) ||
  778. (vdev->opmode == wlan_op_mode_ocb) ||
  779. (tx_exc_metadata &&
  780. tx_exc_metadata->is_tx_sniffer)) {
  781. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  782. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  783. DP_STATS_INC(vdev,
  784. tx_i.dropped.headroom_insufficient, 1);
  785. goto failure;
  786. }
  787. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  788. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  789. "qdf_nbuf_push_head failed");
  790. goto failure;
  791. }
  792. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  793. msdu_info);
  794. if (htt_hdr_size == 0)
  795. goto failure;
  796. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  797. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  798. is_exception = 1;
  799. }
  800. #if !TQM_BYPASS_WAR
  801. if (is_exception || tx_exc_metadata)
  802. #endif
  803. {
  804. /* Temporary WAR due to TQM VP issues */
  805. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  806. qdf_atomic_inc(&soc->num_tx_exception);
  807. }
  808. return tx_desc;
  809. failure:
  810. dp_tx_desc_release(tx_desc, desc_pool_id);
  811. return NULL;
  812. }
  813. /**
  814. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  815. * @vdev: DP vdev handle
  816. * @nbuf: skb
  817. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  818. * @desc_pool_id : Descriptor Pool ID
  819. *
  820. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  821. * information. For frames wth fragments, allocate and prepare
  822. * an MSDU extension descriptor
  823. *
  824. * Return: Pointer to Tx Descriptor on success,
  825. * NULL on failure
  826. */
  827. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  828. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  829. uint8_t desc_pool_id)
  830. {
  831. struct dp_tx_desc_s *tx_desc;
  832. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  833. struct dp_pdev *pdev = vdev->pdev;
  834. struct dp_soc *soc = pdev->soc;
  835. if (dp_tx_limit_check(vdev))
  836. return NULL;
  837. /* Allocate software Tx descriptor */
  838. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  839. if (!tx_desc) {
  840. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  841. return NULL;
  842. }
  843. dp_tx_outstanding_inc(pdev);
  844. /* Initialize the SW tx descriptor */
  845. tx_desc->nbuf = nbuf;
  846. tx_desc->frm_type = msdu_info->frm_type;
  847. tx_desc->tx_encap_type = vdev->tx_encap_type;
  848. tx_desc->vdev_id = vdev->vdev_id;
  849. tx_desc->pdev = pdev;
  850. tx_desc->pkt_offset = 0;
  851. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  852. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  853. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  854. /* Handle scattered frames - TSO/SG/ME */
  855. /* Allocate and prepare an extension descriptor for scattered frames */
  856. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  857. if (!msdu_ext_desc) {
  858. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  859. "%s Tx Extension Descriptor Alloc Fail",
  860. __func__);
  861. goto failure;
  862. }
  863. #if TQM_BYPASS_WAR
  864. /* Temporary WAR due to TQM VP issues */
  865. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  866. qdf_atomic_inc(&soc->num_tx_exception);
  867. #endif
  868. if (qdf_unlikely(msdu_info->exception_fw))
  869. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  870. tx_desc->msdu_ext_desc = msdu_ext_desc;
  871. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  872. return tx_desc;
  873. failure:
  874. dp_tx_desc_release(tx_desc, desc_pool_id);
  875. return NULL;
  876. }
  877. /**
  878. * dp_tx_prepare_raw() - Prepare RAW packet TX
  879. * @vdev: DP vdev handle
  880. * @nbuf: buffer pointer
  881. * @seg_info: Pointer to Segment info Descriptor to be prepared
  882. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  883. * descriptor
  884. *
  885. * Return:
  886. */
  887. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  888. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  889. {
  890. qdf_nbuf_t curr_nbuf = NULL;
  891. uint16_t total_len = 0;
  892. qdf_dma_addr_t paddr;
  893. int32_t i;
  894. int32_t mapped_buf_num = 0;
  895. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  896. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  897. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  898. /* Continue only if frames are of DATA type */
  899. if (!DP_FRAME_IS_DATA(qos_wh)) {
  900. DP_STATS_INC(vdev, tx_i.raw.invalid_raw_pkt_datatype, 1);
  901. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  902. "Pkt. recd is of not data type");
  903. goto error;
  904. }
  905. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  906. if (vdev->raw_mode_war &&
  907. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  908. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  909. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  910. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  911. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  912. if (QDF_STATUS_SUCCESS !=
  913. qdf_nbuf_map_nbytes_single(vdev->osdev,
  914. curr_nbuf,
  915. QDF_DMA_TO_DEVICE,
  916. curr_nbuf->len)) {
  917. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  918. "%s dma map error ", __func__);
  919. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  920. mapped_buf_num = i;
  921. goto error;
  922. }
  923. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  924. seg_info->frags[i].paddr_lo = paddr;
  925. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  926. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  927. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  928. total_len += qdf_nbuf_len(curr_nbuf);
  929. }
  930. seg_info->frag_cnt = i;
  931. seg_info->total_len = total_len;
  932. seg_info->next = NULL;
  933. sg_info->curr_seg = seg_info;
  934. msdu_info->frm_type = dp_tx_frm_raw;
  935. msdu_info->num_seg = 1;
  936. return nbuf;
  937. error:
  938. i = 0;
  939. while (nbuf) {
  940. curr_nbuf = nbuf;
  941. if (i < mapped_buf_num) {
  942. qdf_nbuf_unmap_nbytes_single(vdev->osdev, curr_nbuf,
  943. QDF_DMA_TO_DEVICE,
  944. curr_nbuf->len);
  945. i++;
  946. }
  947. nbuf = qdf_nbuf_next(nbuf);
  948. qdf_nbuf_free(curr_nbuf);
  949. }
  950. return NULL;
  951. }
  952. /**
  953. * dp_tx_raw_prepare_unset() - unmap the chain of nbufs belonging to RAW frame.
  954. * @soc: DP soc handle
  955. * @nbuf: Buffer pointer
  956. *
  957. * unmap the chain of nbufs that belong to this RAW frame.
  958. *
  959. * Return: None
  960. */
  961. static void dp_tx_raw_prepare_unset(struct dp_soc *soc,
  962. qdf_nbuf_t nbuf)
  963. {
  964. qdf_nbuf_t cur_nbuf = nbuf;
  965. do {
  966. qdf_nbuf_unmap_nbytes_single(soc->osdev, cur_nbuf,
  967. QDF_DMA_TO_DEVICE,
  968. cur_nbuf->len);
  969. cur_nbuf = qdf_nbuf_next(cur_nbuf);
  970. } while (cur_nbuf);
  971. }
  972. #ifdef VDEV_PEER_PROTOCOL_COUNT
  973. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, nbuf) \
  974. { \
  975. qdf_nbuf_t nbuf_local; \
  976. struct dp_vdev *vdev_local = vdev_hdl; \
  977. do { \
  978. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  979. break; \
  980. nbuf_local = nbuf; \
  981. if (qdf_unlikely(((vdev_local)->tx_encap_type) == \
  982. htt_cmn_pkt_type_raw)) \
  983. break; \
  984. else if (qdf_unlikely(qdf_nbuf_is_nonlinear((nbuf_local)))) \
  985. break; \
  986. else if (qdf_nbuf_is_tso((nbuf_local))) \
  987. break; \
  988. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  989. (nbuf_local), \
  990. NULL, 1, 0); \
  991. } while (0); \
  992. }
  993. #else
  994. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, skb)
  995. #endif
  996. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  997. /**
  998. * dp_tx_update_stats() - Update soc level tx stats
  999. * @soc: DP soc handle
  1000. * @nbuf: packet being transmitted
  1001. *
  1002. * Returns: none
  1003. */
  1004. static inline void dp_tx_update_stats(struct dp_soc *soc,
  1005. qdf_nbuf_t nbuf)
  1006. {
  1007. DP_STATS_INC_PKT(soc, tx.egress, 1, qdf_nbuf_len(nbuf));
  1008. }
  1009. /**
  1010. * dp_tx_attempt_coalescing() - Check and attempt TCL register write coalescing
  1011. * @soc: Datapath soc handle
  1012. * @tx_desc: tx packet descriptor
  1013. * @tid: TID for pkt transmission
  1014. *
  1015. * Returns: 1, if coalescing is to be done
  1016. * 0, if coalescing is not to be done
  1017. */
  1018. static inline int
  1019. dp_tx_attempt_coalescing(struct dp_soc *soc, struct dp_vdev *vdev,
  1020. struct dp_tx_desc_s *tx_desc,
  1021. uint8_t tid)
  1022. {
  1023. struct dp_swlm *swlm = &soc->swlm;
  1024. union swlm_data swlm_query_data;
  1025. struct dp_swlm_tcl_data tcl_data;
  1026. QDF_STATUS status;
  1027. int ret;
  1028. if (qdf_unlikely(!swlm->is_enabled))
  1029. return 0;
  1030. tcl_data.nbuf = tx_desc->nbuf;
  1031. tcl_data.tid = tid;
  1032. tcl_data.num_ll_connections = vdev->num_latency_critical_conn;
  1033. swlm_query_data.tcl_data = &tcl_data;
  1034. status = dp_swlm_tcl_pre_check(soc, &tcl_data);
  1035. if (QDF_IS_STATUS_ERROR(status)) {
  1036. dp_swlm_tcl_reset_session_data(soc);
  1037. DP_STATS_INC(swlm, tcl.coalesce_fail, 1);
  1038. return 0;
  1039. }
  1040. ret = dp_swlm_query_policy(soc, TCL_DATA, swlm_query_data);
  1041. if (ret) {
  1042. DP_STATS_INC(swlm, tcl.coalesce_success, 1);
  1043. } else {
  1044. DP_STATS_INC(swlm, tcl.coalesce_fail, 1);
  1045. }
  1046. return ret;
  1047. }
  1048. /**
  1049. * dp_tx_ring_access_end() - HAL ring access end for data transmission
  1050. * @soc: Datapath soc handle
  1051. * @hal_ring_hdl: HAL ring handle
  1052. * @coalesce: Coalesce the current write or not
  1053. *
  1054. * Returns: none
  1055. */
  1056. static inline void
  1057. dp_tx_ring_access_end(struct dp_soc *soc, hal_ring_handle_t hal_ring_hdl,
  1058. int coalesce)
  1059. {
  1060. if (coalesce)
  1061. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1062. else
  1063. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1064. }
  1065. #else
  1066. static inline void dp_tx_update_stats(struct dp_soc *soc,
  1067. qdf_nbuf_t nbuf)
  1068. {
  1069. }
  1070. static inline int
  1071. dp_tx_attempt_coalescing(struct dp_soc *soc, struct dp_vdev *vdev,
  1072. struct dp_tx_desc_s *tx_desc,
  1073. uint8_t tid)
  1074. {
  1075. return 0;
  1076. }
  1077. static inline void
  1078. dp_tx_ring_access_end(struct dp_soc *soc, hal_ring_handle_t hal_ring_hdl,
  1079. int coalesce)
  1080. {
  1081. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1082. }
  1083. #endif
  1084. /**
  1085. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  1086. * @soc: DP Soc Handle
  1087. * @vdev: DP vdev handle
  1088. * @tx_desc: Tx Descriptor Handle
  1089. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1090. * @fw_metadata: Metadata to send to Target Firmware along with frame
  1091. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  1092. * @tx_exc_metadata: Handle that holds exception path meta data
  1093. *
  1094. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  1095. * from software Tx descriptor
  1096. *
  1097. * Return: QDF_STATUS_SUCCESS: success
  1098. * QDF_STATUS_E_RESOURCES: Error return
  1099. */
  1100. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  1101. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  1102. uint16_t fw_metadata, uint8_t ring_id,
  1103. struct cdp_tx_exception_metadata
  1104. *tx_exc_metadata)
  1105. {
  1106. uint8_t type;
  1107. void *hal_tx_desc;
  1108. uint32_t *hal_tx_desc_cached;
  1109. int coalesce = 0;
  1110. /*
  1111. * Setting it initialization statically here to avoid
  1112. * a memset call jump with qdf_mem_set call
  1113. */
  1114. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1115. enum cdp_sec_type sec_type = ((tx_exc_metadata &&
  1116. tx_exc_metadata->sec_type != CDP_INVALID_SEC_TYPE) ?
  1117. tx_exc_metadata->sec_type : vdev->sec_type);
  1118. /* Return Buffer Manager ID */
  1119. uint8_t bm_id = dp_tx_get_rbm_id(soc, ring_id);
  1120. hal_ring_handle_t hal_ring_hdl = NULL;
  1121. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1122. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  1123. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  1124. return QDF_STATUS_E_RESOURCES;
  1125. }
  1126. hal_tx_desc_cached = (void *) cached_desc;
  1127. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  1128. type = HAL_TX_BUF_TYPE_EXT_DESC;
  1129. tx_desc->dma_addr = tx_desc->msdu_ext_desc->paddr;
  1130. if (tx_desc->msdu_ext_desc->flags &
  1131. DP_TX_EXT_DESC_FLAG_METADATA_VALID)
  1132. tx_desc->length = HAL_TX_EXT_DESC_WITH_META_DATA;
  1133. else
  1134. tx_desc->length = HAL_TX_EXTENSION_DESC_LEN_BYTES;
  1135. } else {
  1136. tx_desc->length = qdf_nbuf_len(tx_desc->nbuf) -
  1137. tx_desc->pkt_offset;
  1138. type = HAL_TX_BUF_TYPE_BUFFER;
  1139. tx_desc->dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  1140. }
  1141. qdf_assert_always(tx_desc->dma_addr);
  1142. hal_tx_desc_set_buf_addr(soc->hal_soc, hal_tx_desc_cached,
  1143. tx_desc->dma_addr, bm_id, tx_desc->id,
  1144. type);
  1145. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  1146. vdev->lmac_id);
  1147. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  1148. vdev->search_type);
  1149. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  1150. vdev->bss_ast_idx);
  1151. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  1152. vdev->dscp_tid_map_id);
  1153. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  1154. sec_type_map[sec_type]);
  1155. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  1156. (vdev->bss_ast_hash & 0xF));
  1157. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  1158. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  1159. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  1160. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  1161. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  1162. vdev->hal_desc_addr_search_flags);
  1163. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  1164. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  1165. /* verify checksum offload configuration*/
  1166. if (vdev->csum_enabled &&
  1167. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  1168. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  1169. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  1170. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  1171. }
  1172. if (tid != HTT_TX_EXT_TID_INVALID)
  1173. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  1174. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  1175. hal_tx_desc_set_mesh_en(soc->hal_soc, hal_tx_desc_cached, 1);
  1176. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  1177. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(
  1178. soc->wlan_cfg_ctx)))
  1179. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  1180. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  1181. tx_desc->length, type, (uint64_t)tx_desc->dma_addr,
  1182. tx_desc->pkt_offset, tx_desc->id);
  1183. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  1184. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1185. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1186. "%s %d : HAL RING Access Failed -- %pK",
  1187. __func__, __LINE__, hal_ring_hdl);
  1188. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1189. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1190. return status;
  1191. }
  1192. /* Sync cached descriptor with HW */
  1193. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1194. if (qdf_unlikely(!hal_tx_desc)) {
  1195. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  1196. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1197. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1198. goto ring_access_fail;
  1199. }
  1200. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1201. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  1202. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  1203. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  1204. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  1205. dp_tx_update_stats(soc, tx_desc->nbuf);
  1206. status = QDF_STATUS_SUCCESS;
  1207. ring_access_fail:
  1208. if (hif_pm_runtime_get(soc->hif_handle,
  1209. RTPM_ID_DW_TX_HW_ENQUEUE) == 0) {
  1210. dp_tx_ring_access_end(soc, hal_ring_hdl, coalesce);
  1211. hif_pm_runtime_put(soc->hif_handle,
  1212. RTPM_ID_DW_TX_HW_ENQUEUE);
  1213. } else {
  1214. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1215. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1216. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1217. }
  1218. return status;
  1219. }
  1220. /**
  1221. * dp_cce_classify() - Classify the frame based on CCE rules
  1222. * @vdev: DP vdev handle
  1223. * @nbuf: skb
  1224. *
  1225. * Classify frames based on CCE rules
  1226. * Return: bool( true if classified,
  1227. * else false)
  1228. */
  1229. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1230. {
  1231. qdf_ether_header_t *eh = NULL;
  1232. uint16_t ether_type;
  1233. qdf_llc_t *llcHdr;
  1234. qdf_nbuf_t nbuf_clone = NULL;
  1235. qdf_dot3_qosframe_t *qos_wh = NULL;
  1236. if (qdf_likely(vdev->skip_sw_tid_classification)) {
  1237. /*
  1238. * In case of mesh packets or hlos tid override enabled,
  1239. * don't do any classification
  1240. */
  1241. if (qdf_unlikely(vdev->skip_sw_tid_classification
  1242. & DP_TX_SKIP_CCE_CLASSIFY))
  1243. return false;
  1244. }
  1245. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1246. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1247. ether_type = eh->ether_type;
  1248. llcHdr = (qdf_llc_t *)(nbuf->data +
  1249. sizeof(qdf_ether_header_t));
  1250. } else {
  1251. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  1252. /* For encrypted packets don't do any classification */
  1253. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  1254. return false;
  1255. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  1256. if (qdf_unlikely(
  1257. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  1258. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  1259. ether_type = *(uint16_t *)(nbuf->data
  1260. + QDF_IEEE80211_4ADDR_HDR_LEN
  1261. + sizeof(qdf_llc_t)
  1262. - sizeof(ether_type));
  1263. llcHdr = (qdf_llc_t *)(nbuf->data +
  1264. QDF_IEEE80211_4ADDR_HDR_LEN);
  1265. } else {
  1266. ether_type = *(uint16_t *)(nbuf->data
  1267. + QDF_IEEE80211_3ADDR_HDR_LEN
  1268. + sizeof(qdf_llc_t)
  1269. - sizeof(ether_type));
  1270. llcHdr = (qdf_llc_t *)(nbuf->data +
  1271. QDF_IEEE80211_3ADDR_HDR_LEN);
  1272. }
  1273. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  1274. && (ether_type ==
  1275. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  1276. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  1277. return true;
  1278. }
  1279. }
  1280. return false;
  1281. }
  1282. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  1283. ether_type = *(uint16_t *)(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1284. sizeof(*llcHdr));
  1285. nbuf_clone = qdf_nbuf_clone(nbuf);
  1286. if (qdf_unlikely(nbuf_clone)) {
  1287. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  1288. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1289. qdf_nbuf_pull_head(nbuf_clone,
  1290. sizeof(qdf_net_vlanhdr_t));
  1291. }
  1292. }
  1293. } else {
  1294. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1295. nbuf_clone = qdf_nbuf_clone(nbuf);
  1296. if (qdf_unlikely(nbuf_clone)) {
  1297. qdf_nbuf_pull_head(nbuf_clone,
  1298. sizeof(qdf_net_vlanhdr_t));
  1299. }
  1300. }
  1301. }
  1302. if (qdf_unlikely(nbuf_clone))
  1303. nbuf = nbuf_clone;
  1304. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  1305. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  1306. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  1307. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  1308. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  1309. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  1310. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  1311. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  1312. if (qdf_unlikely(nbuf_clone))
  1313. qdf_nbuf_free(nbuf_clone);
  1314. return true;
  1315. }
  1316. if (qdf_unlikely(nbuf_clone))
  1317. qdf_nbuf_free(nbuf_clone);
  1318. return false;
  1319. }
  1320. /**
  1321. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1322. * @vdev: DP vdev handle
  1323. * @nbuf: skb
  1324. *
  1325. * Extract the DSCP or PCP information from frame and map into TID value.
  1326. *
  1327. * Return: void
  1328. */
  1329. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1330. struct dp_tx_msdu_info_s *msdu_info)
  1331. {
  1332. uint8_t tos = 0, dscp_tid_override = 0;
  1333. uint8_t *hdr_ptr, *L3datap;
  1334. uint8_t is_mcast = 0;
  1335. qdf_ether_header_t *eh = NULL;
  1336. qdf_ethervlan_header_t *evh = NULL;
  1337. uint16_t ether_type;
  1338. qdf_llc_t *llcHdr;
  1339. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1340. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1341. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1342. eh = (qdf_ether_header_t *)nbuf->data;
  1343. hdr_ptr = (uint8_t *)(eh->ether_dhost);
  1344. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1345. } else {
  1346. qdf_dot3_qosframe_t *qos_wh =
  1347. (qdf_dot3_qosframe_t *) nbuf->data;
  1348. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1349. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1350. return;
  1351. }
  1352. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1353. ether_type = eh->ether_type;
  1354. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1355. /*
  1356. * Check if packet is dot3 or eth2 type.
  1357. */
  1358. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1359. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1360. sizeof(*llcHdr));
  1361. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1362. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1363. sizeof(*llcHdr);
  1364. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1365. + sizeof(*llcHdr) +
  1366. sizeof(qdf_net_vlanhdr_t));
  1367. } else {
  1368. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1369. sizeof(*llcHdr);
  1370. }
  1371. } else {
  1372. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1373. evh = (qdf_ethervlan_header_t *) eh;
  1374. ether_type = evh->ether_type;
  1375. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1376. }
  1377. }
  1378. /*
  1379. * Find priority from IP TOS DSCP field
  1380. */
  1381. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1382. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1383. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1384. /* Only for unicast frames */
  1385. if (!is_mcast) {
  1386. /* send it on VO queue */
  1387. msdu_info->tid = DP_VO_TID;
  1388. }
  1389. } else {
  1390. /*
  1391. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1392. * from TOS byte.
  1393. */
  1394. tos = ip->ip_tos;
  1395. dscp_tid_override = 1;
  1396. }
  1397. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1398. /* TODO
  1399. * use flowlabel
  1400. *igmpmld cases to be handled in phase 2
  1401. */
  1402. unsigned long ver_pri_flowlabel;
  1403. unsigned long pri;
  1404. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1405. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1406. DP_IPV6_PRIORITY_SHIFT;
  1407. tos = pri;
  1408. dscp_tid_override = 1;
  1409. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1410. msdu_info->tid = DP_VO_TID;
  1411. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1412. /* Only for unicast frames */
  1413. if (!is_mcast) {
  1414. /* send ucast arp on VO queue */
  1415. msdu_info->tid = DP_VO_TID;
  1416. }
  1417. }
  1418. /*
  1419. * Assign all MCAST packets to BE
  1420. */
  1421. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1422. if (is_mcast) {
  1423. tos = 0;
  1424. dscp_tid_override = 1;
  1425. }
  1426. }
  1427. if (dscp_tid_override == 1) {
  1428. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1429. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1430. }
  1431. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1432. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1433. return;
  1434. }
  1435. /**
  1436. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1437. * @vdev: DP vdev handle
  1438. * @nbuf: skb
  1439. *
  1440. * Software based TID classification is required when more than 2 DSCP-TID
  1441. * mapping tables are needed.
  1442. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1443. *
  1444. * Return: void
  1445. */
  1446. static inline void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1447. struct dp_tx_msdu_info_s *msdu_info)
  1448. {
  1449. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1450. /*
  1451. * skip_sw_tid_classification flag will set in below cases-
  1452. * 1. vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map
  1453. * 2. hlos_tid_override enabled for vdev
  1454. * 3. mesh mode enabled for vdev
  1455. */
  1456. if (qdf_likely(vdev->skip_sw_tid_classification)) {
  1457. /* Update tid in msdu_info from skb priority */
  1458. if (qdf_unlikely(vdev->skip_sw_tid_classification
  1459. & DP_TXRX_HLOS_TID_OVERRIDE_ENABLED)) {
  1460. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1461. return;
  1462. }
  1463. return;
  1464. }
  1465. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1466. }
  1467. #ifdef FEATURE_WLAN_TDLS
  1468. /**
  1469. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1470. * @soc: datapath SOC
  1471. * @vdev: datapath vdev
  1472. * @tx_desc: TX descriptor
  1473. *
  1474. * Return: None
  1475. */
  1476. static void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1477. struct dp_vdev *vdev,
  1478. struct dp_tx_desc_s *tx_desc)
  1479. {
  1480. if (vdev) {
  1481. if (vdev->is_tdls_frame) {
  1482. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1483. vdev->is_tdls_frame = false;
  1484. }
  1485. }
  1486. }
  1487. /**
  1488. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1489. * @soc: dp_soc handle
  1490. * @tx_desc: TX descriptor
  1491. * @vdev: datapath vdev handle
  1492. *
  1493. * Return: None
  1494. */
  1495. static void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1496. struct dp_tx_desc_s *tx_desc)
  1497. {
  1498. struct hal_tx_completion_status ts = {0};
  1499. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1500. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  1501. DP_MOD_ID_TDLS);
  1502. if (qdf_unlikely(!vdev)) {
  1503. dp_err_rl("vdev is null!");
  1504. goto error;
  1505. }
  1506. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1507. if (vdev->tx_non_std_data_callback.func) {
  1508. qdf_nbuf_set_next(nbuf, NULL);
  1509. vdev->tx_non_std_data_callback.func(
  1510. vdev->tx_non_std_data_callback.ctxt,
  1511. nbuf, ts.status);
  1512. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1513. return;
  1514. } else {
  1515. dp_err_rl("callback func is null");
  1516. }
  1517. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1518. error:
  1519. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1520. qdf_nbuf_free(nbuf);
  1521. }
  1522. /**
  1523. * dp_tx_msdu_single_map() - do nbuf map
  1524. * @vdev: DP vdev handle
  1525. * @tx_desc: DP TX descriptor pointer
  1526. * @nbuf: skb pointer
  1527. *
  1528. * For TDLS frame, use qdf_nbuf_map_single() to align with the unmap
  1529. * operation done in other component.
  1530. *
  1531. * Return: QDF_STATUS
  1532. */
  1533. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1534. struct dp_tx_desc_s *tx_desc,
  1535. qdf_nbuf_t nbuf)
  1536. {
  1537. if (qdf_likely(!(tx_desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)))
  1538. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1539. nbuf,
  1540. QDF_DMA_TO_DEVICE,
  1541. nbuf->len);
  1542. else
  1543. return qdf_nbuf_map_single(vdev->osdev, nbuf,
  1544. QDF_DMA_TO_DEVICE);
  1545. }
  1546. #else
  1547. static inline void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1548. struct dp_vdev *vdev,
  1549. struct dp_tx_desc_s *tx_desc)
  1550. {
  1551. }
  1552. static inline void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1553. struct dp_tx_desc_s *tx_desc)
  1554. {
  1555. }
  1556. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1557. struct dp_tx_desc_s *tx_desc,
  1558. qdf_nbuf_t nbuf)
  1559. {
  1560. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1561. nbuf,
  1562. QDF_DMA_TO_DEVICE,
  1563. nbuf->len);
  1564. }
  1565. #endif
  1566. #ifdef MESH_MODE_SUPPORT
  1567. /**
  1568. * dp_tx_update_mesh_flags() - Update descriptor flags for mesh VAP
  1569. * @soc: datapath SOC
  1570. * @vdev: datapath vdev
  1571. * @tx_desc: TX descriptor
  1572. *
  1573. * Return: None
  1574. */
  1575. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1576. struct dp_vdev *vdev,
  1577. struct dp_tx_desc_s *tx_desc)
  1578. {
  1579. if (qdf_unlikely(vdev->mesh_vdev))
  1580. tx_desc->flags |= DP_TX_DESC_FLAG_MESH_MODE;
  1581. }
  1582. /**
  1583. * dp_mesh_tx_comp_free_buff() - Free the mesh tx packet buffer
  1584. * @soc: dp_soc handle
  1585. * @tx_desc: TX descriptor
  1586. * @vdev: datapath vdev handle
  1587. *
  1588. * Return: None
  1589. */
  1590. static inline void dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1591. struct dp_tx_desc_s *tx_desc)
  1592. {
  1593. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1594. struct dp_vdev *vdev = NULL;
  1595. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  1596. qdf_nbuf_free(nbuf);
  1597. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  1598. } else {
  1599. vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  1600. DP_MOD_ID_MESH);
  1601. if (vdev && vdev->osif_tx_free_ext)
  1602. vdev->osif_tx_free_ext((nbuf));
  1603. else
  1604. qdf_nbuf_free(nbuf);
  1605. if (vdev)
  1606. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  1607. }
  1608. }
  1609. #else
  1610. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1611. struct dp_vdev *vdev,
  1612. struct dp_tx_desc_s *tx_desc)
  1613. {
  1614. }
  1615. static inline void dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1616. struct dp_tx_desc_s *tx_desc)
  1617. {
  1618. }
  1619. #endif
  1620. /**
  1621. * dp_tx_frame_is_drop() - checks if the packet is loopback
  1622. * @vdev: DP vdev handle
  1623. * @nbuf: skb
  1624. *
  1625. * Return: 1 if frame needs to be dropped else 0
  1626. */
  1627. int dp_tx_frame_is_drop(struct dp_vdev *vdev, uint8_t *srcmac, uint8_t *dstmac)
  1628. {
  1629. struct dp_pdev *pdev = NULL;
  1630. struct dp_ast_entry *src_ast_entry = NULL;
  1631. struct dp_ast_entry *dst_ast_entry = NULL;
  1632. struct dp_soc *soc = NULL;
  1633. qdf_assert(vdev);
  1634. pdev = vdev->pdev;
  1635. qdf_assert(pdev);
  1636. soc = pdev->soc;
  1637. dst_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1638. (soc, dstmac, vdev->pdev->pdev_id);
  1639. src_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1640. (soc, srcmac, vdev->pdev->pdev_id);
  1641. if (dst_ast_entry && src_ast_entry) {
  1642. if (dst_ast_entry->peer_id ==
  1643. src_ast_entry->peer_id)
  1644. return 1;
  1645. }
  1646. return 0;
  1647. }
  1648. /**
  1649. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1650. * @vdev: DP vdev handle
  1651. * @nbuf: skb
  1652. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1653. * @meta_data: Metadata to the fw
  1654. * @tx_q: Tx queue to be used for this Tx frame
  1655. * @peer_id: peer_id of the peer in case of NAWDS frames
  1656. * @tx_exc_metadata: Handle that holds exception path metadata
  1657. *
  1658. * Return: NULL on success,
  1659. * nbuf when it fails to send
  1660. */
  1661. qdf_nbuf_t
  1662. dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1663. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1664. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1665. {
  1666. struct dp_pdev *pdev = vdev->pdev;
  1667. struct dp_soc *soc = pdev->soc;
  1668. struct dp_tx_desc_s *tx_desc;
  1669. QDF_STATUS status;
  1670. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1671. uint16_t htt_tcl_metadata = 0;
  1672. enum cdp_tx_sw_drop drop_code = TX_MAX_DROP;
  1673. uint8_t tid = msdu_info->tid;
  1674. struct cdp_tid_tx_stats *tid_stats = NULL;
  1675. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1676. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1677. msdu_info, tx_exc_metadata);
  1678. if (!tx_desc) {
  1679. dp_err_rl("Tx_desc prepare Fail vdev %pK queue %d",
  1680. vdev, tx_q->desc_pool_id);
  1681. drop_code = TX_DESC_ERR;
  1682. goto fail_return;
  1683. }
  1684. if (qdf_unlikely(soc->cce_disable)) {
  1685. if (dp_cce_classify(vdev, nbuf) == true) {
  1686. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1687. tid = DP_VO_TID;
  1688. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1689. }
  1690. }
  1691. dp_tx_update_tdls_flags(soc, vdev, tx_desc);
  1692. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1693. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1694. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1695. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1696. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1697. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1698. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1699. peer_id);
  1700. } else
  1701. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1702. if (msdu_info->exception_fw)
  1703. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1704. dp_tx_desc_update_fast_comp_flag(soc, tx_desc,
  1705. !pdev->enhanced_stats_en);
  1706. dp_tx_update_mesh_flags(soc, vdev, tx_desc);
  1707. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  1708. dp_tx_msdu_single_map(vdev, tx_desc, nbuf))) {
  1709. /* Handle failure */
  1710. dp_err("qdf_nbuf_map failed");
  1711. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  1712. drop_code = TX_DMA_MAP_ERR;
  1713. goto release_desc;
  1714. }
  1715. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1716. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1717. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1718. if (status != QDF_STATUS_SUCCESS) {
  1719. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1720. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1721. __func__, tx_desc, tx_q->ring_id);
  1722. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  1723. QDF_DMA_TO_DEVICE,
  1724. nbuf->len);
  1725. drop_code = TX_HW_ENQUEUE;
  1726. goto release_desc;
  1727. }
  1728. return NULL;
  1729. release_desc:
  1730. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1731. fail_return:
  1732. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1733. tid_stats = &pdev->stats.tid_stats.
  1734. tid_tx_stats[tx_q->ring_id][tid];
  1735. tid_stats->swdrop_cnt[drop_code]++;
  1736. return nbuf;
  1737. }
  1738. /**
  1739. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1740. * @vdev: DP vdev handle
  1741. * @nbuf: skb
  1742. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1743. *
  1744. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1745. *
  1746. * Return: NULL on success,
  1747. * nbuf when it fails to send
  1748. */
  1749. #if QDF_LOCK_STATS
  1750. noinline
  1751. #else
  1752. #endif
  1753. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1754. struct dp_tx_msdu_info_s *msdu_info)
  1755. {
  1756. uint32_t i;
  1757. struct dp_pdev *pdev = vdev->pdev;
  1758. struct dp_soc *soc = pdev->soc;
  1759. struct dp_tx_desc_s *tx_desc;
  1760. bool is_cce_classified = false;
  1761. QDF_STATUS status;
  1762. uint16_t htt_tcl_metadata = 0;
  1763. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1764. struct cdp_tid_tx_stats *tid_stats = NULL;
  1765. if (qdf_unlikely(soc->cce_disable)) {
  1766. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1767. if (is_cce_classified) {
  1768. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1769. msdu_info->tid = DP_VO_TID;
  1770. }
  1771. }
  1772. if (msdu_info->frm_type == dp_tx_frm_me)
  1773. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1774. i = 0;
  1775. /* Print statement to track i and num_seg */
  1776. /*
  1777. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1778. * descriptors using information in msdu_info
  1779. */
  1780. while (i < msdu_info->num_seg) {
  1781. /*
  1782. * Setup Tx descriptor for an MSDU, and MSDU extension
  1783. * descriptor
  1784. */
  1785. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1786. tx_q->desc_pool_id);
  1787. if (!tx_desc) {
  1788. if (msdu_info->frm_type == dp_tx_frm_me) {
  1789. dp_tx_me_free_buf(pdev,
  1790. (void *)(msdu_info->u.sg_info
  1791. .curr_seg->frags[0].vaddr));
  1792. i++;
  1793. continue;
  1794. }
  1795. goto done;
  1796. }
  1797. if (msdu_info->frm_type == dp_tx_frm_me) {
  1798. tx_desc->me_buffer =
  1799. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1800. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1801. }
  1802. if (is_cce_classified)
  1803. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1804. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1805. if (msdu_info->exception_fw) {
  1806. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1807. }
  1808. /*
  1809. * Enqueue the Tx MSDU descriptor to HW for transmit
  1810. */
  1811. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1812. htt_tcl_metadata, tx_q->ring_id, NULL);
  1813. if (status != QDF_STATUS_SUCCESS) {
  1814. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1815. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1816. __func__, tx_desc, tx_q->ring_id);
  1817. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1818. tid_stats = &pdev->stats.tid_stats.
  1819. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  1820. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1821. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1822. if (msdu_info->frm_type == dp_tx_frm_me) {
  1823. i++;
  1824. continue;
  1825. }
  1826. goto done;
  1827. }
  1828. /*
  1829. * TODO
  1830. * if tso_info structure can be modified to have curr_seg
  1831. * as first element, following 2 blocks of code (for TSO and SG)
  1832. * can be combined into 1
  1833. */
  1834. /*
  1835. * For frames with multiple segments (TSO, ME), jump to next
  1836. * segment.
  1837. */
  1838. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1839. if (msdu_info->u.tso_info.curr_seg->next) {
  1840. msdu_info->u.tso_info.curr_seg =
  1841. msdu_info->u.tso_info.curr_seg->next;
  1842. /*
  1843. * If this is a jumbo nbuf, then increment the number of
  1844. * nbuf users for each additional segment of the msdu.
  1845. * This will ensure that the skb is freed only after
  1846. * receiving tx completion for all segments of an nbuf
  1847. */
  1848. qdf_nbuf_inc_users(nbuf);
  1849. /* Check with MCL if this is needed */
  1850. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1851. }
  1852. }
  1853. /*
  1854. * For Multicast-Unicast converted packets,
  1855. * each converted frame (for a client) is represented as
  1856. * 1 segment
  1857. */
  1858. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1859. (msdu_info->frm_type == dp_tx_frm_me)) {
  1860. if (msdu_info->u.sg_info.curr_seg->next) {
  1861. msdu_info->u.sg_info.curr_seg =
  1862. msdu_info->u.sg_info.curr_seg->next;
  1863. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1864. }
  1865. }
  1866. i++;
  1867. }
  1868. nbuf = NULL;
  1869. done:
  1870. return nbuf;
  1871. }
  1872. /**
  1873. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1874. * for SG frames
  1875. * @vdev: DP vdev handle
  1876. * @nbuf: skb
  1877. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1878. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1879. *
  1880. * Return: NULL on success,
  1881. * nbuf when it fails to send
  1882. */
  1883. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1884. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1885. {
  1886. uint32_t cur_frag, nr_frags;
  1887. qdf_dma_addr_t paddr;
  1888. struct dp_tx_sg_info_s *sg_info;
  1889. sg_info = &msdu_info->u.sg_info;
  1890. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1891. if (QDF_STATUS_SUCCESS !=
  1892. qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  1893. QDF_DMA_TO_DEVICE, nbuf->len)) {
  1894. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1895. "dma map error");
  1896. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1897. qdf_nbuf_free(nbuf);
  1898. return NULL;
  1899. }
  1900. paddr = qdf_nbuf_mapped_paddr_get(nbuf);
  1901. seg_info->frags[0].paddr_lo = paddr;
  1902. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1903. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1904. seg_info->frags[0].vaddr = (void *) nbuf;
  1905. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1906. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1907. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1908. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1909. "frag dma map error");
  1910. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1911. qdf_nbuf_free(nbuf);
  1912. return NULL;
  1913. }
  1914. paddr = qdf_nbuf_get_tx_frag_paddr(nbuf);
  1915. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1916. seg_info->frags[cur_frag + 1].paddr_hi =
  1917. ((uint64_t) paddr) >> 32;
  1918. seg_info->frags[cur_frag + 1].len =
  1919. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1920. }
  1921. seg_info->frag_cnt = (cur_frag + 1);
  1922. seg_info->total_len = qdf_nbuf_len(nbuf);
  1923. seg_info->next = NULL;
  1924. sg_info->curr_seg = seg_info;
  1925. msdu_info->frm_type = dp_tx_frm_sg;
  1926. msdu_info->num_seg = 1;
  1927. return nbuf;
  1928. }
  1929. /**
  1930. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  1931. * @vdev: DP vdev handle
  1932. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1933. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  1934. *
  1935. * Return: NULL on failure,
  1936. * nbuf when extracted successfully
  1937. */
  1938. static
  1939. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  1940. struct dp_tx_msdu_info_s *msdu_info,
  1941. uint16_t ppdu_cookie)
  1942. {
  1943. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1944. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1945. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1946. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  1947. (msdu_info->meta_data[5], 1);
  1948. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  1949. (msdu_info->meta_data[5], 1);
  1950. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  1951. (msdu_info->meta_data[6], ppdu_cookie);
  1952. msdu_info->exception_fw = 1;
  1953. msdu_info->is_tx_sniffer = 1;
  1954. }
  1955. #ifdef MESH_MODE_SUPPORT
  1956. /**
  1957. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1958. and prepare msdu_info for mesh frames.
  1959. * @vdev: DP vdev handle
  1960. * @nbuf: skb
  1961. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1962. *
  1963. * Return: NULL on failure,
  1964. * nbuf when extracted successfully
  1965. */
  1966. static
  1967. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1968. struct dp_tx_msdu_info_s *msdu_info)
  1969. {
  1970. struct meta_hdr_s *mhdr;
  1971. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1972. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1973. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1974. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1975. msdu_info->exception_fw = 0;
  1976. goto remove_meta_hdr;
  1977. }
  1978. msdu_info->exception_fw = 1;
  1979. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1980. meta_data->host_tx_desc_pool = 1;
  1981. meta_data->update_peer_cache = 1;
  1982. meta_data->learning_frame = 1;
  1983. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1984. meta_data->power = mhdr->power;
  1985. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1986. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1987. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1988. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1989. meta_data->dyn_bw = 1;
  1990. meta_data->valid_pwr = 1;
  1991. meta_data->valid_mcs_mask = 1;
  1992. meta_data->valid_nss_mask = 1;
  1993. meta_data->valid_preamble_type = 1;
  1994. meta_data->valid_retries = 1;
  1995. meta_data->valid_bw_info = 1;
  1996. }
  1997. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1998. meta_data->encrypt_type = 0;
  1999. meta_data->valid_encrypt_type = 1;
  2000. meta_data->learning_frame = 0;
  2001. }
  2002. meta_data->valid_key_flags = 1;
  2003. meta_data->key_flags = (mhdr->keyix & 0x3);
  2004. remove_meta_hdr:
  2005. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2006. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2007. "qdf_nbuf_pull_head failed");
  2008. qdf_nbuf_free(nbuf);
  2009. return NULL;
  2010. }
  2011. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  2012. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  2013. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  2014. " tid %d to_fw %d",
  2015. __func__, msdu_info->meta_data[0],
  2016. msdu_info->meta_data[1],
  2017. msdu_info->meta_data[2],
  2018. msdu_info->meta_data[3],
  2019. msdu_info->meta_data[4],
  2020. msdu_info->meta_data[5],
  2021. msdu_info->tid, msdu_info->exception_fw);
  2022. return nbuf;
  2023. }
  2024. #else
  2025. static
  2026. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2027. struct dp_tx_msdu_info_s *msdu_info)
  2028. {
  2029. return nbuf;
  2030. }
  2031. #endif
  2032. /**
  2033. * dp_check_exc_metadata() - Checks if parameters are valid
  2034. * @tx_exc - holds all exception path parameters
  2035. *
  2036. * Returns true when all the parameters are valid else false
  2037. *
  2038. */
  2039. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  2040. {
  2041. bool invalid_tid = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  2042. HTT_INVALID_TID);
  2043. bool invalid_encap_type =
  2044. (tx_exc->tx_encap_type > htt_cmn_pkt_num_types &&
  2045. tx_exc->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE);
  2046. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  2047. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  2048. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  2049. tx_exc->ppdu_cookie == 0);
  2050. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  2051. invalid_cookie) {
  2052. return false;
  2053. }
  2054. return true;
  2055. }
  2056. /**
  2057. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  2058. * @soc: DP soc handle
  2059. * @vdev_id: id of DP vdev handle
  2060. * @nbuf: skb
  2061. * @tx_exc_metadata: Handle that holds exception path meta data
  2062. *
  2063. * Entry point for Core Tx layer (DP_TX) invoked from
  2064. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  2065. *
  2066. * Return: NULL on success,
  2067. * nbuf when it fails to send
  2068. */
  2069. qdf_nbuf_t
  2070. dp_tx_send_exception(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2071. qdf_nbuf_t nbuf,
  2072. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2073. {
  2074. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2075. qdf_ether_header_t *eh = NULL;
  2076. struct dp_tx_msdu_info_s msdu_info;
  2077. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2078. DP_MOD_ID_TX_EXCEPTION);
  2079. if (qdf_unlikely(!vdev))
  2080. goto fail;
  2081. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2082. if (!tx_exc_metadata)
  2083. goto fail;
  2084. msdu_info.tid = tx_exc_metadata->tid;
  2085. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2086. dp_verbose_debug("skb "QDF_MAC_ADDR_FMT,
  2087. QDF_MAC_ADDR_REF(nbuf->data));
  2088. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2089. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  2090. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2091. "Invalid parameters in exception path");
  2092. goto fail;
  2093. }
  2094. /* Basic sanity checks for unsupported packets */
  2095. /* MESH mode */
  2096. if (qdf_unlikely(vdev->mesh_vdev)) {
  2097. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2098. "Mesh mode is not supported in exception path");
  2099. goto fail;
  2100. }
  2101. /* TSO or SG */
  2102. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  2103. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2104. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2105. "TSO and SG are not supported in exception path");
  2106. goto fail;
  2107. }
  2108. /* RAW */
  2109. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  2110. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2111. "Raw frame is not supported in exception path");
  2112. goto fail;
  2113. }
  2114. /* Mcast enhancement*/
  2115. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  2116. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2117. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2118. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2119. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  2120. }
  2121. }
  2122. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  2123. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  2124. qdf_nbuf_len(nbuf));
  2125. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  2126. tx_exc_metadata->ppdu_cookie);
  2127. }
  2128. /*
  2129. * Get HW Queue to use for this frame.
  2130. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2131. * dedicated for data and 1 for command.
  2132. * "queue_id" maps to one hardware ring.
  2133. * With each ring, we also associate a unique Tx descriptor pool
  2134. * to minimize lock contention for these resources.
  2135. */
  2136. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2137. /*
  2138. * Check exception descriptors
  2139. */
  2140. if (dp_tx_exception_limit_check(vdev))
  2141. goto fail;
  2142. /* Single linear frame */
  2143. /*
  2144. * If nbuf is a simple linear frame, use send_single function to
  2145. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2146. * SRNG. There is no need to setup a MSDU extension descriptor.
  2147. */
  2148. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  2149. tx_exc_metadata->peer_id, tx_exc_metadata);
  2150. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2151. return nbuf;
  2152. fail:
  2153. if (vdev)
  2154. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2155. dp_verbose_debug("pkt send failed");
  2156. return nbuf;
  2157. }
  2158. /**
  2159. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  2160. * @soc: DP soc handle
  2161. * @vdev_id: DP vdev handle
  2162. * @nbuf: skb
  2163. *
  2164. * Entry point for Core Tx layer (DP_TX) invoked from
  2165. * hard_start_xmit in OSIF/HDD
  2166. *
  2167. * Return: NULL on success,
  2168. * nbuf when it fails to send
  2169. */
  2170. #ifdef MESH_MODE_SUPPORT
  2171. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2172. qdf_nbuf_t nbuf)
  2173. {
  2174. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2175. struct meta_hdr_s *mhdr;
  2176. qdf_nbuf_t nbuf_mesh = NULL;
  2177. qdf_nbuf_t nbuf_clone = NULL;
  2178. struct dp_vdev *vdev;
  2179. uint8_t no_enc_frame = 0;
  2180. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  2181. if (!nbuf_mesh) {
  2182. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2183. "qdf_nbuf_unshare failed");
  2184. return nbuf;
  2185. }
  2186. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_MESH);
  2187. if (!vdev) {
  2188. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2189. "vdev is NULL for vdev_id %d", vdev_id);
  2190. return nbuf;
  2191. }
  2192. nbuf = nbuf_mesh;
  2193. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  2194. if ((vdev->sec_type != cdp_sec_type_none) &&
  2195. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  2196. no_enc_frame = 1;
  2197. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  2198. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  2199. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  2200. !no_enc_frame) {
  2201. nbuf_clone = qdf_nbuf_clone(nbuf);
  2202. if (!nbuf_clone) {
  2203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2204. "qdf_nbuf_clone failed");
  2205. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  2206. return nbuf;
  2207. }
  2208. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  2209. }
  2210. if (nbuf_clone) {
  2211. if (!dp_tx_send(soc_hdl, vdev_id, nbuf_clone)) {
  2212. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2213. } else {
  2214. qdf_nbuf_free(nbuf_clone);
  2215. }
  2216. }
  2217. if (no_enc_frame)
  2218. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  2219. else
  2220. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  2221. nbuf = dp_tx_send(soc_hdl, vdev_id, nbuf);
  2222. if ((!nbuf) && no_enc_frame) {
  2223. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2224. }
  2225. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  2226. return nbuf;
  2227. }
  2228. #else
  2229. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  2230. qdf_nbuf_t nbuf)
  2231. {
  2232. return dp_tx_send(soc, vdev_id, nbuf);
  2233. }
  2234. #endif
  2235. /**
  2236. * dp_tx_nawds_handler() - NAWDS handler
  2237. *
  2238. * @soc: DP soc handle
  2239. * @vdev_id: id of DP vdev handle
  2240. * @msdu_info: msdu_info required to create HTT metadata
  2241. * @nbuf: skb
  2242. *
  2243. * This API transfers the multicast frames with the peer id
  2244. * on NAWDS enabled peer.
  2245. * Return: none
  2246. */
  2247. static inline
  2248. void dp_tx_nawds_handler(struct dp_soc *soc, struct dp_vdev *vdev,
  2249. struct dp_tx_msdu_info_s *msdu_info, qdf_nbuf_t nbuf)
  2250. {
  2251. struct dp_peer *peer = NULL;
  2252. qdf_nbuf_t nbuf_clone = NULL;
  2253. uint16_t peer_id = DP_INVALID_PEER;
  2254. uint16_t sa_peer_id = DP_INVALID_PEER;
  2255. struct dp_ast_entry *ast_entry = NULL;
  2256. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2257. if (qdf_nbuf_get_tx_ftype(nbuf) == CB_FTYPE_INTRABSS_FWD) {
  2258. qdf_spin_lock_bh(&soc->ast_lock);
  2259. ast_entry = dp_peer_ast_hash_find_by_pdevid
  2260. (soc,
  2261. (uint8_t *)(eh->ether_shost),
  2262. vdev->pdev->pdev_id);
  2263. if (ast_entry)
  2264. sa_peer_id = ast_entry->peer_id;
  2265. qdf_spin_unlock_bh(&soc->ast_lock);
  2266. }
  2267. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2268. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2269. if (!peer->bss_peer && peer->nawds_enabled) {
  2270. peer_id = peer->peer_id;
  2271. /* Multicast packets needs to be
  2272. * dropped in case of intra bss forwarding
  2273. */
  2274. if (sa_peer_id == peer->peer_id) {
  2275. QDF_TRACE(QDF_MODULE_ID_DP,
  2276. QDF_TRACE_LEVEL_DEBUG,
  2277. " %s: multicast packet", __func__);
  2278. DP_STATS_INC(peer, tx.nawds_mcast_drop, 1);
  2279. continue;
  2280. }
  2281. nbuf_clone = qdf_nbuf_clone(nbuf);
  2282. if (!nbuf_clone) {
  2283. QDF_TRACE(QDF_MODULE_ID_DP,
  2284. QDF_TRACE_LEVEL_ERROR,
  2285. FL("nbuf clone failed"));
  2286. break;
  2287. }
  2288. nbuf_clone = dp_tx_send_msdu_single(vdev, nbuf_clone,
  2289. msdu_info, peer_id,
  2290. NULL);
  2291. if (nbuf_clone) {
  2292. QDF_TRACE(QDF_MODULE_ID_DP,
  2293. QDF_TRACE_LEVEL_DEBUG,
  2294. FL("pkt send failed"));
  2295. qdf_nbuf_free(nbuf_clone);
  2296. } else {
  2297. if (peer_id != DP_INVALID_PEER)
  2298. DP_STATS_INC_PKT(peer, tx.nawds_mcast,
  2299. 1, qdf_nbuf_len(nbuf));
  2300. }
  2301. }
  2302. }
  2303. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2304. }
  2305. /**
  2306. * dp_tx_send() - Transmit a frame on a given VAP
  2307. * @soc: DP soc handle
  2308. * @vdev_id: id of DP vdev handle
  2309. * @nbuf: skb
  2310. *
  2311. * Entry point for Core Tx layer (DP_TX) invoked from
  2312. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  2313. * cases
  2314. *
  2315. * Return: NULL on success,
  2316. * nbuf when it fails to send
  2317. */
  2318. qdf_nbuf_t dp_tx_send(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2319. qdf_nbuf_t nbuf)
  2320. {
  2321. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2322. uint16_t peer_id = HTT_INVALID_PEER;
  2323. /*
  2324. * doing a memzero is causing additional function call overhead
  2325. * so doing static stack clearing
  2326. */
  2327. struct dp_tx_msdu_info_s msdu_info = {0};
  2328. struct dp_vdev *vdev = NULL;
  2329. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  2330. return nbuf;
  2331. /*
  2332. * dp_vdev_get_ref_by_id does does a atomic operation avoid using
  2333. * this in per packet path.
  2334. *
  2335. * As in this path vdev memory is already protected with netdev
  2336. * tx lock
  2337. */
  2338. vdev = soc->vdev_id_map[vdev_id];
  2339. if (qdf_unlikely(!vdev))
  2340. return nbuf;
  2341. dp_verbose_debug("skb "QDF_MAC_ADDR_FMT,
  2342. QDF_MAC_ADDR_REF(nbuf->data));
  2343. /*
  2344. * Set Default Host TID value to invalid TID
  2345. * (TID override disabled)
  2346. */
  2347. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  2348. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2349. if (qdf_unlikely(vdev->mesh_vdev)) {
  2350. qdf_nbuf_t nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  2351. &msdu_info);
  2352. if (!nbuf_mesh) {
  2353. dp_verbose_debug("Extracting mesh metadata failed");
  2354. return nbuf;
  2355. }
  2356. nbuf = nbuf_mesh;
  2357. }
  2358. /*
  2359. * Get HW Queue to use for this frame.
  2360. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2361. * dedicated for data and 1 for command.
  2362. * "queue_id" maps to one hardware ring.
  2363. * With each ring, we also associate a unique Tx descriptor pool
  2364. * to minimize lock contention for these resources.
  2365. */
  2366. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2367. /*
  2368. * TCL H/W supports 2 DSCP-TID mapping tables.
  2369. * Table 1 - Default DSCP-TID mapping table
  2370. * Table 2 - 1 DSCP-TID override table
  2371. *
  2372. * If we need a different DSCP-TID mapping for this vap,
  2373. * call tid_classify to extract DSCP/ToS from frame and
  2374. * map to a TID and store in msdu_info. This is later used
  2375. * to fill in TCL Input descriptor (per-packet TID override).
  2376. */
  2377. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  2378. /*
  2379. * Classify the frame and call corresponding
  2380. * "prepare" function which extracts the segment (TSO)
  2381. * and fragmentation information (for TSO , SG, ME, or Raw)
  2382. * into MSDU_INFO structure which is later used to fill
  2383. * SW and HW descriptors.
  2384. */
  2385. if (qdf_nbuf_is_tso(nbuf)) {
  2386. dp_verbose_debug("TSO frame %pK", vdev);
  2387. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2388. qdf_nbuf_len(nbuf));
  2389. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2390. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2391. qdf_nbuf_len(nbuf));
  2392. return nbuf;
  2393. }
  2394. goto send_multiple;
  2395. }
  2396. /* SG */
  2397. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2398. struct dp_tx_seg_info_s seg_info = {0};
  2399. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2400. if (!nbuf)
  2401. return NULL;
  2402. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2403. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2404. qdf_nbuf_len(nbuf));
  2405. goto send_multiple;
  2406. }
  2407. #ifdef ATH_SUPPORT_IQUE
  2408. /* Mcast to Ucast Conversion*/
  2409. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  2410. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2411. qdf_nbuf_data(nbuf);
  2412. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2413. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2414. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  2415. DP_STATS_INC_PKT(vdev,
  2416. tx_i.mcast_en.mcast_pkt, 1,
  2417. qdf_nbuf_len(nbuf));
  2418. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  2419. QDF_STATUS_SUCCESS) {
  2420. return NULL;
  2421. }
  2422. if (qdf_unlikely(vdev->igmp_mcast_enhanc_en > 0)) {
  2423. if (dp_tx_prepare_send_igmp_me(vdev, nbuf) ==
  2424. QDF_STATUS_SUCCESS) {
  2425. return NULL;
  2426. }
  2427. }
  2428. }
  2429. }
  2430. #endif
  2431. /* RAW */
  2432. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  2433. struct dp_tx_seg_info_s seg_info = {0};
  2434. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  2435. if (!nbuf)
  2436. return NULL;
  2437. dp_verbose_debug("Raw frame %pK", vdev);
  2438. goto send_multiple;
  2439. }
  2440. if (qdf_unlikely(vdev->nawds_enabled)) {
  2441. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2442. qdf_nbuf_data(nbuf);
  2443. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost))
  2444. dp_tx_nawds_handler(soc, vdev, &msdu_info, nbuf);
  2445. peer_id = DP_INVALID_PEER;
  2446. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2447. 1, qdf_nbuf_len(nbuf));
  2448. }
  2449. /* Single linear frame */
  2450. /*
  2451. * If nbuf is a simple linear frame, use send_single function to
  2452. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2453. * SRNG. There is no need to setup a MSDU extension descriptor.
  2454. */
  2455. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  2456. return nbuf;
  2457. send_multiple:
  2458. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2459. if (qdf_unlikely(nbuf && msdu_info.frm_type == dp_tx_frm_raw))
  2460. dp_tx_raw_prepare_unset(vdev->pdev->soc, nbuf);
  2461. return nbuf;
  2462. }
  2463. /**
  2464. * dp_tx_reinject_handler() - Tx Reinject Handler
  2465. * @soc: datapath soc handle
  2466. * @vdev: datapath vdev handle
  2467. * @tx_desc: software descriptor head pointer
  2468. * @status : Tx completion status from HTT descriptor
  2469. *
  2470. * This function reinjects frames back to Target.
  2471. * Todo - Host queue needs to be added
  2472. *
  2473. * Return: none
  2474. */
  2475. static
  2476. void dp_tx_reinject_handler(struct dp_soc *soc,
  2477. struct dp_vdev *vdev,
  2478. struct dp_tx_desc_s *tx_desc,
  2479. uint8_t *status)
  2480. {
  2481. struct dp_peer *peer = NULL;
  2482. uint32_t peer_id = HTT_INVALID_PEER;
  2483. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2484. qdf_nbuf_t nbuf_copy = NULL;
  2485. struct dp_tx_msdu_info_s msdu_info;
  2486. #ifdef WDS_VENDOR_EXTENSION
  2487. int is_mcast = 0, is_ucast = 0;
  2488. int num_peers_3addr = 0;
  2489. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  2490. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  2491. #endif
  2492. qdf_assert(vdev);
  2493. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2494. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2495. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2496. "%s Tx reinject path", __func__);
  2497. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  2498. qdf_nbuf_len(tx_desc->nbuf));
  2499. #ifdef WDS_VENDOR_EXTENSION
  2500. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  2501. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  2502. } else {
  2503. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  2504. }
  2505. is_ucast = !is_mcast;
  2506. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2507. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2508. if (peer->bss_peer)
  2509. continue;
  2510. /* Detect wds peers that use 3-addr framing for mcast.
  2511. * if there are any, the bss_peer is used to send the
  2512. * the mcast frame using 3-addr format. all wds enabled
  2513. * peers that use 4-addr framing for mcast frames will
  2514. * be duplicated and sent as 4-addr frames below.
  2515. */
  2516. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  2517. num_peers_3addr = 1;
  2518. break;
  2519. }
  2520. }
  2521. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2522. #endif
  2523. if (qdf_unlikely(vdev->mesh_vdev)) {
  2524. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  2525. } else {
  2526. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2527. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2528. if ((peer->peer_id != HTT_INVALID_PEER) &&
  2529. #ifdef WDS_VENDOR_EXTENSION
  2530. /*
  2531. * . if 3-addr STA, then send on BSS Peer
  2532. * . if Peer WDS enabled and accept 4-addr mcast,
  2533. * send mcast on that peer only
  2534. * . if Peer WDS enabled and accept 4-addr ucast,
  2535. * send ucast on that peer only
  2536. */
  2537. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  2538. (peer->wds_enabled &&
  2539. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  2540. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  2541. #else
  2542. ((peer->bss_peer &&
  2543. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))))) {
  2544. #endif
  2545. peer_id = DP_INVALID_PEER;
  2546. nbuf_copy = qdf_nbuf_copy(nbuf);
  2547. if (!nbuf_copy) {
  2548. QDF_TRACE(QDF_MODULE_ID_DP,
  2549. QDF_TRACE_LEVEL_DEBUG,
  2550. FL("nbuf copy failed"));
  2551. break;
  2552. }
  2553. nbuf_copy = dp_tx_send_msdu_single(vdev,
  2554. nbuf_copy,
  2555. &msdu_info,
  2556. peer_id,
  2557. NULL);
  2558. if (nbuf_copy) {
  2559. QDF_TRACE(QDF_MODULE_ID_DP,
  2560. QDF_TRACE_LEVEL_DEBUG,
  2561. FL("pkt send failed"));
  2562. qdf_nbuf_free(nbuf_copy);
  2563. }
  2564. }
  2565. }
  2566. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2567. }
  2568. qdf_nbuf_free(nbuf);
  2569. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2570. }
  2571. /**
  2572. * dp_tx_inspect_handler() - Tx Inspect Handler
  2573. * @soc: datapath soc handle
  2574. * @vdev: datapath vdev handle
  2575. * @tx_desc: software descriptor head pointer
  2576. * @status : Tx completion status from HTT descriptor
  2577. *
  2578. * Handles Tx frames sent back to Host for inspection
  2579. * (ProxyARP)
  2580. *
  2581. * Return: none
  2582. */
  2583. static void dp_tx_inspect_handler(struct dp_soc *soc,
  2584. struct dp_vdev *vdev,
  2585. struct dp_tx_desc_s *tx_desc,
  2586. uint8_t *status)
  2587. {
  2588. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2589. "%s Tx inspect path",
  2590. __func__);
  2591. DP_STATS_INC_PKT(vdev, tx_i.inspect_pkts, 1,
  2592. qdf_nbuf_len(tx_desc->nbuf));
  2593. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2594. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2595. }
  2596. #ifdef FEATURE_PERPKT_INFO
  2597. /**
  2598. * dp_get_completion_indication_for_stack() - send completion to stack
  2599. * @soc : dp_soc handle
  2600. * @pdev: dp_pdev handle
  2601. * @peer: dp peer handle
  2602. * @ts: transmit completion status structure
  2603. * @netbuf: Buffer pointer for free
  2604. *
  2605. * This function is used for indication whether buffer needs to be
  2606. * sent to stack for freeing or not
  2607. */
  2608. QDF_STATUS
  2609. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2610. struct dp_pdev *pdev,
  2611. struct dp_peer *peer,
  2612. struct hal_tx_completion_status *ts,
  2613. qdf_nbuf_t netbuf,
  2614. uint64_t time_latency)
  2615. {
  2616. struct tx_capture_hdr *ppdu_hdr;
  2617. uint16_t peer_id = ts->peer_id;
  2618. uint32_t ppdu_id = ts->ppdu_id;
  2619. uint8_t first_msdu = ts->first_msdu;
  2620. uint8_t last_msdu = ts->last_msdu;
  2621. uint32_t txcap_hdr_size = sizeof(struct tx_capture_hdr);
  2622. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  2623. !pdev->latency_capture_enable))
  2624. return QDF_STATUS_E_NOSUPPORT;
  2625. if (!peer) {
  2626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2627. FL("Peer Invalid"));
  2628. return QDF_STATUS_E_INVAL;
  2629. }
  2630. if (pdev->mcopy_mode) {
  2631. /* If mcopy is enabled and mcopy_mode is M_COPY deliver 1st MSDU
  2632. * per PPDU. If mcopy_mode is M_COPY_EXTENDED deliver 1st MSDU
  2633. * for each MPDU
  2634. */
  2635. if (pdev->mcopy_mode == M_COPY) {
  2636. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  2637. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  2638. return QDF_STATUS_E_INVAL;
  2639. }
  2640. }
  2641. if (!first_msdu)
  2642. return QDF_STATUS_E_INVAL;
  2643. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2644. pdev->m_copy_id.tx_peer_id = peer_id;
  2645. }
  2646. if (qdf_unlikely(qdf_nbuf_headroom(netbuf) < txcap_hdr_size)) {
  2647. netbuf = qdf_nbuf_realloc_headroom(netbuf, txcap_hdr_size);
  2648. if (!netbuf) {
  2649. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2650. FL("No headroom"));
  2651. return QDF_STATUS_E_NOMEM;
  2652. }
  2653. }
  2654. if (!qdf_nbuf_push_head(netbuf, txcap_hdr_size)) {
  2655. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2656. FL("No headroom"));
  2657. return QDF_STATUS_E_NOMEM;
  2658. }
  2659. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2660. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2661. QDF_MAC_ADDR_SIZE);
  2662. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2663. QDF_MAC_ADDR_SIZE);
  2664. ppdu_hdr->ppdu_id = ppdu_id;
  2665. ppdu_hdr->peer_id = peer_id;
  2666. ppdu_hdr->first_msdu = first_msdu;
  2667. ppdu_hdr->last_msdu = last_msdu;
  2668. if (qdf_unlikely(pdev->latency_capture_enable)) {
  2669. ppdu_hdr->tsf = ts->tsf;
  2670. ppdu_hdr->time_latency = time_latency;
  2671. }
  2672. return QDF_STATUS_SUCCESS;
  2673. }
  2674. /**
  2675. * dp_send_completion_to_stack() - send completion to stack
  2676. * @soc : dp_soc handle
  2677. * @pdev: dp_pdev handle
  2678. * @peer_id: peer_id of the peer for which completion came
  2679. * @ppdu_id: ppdu_id
  2680. * @netbuf: Buffer pointer for free
  2681. *
  2682. * This function is used to send completion to stack
  2683. * to free buffer
  2684. */
  2685. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2686. uint16_t peer_id, uint32_t ppdu_id,
  2687. qdf_nbuf_t netbuf)
  2688. {
  2689. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2690. netbuf, peer_id,
  2691. WDI_NO_VAL, pdev->pdev_id);
  2692. }
  2693. #else
  2694. static QDF_STATUS
  2695. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2696. struct dp_pdev *pdev,
  2697. struct dp_peer *peer,
  2698. struct hal_tx_completion_status *ts,
  2699. qdf_nbuf_t netbuf,
  2700. uint64_t time_latency)
  2701. {
  2702. return QDF_STATUS_E_NOSUPPORT;
  2703. }
  2704. static void
  2705. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2706. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2707. {
  2708. }
  2709. #endif
  2710. /**
  2711. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2712. * @soc: Soc handle
  2713. * @desc: software Tx descriptor to be processed
  2714. *
  2715. * Return: none
  2716. */
  2717. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2718. struct dp_tx_desc_s *desc)
  2719. {
  2720. qdf_nbuf_t nbuf = desc->nbuf;
  2721. /* nbuf already freed in vdev detach path */
  2722. if (!nbuf)
  2723. return;
  2724. /* If it is TDLS mgmt, don't unmap or free the frame */
  2725. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2726. return dp_non_std_tx_comp_free_buff(soc, desc);
  2727. /* 0 : MSDU buffer, 1 : MLE */
  2728. if (desc->msdu_ext_desc) {
  2729. /* TSO free */
  2730. if (hal_tx_ext_desc_get_tso_enable(
  2731. desc->msdu_ext_desc->vaddr)) {
  2732. /* unmap eash TSO seg before free the nbuf */
  2733. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  2734. desc->tso_num_desc);
  2735. qdf_nbuf_free(nbuf);
  2736. return;
  2737. }
  2738. }
  2739. qdf_nbuf_unmap_nbytes_single(soc->osdev, nbuf,
  2740. QDF_DMA_TO_DEVICE, nbuf->len);
  2741. if (desc->flags & DP_TX_DESC_FLAG_MESH_MODE)
  2742. return dp_mesh_tx_comp_free_buff(soc, desc);
  2743. qdf_nbuf_free(nbuf);
  2744. }
  2745. #ifdef MESH_MODE_SUPPORT
  2746. /**
  2747. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2748. * in mesh meta header
  2749. * @tx_desc: software descriptor head pointer
  2750. * @ts: pointer to tx completion stats
  2751. * Return: none
  2752. */
  2753. static
  2754. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2755. struct hal_tx_completion_status *ts)
  2756. {
  2757. struct meta_hdr_s *mhdr;
  2758. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2759. if (!tx_desc->msdu_ext_desc) {
  2760. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2761. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2762. "netbuf %pK offset %d",
  2763. netbuf, tx_desc->pkt_offset);
  2764. return;
  2765. }
  2766. }
  2767. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2768. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2769. "netbuf %pK offset %lu", netbuf,
  2770. sizeof(struct meta_hdr_s));
  2771. return;
  2772. }
  2773. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2774. mhdr->rssi = ts->ack_frame_rssi;
  2775. mhdr->band = tx_desc->pdev->operating_channel.band;
  2776. mhdr->channel = tx_desc->pdev->operating_channel.num;
  2777. }
  2778. #else
  2779. static
  2780. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2781. struct hal_tx_completion_status *ts)
  2782. {
  2783. }
  2784. #endif
  2785. #ifdef QCA_PEER_EXT_STATS
  2786. /*
  2787. * dp_tx_compute_tid_delay() - Compute per TID delay
  2788. * @stats: Per TID delay stats
  2789. * @tx_desc: Software Tx descriptor
  2790. *
  2791. * Compute the software enqueue and hw enqueue delays and
  2792. * update the respective histograms
  2793. *
  2794. * Return: void
  2795. */
  2796. static void dp_tx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  2797. struct dp_tx_desc_s *tx_desc)
  2798. {
  2799. struct cdp_delay_tx_stats *tx_delay = &stats->tx_delay;
  2800. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2801. uint32_t sw_enqueue_delay, fwhw_transmit_delay;
  2802. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  2803. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2804. timestamp_hw_enqueue = tx_desc->timestamp;
  2805. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2806. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2807. timestamp_hw_enqueue);
  2808. /*
  2809. * Update the Tx software enqueue delay and HW enque-Completion delay.
  2810. */
  2811. dp_hist_update_stats(&tx_delay->tx_swq_delay, sw_enqueue_delay);
  2812. dp_hist_update_stats(&tx_delay->hwtx_delay, fwhw_transmit_delay);
  2813. }
  2814. /*
  2815. * dp_tx_update_peer_ext_stats() - Update the peer extended stats
  2816. * @peer: DP peer context
  2817. * @tx_desc: Tx software descriptor
  2818. * @tid: Transmission ID
  2819. * @ring_id: Rx CPU context ID/CPU_ID
  2820. *
  2821. * Update the peer extended stats. These are enhanced other
  2822. * delay stats per msdu level.
  2823. *
  2824. * Return: void
  2825. */
  2826. static void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  2827. struct dp_tx_desc_s *tx_desc,
  2828. uint8_t tid, uint8_t ring_id)
  2829. {
  2830. struct dp_pdev *pdev = peer->vdev->pdev;
  2831. struct dp_soc *soc = NULL;
  2832. struct cdp_peer_ext_stats *pext_stats = NULL;
  2833. soc = pdev->soc;
  2834. if (qdf_likely(!wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  2835. return;
  2836. pext_stats = peer->pext_stats;
  2837. qdf_assert(pext_stats);
  2838. qdf_assert(ring < CDP_MAX_TXRX_CTX);
  2839. /*
  2840. * For non-TID packets use the TID 9
  2841. */
  2842. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2843. tid = CDP_MAX_DATA_TIDS - 1;
  2844. dp_tx_compute_tid_delay(&pext_stats->delay_stats[tid][ring_id],
  2845. tx_desc);
  2846. }
  2847. #else
  2848. static inline void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  2849. struct dp_tx_desc_s *tx_desc,
  2850. uint8_t tid, uint8_t ring_id)
  2851. {
  2852. }
  2853. #endif
  2854. /**
  2855. * dp_tx_compute_delay() - Compute and fill in all timestamps
  2856. * to pass in correct fields
  2857. *
  2858. * @vdev: pdev handle
  2859. * @tx_desc: tx descriptor
  2860. * @tid: tid value
  2861. * @ring_id: TCL or WBM ring number for transmit path
  2862. * Return: none
  2863. */
  2864. static void dp_tx_compute_delay(struct dp_vdev *vdev,
  2865. struct dp_tx_desc_s *tx_desc,
  2866. uint8_t tid, uint8_t ring_id)
  2867. {
  2868. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2869. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  2870. if (qdf_likely(!vdev->pdev->delay_stats_flag))
  2871. return;
  2872. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  2873. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2874. timestamp_hw_enqueue = tx_desc->timestamp;
  2875. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2876. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2877. timestamp_hw_enqueue);
  2878. interframe_delay = (uint32_t)(timestamp_ingress -
  2879. vdev->prev_tx_enq_tstamp);
  2880. /*
  2881. * Delay in software enqueue
  2882. */
  2883. dp_update_delay_stats(vdev->pdev, sw_enqueue_delay, tid,
  2884. CDP_DELAY_STATS_SW_ENQ, ring_id);
  2885. /*
  2886. * Delay between packet enqueued to HW and Tx completion
  2887. */
  2888. dp_update_delay_stats(vdev->pdev, fwhw_transmit_delay, tid,
  2889. CDP_DELAY_STATS_FW_HW_TRANSMIT, ring_id);
  2890. /*
  2891. * Update interframe delay stats calculated at hardstart receive point.
  2892. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  2893. * interframe delay will not be calculate correctly for 1st frame.
  2894. * On the other side, this will help in avoiding extra per packet check
  2895. * of !vdev->prev_tx_enq_tstamp.
  2896. */
  2897. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  2898. CDP_DELAY_STATS_TX_INTERFRAME, ring_id);
  2899. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  2900. }
  2901. #ifdef DISABLE_DP_STATS
  2902. static
  2903. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  2904. {
  2905. }
  2906. #else
  2907. static
  2908. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  2909. {
  2910. enum qdf_proto_subtype subtype = QDF_PROTO_INVALID;
  2911. DPTRACE(qdf_dp_track_noack_check(nbuf, &subtype));
  2912. if (subtype != QDF_PROTO_INVALID)
  2913. DP_STATS_INC(peer, tx.no_ack_count[subtype], 1);
  2914. }
  2915. #endif
  2916. /**
  2917. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2918. * per wbm ring
  2919. *
  2920. * @tx_desc: software descriptor head pointer
  2921. * @ts: Tx completion status
  2922. * @peer: peer handle
  2923. * @ring_id: ring number
  2924. *
  2925. * Return: None
  2926. */
  2927. static inline void
  2928. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  2929. struct hal_tx_completion_status *ts,
  2930. struct dp_peer *peer, uint8_t ring_id)
  2931. {
  2932. struct dp_pdev *pdev = peer->vdev->pdev;
  2933. struct dp_soc *soc = NULL;
  2934. uint8_t mcs, pkt_type;
  2935. uint8_t tid = ts->tid;
  2936. uint32_t length;
  2937. struct cdp_tid_tx_stats *tid_stats;
  2938. if (!pdev)
  2939. return;
  2940. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2941. tid = CDP_MAX_DATA_TIDS - 1;
  2942. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  2943. soc = pdev->soc;
  2944. mcs = ts->mcs;
  2945. pkt_type = ts->pkt_type;
  2946. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  2947. dp_err("Release source is not from TQM");
  2948. return;
  2949. }
  2950. length = qdf_nbuf_len(tx_desc->nbuf);
  2951. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2952. if (qdf_unlikely(pdev->delay_stats_flag))
  2953. dp_tx_compute_delay(peer->vdev, tx_desc, tid, ring_id);
  2954. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2955. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2956. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  2957. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2958. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2959. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2960. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2961. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2962. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2963. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2964. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2965. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2966. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2967. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2968. /*
  2969. * tx_failed is ideally supposed to be updated from HTT ppdu completion
  2970. * stats. But in IPQ807X/IPQ6018 chipsets owing to hw limitation there
  2971. * are no completions for failed cases. Hence updating tx_failed from
  2972. * data path. Please note that if tx_failed is fixed to be from ppdu,
  2973. * then this has to be removed
  2974. */
  2975. peer->stats.tx.tx_failed = peer->stats.tx.dropped.fw_rem.num +
  2976. peer->stats.tx.dropped.fw_rem_notx +
  2977. peer->stats.tx.dropped.fw_rem_tx +
  2978. peer->stats.tx.dropped.age_out +
  2979. peer->stats.tx.dropped.fw_reason1 +
  2980. peer->stats.tx.dropped.fw_reason2 +
  2981. peer->stats.tx.dropped.fw_reason3;
  2982. if (ts->status < CDP_MAX_TX_TQM_STATUS) {
  2983. tid_stats->tqm_status_cnt[ts->status]++;
  2984. }
  2985. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  2986. dp_update_no_ack_stats(tx_desc->nbuf, peer);
  2987. return;
  2988. }
  2989. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2990. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2991. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2992. /*
  2993. * Following Rate Statistics are updated from HTT PPDU events from FW.
  2994. * Return from here if HTT PPDU events are enabled.
  2995. */
  2996. if (!(soc->process_tx_status))
  2997. return;
  2998. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2999. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  3000. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3001. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  3002. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3003. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  3004. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3005. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  3006. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3007. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  3008. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3009. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  3010. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3011. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  3012. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3013. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  3014. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3015. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  3016. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3017. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  3018. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  3019. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  3020. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  3021. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  3022. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  3023. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  3024. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  3025. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  3026. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  3027. &peer->stats, ts->peer_id,
  3028. UPDATE_PEER_STATS, pdev->pdev_id);
  3029. #endif
  3030. }
  3031. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3032. /**
  3033. * dp_tx_flow_pool_lock() - take flow pool lock
  3034. * @soc: core txrx main context
  3035. * @tx_desc: tx desc
  3036. *
  3037. * Return: None
  3038. */
  3039. static inline
  3040. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  3041. struct dp_tx_desc_s *tx_desc)
  3042. {
  3043. struct dp_tx_desc_pool_s *pool;
  3044. uint8_t desc_pool_id;
  3045. desc_pool_id = tx_desc->pool_id;
  3046. pool = &soc->tx_desc[desc_pool_id];
  3047. qdf_spin_lock_bh(&pool->flow_pool_lock);
  3048. }
  3049. /**
  3050. * dp_tx_flow_pool_unlock() - release flow pool lock
  3051. * @soc: core txrx main context
  3052. * @tx_desc: tx desc
  3053. *
  3054. * Return: None
  3055. */
  3056. static inline
  3057. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  3058. struct dp_tx_desc_s *tx_desc)
  3059. {
  3060. struct dp_tx_desc_pool_s *pool;
  3061. uint8_t desc_pool_id;
  3062. desc_pool_id = tx_desc->pool_id;
  3063. pool = &soc->tx_desc[desc_pool_id];
  3064. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  3065. }
  3066. #else
  3067. static inline
  3068. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  3069. {
  3070. }
  3071. static inline
  3072. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  3073. {
  3074. }
  3075. #endif
  3076. /**
  3077. * dp_tx_notify_completion() - Notify tx completion for this desc
  3078. * @soc: core txrx main context
  3079. * @vdev: datapath vdev handle
  3080. * @tx_desc: tx desc
  3081. * @netbuf: buffer
  3082. * @status: tx status
  3083. *
  3084. * Return: none
  3085. */
  3086. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  3087. struct dp_vdev *vdev,
  3088. struct dp_tx_desc_s *tx_desc,
  3089. qdf_nbuf_t netbuf,
  3090. uint8_t status)
  3091. {
  3092. void *osif_dev;
  3093. ol_txrx_completion_fp tx_compl_cbk = NULL;
  3094. uint16_t flag = BIT(QDF_TX_RX_STATUS_DOWNLOAD_SUCC);
  3095. qdf_assert(tx_desc);
  3096. dp_tx_flow_pool_lock(soc, tx_desc);
  3097. if (!vdev ||
  3098. !vdev->osif_vdev) {
  3099. dp_tx_flow_pool_unlock(soc, tx_desc);
  3100. return;
  3101. }
  3102. osif_dev = vdev->osif_vdev;
  3103. tx_compl_cbk = vdev->tx_comp;
  3104. dp_tx_flow_pool_unlock(soc, tx_desc);
  3105. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  3106. flag |= BIT(QDF_TX_RX_STATUS_OK);
  3107. if (tx_compl_cbk)
  3108. tx_compl_cbk(netbuf, osif_dev, flag);
  3109. }
  3110. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  3111. * @pdev: pdev handle
  3112. * @tid: tid value
  3113. * @txdesc_ts: timestamp from txdesc
  3114. * @ppdu_id: ppdu id
  3115. *
  3116. * Return: none
  3117. */
  3118. #ifdef FEATURE_PERPKT_INFO
  3119. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  3120. struct dp_peer *peer,
  3121. uint8_t tid,
  3122. uint64_t txdesc_ts,
  3123. uint32_t ppdu_id)
  3124. {
  3125. uint64_t delta_ms;
  3126. struct cdp_tx_sojourn_stats *sojourn_stats;
  3127. if (qdf_unlikely(pdev->enhanced_stats_en == 0))
  3128. return;
  3129. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  3130. tid >= CDP_DATA_TID_MAX))
  3131. return;
  3132. if (qdf_unlikely(!pdev->sojourn_buf))
  3133. return;
  3134. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  3135. qdf_nbuf_data(pdev->sojourn_buf);
  3136. sojourn_stats->cookie = (void *)peer->rdkstats_ctx;
  3137. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  3138. txdesc_ts;
  3139. qdf_ewma_tx_lag_add(&peer->avg_sojourn_msdu[tid],
  3140. delta_ms);
  3141. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  3142. sojourn_stats->num_msdus[tid] = 1;
  3143. sojourn_stats->avg_sojourn_msdu[tid].internal =
  3144. peer->avg_sojourn_msdu[tid].internal;
  3145. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  3146. pdev->sojourn_buf, HTT_INVALID_PEER,
  3147. WDI_NO_VAL, pdev->pdev_id);
  3148. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  3149. sojourn_stats->num_msdus[tid] = 0;
  3150. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  3151. }
  3152. #else
  3153. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  3154. struct dp_peer *peer,
  3155. uint8_t tid,
  3156. uint64_t txdesc_ts,
  3157. uint32_t ppdu_id)
  3158. {
  3159. }
  3160. #endif
  3161. /**
  3162. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  3163. * @soc: DP Soc handle
  3164. * @tx_desc: software Tx descriptor
  3165. * @ts : Tx completion status from HAL/HTT descriptor
  3166. *
  3167. * Return: none
  3168. */
  3169. static inline void
  3170. dp_tx_comp_process_desc(struct dp_soc *soc,
  3171. struct dp_tx_desc_s *desc,
  3172. struct hal_tx_completion_status *ts,
  3173. struct dp_peer *peer)
  3174. {
  3175. uint64_t time_latency = 0;
  3176. /*
  3177. * m_copy/tx_capture modes are not supported for
  3178. * scatter gather packets
  3179. */
  3180. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  3181. time_latency = (qdf_ktime_to_ms(qdf_ktime_real_get()) -
  3182. desc->timestamp);
  3183. }
  3184. if (!(desc->msdu_ext_desc)) {
  3185. if (QDF_STATUS_SUCCESS ==
  3186. dp_tx_add_to_comp_queue(soc, desc, ts, peer)) {
  3187. return;
  3188. }
  3189. if (QDF_STATUS_SUCCESS ==
  3190. dp_get_completion_indication_for_stack(soc,
  3191. desc->pdev,
  3192. peer, ts,
  3193. desc->nbuf,
  3194. time_latency)) {
  3195. qdf_nbuf_unmap_nbytes_single(soc->osdev, desc->nbuf,
  3196. QDF_DMA_TO_DEVICE,
  3197. desc->nbuf->len);
  3198. dp_send_completion_to_stack(soc,
  3199. desc->pdev,
  3200. ts->peer_id,
  3201. ts->ppdu_id,
  3202. desc->nbuf);
  3203. return;
  3204. }
  3205. }
  3206. dp_tx_comp_free_buf(soc, desc);
  3207. }
  3208. #ifdef DISABLE_DP_STATS
  3209. /**
  3210. * dp_tx_update_connectivity_stats() - update tx connectivity stats
  3211. * @soc: core txrx main context
  3212. * @tx_desc: tx desc
  3213. * @status: tx status
  3214. *
  3215. * Return: none
  3216. */
  3217. static inline
  3218. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3219. struct dp_vdev *vdev,
  3220. struct dp_tx_desc_s *tx_desc,
  3221. uint8_t status)
  3222. {
  3223. }
  3224. #else
  3225. static inline
  3226. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3227. struct dp_vdev *vdev,
  3228. struct dp_tx_desc_s *tx_desc,
  3229. uint8_t status)
  3230. {
  3231. void *osif_dev;
  3232. ol_txrx_stats_rx_fp stats_cbk;
  3233. uint8_t pkt_type;
  3234. qdf_assert(tx_desc);
  3235. if (!vdev ||
  3236. !vdev->osif_vdev ||
  3237. !vdev->stats_cb)
  3238. return;
  3239. osif_dev = vdev->osif_vdev;
  3240. stats_cbk = vdev->stats_cb;
  3241. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_HOST_FW_SENT, &pkt_type);
  3242. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  3243. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_ACK_CNT,
  3244. &pkt_type);
  3245. }
  3246. #endif
  3247. /**
  3248. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  3249. * @soc: DP soc handle
  3250. * @tx_desc: software descriptor head pointer
  3251. * @ts: Tx completion status
  3252. * @peer: peer handle
  3253. * @ring_id: ring number
  3254. *
  3255. * Return: none
  3256. */
  3257. static inline
  3258. void dp_tx_comp_process_tx_status(struct dp_soc *soc,
  3259. struct dp_tx_desc_s *tx_desc,
  3260. struct hal_tx_completion_status *ts,
  3261. struct dp_peer *peer, uint8_t ring_id)
  3262. {
  3263. uint32_t length;
  3264. qdf_ether_header_t *eh;
  3265. struct dp_vdev *vdev = NULL;
  3266. qdf_nbuf_t nbuf = tx_desc->nbuf;
  3267. uint8_t dp_status;
  3268. if (!nbuf) {
  3269. dp_info_rl("invalid tx descriptor. nbuf NULL");
  3270. goto out;
  3271. }
  3272. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  3273. length = qdf_nbuf_len(nbuf);
  3274. dp_status = qdf_dp_get_status_from_htt(ts->status);
  3275. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  3276. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  3277. QDF_TRACE_DEFAULT_PDEV_ID,
  3278. qdf_nbuf_data_addr(nbuf),
  3279. sizeof(qdf_nbuf_data(nbuf)),
  3280. tx_desc->id,
  3281. dp_status));
  3282. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3283. "-------------------- \n"
  3284. "Tx Completion Stats: \n"
  3285. "-------------------- \n"
  3286. "ack_frame_rssi = %d \n"
  3287. "first_msdu = %d \n"
  3288. "last_msdu = %d \n"
  3289. "msdu_part_of_amsdu = %d \n"
  3290. "rate_stats valid = %d \n"
  3291. "bw = %d \n"
  3292. "pkt_type = %d \n"
  3293. "stbc = %d \n"
  3294. "ldpc = %d \n"
  3295. "sgi = %d \n"
  3296. "mcs = %d \n"
  3297. "ofdma = %d \n"
  3298. "tones_in_ru = %d \n"
  3299. "tsf = %d \n"
  3300. "ppdu_id = %d \n"
  3301. "transmit_cnt = %d \n"
  3302. "tid = %d \n"
  3303. "peer_id = %d\n",
  3304. ts->ack_frame_rssi, ts->first_msdu,
  3305. ts->last_msdu, ts->msdu_part_of_amsdu,
  3306. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  3307. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  3308. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  3309. ts->transmit_cnt, ts->tid, ts->peer_id);
  3310. /* Update SoC level stats */
  3311. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  3312. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  3313. if (!peer) {
  3314. dp_err_rl("peer is null or deletion in progress");
  3315. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  3316. goto out;
  3317. }
  3318. vdev = peer->vdev;
  3319. dp_tx_update_connectivity_stats(soc, vdev, tx_desc, ts->status);
  3320. /* Update per-packet stats for mesh mode */
  3321. if (qdf_unlikely(vdev->mesh_vdev) &&
  3322. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  3323. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  3324. /* Update peer level stats */
  3325. if (qdf_unlikely(peer->bss_peer && vdev->opmode == wlan_op_mode_ap)) {
  3326. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  3327. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  3328. if ((peer->vdev->tx_encap_type ==
  3329. htt_cmn_pkt_type_ethernet) &&
  3330. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  3331. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  3332. }
  3333. }
  3334. } else {
  3335. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  3336. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED) {
  3337. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  3338. if (qdf_unlikely(peer->in_twt)) {
  3339. DP_STATS_INC_PKT(peer,
  3340. tx.tx_success_twt,
  3341. 1, length);
  3342. }
  3343. }
  3344. }
  3345. dp_tx_update_peer_stats(tx_desc, ts, peer, ring_id);
  3346. dp_tx_update_peer_ext_stats(peer, tx_desc, ts->tid, ring_id);
  3347. #ifdef QCA_SUPPORT_RDK_STATS
  3348. if (soc->rdkstats_enabled)
  3349. dp_tx_sojourn_stats_process(vdev->pdev, peer, ts->tid,
  3350. tx_desc->timestamp,
  3351. ts->ppdu_id);
  3352. #endif
  3353. out:
  3354. return;
  3355. }
  3356. /**
  3357. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  3358. * @soc: core txrx main context
  3359. * @comp_head: software descriptor head pointer
  3360. * @ring_id: ring number
  3361. *
  3362. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  3363. * and release the software descriptors after processing is complete
  3364. *
  3365. * Return: none
  3366. */
  3367. static void
  3368. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  3369. struct dp_tx_desc_s *comp_head, uint8_t ring_id)
  3370. {
  3371. struct dp_tx_desc_s *desc;
  3372. struct dp_tx_desc_s *next;
  3373. struct hal_tx_completion_status ts;
  3374. struct dp_peer *peer = NULL;
  3375. uint16_t peer_id = DP_INVALID_PEER;
  3376. qdf_nbuf_t netbuf;
  3377. desc = comp_head;
  3378. while (desc) {
  3379. if (peer_id != desc->peer_id) {
  3380. if (peer)
  3381. dp_peer_unref_delete(peer,
  3382. DP_MOD_ID_TX_COMP);
  3383. peer_id = desc->peer_id;
  3384. peer = dp_peer_get_ref_by_id(soc, peer_id,
  3385. DP_MOD_ID_TX_COMP);
  3386. }
  3387. if (qdf_likely(desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  3388. struct dp_pdev *pdev = desc->pdev;
  3389. if (qdf_likely(peer)) {
  3390. /*
  3391. * Increment peer statistics
  3392. * Minimal statistics update done here
  3393. */
  3394. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1,
  3395. desc->length);
  3396. if (desc->tx_status !=
  3397. HAL_TX_TQM_RR_FRAME_ACKED)
  3398. DP_STATS_INC(peer, tx.tx_failed, 1);
  3399. }
  3400. qdf_assert(pdev);
  3401. dp_tx_outstanding_dec(pdev);
  3402. /*
  3403. * Calling a QDF WRAPPER here is creating signifcant
  3404. * performance impact so avoided the wrapper call here
  3405. */
  3406. next = desc->next;
  3407. qdf_mem_unmap_nbytes_single(soc->osdev,
  3408. desc->dma_addr,
  3409. QDF_DMA_TO_DEVICE,
  3410. desc->length);
  3411. qdf_nbuf_free(desc->nbuf);
  3412. dp_tx_desc_free(soc, desc, desc->pool_id);
  3413. desc = next;
  3414. continue;
  3415. }
  3416. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  3417. dp_tx_comp_process_tx_status(soc, desc, &ts, peer, ring_id);
  3418. netbuf = desc->nbuf;
  3419. /* check tx complete notification */
  3420. if (peer &&
  3421. QDF_NBUF_CB_TX_EXTRA_FRAG_FLAGS_NOTIFY_COMP(netbuf))
  3422. dp_tx_notify_completion(soc, peer->vdev, desc,
  3423. netbuf, ts.status);
  3424. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  3425. next = desc->next;
  3426. dp_tx_desc_release(desc, desc->pool_id);
  3427. desc = next;
  3428. }
  3429. if (peer)
  3430. dp_peer_unref_delete(peer, DP_MOD_ID_TX_COMP);
  3431. }
  3432. /**
  3433. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  3434. * @tx_desc: software descriptor head pointer
  3435. * @status : Tx completion status from HTT descriptor
  3436. * @ring_id: ring number
  3437. *
  3438. * This function will process HTT Tx indication messages from Target
  3439. *
  3440. * Return: none
  3441. */
  3442. static
  3443. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status,
  3444. uint8_t ring_id)
  3445. {
  3446. uint8_t tx_status;
  3447. struct dp_pdev *pdev;
  3448. struct dp_vdev *vdev;
  3449. struct dp_soc *soc;
  3450. struct hal_tx_completion_status ts = {0};
  3451. uint32_t *htt_desc = (uint32_t *)status;
  3452. struct dp_peer *peer;
  3453. struct cdp_tid_tx_stats *tid_stats = NULL;
  3454. struct htt_soc *htt_handle;
  3455. /*
  3456. * If the descriptor is already freed in vdev_detach,
  3457. * continue to next descriptor
  3458. */
  3459. if ((tx_desc->vdev_id == DP_INVALID_VDEV_ID) && !tx_desc->flags) {
  3460. QDF_TRACE(QDF_MODULE_ID_DP,
  3461. QDF_TRACE_LEVEL_INFO,
  3462. "Descriptor freed in vdev_detach %d",
  3463. tx_desc->id);
  3464. return;
  3465. }
  3466. pdev = tx_desc->pdev;
  3467. soc = pdev->soc;
  3468. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3469. QDF_TRACE(QDF_MODULE_ID_DP,
  3470. QDF_TRACE_LEVEL_INFO,
  3471. "pdev in down state %d",
  3472. tx_desc->id);
  3473. dp_tx_comp_free_buf(soc, tx_desc);
  3474. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3475. return;
  3476. }
  3477. qdf_assert(tx_desc->pdev);
  3478. vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  3479. DP_MOD_ID_HTT_COMP);
  3480. if (!vdev)
  3481. return;
  3482. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  3483. htt_handle = (struct htt_soc *)soc->htt_handle;
  3484. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  3485. switch (tx_status) {
  3486. case HTT_TX_FW2WBM_TX_STATUS_OK:
  3487. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  3488. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  3489. {
  3490. uint8_t tid;
  3491. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  3492. ts.peer_id =
  3493. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  3494. htt_desc[2]);
  3495. ts.tid =
  3496. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  3497. htt_desc[2]);
  3498. } else {
  3499. ts.peer_id = HTT_INVALID_PEER;
  3500. ts.tid = HTT_INVALID_TID;
  3501. }
  3502. ts.ppdu_id =
  3503. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  3504. htt_desc[1]);
  3505. ts.ack_frame_rssi =
  3506. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  3507. htt_desc[1]);
  3508. ts.tsf = htt_desc[3];
  3509. ts.first_msdu = 1;
  3510. ts.last_msdu = 1;
  3511. tid = ts.tid;
  3512. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3513. tid = CDP_MAX_DATA_TIDS - 1;
  3514. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  3515. if (qdf_unlikely(pdev->delay_stats_flag))
  3516. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  3517. if (tx_status < CDP_MAX_TX_HTT_STATUS) {
  3518. tid_stats->htt_status_cnt[tx_status]++;
  3519. }
  3520. peer = dp_peer_get_ref_by_id(soc, ts.peer_id,
  3521. DP_MOD_ID_HTT_COMP);
  3522. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, peer, ring_id);
  3523. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  3524. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3525. if (qdf_likely(peer))
  3526. dp_peer_unref_delete(peer, DP_MOD_ID_HTT_COMP);
  3527. break;
  3528. }
  3529. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  3530. {
  3531. dp_tx_reinject_handler(soc, vdev, tx_desc, status);
  3532. break;
  3533. }
  3534. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  3535. {
  3536. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  3537. break;
  3538. }
  3539. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  3540. {
  3541. dp_tx_mec_handler(vdev, status);
  3542. break;
  3543. }
  3544. default:
  3545. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3546. "%s Invalid HTT tx_status %d\n",
  3547. __func__, tx_status);
  3548. break;
  3549. }
  3550. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  3551. }
  3552. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  3553. static inline
  3554. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3555. {
  3556. bool limit_hit = false;
  3557. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  3558. limit_hit =
  3559. (num_reaped >= cfg->tx_comp_loop_pkt_limit) ? true : false;
  3560. if (limit_hit)
  3561. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  3562. return limit_hit;
  3563. }
  3564. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3565. {
  3566. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  3567. }
  3568. #else
  3569. static inline
  3570. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3571. {
  3572. return false;
  3573. }
  3574. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3575. {
  3576. return false;
  3577. }
  3578. #endif
  3579. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  3580. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  3581. uint32_t quota)
  3582. {
  3583. void *tx_comp_hal_desc;
  3584. uint8_t buffer_src;
  3585. uint8_t pool_id;
  3586. uint32_t tx_desc_id;
  3587. struct dp_tx_desc_s *tx_desc = NULL;
  3588. struct dp_tx_desc_s *head_desc = NULL;
  3589. struct dp_tx_desc_s *tail_desc = NULL;
  3590. uint32_t num_processed = 0;
  3591. uint32_t count;
  3592. uint32_t num_avail_for_reap = 0;
  3593. bool force_break = false;
  3594. DP_HIST_INIT();
  3595. more_data:
  3596. /* Re-initialize local variables to be re-used */
  3597. head_desc = NULL;
  3598. tail_desc = NULL;
  3599. count = 0;
  3600. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  3601. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  3602. return 0;
  3603. }
  3604. num_avail_for_reap = hal_srng_dst_num_valid(soc->hal_soc, hal_ring_hdl, 0);
  3605. if (num_avail_for_reap >= quota)
  3606. num_avail_for_reap = quota;
  3607. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  3608. /* Find head descriptor from completion ring */
  3609. while (qdf_likely(num_avail_for_reap)) {
  3610. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  3611. if (qdf_unlikely(!tx_comp_hal_desc))
  3612. break;
  3613. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  3614. /* If this buffer was not released by TQM or FW, then it is not
  3615. * Tx completion indication, assert */
  3616. if (qdf_unlikely(buffer_src !=
  3617. HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  3618. (qdf_unlikely(buffer_src !=
  3619. HAL_TX_COMP_RELEASE_SOURCE_FW))) {
  3620. uint8_t wbm_internal_error;
  3621. dp_err_rl(
  3622. "Tx comp release_src != TQM | FW but from %d",
  3623. buffer_src);
  3624. hal_dump_comp_desc(tx_comp_hal_desc);
  3625. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  3626. /* When WBM sees NULL buffer_addr_info in any of
  3627. * ingress rings it sends an error indication,
  3628. * with wbm_internal_error=1, to a specific ring.
  3629. * The WBM2SW ring used to indicate these errors is
  3630. * fixed in HW, and that ring is being used as Tx
  3631. * completion ring. These errors are not related to
  3632. * Tx completions, and should just be ignored
  3633. */
  3634. wbm_internal_error = hal_get_wbm_internal_error(
  3635. soc->hal_soc,
  3636. tx_comp_hal_desc);
  3637. if (wbm_internal_error) {
  3638. dp_err_rl("Tx comp wbm_internal_error!!");
  3639. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_ALL], 1);
  3640. if (HAL_TX_COMP_RELEASE_SOURCE_REO ==
  3641. buffer_src)
  3642. dp_handle_wbm_internal_error(
  3643. soc,
  3644. tx_comp_hal_desc,
  3645. hal_tx_comp_get_buffer_type(
  3646. tx_comp_hal_desc));
  3647. } else {
  3648. dp_err_rl("Tx comp wbm_internal_error false");
  3649. DP_STATS_INC(soc, tx.non_wbm_internal_err, 1);
  3650. }
  3651. continue;
  3652. }
  3653. /* Get descriptor id */
  3654. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  3655. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  3656. DP_TX_DESC_ID_POOL_OS;
  3657. /* Find Tx descriptor */
  3658. tx_desc = dp_tx_desc_find(soc, pool_id,
  3659. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  3660. DP_TX_DESC_ID_PAGE_OS,
  3661. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  3662. DP_TX_DESC_ID_OFFSET_OS);
  3663. /*
  3664. * If the release source is FW, process the HTT status
  3665. */
  3666. if (qdf_unlikely(buffer_src ==
  3667. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  3668. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  3669. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  3670. htt_tx_status);
  3671. dp_tx_process_htt_completion(tx_desc,
  3672. htt_tx_status, ring_id);
  3673. } else {
  3674. tx_desc->peer_id =
  3675. hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  3676. tx_desc->tx_status =
  3677. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  3678. /*
  3679. * If the fast completion mode is enabled extended
  3680. * metadata from descriptor is not copied
  3681. */
  3682. if (qdf_likely(tx_desc->flags &
  3683. DP_TX_DESC_FLAG_SIMPLE))
  3684. goto add_to_pool;
  3685. /*
  3686. * If the descriptor is already freed in vdev_detach,
  3687. * continue to next descriptor
  3688. */
  3689. if (qdf_unlikely
  3690. ((tx_desc->vdev_id == DP_INVALID_VDEV_ID) &&
  3691. !tx_desc->flags)) {
  3692. QDF_TRACE(QDF_MODULE_ID_DP,
  3693. QDF_TRACE_LEVEL_INFO,
  3694. "Descriptor freed in vdev_detach %d",
  3695. tx_desc_id);
  3696. continue;
  3697. }
  3698. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3699. QDF_TRACE(QDF_MODULE_ID_DP,
  3700. QDF_TRACE_LEVEL_INFO,
  3701. "pdev in down state %d",
  3702. tx_desc_id);
  3703. dp_tx_comp_free_buf(soc, tx_desc);
  3704. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3705. goto next_desc;
  3706. }
  3707. /* Pool id is not matching. Error */
  3708. if (tx_desc->pool_id != pool_id) {
  3709. QDF_TRACE(QDF_MODULE_ID_DP,
  3710. QDF_TRACE_LEVEL_FATAL,
  3711. "Tx Comp pool id %d not matched %d",
  3712. pool_id, tx_desc->pool_id);
  3713. qdf_assert_always(0);
  3714. }
  3715. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  3716. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  3717. QDF_TRACE(QDF_MODULE_ID_DP,
  3718. QDF_TRACE_LEVEL_FATAL,
  3719. "Txdesc invalid, flgs = %x,id = %d",
  3720. tx_desc->flags, tx_desc_id);
  3721. qdf_assert_always(0);
  3722. }
  3723. /* Collect hw completion contents */
  3724. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  3725. &tx_desc->comp, 1);
  3726. add_to_pool:
  3727. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  3728. /* First ring descriptor on the cycle */
  3729. if (!head_desc) {
  3730. head_desc = tx_desc;
  3731. tail_desc = tx_desc;
  3732. }
  3733. tail_desc->next = tx_desc;
  3734. tx_desc->next = NULL;
  3735. tail_desc = tx_desc;
  3736. }
  3737. next_desc:
  3738. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3739. /*
  3740. * Processed packet count is more than given quota
  3741. * stop to processing
  3742. */
  3743. count++;
  3744. if (dp_tx_comp_loop_pkt_limit_hit(soc, count))
  3745. break;
  3746. }
  3747. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  3748. /* Process the reaped descriptors */
  3749. if (head_desc)
  3750. dp_tx_comp_process_desc_list(soc, head_desc, ring_id);
  3751. if (dp_tx_comp_enable_eol_data_check(soc)) {
  3752. if (num_processed >= quota)
  3753. force_break = true;
  3754. if (!force_break &&
  3755. hal_srng_dst_peek_sync_locked(soc->hal_soc,
  3756. hal_ring_hdl)) {
  3757. DP_STATS_INC(soc, tx.hp_oos2, 1);
  3758. if (!hif_exec_should_yield(soc->hif_handle,
  3759. int_ctx->dp_intr_id))
  3760. goto more_data;
  3761. }
  3762. }
  3763. DP_TX_HIST_STATS_PER_PDEV();
  3764. return num_processed;
  3765. }
  3766. #ifdef FEATURE_WLAN_TDLS
  3767. qdf_nbuf_t dp_tx_non_std(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3768. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  3769. {
  3770. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3771. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3772. DP_MOD_ID_TDLS);
  3773. if (!vdev) {
  3774. dp_err("vdev handle for id %d is NULL", vdev_id);
  3775. return NULL;
  3776. }
  3777. if (tx_spec & OL_TX_SPEC_NO_FREE)
  3778. vdev->is_tdls_frame = true;
  3779. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  3780. return dp_tx_send(soc_hdl, vdev_id, msdu_list);
  3781. }
  3782. #endif
  3783. static void dp_tx_vdev_update_feature_flags(struct dp_vdev *vdev)
  3784. {
  3785. struct wlan_cfg_dp_soc_ctxt *cfg;
  3786. struct dp_soc *soc;
  3787. soc = vdev->pdev->soc;
  3788. if (!soc)
  3789. return;
  3790. cfg = soc->wlan_cfg_ctx;
  3791. if (!cfg)
  3792. return;
  3793. if (vdev->opmode == wlan_op_mode_ndi)
  3794. vdev->csum_enabled = wlan_cfg_get_nan_checksum_offload(cfg);
  3795. else if ((vdev->subtype == wlan_op_subtype_p2p_device) ||
  3796. (vdev->subtype == wlan_op_subtype_p2p_cli) ||
  3797. (vdev->subtype == wlan_op_subtype_p2p_go))
  3798. vdev->csum_enabled = wlan_cfg_get_p2p_checksum_offload(cfg);
  3799. else
  3800. vdev->csum_enabled = wlan_cfg_get_checksum_offload(cfg);
  3801. }
  3802. /**
  3803. * dp_tx_vdev_attach() - attach vdev to dp tx
  3804. * @vdev: virtual device instance
  3805. *
  3806. * Return: QDF_STATUS_SUCCESS: success
  3807. * QDF_STATUS_E_RESOURCES: Error return
  3808. */
  3809. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  3810. {
  3811. int pdev_id;
  3812. /*
  3813. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  3814. */
  3815. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  3816. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  3817. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  3818. vdev->vdev_id);
  3819. pdev_id =
  3820. dp_get_target_pdev_id_for_host_pdev_id(vdev->pdev->soc,
  3821. vdev->pdev->pdev_id);
  3822. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata, pdev_id);
  3823. /*
  3824. * Set HTT Extension Valid bit to 0 by default
  3825. */
  3826. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  3827. dp_tx_vdev_update_search_flags(vdev);
  3828. dp_tx_vdev_update_feature_flags(vdev);
  3829. return QDF_STATUS_SUCCESS;
  3830. }
  3831. #ifndef FEATURE_WDS
  3832. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  3833. {
  3834. return false;
  3835. }
  3836. #endif
  3837. /**
  3838. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  3839. * @vdev: virtual device instance
  3840. *
  3841. * Return: void
  3842. *
  3843. */
  3844. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  3845. {
  3846. struct dp_soc *soc = vdev->pdev->soc;
  3847. /*
  3848. * Enable both AddrY (SA based search) and AddrX (Da based search)
  3849. * for TDLS link
  3850. *
  3851. * Enable AddrY (SA based search) only for non-WDS STA and
  3852. * ProxySTA VAP (in HKv1) modes.
  3853. *
  3854. * In all other VAP modes, only DA based search should be
  3855. * enabled
  3856. */
  3857. if (vdev->opmode == wlan_op_mode_sta &&
  3858. vdev->tdls_link_connected)
  3859. vdev->hal_desc_addr_search_flags =
  3860. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  3861. else if ((vdev->opmode == wlan_op_mode_sta) &&
  3862. !dp_tx_da_search_override(vdev))
  3863. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  3864. else
  3865. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  3866. /* Set search type only when peer map v2 messaging is enabled
  3867. * as we will have the search index (AST hash) only when v2 is
  3868. * enabled
  3869. */
  3870. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  3871. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  3872. else
  3873. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  3874. }
  3875. static inline bool
  3876. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  3877. struct dp_vdev *vdev,
  3878. struct dp_tx_desc_s *tx_desc)
  3879. {
  3880. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  3881. return false;
  3882. /*
  3883. * if vdev is given, then only check whether desc
  3884. * vdev match. if vdev is NULL, then check whether
  3885. * desc pdev match.
  3886. */
  3887. return vdev ? (tx_desc->vdev_id == vdev->vdev_id) :
  3888. (tx_desc->pdev == pdev);
  3889. }
  3890. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3891. /**
  3892. * dp_tx_desc_flush() - release resources associated
  3893. * to TX Desc
  3894. *
  3895. * @dp_pdev: Handle to DP pdev structure
  3896. * @vdev: virtual device instance
  3897. * NULL: no specific Vdev is required and check all allcated TX desc
  3898. * on this pdev.
  3899. * Non-NULL: only check the allocated TX Desc associated to this Vdev.
  3900. *
  3901. * @force_free:
  3902. * true: flush the TX desc.
  3903. * false: only reset the Vdev in each allocated TX desc
  3904. * that associated to current Vdev.
  3905. *
  3906. * This function will go through the TX desc pool to flush
  3907. * the outstanding TX data or reset Vdev to NULL in associated TX
  3908. * Desc.
  3909. */
  3910. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  3911. bool force_free)
  3912. {
  3913. uint8_t i;
  3914. uint32_t j;
  3915. uint32_t num_desc, page_id, offset;
  3916. uint16_t num_desc_per_page;
  3917. struct dp_soc *soc = pdev->soc;
  3918. struct dp_tx_desc_s *tx_desc = NULL;
  3919. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3920. if (!vdev && !force_free) {
  3921. dp_err("Reset TX desc vdev, Vdev param is required!");
  3922. return;
  3923. }
  3924. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  3925. tx_desc_pool = &soc->tx_desc[i];
  3926. if (!(tx_desc_pool->pool_size) ||
  3927. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  3928. !(tx_desc_pool->desc_pages.cacheable_pages))
  3929. continue;
  3930. /*
  3931. * Add flow pool lock protection in case pool is freed
  3932. * due to all tx_desc is recycled when handle TX completion.
  3933. * this is not necessary when do force flush as:
  3934. * a. double lock will happen if dp_tx_desc_release is
  3935. * also trying to acquire it.
  3936. * b. dp interrupt has been disabled before do force TX desc
  3937. * flush in dp_pdev_deinit().
  3938. */
  3939. if (!force_free)
  3940. qdf_spin_lock_bh(&tx_desc_pool->flow_pool_lock);
  3941. num_desc = tx_desc_pool->pool_size;
  3942. num_desc_per_page =
  3943. tx_desc_pool->desc_pages.num_element_per_page;
  3944. for (j = 0; j < num_desc; j++) {
  3945. page_id = j / num_desc_per_page;
  3946. offset = j % num_desc_per_page;
  3947. if (qdf_unlikely(!(tx_desc_pool->
  3948. desc_pages.cacheable_pages)))
  3949. break;
  3950. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3951. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3952. /*
  3953. * Free TX desc if force free is
  3954. * required, otherwise only reset vdev
  3955. * in this TX desc.
  3956. */
  3957. if (force_free) {
  3958. dp_tx_comp_free_buf(soc, tx_desc);
  3959. dp_tx_desc_release(tx_desc, i);
  3960. } else {
  3961. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  3962. }
  3963. }
  3964. }
  3965. if (!force_free)
  3966. qdf_spin_unlock_bh(&tx_desc_pool->flow_pool_lock);
  3967. }
  3968. }
  3969. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3970. /**
  3971. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  3972. *
  3973. * @soc: Handle to DP soc structure
  3974. * @tx_desc: pointer of one TX desc
  3975. * @desc_pool_id: TX Desc pool id
  3976. */
  3977. static inline void
  3978. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  3979. uint8_t desc_pool_id)
  3980. {
  3981. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  3982. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  3983. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  3984. }
  3985. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  3986. bool force_free)
  3987. {
  3988. uint8_t i, num_pool;
  3989. uint32_t j;
  3990. uint32_t num_desc, page_id, offset;
  3991. uint16_t num_desc_per_page;
  3992. struct dp_soc *soc = pdev->soc;
  3993. struct dp_tx_desc_s *tx_desc = NULL;
  3994. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3995. if (!vdev && !force_free) {
  3996. dp_err("Reset TX desc vdev, Vdev param is required!");
  3997. return;
  3998. }
  3999. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4000. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4001. for (i = 0; i < num_pool; i++) {
  4002. tx_desc_pool = &soc->tx_desc[i];
  4003. if (!tx_desc_pool->desc_pages.cacheable_pages)
  4004. continue;
  4005. num_desc_per_page =
  4006. tx_desc_pool->desc_pages.num_element_per_page;
  4007. for (j = 0; j < num_desc; j++) {
  4008. page_id = j / num_desc_per_page;
  4009. offset = j % num_desc_per_page;
  4010. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  4011. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  4012. if (force_free) {
  4013. dp_tx_comp_free_buf(soc, tx_desc);
  4014. dp_tx_desc_release(tx_desc, i);
  4015. } else {
  4016. dp_tx_desc_reset_vdev(soc, tx_desc,
  4017. i);
  4018. }
  4019. }
  4020. }
  4021. }
  4022. }
  4023. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  4024. /**
  4025. * dp_tx_vdev_detach() - detach vdev from dp tx
  4026. * @vdev: virtual device instance
  4027. *
  4028. * Return: QDF_STATUS_SUCCESS: success
  4029. * QDF_STATUS_E_RESOURCES: Error return
  4030. */
  4031. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  4032. {
  4033. struct dp_pdev *pdev = vdev->pdev;
  4034. /* Reset TX desc associated to this Vdev as NULL */
  4035. dp_tx_desc_flush(pdev, vdev, false);
  4036. dp_tx_vdev_multipass_deinit(vdev);
  4037. return QDF_STATUS_SUCCESS;
  4038. }
  4039. /**
  4040. * dp_tx_pdev_attach() - attach pdev to dp tx
  4041. * @pdev: physical device instance
  4042. *
  4043. * Return: QDF_STATUS_SUCCESS: success
  4044. * QDF_STATUS_E_RESOURCES: Error return
  4045. */
  4046. QDF_STATUS dp_tx_pdev_init(struct dp_pdev *pdev)
  4047. {
  4048. struct dp_soc *soc = pdev->soc;
  4049. /* Initialize Flow control counters */
  4050. qdf_atomic_init(&pdev->num_tx_outstanding);
  4051. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  4052. /* Initialize descriptors in TCL Ring */
  4053. hal_tx_init_data_ring(soc->hal_soc,
  4054. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  4055. }
  4056. return QDF_STATUS_SUCCESS;
  4057. }
  4058. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  4059. /* Pools will be allocated dynamically */
  4060. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  4061. int num_desc)
  4062. {
  4063. uint8_t i;
  4064. for (i = 0; i < num_pool; i++) {
  4065. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  4066. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  4067. }
  4068. return QDF_STATUS_SUCCESS;
  4069. }
  4070. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  4071. int num_desc)
  4072. {
  4073. return QDF_STATUS_SUCCESS;
  4074. }
  4075. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  4076. {
  4077. }
  4078. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  4079. {
  4080. uint8_t i;
  4081. for (i = 0; i < num_pool; i++)
  4082. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  4083. }
  4084. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  4085. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  4086. int num_desc)
  4087. {
  4088. uint8_t i, count;
  4089. /* Allocate software Tx descriptor pools */
  4090. for (i = 0; i < num_pool; i++) {
  4091. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  4092. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4093. FL("Tx Desc Pool alloc %d failed %pK"),
  4094. i, soc);
  4095. goto fail;
  4096. }
  4097. }
  4098. return QDF_STATUS_SUCCESS;
  4099. fail:
  4100. for (count = 0; count < i; count++)
  4101. dp_tx_desc_pool_free(soc, count);
  4102. return QDF_STATUS_E_NOMEM;
  4103. }
  4104. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  4105. int num_desc)
  4106. {
  4107. uint8_t i;
  4108. for (i = 0; i < num_pool; i++) {
  4109. if (dp_tx_desc_pool_init(soc, i, num_desc)) {
  4110. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4111. FL("Tx Desc Pool init %d failed %pK"),
  4112. i, soc);
  4113. return QDF_STATUS_E_NOMEM;
  4114. }
  4115. }
  4116. return QDF_STATUS_SUCCESS;
  4117. }
  4118. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  4119. {
  4120. uint8_t i;
  4121. for (i = 0; i < num_pool; i++)
  4122. dp_tx_desc_pool_deinit(soc, i);
  4123. }
  4124. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  4125. {
  4126. uint8_t i;
  4127. for (i = 0; i < num_pool; i++)
  4128. dp_tx_desc_pool_free(soc, i);
  4129. }
  4130. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  4131. /**
  4132. * dp_tx_tso_cmn_desc_pool_deinit() - de-initialize TSO descriptors
  4133. * @soc: core txrx main context
  4134. * @num_pool: number of pools
  4135. *
  4136. */
  4137. void dp_tx_tso_cmn_desc_pool_deinit(struct dp_soc *soc, uint8_t num_pool)
  4138. {
  4139. dp_tx_tso_desc_pool_deinit(soc, num_pool);
  4140. dp_tx_tso_num_seg_pool_deinit(soc, num_pool);
  4141. }
  4142. /**
  4143. * dp_tx_tso_cmn_desc_pool_free() - free TSO descriptors
  4144. * @soc: core txrx main context
  4145. * @num_pool: number of pools
  4146. *
  4147. */
  4148. void dp_tx_tso_cmn_desc_pool_free(struct dp_soc *soc, uint8_t num_pool)
  4149. {
  4150. dp_tx_tso_desc_pool_free(soc, num_pool);
  4151. dp_tx_tso_num_seg_pool_free(soc, num_pool);
  4152. }
  4153. /**
  4154. * dp_soc_tx_desc_sw_pools_free() - free all TX descriptors
  4155. * @soc: core txrx main context
  4156. *
  4157. * This function frees all tx related descriptors as below
  4158. * 1. Regular TX descriptors (static pools)
  4159. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  4160. * 3. TSO descriptors
  4161. *
  4162. */
  4163. void dp_soc_tx_desc_sw_pools_free(struct dp_soc *soc)
  4164. {
  4165. uint8_t num_pool;
  4166. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4167. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  4168. dp_tx_ext_desc_pool_free(soc, num_pool);
  4169. dp_tx_delete_static_pools(soc, num_pool);
  4170. }
  4171. /**
  4172. * dp_soc_tx_desc_sw_pools_deinit() - de-initialize all TX descriptors
  4173. * @soc: core txrx main context
  4174. *
  4175. * This function de-initializes all tx related descriptors as below
  4176. * 1. Regular TX descriptors (static pools)
  4177. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  4178. * 3. TSO descriptors
  4179. *
  4180. */
  4181. void dp_soc_tx_desc_sw_pools_deinit(struct dp_soc *soc)
  4182. {
  4183. uint8_t num_pool;
  4184. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4185. dp_tx_flow_control_deinit(soc);
  4186. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  4187. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  4188. dp_tx_deinit_static_pools(soc, num_pool);
  4189. }
  4190. /**
  4191. * dp_tso_attach() - TSO attach handler
  4192. * @txrx_soc: Opaque Dp handle
  4193. *
  4194. * Reserve TSO descriptor buffers
  4195. *
  4196. * Return: QDF_STATUS_E_FAILURE on failure or
  4197. * QDF_STATUS_SUCCESS on success
  4198. */
  4199. QDF_STATUS dp_tx_tso_cmn_desc_pool_alloc(struct dp_soc *soc,
  4200. uint8_t num_pool,
  4201. uint16_t num_desc)
  4202. {
  4203. if (dp_tx_tso_desc_pool_alloc(soc, num_pool, num_desc)) {
  4204. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  4205. return QDF_STATUS_E_FAILURE;
  4206. }
  4207. if (dp_tx_tso_num_seg_pool_alloc(soc, num_pool, num_desc)) {
  4208. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  4209. num_pool, soc);
  4210. return QDF_STATUS_E_FAILURE;
  4211. }
  4212. return QDF_STATUS_SUCCESS;
  4213. }
  4214. /**
  4215. * dp_tx_tso_cmn_desc_pool_init() - TSO cmn desc pool init
  4216. * @soc: DP soc handle
  4217. * @num_pool: Number of pools
  4218. * @num_desc: Number of descriptors
  4219. *
  4220. * Initialize TSO descriptor pools
  4221. *
  4222. * Return: QDF_STATUS_E_FAILURE on failure or
  4223. * QDF_STATUS_SUCCESS on success
  4224. */
  4225. QDF_STATUS dp_tx_tso_cmn_desc_pool_init(struct dp_soc *soc,
  4226. uint8_t num_pool,
  4227. uint16_t num_desc)
  4228. {
  4229. if (dp_tx_tso_desc_pool_init(soc, num_pool, num_desc)) {
  4230. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  4231. return QDF_STATUS_E_FAILURE;
  4232. }
  4233. if (dp_tx_tso_num_seg_pool_init(soc, num_pool, num_desc)) {
  4234. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  4235. num_pool, soc);
  4236. return QDF_STATUS_E_FAILURE;
  4237. }
  4238. return QDF_STATUS_SUCCESS;
  4239. }
  4240. /**
  4241. * dp_soc_tx_desc_sw_pools_alloc() - Allocate tx descriptor pool memory
  4242. * @soc: core txrx main context
  4243. *
  4244. * This function allocates memory for following descriptor pools
  4245. * 1. regular sw tx descriptor pools (static pools)
  4246. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4247. * 3. TSO descriptor pools
  4248. *
  4249. * Return: QDF_STATUS_SUCCESS: success
  4250. * QDF_STATUS_E_RESOURCES: Error return
  4251. */
  4252. QDF_STATUS dp_soc_tx_desc_sw_pools_alloc(struct dp_soc *soc)
  4253. {
  4254. uint8_t num_pool;
  4255. uint32_t num_desc;
  4256. uint32_t num_ext_desc;
  4257. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4258. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4259. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4260. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4261. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  4262. __func__, num_pool, num_desc);
  4263. if ((num_pool > MAX_TXDESC_POOLS) ||
  4264. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  4265. goto fail1;
  4266. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  4267. goto fail1;
  4268. if (dp_tx_ext_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4269. goto fail2;
  4270. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4271. return QDF_STATUS_SUCCESS;
  4272. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4273. goto fail3;
  4274. return QDF_STATUS_SUCCESS;
  4275. fail3:
  4276. dp_tx_ext_desc_pool_free(soc, num_pool);
  4277. fail2:
  4278. dp_tx_delete_static_pools(soc, num_pool);
  4279. fail1:
  4280. return QDF_STATUS_E_RESOURCES;
  4281. }
  4282. /**
  4283. * dp_soc_tx_desc_sw_pools_init() - Initialise TX descriptor pools
  4284. * @soc: core txrx main context
  4285. *
  4286. * This function initializes the following TX descriptor pools
  4287. * 1. regular sw tx descriptor pools (static pools)
  4288. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4289. * 3. TSO descriptor pools
  4290. *
  4291. * Return: QDF_STATUS_SUCCESS: success
  4292. * QDF_STATUS_E_RESOURCES: Error return
  4293. */
  4294. QDF_STATUS dp_soc_tx_desc_sw_pools_init(struct dp_soc *soc)
  4295. {
  4296. uint8_t num_pool;
  4297. uint32_t num_desc;
  4298. uint32_t num_ext_desc;
  4299. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4300. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4301. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4302. if (dp_tx_init_static_pools(soc, num_pool, num_desc))
  4303. goto fail1;
  4304. if (dp_tx_ext_desc_pool_init(soc, num_pool, num_ext_desc))
  4305. goto fail2;
  4306. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4307. return QDF_STATUS_SUCCESS;
  4308. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4309. goto fail3;
  4310. dp_tx_flow_control_init(soc);
  4311. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  4312. return QDF_STATUS_SUCCESS;
  4313. fail3:
  4314. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  4315. fail2:
  4316. dp_tx_deinit_static_pools(soc, num_pool);
  4317. fail1:
  4318. return QDF_STATUS_E_RESOURCES;
  4319. }
  4320. /**
  4321. * dp_tso_soc_attach() - Allocate and initialize TSO descriptors
  4322. * @txrx_soc: dp soc handle
  4323. *
  4324. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4325. * QDF_STATUS_E_FAILURE
  4326. */
  4327. QDF_STATUS dp_tso_soc_attach(struct cdp_soc_t *txrx_soc)
  4328. {
  4329. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4330. uint8_t num_pool;
  4331. uint32_t num_desc;
  4332. uint32_t num_ext_desc;
  4333. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4334. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4335. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4336. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4337. return QDF_STATUS_E_FAILURE;
  4338. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4339. return QDF_STATUS_E_FAILURE;
  4340. return QDF_STATUS_SUCCESS;
  4341. }
  4342. /**
  4343. * dp_tso_soc_detach() - de-initialize and free the TSO descriptors
  4344. * @txrx_soc: dp soc handle
  4345. *
  4346. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4347. */
  4348. QDF_STATUS dp_tso_soc_detach(struct cdp_soc_t *txrx_soc)
  4349. {
  4350. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4351. uint8_t num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4352. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  4353. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  4354. return QDF_STATUS_SUCCESS;
  4355. }