sde_encoder.c 158 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  39. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  40. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  43. (p) ? (p)->parent->base.id : -1, \
  44. (p) ? (p)->intf_idx - INTF_0 : -1, \
  45. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  46. ##__VA_ARGS__)
  47. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. /*
  53. * Two to anticipate panels that can do cmd/vid dynamic switching
  54. * plan is to create all possible physical encoder types, and switch between
  55. * them at runtime
  56. */
  57. #define NUM_PHYS_ENCODER_TYPES 2
  58. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  59. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  60. #define MAX_CHANNELS_PER_ENC 2
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  67. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  68. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event.
  78. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  79. * This event happens at INTERRUPT level.
  80. * Event signals the end of the data transfer after the PP FRAME_DONE
  81. * event. At the end of this event, a delayed work is scheduled to go to
  82. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to turn of only irq - leave clocks ON to reduce the mode
  100. * switch latency.
  101. * @SDE_ENC_RC_EVENT_POST_MODESET:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that seamless mode switch is complete and resources are
  104. * acquired. Clients wants to turn on the irq again and update the rsc
  105. * with new vtotal.
  106. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  107. * This event happens at NORMAL priority from a work item.
  108. * Event signals that there were no frame updates for
  109. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  110. * and request RSC with IDLE state and change the resource state to IDLE.
  111. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  112. * This event is triggered from the input event thread when touch event is
  113. * received from the input device. On receiving this event,
  114. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  115. clocks and enable RSC.
  116. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  117. * off work since a new commit is imminent.
  118. */
  119. enum sde_enc_rc_events {
  120. SDE_ENC_RC_EVENT_KICKOFF = 1,
  121. SDE_ENC_RC_EVENT_FRAME_DONE,
  122. SDE_ENC_RC_EVENT_PRE_STOP,
  123. SDE_ENC_RC_EVENT_STOP,
  124. SDE_ENC_RC_EVENT_PRE_MODESET,
  125. SDE_ENC_RC_EVENT_POST_MODESET,
  126. SDE_ENC_RC_EVENT_ENTER_IDLE,
  127. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  128. };
  129. /*
  130. * enum sde_enc_rc_states - states that the resource control maintains
  131. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  132. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  133. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  134. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  135. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  136. */
  137. enum sde_enc_rc_states {
  138. SDE_ENC_RC_STATE_OFF,
  139. SDE_ENC_RC_STATE_PRE_OFF,
  140. SDE_ENC_RC_STATE_ON,
  141. SDE_ENC_RC_STATE_MODESET,
  142. SDE_ENC_RC_STATE_IDLE
  143. };
  144. /**
  145. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  146. * encoders. Virtual encoder manages one "logical" display. Physical
  147. * encoders manage one intf block, tied to a specific panel/sub-panel.
  148. * Virtual encoder defers as much as possible to the physical encoders.
  149. * Virtual encoder registers itself with the DRM Framework as the encoder.
  150. * @base: drm_encoder base class for registration with DRM
  151. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  152. * @bus_scaling_client: Client handle to the bus scaling interface
  153. * @te_source: vsync source pin information
  154. * @num_phys_encs: Actual number of physical encoders contained.
  155. * @phys_encs: Container of physical encoders managed.
  156. * @cur_master: Pointer to the current master in this mode. Optimization
  157. * Only valid after enable. Cleared as disable.
  158. * @hw_pp Handle to the pingpong blocks used for the display. No.
  159. * pingpong blocks can be different than num_phys_encs.
  160. * @hw_dsc: Array of DSC block handles used for the display.
  161. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  162. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  163. * for partial update right-only cases, such as pingpong
  164. * split where virtual pingpong does not generate IRQs
  165. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  166. * notification of the VBLANK
  167. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  168. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  169. * all CTL paths
  170. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  171. * @debugfs_root: Debug file system root file node
  172. * @enc_lock: Lock around physical encoder create/destroy and
  173. access.
  174. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  175. * done with frame processing.
  176. * @crtc_frame_event_cb: callback handler for frame event
  177. * @crtc_frame_event_cb_data: callback handler private data
  178. * @vsync_event_timer: vsync timer
  179. * @rsc_client: rsc client pointer
  180. * @rsc_state_init: boolean to indicate rsc config init
  181. * @disp_info: local copy of msm_display_info struct
  182. * @misr_enable: misr enable/disable status
  183. * @misr_frame_count: misr frame count before start capturing the data
  184. * @idle_pc_enabled: indicate if idle power collapse is enabled
  185. * currently. This can be controlled by user-mode
  186. * @rc_lock: resource control mutex lock to protect
  187. * virt encoder over various state changes
  188. * @rc_state: resource controller state
  189. * @delayed_off_work: delayed worker to schedule disabling of
  190. * clks and resources after IDLE_TIMEOUT time.
  191. * @vsync_event_work: worker to handle vsync event for autorefresh
  192. * @input_event_work: worker to handle input device touch events
  193. * @esd_trigger_work: worker to handle esd trigger events
  194. * @input_handler: handler for input device events
  195. * @topology: topology of the display
  196. * @vblank_enabled: boolean to track userspace vblank vote
  197. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  198. * @frame_trigger_mode: frame trigger mode indication for command
  199. * mode display
  200. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  201. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  202. * @cur_conn_roi: current connector roi
  203. * @prv_conn_roi: previous connector roi to optimize if unchanged
  204. * @crtc pointer to drm_crtc
  205. * @recovery_events_enabled: status of hw recovery feature enable by client
  206. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  207. * after power collapse
  208. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  209. * @mode_info: stores the current mode information
  210. */
  211. struct sde_encoder_virt {
  212. struct drm_encoder base;
  213. spinlock_t enc_spinlock;
  214. struct mutex vblank_ctl_lock;
  215. uint32_t bus_scaling_client;
  216. uint32_t display_num_of_h_tiles;
  217. uint32_t te_source;
  218. unsigned int num_phys_encs;
  219. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  220. struct sde_encoder_phys *cur_master;
  221. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  222. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  223. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  224. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  225. bool intfs_swapped;
  226. void (*crtc_vblank_cb)(void *data);
  227. void *crtc_vblank_cb_data;
  228. struct dentry *debugfs_root;
  229. struct mutex enc_lock;
  230. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  231. void (*crtc_frame_event_cb)(void *data, u32 event);
  232. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  233. struct timer_list vsync_event_timer;
  234. struct sde_rsc_client *rsc_client;
  235. bool rsc_state_init;
  236. struct msm_display_info disp_info;
  237. bool misr_enable;
  238. u32 misr_frame_count;
  239. bool idle_pc_enabled;
  240. struct mutex rc_lock;
  241. enum sde_enc_rc_states rc_state;
  242. struct kthread_delayed_work delayed_off_work;
  243. struct kthread_work vsync_event_work;
  244. struct kthread_work input_event_work;
  245. struct kthread_work esd_trigger_work;
  246. struct input_handler *input_handler;
  247. struct msm_display_topology topology;
  248. bool vblank_enabled;
  249. bool idle_pc_restore;
  250. enum frame_trigger_mode_type frame_trigger_mode;
  251. bool dynamic_hdr_updated;
  252. struct sde_rsc_cmd_config rsc_config;
  253. struct sde_rect cur_conn_roi;
  254. struct sde_rect prv_conn_roi;
  255. struct drm_crtc *crtc;
  256. bool recovery_events_enabled;
  257. bool elevated_ahb_vote;
  258. struct pm_qos_request pm_qos_cpu_req;
  259. struct msm_mode_info mode_info;
  260. };
  261. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  262. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  263. {
  264. struct sde_encoder_virt *sde_enc;
  265. int i;
  266. sde_enc = to_sde_encoder_virt(drm_enc);
  267. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  268. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  269. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  270. SDE_EVT32(DRMID(drm_enc), enable);
  271. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  272. }
  273. }
  274. }
  275. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  276. struct sde_kms *sde_kms)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct pm_qos_request *req;
  280. u32 cpu_mask;
  281. u32 cpu_dma_latency;
  282. int cpu;
  283. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  284. return;
  285. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  286. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  287. req = &sde_enc->pm_qos_cpu_req;
  288. req->type = PM_QOS_REQ_AFFINE_CORES;
  289. cpumask_empty(&req->cpus_affine);
  290. for_each_possible_cpu(cpu) {
  291. if ((1 << cpu) & cpu_mask)
  292. cpumask_set_cpu(cpu, &req->cpus_affine);
  293. }
  294. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  295. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  296. }
  297. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  298. struct sde_kms *sde_kms)
  299. {
  300. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  301. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  302. return;
  303. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  304. }
  305. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  306. {
  307. struct sde_encoder_virt *sde_enc;
  308. struct msm_compression_info *comp_info;
  309. if (!drm_enc)
  310. return false;
  311. sde_enc = to_sde_encoder_virt(drm_enc);
  312. comp_info = &sde_enc->mode_info.comp_info;
  313. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. do {
  323. rc = wait_event_timeout(*(info->wq),
  324. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  325. cur_ktime = ktime_get();
  326. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  327. timeout_ms, atomic_read(info->atomic_cnt));
  328. /* If we timed out, counter is valid and time is less, wait again */
  329. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  330. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  331. return rc;
  332. }
  333. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  334. {
  335. enum sde_rm_topology_name topology;
  336. struct sde_encoder_virt *sde_enc;
  337. struct drm_connector *drm_conn;
  338. if (!drm_enc)
  339. return false;
  340. sde_enc = to_sde_encoder_virt(drm_enc);
  341. if (!sde_enc->cur_master)
  342. return false;
  343. drm_conn = sde_enc->cur_master->connector;
  344. if (!drm_conn)
  345. return false;
  346. topology = sde_connector_get_topology_name(drm_conn);
  347. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  348. return true;
  349. return false;
  350. }
  351. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  352. {
  353. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  354. return sde_enc && sde_enc->disp_info.is_primary;
  355. }
  356. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  357. {
  358. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  359. return sde_enc && sde_enc->cur_master &&
  360. sde_enc->cur_master->cont_splash_enabled;
  361. }
  362. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  363. enum sde_intr_idx intr_idx)
  364. {
  365. SDE_EVT32(DRMID(phys_enc->parent),
  366. phys_enc->intf_idx - INTF_0,
  367. phys_enc->hw_pp->idx - PINGPONG_0,
  368. intr_idx);
  369. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  370. if (phys_enc->parent_ops.handle_frame_done)
  371. phys_enc->parent_ops.handle_frame_done(
  372. phys_enc->parent, phys_enc,
  373. SDE_ENCODER_FRAME_EVENT_ERROR);
  374. }
  375. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  376. enum sde_intr_idx intr_idx,
  377. struct sde_encoder_wait_info *wait_info)
  378. {
  379. struct sde_encoder_irq *irq;
  380. u32 irq_status;
  381. int ret, i;
  382. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  383. SDE_ERROR("invalid params\n");
  384. return -EINVAL;
  385. }
  386. irq = &phys_enc->irq[intr_idx];
  387. /* note: do master / slave checking outside */
  388. /* return EWOULDBLOCK since we know the wait isn't necessary */
  389. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  390. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  393. return -EWOULDBLOCK;
  394. }
  395. if (irq->irq_idx < 0) {
  396. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  397. irq->name, irq->hw_idx);
  398. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  399. irq->irq_idx);
  400. return 0;
  401. }
  402. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  403. atomic_read(wait_info->atomic_cnt));
  404. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  406. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  407. /*
  408. * Some module X may disable interrupt for longer duration
  409. * and it may trigger all interrupts including timer interrupt
  410. * when module X again enable the interrupt.
  411. * That may cause interrupt wait timeout API in this API.
  412. * It is handled by split the wait timer in two halves.
  413. */
  414. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  415. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  416. irq->hw_idx,
  417. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  418. wait_info);
  419. if (ret)
  420. break;
  421. }
  422. if (ret <= 0) {
  423. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  424. irq->irq_idx, true);
  425. if (irq_status) {
  426. unsigned long flags;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  428. irq->hw_idx, irq->irq_idx,
  429. phys_enc->hw_pp->idx - PINGPONG_0,
  430. atomic_read(wait_info->atomic_cnt));
  431. SDE_DEBUG_PHYS(phys_enc,
  432. "done but irq %d not triggered\n",
  433. irq->irq_idx);
  434. local_irq_save(flags);
  435. irq->cb.func(phys_enc, irq->irq_idx);
  436. local_irq_restore(flags);
  437. ret = 0;
  438. } else {
  439. ret = -ETIMEDOUT;
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  441. irq->hw_idx, irq->irq_idx,
  442. phys_enc->hw_pp->idx - PINGPONG_0,
  443. atomic_read(wait_info->atomic_cnt), irq_status,
  444. SDE_EVTLOG_ERROR);
  445. }
  446. } else {
  447. ret = 0;
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  450. atomic_read(wait_info->atomic_cnt));
  451. }
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  455. return ret;
  456. }
  457. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  458. enum sde_intr_idx intr_idx)
  459. {
  460. struct sde_encoder_irq *irq;
  461. int ret = 0;
  462. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  463. SDE_ERROR("invalid params\n");
  464. return -EINVAL;
  465. }
  466. irq = &phys_enc->irq[intr_idx];
  467. if (irq->irq_idx >= 0) {
  468. SDE_DEBUG_PHYS(phys_enc,
  469. "skipping already registered irq %s type %d\n",
  470. irq->name, irq->intr_type);
  471. return 0;
  472. }
  473. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  474. irq->intr_type, irq->hw_idx);
  475. if (irq->irq_idx < 0) {
  476. SDE_ERROR_PHYS(phys_enc,
  477. "failed to lookup IRQ index for %s type:%d\n",
  478. irq->name, irq->intr_type);
  479. return -EINVAL;
  480. }
  481. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  482. &irq->cb);
  483. if (ret) {
  484. SDE_ERROR_PHYS(phys_enc,
  485. "failed to register IRQ callback for %s\n",
  486. irq->name);
  487. irq->irq_idx = -EINVAL;
  488. return ret;
  489. }
  490. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  491. if (ret) {
  492. SDE_ERROR_PHYS(phys_enc,
  493. "enable IRQ for intr:%s failed, irq_idx %d\n",
  494. irq->name, irq->irq_idx);
  495. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  496. irq->irq_idx, &irq->cb);
  497. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, SDE_EVTLOG_ERROR);
  499. irq->irq_idx = -EINVAL;
  500. return ret;
  501. }
  502. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  503. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  504. irq->name, irq->irq_idx);
  505. return ret;
  506. }
  507. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  508. enum sde_intr_idx intr_idx)
  509. {
  510. struct sde_encoder_irq *irq;
  511. int ret;
  512. if (!phys_enc) {
  513. SDE_ERROR("invalid encoder\n");
  514. return -EINVAL;
  515. }
  516. irq = &phys_enc->irq[intr_idx];
  517. /* silently skip irqs that weren't registered */
  518. if (irq->irq_idx < 0) {
  519. SDE_ERROR(
  520. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  521. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  522. irq->irq_idx);
  523. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  524. irq->irq_idx, SDE_EVTLOG_ERROR);
  525. return 0;
  526. }
  527. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  528. if (ret)
  529. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  530. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  531. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  532. &irq->cb);
  533. if (ret)
  534. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  535. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  536. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  537. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  538. irq->irq_idx = -EINVAL;
  539. return 0;
  540. }
  541. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  542. struct sde_encoder_hw_resources *hw_res,
  543. struct drm_connector_state *conn_state)
  544. {
  545. struct sde_encoder_virt *sde_enc = NULL;
  546. int i = 0;
  547. if (!hw_res || !drm_enc || !conn_state) {
  548. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  549. !drm_enc, !hw_res, !conn_state);
  550. return;
  551. }
  552. sde_enc = to_sde_encoder_virt(drm_enc);
  553. SDE_DEBUG_ENC(sde_enc, "\n");
  554. /* Query resources used by phys encs, expected to be without overlap */
  555. memset(hw_res, 0, sizeof(*hw_res));
  556. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  557. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  558. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  559. if (phys && phys->ops.get_hw_resources)
  560. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  561. }
  562. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  563. hw_res->topology = sde_enc->mode_info.topology;
  564. hw_res->is_primary = sde_enc->disp_info.is_primary;
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. if (!drm_enc) {
  571. SDE_ERROR("invalid encoder\n");
  572. return;
  573. }
  574. sde_enc = to_sde_encoder_virt(drm_enc);
  575. SDE_DEBUG_ENC(sde_enc, "\n");
  576. mutex_lock(&sde_enc->enc_lock);
  577. sde_rsc_client_destroy(sde_enc->rsc_client);
  578. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  579. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  580. if (phys && phys->ops.destroy) {
  581. phys->ops.destroy(phys);
  582. --sde_enc->num_phys_encs;
  583. sde_enc->phys_encs[i] = NULL;
  584. }
  585. }
  586. if (sde_enc->num_phys_encs)
  587. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  588. sde_enc->num_phys_encs);
  589. sde_enc->num_phys_encs = 0;
  590. mutex_unlock(&sde_enc->enc_lock);
  591. drm_encoder_cleanup(drm_enc);
  592. mutex_destroy(&sde_enc->enc_lock);
  593. kfree(sde_enc->input_handler);
  594. sde_enc->input_handler = NULL;
  595. kfree(sde_enc);
  596. }
  597. void sde_encoder_helper_update_intf_cfg(
  598. struct sde_encoder_phys *phys_enc)
  599. {
  600. struct sde_encoder_virt *sde_enc;
  601. struct sde_hw_intf_cfg_v1 *intf_cfg;
  602. enum sde_3d_blend_mode mode_3d;
  603. if (!phys_enc) {
  604. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  605. return;
  606. }
  607. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  608. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  609. SDE_DEBUG_ENC(sde_enc,
  610. "intf_cfg updated for %d at idx %d\n",
  611. phys_enc->intf_idx,
  612. intf_cfg->intf_count);
  613. /* setup interface configuration */
  614. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  615. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  616. return;
  617. }
  618. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  619. if (phys_enc == sde_enc->cur_master) {
  620. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  621. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  622. else
  623. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  624. }
  625. /* configure this interface as master for split display */
  626. if (phys_enc->split_role == ENC_ROLE_MASTER)
  627. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  628. /* setup which pp blk will connect to this intf */
  629. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  630. phys_enc->hw_intf->ops.bind_pingpong_blk(
  631. phys_enc->hw_intf,
  632. true,
  633. phys_enc->hw_pp->idx);
  634. /*setup merge_3d configuration */
  635. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  636. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  637. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  638. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  639. phys_enc->hw_pp->merge_3d->idx;
  640. if (phys_enc->hw_pp->ops.setup_3d_mode)
  641. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  642. mode_3d);
  643. }
  644. void sde_encoder_helper_split_config(
  645. struct sde_encoder_phys *phys_enc,
  646. enum sde_intf interface)
  647. {
  648. struct sde_encoder_virt *sde_enc;
  649. struct split_pipe_cfg cfg = { 0 };
  650. struct sde_hw_mdp *hw_mdptop;
  651. enum sde_rm_topology_name topology;
  652. struct msm_display_info *disp_info;
  653. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  654. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  655. return;
  656. }
  657. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  658. hw_mdptop = phys_enc->hw_mdptop;
  659. disp_info = &sde_enc->disp_info;
  660. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  661. return;
  662. /**
  663. * disable split modes since encoder will be operating in as the only
  664. * encoder, either for the entire use case in the case of, for example,
  665. * single DSI, or for this frame in the case of left/right only partial
  666. * update.
  667. */
  668. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  669. if (hw_mdptop->ops.setup_split_pipe)
  670. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  673. return;
  674. }
  675. cfg.en = true;
  676. cfg.mode = phys_enc->intf_mode;
  677. cfg.intf = interface;
  678. if (cfg.en && phys_enc->ops.needs_single_flush &&
  679. phys_enc->ops.needs_single_flush(phys_enc))
  680. cfg.split_flush_en = true;
  681. topology = sde_connector_get_topology_name(phys_enc->connector);
  682. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  683. cfg.pp_split_slave = cfg.intf;
  684. else
  685. cfg.pp_split_slave = INTF_MAX;
  686. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  687. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg.en);
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  690. } else if (sde_enc->hw_pp[0]) {
  691. /*
  692. * slave encoder
  693. * - determine split index from master index,
  694. * assume master is first pp
  695. */
  696. cfg.pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  697. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  698. cfg.pp_split_index);
  699. if (hw_mdptop->ops.setup_pp_split)
  700. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  701. }
  702. }
  703. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  704. {
  705. struct sde_encoder_virt *sde_enc;
  706. int i = 0;
  707. if (!drm_enc)
  708. return false;
  709. sde_enc = to_sde_encoder_virt(drm_enc);
  710. if (!sde_enc)
  711. return false;
  712. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  713. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  714. if (phys && phys->in_clone_mode)
  715. return true;
  716. }
  717. return false;
  718. }
  719. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  720. struct drm_crtc_state *crtc_state,
  721. struct drm_connector_state *conn_state)
  722. {
  723. const struct drm_display_mode *mode;
  724. struct drm_display_mode *adj_mode;
  725. int i = 0;
  726. int ret = 0;
  727. mode = &crtc_state->mode;
  728. adj_mode = &crtc_state->adjusted_mode;
  729. /* perform atomic check on the first physical encoder (master) */
  730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  732. if (phys && phys->ops.atomic_check)
  733. ret = phys->ops.atomic_check(phys, crtc_state,
  734. conn_state);
  735. else if (phys && phys->ops.mode_fixup)
  736. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  737. ret = -EINVAL;
  738. if (ret) {
  739. SDE_ERROR_ENC(sde_enc,
  740. "mode unsupported, phys idx %d\n", i);
  741. break;
  742. }
  743. }
  744. return ret;
  745. }
  746. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  747. struct drm_crtc_state *crtc_state,
  748. struct drm_connector_state *conn_state,
  749. struct sde_connector_state *sde_conn_state,
  750. struct sde_crtc_state *sde_crtc_state)
  751. {
  752. int ret = 0;
  753. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  754. struct sde_rect mode_roi, roi;
  755. mode_roi.x = 0;
  756. mode_roi.y = 0;
  757. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  758. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  759. if (sde_conn_state->rois.num_rects) {
  760. sde_kms_rect_merge_rectangles(
  761. &sde_conn_state->rois, &roi);
  762. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  763. SDE_ERROR_ENC(sde_enc,
  764. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  765. roi.x, roi.y, roi.w, roi.h);
  766. ret = -EINVAL;
  767. }
  768. }
  769. if (sde_crtc_state->user_roi_list.num_rects) {
  770. sde_kms_rect_merge_rectangles(
  771. &sde_crtc_state->user_roi_list, &roi);
  772. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  773. SDE_ERROR_ENC(sde_enc,
  774. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  775. roi.x, roi.y, roi.w, roi.h);
  776. ret = -EINVAL;
  777. }
  778. }
  779. }
  780. return ret;
  781. }
  782. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  783. struct drm_crtc_state *crtc_state,
  784. struct drm_connector_state *conn_state,
  785. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  786. struct sde_connector *sde_conn,
  787. struct sde_connector_state *sde_conn_state)
  788. {
  789. int ret = 0;
  790. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  791. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  792. struct msm_display_topology *topology = NULL;
  793. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  794. &sde_conn_state->mode_info,
  795. sde_kms->catalog->max_mixer_width,
  796. sde_conn->display);
  797. if (ret) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "failed to get mode info, rc = %d\n", ret);
  800. return ret;
  801. }
  802. if (sde_conn_state->mode_info.comp_info.comp_type &&
  803. sde_conn_state->mode_info.comp_info.comp_ratio >=
  804. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  805. SDE_ERROR_ENC(sde_enc,
  806. "invalid compression ratio: %d\n",
  807. sde_conn_state->mode_info.comp_info.comp_ratio);
  808. ret = -EINVAL;
  809. return ret;
  810. }
  811. /* Reserve dynamic resources, indicating atomic_check phase */
  812. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  813. conn_state, true);
  814. if (ret) {
  815. SDE_ERROR_ENC(sde_enc,
  816. "RM failed to reserve resources, rc = %d\n",
  817. ret);
  818. return ret;
  819. }
  820. /**
  821. * Update connector state with the topology selected for the
  822. * resource set validated. Reset the topology if we are
  823. * de-activating crtc.
  824. */
  825. if (crtc_state->active)
  826. topology = &sde_conn_state->mode_info.topology;
  827. ret = sde_rm_update_topology(conn_state, topology);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "RM failed to update topology, rc: %d\n", ret);
  831. return ret;
  832. }
  833. ret = sde_connector_set_blob_data(conn_state->connector,
  834. conn_state,
  835. CONNECTOR_PROP_SDE_INFO);
  836. if (ret) {
  837. SDE_ERROR_ENC(sde_enc,
  838. "connector failed to update info, rc: %d\n",
  839. ret);
  840. return ret;
  841. }
  842. }
  843. return ret;
  844. }
  845. static int sde_encoder_virt_atomic_check(
  846. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  847. struct drm_connector_state *conn_state)
  848. {
  849. struct sde_encoder_virt *sde_enc;
  850. struct msm_drm_private *priv;
  851. struct sde_kms *sde_kms;
  852. const struct drm_display_mode *mode;
  853. struct drm_display_mode *adj_mode;
  854. struct sde_connector *sde_conn = NULL;
  855. struct sde_connector_state *sde_conn_state = NULL;
  856. struct sde_crtc_state *sde_crtc_state = NULL;
  857. enum sde_rm_topology_name old_top;
  858. int ret = 0;
  859. if (!drm_enc || !crtc_state || !conn_state) {
  860. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  861. !drm_enc, !crtc_state, !conn_state);
  862. return -EINVAL;
  863. }
  864. sde_enc = to_sde_encoder_virt(drm_enc);
  865. SDE_DEBUG_ENC(sde_enc, "\n");
  866. priv = drm_enc->dev->dev_private;
  867. sde_kms = to_sde_kms(priv->kms);
  868. mode = &crtc_state->mode;
  869. adj_mode = &crtc_state->adjusted_mode;
  870. sde_conn = to_sde_connector(conn_state->connector);
  871. sde_conn_state = to_sde_connector_state(conn_state);
  872. sde_crtc_state = to_sde_crtc_state(crtc_state);
  873. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  874. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  875. conn_state);
  876. if (ret)
  877. return ret;
  878. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  879. conn_state, sde_conn_state, sde_crtc_state);
  880. if (ret)
  881. return ret;
  882. /**
  883. * record topology in previous atomic state to be able to handle
  884. * topology transitions correctly.
  885. */
  886. old_top = sde_connector_get_property(conn_state,
  887. CONNECTOR_PROP_TOPOLOGY_NAME);
  888. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  889. if (ret)
  890. return ret;
  891. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  892. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  893. if (ret)
  894. return ret;
  895. ret = sde_connector_roi_v1_check_roi(conn_state);
  896. if (ret) {
  897. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  898. ret);
  899. return ret;
  900. }
  901. drm_mode_set_crtcinfo(adj_mode, 0);
  902. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  903. return ret;
  904. }
  905. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  906. int pic_width, int pic_height)
  907. {
  908. if (!dsc || !pic_width || !pic_height) {
  909. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  910. pic_width, pic_height);
  911. return -EINVAL;
  912. }
  913. if ((pic_width % dsc->slice_width) ||
  914. (pic_height % dsc->slice_height)) {
  915. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  916. pic_width, pic_height,
  917. dsc->slice_width, dsc->slice_height);
  918. return -EINVAL;
  919. }
  920. dsc->pic_width = pic_width;
  921. dsc->pic_height = pic_height;
  922. return 0;
  923. }
  924. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  925. int intf_width)
  926. {
  927. int slice_per_pkt, slice_per_intf;
  928. int bytes_in_slice, total_bytes_per_intf;
  929. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  930. (intf_width < dsc->slice_width)) {
  931. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  932. intf_width, dsc ? dsc->slice_width : -1);
  933. return;
  934. }
  935. slice_per_pkt = dsc->slice_per_pkt;
  936. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  937. /*
  938. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  939. * This can happen during partial update.
  940. */
  941. if (slice_per_pkt > slice_per_intf)
  942. slice_per_pkt = 1;
  943. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  944. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  945. dsc->eol_byte_num = total_bytes_per_intf % 3;
  946. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  947. dsc->bytes_in_slice = bytes_in_slice;
  948. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  949. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  950. }
  951. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  952. int enc_ip_width)
  953. {
  954. int max_ssm_delay, max_se_size, obuf_latency;
  955. int input_ssm_out_latency, base_hs_latency;
  956. int multi_hs_extra_latency, mux_word_size;
  957. /* Hardent core config */
  958. int max_muxword_size = 48;
  959. int output_rate = 64;
  960. int rtl_max_bpc = 10;
  961. int pipeline_latency = 28;
  962. max_se_size = 4 * (rtl_max_bpc + 1);
  963. max_ssm_delay = max_se_size + max_muxword_size - 1;
  964. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  965. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  966. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  967. mux_word_size), dsc->bpp) + 1;
  968. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  969. + obuf_latency;
  970. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  971. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  972. multi_hs_extra_latency), dsc->slice_width);
  973. return 0;
  974. }
  975. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  976. struct msm_display_dsc_info *dsc)
  977. {
  978. /*
  979. * As per the DSC spec, ICH_RESET can be either end of the slice line
  980. * or at the end of the slice. HW internally generates ich_reset at
  981. * end of the slice line if DSC_MERGE is used or encoder has two
  982. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  983. * is not used then it will generate ich_reset at the end of slice.
  984. *
  985. * Now as per the spec, during one PPS session, position where
  986. * ich_reset is generated should not change. Now if full-screen frame
  987. * has more than 1 soft slice then HW will automatically generate
  988. * ich_reset at the end of slice_line. But for the same panel, if
  989. * partial frame is enabled and only 1 encoder is used with 1 slice,
  990. * then HW will generate ich_reset at end of the slice. This is a
  991. * mismatch. Prevent this by overriding HW's decision.
  992. */
  993. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  994. (dsc->slice_width == dsc->pic_width);
  995. }
  996. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  997. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  998. u32 common_mode, bool ich_reset, bool enable,
  999. struct sde_hw_pingpong *hw_dsc_pp)
  1000. {
  1001. if (!enable) {
  1002. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1003. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1004. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1005. hw_dsc->ops.dsc_disable(hw_dsc);
  1006. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1007. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1008. PINGPONG_MAX);
  1009. return;
  1010. }
  1011. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1012. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1013. !hw_pp, !hw_dsc_pp);
  1014. return;
  1015. }
  1016. if (hw_dsc->ops.dsc_config)
  1017. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1018. if (hw_dsc->ops.dsc_config_thresh)
  1019. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1020. if (hw_dsc_pp->ops.setup_dsc)
  1021. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1022. if (hw_dsc->ops.bind_pingpong_blk)
  1023. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1024. if (hw_dsc_pp->ops.enable_dsc)
  1025. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1026. }
  1027. static void _sde_encoder_get_connector_roi(
  1028. struct sde_encoder_virt *sde_enc,
  1029. struct sde_rect *merged_conn_roi)
  1030. {
  1031. struct drm_connector *drm_conn;
  1032. struct sde_connector_state *c_state;
  1033. if (!sde_enc || !merged_conn_roi)
  1034. return;
  1035. drm_conn = sde_enc->phys_encs[0]->connector;
  1036. if (!drm_conn || !drm_conn->state)
  1037. return;
  1038. c_state = to_sde_connector_state(drm_conn->state);
  1039. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1040. }
  1041. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1042. {
  1043. int this_frame_slices;
  1044. int intf_ip_w, enc_ip_w;
  1045. int ich_res, dsc_common_mode = 0;
  1046. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1047. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1048. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1049. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1050. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1051. struct msm_display_dsc_info *dsc = NULL;
  1052. struct sde_hw_ctl *hw_ctl;
  1053. struct sde_ctl_dsc_cfg cfg;
  1054. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1055. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1056. return -EINVAL;
  1057. }
  1058. hw_ctl = enc_master->hw_ctl;
  1059. memset(&cfg, 0, sizeof(cfg));
  1060. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1061. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1062. this_frame_slices = roi->w / dsc->slice_width;
  1063. intf_ip_w = this_frame_slices * dsc->slice_width;
  1064. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1065. enc_ip_w = intf_ip_w;
  1066. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1067. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1068. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1069. dsc_common_mode = DSC_MODE_VIDEO;
  1070. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1071. roi->w, roi->h, dsc_common_mode);
  1072. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1073. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1074. ich_res, true, hw_dsc_pp);
  1075. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1076. /* setup dsc active configuration in the control path */
  1077. if (hw_ctl->ops.setup_dsc_cfg) {
  1078. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1079. SDE_DEBUG_ENC(sde_enc,
  1080. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1081. hw_ctl->idx,
  1082. cfg.dsc_count,
  1083. cfg.dsc[0],
  1084. cfg.dsc[1]);
  1085. }
  1086. if (hw_ctl->ops.update_bitmask_dsc)
  1087. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1088. return 0;
  1089. }
  1090. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1091. struct sde_encoder_kickoff_params *params)
  1092. {
  1093. int this_frame_slices;
  1094. int intf_ip_w, enc_ip_w;
  1095. int ich_res, dsc_common_mode;
  1096. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1097. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1098. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1099. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1100. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1101. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1102. bool half_panel_partial_update;
  1103. struct sde_hw_ctl *hw_ctl = NULL;
  1104. struct sde_ctl_dsc_cfg cfg;
  1105. int i;
  1106. if (!enc_master) {
  1107. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1108. return -EINVAL;
  1109. }
  1110. memset(&cfg, 0, sizeof(cfg));
  1111. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1112. hw_pp[i] = sde_enc->hw_pp[i];
  1113. hw_dsc[i] = sde_enc->hw_dsc[i];
  1114. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1115. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1116. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1117. return -EINVAL;
  1118. }
  1119. }
  1120. hw_ctl = enc_master->hw_ctl;
  1121. half_panel_partial_update =
  1122. hweight_long(params->affected_displays) == 1;
  1123. dsc_common_mode = 0;
  1124. if (!half_panel_partial_update)
  1125. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1126. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1127. dsc_common_mode |= DSC_MODE_VIDEO;
  1128. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1129. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1130. /*
  1131. * Since both DSC use same pic dimension, set same pic dimension
  1132. * to both DSC structures.
  1133. */
  1134. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1135. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1136. this_frame_slices = roi->w / dsc[0].slice_width;
  1137. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1138. if (!half_panel_partial_update)
  1139. intf_ip_w /= 2;
  1140. /*
  1141. * In this topology when both interfaces are active, they have same
  1142. * load so intf_ip_w will be same.
  1143. */
  1144. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1145. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1146. /*
  1147. * In this topology, since there is no dsc_merge, uncompressed input
  1148. * to encoder and interface is same.
  1149. */
  1150. enc_ip_w = intf_ip_w;
  1151. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1152. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1153. /*
  1154. * __is_ich_reset_override_needed should be called only after
  1155. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1156. */
  1157. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1158. half_panel_partial_update, &dsc[0]);
  1159. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1160. roi->w, roi->h, dsc_common_mode);
  1161. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1162. bool active = !!((1 << i) & params->affected_displays);
  1163. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1164. dsc_common_mode, i, active);
  1165. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1166. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1167. if (active) {
  1168. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1169. pr_err("Invalid dsc count:%d\n",
  1170. cfg.dsc_count);
  1171. return -EINVAL;
  1172. }
  1173. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1174. if (hw_ctl->ops.update_bitmask_dsc)
  1175. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1176. hw_dsc[i]->idx, 1);
  1177. }
  1178. }
  1179. /* setup dsc active configuration in the control path */
  1180. if (hw_ctl->ops.setup_dsc_cfg) {
  1181. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1182. SDE_DEBUG_ENC(sde_enc,
  1183. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1184. hw_ctl->idx,
  1185. cfg.dsc_count,
  1186. cfg.dsc[0],
  1187. cfg.dsc[1]);
  1188. }
  1189. return 0;
  1190. }
  1191. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1192. struct sde_encoder_kickoff_params *params)
  1193. {
  1194. int this_frame_slices;
  1195. int intf_ip_w, enc_ip_w;
  1196. int ich_res, dsc_common_mode;
  1197. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1198. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1199. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1200. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1201. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1202. struct msm_display_dsc_info *dsc = NULL;
  1203. bool half_panel_partial_update;
  1204. struct sde_hw_ctl *hw_ctl = NULL;
  1205. struct sde_ctl_dsc_cfg cfg;
  1206. int i;
  1207. if (!enc_master) {
  1208. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1209. return -EINVAL;
  1210. }
  1211. memset(&cfg, 0, sizeof(cfg));
  1212. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1213. hw_pp[i] = sde_enc->hw_pp[i];
  1214. hw_dsc[i] = sde_enc->hw_dsc[i];
  1215. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1216. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1217. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1218. return -EINVAL;
  1219. }
  1220. }
  1221. hw_ctl = enc_master->hw_ctl;
  1222. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1223. half_panel_partial_update =
  1224. hweight_long(params->affected_displays) == 1;
  1225. dsc_common_mode = 0;
  1226. if (!half_panel_partial_update)
  1227. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1228. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1229. dsc_common_mode |= DSC_MODE_VIDEO;
  1230. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1231. this_frame_slices = roi->w / dsc->slice_width;
  1232. intf_ip_w = this_frame_slices * dsc->slice_width;
  1233. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1234. /*
  1235. * dsc merge case: when using 2 encoders for the same stream,
  1236. * no. of slices need to be same on both the encoders.
  1237. */
  1238. enc_ip_w = intf_ip_w / 2;
  1239. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1240. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1241. half_panel_partial_update, dsc);
  1242. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1243. roi->w, roi->h, dsc_common_mode);
  1244. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1245. dsc_common_mode, i, params->affected_displays);
  1246. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1247. ich_res, true, hw_dsc_pp[0]);
  1248. cfg.dsc[0] = hw_dsc[0]->idx;
  1249. cfg.dsc_count++;
  1250. if (hw_ctl->ops.update_bitmask_dsc)
  1251. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1252. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1253. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1254. if (!half_panel_partial_update) {
  1255. cfg.dsc[1] = hw_dsc[1]->idx;
  1256. cfg.dsc_count++;
  1257. if (hw_ctl->ops.update_bitmask_dsc)
  1258. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1259. 1);
  1260. }
  1261. /* setup dsc active configuration in the control path */
  1262. if (hw_ctl->ops.setup_dsc_cfg) {
  1263. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1264. SDE_DEBUG_ENC(sde_enc,
  1265. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1266. hw_ctl->idx,
  1267. cfg.dsc_count,
  1268. cfg.dsc[0],
  1269. cfg.dsc[1]);
  1270. }
  1271. return 0;
  1272. }
  1273. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1274. {
  1275. struct sde_encoder_virt *sde_enc;
  1276. struct drm_connector *drm_conn;
  1277. struct drm_display_mode *adj_mode;
  1278. struct sde_rect roi;
  1279. if (!drm_enc) {
  1280. SDE_ERROR("invalid encoder parameter\n");
  1281. return -EINVAL;
  1282. }
  1283. sde_enc = to_sde_encoder_virt(drm_enc);
  1284. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1285. SDE_ERROR("invalid crtc parameter\n");
  1286. return -EINVAL;
  1287. }
  1288. if (!sde_enc->cur_master) {
  1289. SDE_ERROR("invalid cur_master parameter\n");
  1290. return -EINVAL;
  1291. }
  1292. adj_mode = &sde_enc->cur_master->cached_mode;
  1293. drm_conn = sde_enc->cur_master->connector;
  1294. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1295. if (sde_kms_rect_is_null(&roi)) {
  1296. roi.w = adj_mode->hdisplay;
  1297. roi.h = adj_mode->vdisplay;
  1298. }
  1299. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1300. sizeof(sde_enc->prv_conn_roi));
  1301. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1302. return 0;
  1303. }
  1304. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1305. struct sde_encoder_kickoff_params *params)
  1306. {
  1307. enum sde_rm_topology_name topology;
  1308. struct drm_connector *drm_conn;
  1309. int ret = 0;
  1310. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1311. !sde_enc->phys_encs[0]->connector)
  1312. return -EINVAL;
  1313. drm_conn = sde_enc->phys_encs[0]->connector;
  1314. topology = sde_connector_get_topology_name(drm_conn);
  1315. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1316. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1317. return -EINVAL;
  1318. }
  1319. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1320. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1321. sde_enc->cur_conn_roi.x,
  1322. sde_enc->cur_conn_roi.y,
  1323. sde_enc->cur_conn_roi.w,
  1324. sde_enc->cur_conn_roi.h,
  1325. sde_enc->prv_conn_roi.x,
  1326. sde_enc->prv_conn_roi.y,
  1327. sde_enc->prv_conn_roi.w,
  1328. sde_enc->prv_conn_roi.h,
  1329. sde_enc->cur_master->cached_mode.hdisplay,
  1330. sde_enc->cur_master->cached_mode.vdisplay);
  1331. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1332. &sde_enc->prv_conn_roi))
  1333. return ret;
  1334. switch (topology) {
  1335. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1336. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1337. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1338. break;
  1339. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1340. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1341. break;
  1342. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1343. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1344. break;
  1345. default:
  1346. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1347. topology);
  1348. return -EINVAL;
  1349. }
  1350. return ret;
  1351. }
  1352. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1353. u32 vsync_source, bool is_dummy)
  1354. {
  1355. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1356. struct msm_drm_private *priv;
  1357. struct sde_kms *sde_kms;
  1358. struct sde_hw_mdp *hw_mdptop;
  1359. struct drm_encoder *drm_enc;
  1360. struct sde_encoder_virt *sde_enc;
  1361. int i;
  1362. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1363. if (!sde_enc) {
  1364. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1365. return;
  1366. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1367. SDE_ERROR("invalid num phys enc %d/%d\n",
  1368. sde_enc->num_phys_encs,
  1369. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1370. return;
  1371. }
  1372. drm_enc = &sde_enc->base;
  1373. /* this pointers are checked in virt_enable_helper */
  1374. priv = drm_enc->dev->dev_private;
  1375. sde_kms = to_sde_kms(priv->kms);
  1376. if (!sde_kms) {
  1377. SDE_ERROR("invalid sde_kms\n");
  1378. return;
  1379. }
  1380. hw_mdptop = sde_kms->hw_mdp;
  1381. if (!hw_mdptop) {
  1382. SDE_ERROR("invalid mdptop\n");
  1383. return;
  1384. }
  1385. if (hw_mdptop->ops.setup_vsync_source) {
  1386. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1387. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1388. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1389. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1390. vsync_cfg.vsync_source = vsync_source;
  1391. vsync_cfg.is_dummy = is_dummy;
  1392. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1393. }
  1394. }
  1395. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1396. struct msm_display_info *disp_info, bool is_dummy)
  1397. {
  1398. struct sde_encoder_phys *phys;
  1399. int i;
  1400. u32 vsync_source;
  1401. if (!sde_enc || !disp_info) {
  1402. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1403. sde_enc != NULL, disp_info != NULL);
  1404. return;
  1405. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1406. SDE_ERROR("invalid num phys enc %d/%d\n",
  1407. sde_enc->num_phys_encs,
  1408. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1409. return;
  1410. }
  1411. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  1412. if (is_dummy)
  1413. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1414. sde_enc->te_source;
  1415. else if (disp_info->is_te_using_watchdog_timer)
  1416. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1417. else
  1418. vsync_source = sde_enc->te_source;
  1419. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1420. phys = sde_enc->phys_encs[i];
  1421. if (phys && phys->ops.setup_vsync_source)
  1422. phys->ops.setup_vsync_source(phys,
  1423. vsync_source, is_dummy);
  1424. }
  1425. }
  1426. }
  1427. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1428. {
  1429. int i;
  1430. struct sde_hw_pingpong *hw_pp = NULL;
  1431. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1432. struct sde_hw_dsc *hw_dsc = NULL;
  1433. struct sde_hw_ctl *hw_ctl = NULL;
  1434. struct sde_ctl_dsc_cfg cfg;
  1435. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1436. !sde_enc->phys_encs[0]->connector) {
  1437. SDE_ERROR("invalid params %d %d\n",
  1438. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1439. return;
  1440. }
  1441. if (sde_enc->cur_master)
  1442. hw_ctl = sde_enc->cur_master->hw_ctl;
  1443. /* Disable DSC for all the pp's present in this topology */
  1444. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1445. hw_pp = sde_enc->hw_pp[i];
  1446. hw_dsc = sde_enc->hw_dsc[i];
  1447. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1448. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1449. 0, 0, 0, hw_dsc_pp);
  1450. if (hw_dsc)
  1451. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1452. }
  1453. /* Clear the DSC ACTIVE config for this CTL */
  1454. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1455. memset(&cfg, 0, sizeof(cfg));
  1456. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1457. }
  1458. /**
  1459. * Since pending flushes from previous commit get cleared
  1460. * sometime after this point, setting DSC flush bits now
  1461. * will have no effect. Therefore dirty_dsc_ids track which
  1462. * DSC blocks must be flushed for the next trigger.
  1463. */
  1464. }
  1465. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1466. {
  1467. struct sde_encoder_virt *sde_enc;
  1468. struct msm_display_info disp_info;
  1469. if (!drm_enc) {
  1470. pr_err("invalid drm encoder\n");
  1471. return -EINVAL;
  1472. }
  1473. sde_enc = to_sde_encoder_virt(drm_enc);
  1474. sde_encoder_control_te(drm_enc, false);
  1475. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1476. disp_info.is_te_using_watchdog_timer = true;
  1477. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1478. sde_encoder_control_te(drm_enc, true);
  1479. return 0;
  1480. }
  1481. static int _sde_encoder_rsc_client_update_vsync_wait(
  1482. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1483. int wait_vblank_crtc_id)
  1484. {
  1485. int wait_refcount = 0, ret = 0;
  1486. int pipe = -1;
  1487. int wait_count = 0;
  1488. struct drm_crtc *primary_crtc;
  1489. struct drm_crtc *crtc;
  1490. crtc = sde_enc->crtc;
  1491. if (wait_vblank_crtc_id)
  1492. wait_refcount =
  1493. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1494. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1495. SDE_EVTLOG_FUNC_ENTRY);
  1496. if (crtc->base.id != wait_vblank_crtc_id) {
  1497. primary_crtc = drm_crtc_find(drm_enc->dev,
  1498. NULL, wait_vblank_crtc_id);
  1499. if (!primary_crtc) {
  1500. SDE_ERROR_ENC(sde_enc,
  1501. "failed to find primary crtc id %d\n",
  1502. wait_vblank_crtc_id);
  1503. return -EINVAL;
  1504. }
  1505. pipe = drm_crtc_index(primary_crtc);
  1506. }
  1507. /**
  1508. * note: VBLANK is expected to be enabled at this point in
  1509. * resource control state machine if on primary CRTC
  1510. */
  1511. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1512. if (sde_rsc_client_is_state_update_complete(
  1513. sde_enc->rsc_client))
  1514. break;
  1515. if (crtc->base.id == wait_vblank_crtc_id)
  1516. ret = sde_encoder_wait_for_event(drm_enc,
  1517. MSM_ENC_VBLANK);
  1518. else
  1519. drm_wait_one_vblank(drm_enc->dev, pipe);
  1520. if (ret) {
  1521. SDE_ERROR_ENC(sde_enc,
  1522. "wait for vblank failed ret:%d\n", ret);
  1523. /**
  1524. * rsc hardware may hang without vsync. avoid rsc hang
  1525. * by generating the vsync from watchdog timer.
  1526. */
  1527. if (crtc->base.id == wait_vblank_crtc_id)
  1528. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1529. }
  1530. }
  1531. if (wait_count >= MAX_RSC_WAIT)
  1532. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1533. SDE_EVTLOG_ERROR);
  1534. if (wait_refcount)
  1535. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1536. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1537. SDE_EVTLOG_FUNC_EXIT);
  1538. return ret;
  1539. }
  1540. static int _sde_encoder_update_rsc_client(
  1541. struct drm_encoder *drm_enc, bool enable)
  1542. {
  1543. struct sde_encoder_virt *sde_enc;
  1544. struct drm_crtc *crtc;
  1545. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1546. struct sde_rsc_cmd_config *rsc_config;
  1547. int ret, prefill_lines;
  1548. struct msm_display_info *disp_info;
  1549. struct msm_mode_info *mode_info;
  1550. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1551. u32 qsync_mode = 0;
  1552. if (!drm_enc || !drm_enc->dev) {
  1553. SDE_ERROR("invalid encoder arguments\n");
  1554. return -EINVAL;
  1555. }
  1556. sde_enc = to_sde_encoder_virt(drm_enc);
  1557. mode_info = &sde_enc->mode_info;
  1558. crtc = sde_enc->crtc;
  1559. if (!sde_enc->crtc) {
  1560. SDE_ERROR("invalid crtc parameter\n");
  1561. return -EINVAL;
  1562. }
  1563. disp_info = &sde_enc->disp_info;
  1564. rsc_config = &sde_enc->rsc_config;
  1565. if (!sde_enc->rsc_client) {
  1566. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1567. return 0;
  1568. }
  1569. /**
  1570. * only primary command mode panel without Qsync can request CMD state.
  1571. * all other panels/displays can request for VID state including
  1572. * secondary command mode panel.
  1573. * Clone mode encoder can request CLK STATE only.
  1574. */
  1575. if (sde_enc->cur_master)
  1576. qsync_mode = sde_connector_get_qsync_mode(
  1577. sde_enc->cur_master->connector);
  1578. if (sde_encoder_in_clone_mode(drm_enc) || !disp_info->is_primary ||
  1579. (disp_info->is_primary && qsync_mode))
  1580. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1581. else if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  1582. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1583. else if (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)
  1584. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1585. SDE_EVT32(rsc_state, qsync_mode);
  1586. prefill_lines = mode_info->prefill_lines;
  1587. /* compare specific items and reconfigure the rsc */
  1588. if ((rsc_config->fps != mode_info->frame_rate) ||
  1589. (rsc_config->vtotal != mode_info->vtotal) ||
  1590. (rsc_config->prefill_lines != prefill_lines) ||
  1591. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1592. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1593. rsc_config->fps = mode_info->frame_rate;
  1594. rsc_config->vtotal = mode_info->vtotal;
  1595. rsc_config->prefill_lines = prefill_lines;
  1596. rsc_config->jitter_numer = mode_info->jitter_numer;
  1597. rsc_config->jitter_denom = mode_info->jitter_denom;
  1598. sde_enc->rsc_state_init = false;
  1599. }
  1600. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1601. && disp_info->is_primary) {
  1602. /* update it only once */
  1603. sde_enc->rsc_state_init = true;
  1604. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1605. rsc_state, rsc_config, crtc->base.id,
  1606. &wait_vblank_crtc_id);
  1607. } else {
  1608. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1609. rsc_state, NULL, crtc->base.id,
  1610. &wait_vblank_crtc_id);
  1611. }
  1612. /**
  1613. * if RSC performed a state change that requires a VBLANK wait, it will
  1614. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1615. *
  1616. * if we are the primary display, we will need to enable and wait
  1617. * locally since we hold the commit thread
  1618. *
  1619. * if we are an external display, we must send a signal to the primary
  1620. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1621. * by the primary panel's VBLANK signals
  1622. */
  1623. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1624. if (ret) {
  1625. SDE_ERROR_ENC(sde_enc,
  1626. "sde rsc client update failed ret:%d\n", ret);
  1627. return ret;
  1628. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1629. return ret;
  1630. }
  1631. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1632. sde_enc, wait_vblank_crtc_id);
  1633. return ret;
  1634. }
  1635. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1636. {
  1637. struct sde_encoder_virt *sde_enc;
  1638. int i;
  1639. if (!drm_enc) {
  1640. SDE_ERROR("invalid encoder\n");
  1641. return;
  1642. }
  1643. sde_enc = to_sde_encoder_virt(drm_enc);
  1644. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1647. if (phys && phys->ops.irq_control)
  1648. phys->ops.irq_control(phys, enable);
  1649. }
  1650. }
  1651. /* keep track of the userspace vblank during modeset */
  1652. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1653. u32 sw_event)
  1654. {
  1655. struct sde_encoder_virt *sde_enc;
  1656. bool enable;
  1657. int i;
  1658. if (!drm_enc) {
  1659. SDE_ERROR("invalid encoder\n");
  1660. return;
  1661. }
  1662. sde_enc = to_sde_encoder_virt(drm_enc);
  1663. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1664. sw_event, sde_enc->vblank_enabled);
  1665. /* nothing to do if vblank not enabled by userspace */
  1666. if (!sde_enc->vblank_enabled)
  1667. return;
  1668. /* disable vblank on pre_modeset */
  1669. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1670. enable = false;
  1671. /* enable vblank on post_modeset */
  1672. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1673. enable = true;
  1674. else
  1675. return;
  1676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1677. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1678. if (phys && phys->ops.control_vblank_irq)
  1679. phys->ops.control_vblank_irq(phys, enable);
  1680. }
  1681. }
  1682. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1683. {
  1684. struct sde_encoder_virt *sde_enc;
  1685. if (!drm_enc)
  1686. return NULL;
  1687. sde_enc = to_sde_encoder_virt(drm_enc);
  1688. return sde_enc->rsc_client;
  1689. }
  1690. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1691. bool enable)
  1692. {
  1693. struct msm_drm_private *priv;
  1694. struct sde_kms *sde_kms;
  1695. struct sde_encoder_virt *sde_enc;
  1696. int rc;
  1697. bool is_cmd_mode, is_primary;
  1698. sde_enc = to_sde_encoder_virt(drm_enc);
  1699. priv = drm_enc->dev->dev_private;
  1700. sde_kms = to_sde_kms(priv->kms);
  1701. is_cmd_mode = sde_enc->disp_info.capabilities &
  1702. MSM_DISPLAY_CAP_CMD_MODE;
  1703. is_primary = sde_enc->disp_info.is_primary;
  1704. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1705. SDE_EVT32(DRMID(drm_enc), enable);
  1706. if (!sde_enc->cur_master) {
  1707. SDE_ERROR("encoder master not set\n");
  1708. return -EINVAL;
  1709. }
  1710. if (enable) {
  1711. /* enable SDE core clks */
  1712. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1713. if (rc < 0) {
  1714. SDE_ERROR("failed to enable power resource %d\n", rc);
  1715. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1716. return rc;
  1717. }
  1718. sde_enc->elevated_ahb_vote = true;
  1719. /* enable DSI clks */
  1720. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1721. true);
  1722. if (rc) {
  1723. SDE_ERROR("failed to enable clk control %d\n", rc);
  1724. pm_runtime_put_sync(drm_enc->dev->dev);
  1725. return rc;
  1726. }
  1727. /* enable all the irq */
  1728. _sde_encoder_irq_control(drm_enc, true);
  1729. if (is_cmd_mode)
  1730. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1731. } else {
  1732. if (is_cmd_mode)
  1733. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1734. /* disable all the irq */
  1735. _sde_encoder_irq_control(drm_enc, false);
  1736. /* disable DSI clks */
  1737. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1738. /* disable SDE core clks */
  1739. pm_runtime_put_sync(drm_enc->dev->dev);
  1740. }
  1741. return 0;
  1742. }
  1743. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1744. bool enable, u32 frame_count)
  1745. {
  1746. struct sde_encoder_virt *sde_enc;
  1747. int i;
  1748. if (!drm_enc) {
  1749. SDE_ERROR("invalid encoder\n");
  1750. return;
  1751. }
  1752. sde_enc = to_sde_encoder_virt(drm_enc);
  1753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1754. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1755. if (!phys || !phys->ops.setup_misr)
  1756. continue;
  1757. phys->ops.setup_misr(phys, enable, frame_count);
  1758. }
  1759. }
  1760. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1761. unsigned int type, unsigned int code, int value)
  1762. {
  1763. struct drm_encoder *drm_enc = NULL;
  1764. struct sde_encoder_virt *sde_enc = NULL;
  1765. struct msm_drm_thread *disp_thread = NULL;
  1766. struct msm_drm_private *priv = NULL;
  1767. if (!handle || !handle->handler || !handle->handler->private) {
  1768. SDE_ERROR("invalid encoder for the input event\n");
  1769. return;
  1770. }
  1771. drm_enc = (struct drm_encoder *)handle->handler->private;
  1772. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1773. SDE_ERROR("invalid parameters\n");
  1774. return;
  1775. }
  1776. priv = drm_enc->dev->dev_private;
  1777. sde_enc = to_sde_encoder_virt(drm_enc);
  1778. if (!sde_enc->crtc || (sde_enc->crtc->index
  1779. >= ARRAY_SIZE(priv->disp_thread))) {
  1780. SDE_DEBUG_ENC(sde_enc,
  1781. "invalid cached CRTC: %d or crtc index: %d\n",
  1782. sde_enc->crtc == NULL,
  1783. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1784. return;
  1785. }
  1786. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1787. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1788. kthread_queue_work(&disp_thread->worker,
  1789. &sde_enc->input_event_work);
  1790. }
  1791. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1792. {
  1793. struct sde_encoder_virt *sde_enc;
  1794. if (!drm_enc) {
  1795. SDE_ERROR("invalid encoder\n");
  1796. return;
  1797. }
  1798. sde_enc = to_sde_encoder_virt(drm_enc);
  1799. /* return early if there is no state change */
  1800. if (sde_enc->idle_pc_enabled == enable)
  1801. return;
  1802. sde_enc->idle_pc_enabled = enable;
  1803. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1804. SDE_EVT32(sde_enc->idle_pc_enabled);
  1805. }
  1806. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1807. u32 sw_event)
  1808. {
  1809. if (kthread_cancel_delayed_work_sync(
  1810. &sde_enc->delayed_off_work))
  1811. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1812. sw_event);
  1813. }
  1814. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1815. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1816. {
  1817. int ret = 0;
  1818. /* cancel delayed off work, if any */
  1819. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1820. mutex_lock(&sde_enc->rc_lock);
  1821. /* return if the resource control is already in ON state */
  1822. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1823. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1824. sw_event);
  1825. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1826. SDE_EVTLOG_FUNC_CASE1);
  1827. goto end;
  1828. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1829. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1830. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1831. sw_event, sde_enc->rc_state);
  1832. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1833. SDE_EVTLOG_ERROR);
  1834. goto end;
  1835. }
  1836. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1837. _sde_encoder_irq_control(drm_enc, true);
  1838. } else {
  1839. /* enable all the clks and resources */
  1840. ret = _sde_encoder_resource_control_helper(drm_enc,
  1841. true);
  1842. if (ret) {
  1843. SDE_ERROR_ENC(sde_enc,
  1844. "sw_event:%d, rc in state %d\n",
  1845. sw_event, sde_enc->rc_state);
  1846. SDE_EVT32(DRMID(drm_enc), sw_event,
  1847. sde_enc->rc_state,
  1848. SDE_EVTLOG_ERROR);
  1849. goto end;
  1850. }
  1851. _sde_encoder_update_rsc_client(drm_enc, true);
  1852. }
  1853. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1854. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1855. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1856. end:
  1857. mutex_unlock(&sde_enc->rc_lock);
  1858. return ret;
  1859. }
  1860. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1861. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1862. struct msm_drm_private *priv)
  1863. {
  1864. unsigned int lp, idle_pc_duration;
  1865. struct msm_drm_thread *disp_thread;
  1866. bool autorefresh_enabled = false;
  1867. if (!sde_enc->crtc) {
  1868. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1869. return -EINVAL;
  1870. }
  1871. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1872. SDE_ERROR("invalid crtc index :%u\n",
  1873. sde_enc->crtc->index);
  1874. return -EINVAL;
  1875. }
  1876. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1877. /*
  1878. * mutex lock is not used as this event happens at interrupt
  1879. * context. And locking is not required as, the other events
  1880. * like KICKOFF and STOP does a wait-for-idle before executing
  1881. * the resource_control
  1882. */
  1883. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1884. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1885. sw_event, sde_enc->rc_state);
  1886. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1887. SDE_EVTLOG_ERROR);
  1888. return -EINVAL;
  1889. }
  1890. /*
  1891. * schedule off work item only when there are no
  1892. * frames pending
  1893. */
  1894. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1895. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1896. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1897. SDE_EVTLOG_FUNC_CASE2);
  1898. return 0;
  1899. }
  1900. /* schedule delayed off work if autorefresh is disabled */
  1901. if (sde_enc->cur_master &&
  1902. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1903. autorefresh_enabled =
  1904. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1905. sde_enc->cur_master);
  1906. /* set idle timeout based on master connector's lp value */
  1907. if (sde_enc->cur_master)
  1908. lp = sde_connector_get_lp(
  1909. sde_enc->cur_master->connector);
  1910. else
  1911. lp = SDE_MODE_DPMS_ON;
  1912. if (lp == SDE_MODE_DPMS_LP2)
  1913. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1914. else
  1915. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1916. if (!autorefresh_enabled)
  1917. kthread_mod_delayed_work(
  1918. &disp_thread->worker,
  1919. &sde_enc->delayed_off_work,
  1920. msecs_to_jiffies(idle_pc_duration));
  1921. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1922. autorefresh_enabled,
  1923. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1924. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1925. sw_event);
  1926. return 0;
  1927. }
  1928. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1929. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1930. {
  1931. /* cancel delayed off work, if any */
  1932. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1933. mutex_lock(&sde_enc->rc_lock);
  1934. if (is_vid_mode &&
  1935. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1936. _sde_encoder_irq_control(drm_enc, true);
  1937. }
  1938. /* skip if is already OFF or IDLE, resources are off already */
  1939. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1940. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1941. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1942. sw_event, sde_enc->rc_state);
  1943. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1944. SDE_EVTLOG_FUNC_CASE3);
  1945. goto end;
  1946. }
  1947. /**
  1948. * IRQs are still enabled currently, which allows wait for
  1949. * VBLANK which RSC may require to correctly transition to OFF
  1950. */
  1951. _sde_encoder_update_rsc_client(drm_enc, false);
  1952. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1953. SDE_ENC_RC_STATE_PRE_OFF,
  1954. SDE_EVTLOG_FUNC_CASE3);
  1955. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1956. end:
  1957. mutex_unlock(&sde_enc->rc_lock);
  1958. return 0;
  1959. }
  1960. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1961. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1962. {
  1963. int ret = 0;
  1964. /* cancel vsync event work and timer */
  1965. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1966. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1967. del_timer_sync(&sde_enc->vsync_event_timer);
  1968. mutex_lock(&sde_enc->rc_lock);
  1969. /* return if the resource control is already in OFF state */
  1970. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1971. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1972. sw_event);
  1973. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1974. SDE_EVTLOG_FUNC_CASE4);
  1975. goto end;
  1976. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1977. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1978. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1979. sw_event, sde_enc->rc_state);
  1980. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1981. SDE_EVTLOG_ERROR);
  1982. ret = -EINVAL;
  1983. goto end;
  1984. }
  1985. /**
  1986. * expect to arrive here only if in either idle state or pre-off
  1987. * and in IDLE state the resources are already disabled
  1988. */
  1989. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1990. _sde_encoder_resource_control_helper(drm_enc, false);
  1991. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1992. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1993. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1994. end:
  1995. mutex_unlock(&sde_enc->rc_lock);
  1996. return ret;
  1997. }
  1998. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1999. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2000. {
  2001. int ret = 0;
  2002. /* cancel delayed off work, if any */
  2003. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2004. mutex_lock(&sde_enc->rc_lock);
  2005. /* return if the resource control is already in ON state */
  2006. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2007. /* enable all the clks and resources */
  2008. ret = _sde_encoder_resource_control_helper(drm_enc,
  2009. true);
  2010. if (ret) {
  2011. SDE_ERROR_ENC(sde_enc,
  2012. "sw_event:%d, rc in state %d\n",
  2013. sw_event, sde_enc->rc_state);
  2014. SDE_EVT32(DRMID(drm_enc), sw_event,
  2015. sde_enc->rc_state,
  2016. SDE_EVTLOG_ERROR);
  2017. goto end;
  2018. }
  2019. _sde_encoder_update_rsc_client(drm_enc, true);
  2020. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2021. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2022. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2023. }
  2024. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2025. if (ret && ret != -EWOULDBLOCK) {
  2026. SDE_ERROR_ENC(sde_enc,
  2027. "wait for commit done returned %d\n",
  2028. ret);
  2029. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2030. ret, SDE_EVTLOG_ERROR);
  2031. ret = -EINVAL;
  2032. goto end;
  2033. }
  2034. _sde_encoder_irq_control(drm_enc, false);
  2035. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2036. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2037. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2038. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2039. end:
  2040. mutex_unlock(&sde_enc->rc_lock);
  2041. return ret;
  2042. }
  2043. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2044. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2045. {
  2046. int ret = 0;
  2047. mutex_lock(&sde_enc->rc_lock);
  2048. /* return if the resource control is already in ON state */
  2049. if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2050. SDE_ERROR_ENC(sde_enc,
  2051. "sw_event:%d, rc:%d !MODESET state\n",
  2052. sw_event, sde_enc->rc_state);
  2053. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2054. SDE_EVTLOG_ERROR);
  2055. ret = -EINVAL;
  2056. goto end;
  2057. }
  2058. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2059. _sde_encoder_irq_control(drm_enc, true);
  2060. _sde_encoder_update_rsc_client(drm_enc, true);
  2061. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2062. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2063. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2064. end:
  2065. mutex_unlock(&sde_enc->rc_lock);
  2066. return ret;
  2067. }
  2068. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2069. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2070. {
  2071. mutex_lock(&sde_enc->rc_lock);
  2072. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2073. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2074. sw_event, sde_enc->rc_state);
  2075. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2076. SDE_EVTLOG_ERROR);
  2077. goto end;
  2078. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2079. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. sde_crtc_frame_pending(sde_enc->crtc),
  2082. SDE_EVTLOG_ERROR);
  2083. goto end;
  2084. }
  2085. if (is_vid_mode) {
  2086. _sde_encoder_irq_control(drm_enc, false);
  2087. } else {
  2088. /* disable all the clks and resources */
  2089. _sde_encoder_update_rsc_client(drm_enc, false);
  2090. _sde_encoder_resource_control_helper(drm_enc, false);
  2091. }
  2092. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2093. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2094. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2095. end:
  2096. mutex_unlock(&sde_enc->rc_lock);
  2097. return 0;
  2098. }
  2099. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2100. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2101. struct msm_drm_private *priv, bool is_vid_mode)
  2102. {
  2103. bool autorefresh_enabled = false;
  2104. struct msm_drm_thread *disp_thread;
  2105. int ret = 0;
  2106. if (!sde_enc->crtc ||
  2107. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2108. SDE_DEBUG_ENC(sde_enc,
  2109. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2110. sde_enc->crtc == NULL,
  2111. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2112. sw_event);
  2113. return -EINVAL;
  2114. }
  2115. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2116. mutex_lock(&sde_enc->rc_lock);
  2117. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2118. if (sde_enc->cur_master &&
  2119. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2120. autorefresh_enabled =
  2121. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2122. sde_enc->cur_master);
  2123. if (autorefresh_enabled) {
  2124. SDE_DEBUG_ENC(sde_enc,
  2125. "not handling early wakeup since auto refresh is enabled\n");
  2126. goto end;
  2127. }
  2128. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2129. kthread_mod_delayed_work(&disp_thread->worker,
  2130. &sde_enc->delayed_off_work,
  2131. msecs_to_jiffies(
  2132. IDLE_POWERCOLLAPSE_DURATION));
  2133. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2134. /* enable all the clks and resources */
  2135. ret = _sde_encoder_resource_control_helper(drm_enc,
  2136. true);
  2137. if (ret) {
  2138. SDE_ERROR_ENC(sde_enc,
  2139. "sw_event:%d, rc in state %d\n",
  2140. sw_event, sde_enc->rc_state);
  2141. SDE_EVT32(DRMID(drm_enc), sw_event,
  2142. sde_enc->rc_state,
  2143. SDE_EVTLOG_ERROR);
  2144. goto end;
  2145. }
  2146. _sde_encoder_update_rsc_client(drm_enc, true);
  2147. /*
  2148. * In some cases, commit comes with slight delay
  2149. * (> 80 ms)after early wake up, prevent clock switch
  2150. * off to avoid jank in next update. So, increase the
  2151. * command mode idle timeout sufficiently to prevent
  2152. * such case.
  2153. */
  2154. kthread_mod_delayed_work(&disp_thread->worker,
  2155. &sde_enc->delayed_off_work,
  2156. msecs_to_jiffies(
  2157. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2158. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2159. }
  2160. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2161. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2162. end:
  2163. mutex_unlock(&sde_enc->rc_lock);
  2164. return ret;
  2165. }
  2166. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2167. u32 sw_event)
  2168. {
  2169. struct sde_encoder_virt *sde_enc;
  2170. struct msm_drm_private *priv;
  2171. int ret = 0;
  2172. bool is_vid_mode = false;
  2173. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2174. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2175. sw_event);
  2176. return -EINVAL;
  2177. }
  2178. sde_enc = to_sde_encoder_virt(drm_enc);
  2179. priv = drm_enc->dev->dev_private;
  2180. is_vid_mode = sde_enc->disp_info.capabilities &
  2181. MSM_DISPLAY_CAP_VID_MODE;
  2182. /*
  2183. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2184. * events and return early for other events (ie wb display).
  2185. */
  2186. if (!sde_enc->idle_pc_enabled &&
  2187. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2188. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2189. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2190. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2191. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2192. return 0;
  2193. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2194. sw_event, sde_enc->idle_pc_enabled);
  2195. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2196. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2197. switch (sw_event) {
  2198. case SDE_ENC_RC_EVENT_KICKOFF:
  2199. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2200. is_vid_mode);
  2201. break;
  2202. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2203. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2204. priv);
  2205. break;
  2206. case SDE_ENC_RC_EVENT_PRE_STOP:
  2207. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2208. is_vid_mode);
  2209. break;
  2210. case SDE_ENC_RC_EVENT_STOP:
  2211. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2212. break;
  2213. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2214. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2215. break;
  2216. case SDE_ENC_RC_EVENT_POST_MODESET:
  2217. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2218. break;
  2219. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2220. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2221. is_vid_mode);
  2222. break;
  2223. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2224. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2225. priv, is_vid_mode);
  2226. break;
  2227. default:
  2228. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2229. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2230. break;
  2231. }
  2232. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2233. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2234. return ret;
  2235. }
  2236. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2237. struct drm_display_mode *mode,
  2238. struct drm_display_mode *adj_mode)
  2239. {
  2240. struct sde_encoder_virt *sde_enc;
  2241. struct msm_drm_private *priv;
  2242. struct sde_kms *sde_kms;
  2243. struct list_head *connector_list;
  2244. struct drm_connector *conn = NULL, *conn_iter;
  2245. struct sde_connector_state *sde_conn_state = NULL;
  2246. struct sde_connector *sde_conn = NULL;
  2247. struct sde_rm_hw_iter dsc_iter, pp_iter;
  2248. struct sde_rm_hw_request request_hw;
  2249. int i = 0, ret;
  2250. if (!drm_enc) {
  2251. SDE_ERROR("invalid encoder\n");
  2252. return;
  2253. }
  2254. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2255. SDE_ERROR("power resource is not enabled\n");
  2256. return;
  2257. }
  2258. sde_enc = to_sde_encoder_virt(drm_enc);
  2259. SDE_DEBUG_ENC(sde_enc, "\n");
  2260. priv = drm_enc->dev->dev_private;
  2261. sde_kms = to_sde_kms(priv->kms);
  2262. connector_list = &sde_kms->dev->mode_config.connector_list;
  2263. SDE_EVT32(DRMID(drm_enc));
  2264. /*
  2265. * cache the crtc in sde_enc on enable for duration of use case
  2266. * for correctly servicing asynchronous irq events and timers
  2267. */
  2268. if (!drm_enc->crtc) {
  2269. SDE_ERROR("invalid crtc\n");
  2270. return;
  2271. }
  2272. sde_enc->crtc = drm_enc->crtc;
  2273. list_for_each_entry(conn_iter, connector_list, head)
  2274. if (conn_iter->encoder == drm_enc)
  2275. conn = conn_iter;
  2276. if (!conn) {
  2277. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2278. return;
  2279. } else if (!conn->state) {
  2280. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2281. return;
  2282. }
  2283. sde_conn = to_sde_connector(conn);
  2284. sde_conn_state = to_sde_connector_state(conn->state);
  2285. if (sde_conn && sde_conn_state) {
  2286. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2287. &sde_conn_state->mode_info,
  2288. sde_kms->catalog->max_mixer_width,
  2289. sde_conn->display);
  2290. if (ret) {
  2291. SDE_ERROR_ENC(sde_enc,
  2292. "failed to get mode info from the display\n");
  2293. return;
  2294. }
  2295. }
  2296. /* release resources before seamless mode change */
  2297. if (msm_is_mode_seamless_dms(adj_mode)) {
  2298. /* restore resource state before releasing them */
  2299. ret = sde_encoder_resource_control(drm_enc,
  2300. SDE_ENC_RC_EVENT_PRE_MODESET);
  2301. if (ret) {
  2302. SDE_ERROR_ENC(sde_enc,
  2303. "sde resource control failed: %d\n",
  2304. ret);
  2305. return;
  2306. }
  2307. /*
  2308. * Disable dsc before switch the mode and after pre_modeset,
  2309. * to guarantee that previous kickoff finished.
  2310. */
  2311. _sde_encoder_dsc_disable(sde_enc);
  2312. }
  2313. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2314. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2315. conn->state, false);
  2316. if (ret) {
  2317. SDE_ERROR_ENC(sde_enc,
  2318. "failed to reserve hw resources, %d\n", ret);
  2319. return;
  2320. }
  2321. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2322. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2323. sde_enc->hw_pp[i] = NULL;
  2324. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2325. break;
  2326. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2327. }
  2328. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2329. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2330. sde_enc->hw_dsc[i] = NULL;
  2331. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2332. break;
  2333. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2334. }
  2335. /* Get PP for DSC configuration */
  2336. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2337. sde_enc->hw_dsc_pp[i] = NULL;
  2338. if (!sde_enc->hw_dsc[i])
  2339. continue;
  2340. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2341. request_hw.type = SDE_HW_BLK_PINGPONG;
  2342. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2343. break;
  2344. sde_enc->hw_dsc_pp[i] =
  2345. (struct sde_hw_pingpong *) request_hw.hw;
  2346. }
  2347. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2348. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2349. if (phys) {
  2350. if (!sde_enc->hw_pp[i]) {
  2351. SDE_ERROR_ENC(sde_enc,
  2352. "invalid pingpong block for the encoder\n");
  2353. return;
  2354. }
  2355. phys->hw_pp = sde_enc->hw_pp[i];
  2356. phys->connector = conn->state->connector;
  2357. if (phys->ops.mode_set)
  2358. phys->ops.mode_set(phys, mode, adj_mode);
  2359. }
  2360. }
  2361. /* update resources after seamless mode change */
  2362. if (msm_is_mode_seamless_dms(adj_mode))
  2363. sde_encoder_resource_control(&sde_enc->base,
  2364. SDE_ENC_RC_EVENT_POST_MODESET);
  2365. }
  2366. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2367. {
  2368. struct sde_encoder_virt *sde_enc;
  2369. struct sde_encoder_phys *phys;
  2370. int i;
  2371. if (!drm_enc) {
  2372. SDE_ERROR("invalid parameters\n");
  2373. return;
  2374. }
  2375. sde_enc = to_sde_encoder_virt(drm_enc);
  2376. if (!sde_enc) {
  2377. SDE_ERROR("invalid sde encoder\n");
  2378. return;
  2379. }
  2380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2381. phys = sde_enc->phys_encs[i];
  2382. if (phys && phys->ops.control_te)
  2383. phys->ops.control_te(phys, enable);
  2384. }
  2385. }
  2386. static int _sde_encoder_input_connect(struct input_handler *handler,
  2387. struct input_dev *dev, const struct input_device_id *id)
  2388. {
  2389. struct input_handle *handle;
  2390. int rc = 0;
  2391. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2392. if (!handle)
  2393. return -ENOMEM;
  2394. handle->dev = dev;
  2395. handle->handler = handler;
  2396. handle->name = handler->name;
  2397. rc = input_register_handle(handle);
  2398. if (rc) {
  2399. pr_err("failed to register input handle\n");
  2400. goto error;
  2401. }
  2402. rc = input_open_device(handle);
  2403. if (rc) {
  2404. pr_err("failed to open input device\n");
  2405. goto error_unregister;
  2406. }
  2407. return 0;
  2408. error_unregister:
  2409. input_unregister_handle(handle);
  2410. error:
  2411. kfree(handle);
  2412. return rc;
  2413. }
  2414. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2415. {
  2416. input_close_device(handle);
  2417. input_unregister_handle(handle);
  2418. kfree(handle);
  2419. }
  2420. /**
  2421. * Structure for specifying event parameters on which to receive callbacks.
  2422. * This structure will trigger a callback in case of a touch event (specified by
  2423. * EV_ABS) where there is a change in X and Y coordinates,
  2424. */
  2425. static const struct input_device_id sde_input_ids[] = {
  2426. {
  2427. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2428. .evbit = { BIT_MASK(EV_ABS) },
  2429. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2430. BIT_MASK(ABS_MT_POSITION_X) |
  2431. BIT_MASK(ABS_MT_POSITION_Y) },
  2432. },
  2433. { },
  2434. };
  2435. static int _sde_encoder_input_handler_register(
  2436. struct input_handler *input_handler)
  2437. {
  2438. int rc = 0;
  2439. rc = input_register_handler(input_handler);
  2440. if (rc) {
  2441. pr_err("input_register_handler failed, rc= %d\n", rc);
  2442. kfree(input_handler);
  2443. return rc;
  2444. }
  2445. return rc;
  2446. }
  2447. static int _sde_encoder_input_handler(
  2448. struct sde_encoder_virt *sde_enc)
  2449. {
  2450. struct input_handler *input_handler = NULL;
  2451. int rc = 0;
  2452. if (sde_enc->input_handler) {
  2453. SDE_ERROR_ENC(sde_enc,
  2454. "input_handle is active. unexpected\n");
  2455. return -EINVAL;
  2456. }
  2457. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2458. if (!input_handler)
  2459. return -ENOMEM;
  2460. input_handler->event = sde_encoder_input_event_handler;
  2461. input_handler->connect = _sde_encoder_input_connect;
  2462. input_handler->disconnect = _sde_encoder_input_disconnect;
  2463. input_handler->name = "sde";
  2464. input_handler->id_table = sde_input_ids;
  2465. input_handler->private = sde_enc;
  2466. sde_enc->input_handler = input_handler;
  2467. return rc;
  2468. }
  2469. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2470. {
  2471. struct sde_encoder_virt *sde_enc = NULL;
  2472. struct msm_drm_private *priv;
  2473. struct sde_kms *sde_kms;
  2474. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2475. SDE_ERROR("invalid parameters\n");
  2476. return;
  2477. }
  2478. priv = drm_enc->dev->dev_private;
  2479. sde_kms = to_sde_kms(priv->kms);
  2480. if (!sde_kms) {
  2481. SDE_ERROR("invalid sde_kms\n");
  2482. return;
  2483. }
  2484. sde_enc = to_sde_encoder_virt(drm_enc);
  2485. if (!sde_enc || !sde_enc->cur_master) {
  2486. SDE_ERROR("invalid sde encoder/master\n");
  2487. return;
  2488. }
  2489. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2490. sde_enc->cur_master->hw_mdptop &&
  2491. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2492. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2493. sde_enc->cur_master->hw_mdptop);
  2494. if (sde_enc->cur_master->hw_mdptop &&
  2495. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2496. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2497. sde_enc->cur_master->hw_mdptop,
  2498. sde_kms->catalog);
  2499. if (sde_enc->cur_master->hw_ctl &&
  2500. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2501. !sde_enc->cur_master->cont_splash_enabled)
  2502. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2503. sde_enc->cur_master->hw_ctl,
  2504. &sde_enc->cur_master->intf_cfg_v1);
  2505. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2506. sde_encoder_control_te(drm_enc, true);
  2507. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2508. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2509. }
  2510. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2511. {
  2512. struct sde_encoder_virt *sde_enc = NULL;
  2513. int i;
  2514. if (!drm_enc) {
  2515. SDE_ERROR("invalid encoder\n");
  2516. return;
  2517. }
  2518. sde_enc = to_sde_encoder_virt(drm_enc);
  2519. if (sde_enc->cur_master)
  2520. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2521. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2522. sde_enc->idle_pc_restore = true;
  2523. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2524. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2525. if (!phys)
  2526. continue;
  2527. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2528. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2529. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2530. phys->ops.restore(phys);
  2531. }
  2532. if (sde_enc->cur_master && sde_enc->cur_master->ops.restore)
  2533. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2534. _sde_encoder_virt_enable_helper(drm_enc);
  2535. }
  2536. static void sde_encoder_off_work(struct kthread_work *work)
  2537. {
  2538. struct sde_encoder_virt *sde_enc = container_of(work,
  2539. struct sde_encoder_virt, delayed_off_work.work);
  2540. struct drm_encoder *drm_enc;
  2541. if (!sde_enc) {
  2542. SDE_ERROR("invalid sde encoder\n");
  2543. return;
  2544. }
  2545. drm_enc = &sde_enc->base;
  2546. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2547. sde_encoder_idle_request(drm_enc);
  2548. SDE_ATRACE_END("sde_encoder_off_work");
  2549. }
  2550. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2551. {
  2552. struct sde_encoder_virt *sde_enc = NULL;
  2553. int i, ret = 0;
  2554. struct msm_compression_info *comp_info = NULL;
  2555. struct drm_display_mode *cur_mode = NULL;
  2556. struct msm_display_info *disp_info;
  2557. if (!drm_enc) {
  2558. SDE_ERROR("invalid encoder\n");
  2559. return;
  2560. }
  2561. sde_enc = to_sde_encoder_virt(drm_enc);
  2562. disp_info = &sde_enc->disp_info;
  2563. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2564. SDE_ERROR("power resource is not enabled\n");
  2565. return;
  2566. }
  2567. if (drm_enc->crtc && !sde_enc->crtc)
  2568. sde_enc->crtc = drm_enc->crtc;
  2569. comp_info = &sde_enc->mode_info.comp_info;
  2570. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2571. SDE_DEBUG_ENC(sde_enc, "\n");
  2572. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2573. sde_enc->cur_master = NULL;
  2574. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2575. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2576. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2577. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2578. sde_enc->cur_master = phys;
  2579. break;
  2580. }
  2581. }
  2582. if (!sde_enc->cur_master) {
  2583. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2584. return;
  2585. }
  2586. /* register input handler if not already registered */
  2587. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode)) {
  2588. ret = _sde_encoder_input_handler_register(
  2589. sde_enc->input_handler);
  2590. if (ret)
  2591. SDE_ERROR(
  2592. "input handler registration failed, rc = %d\n", ret);
  2593. }
  2594. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2595. || msm_is_mode_seamless_dms(cur_mode)))
  2596. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2597. sde_encoder_off_work);
  2598. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2599. if (ret) {
  2600. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2601. ret);
  2602. return;
  2603. }
  2604. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2605. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2606. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2607. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2608. if (!phys)
  2609. continue;
  2610. phys->comp_type = comp_info->comp_type;
  2611. phys->comp_ratio = comp_info->comp_ratio;
  2612. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2613. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2614. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2615. phys->dsc_extra_pclk_cycle_cnt =
  2616. comp_info->dsc_info.pclk_per_line;
  2617. phys->dsc_extra_disp_width =
  2618. comp_info->dsc_info.extra_width;
  2619. }
  2620. if (phys != sde_enc->cur_master) {
  2621. /**
  2622. * on DMS request, the encoder will be enabled
  2623. * already. Invoke restore to reconfigure the
  2624. * new mode.
  2625. */
  2626. if (msm_is_mode_seamless_dms(cur_mode) &&
  2627. phys->ops.restore)
  2628. phys->ops.restore(phys);
  2629. else if (phys->ops.enable)
  2630. phys->ops.enable(phys);
  2631. }
  2632. if (sde_enc->misr_enable && (sde_enc->disp_info.capabilities &
  2633. MSM_DISPLAY_CAP_VID_MODE) && phys->ops.setup_misr)
  2634. phys->ops.setup_misr(phys, true,
  2635. sde_enc->misr_frame_count);
  2636. }
  2637. if (msm_is_mode_seamless_dms(cur_mode) &&
  2638. sde_enc->cur_master->ops.restore)
  2639. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2640. else if (sde_enc->cur_master->ops.enable)
  2641. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2642. _sde_encoder_virt_enable_helper(drm_enc);
  2643. }
  2644. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2645. {
  2646. struct sde_encoder_virt *sde_enc = NULL;
  2647. struct msm_drm_private *priv;
  2648. struct sde_kms *sde_kms;
  2649. enum sde_intf_mode intf_mode;
  2650. int i = 0;
  2651. if (!drm_enc) {
  2652. SDE_ERROR("invalid encoder\n");
  2653. return;
  2654. } else if (!drm_enc->dev) {
  2655. SDE_ERROR("invalid dev\n");
  2656. return;
  2657. } else if (!drm_enc->dev->dev_private) {
  2658. SDE_ERROR("invalid dev_private\n");
  2659. return;
  2660. }
  2661. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2662. SDE_ERROR("power resource is not enabled\n");
  2663. return;
  2664. }
  2665. sde_enc = to_sde_encoder_virt(drm_enc);
  2666. SDE_DEBUG_ENC(sde_enc, "\n");
  2667. priv = drm_enc->dev->dev_private;
  2668. sde_kms = to_sde_kms(priv->kms);
  2669. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2670. SDE_EVT32(DRMID(drm_enc));
  2671. /* wait for idle */
  2672. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2673. if (sde_enc->input_handler)
  2674. input_unregister_handler(sde_enc->input_handler);
  2675. /*
  2676. * For primary command mode and video mode encoders, execute the
  2677. * resource control pre-stop operations before the physical encoders
  2678. * are disabled, to allow the rsc to transition its states properly.
  2679. *
  2680. * For other encoder types, rsc should not be enabled until after
  2681. * they have been fully disabled, so delay the pre-stop operations
  2682. * until after the physical disable calls have returned.
  2683. */
  2684. if (sde_enc->disp_info.is_primary &&
  2685. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2686. sde_encoder_resource_control(drm_enc,
  2687. SDE_ENC_RC_EVENT_PRE_STOP);
  2688. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2689. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2690. if (phys && phys->ops.disable)
  2691. phys->ops.disable(phys);
  2692. }
  2693. } else {
  2694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2696. if (phys && phys->ops.disable)
  2697. phys->ops.disable(phys);
  2698. }
  2699. sde_encoder_resource_control(drm_enc,
  2700. SDE_ENC_RC_EVENT_PRE_STOP);
  2701. }
  2702. /*
  2703. * disable dsc after the transfer is complete (for command mode)
  2704. * and after physical encoder is disabled, to make sure timing
  2705. * engine is already disabled (for video mode).
  2706. */
  2707. _sde_encoder_dsc_disable(sde_enc);
  2708. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2710. if (sde_enc->phys_encs[i]) {
  2711. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2712. sde_enc->phys_encs[i]->cont_splash_single_flush = 0;
  2713. sde_enc->phys_encs[i]->connector = NULL;
  2714. }
  2715. }
  2716. sde_enc->cur_master = NULL;
  2717. /*
  2718. * clear the cached crtc in sde_enc on use case finish, after all the
  2719. * outstanding events and timers have been completed
  2720. */
  2721. sde_enc->crtc = NULL;
  2722. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2723. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2724. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2725. }
  2726. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2727. struct sde_encoder_phys_wb *wb_enc)
  2728. {
  2729. struct sde_encoder_virt *sde_enc;
  2730. if (wb_enc) {
  2731. if (sde_encoder_helper_reset_mixers(phys_enc,
  2732. wb_enc->fb_disable))
  2733. return;
  2734. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2735. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2736. false, phys_enc->hw_pp->idx);
  2737. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2738. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2739. phys_enc->hw_ctl,
  2740. wb_enc->hw_wb->idx, true);
  2741. }
  2742. } else {
  2743. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2744. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2745. phys_enc->hw_intf, false,
  2746. phys_enc->hw_pp->idx);
  2747. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2748. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2749. phys_enc->hw_ctl,
  2750. phys_enc->hw_intf->idx, true);
  2751. }
  2752. }
  2753. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2754. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2755. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2756. phys_enc->hw_pp->merge_3d)
  2757. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2758. phys_enc->hw_ctl,
  2759. phys_enc->hw_pp->merge_3d->idx, true);
  2760. }
  2761. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2762. phys_enc->hw_pp) {
  2763. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2764. false, phys_enc->hw_pp->idx);
  2765. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2766. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2767. phys_enc->hw_ctl,
  2768. phys_enc->hw_cdm->idx, true);
  2769. }
  2770. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2771. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2772. phys_enc->hw_ctl->ops.reset_post_disable)
  2773. phys_enc->hw_ctl->ops.reset_post_disable(
  2774. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2775. phys_enc->hw_pp->merge_3d ?
  2776. phys_enc->hw_pp->merge_3d->idx : 0);
  2777. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2778. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2779. }
  2780. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2781. enum sde_intf_type type, u32 controller_id)
  2782. {
  2783. int i = 0;
  2784. for (i = 0; i < catalog->intf_count; i++) {
  2785. if (catalog->intf[i].type == type
  2786. && catalog->intf[i].controller_id == controller_id) {
  2787. return catalog->intf[i].id;
  2788. }
  2789. }
  2790. return INTF_MAX;
  2791. }
  2792. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2793. enum sde_intf_type type, u32 controller_id)
  2794. {
  2795. if (controller_id < catalog->wb_count)
  2796. return catalog->wb[controller_id].id;
  2797. return WB_MAX;
  2798. }
  2799. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2800. struct drm_crtc *crtc)
  2801. {
  2802. struct sde_hw_uidle *uidle;
  2803. struct sde_uidle_cntr cntr;
  2804. struct sde_uidle_status status;
  2805. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2806. pr_err("invalid params %d %d\n",
  2807. !sde_kms, !crtc);
  2808. return;
  2809. }
  2810. /* check if perf counters are enabled and setup */
  2811. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2812. return;
  2813. uidle = sde_kms->hw_uidle;
  2814. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2815. && uidle->ops.uidle_get_status) {
  2816. uidle->ops.uidle_get_status(uidle, &status);
  2817. trace_sde_perf_uidle_status(
  2818. crtc->base.id,
  2819. status.uidle_danger_status_0,
  2820. status.uidle_danger_status_1,
  2821. status.uidle_safe_status_0,
  2822. status.uidle_safe_status_1,
  2823. status.uidle_idle_status_0,
  2824. status.uidle_idle_status_1,
  2825. status.uidle_fal_status_0,
  2826. status.uidle_fal_status_1);
  2827. }
  2828. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2829. && uidle->ops.uidle_get_cntr) {
  2830. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2831. trace_sde_perf_uidle_cntr(
  2832. crtc->base.id,
  2833. cntr.fal1_gate_cntr,
  2834. cntr.fal10_gate_cntr,
  2835. cntr.fal_wait_gate_cntr,
  2836. cntr.fal1_num_transitions_cntr,
  2837. cntr.fal10_num_transitions_cntr,
  2838. cntr.min_gate_cntr,
  2839. cntr.max_gate_cntr);
  2840. }
  2841. }
  2842. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2843. struct sde_encoder_phys *phy_enc)
  2844. {
  2845. struct sde_encoder_virt *sde_enc = NULL;
  2846. unsigned long lock_flags;
  2847. if (!drm_enc || !phy_enc)
  2848. return;
  2849. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2850. sde_enc = to_sde_encoder_virt(drm_enc);
  2851. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2852. if (sde_enc->crtc_vblank_cb)
  2853. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2854. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2855. if (phy_enc->sde_kms &&
  2856. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2857. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2858. atomic_inc(&phy_enc->vsync_cnt);
  2859. SDE_ATRACE_END("encoder_vblank_callback");
  2860. }
  2861. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2862. struct sde_encoder_phys *phy_enc)
  2863. {
  2864. if (!phy_enc)
  2865. return;
  2866. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2867. atomic_inc(&phy_enc->underrun_cnt);
  2868. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2869. trace_sde_encoder_underrun(DRMID(drm_enc),
  2870. atomic_read(&phy_enc->underrun_cnt));
  2871. SDE_DBG_CTRL("stop_ftrace");
  2872. SDE_DBG_CTRL("panic_underrun");
  2873. SDE_ATRACE_END("encoder_underrun_callback");
  2874. }
  2875. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2876. void (*vbl_cb)(void *), void *vbl_data)
  2877. {
  2878. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2879. unsigned long lock_flags;
  2880. bool enable;
  2881. int i;
  2882. enable = vbl_cb ? true : false;
  2883. if (!drm_enc) {
  2884. SDE_ERROR("invalid encoder\n");
  2885. return;
  2886. }
  2887. SDE_DEBUG_ENC(sde_enc, "\n");
  2888. SDE_EVT32(DRMID(drm_enc), enable);
  2889. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2890. sde_enc->crtc_vblank_cb = vbl_cb;
  2891. sde_enc->crtc_vblank_cb_data = vbl_data;
  2892. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2893. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2894. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2895. if (phys && phys->ops.control_vblank_irq)
  2896. phys->ops.control_vblank_irq(phys, enable);
  2897. }
  2898. sde_enc->vblank_enabled = enable;
  2899. }
  2900. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2901. void (*frame_event_cb)(void *, u32 event),
  2902. struct drm_crtc *crtc)
  2903. {
  2904. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2905. unsigned long lock_flags;
  2906. bool enable;
  2907. enable = frame_event_cb ? true : false;
  2908. if (!drm_enc) {
  2909. SDE_ERROR("invalid encoder\n");
  2910. return;
  2911. }
  2912. SDE_DEBUG_ENC(sde_enc, "\n");
  2913. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2914. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2915. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2916. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2917. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2918. }
  2919. static void sde_encoder_frame_done_callback(
  2920. struct drm_encoder *drm_enc,
  2921. struct sde_encoder_phys *ready_phys, u32 event)
  2922. {
  2923. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2924. unsigned int i;
  2925. bool trigger = true, is_cmd_mode;
  2926. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2927. if (!drm_enc || !sde_enc->cur_master) {
  2928. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2929. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2930. return;
  2931. }
  2932. sde_enc->crtc_frame_event_cb_data.connector =
  2933. sde_enc->cur_master->connector;
  2934. is_cmd_mode = sde_enc->disp_info.capabilities &
  2935. MSM_DISPLAY_CAP_CMD_MODE;
  2936. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2937. | SDE_ENCODER_FRAME_EVENT_ERROR
  2938. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2939. if (ready_phys->connector)
  2940. topology = sde_connector_get_topology_name(
  2941. ready_phys->connector);
  2942. /* One of the physical encoders has become idle */
  2943. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2944. if ((sde_enc->phys_encs[i] == ready_phys) ||
  2945. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  2946. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2947. atomic_read(&sde_enc->frame_done_cnt[i]));
  2948. if (!atomic_add_unless(
  2949. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2950. SDE_EVT32(DRMID(drm_enc), event,
  2951. ready_phys->intf_idx,
  2952. SDE_EVTLOG_ERROR);
  2953. SDE_ERROR_ENC(sde_enc,
  2954. "intf idx:%d, event:%d\n",
  2955. ready_phys->intf_idx, event);
  2956. return;
  2957. }
  2958. }
  2959. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2960. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2961. trigger = false;
  2962. }
  2963. if (trigger) {
  2964. sde_encoder_resource_control(drm_enc,
  2965. SDE_ENC_RC_EVENT_FRAME_DONE);
  2966. if (sde_enc->crtc_frame_event_cb)
  2967. sde_enc->crtc_frame_event_cb(
  2968. &sde_enc->crtc_frame_event_cb_data,
  2969. event);
  2970. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2971. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2972. }
  2973. } else if (sde_enc->crtc_frame_event_cb) {
  2974. if (!is_cmd_mode)
  2975. sde_encoder_resource_control(drm_enc,
  2976. SDE_ENC_RC_EVENT_FRAME_DONE);
  2977. sde_enc->crtc_frame_event_cb(
  2978. &sde_enc->crtc_frame_event_cb_data, event);
  2979. }
  2980. }
  2981. static void sde_encoder_get_qsync_fps_callback(
  2982. struct drm_encoder *drm_enc,
  2983. u32 *qsync_fps)
  2984. {
  2985. struct msm_display_info *disp_info;
  2986. struct sde_encoder_virt *sde_enc;
  2987. if (!qsync_fps)
  2988. return;
  2989. *qsync_fps = 0;
  2990. if (!drm_enc) {
  2991. SDE_ERROR("invalid drm encoder\n");
  2992. return;
  2993. }
  2994. sde_enc = to_sde_encoder_virt(drm_enc);
  2995. disp_info = &sde_enc->disp_info;
  2996. *qsync_fps = disp_info->qsync_min_fps;
  2997. }
  2998. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2999. {
  3000. struct sde_encoder_virt *sde_enc;
  3001. if (!drm_enc) {
  3002. SDE_ERROR("invalid drm encoder\n");
  3003. return -EINVAL;
  3004. }
  3005. sde_enc = to_sde_encoder_virt(drm_enc);
  3006. sde_encoder_resource_control(&sde_enc->base,
  3007. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3008. return 0;
  3009. }
  3010. /**
  3011. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3012. * drm_enc: Pointer to drm encoder structure
  3013. * phys: Pointer to physical encoder structure
  3014. * extra_flush: Additional bit mask to include in flush trigger
  3015. */
  3016. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3017. struct sde_encoder_phys *phys,
  3018. struct sde_ctl_flush_cfg *extra_flush)
  3019. {
  3020. struct sde_hw_ctl *ctl;
  3021. unsigned long lock_flags;
  3022. struct sde_encoder_virt *sde_enc;
  3023. int pend_ret_fence_cnt;
  3024. struct sde_connector *c_conn;
  3025. if (!drm_enc || !phys) {
  3026. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3027. !drm_enc, !phys);
  3028. return;
  3029. }
  3030. sde_enc = to_sde_encoder_virt(drm_enc);
  3031. c_conn = to_sde_connector(phys->connector);
  3032. if (!phys->hw_pp) {
  3033. SDE_ERROR("invalid pingpong hw\n");
  3034. return;
  3035. }
  3036. ctl = phys->hw_ctl;
  3037. if (!ctl || !phys->ops.trigger_flush) {
  3038. SDE_ERROR("missing ctl/trigger cb\n");
  3039. return;
  3040. }
  3041. if (phys->split_role == ENC_ROLE_SKIP) {
  3042. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3043. "skip flush pp%d ctl%d\n",
  3044. phys->hw_pp->idx - PINGPONG_0,
  3045. ctl->idx - CTL_0);
  3046. return;
  3047. }
  3048. /* update pending counts and trigger kickoff ctl flush atomically */
  3049. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3050. if (phys->ops.is_master && phys->ops.is_master(phys))
  3051. atomic_inc(&phys->pending_retire_fence_cnt);
  3052. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3053. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3054. ctl->ops.update_bitmask_periph) {
  3055. /* perform peripheral flush on every frame update for dp dsc */
  3056. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3057. phys->comp_ratio && c_conn->ops.update_pps) {
  3058. c_conn->ops.update_pps(phys->connector, NULL,
  3059. c_conn->display);
  3060. ctl->ops.update_bitmask_periph(ctl,
  3061. phys->hw_intf->idx, 1);
  3062. }
  3063. if (sde_enc->dynamic_hdr_updated)
  3064. ctl->ops.update_bitmask_periph(ctl,
  3065. phys->hw_intf->idx, 1);
  3066. }
  3067. if ((extra_flush && extra_flush->pending_flush_mask)
  3068. && ctl->ops.update_pending_flush)
  3069. ctl->ops.update_pending_flush(ctl, extra_flush);
  3070. phys->ops.trigger_flush(phys);
  3071. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3072. if (ctl->ops.get_pending_flush) {
  3073. struct sde_ctl_flush_cfg pending_flush = {0,};
  3074. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3075. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3076. ctl->idx - CTL_0,
  3077. pending_flush.pending_flush_mask,
  3078. pend_ret_fence_cnt);
  3079. } else {
  3080. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3081. ctl->idx - CTL_0,
  3082. pend_ret_fence_cnt);
  3083. }
  3084. }
  3085. /**
  3086. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3087. * phys: Pointer to physical encoder structure
  3088. */
  3089. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3090. {
  3091. struct sde_hw_ctl *ctl;
  3092. struct sde_encoder_virt *sde_enc;
  3093. if (!phys) {
  3094. SDE_ERROR("invalid argument(s)\n");
  3095. return;
  3096. }
  3097. if (!phys->hw_pp) {
  3098. SDE_ERROR("invalid pingpong hw\n");
  3099. return;
  3100. }
  3101. if (!phys->parent) {
  3102. SDE_ERROR("invalid parent\n");
  3103. return;
  3104. }
  3105. /* avoid ctrl start for encoder in clone mode */
  3106. if (phys->in_clone_mode)
  3107. return;
  3108. ctl = phys->hw_ctl;
  3109. sde_enc = to_sde_encoder_virt(phys->parent);
  3110. if (phys->split_role == ENC_ROLE_SKIP) {
  3111. SDE_DEBUG_ENC(sde_enc,
  3112. "skip start pp%d ctl%d\n",
  3113. phys->hw_pp->idx - PINGPONG_0,
  3114. ctl->idx - CTL_0);
  3115. return;
  3116. }
  3117. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3118. phys->ops.trigger_start(phys);
  3119. }
  3120. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3121. {
  3122. struct sde_hw_ctl *ctl;
  3123. if (!phys_enc) {
  3124. SDE_ERROR("invalid encoder\n");
  3125. return;
  3126. }
  3127. ctl = phys_enc->hw_ctl;
  3128. if (ctl && ctl->ops.trigger_flush)
  3129. ctl->ops.trigger_flush(ctl);
  3130. }
  3131. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3132. {
  3133. struct sde_hw_ctl *ctl;
  3134. if (!phys_enc) {
  3135. SDE_ERROR("invalid encoder\n");
  3136. return;
  3137. }
  3138. ctl = phys_enc->hw_ctl;
  3139. if (ctl && ctl->ops.trigger_start) {
  3140. ctl->ops.trigger_start(ctl);
  3141. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3142. }
  3143. }
  3144. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3145. {
  3146. struct sde_encoder_virt *sde_enc;
  3147. struct sde_connector *sde_con;
  3148. void *sde_con_disp;
  3149. struct sde_hw_ctl *ctl;
  3150. int rc;
  3151. if (!phys_enc) {
  3152. SDE_ERROR("invalid encoder\n");
  3153. return;
  3154. }
  3155. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3156. ctl = phys_enc->hw_ctl;
  3157. if (!ctl || !ctl->ops.reset)
  3158. return;
  3159. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3160. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3161. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3162. phys_enc->connector) {
  3163. sde_con = to_sde_connector(phys_enc->connector);
  3164. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3165. if (sde_con->ops.soft_reset) {
  3166. rc = sde_con->ops.soft_reset(sde_con_disp);
  3167. if (rc) {
  3168. SDE_ERROR_ENC(sde_enc,
  3169. "connector soft reset failure\n");
  3170. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3171. "panic");
  3172. }
  3173. }
  3174. }
  3175. phys_enc->enable_state = SDE_ENC_ENABLED;
  3176. }
  3177. /**
  3178. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3179. * Iterate through the physical encoders and perform consolidated flush
  3180. * and/or control start triggering as needed. This is done in the virtual
  3181. * encoder rather than the individual physical ones in order to handle
  3182. * use cases that require visibility into multiple physical encoders at
  3183. * a time.
  3184. * sde_enc: Pointer to virtual encoder structure
  3185. */
  3186. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3187. {
  3188. struct sde_hw_ctl *ctl;
  3189. uint32_t i;
  3190. struct sde_ctl_flush_cfg pending_flush = {0,};
  3191. u32 pending_kickoff_cnt;
  3192. struct msm_drm_private *priv = NULL;
  3193. struct sde_kms *sde_kms = NULL;
  3194. bool is_vid_mode = false;
  3195. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3196. if (!sde_enc) {
  3197. SDE_ERROR("invalid encoder\n");
  3198. return;
  3199. }
  3200. is_vid_mode = sde_enc->disp_info.capabilities &
  3201. MSM_DISPLAY_CAP_VID_MODE;
  3202. /* don't perform flush/start operations for slave encoders */
  3203. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3204. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3205. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3206. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3207. continue;
  3208. ctl = phys->hw_ctl;
  3209. if (!ctl)
  3210. continue;
  3211. if (phys->connector)
  3212. topology = sde_connector_get_topology_name(
  3213. phys->connector);
  3214. if (!phys->ops.needs_single_flush ||
  3215. !phys->ops.needs_single_flush(phys)) {
  3216. if (ctl->ops.reg_dma_flush)
  3217. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3218. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3219. } else if (ctl->ops.get_pending_flush) {
  3220. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3221. }
  3222. }
  3223. /* for split flush, combine pending flush masks and send to master */
  3224. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3225. ctl = sde_enc->cur_master->hw_ctl;
  3226. if (ctl->ops.reg_dma_flush)
  3227. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3228. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3229. &pending_flush);
  3230. }
  3231. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3233. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3234. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3235. continue;
  3236. if (!phys->ops.needs_single_flush ||
  3237. !phys->ops.needs_single_flush(phys)) {
  3238. pending_kickoff_cnt =
  3239. sde_encoder_phys_inc_pending(phys);
  3240. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3241. } else {
  3242. pending_kickoff_cnt =
  3243. sde_encoder_phys_inc_pending(phys);
  3244. SDE_EVT32(pending_kickoff_cnt,
  3245. pending_flush.pending_flush_mask,
  3246. SDE_EVTLOG_FUNC_CASE2);
  3247. }
  3248. }
  3249. if (sde_enc->misr_enable)
  3250. sde_encoder_misr_configure(&sde_enc->base, true,
  3251. sde_enc->misr_frame_count);
  3252. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3253. if (crtc_misr_info.misr_enable)
  3254. sde_crtc_misr_setup(sde_enc->crtc, true,
  3255. crtc_misr_info.misr_frame_count);
  3256. _sde_encoder_trigger_start(sde_enc->cur_master);
  3257. if (sde_enc->elevated_ahb_vote) {
  3258. priv = sde_enc->base.dev->dev_private;
  3259. if (priv != NULL) {
  3260. sde_kms = to_sde_kms(priv->kms);
  3261. if (sde_kms != NULL) {
  3262. sde_power_scale_reg_bus(&priv->phandle,
  3263. VOTE_INDEX_LOW,
  3264. false);
  3265. }
  3266. }
  3267. sde_enc->elevated_ahb_vote = false;
  3268. }
  3269. }
  3270. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3271. struct drm_encoder *drm_enc,
  3272. unsigned long *affected_displays,
  3273. int num_active_phys)
  3274. {
  3275. struct sde_encoder_virt *sde_enc;
  3276. struct sde_encoder_phys *master;
  3277. enum sde_rm_topology_name topology;
  3278. bool is_right_only;
  3279. if (!drm_enc || !affected_displays)
  3280. return;
  3281. sde_enc = to_sde_encoder_virt(drm_enc);
  3282. master = sde_enc->cur_master;
  3283. if (!master || !master->connector)
  3284. return;
  3285. topology = sde_connector_get_topology_name(master->connector);
  3286. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3287. return;
  3288. /*
  3289. * For pingpong split, the slave pingpong won't generate IRQs. For
  3290. * right-only updates, we can't swap pingpongs, or simply swap the
  3291. * master/slave assignment, we actually have to swap the interfaces
  3292. * so that the master physical encoder will use a pingpong/interface
  3293. * that generates irqs on which to wait.
  3294. */
  3295. is_right_only = !test_bit(0, affected_displays) &&
  3296. test_bit(1, affected_displays);
  3297. if (is_right_only && !sde_enc->intfs_swapped) {
  3298. /* right-only update swap interfaces */
  3299. swap(sde_enc->phys_encs[0]->intf_idx,
  3300. sde_enc->phys_encs[1]->intf_idx);
  3301. sde_enc->intfs_swapped = true;
  3302. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3303. /* left-only or full update, swap back */
  3304. swap(sde_enc->phys_encs[0]->intf_idx,
  3305. sde_enc->phys_encs[1]->intf_idx);
  3306. sde_enc->intfs_swapped = false;
  3307. }
  3308. SDE_DEBUG_ENC(sde_enc,
  3309. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3310. is_right_only, sde_enc->intfs_swapped,
  3311. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3312. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3313. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3314. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3315. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3316. *affected_displays);
  3317. /* ppsplit always uses master since ppslave invalid for irqs*/
  3318. if (num_active_phys == 1)
  3319. *affected_displays = BIT(0);
  3320. }
  3321. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3322. struct sde_encoder_kickoff_params *params)
  3323. {
  3324. struct sde_encoder_virt *sde_enc;
  3325. struct sde_encoder_phys *phys;
  3326. int i, num_active_phys;
  3327. bool master_assigned = false;
  3328. if (!drm_enc || !params)
  3329. return;
  3330. sde_enc = to_sde_encoder_virt(drm_enc);
  3331. if (sde_enc->num_phys_encs <= 1)
  3332. return;
  3333. /* count bits set */
  3334. num_active_phys = hweight_long(params->affected_displays);
  3335. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3336. params->affected_displays, num_active_phys);
  3337. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3338. num_active_phys);
  3339. /* for left/right only update, ppsplit master switches interface */
  3340. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3341. &params->affected_displays, num_active_phys);
  3342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3343. enum sde_enc_split_role prv_role, new_role;
  3344. bool active = false;
  3345. phys = sde_enc->phys_encs[i];
  3346. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3347. continue;
  3348. active = test_bit(i, &params->affected_displays);
  3349. prv_role = phys->split_role;
  3350. if (active && num_active_phys == 1)
  3351. new_role = ENC_ROLE_SOLO;
  3352. else if (active && !master_assigned)
  3353. new_role = ENC_ROLE_MASTER;
  3354. else if (active)
  3355. new_role = ENC_ROLE_SLAVE;
  3356. else
  3357. new_role = ENC_ROLE_SKIP;
  3358. phys->ops.update_split_role(phys, new_role);
  3359. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3360. sde_enc->cur_master = phys;
  3361. master_assigned = true;
  3362. }
  3363. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3364. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3365. phys->split_role, active);
  3366. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3367. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3368. phys->split_role, active, num_active_phys);
  3369. }
  3370. }
  3371. bool sde_encoder_check_mode(struct drm_encoder *drm_enc, u32 mode)
  3372. {
  3373. struct sde_encoder_virt *sde_enc;
  3374. struct msm_display_info *disp_info;
  3375. if (!drm_enc) {
  3376. SDE_ERROR("invalid encoder\n");
  3377. return false;
  3378. }
  3379. sde_enc = to_sde_encoder_virt(drm_enc);
  3380. disp_info = &sde_enc->disp_info;
  3381. return (disp_info->capabilities & mode);
  3382. }
  3383. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3384. {
  3385. struct sde_encoder_virt *sde_enc;
  3386. struct sde_encoder_phys *phys;
  3387. unsigned int i;
  3388. struct sde_hw_ctl *ctl;
  3389. struct msm_display_info *disp_info;
  3390. if (!drm_enc) {
  3391. SDE_ERROR("invalid encoder\n");
  3392. return;
  3393. }
  3394. sde_enc = to_sde_encoder_virt(drm_enc);
  3395. disp_info = &sde_enc->disp_info;
  3396. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3397. phys = sde_enc->phys_encs[i];
  3398. if (phys && phys->hw_ctl) {
  3399. ctl = phys->hw_ctl;
  3400. /*
  3401. * avoid clearing the pending flush during the first
  3402. * frame update after idle power collpase as the
  3403. * restore path would have updated the pending flush
  3404. */
  3405. if (!sde_enc->idle_pc_restore &&
  3406. ctl->ops.clear_pending_flush)
  3407. ctl->ops.clear_pending_flush(ctl);
  3408. /* update only for command mode primary ctl */
  3409. if ((phys == sde_enc->cur_master) &&
  3410. (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3411. && ctl->ops.trigger_pending)
  3412. ctl->ops.trigger_pending(ctl);
  3413. }
  3414. }
  3415. sde_enc->idle_pc_restore = false;
  3416. }
  3417. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3418. {
  3419. void *dither_cfg;
  3420. int ret = 0, i = 0;
  3421. size_t len = 0;
  3422. enum sde_rm_topology_name topology;
  3423. struct drm_encoder *drm_enc;
  3424. struct msm_display_dsc_info *dsc = NULL;
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct sde_hw_pingpong *hw_pp;
  3427. if (!phys || !phys->connector || !phys->hw_pp ||
  3428. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3429. return;
  3430. topology = sde_connector_get_topology_name(phys->connector);
  3431. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3432. (phys->split_role == ENC_ROLE_SLAVE))
  3433. return;
  3434. drm_enc = phys->parent;
  3435. sde_enc = to_sde_encoder_virt(drm_enc);
  3436. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3437. /* disable dither for 10 bpp or 10bpc dsc config */
  3438. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3439. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3440. return;
  3441. }
  3442. ret = sde_connector_get_dither_cfg(phys->connector,
  3443. phys->connector->state, &dither_cfg, &len);
  3444. if (ret)
  3445. return;
  3446. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3447. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3448. hw_pp = sde_enc->hw_pp[i];
  3449. if (hw_pp) {
  3450. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3451. len);
  3452. }
  3453. }
  3454. } else {
  3455. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3456. }
  3457. }
  3458. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3459. struct drm_display_mode *mode)
  3460. {
  3461. u64 pclk_rate;
  3462. u32 pclk_period;
  3463. u32 line_time;
  3464. /*
  3465. * For linetime calculation, only operate on master encoder.
  3466. */
  3467. if (!sde_enc->cur_master)
  3468. return 0;
  3469. if (!sde_enc->cur_master->ops.get_line_count) {
  3470. SDE_ERROR("get_line_count function not defined\n");
  3471. return 0;
  3472. }
  3473. pclk_rate = mode->clock; /* pixel clock in kHz */
  3474. if (pclk_rate == 0) {
  3475. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3476. return 0;
  3477. }
  3478. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3479. if (pclk_period == 0) {
  3480. SDE_ERROR("pclk period is 0\n");
  3481. return 0;
  3482. }
  3483. /*
  3484. * Line time calculation based on Pixel clock and HTOTAL.
  3485. * Final unit is in ns.
  3486. */
  3487. line_time = (pclk_period * mode->htotal) / 1000;
  3488. if (line_time == 0) {
  3489. SDE_ERROR("line time calculation is 0\n");
  3490. return 0;
  3491. }
  3492. SDE_DEBUG_ENC(sde_enc,
  3493. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3494. pclk_rate, pclk_period, line_time);
  3495. return line_time;
  3496. }
  3497. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3498. ktime_t *wakeup_time)
  3499. {
  3500. struct drm_display_mode *mode;
  3501. struct sde_encoder_virt *sde_enc;
  3502. u32 cur_line;
  3503. u32 line_time;
  3504. u32 vtotal, time_to_vsync;
  3505. ktime_t cur_time;
  3506. sde_enc = to_sde_encoder_virt(drm_enc);
  3507. if (!sde_enc || !sde_enc->cur_master) {
  3508. SDE_ERROR("invalid sde encoder/master\n");
  3509. return -EINVAL;
  3510. }
  3511. mode = &sde_enc->cur_master->cached_mode;
  3512. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3513. if (!line_time)
  3514. return -EINVAL;
  3515. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3516. vtotal = mode->vtotal;
  3517. if (cur_line >= vtotal)
  3518. time_to_vsync = line_time * vtotal;
  3519. else
  3520. time_to_vsync = line_time * (vtotal - cur_line);
  3521. if (time_to_vsync == 0) {
  3522. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3523. vtotal);
  3524. return -EINVAL;
  3525. }
  3526. cur_time = ktime_get();
  3527. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3528. SDE_DEBUG_ENC(sde_enc,
  3529. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3530. cur_line, vtotal, time_to_vsync,
  3531. ktime_to_ms(cur_time),
  3532. ktime_to_ms(*wakeup_time));
  3533. return 0;
  3534. }
  3535. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3536. {
  3537. struct drm_encoder *drm_enc;
  3538. struct sde_encoder_virt *sde_enc =
  3539. from_timer(sde_enc, t, vsync_event_timer);
  3540. struct msm_drm_private *priv;
  3541. struct msm_drm_thread *event_thread;
  3542. if (!sde_enc || !sde_enc->crtc) {
  3543. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3544. return;
  3545. }
  3546. drm_enc = &sde_enc->base;
  3547. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3548. SDE_ERROR("invalid encoder parameters\n");
  3549. return;
  3550. }
  3551. priv = drm_enc->dev->dev_private;
  3552. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3553. SDE_ERROR("invalid crtc index:%u\n",
  3554. sde_enc->crtc->index);
  3555. return;
  3556. }
  3557. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3558. if (!event_thread) {
  3559. SDE_ERROR("event_thread not found for crtc:%d\n",
  3560. sde_enc->crtc->index);
  3561. return;
  3562. }
  3563. kthread_queue_work(&event_thread->worker,
  3564. &sde_enc->vsync_event_work);
  3565. }
  3566. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3567. {
  3568. struct sde_encoder_virt *sde_enc = container_of(work,
  3569. struct sde_encoder_virt, esd_trigger_work);
  3570. if (!sde_enc) {
  3571. SDE_ERROR("invalid sde encoder\n");
  3572. return;
  3573. }
  3574. sde_encoder_resource_control(&sde_enc->base,
  3575. SDE_ENC_RC_EVENT_KICKOFF);
  3576. }
  3577. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3578. {
  3579. struct sde_encoder_virt *sde_enc = container_of(work,
  3580. struct sde_encoder_virt, input_event_work);
  3581. if (!sde_enc) {
  3582. SDE_ERROR("invalid sde encoder\n");
  3583. return;
  3584. }
  3585. sde_encoder_resource_control(&sde_enc->base,
  3586. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3587. }
  3588. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3589. {
  3590. struct sde_encoder_virt *sde_enc = container_of(work,
  3591. struct sde_encoder_virt, vsync_event_work);
  3592. bool autorefresh_enabled = false;
  3593. int rc = 0;
  3594. ktime_t wakeup_time;
  3595. struct drm_encoder *drm_enc;
  3596. if (!sde_enc) {
  3597. SDE_ERROR("invalid sde encoder\n");
  3598. return;
  3599. }
  3600. drm_enc = &sde_enc->base;
  3601. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3602. if (rc < 0) {
  3603. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3604. return;
  3605. }
  3606. if (sde_enc->cur_master &&
  3607. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3608. autorefresh_enabled =
  3609. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3610. sde_enc->cur_master);
  3611. /* Update timer if autorefresh is enabled else return */
  3612. if (!autorefresh_enabled)
  3613. goto exit;
  3614. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3615. if (rc)
  3616. goto exit;
  3617. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3618. mod_timer(&sde_enc->vsync_event_timer,
  3619. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3620. exit:
  3621. pm_runtime_put_sync(drm_enc->dev->dev);
  3622. }
  3623. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3624. {
  3625. static const uint64_t timeout_us = 50000;
  3626. static const uint64_t sleep_us = 20;
  3627. struct sde_encoder_virt *sde_enc;
  3628. ktime_t cur_ktime, exp_ktime;
  3629. uint32_t line_count, tmp, i;
  3630. if (!drm_enc) {
  3631. SDE_ERROR("invalid encoder\n");
  3632. return -EINVAL;
  3633. }
  3634. sde_enc = to_sde_encoder_virt(drm_enc);
  3635. if (!sde_enc->cur_master ||
  3636. !sde_enc->cur_master->ops.get_line_count) {
  3637. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3638. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3639. return -EINVAL;
  3640. }
  3641. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3642. line_count = sde_enc->cur_master->ops.get_line_count(
  3643. sde_enc->cur_master);
  3644. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3645. tmp = line_count;
  3646. line_count = sde_enc->cur_master->ops.get_line_count(
  3647. sde_enc->cur_master);
  3648. if (line_count < tmp) {
  3649. SDE_EVT32(DRMID(drm_enc), line_count);
  3650. return 0;
  3651. }
  3652. cur_ktime = ktime_get();
  3653. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3654. break;
  3655. usleep_range(sleep_us / 2, sleep_us);
  3656. }
  3657. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3658. return -ETIMEDOUT;
  3659. }
  3660. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3661. {
  3662. struct drm_encoder *drm_enc;
  3663. struct sde_rm_hw_iter rm_iter;
  3664. bool lm_valid = false;
  3665. bool intf_valid = false;
  3666. if (!phys_enc || !phys_enc->parent) {
  3667. SDE_ERROR("invalid encoder\n");
  3668. return -EINVAL;
  3669. }
  3670. drm_enc = phys_enc->parent;
  3671. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3672. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3673. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3674. phys_enc->has_intf_te)) {
  3675. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3676. SDE_HW_BLK_INTF);
  3677. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3678. struct sde_hw_intf *hw_intf =
  3679. (struct sde_hw_intf *)rm_iter.hw;
  3680. if (!hw_intf)
  3681. continue;
  3682. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3683. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3684. phys_enc->hw_ctl,
  3685. hw_intf->idx, 1);
  3686. intf_valid = true;
  3687. }
  3688. if (!intf_valid) {
  3689. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3690. "intf not found to flush\n");
  3691. return -EFAULT;
  3692. }
  3693. } else {
  3694. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3695. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3696. struct sde_hw_mixer *hw_lm =
  3697. (struct sde_hw_mixer *)rm_iter.hw;
  3698. if (!hw_lm)
  3699. continue;
  3700. /* update LM flush for HW without INTF TE */
  3701. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3702. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3703. phys_enc->hw_ctl,
  3704. hw_lm->idx, 1);
  3705. lm_valid = true;
  3706. }
  3707. if (!lm_valid) {
  3708. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3709. "lm not found to flush\n");
  3710. return -EFAULT;
  3711. }
  3712. }
  3713. return 0;
  3714. }
  3715. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3716. {
  3717. int i;
  3718. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3719. /**
  3720. * This dirty_dsc_hw field is set during DSC disable to
  3721. * indicate which DSC blocks need to be flushed
  3722. */
  3723. if (sde_enc->dirty_dsc_ids[i])
  3724. return true;
  3725. }
  3726. return false;
  3727. }
  3728. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3729. {
  3730. int i;
  3731. struct sde_hw_ctl *hw_ctl = NULL;
  3732. enum sde_dsc dsc_idx;
  3733. if (sde_enc->cur_master)
  3734. hw_ctl = sde_enc->cur_master->hw_ctl;
  3735. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3736. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3737. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3738. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3739. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3740. }
  3741. }
  3742. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3743. struct sde_encoder_virt *sde_enc)
  3744. {
  3745. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3746. struct sde_hw_mdp *mdptop = NULL;
  3747. sde_enc->dynamic_hdr_updated = false;
  3748. if (sde_enc->cur_master) {
  3749. mdptop = sde_enc->cur_master->hw_mdptop;
  3750. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3751. sde_enc->cur_master->connector);
  3752. }
  3753. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3754. return;
  3755. if (mdptop->ops.set_hdr_plus_metadata) {
  3756. sde_enc->dynamic_hdr_updated = true;
  3757. mdptop->ops.set_hdr_plus_metadata(
  3758. mdptop, dhdr_meta->dynamic_hdr_payload,
  3759. dhdr_meta->dynamic_hdr_payload_size,
  3760. sde_enc->cur_master->intf_idx == INTF_0 ?
  3761. 0 : 1);
  3762. }
  3763. }
  3764. static void _sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc,
  3765. int ln_cnt1)
  3766. {
  3767. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3768. struct sde_encoder_phys *phys;
  3769. int ln_cnt2, i;
  3770. /* query line count before cur_master is updated */
  3771. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3772. ln_cnt2 = sde_enc->cur_master->ops.get_wr_line_count(
  3773. sde_enc->cur_master);
  3774. else
  3775. ln_cnt2 = -EINVAL;
  3776. SDE_EVT32(DRMID(drm_enc), ln_cnt1, ln_cnt2);
  3777. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3778. phys = sde_enc->phys_encs[i];
  3779. if (phys && phys->ops.hw_reset)
  3780. phys->ops.hw_reset(phys);
  3781. }
  3782. }
  3783. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3784. struct sde_encoder_kickoff_params *params)
  3785. {
  3786. struct sde_encoder_virt *sde_enc;
  3787. struct sde_encoder_phys *phys;
  3788. struct sde_kms *sde_kms = NULL;
  3789. struct msm_drm_private *priv = NULL;
  3790. bool needs_hw_reset = false;
  3791. int ln_cnt1 = -EINVAL, i, rc, ret = 0;
  3792. struct msm_display_info *disp_info;
  3793. if (!drm_enc || !params || !drm_enc->dev ||
  3794. !drm_enc->dev->dev_private) {
  3795. SDE_ERROR("invalid args\n");
  3796. return -EINVAL;
  3797. }
  3798. sde_enc = to_sde_encoder_virt(drm_enc);
  3799. priv = drm_enc->dev->dev_private;
  3800. sde_kms = to_sde_kms(priv->kms);
  3801. disp_info = &sde_enc->disp_info;
  3802. SDE_DEBUG_ENC(sde_enc, "\n");
  3803. SDE_EVT32(DRMID(drm_enc));
  3804. /* save this for later, in case of errors */
  3805. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3806. ln_cnt1 = sde_enc->cur_master->ops.get_wr_line_count(
  3807. sde_enc->cur_master);
  3808. /* update the qsync parameters for the current frame */
  3809. if (sde_enc->cur_master)
  3810. sde_connector_set_qsync_params(
  3811. sde_enc->cur_master->connector);
  3812. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3813. disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3814. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3815. sde_enc->cur_master->connector->state,
  3816. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3817. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3818. /* prepare for next kickoff, may include waiting on previous kickoff */
  3819. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3820. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3821. phys = sde_enc->phys_encs[i];
  3822. params->is_primary = sde_enc->disp_info.is_primary;
  3823. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3824. params->recovery_events_enabled =
  3825. sde_enc->recovery_events_enabled;
  3826. if (phys) {
  3827. if (phys->ops.prepare_for_kickoff) {
  3828. rc = phys->ops.prepare_for_kickoff(
  3829. phys, params);
  3830. if (rc)
  3831. ret = rc;
  3832. }
  3833. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3834. needs_hw_reset = true;
  3835. _sde_encoder_setup_dither(phys);
  3836. if (sde_enc->cur_master &&
  3837. sde_connector_is_qsync_updated(
  3838. sde_enc->cur_master->connector)) {
  3839. _helper_flush_qsync(phys);
  3840. }
  3841. }
  3842. }
  3843. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3844. if (rc) {
  3845. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3846. ret = rc;
  3847. goto end;
  3848. }
  3849. /* if any phys needs reset, reset all phys, in-order */
  3850. if (needs_hw_reset)
  3851. _sde_encoder_needs_hw_reset(drm_enc, ln_cnt1);
  3852. _sde_encoder_update_master(drm_enc, params);
  3853. _sde_encoder_update_roi(drm_enc);
  3854. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3855. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3856. if (rc) {
  3857. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3858. sde_enc->cur_master->connector->base.id,
  3859. rc);
  3860. ret = rc;
  3861. }
  3862. }
  3863. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3864. !sde_enc->cur_master->cont_splash_enabled) {
  3865. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3866. if (rc) {
  3867. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3868. ret = rc;
  3869. }
  3870. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3871. _helper_flush_dsc(sde_enc);
  3872. }
  3873. end:
  3874. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3875. return ret;
  3876. }
  3877. /**
  3878. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3879. * with the specified encoder, and unstage all pipes from it
  3880. * @encoder: encoder pointer
  3881. * Returns: 0 on success
  3882. */
  3883. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3884. {
  3885. struct sde_encoder_virt *sde_enc;
  3886. struct sde_encoder_phys *phys;
  3887. unsigned int i;
  3888. int rc = 0;
  3889. if (!drm_enc) {
  3890. SDE_ERROR("invalid encoder\n");
  3891. return -EINVAL;
  3892. }
  3893. sde_enc = to_sde_encoder_virt(drm_enc);
  3894. SDE_ATRACE_BEGIN("encoder_release_lm");
  3895. SDE_DEBUG_ENC(sde_enc, "\n");
  3896. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3897. phys = sde_enc->phys_encs[i];
  3898. if (!phys)
  3899. continue;
  3900. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3901. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3902. if (rc)
  3903. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3904. }
  3905. SDE_ATRACE_END("encoder_release_lm");
  3906. return rc;
  3907. }
  3908. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3909. {
  3910. struct sde_encoder_virt *sde_enc;
  3911. struct sde_encoder_phys *phys;
  3912. ktime_t wakeup_time;
  3913. unsigned int i;
  3914. if (!drm_enc) {
  3915. SDE_ERROR("invalid encoder\n");
  3916. return;
  3917. }
  3918. SDE_ATRACE_BEGIN("encoder_kickoff");
  3919. sde_enc = to_sde_encoder_virt(drm_enc);
  3920. SDE_DEBUG_ENC(sde_enc, "\n");
  3921. /* create a 'no pipes' commit to release buffers on errors */
  3922. if (is_error)
  3923. _sde_encoder_reset_ctl_hw(drm_enc);
  3924. /* All phys encs are ready to go, trigger the kickoff */
  3925. _sde_encoder_kickoff_phys(sde_enc);
  3926. /* allow phys encs to handle any post-kickoff business */
  3927. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3928. phys = sde_enc->phys_encs[i];
  3929. if (phys && phys->ops.handle_post_kickoff)
  3930. phys->ops.handle_post_kickoff(phys);
  3931. }
  3932. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3933. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3934. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3935. mod_timer(&sde_enc->vsync_event_timer,
  3936. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3937. }
  3938. SDE_ATRACE_END("encoder_kickoff");
  3939. }
  3940. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3941. struct drm_framebuffer *fb)
  3942. {
  3943. struct drm_encoder *drm_enc;
  3944. struct sde_hw_mixer_cfg mixer;
  3945. struct sde_rm_hw_iter lm_iter;
  3946. bool lm_valid = false;
  3947. if (!phys_enc || !phys_enc->parent) {
  3948. SDE_ERROR("invalid encoder\n");
  3949. return -EINVAL;
  3950. }
  3951. drm_enc = phys_enc->parent;
  3952. memset(&mixer, 0, sizeof(mixer));
  3953. /* reset associated CTL/LMs */
  3954. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3955. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3956. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3957. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3958. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3959. if (!hw_lm)
  3960. continue;
  3961. /* need to flush LM to remove it */
  3962. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3963. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3964. phys_enc->hw_ctl,
  3965. hw_lm->idx, 1);
  3966. if (fb) {
  3967. /* assume a single LM if targeting a frame buffer */
  3968. if (lm_valid)
  3969. continue;
  3970. mixer.out_height = fb->height;
  3971. mixer.out_width = fb->width;
  3972. if (hw_lm->ops.setup_mixer_out)
  3973. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3974. }
  3975. lm_valid = true;
  3976. /* only enable border color on LM */
  3977. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3978. phys_enc->hw_ctl->ops.setup_blendstage(
  3979. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3980. }
  3981. if (!lm_valid) {
  3982. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3983. return -EFAULT;
  3984. }
  3985. return 0;
  3986. }
  3987. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3988. {
  3989. struct sde_encoder_virt *sde_enc;
  3990. struct sde_encoder_phys *phys;
  3991. int i;
  3992. if (!drm_enc) {
  3993. SDE_ERROR("invalid encoder\n");
  3994. return;
  3995. }
  3996. sde_enc = to_sde_encoder_virt(drm_enc);
  3997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3998. phys = sde_enc->phys_encs[i];
  3999. if (phys && phys->ops.prepare_commit)
  4000. phys->ops.prepare_commit(phys);
  4001. }
  4002. }
  4003. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4004. bool enable, u32 frame_count)
  4005. {
  4006. if (!phys_enc)
  4007. return;
  4008. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4009. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4010. enable, frame_count);
  4011. }
  4012. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4013. bool nonblock, u32 *misr_value)
  4014. {
  4015. if (!phys_enc)
  4016. return -EINVAL;
  4017. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4018. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4019. nonblock, misr_value) : -ENOTSUPP;
  4020. }
  4021. #ifdef CONFIG_DEBUG_FS
  4022. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4023. {
  4024. struct sde_encoder_virt *sde_enc;
  4025. int i;
  4026. if (!s || !s->private)
  4027. return -EINVAL;
  4028. sde_enc = s->private;
  4029. mutex_lock(&sde_enc->enc_lock);
  4030. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4031. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4032. if (!phys)
  4033. continue;
  4034. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4035. phys->intf_idx - INTF_0,
  4036. atomic_read(&phys->vsync_cnt),
  4037. atomic_read(&phys->underrun_cnt));
  4038. switch (phys->intf_mode) {
  4039. case INTF_MODE_VIDEO:
  4040. seq_puts(s, "mode: video\n");
  4041. break;
  4042. case INTF_MODE_CMD:
  4043. seq_puts(s, "mode: command\n");
  4044. break;
  4045. case INTF_MODE_WB_BLOCK:
  4046. seq_puts(s, "mode: wb block\n");
  4047. break;
  4048. case INTF_MODE_WB_LINE:
  4049. seq_puts(s, "mode: wb line\n");
  4050. break;
  4051. default:
  4052. seq_puts(s, "mode: ???\n");
  4053. break;
  4054. }
  4055. }
  4056. mutex_unlock(&sde_enc->enc_lock);
  4057. return 0;
  4058. }
  4059. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4060. struct file *file)
  4061. {
  4062. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4063. }
  4064. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4065. const char __user *user_buf, size_t count, loff_t *ppos)
  4066. {
  4067. struct sde_encoder_virt *sde_enc;
  4068. int rc;
  4069. char buf[MISR_BUFF_SIZE + 1];
  4070. size_t buff_copy;
  4071. u32 frame_count, enable;
  4072. struct msm_drm_private *priv = NULL;
  4073. struct sde_kms *sde_kms = NULL;
  4074. struct drm_encoder *drm_enc;
  4075. if (!file || !file->private_data)
  4076. return -EINVAL;
  4077. sde_enc = file->private_data;
  4078. priv = sde_enc->base.dev->dev_private;
  4079. if (!sde_enc || !priv || !priv->kms)
  4080. return -EINVAL;
  4081. sde_kms = to_sde_kms(priv->kms);
  4082. drm_enc = &sde_enc->base;
  4083. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4084. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4085. return -ENOTSUPP;
  4086. }
  4087. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4088. if (copy_from_user(buf, user_buf, buff_copy))
  4089. return -EINVAL;
  4090. buf[buff_copy] = 0; /* end of string */
  4091. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4092. return -EINVAL;
  4093. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4094. if (rc < 0)
  4095. return rc;
  4096. sde_enc->misr_enable = enable;
  4097. sde_enc->misr_frame_count = frame_count;
  4098. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4099. pm_runtime_put_sync(drm_enc->dev->dev);
  4100. return count;
  4101. }
  4102. static ssize_t _sde_encoder_misr_read(struct file *file,
  4103. char __user *user_buff, size_t count, loff_t *ppos)
  4104. {
  4105. struct sde_encoder_virt *sde_enc;
  4106. struct msm_drm_private *priv = NULL;
  4107. struct sde_kms *sde_kms = NULL;
  4108. struct drm_encoder *drm_enc;
  4109. int i = 0, len = 0;
  4110. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4111. int rc;
  4112. if (*ppos)
  4113. return 0;
  4114. if (!file || !file->private_data)
  4115. return -EINVAL;
  4116. sde_enc = file->private_data;
  4117. priv = sde_enc->base.dev->dev_private;
  4118. if (priv != NULL)
  4119. sde_kms = to_sde_kms(priv->kms);
  4120. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4121. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4122. return -ENOTSUPP;
  4123. }
  4124. drm_enc = &sde_enc->base;
  4125. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4126. if (rc < 0)
  4127. return rc;
  4128. if (!sde_enc->misr_enable) {
  4129. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4130. "disabled\n");
  4131. goto buff_check;
  4132. }
  4133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4134. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4135. u32 misr_value = 0;
  4136. if (!phys || !phys->ops.collect_misr) {
  4137. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4138. "invalid\n");
  4139. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4140. continue;
  4141. }
  4142. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4143. if (rc) {
  4144. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4145. "invalid\n");
  4146. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4147. rc);
  4148. continue;
  4149. } else {
  4150. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4151. "Intf idx:%d\n",
  4152. phys->intf_idx - INTF_0);
  4153. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4154. "0x%x\n", misr_value);
  4155. }
  4156. }
  4157. buff_check:
  4158. if (count <= len) {
  4159. len = 0;
  4160. goto end;
  4161. }
  4162. if (copy_to_user(user_buff, buf, len)) {
  4163. len = -EFAULT;
  4164. goto end;
  4165. }
  4166. *ppos += len; /* increase offset */
  4167. end:
  4168. pm_runtime_put_sync(drm_enc->dev->dev);
  4169. return len;
  4170. }
  4171. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4172. {
  4173. struct sde_encoder_virt *sde_enc;
  4174. struct msm_drm_private *priv;
  4175. struct sde_kms *sde_kms;
  4176. int i;
  4177. static const struct file_operations debugfs_status_fops = {
  4178. .open = _sde_encoder_debugfs_status_open,
  4179. .read = seq_read,
  4180. .llseek = seq_lseek,
  4181. .release = single_release,
  4182. };
  4183. static const struct file_operations debugfs_misr_fops = {
  4184. .open = simple_open,
  4185. .read = _sde_encoder_misr_read,
  4186. .write = _sde_encoder_misr_setup,
  4187. };
  4188. char name[SDE_NAME_SIZE];
  4189. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4190. SDE_ERROR("invalid encoder or kms\n");
  4191. return -EINVAL;
  4192. }
  4193. sde_enc = to_sde_encoder_virt(drm_enc);
  4194. priv = drm_enc->dev->dev_private;
  4195. sde_kms = to_sde_kms(priv->kms);
  4196. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4197. /* create overall sub-directory for the encoder */
  4198. sde_enc->debugfs_root = debugfs_create_dir(name,
  4199. drm_enc->dev->primary->debugfs_root);
  4200. if (!sde_enc->debugfs_root)
  4201. return -ENOMEM;
  4202. /* don't error check these */
  4203. debugfs_create_file("status", 0400,
  4204. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4205. debugfs_create_file("misr_data", 0600,
  4206. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4207. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4208. &sde_enc->idle_pc_enabled);
  4209. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4210. &sde_enc->frame_trigger_mode);
  4211. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4212. if (sde_enc->phys_encs[i] &&
  4213. sde_enc->phys_encs[i]->ops.late_register)
  4214. sde_enc->phys_encs[i]->ops.late_register(
  4215. sde_enc->phys_encs[i],
  4216. sde_enc->debugfs_root);
  4217. return 0;
  4218. }
  4219. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4220. {
  4221. struct sde_encoder_virt *sde_enc;
  4222. if (!drm_enc)
  4223. return;
  4224. sde_enc = to_sde_encoder_virt(drm_enc);
  4225. debugfs_remove_recursive(sde_enc->debugfs_root);
  4226. }
  4227. #else
  4228. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4229. {
  4230. return 0;
  4231. }
  4232. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4233. {
  4234. }
  4235. #endif
  4236. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4237. {
  4238. return _sde_encoder_init_debugfs(encoder);
  4239. }
  4240. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4241. {
  4242. _sde_encoder_destroy_debugfs(encoder);
  4243. }
  4244. static int sde_encoder_virt_add_phys_encs(
  4245. u32 display_caps,
  4246. struct sde_encoder_virt *sde_enc,
  4247. struct sde_enc_phys_init_params *params)
  4248. {
  4249. struct sde_encoder_phys *enc = NULL;
  4250. SDE_DEBUG_ENC(sde_enc, "\n");
  4251. /*
  4252. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4253. * in this function, check up-front.
  4254. */
  4255. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4256. ARRAY_SIZE(sde_enc->phys_encs)) {
  4257. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4258. sde_enc->num_phys_encs);
  4259. return -EINVAL;
  4260. }
  4261. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4262. enc = sde_encoder_phys_vid_init(params);
  4263. if (IS_ERR_OR_NULL(enc)) {
  4264. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4265. PTR_ERR(enc));
  4266. return !enc ? -EINVAL : PTR_ERR(enc);
  4267. }
  4268. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4269. ++sde_enc->num_phys_encs;
  4270. }
  4271. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4272. enc = sde_encoder_phys_cmd_init(params);
  4273. if (IS_ERR_OR_NULL(enc)) {
  4274. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4275. PTR_ERR(enc));
  4276. return !enc ? -EINVAL : PTR_ERR(enc);
  4277. }
  4278. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4279. ++sde_enc->num_phys_encs;
  4280. }
  4281. return 0;
  4282. }
  4283. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4284. struct sde_enc_phys_init_params *params)
  4285. {
  4286. struct sde_encoder_phys *enc = NULL;
  4287. if (!sde_enc) {
  4288. SDE_ERROR("invalid encoder\n");
  4289. return -EINVAL;
  4290. }
  4291. SDE_DEBUG_ENC(sde_enc, "\n");
  4292. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4293. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4294. sde_enc->num_phys_encs);
  4295. return -EINVAL;
  4296. }
  4297. enc = sde_encoder_phys_wb_init(params);
  4298. if (IS_ERR_OR_NULL(enc)) {
  4299. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4300. PTR_ERR(enc));
  4301. return !enc ? -EINVAL : PTR_ERR(enc);
  4302. }
  4303. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4304. ++sde_enc->num_phys_encs;
  4305. return 0;
  4306. }
  4307. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4308. struct sde_kms *sde_kms,
  4309. struct msm_display_info *disp_info,
  4310. int *drm_enc_mode)
  4311. {
  4312. int ret = 0;
  4313. int i = 0;
  4314. enum sde_intf_type intf_type;
  4315. struct sde_encoder_virt_ops parent_ops = {
  4316. sde_encoder_vblank_callback,
  4317. sde_encoder_underrun_callback,
  4318. sde_encoder_frame_done_callback,
  4319. sde_encoder_get_qsync_fps_callback,
  4320. };
  4321. struct sde_enc_phys_init_params phys_params;
  4322. if (!sde_enc || !sde_kms) {
  4323. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4324. !sde_enc, !sde_kms);
  4325. return -EINVAL;
  4326. }
  4327. memset(&phys_params, 0, sizeof(phys_params));
  4328. phys_params.sde_kms = sde_kms;
  4329. phys_params.parent = &sde_enc->base;
  4330. phys_params.parent_ops = parent_ops;
  4331. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4332. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4333. SDE_DEBUG("\n");
  4334. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4335. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4336. intf_type = INTF_DSI;
  4337. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4338. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4339. intf_type = INTF_HDMI;
  4340. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4341. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4342. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4343. else
  4344. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4345. intf_type = INTF_DP;
  4346. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4347. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4348. intf_type = INTF_WB;
  4349. } else {
  4350. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4351. return -EINVAL;
  4352. }
  4353. WARN_ON(disp_info->num_of_h_tiles < 1);
  4354. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4355. sde_enc->te_source = disp_info->te_source;
  4356. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4357. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4358. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4359. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4360. mutex_lock(&sde_enc->enc_lock);
  4361. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4362. /*
  4363. * Left-most tile is at index 0, content is controller id
  4364. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4365. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4366. */
  4367. u32 controller_id = disp_info->h_tile_instance[i];
  4368. if (disp_info->num_of_h_tiles > 1) {
  4369. if (i == 0)
  4370. phys_params.split_role = ENC_ROLE_MASTER;
  4371. else
  4372. phys_params.split_role = ENC_ROLE_SLAVE;
  4373. } else {
  4374. phys_params.split_role = ENC_ROLE_SOLO;
  4375. }
  4376. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4377. i, controller_id, phys_params.split_role);
  4378. if (intf_type == INTF_WB) {
  4379. phys_params.intf_idx = INTF_MAX;
  4380. phys_params.wb_idx = sde_encoder_get_wb(
  4381. sde_kms->catalog,
  4382. intf_type, controller_id);
  4383. if (phys_params.wb_idx == WB_MAX) {
  4384. SDE_ERROR_ENC(sde_enc,
  4385. "could not get wb: type %d, id %d\n",
  4386. intf_type, controller_id);
  4387. ret = -EINVAL;
  4388. }
  4389. } else {
  4390. phys_params.wb_idx = WB_MAX;
  4391. phys_params.intf_idx = sde_encoder_get_intf(
  4392. sde_kms->catalog, intf_type,
  4393. controller_id);
  4394. if (phys_params.intf_idx == INTF_MAX) {
  4395. SDE_ERROR_ENC(sde_enc,
  4396. "could not get wb: type %d, id %d\n",
  4397. intf_type, controller_id);
  4398. ret = -EINVAL;
  4399. }
  4400. }
  4401. if (!ret) {
  4402. if (intf_type == INTF_WB)
  4403. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4404. &phys_params);
  4405. else
  4406. ret = sde_encoder_virt_add_phys_encs(
  4407. disp_info->capabilities,
  4408. sde_enc,
  4409. &phys_params);
  4410. if (ret)
  4411. SDE_ERROR_ENC(sde_enc,
  4412. "failed to add phys encs\n");
  4413. }
  4414. }
  4415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4416. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4417. if (phys) {
  4418. atomic_set(&phys->vsync_cnt, 0);
  4419. atomic_set(&phys->underrun_cnt, 0);
  4420. }
  4421. }
  4422. mutex_unlock(&sde_enc->enc_lock);
  4423. return ret;
  4424. }
  4425. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4426. .mode_set = sde_encoder_virt_mode_set,
  4427. .disable = sde_encoder_virt_disable,
  4428. .enable = sde_encoder_virt_enable,
  4429. .atomic_check = sde_encoder_virt_atomic_check,
  4430. };
  4431. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4432. .destroy = sde_encoder_destroy,
  4433. .late_register = sde_encoder_late_register,
  4434. .early_unregister = sde_encoder_early_unregister,
  4435. };
  4436. struct drm_encoder *sde_encoder_init(
  4437. struct drm_device *dev,
  4438. struct msm_display_info *disp_info)
  4439. {
  4440. struct msm_drm_private *priv = dev->dev_private;
  4441. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4442. struct drm_encoder *drm_enc = NULL;
  4443. struct sde_encoder_virt *sde_enc = NULL;
  4444. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4445. char name[SDE_NAME_SIZE];
  4446. int ret = 0, i, intf_index = INTF_MAX;
  4447. struct sde_encoder_phys *phys = NULL;
  4448. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4449. if (!sde_enc) {
  4450. ret = -ENOMEM;
  4451. goto fail;
  4452. }
  4453. mutex_init(&sde_enc->enc_lock);
  4454. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4455. &drm_enc_mode);
  4456. if (ret)
  4457. goto fail;
  4458. sde_enc->cur_master = NULL;
  4459. spin_lock_init(&sde_enc->enc_spinlock);
  4460. mutex_init(&sde_enc->vblank_ctl_lock);
  4461. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4462. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4463. drm_enc = &sde_enc->base;
  4464. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4465. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4466. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4467. timer_setup(&sde_enc->vsync_event_timer,
  4468. sde_encoder_vsync_event_handler, 0);
  4469. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4470. phys = sde_enc->phys_encs[i];
  4471. if (!phys)
  4472. continue;
  4473. if (phys->ops.is_master && phys->ops.is_master(phys))
  4474. intf_index = phys->intf_idx - INTF_0;
  4475. }
  4476. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4477. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4478. disp_info->is_primary ? SDE_RSC_PRIMARY_DISP_CLIENT :
  4479. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4480. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4481. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4482. PTR_ERR(sde_enc->rsc_client));
  4483. sde_enc->rsc_client = NULL;
  4484. }
  4485. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4486. ret = _sde_encoder_input_handler(sde_enc);
  4487. if (ret)
  4488. SDE_ERROR(
  4489. "input handler registration failed, rc = %d\n", ret);
  4490. }
  4491. mutex_init(&sde_enc->rc_lock);
  4492. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4493. sde_encoder_off_work);
  4494. sde_enc->vblank_enabled = false;
  4495. kthread_init_work(&sde_enc->vsync_event_work,
  4496. sde_encoder_vsync_event_work_handler);
  4497. kthread_init_work(&sde_enc->input_event_work,
  4498. sde_encoder_input_event_work_handler);
  4499. kthread_init_work(&sde_enc->esd_trigger_work,
  4500. sde_encoder_esd_trigger_work_handler);
  4501. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4502. SDE_DEBUG_ENC(sde_enc, "created\n");
  4503. return drm_enc;
  4504. fail:
  4505. SDE_ERROR("failed to create encoder\n");
  4506. if (drm_enc)
  4507. sde_encoder_destroy(drm_enc);
  4508. return ERR_PTR(ret);
  4509. }
  4510. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4511. enum msm_event_wait event)
  4512. {
  4513. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4514. struct sde_encoder_virt *sde_enc = NULL;
  4515. int i, ret = 0;
  4516. char atrace_buf[32];
  4517. if (!drm_enc) {
  4518. SDE_ERROR("invalid encoder\n");
  4519. return -EINVAL;
  4520. }
  4521. sde_enc = to_sde_encoder_virt(drm_enc);
  4522. SDE_DEBUG_ENC(sde_enc, "\n");
  4523. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4524. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4525. switch (event) {
  4526. case MSM_ENC_COMMIT_DONE:
  4527. fn_wait = phys->ops.wait_for_commit_done;
  4528. break;
  4529. case MSM_ENC_TX_COMPLETE:
  4530. fn_wait = phys->ops.wait_for_tx_complete;
  4531. break;
  4532. case MSM_ENC_VBLANK:
  4533. fn_wait = phys->ops.wait_for_vblank;
  4534. break;
  4535. case MSM_ENC_ACTIVE_REGION:
  4536. fn_wait = phys->ops.wait_for_active;
  4537. break;
  4538. default:
  4539. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4540. event);
  4541. return -EINVAL;
  4542. }
  4543. if (phys && fn_wait) {
  4544. snprintf(atrace_buf, sizeof(atrace_buf),
  4545. "wait_completion_event_%d", event);
  4546. SDE_ATRACE_BEGIN(atrace_buf);
  4547. ret = fn_wait(phys);
  4548. SDE_ATRACE_END(atrace_buf);
  4549. if (ret)
  4550. return ret;
  4551. }
  4552. }
  4553. return ret;
  4554. }
  4555. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4556. {
  4557. struct sde_encoder_virt *sde_enc;
  4558. if (!drm_enc) {
  4559. SDE_ERROR("invalid encoder\n");
  4560. return 0;
  4561. }
  4562. sde_enc = to_sde_encoder_virt(drm_enc);
  4563. return sde_enc->mode_info.frame_rate;
  4564. }
  4565. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4566. {
  4567. struct sde_encoder_virt *sde_enc = NULL;
  4568. int i;
  4569. if (!encoder) {
  4570. SDE_ERROR("invalid encoder\n");
  4571. return INTF_MODE_NONE;
  4572. }
  4573. sde_enc = to_sde_encoder_virt(encoder);
  4574. if (sde_enc->cur_master)
  4575. return sde_enc->cur_master->intf_mode;
  4576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4577. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4578. if (phys)
  4579. return phys->intf_mode;
  4580. }
  4581. return INTF_MODE_NONE;
  4582. }
  4583. static void _sde_encoder_cache_hw_res_cont_splash(
  4584. struct drm_encoder *encoder,
  4585. struct sde_kms *sde_kms)
  4586. {
  4587. int i, idx;
  4588. struct sde_encoder_virt *sde_enc;
  4589. struct sde_encoder_phys *phys_enc;
  4590. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4591. sde_enc = to_sde_encoder_virt(encoder);
  4592. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4593. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4594. sde_enc->hw_pp[i] = NULL;
  4595. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4596. break;
  4597. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4598. }
  4599. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4600. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4601. sde_enc->hw_dsc[i] = NULL;
  4602. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4603. break;
  4604. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4605. }
  4606. /*
  4607. * If we have multiple phys encoders with one controller, make
  4608. * sure to populate the controller pointer in both phys encoders.
  4609. */
  4610. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4611. phys_enc = sde_enc->phys_encs[idx];
  4612. phys_enc->hw_ctl = NULL;
  4613. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4614. SDE_HW_BLK_CTL);
  4615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4616. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4617. phys_enc->hw_ctl =
  4618. (struct sde_hw_ctl *) ctl_iter.hw;
  4619. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4620. phys_enc->intf_idx, phys_enc->hw_ctl);
  4621. }
  4622. }
  4623. }
  4624. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4626. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4627. phys->hw_intf = NULL;
  4628. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4629. break;
  4630. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4631. }
  4632. }
  4633. /**
  4634. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4635. * device bootup when cont_splash is enabled
  4636. * @drm_enc: Pointer to drm encoder structure
  4637. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4638. * @enable: boolean indicates enable or displae state of splash
  4639. * @Return: true if successful in updating the encoder structure
  4640. */
  4641. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4642. struct sde_splash_display *splash_display, bool enable)
  4643. {
  4644. struct sde_encoder_virt *sde_enc;
  4645. struct msm_drm_private *priv;
  4646. struct sde_kms *sde_kms;
  4647. struct drm_connector *conn = NULL;
  4648. struct sde_connector *sde_conn = NULL;
  4649. struct sde_connector_state *sde_conn_state = NULL;
  4650. struct drm_display_mode *drm_mode = NULL;
  4651. struct sde_encoder_phys *phys_enc;
  4652. int ret = 0, i;
  4653. if (!encoder) {
  4654. SDE_ERROR("invalid drm enc\n");
  4655. return -EINVAL;
  4656. }
  4657. if (!encoder->dev || !encoder->dev->dev_private) {
  4658. SDE_ERROR("drm device invalid\n");
  4659. return -EINVAL;
  4660. }
  4661. priv = encoder->dev->dev_private;
  4662. if (!priv->kms) {
  4663. SDE_ERROR("invalid kms\n");
  4664. return -EINVAL;
  4665. }
  4666. sde_kms = to_sde_kms(priv->kms);
  4667. sde_enc = to_sde_encoder_virt(encoder);
  4668. if (!priv->num_connectors) {
  4669. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4670. return -EINVAL;
  4671. }
  4672. SDE_DEBUG_ENC(sde_enc,
  4673. "num of connectors: %d\n", priv->num_connectors);
  4674. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4675. if (!enable) {
  4676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4677. phys_enc = sde_enc->phys_encs[i];
  4678. if (phys_enc)
  4679. phys_enc->cont_splash_enabled = false;
  4680. }
  4681. return ret;
  4682. }
  4683. if (!splash_display) {
  4684. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4685. return -EINVAL;
  4686. }
  4687. for (i = 0; i < priv->num_connectors; i++) {
  4688. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4689. priv->connectors[i]->base.id);
  4690. sde_conn = to_sde_connector(priv->connectors[i]);
  4691. if (!sde_conn->encoder) {
  4692. SDE_DEBUG_ENC(sde_enc,
  4693. "encoder not attached to connector\n");
  4694. continue;
  4695. }
  4696. if (sde_conn->encoder->base.id
  4697. == encoder->base.id) {
  4698. conn = (priv->connectors[i]);
  4699. break;
  4700. }
  4701. }
  4702. if (!conn || !conn->state) {
  4703. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4704. return -EINVAL;
  4705. }
  4706. sde_conn_state = to_sde_connector_state(conn->state);
  4707. if (!sde_conn->ops.get_mode_info) {
  4708. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4709. return -EINVAL;
  4710. }
  4711. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4712. &encoder->crtc->state->adjusted_mode,
  4713. &sde_conn_state->mode_info,
  4714. sde_kms->catalog->max_mixer_width,
  4715. sde_conn->display);
  4716. if (ret) {
  4717. SDE_ERROR_ENC(sde_enc,
  4718. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4719. return ret;
  4720. }
  4721. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4722. conn->state, false);
  4723. if (ret) {
  4724. SDE_ERROR_ENC(sde_enc,
  4725. "failed to reserve hw resources, %d\n", ret);
  4726. return ret;
  4727. }
  4728. if (sde_conn->encoder) {
  4729. conn->state->best_encoder = sde_conn->encoder;
  4730. SDE_DEBUG_ENC(sde_enc,
  4731. "configured cstate->best_encoder to ID = %d\n",
  4732. conn->state->best_encoder->base.id);
  4733. } else {
  4734. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4735. conn->base.id);
  4736. }
  4737. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4738. sde_connector_get_topology_name(conn));
  4739. drm_mode = &encoder->crtc->state->adjusted_mode;
  4740. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4741. drm_mode->hdisplay, drm_mode->vdisplay);
  4742. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4743. if (encoder->bridge) {
  4744. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4745. /*
  4746. * For cont-splash use case, we update the mode
  4747. * configurations manually. This will skip the
  4748. * usually mode set call when actual frame is
  4749. * pushed from framework. The bridge needs to
  4750. * be updated with the current drm mode by
  4751. * calling the bridge mode set ops.
  4752. */
  4753. if (encoder->bridge->funcs) {
  4754. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4755. encoder->bridge->funcs->mode_set(encoder->bridge,
  4756. drm_mode, drm_mode);
  4757. }
  4758. } else {
  4759. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4760. }
  4761. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4762. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4763. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4764. if (!phys) {
  4765. SDE_ERROR_ENC(sde_enc,
  4766. "phys encoders not initialized\n");
  4767. return -EINVAL;
  4768. }
  4769. /* update connector for master and slave phys encoders */
  4770. phys->connector = conn;
  4771. phys->cont_splash_enabled = true;
  4772. phys->cont_splash_single_flush =
  4773. splash_display->single_flush_en;
  4774. phys->hw_pp = sde_enc->hw_pp[i];
  4775. if (phys->ops.cont_splash_mode_set)
  4776. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4777. if (phys->ops.is_master && phys->ops.is_master(phys))
  4778. sde_enc->cur_master = phys;
  4779. }
  4780. return ret;
  4781. }
  4782. int sde_encoder_display_failure_notification(struct drm_encoder *enc)
  4783. {
  4784. struct msm_drm_thread *event_thread = NULL;
  4785. struct msm_drm_private *priv = NULL;
  4786. struct sde_encoder_virt *sde_enc = NULL;
  4787. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4788. SDE_ERROR("invalid parameters\n");
  4789. return -EINVAL;
  4790. }
  4791. priv = enc->dev->dev_private;
  4792. sde_enc = to_sde_encoder_virt(enc);
  4793. if (!sde_enc->crtc || (sde_enc->crtc->index
  4794. >= ARRAY_SIZE(priv->event_thread))) {
  4795. SDE_DEBUG_ENC(sde_enc,
  4796. "invalid cached CRTC: %d or crtc index: %d\n",
  4797. sde_enc->crtc == NULL,
  4798. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4799. return -EINVAL;
  4800. }
  4801. SDE_EVT32_VERBOSE(DRMID(enc));
  4802. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4803. kthread_queue_work(&event_thread->worker,
  4804. &sde_enc->esd_trigger_work);
  4805. kthread_flush_work(&sde_enc->esd_trigger_work);
  4806. /**
  4807. * panel may stop generating te signal (vsync) during esd failure. rsc
  4808. * hardware may hang without vsync. Avoid rsc hang by generating the
  4809. * vsync from watchdog timer instead of panel.
  4810. */
  4811. _sde_encoder_switch_to_watchdog_vsync(enc);
  4812. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4813. return 0;
  4814. }
  4815. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4816. {
  4817. struct sde_encoder_virt *sde_enc;
  4818. if (!encoder) {
  4819. SDE_ERROR("invalid drm enc\n");
  4820. return false;
  4821. }
  4822. sde_enc = to_sde_encoder_virt(encoder);
  4823. return sde_enc->recovery_events_enabled;
  4824. }
  4825. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4826. bool enabled)
  4827. {
  4828. struct sde_encoder_virt *sde_enc;
  4829. if (!encoder) {
  4830. SDE_ERROR("invalid drm enc\n");
  4831. return;
  4832. }
  4833. sde_enc = to_sde_encoder_virt(encoder);
  4834. sde_enc->recovery_events_enabled = enabled;
  4835. }