sde_crtc.c 167 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. static inline struct drm_encoder *_sde_crtc_get_encoder(struct drm_crtc *crtc)
  99. {
  100. struct drm_encoder *enc;
  101. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask)
  102. return enc;
  103. return NULL;
  104. }
  105. /**
  106. * sde_crtc_calc_fps() - Calculates fps value.
  107. * @sde_crtc : CRTC structure
  108. *
  109. * This function is called at frame done. It counts the number
  110. * of frames done for every 1 sec. Stores the value in measured_fps.
  111. * measured_fps value is 10 times the calculated fps value.
  112. * For example, measured_fps= 594 for calculated fps of 59.4
  113. */
  114. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  115. {
  116. ktime_t current_time_us;
  117. u64 fps, diff_us;
  118. current_time_us = ktime_get();
  119. diff_us = (u64)ktime_us_delta(current_time_us,
  120. sde_crtc->fps_info.last_sampled_time_us);
  121. sde_crtc->fps_info.frame_count++;
  122. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  123. /* Multiplying with 10 to get fps in floating point */
  124. fps = ((u64)sde_crtc->fps_info.frame_count)
  125. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  126. do_div(fps, diff_us);
  127. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  128. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  129. sde_crtc->base.base.id, (unsigned int)fps/10,
  130. (unsigned int)fps%10);
  131. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  132. sde_crtc->fps_info.frame_count = 0;
  133. }
  134. if (!sde_crtc->fps_info.time_buf)
  135. return;
  136. /**
  137. * Array indexing is based on sliding window algorithm.
  138. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  139. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  140. * counter loops around and comes back to the first index to store
  141. * the next ktime.
  142. */
  143. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  144. ktime_get();
  145. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  146. }
  147. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  148. {
  149. if (!sde_crtc)
  150. return;
  151. }
  152. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  153. {
  154. struct sde_crtc *sde_crtc;
  155. u64 fps_int, fps_float;
  156. ktime_t current_time_us;
  157. u64 fps, diff_us;
  158. if (!s || !s->private) {
  159. SDE_ERROR("invalid input param(s)\n");
  160. return -EAGAIN;
  161. }
  162. sde_crtc = s->private;
  163. current_time_us = ktime_get();
  164. diff_us = (u64)ktime_us_delta(current_time_us,
  165. sde_crtc->fps_info.last_sampled_time_us);
  166. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  167. /* Multiplying with 10 to get fps in floating point */
  168. fps = ((u64)sde_crtc->fps_info.frame_count)
  169. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  170. do_div(fps, diff_us);
  171. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  172. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  173. sde_crtc->fps_info.frame_count = 0;
  174. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  175. sde_crtc->base.base.id, (unsigned int)fps/10,
  176. (unsigned int)fps%10);
  177. }
  178. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  179. fps_float = do_div(fps_int, 10);
  180. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  181. return 0;
  182. }
  183. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  184. {
  185. return single_open(file, _sde_debugfs_fps_status_show,
  186. inode->i_private);
  187. }
  188. static ssize_t fps_periodicity_ms_store(struct device *device,
  189. struct device_attribute *attr, const char *buf, size_t count)
  190. {
  191. struct drm_crtc *crtc;
  192. struct sde_crtc *sde_crtc;
  193. int res;
  194. /* Base of the input */
  195. int cnt = 10;
  196. if (!device || !buf) {
  197. SDE_ERROR("invalid input param(s)\n");
  198. return -EAGAIN;
  199. }
  200. crtc = dev_get_drvdata(device);
  201. if (!crtc)
  202. return -EINVAL;
  203. sde_crtc = to_sde_crtc(crtc);
  204. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  205. if (res < 0)
  206. return res;
  207. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. DEFAULT_FPS_PERIOD_1_SEC;
  210. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  211. MAX_FPS_PERIOD_5_SECONDS)
  212. sde_crtc->fps_info.fps_periodic_duration =
  213. MAX_FPS_PERIOD_5_SECONDS;
  214. else
  215. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  216. return count;
  217. }
  218. static ssize_t fps_periodicity_ms_show(struct device *device,
  219. struct device_attribute *attr, char *buf)
  220. {
  221. struct drm_crtc *crtc;
  222. struct sde_crtc *sde_crtc;
  223. if (!device || !buf) {
  224. SDE_ERROR("invalid input param(s)\n");
  225. return -EAGAIN;
  226. }
  227. crtc = dev_get_drvdata(device);
  228. if (!crtc)
  229. return -EINVAL;
  230. sde_crtc = to_sde_crtc(crtc);
  231. return scnprintf(buf, PAGE_SIZE, "%d\n",
  232. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  233. }
  234. static ssize_t measured_fps_show(struct device *device,
  235. struct device_attribute *attr, char *buf)
  236. {
  237. struct drm_crtc *crtc;
  238. struct sde_crtc *sde_crtc;
  239. unsigned int fps_int, fps_decimal;
  240. u64 fps = 0, frame_count = 1;
  241. ktime_t current_time;
  242. int i = 0, current_time_index;
  243. u64 diff_us;
  244. if (!device || !buf) {
  245. SDE_ERROR("invalid input param(s)\n");
  246. return -EAGAIN;
  247. }
  248. crtc = dev_get_drvdata(device);
  249. if (!crtc) {
  250. scnprintf(buf, PAGE_SIZE, "fps information not available");
  251. return -EINVAL;
  252. }
  253. sde_crtc = to_sde_crtc(crtc);
  254. if (!sde_crtc->fps_info.time_buf) {
  255. scnprintf(buf, PAGE_SIZE,
  256. "timebuf null - fps information not available");
  257. return -EINVAL;
  258. }
  259. /**
  260. * Whenever the time_index counter comes to zero upon decrementing,
  261. * it is set to the last index since it is the next index that we
  262. * should check for calculating the buftime.
  263. */
  264. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  265. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  266. current_time = ktime_get();
  267. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  268. u64 ptime = (u64)ktime_to_us(current_time);
  269. u64 buftime = (u64)ktime_to_us(
  270. sde_crtc->fps_info.time_buf[current_time_index]);
  271. diff_us = (u64)ktime_us_delta(current_time,
  272. sde_crtc->fps_info.time_buf[current_time_index]);
  273. if (ptime > buftime && diff_us >= (u64)
  274. sde_crtc->fps_info.fps_periodic_duration) {
  275. /* Multiplying with 10 to get fps in floating point */
  276. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  277. do_div(fps, diff_us);
  278. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  279. SDE_DEBUG("measured fps: %d\n",
  280. sde_crtc->fps_info.measured_fps);
  281. break;
  282. }
  283. current_time_index = (current_time_index == 0) ?
  284. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  285. SDE_DEBUG("current time index: %d\n", current_time_index);
  286. frame_count++;
  287. }
  288. if (i == MAX_FRAME_COUNT) {
  289. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  290. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  291. diff_us = (u64)ktime_us_delta(current_time,
  292. sde_crtc->fps_info.time_buf[current_time_index]);
  293. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  294. /* Multiplying with 10 to get fps in floating point */
  295. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  296. do_div(fps, diff_us);
  297. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  298. }
  299. }
  300. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  301. fps_decimal = do_div(fps_int, 10);
  302. return scnprintf(buf, PAGE_SIZE,
  303. "fps: %d.%d duration:%d frame_count:%lld", fps_int, fps_decimal,
  304. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  305. }
  306. static ssize_t vsync_event_show(struct device *device,
  307. struct device_attribute *attr, char *buf)
  308. {
  309. struct drm_crtc *crtc;
  310. struct sde_crtc *sde_crtc;
  311. if (!device || !buf) {
  312. SDE_ERROR("invalid input param(s)\n");
  313. return -EAGAIN;
  314. }
  315. crtc = dev_get_drvdata(device);
  316. sde_crtc = to_sde_crtc(crtc);
  317. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  318. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  319. }
  320. static DEVICE_ATTR_RO(vsync_event);
  321. static DEVICE_ATTR_RO(measured_fps);
  322. static DEVICE_ATTR_RW(fps_periodicity_ms);
  323. static struct attribute *sde_crtc_dev_attrs[] = {
  324. &dev_attr_vsync_event.attr,
  325. &dev_attr_measured_fps.attr,
  326. &dev_attr_fps_periodicity_ms.attr,
  327. NULL
  328. };
  329. static const struct attribute_group sde_crtc_attr_group = {
  330. .attrs = sde_crtc_dev_attrs,
  331. };
  332. static const struct attribute_group *sde_crtc_attr_groups[] = {
  333. &sde_crtc_attr_group,
  334. NULL,
  335. };
  336. static void sde_crtc_destroy(struct drm_crtc *crtc)
  337. {
  338. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  339. SDE_DEBUG("\n");
  340. if (!crtc)
  341. return;
  342. if (sde_crtc->vsync_event_sf)
  343. sysfs_put(sde_crtc->vsync_event_sf);
  344. if (sde_crtc->sysfs_dev)
  345. device_unregister(sde_crtc->sysfs_dev);
  346. if (sde_crtc->blob_info)
  347. drm_property_blob_put(sde_crtc->blob_info);
  348. msm_property_destroy(&sde_crtc->property_info);
  349. sde_cp_crtc_destroy_properties(crtc);
  350. sde_fence_deinit(sde_crtc->output_fence);
  351. _sde_crtc_deinit_events(sde_crtc);
  352. drm_crtc_cleanup(crtc);
  353. mutex_destroy(&sde_crtc->crtc_lock);
  354. kfree(sde_crtc);
  355. }
  356. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  357. const struct drm_display_mode *mode,
  358. struct drm_display_mode *adjusted_mode)
  359. {
  360. SDE_DEBUG("\n");
  361. if ((msm_is_mode_seamless(adjusted_mode) ||
  362. msm_is_mode_seamless_vrr(adjusted_mode)) &&
  363. (!crtc->enabled)) {
  364. SDE_ERROR("crtc state prevents seamless transition\n");
  365. return false;
  366. }
  367. return true;
  368. }
  369. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  370. struct sde_plane_state *pstate, struct sde_format *format)
  371. {
  372. uint32_t blend_op, fg_alpha, bg_alpha;
  373. uint32_t blend_type;
  374. struct sde_hw_mixer *lm = mixer->hw_lm;
  375. /* default to opaque blending */
  376. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  377. bg_alpha = 0xFF - fg_alpha;
  378. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  379. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  380. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  381. switch (blend_type) {
  382. case SDE_DRM_BLEND_OP_OPAQUE:
  383. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  384. SDE_BLEND_BG_ALPHA_BG_CONST;
  385. break;
  386. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  387. if (format->alpha_enable) {
  388. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  389. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  390. if (fg_alpha != 0xff) {
  391. bg_alpha = fg_alpha;
  392. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  393. SDE_BLEND_BG_INV_MOD_ALPHA;
  394. } else {
  395. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  396. }
  397. }
  398. break;
  399. case SDE_DRM_BLEND_OP_COVERAGE:
  400. if (format->alpha_enable) {
  401. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  402. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  403. if (fg_alpha != 0xff) {
  404. bg_alpha = fg_alpha;
  405. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  406. SDE_BLEND_BG_MOD_ALPHA |
  407. SDE_BLEND_BG_INV_MOD_ALPHA;
  408. } else {
  409. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  410. }
  411. }
  412. break;
  413. default:
  414. /* do nothing */
  415. break;
  416. }
  417. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  418. bg_alpha, blend_op);
  419. SDE_DEBUG(
  420. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  421. (char *) &format->base.pixel_format,
  422. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  423. }
  424. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  425. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  426. struct sde_hw_dim_layer *dim_layer)
  427. {
  428. struct sde_crtc_state *cstate;
  429. struct sde_hw_mixer *lm;
  430. struct sde_hw_dim_layer split_dim_layer;
  431. int i;
  432. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  433. SDE_DEBUG("empty dim_layer\n");
  434. return;
  435. }
  436. cstate = to_sde_crtc_state(crtc->state);
  437. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  438. dim_layer->flags, dim_layer->stage);
  439. split_dim_layer.stage = dim_layer->stage;
  440. split_dim_layer.color_fill = dim_layer->color_fill;
  441. /*
  442. * traverse through the layer mixers attached to crtc and find the
  443. * intersecting dim layer rect in each LM and program accordingly.
  444. */
  445. for (i = 0; i < sde_crtc->num_mixers; i++) {
  446. split_dim_layer.flags = dim_layer->flags;
  447. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  448. &split_dim_layer.rect);
  449. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  450. /*
  451. * no extra programming required for non-intersecting
  452. * layer mixers with INCLUSIVE dim layer
  453. */
  454. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  455. continue;
  456. /*
  457. * program the other non-intersecting layer mixers with
  458. * INCLUSIVE dim layer of full size for uniformity
  459. * with EXCLUSIVE dim layer config.
  460. */
  461. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  462. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  463. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  464. sizeof(split_dim_layer.rect));
  465. } else {
  466. split_dim_layer.rect.x =
  467. split_dim_layer.rect.x -
  468. cstate->lm_roi[i].x;
  469. split_dim_layer.rect.y =
  470. split_dim_layer.rect.y -
  471. cstate->lm_roi[i].y;
  472. }
  473. SDE_EVT32_VERBOSE(DRMID(crtc),
  474. cstate->lm_roi[i].x,
  475. cstate->lm_roi[i].y,
  476. cstate->lm_roi[i].w,
  477. cstate->lm_roi[i].h,
  478. dim_layer->rect.x,
  479. dim_layer->rect.y,
  480. dim_layer->rect.w,
  481. dim_layer->rect.h,
  482. split_dim_layer.rect.x,
  483. split_dim_layer.rect.y,
  484. split_dim_layer.rect.w,
  485. split_dim_layer.rect.h);
  486. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  487. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  488. split_dim_layer.rect.w, split_dim_layer.rect.h);
  489. lm = mixer[i].hw_lm;
  490. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  491. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  492. }
  493. }
  494. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  495. const struct sde_rect **crtc_roi)
  496. {
  497. struct sde_crtc_state *crtc_state;
  498. if (!state || !crtc_roi)
  499. return;
  500. crtc_state = to_sde_crtc_state(state);
  501. *crtc_roi = &crtc_state->crtc_roi;
  502. }
  503. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  504. {
  505. struct sde_crtc_state *cstate;
  506. struct sde_crtc *sde_crtc;
  507. if (!state || !state->crtc)
  508. return false;
  509. sde_crtc = to_sde_crtc(state->crtc);
  510. cstate = to_sde_crtc_state(state);
  511. return msm_property_is_dirty(&sde_crtc->property_info,
  512. &cstate->property_state, CRTC_PROP_ROI_V1);
  513. }
  514. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  515. void __user *usr_ptr)
  516. {
  517. struct drm_crtc *crtc;
  518. struct sde_crtc_state *cstate;
  519. struct sde_drm_roi_v1 roi_v1;
  520. int i;
  521. if (!state) {
  522. SDE_ERROR("invalid args\n");
  523. return -EINVAL;
  524. }
  525. cstate = to_sde_crtc_state(state);
  526. crtc = cstate->base.crtc;
  527. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  528. if (!usr_ptr) {
  529. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  530. return 0;
  531. }
  532. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  533. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  534. return -EINVAL;
  535. }
  536. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  537. if (roi_v1.num_rects == 0) {
  538. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  539. return 0;
  540. }
  541. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  542. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  543. roi_v1.num_rects);
  544. return -EINVAL;
  545. }
  546. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  547. for (i = 0; i < roi_v1.num_rects; ++i) {
  548. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  549. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  550. DRMID(crtc), i,
  551. cstate->user_roi_list.roi[i].x1,
  552. cstate->user_roi_list.roi[i].y1,
  553. cstate->user_roi_list.roi[i].x2,
  554. cstate->user_roi_list.roi[i].y2);
  555. SDE_EVT32_VERBOSE(DRMID(crtc),
  556. cstate->user_roi_list.roi[i].x1,
  557. cstate->user_roi_list.roi[i].y1,
  558. cstate->user_roi_list.roi[i].x2,
  559. cstate->user_roi_list.roi[i].y2);
  560. }
  561. return 0;
  562. }
  563. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  564. {
  565. int i;
  566. struct sde_crtc_state *cstate;
  567. bool is_3dmux_dsc = false;
  568. cstate = to_sde_crtc_state(state);
  569. for (i = 0; i < cstate->num_connectors; i++) {
  570. struct drm_connector *conn = cstate->connectors[i];
  571. if (sde_connector_get_topology_name(conn) ==
  572. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  573. is_3dmux_dsc = true;
  574. }
  575. return is_3dmux_dsc;
  576. }
  577. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  578. struct drm_crtc_state *state)
  579. {
  580. struct drm_connector *conn;
  581. struct drm_connector_state *conn_state;
  582. struct sde_crtc *sde_crtc;
  583. struct sde_crtc_state *crtc_state;
  584. struct sde_rect *crtc_roi;
  585. struct msm_mode_info mode_info;
  586. int i = 0;
  587. int rc;
  588. bool is_crtc_roi_dirty;
  589. bool is_any_conn_roi_dirty;
  590. if (!crtc || !state)
  591. return -EINVAL;
  592. sde_crtc = to_sde_crtc(crtc);
  593. crtc_state = to_sde_crtc_state(state);
  594. crtc_roi = &crtc_state->crtc_roi;
  595. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  596. is_any_conn_roi_dirty = false;
  597. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  598. struct sde_connector *sde_conn;
  599. struct sde_connector_state *sde_conn_state;
  600. struct sde_rect conn_roi;
  601. if (!conn_state || conn_state->crtc != crtc)
  602. continue;
  603. rc = sde_connector_get_mode_info(conn_state, &mode_info);
  604. if (rc) {
  605. SDE_ERROR("failed to get mode info\n");
  606. return -EINVAL;
  607. }
  608. if (!mode_info.roi_caps.enabled)
  609. continue;
  610. sde_conn = to_sde_connector(conn_state->connector);
  611. sde_conn_state = to_sde_connector_state(conn_state);
  612. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  613. msm_property_is_dirty(
  614. &sde_conn->property_info,
  615. &sde_conn_state->property_state,
  616. CONNECTOR_PROP_ROI_V1);
  617. /*
  618. * current driver only supports same connector and crtc size,
  619. * but if support for different sizes is added, driver needs
  620. * to check the connector roi here to make sure is full screen
  621. * for dsc 3d-mux topology that doesn't support partial update.
  622. */
  623. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  624. sizeof(crtc_state->user_roi_list))) {
  625. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  626. sde_crtc->name);
  627. return -EINVAL;
  628. }
  629. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  630. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  631. conn_roi.x, conn_roi.y,
  632. conn_roi.w, conn_roi.h);
  633. }
  634. /*
  635. * Check against CRTC ROI and Connector ROI not being updated together.
  636. * This restriction should be relaxed when Connector ROI scaling is
  637. * supported.
  638. */
  639. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  640. SDE_ERROR("connector/crtc rois not updated together\n");
  641. return -EINVAL;
  642. }
  643. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  644. /* clear the ROI to null if it matches full screen anyways */
  645. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  646. crtc_roi->w == state->adjusted_mode.hdisplay &&
  647. crtc_roi->h == state->adjusted_mode.vdisplay)
  648. memset(crtc_roi, 0, sizeof(*crtc_roi));
  649. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  650. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  651. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  652. crtc_roi->h);
  653. return 0;
  654. }
  655. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  656. struct drm_crtc_state *state)
  657. {
  658. struct sde_crtc *sde_crtc;
  659. struct sde_crtc_state *crtc_state;
  660. struct drm_connector *conn;
  661. struct drm_connector_state *conn_state;
  662. int i;
  663. if (!crtc || !state)
  664. return -EINVAL;
  665. sde_crtc = to_sde_crtc(crtc);
  666. crtc_state = to_sde_crtc_state(state);
  667. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  668. return 0;
  669. /* partial update active, check if autorefresh is also requested */
  670. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  671. uint64_t autorefresh;
  672. if (!conn_state || conn_state->crtc != crtc)
  673. continue;
  674. autorefresh = sde_connector_get_property(conn_state,
  675. CONNECTOR_PROP_AUTOREFRESH);
  676. if (autorefresh) {
  677. SDE_ERROR(
  678. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  679. sde_crtc->name, autorefresh);
  680. return -EINVAL;
  681. }
  682. }
  683. return 0;
  684. }
  685. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  686. struct drm_crtc_state *state, int lm_idx)
  687. {
  688. struct sde_crtc *sde_crtc;
  689. struct sde_crtc_state *crtc_state;
  690. const struct sde_rect *crtc_roi;
  691. const struct sde_rect *lm_bounds;
  692. struct sde_rect *lm_roi;
  693. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  694. return -EINVAL;
  695. sde_crtc = to_sde_crtc(crtc);
  696. crtc_state = to_sde_crtc_state(state);
  697. crtc_roi = &crtc_state->crtc_roi;
  698. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  699. lm_roi = &crtc_state->lm_roi[lm_idx];
  700. if (sde_kms_rect_is_null(crtc_roi))
  701. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  702. else
  703. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  704. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  705. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  706. /*
  707. * partial update is not supported with 3dmux dsc or dest scaler.
  708. * hence, crtc roi must match the mixer dimensions.
  709. */
  710. if (crtc_state->num_ds_enabled ||
  711. _sde_crtc_setup_is_3dmux_dsc(state)) {
  712. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  713. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  714. return -EINVAL;
  715. }
  716. }
  717. /* if any dimension is zero, clear all dimensions for clarity */
  718. if (sde_kms_rect_is_null(lm_roi))
  719. memset(lm_roi, 0, sizeof(*lm_roi));
  720. return 0;
  721. }
  722. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  723. struct drm_crtc_state *state)
  724. {
  725. struct sde_crtc *sde_crtc;
  726. struct sde_crtc_state *crtc_state;
  727. u32 disp_bitmask = 0;
  728. int i;
  729. sde_crtc = to_sde_crtc(crtc);
  730. crtc_state = to_sde_crtc_state(state);
  731. /* pingpong split: one ROI, one LM, two physical displays */
  732. if (crtc_state->is_ppsplit) {
  733. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  734. struct sde_rect *roi = &crtc_state->lm_roi[0];
  735. if (sde_kms_rect_is_null(roi))
  736. disp_bitmask = 0;
  737. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  738. disp_bitmask = BIT(0); /* left only */
  739. else if (roi->x >= lm_split_width)
  740. disp_bitmask = BIT(1); /* right only */
  741. else
  742. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  743. } else {
  744. for (i = 0; i < sde_crtc->num_mixers; i++) {
  745. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  746. disp_bitmask |= BIT(i);
  747. }
  748. }
  749. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  750. return disp_bitmask;
  751. }
  752. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  753. struct drm_crtc_state *state)
  754. {
  755. struct sde_crtc *sde_crtc;
  756. struct sde_crtc_state *crtc_state;
  757. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  758. if (!crtc || !state)
  759. return -EINVAL;
  760. sde_crtc = to_sde_crtc(crtc);
  761. crtc_state = to_sde_crtc_state(state);
  762. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  763. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  764. sde_crtc->name, sde_crtc->num_mixers);
  765. return -EINVAL;
  766. }
  767. /*
  768. * If using pingpong split: one ROI, one LM, two physical displays
  769. * then the ROI must be centered on the panel split boundary and
  770. * be of equal width across the split.
  771. */
  772. if (crtc_state->is_ppsplit) {
  773. u16 panel_split_width;
  774. u32 display_mask;
  775. roi[0] = &crtc_state->lm_roi[0];
  776. if (sde_kms_rect_is_null(roi[0]))
  777. return 0;
  778. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  779. if (display_mask != (BIT(0) | BIT(1)))
  780. return 0;
  781. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  782. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  783. SDE_ERROR("%s: roi x %d w %d split %d\n",
  784. sde_crtc->name, roi[0]->x, roi[0]->w,
  785. panel_split_width);
  786. return -EINVAL;
  787. }
  788. return 0;
  789. }
  790. /*
  791. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  792. * LMs and be of equal width.
  793. */
  794. if (sde_crtc->num_mixers < 2)
  795. return 0;
  796. roi[0] = &crtc_state->lm_roi[0];
  797. roi[1] = &crtc_state->lm_roi[1];
  798. /* if one of the roi is null it's a left/right-only update */
  799. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  800. return 0;
  801. /* check lm rois are equal width & first roi ends at 2nd roi */
  802. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  803. SDE_ERROR(
  804. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  805. sde_crtc->name, roi[0]->x, roi[0]->w,
  806. roi[1]->x, roi[1]->w);
  807. return -EINVAL;
  808. }
  809. return 0;
  810. }
  811. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  812. struct drm_crtc_state *state)
  813. {
  814. struct sde_crtc *sde_crtc;
  815. struct sde_crtc_state *crtc_state;
  816. const struct sde_rect *crtc_roi;
  817. const struct drm_plane_state *pstate;
  818. struct drm_plane *plane;
  819. if (!crtc || !state)
  820. return -EINVAL;
  821. /*
  822. * Reject commit if a Plane CRTC destination coordinates fall outside
  823. * the partial CRTC ROI. LM output is determined via connector ROIs,
  824. * if they are specified, not Plane CRTC ROIs.
  825. */
  826. sde_crtc = to_sde_crtc(crtc);
  827. crtc_state = to_sde_crtc_state(state);
  828. crtc_roi = &crtc_state->crtc_roi;
  829. if (sde_kms_rect_is_null(crtc_roi))
  830. return 0;
  831. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  832. struct sde_rect plane_roi, intersection;
  833. if (IS_ERR_OR_NULL(pstate)) {
  834. int rc = PTR_ERR(pstate);
  835. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  836. sde_crtc->name, plane->base.id, rc);
  837. return rc;
  838. }
  839. plane_roi.x = pstate->crtc_x;
  840. plane_roi.y = pstate->crtc_y;
  841. plane_roi.w = pstate->crtc_w;
  842. plane_roi.h = pstate->crtc_h;
  843. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  844. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  845. SDE_ERROR(
  846. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  847. sde_crtc->name, plane->base.id,
  848. plane_roi.x, plane_roi.y,
  849. plane_roi.w, plane_roi.h,
  850. crtc_roi->x, crtc_roi->y,
  851. crtc_roi->w, crtc_roi->h);
  852. return -E2BIG;
  853. }
  854. }
  855. return 0;
  856. }
  857. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  858. struct drm_crtc_state *state)
  859. {
  860. struct sde_crtc *sde_crtc;
  861. struct sde_crtc_state *sde_crtc_state;
  862. struct msm_mode_info mode_info;
  863. int rc, lm_idx, i;
  864. if (!crtc || !state)
  865. return -EINVAL;
  866. memset(&mode_info, 0, sizeof(mode_info));
  867. sde_crtc = to_sde_crtc(crtc);
  868. sde_crtc_state = to_sde_crtc_state(state);
  869. /*
  870. * check connector array cached at modeset time since incoming atomic
  871. * state may not include any connectors if they aren't modified
  872. */
  873. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  874. struct drm_connector *conn = sde_crtc_state->connectors[i];
  875. if (!conn || !conn->state)
  876. continue;
  877. rc = sde_connector_get_mode_info(conn->state, &mode_info);
  878. if (rc) {
  879. SDE_ERROR("failed to get mode info\n");
  880. return -EINVAL;
  881. }
  882. if (!mode_info.roi_caps.enabled)
  883. continue;
  884. if (sde_crtc_state->user_roi_list.num_rects >
  885. mode_info.roi_caps.num_roi) {
  886. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  887. sde_crtc_state->user_roi_list.num_rects,
  888. mode_info.roi_caps.num_roi);
  889. return -E2BIG;
  890. }
  891. rc = _sde_crtc_set_crtc_roi(crtc, state);
  892. if (rc)
  893. return rc;
  894. rc = _sde_crtc_check_autorefresh(crtc, state);
  895. if (rc)
  896. return rc;
  897. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  898. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  899. if (rc)
  900. return rc;
  901. }
  902. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  903. if (rc)
  904. return rc;
  905. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  906. if (rc)
  907. return rc;
  908. }
  909. return 0;
  910. }
  911. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  912. {
  913. struct sde_crtc *sde_crtc;
  914. struct sde_crtc_state *crtc_state;
  915. const struct sde_rect *lm_roi;
  916. struct sde_hw_mixer *hw_lm;
  917. int lm_idx, lm_horiz_position;
  918. if (!crtc)
  919. return;
  920. sde_crtc = to_sde_crtc(crtc);
  921. crtc_state = to_sde_crtc_state(crtc->state);
  922. lm_horiz_position = 0;
  923. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  924. struct sde_hw_mixer_cfg cfg;
  925. lm_roi = &crtc_state->lm_roi[lm_idx];
  926. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  927. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  928. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  929. if (sde_kms_rect_is_null(lm_roi))
  930. continue;
  931. hw_lm->cfg.out_width = lm_roi->w;
  932. hw_lm->cfg.out_height = lm_roi->h;
  933. hw_lm->cfg.right_mixer = lm_horiz_position;
  934. cfg.out_width = lm_roi->w;
  935. cfg.out_height = lm_roi->h;
  936. cfg.right_mixer = lm_horiz_position++;
  937. cfg.flags = 0;
  938. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  939. }
  940. }
  941. struct plane_state {
  942. struct sde_plane_state *sde_pstate;
  943. const struct drm_plane_state *drm_pstate;
  944. int stage;
  945. u32 pipe_id;
  946. };
  947. static int pstate_cmp(const void *a, const void *b)
  948. {
  949. struct plane_state *pa = (struct plane_state *)a;
  950. struct plane_state *pb = (struct plane_state *)b;
  951. int rc = 0;
  952. int pa_zpos, pb_zpos;
  953. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  954. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  955. if (pa_zpos != pb_zpos)
  956. rc = pa_zpos - pb_zpos;
  957. else
  958. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  959. return rc;
  960. }
  961. /*
  962. * validate and set source split:
  963. * use pstates sorted by stage to check planes on same stage
  964. * we assume that all pipes are in source split so its valid to compare
  965. * without taking into account left/right mixer placement
  966. */
  967. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  968. struct plane_state *pstates, int cnt)
  969. {
  970. struct plane_state *prv_pstate, *cur_pstate;
  971. struct sde_rect left_rect, right_rect;
  972. struct sde_kms *sde_kms;
  973. int32_t left_pid, right_pid;
  974. int32_t stage;
  975. int i, rc = 0;
  976. sde_kms = _sde_crtc_get_kms(crtc);
  977. if (!sde_kms || !sde_kms->catalog) {
  978. SDE_ERROR("invalid parameters\n");
  979. return -EINVAL;
  980. }
  981. for (i = 1; i < cnt; i++) {
  982. prv_pstate = &pstates[i - 1];
  983. cur_pstate = &pstates[i];
  984. if (prv_pstate->stage != cur_pstate->stage)
  985. continue;
  986. stage = cur_pstate->stage;
  987. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  988. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  989. prv_pstate->drm_pstate->crtc_y,
  990. prv_pstate->drm_pstate->crtc_w,
  991. prv_pstate->drm_pstate->crtc_h, false);
  992. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  993. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  994. cur_pstate->drm_pstate->crtc_y,
  995. cur_pstate->drm_pstate->crtc_w,
  996. cur_pstate->drm_pstate->crtc_h, false);
  997. if (right_rect.x < left_rect.x) {
  998. swap(left_pid, right_pid);
  999. swap(left_rect, right_rect);
  1000. swap(prv_pstate, cur_pstate);
  1001. }
  1002. /*
  1003. * - planes are enumerated in pipe-priority order such that
  1004. * planes with lower drm_id must be left-most in a shared
  1005. * blend-stage when using source split.
  1006. * - planes in source split must be contiguous in width
  1007. * - planes in source split must have same dest yoff and height
  1008. */
  1009. if ((right_pid < left_pid) &&
  1010. !sde_kms->catalog->pipe_order_type) {
  1011. SDE_ERROR(
  1012. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1013. stage, left_pid, right_pid);
  1014. return -EINVAL;
  1015. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1016. SDE_ERROR(
  1017. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1018. stage, left_rect.x, left_rect.w,
  1019. right_rect.x, right_rect.w);
  1020. return -EINVAL;
  1021. } else if ((left_rect.y != right_rect.y) ||
  1022. (left_rect.h != right_rect.h)) {
  1023. SDE_ERROR(
  1024. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1025. stage, left_rect.y, left_rect.h,
  1026. right_rect.y, right_rect.h);
  1027. return -EINVAL;
  1028. }
  1029. }
  1030. return rc;
  1031. }
  1032. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1033. struct plane_state *pstates, int cnt)
  1034. {
  1035. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1036. struct sde_kms *sde_kms;
  1037. struct sde_rect left_rect, right_rect;
  1038. int32_t left_pid, right_pid;
  1039. int32_t stage;
  1040. int i;
  1041. sde_kms = _sde_crtc_get_kms(crtc);
  1042. if (!sde_kms || !sde_kms->catalog) {
  1043. SDE_ERROR("invalid parameters\n");
  1044. return;
  1045. }
  1046. if (!sde_kms->catalog->pipe_order_type)
  1047. return;
  1048. for (i = 0; i < cnt; i++) {
  1049. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1050. cur_pstate = &pstates[i];
  1051. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1052. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1053. /*
  1054. * reset if prv or nxt pipes are not in the same stage
  1055. * as the cur pipe
  1056. */
  1057. if ((!nxt_pstate)
  1058. || (nxt_pstate->stage != cur_pstate->stage))
  1059. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1060. continue;
  1061. }
  1062. stage = cur_pstate->stage;
  1063. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1064. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1065. prv_pstate->drm_pstate->crtc_y,
  1066. prv_pstate->drm_pstate->crtc_w,
  1067. prv_pstate->drm_pstate->crtc_h, false);
  1068. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1069. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1070. cur_pstate->drm_pstate->crtc_y,
  1071. cur_pstate->drm_pstate->crtc_w,
  1072. cur_pstate->drm_pstate->crtc_h, false);
  1073. if (right_rect.x < left_rect.x) {
  1074. swap(left_pid, right_pid);
  1075. swap(left_rect, right_rect);
  1076. swap(prv_pstate, cur_pstate);
  1077. }
  1078. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1079. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1080. }
  1081. for (i = 0; i < cnt; i++) {
  1082. cur_pstate = &pstates[i];
  1083. sde_plane_setup_src_split_order(
  1084. cur_pstate->drm_pstate->plane,
  1085. cur_pstate->sde_pstate->multirect_index,
  1086. cur_pstate->sde_pstate->pipe_order_flags);
  1087. }
  1088. }
  1089. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1090. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1091. struct sde_crtc_mixer *mixer)
  1092. {
  1093. struct drm_plane *plane;
  1094. struct drm_framebuffer *fb;
  1095. struct drm_plane_state *state;
  1096. struct sde_crtc_state *cstate;
  1097. struct sde_plane_state *pstate = NULL;
  1098. struct plane_state *pstates = NULL;
  1099. struct sde_format *format;
  1100. struct sde_hw_ctl *ctl;
  1101. struct sde_hw_mixer *lm;
  1102. struct sde_hw_stage_cfg *stage_cfg;
  1103. struct sde_rect plane_crtc_roi;
  1104. uint32_t stage_idx, lm_idx;
  1105. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1106. int i, cnt = 0;
  1107. bool bg_alpha_enable = false;
  1108. if (!sde_crtc || !crtc->state || !mixer) {
  1109. SDE_ERROR("invalid sde_crtc or mixer\n");
  1110. return;
  1111. }
  1112. ctl = mixer->hw_ctl;
  1113. lm = mixer->hw_lm;
  1114. stage_cfg = &sde_crtc->stage_cfg;
  1115. cstate = to_sde_crtc_state(crtc->state);
  1116. pstates = kcalloc(SDE_PSTATES_MAX,
  1117. sizeof(struct plane_state), GFP_KERNEL);
  1118. if (!pstates)
  1119. return;
  1120. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1121. state = plane->state;
  1122. if (!state)
  1123. continue;
  1124. plane_crtc_roi.x = state->crtc_x;
  1125. plane_crtc_roi.y = state->crtc_y;
  1126. plane_crtc_roi.w = state->crtc_w;
  1127. plane_crtc_roi.h = state->crtc_h;
  1128. pstate = to_sde_plane_state(state);
  1129. fb = state->fb;
  1130. sde_plane_ctl_flush(plane, ctl, true);
  1131. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1132. crtc->base.id,
  1133. pstate->stage,
  1134. plane->base.id,
  1135. sde_plane_pipe(plane) - SSPP_VIG0,
  1136. state->fb ? state->fb->base.id : -1);
  1137. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1138. if (!format) {
  1139. SDE_ERROR("invalid format\n");
  1140. goto end;
  1141. }
  1142. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1143. bg_alpha_enable = true;
  1144. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1145. state->fb ? state->fb->base.id : -1,
  1146. state->src_x >> 16, state->src_y >> 16,
  1147. state->src_w >> 16, state->src_h >> 16,
  1148. state->crtc_x, state->crtc_y,
  1149. state->crtc_w, state->crtc_h,
  1150. pstate->rotation);
  1151. stage_idx = zpos_cnt[pstate->stage]++;
  1152. stage_cfg->stage[pstate->stage][stage_idx] =
  1153. sde_plane_pipe(plane);
  1154. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1155. pstate->multirect_index;
  1156. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1157. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1158. pstate->multirect_index, pstate->multirect_mode,
  1159. format->base.pixel_format, fb ? fb->modifier : 0);
  1160. /* blend config update */
  1161. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1162. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1163. format);
  1164. if (bg_alpha_enable && !format->alpha_enable)
  1165. mixer[lm_idx].mixer_op_mode = 0;
  1166. else
  1167. mixer[lm_idx].mixer_op_mode |=
  1168. 1 << pstate->stage;
  1169. }
  1170. if (cnt >= SDE_PSTATES_MAX)
  1171. continue;
  1172. pstates[cnt].sde_pstate = pstate;
  1173. pstates[cnt].drm_pstate = state;
  1174. pstates[cnt].stage = sde_plane_get_property(
  1175. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1176. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1177. cnt++;
  1178. }
  1179. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1180. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1181. if (lm && lm->ops.setup_dim_layer) {
  1182. cstate = to_sde_crtc_state(crtc->state);
  1183. for (i = 0; i < cstate->num_dim_layers; i++)
  1184. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1185. mixer, &cstate->dim_layer[i]);
  1186. }
  1187. _sde_crtc_program_lm_output_roi(crtc);
  1188. end:
  1189. kfree(pstates);
  1190. }
  1191. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1192. struct drm_crtc *crtc)
  1193. {
  1194. struct sde_crtc *sde_crtc;
  1195. struct sde_crtc_state *cstate;
  1196. struct drm_encoder *drm_enc;
  1197. bool is_right_only;
  1198. bool encoder_in_dsc_merge = false;
  1199. if (!crtc || !crtc->state)
  1200. return;
  1201. sde_crtc = to_sde_crtc(crtc);
  1202. cstate = to_sde_crtc_state(crtc->state);
  1203. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1204. return;
  1205. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1206. crtc->state->encoder_mask) {
  1207. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1208. encoder_in_dsc_merge = true;
  1209. break;
  1210. }
  1211. }
  1212. /**
  1213. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1214. * This is due to two reasons:
  1215. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1216. * the left DSC must be used, right DSC cannot be used alone.
  1217. * For right-only partial update, this means swap layer mixers to map
  1218. * Left LM to Right INTF. On later HW this was relaxed.
  1219. * - In DSC Merge mode, the physical encoder has already registered
  1220. * PP0 as the master, to switch to right-only we would have to
  1221. * reprogram to be driven by PP1 instead.
  1222. * To support both cases, we prefer to support the mixer swap solution.
  1223. */
  1224. if (!encoder_in_dsc_merge)
  1225. return;
  1226. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1227. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1228. if (is_right_only && !sde_crtc->mixers_swapped) {
  1229. /* right-only update swap mixers */
  1230. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1231. sde_crtc->mixers_swapped = true;
  1232. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1233. /* left-only or full update, swap back */
  1234. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1235. sde_crtc->mixers_swapped = false;
  1236. }
  1237. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1238. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1239. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1240. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1241. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1242. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1243. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1244. }
  1245. /**
  1246. * _sde_crtc_blend_setup - configure crtc mixers
  1247. * @crtc: Pointer to drm crtc structure
  1248. * @old_state: Pointer to old crtc state
  1249. * @add_planes: Whether or not to add planes to mixers
  1250. */
  1251. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1252. struct drm_crtc_state *old_state, bool add_planes)
  1253. {
  1254. struct sde_crtc *sde_crtc;
  1255. struct sde_crtc_state *sde_crtc_state;
  1256. struct sde_crtc_mixer *mixer;
  1257. struct sde_hw_ctl *ctl;
  1258. struct sde_hw_mixer *lm;
  1259. struct sde_ctl_flush_cfg cfg = {0,};
  1260. int i;
  1261. if (!crtc)
  1262. return;
  1263. sde_crtc = to_sde_crtc(crtc);
  1264. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1265. mixer = sde_crtc->mixers;
  1266. SDE_DEBUG("%s\n", sde_crtc->name);
  1267. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1268. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1269. return;
  1270. }
  1271. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1272. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1273. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1274. return;
  1275. }
  1276. mixer[i].mixer_op_mode = 0;
  1277. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1278. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1279. mixer[i].hw_ctl);
  1280. /* clear dim_layer settings */
  1281. lm = mixer[i].hw_lm;
  1282. if (lm->ops.clear_dim_layer)
  1283. lm->ops.clear_dim_layer(lm);
  1284. }
  1285. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1286. /* initialize stage cfg */
  1287. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1288. if (add_planes)
  1289. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1290. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1291. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1292. ctl = mixer[i].hw_ctl;
  1293. lm = mixer[i].hw_lm;
  1294. if (sde_kms_rect_is_null(lm_roi)) {
  1295. SDE_DEBUG(
  1296. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1297. sde_crtc->name, lm->idx - LM_0,
  1298. ctl->idx - CTL_0);
  1299. continue;
  1300. }
  1301. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1302. /* stage config flush mask */
  1303. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1304. ctl->ops.get_pending_flush(ctl, &cfg);
  1305. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1306. mixer[i].hw_lm->idx - LM_0,
  1307. mixer[i].mixer_op_mode,
  1308. ctl->idx - CTL_0,
  1309. cfg.pending_flush_mask);
  1310. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1311. &sde_crtc->stage_cfg);
  1312. }
  1313. _sde_crtc_program_lm_output_roi(crtc);
  1314. }
  1315. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1316. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1317. {
  1318. struct drm_plane *plane;
  1319. struct sde_plane_state *sde_pstate;
  1320. uint32_t mode = 0;
  1321. int rc;
  1322. if (!crtc) {
  1323. SDE_ERROR("invalid state\n");
  1324. return -EINVAL;
  1325. }
  1326. *fb_ns = 0;
  1327. *fb_sec = 0;
  1328. *fb_sec_dir = 0;
  1329. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1330. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1331. rc = PTR_ERR(plane);
  1332. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1333. DRMID(crtc), DRMID(plane), rc);
  1334. return rc;
  1335. }
  1336. sde_pstate = to_sde_plane_state(plane->state);
  1337. mode = sde_plane_get_property(sde_pstate,
  1338. PLANE_PROP_FB_TRANSLATION_MODE);
  1339. switch (mode) {
  1340. case SDE_DRM_FB_NON_SEC:
  1341. (*fb_ns)++;
  1342. break;
  1343. case SDE_DRM_FB_SEC:
  1344. (*fb_sec)++;
  1345. break;
  1346. case SDE_DRM_FB_SEC_DIR_TRANS:
  1347. (*fb_sec_dir)++;
  1348. break;
  1349. default:
  1350. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1351. DRMID(plane), mode);
  1352. return -EINVAL;
  1353. }
  1354. }
  1355. return 0;
  1356. }
  1357. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1358. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1359. {
  1360. struct drm_plane *plane;
  1361. const struct drm_plane_state *pstate;
  1362. struct sde_plane_state *sde_pstate;
  1363. uint32_t mode = 0;
  1364. int rc;
  1365. if (!state) {
  1366. SDE_ERROR("invalid state\n");
  1367. return -EINVAL;
  1368. }
  1369. *fb_ns = 0;
  1370. *fb_sec = 0;
  1371. *fb_sec_dir = 0;
  1372. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1373. if (IS_ERR_OR_NULL(pstate)) {
  1374. rc = PTR_ERR(pstate);
  1375. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1376. DRMID(state->crtc), DRMID(plane), rc);
  1377. return rc;
  1378. }
  1379. sde_pstate = to_sde_plane_state(pstate);
  1380. mode = sde_plane_get_property(sde_pstate,
  1381. PLANE_PROP_FB_TRANSLATION_MODE);
  1382. switch (mode) {
  1383. case SDE_DRM_FB_NON_SEC:
  1384. (*fb_ns)++;
  1385. break;
  1386. case SDE_DRM_FB_SEC:
  1387. (*fb_sec)++;
  1388. break;
  1389. case SDE_DRM_FB_SEC_DIR_TRANS:
  1390. (*fb_sec_dir)++;
  1391. break;
  1392. default:
  1393. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1394. DRMID(plane), mode);
  1395. return -EINVAL;
  1396. }
  1397. }
  1398. return 0;
  1399. }
  1400. static void _sde_drm_fb_sec_dir_trans(
  1401. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1402. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1403. {
  1404. /* secure display usecase */
  1405. if ((smmu_state->state == ATTACHED)
  1406. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1407. smmu_state->state = catalog->sui_ns_allowed ?
  1408. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1409. smmu_state->secure_level = secure_level;
  1410. smmu_state->transition_type = PRE_COMMIT;
  1411. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1412. if (old_valid_fb)
  1413. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1414. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1415. if (catalog->sui_misr_supported)
  1416. smmu_state->sui_misr_state =
  1417. SUI_MISR_ENABLE_REQ;
  1418. /* secure camera usecase */
  1419. } else if (smmu_state->state == ATTACHED) {
  1420. smmu_state->state = DETACH_SEC_REQ;
  1421. smmu_state->secure_level = secure_level;
  1422. smmu_state->transition_type = PRE_COMMIT;
  1423. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1424. }
  1425. }
  1426. static void _sde_drm_fb_transactions(
  1427. struct sde_kms_smmu_state_data *smmu_state,
  1428. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1429. int *ops)
  1430. {
  1431. if (((smmu_state->state == DETACHED)
  1432. || (smmu_state->state == DETACH_ALL_REQ))
  1433. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1434. && ((smmu_state->state == DETACHED_SEC)
  1435. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1436. smmu_state->state = catalog->sui_ns_allowed ?
  1437. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1438. smmu_state->transition_type = post_commit ?
  1439. POST_COMMIT : PRE_COMMIT;
  1440. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1441. if (old_valid_fb)
  1442. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1443. if (catalog->sui_misr_supported)
  1444. smmu_state->sui_misr_state =
  1445. SUI_MISR_DISABLE_REQ;
  1446. } else if ((smmu_state->state == DETACHED_SEC)
  1447. || (smmu_state->state == DETACH_SEC_REQ)) {
  1448. smmu_state->state = ATTACH_SEC_REQ;
  1449. smmu_state->transition_type = post_commit ?
  1450. POST_COMMIT : PRE_COMMIT;
  1451. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1452. if (old_valid_fb)
  1453. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1454. }
  1455. }
  1456. /**
  1457. * sde_crtc_get_secure_transition_ops - determines the operations that
  1458. * need to be performed before transitioning to secure state
  1459. * This function should be called after swapping the new state
  1460. * @crtc: Pointer to drm crtc structure
  1461. * Returns the bitmask of operations need to be performed, -Error in
  1462. * case of error cases
  1463. */
  1464. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1465. struct drm_crtc_state *old_crtc_state,
  1466. bool old_valid_fb)
  1467. {
  1468. struct drm_plane *plane;
  1469. struct drm_encoder *encoder;
  1470. struct sde_crtc *sde_crtc;
  1471. struct sde_kms *sde_kms;
  1472. struct sde_mdss_cfg *catalog;
  1473. struct sde_kms_smmu_state_data *smmu_state;
  1474. uint32_t translation_mode = 0, secure_level;
  1475. int ops = 0;
  1476. bool post_commit = false;
  1477. if (!crtc || !crtc->state) {
  1478. SDE_ERROR("invalid crtc\n");
  1479. return -EINVAL;
  1480. }
  1481. sde_kms = _sde_crtc_get_kms(crtc);
  1482. if (!sde_kms)
  1483. return -EINVAL;
  1484. smmu_state = &sde_kms->smmu_state;
  1485. sde_crtc = to_sde_crtc(crtc);
  1486. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1487. catalog = sde_kms->catalog;
  1488. /*
  1489. * SMMU operations need to be delayed in case of video mode panels
  1490. * when switching back to non_secure mode
  1491. */
  1492. drm_for_each_encoder_mask(encoder, crtc->dev,
  1493. crtc->state->encoder_mask) {
  1494. post_commit |= sde_encoder_check_mode(encoder,
  1495. MSM_DISPLAY_CAP_VID_MODE);
  1496. }
  1497. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1498. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1499. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1500. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1501. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1502. if (!plane->state)
  1503. continue;
  1504. translation_mode = sde_plane_get_property(
  1505. to_sde_plane_state(plane->state),
  1506. PLANE_PROP_FB_TRANSLATION_MODE);
  1507. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1508. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1509. DRMID(crtc), translation_mode);
  1510. return -EINVAL;
  1511. }
  1512. /* we can break if we find sec_dir plane */
  1513. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1514. break;
  1515. }
  1516. mutex_lock(&sde_kms->secure_transition_lock);
  1517. switch (translation_mode) {
  1518. case SDE_DRM_FB_SEC_DIR_TRANS:
  1519. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1520. catalog, old_valid_fb, &ops);
  1521. break;
  1522. case SDE_DRM_FB_SEC:
  1523. case SDE_DRM_FB_NON_SEC:
  1524. _sde_drm_fb_transactions(smmu_state, catalog,
  1525. old_valid_fb, post_commit, &ops);
  1526. break;
  1527. default:
  1528. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1529. DRMID(crtc), translation_mode);
  1530. ops = -EINVAL;
  1531. }
  1532. /* log only during actual transition times */
  1533. if (ops) {
  1534. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1535. DRMID(crtc), smmu_state->state,
  1536. secure_level, smmu_state->secure_level,
  1537. smmu_state->transition_type, ops);
  1538. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1539. smmu_state->state, smmu_state->transition_type,
  1540. smmu_state->secure_level, old_valid_fb,
  1541. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1542. }
  1543. mutex_unlock(&sde_kms->secure_transition_lock);
  1544. return ops;
  1545. }
  1546. /**
  1547. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1548. * LUTs are configured only once during boot
  1549. * @sde_crtc: Pointer to sde crtc
  1550. * @cstate: Pointer to sde crtc state
  1551. */
  1552. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1553. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1554. {
  1555. struct sde_hw_scaler3_lut_cfg *cfg;
  1556. struct sde_kms *sde_kms;
  1557. u32 *lut_data = NULL;
  1558. size_t len = 0;
  1559. int ret = 0;
  1560. if (!sde_crtc || !cstate) {
  1561. SDE_ERROR("invalid args\n");
  1562. return -EINVAL;
  1563. }
  1564. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1565. if (!sde_kms)
  1566. return -EINVAL;
  1567. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1568. return 0;
  1569. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1570. &cstate->property_state, &len, lut_idx);
  1571. if (!lut_data || !len) {
  1572. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1573. lut_idx, lut_data, len);
  1574. lut_data = NULL;
  1575. len = 0;
  1576. }
  1577. cfg = &cstate->scl3_lut_cfg;
  1578. switch (lut_idx) {
  1579. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1580. cfg->dir_lut = lut_data;
  1581. cfg->dir_len = len;
  1582. break;
  1583. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1584. cfg->cir_lut = lut_data;
  1585. cfg->cir_len = len;
  1586. break;
  1587. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1588. cfg->sep_lut = lut_data;
  1589. cfg->sep_len = len;
  1590. break;
  1591. default:
  1592. ret = -EINVAL;
  1593. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1594. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1595. break;
  1596. }
  1597. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1598. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1599. cfg->is_configured);
  1600. return ret;
  1601. }
  1602. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1603. {
  1604. struct sde_crtc *sde_crtc;
  1605. if (!crtc) {
  1606. SDE_ERROR("invalid crtc\n");
  1607. return;
  1608. }
  1609. sde_crtc = to_sde_crtc(crtc);
  1610. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1611. }
  1612. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1613. {
  1614. int i;
  1615. /**
  1616. * Check if sufficient hw resources are
  1617. * available as per target caps & topology
  1618. */
  1619. if (!sde_crtc) {
  1620. SDE_ERROR("invalid argument\n");
  1621. return -EINVAL;
  1622. }
  1623. if (!sde_crtc->num_mixers ||
  1624. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1625. SDE_ERROR("%s: invalid number mixers: %d\n",
  1626. sde_crtc->name, sde_crtc->num_mixers);
  1627. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1628. SDE_EVTLOG_ERROR);
  1629. return -EINVAL;
  1630. }
  1631. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1632. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1633. || !sde_crtc->mixers[i].hw_ds) {
  1634. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1635. sde_crtc->name, i);
  1636. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1637. i, sde_crtc->mixers[i].hw_lm,
  1638. sde_crtc->mixers[i].hw_ctl,
  1639. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1640. return -EINVAL;
  1641. }
  1642. }
  1643. return 0;
  1644. }
  1645. /**
  1646. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1647. * @crtc: Pointer to drm crtc
  1648. */
  1649. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1650. {
  1651. struct sde_crtc *sde_crtc;
  1652. struct sde_crtc_state *cstate;
  1653. struct sde_hw_mixer *hw_lm;
  1654. struct sde_hw_ctl *hw_ctl;
  1655. struct sde_hw_ds *hw_ds;
  1656. struct sde_hw_ds_cfg *cfg;
  1657. struct sde_kms *kms;
  1658. u32 op_mode = 0;
  1659. u32 lm_idx = 0, num_mixers = 0;
  1660. int i, count = 0;
  1661. bool ds_dirty = false;
  1662. if (!crtc)
  1663. return;
  1664. sde_crtc = to_sde_crtc(crtc);
  1665. cstate = to_sde_crtc_state(crtc->state);
  1666. kms = _sde_crtc_get_kms(crtc);
  1667. num_mixers = sde_crtc->num_mixers;
  1668. count = cstate->num_ds;
  1669. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1670. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1671. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1672. /**
  1673. * destination scaler configuration will be done either
  1674. * or on set property or on power collapse (idle/suspend)
  1675. */
  1676. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1677. if (sde_crtc->ds_reconfig) {
  1678. SDE_DEBUG("reconfigure dest scaler block\n");
  1679. sde_crtc->ds_reconfig = false;
  1680. }
  1681. if (!ds_dirty) {
  1682. SDE_DEBUG("no change in settings, skip commit\n");
  1683. } else if (!kms || !kms->catalog) {
  1684. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1685. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1686. SDE_DEBUG("dest scaler feature not supported\n");
  1687. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1688. //do nothing
  1689. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1690. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1691. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1692. } else {
  1693. for (i = 0; i < count; i++) {
  1694. cfg = &cstate->ds_cfg[i];
  1695. if (!cfg->flags)
  1696. continue;
  1697. lm_idx = cfg->idx;
  1698. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1699. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1700. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1701. /* Setup op mode - Dual/single */
  1702. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1703. op_mode |= BIT(hw_ds->idx - DS_0);
  1704. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1705. op_mode |= (cstate->num_ds_enabled ==
  1706. CRTC_DUAL_MIXERS) ?
  1707. SDE_DS_OP_MODE_DUAL : 0;
  1708. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1709. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1710. }
  1711. /* Setup scaler */
  1712. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1713. (cfg->flags &
  1714. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1715. if (hw_ds->ops.setup_scaler)
  1716. hw_ds->ops.setup_scaler(hw_ds,
  1717. &cfg->scl3_cfg,
  1718. &cstate->scl3_lut_cfg);
  1719. }
  1720. /*
  1721. * Dest scaler shares the flush bit of the LM in control
  1722. */
  1723. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1724. hw_ctl->ops.update_bitmask_mixer(
  1725. hw_ctl, hw_lm->idx, 1);
  1726. }
  1727. }
  1728. }
  1729. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1730. {
  1731. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1732. struct sde_crtc *sde_crtc;
  1733. struct msm_drm_private *priv;
  1734. struct sde_crtc_frame_event *fevent;
  1735. struct sde_crtc_frame_event_cb_data *cb_data;
  1736. struct drm_plane *plane;
  1737. u32 ubwc_error;
  1738. unsigned long flags;
  1739. u32 crtc_id;
  1740. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1741. if (!data) {
  1742. SDE_ERROR("invalid parameters\n");
  1743. return;
  1744. }
  1745. crtc = cb_data->crtc;
  1746. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1747. SDE_ERROR("invalid parameters\n");
  1748. return;
  1749. }
  1750. sde_crtc = to_sde_crtc(crtc);
  1751. priv = crtc->dev->dev_private;
  1752. crtc_id = drm_crtc_index(crtc);
  1753. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1754. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1755. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1756. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1757. struct sde_crtc_frame_event, list);
  1758. if (fevent)
  1759. list_del_init(&fevent->list);
  1760. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1761. if (!fevent) {
  1762. SDE_ERROR("crtc%d event %d overflow\n",
  1763. crtc->base.id, event);
  1764. SDE_EVT32(DRMID(crtc), event);
  1765. return;
  1766. }
  1767. /* log and clear plane ubwc errors if any */
  1768. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1769. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1770. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1771. drm_for_each_plane_mask(plane, crtc->dev,
  1772. sde_crtc->plane_mask_old) {
  1773. ubwc_error = sde_plane_get_ubwc_error(plane);
  1774. if (ubwc_error) {
  1775. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1776. ubwc_error, SDE_EVTLOG_ERROR);
  1777. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1778. DRMID(crtc), DRMID(plane),
  1779. ubwc_error);
  1780. sde_plane_clear_ubwc_error(plane);
  1781. }
  1782. }
  1783. }
  1784. fevent->event = event;
  1785. fevent->crtc = crtc;
  1786. fevent->connector = cb_data->connector;
  1787. fevent->ts = ktime_get();
  1788. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1789. }
  1790. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1791. struct drm_crtc_state *old_state)
  1792. {
  1793. struct drm_device *dev;
  1794. struct sde_crtc *sde_crtc;
  1795. struct sde_crtc_state *cstate;
  1796. struct drm_connector *conn;
  1797. struct drm_encoder *encoder;
  1798. struct drm_connector_list_iter conn_iter;
  1799. if (!crtc || !crtc->state) {
  1800. SDE_ERROR("invalid crtc\n");
  1801. return;
  1802. }
  1803. dev = crtc->dev;
  1804. sde_crtc = to_sde_crtc(crtc);
  1805. cstate = to_sde_crtc_state(crtc->state);
  1806. SDE_EVT32_VERBOSE(DRMID(crtc));
  1807. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1808. /* identify connectors attached to this crtc */
  1809. cstate->num_connectors = 0;
  1810. drm_connector_list_iter_begin(dev, &conn_iter);
  1811. drm_for_each_connector_iter(conn, &conn_iter)
  1812. if (conn->state && conn->state->crtc == crtc &&
  1813. cstate->num_connectors < MAX_CONNECTORS) {
  1814. encoder = conn->state->best_encoder;
  1815. if (encoder)
  1816. sde_encoder_register_frame_event_callback(
  1817. encoder,
  1818. sde_crtc_frame_event_cb,
  1819. crtc);
  1820. cstate->connectors[cstate->num_connectors++] = conn;
  1821. sde_connector_prepare_fence(conn);
  1822. }
  1823. drm_connector_list_iter_end(&conn_iter);
  1824. /* prepare main output fence */
  1825. sde_fence_prepare(sde_crtc->output_fence);
  1826. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1827. }
  1828. /**
  1829. * sde_crtc_complete_flip - signal pending page_flip events
  1830. * Any pending vblank events are added to the vblank_event_list
  1831. * so that the next vblank interrupt shall signal them.
  1832. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1833. * This API signals any pending PAGE_FLIP events requested through
  1834. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1835. * if file!=NULL, this is preclose potential cancel-flip path
  1836. * @crtc: Pointer to drm crtc structure
  1837. * @file: Pointer to drm file
  1838. */
  1839. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1840. struct drm_file *file)
  1841. {
  1842. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1843. struct drm_device *dev = crtc->dev;
  1844. struct drm_pending_vblank_event *event;
  1845. unsigned long flags;
  1846. spin_lock_irqsave(&dev->event_lock, flags);
  1847. event = sde_crtc->event;
  1848. if (!event)
  1849. goto end;
  1850. /*
  1851. * if regular vblank case (!file) or if cancel-flip from
  1852. * preclose on file that requested flip, then send the
  1853. * event:
  1854. */
  1855. if (!file || (event->base.file_priv == file)) {
  1856. sde_crtc->event = NULL;
  1857. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1858. sde_crtc->name, event);
  1859. SDE_EVT32_VERBOSE(DRMID(crtc));
  1860. drm_crtc_send_vblank_event(crtc, event);
  1861. }
  1862. end:
  1863. spin_unlock_irqrestore(&dev->event_lock, flags);
  1864. }
  1865. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc)
  1866. {
  1867. struct drm_encoder *encoder;
  1868. if (!crtc || !crtc->dev) {
  1869. SDE_ERROR("invalid crtc\n");
  1870. return INTF_MODE_NONE;
  1871. }
  1872. drm_for_each_encoder_mask(encoder, crtc->dev,
  1873. crtc->state->encoder_mask) {
  1874. /* continue if copy encoder is encountered */
  1875. if (sde_encoder_in_clone_mode(encoder))
  1876. continue;
  1877. return sde_encoder_get_intf_mode(encoder);
  1878. }
  1879. return INTF_MODE_NONE;
  1880. }
  1881. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1882. {
  1883. struct drm_encoder *encoder;
  1884. if (!crtc || !crtc->dev) {
  1885. SDE_ERROR("invalid crtc\n");
  1886. return INTF_MODE_NONE;
  1887. }
  1888. drm_for_each_encoder(encoder, crtc->dev)
  1889. if ((encoder->crtc == crtc)
  1890. && !sde_encoder_in_cont_splash(encoder))
  1891. return sde_encoder_get_fps(encoder);
  1892. return 0;
  1893. }
  1894. static void sde_crtc_vblank_cb(void *data)
  1895. {
  1896. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1897. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1898. /* keep statistics on vblank callback - with auto reset via debugfs */
  1899. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1900. sde_crtc->vblank_cb_time = ktime_get();
  1901. else
  1902. sde_crtc->vblank_cb_count++;
  1903. sde_crtc->vblank_last_cb_time = ktime_get();
  1904. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1905. drm_crtc_handle_vblank(crtc);
  1906. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1907. SDE_EVT32_VERBOSE(DRMID(crtc));
  1908. }
  1909. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1910. ktime_t ts, enum sde_fence_event fence_event)
  1911. {
  1912. if (!connector) {
  1913. SDE_ERROR("invalid param\n");
  1914. return;
  1915. }
  1916. SDE_ATRACE_BEGIN("signal_retire_fence");
  1917. sde_connector_complete_commit(connector, ts, fence_event);
  1918. SDE_ATRACE_END("signal_retire_fence");
  1919. }
  1920. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1921. {
  1922. struct msm_drm_private *priv;
  1923. struct sde_crtc_frame_event *fevent;
  1924. struct drm_crtc *crtc;
  1925. struct sde_crtc *sde_crtc;
  1926. struct sde_kms *sde_kms;
  1927. unsigned long flags;
  1928. bool in_clone_mode = false;
  1929. if (!work) {
  1930. SDE_ERROR("invalid work handle\n");
  1931. return;
  1932. }
  1933. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1934. if (!fevent->crtc || !fevent->crtc->state) {
  1935. SDE_ERROR("invalid crtc\n");
  1936. return;
  1937. }
  1938. crtc = fevent->crtc;
  1939. sde_crtc = to_sde_crtc(crtc);
  1940. sde_kms = _sde_crtc_get_kms(crtc);
  1941. if (!sde_kms) {
  1942. SDE_ERROR("invalid kms handle\n");
  1943. return;
  1944. }
  1945. priv = sde_kms->dev->dev_private;
  1946. SDE_ATRACE_BEGIN("crtc_frame_event");
  1947. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1948. ktime_to_ns(fevent->ts));
  1949. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1950. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1951. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1952. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1953. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1954. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1955. /* this should not happen */
  1956. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1957. crtc->base.id,
  1958. ktime_to_ns(fevent->ts),
  1959. atomic_read(&sde_crtc->frame_pending));
  1960. SDE_EVT32(DRMID(crtc), fevent->event,
  1961. SDE_EVTLOG_FUNC_CASE1);
  1962. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1963. /* release bandwidth and other resources */
  1964. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1965. crtc->base.id,
  1966. ktime_to_ns(fevent->ts));
  1967. SDE_EVT32(DRMID(crtc), fevent->event,
  1968. SDE_EVTLOG_FUNC_CASE2);
  1969. sde_core_perf_crtc_release_bw(crtc);
  1970. } else {
  1971. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1972. SDE_EVTLOG_FUNC_CASE3);
  1973. }
  1974. }
  1975. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1976. SDE_ATRACE_BEGIN("signal_release_fence");
  1977. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1978. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1979. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1980. SDE_ATRACE_END("signal_release_fence");
  1981. }
  1982. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1983. /* this api should be called without spin_lock */
  1984. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1985. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1986. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1987. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1988. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1989. crtc->base.id, ktime_to_ns(fevent->ts));
  1990. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1991. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1992. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1993. SDE_ATRACE_END("crtc_frame_event");
  1994. }
  1995. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1996. struct drm_crtc_state *old_state)
  1997. {
  1998. struct sde_crtc *sde_crtc;
  1999. if (!crtc || !crtc->state) {
  2000. SDE_ERROR("invalid crtc\n");
  2001. return;
  2002. }
  2003. sde_crtc = to_sde_crtc(crtc);
  2004. SDE_EVT32_VERBOSE(DRMID(crtc));
  2005. sde_core_perf_crtc_update(crtc, 0, false);
  2006. }
  2007. /**
  2008. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2009. * @cstate: Pointer to sde crtc state
  2010. */
  2011. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2012. {
  2013. if (!cstate) {
  2014. SDE_ERROR("invalid cstate\n");
  2015. return;
  2016. }
  2017. cstate->input_fence_timeout_ns =
  2018. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2019. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2020. }
  2021. /**
  2022. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2023. * @cstate: Pointer to sde crtc state
  2024. */
  2025. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2026. {
  2027. u32 i;
  2028. if (!cstate)
  2029. return;
  2030. for (i = 0; i < cstate->num_dim_layers; i++)
  2031. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2032. cstate->num_dim_layers = 0;
  2033. }
  2034. /**
  2035. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2036. * @cstate: Pointer to sde crtc state
  2037. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2038. */
  2039. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2040. void __user *usr_ptr)
  2041. {
  2042. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2043. struct sde_drm_dim_layer_cfg *user_cfg;
  2044. struct sde_hw_dim_layer *dim_layer;
  2045. u32 count, i;
  2046. if (!cstate) {
  2047. SDE_ERROR("invalid cstate\n");
  2048. return;
  2049. }
  2050. dim_layer = cstate->dim_layer;
  2051. if (!usr_ptr) {
  2052. /* usr_ptr is null when setting the default property value */
  2053. _sde_crtc_clear_dim_layers_v1(cstate);
  2054. SDE_DEBUG("dim_layer data removed\n");
  2055. return;
  2056. }
  2057. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2058. SDE_ERROR("failed to copy dim_layer data\n");
  2059. return;
  2060. }
  2061. count = dim_layer_v1.num_layers;
  2062. if (count > SDE_MAX_DIM_LAYERS) {
  2063. SDE_ERROR("invalid number of dim_layers:%d", count);
  2064. return;
  2065. }
  2066. /* populate from user space */
  2067. cstate->num_dim_layers = count;
  2068. for (i = 0; i < count; i++) {
  2069. user_cfg = &dim_layer_v1.layer_cfg[i];
  2070. dim_layer[i].flags = user_cfg->flags;
  2071. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2072. dim_layer[i].rect.x = user_cfg->rect.x1;
  2073. dim_layer[i].rect.y = user_cfg->rect.y1;
  2074. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2075. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2076. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2077. user_cfg->color_fill.color_0,
  2078. user_cfg->color_fill.color_1,
  2079. user_cfg->color_fill.color_2,
  2080. user_cfg->color_fill.color_3,
  2081. };
  2082. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2083. i, dim_layer[i].flags, dim_layer[i].stage);
  2084. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2085. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2086. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2087. dim_layer[i].color_fill.color_0,
  2088. dim_layer[i].color_fill.color_1,
  2089. dim_layer[i].color_fill.color_2,
  2090. dim_layer[i].color_fill.color_3);
  2091. }
  2092. }
  2093. /**
  2094. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2095. * @sde_crtc : Pointer to sde crtc
  2096. * @cstate : Pointer to sde crtc state
  2097. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2098. */
  2099. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2100. struct sde_crtc_state *cstate,
  2101. void __user *usr_ptr)
  2102. {
  2103. struct sde_drm_dest_scaler_data ds_data;
  2104. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2105. struct sde_drm_scaler_v2 scaler_v2;
  2106. void __user *scaler_v2_usr;
  2107. int i, count;
  2108. if (!sde_crtc || !cstate) {
  2109. SDE_ERROR("invalid sde_crtc/state\n");
  2110. return -EINVAL;
  2111. }
  2112. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2113. if (!usr_ptr) {
  2114. SDE_DEBUG("ds data removed\n");
  2115. return 0;
  2116. }
  2117. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2118. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2119. sde_crtc->name);
  2120. return -EINVAL;
  2121. }
  2122. count = ds_data.num_dest_scaler;
  2123. if (!count) {
  2124. SDE_DEBUG("no ds data available\n");
  2125. return 0;
  2126. }
  2127. if (count > SDE_MAX_DS_COUNT) {
  2128. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2129. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2130. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2131. return -EINVAL;
  2132. }
  2133. /* Populate from user space */
  2134. for (i = 0; i < count; i++) {
  2135. ds_cfg_usr = &ds_data.ds_cfg[i];
  2136. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2137. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2138. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2139. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2140. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2141. if (ds_cfg_usr->scaler_cfg) {
  2142. scaler_v2_usr =
  2143. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2144. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2145. sizeof(scaler_v2))) {
  2146. SDE_ERROR("%s:scaler: copy from user failed\n",
  2147. sde_crtc->name);
  2148. return -EINVAL;
  2149. }
  2150. }
  2151. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2152. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2153. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2154. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2155. scaler_v2.dst_width, scaler_v2.dst_height);
  2156. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2157. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2158. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2159. scaler_v2.dst_width, scaler_v2.dst_height);
  2160. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2161. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2162. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2163. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2164. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2165. ds_cfg_usr->lm_height);
  2166. }
  2167. cstate->num_ds = count;
  2168. cstate->ds_dirty = true;
  2169. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2170. return 0;
  2171. }
  2172. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2173. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2174. u32 prev_lm_width, u32 prev_lm_height)
  2175. {
  2176. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2177. || !cfg->lm_width || !cfg->lm_height) {
  2178. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2179. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2180. hdisplay, mode->vdisplay);
  2181. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2182. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2183. return -E2BIG;
  2184. }
  2185. if (!prev_lm_width && !prev_lm_height) {
  2186. prev_lm_width = cfg->lm_width;
  2187. prev_lm_height = cfg->lm_height;
  2188. } else {
  2189. if (cfg->lm_width != prev_lm_width ||
  2190. cfg->lm_height != prev_lm_height) {
  2191. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2192. crtc->base.id, cfg->lm_width,
  2193. cfg->lm_height, prev_lm_width,
  2194. prev_lm_height);
  2195. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2196. cfg->lm_height, prev_lm_width,
  2197. prev_lm_height, SDE_EVTLOG_ERROR);
  2198. return -EINVAL;
  2199. }
  2200. }
  2201. return 0;
  2202. }
  2203. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2204. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2205. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2206. u32 max_in_width, u32 max_out_width)
  2207. {
  2208. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2209. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2210. /**
  2211. * Scaler src and dst width shouldn't exceed the maximum
  2212. * width limitation. Also, if there is no partial update
  2213. * dst width and height must match display resolution.
  2214. */
  2215. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2216. cfg->scl3_cfg.dst_width > max_out_width ||
  2217. !cfg->scl3_cfg.src_width[0] ||
  2218. !cfg->scl3_cfg.dst_width ||
  2219. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2220. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2221. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2222. SDE_ERROR("crtc%d: ", crtc->base.id);
  2223. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2224. cfg->scl3_cfg.src_width[0],
  2225. cfg->scl3_cfg.dst_width,
  2226. cfg->scl3_cfg.dst_height,
  2227. hdisplay, mode->vdisplay);
  2228. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2229. sde_crtc->num_mixers, cfg->flags,
  2230. hw_ds->idx - DS_0);
  2231. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2232. cfg->scl3_cfg.enable,
  2233. cfg->scl3_cfg.de.enable);
  2234. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2235. cfg->scl3_cfg.de.enable, cfg->flags,
  2236. max_in_width, max_out_width,
  2237. cfg->scl3_cfg.src_width[0],
  2238. cfg->scl3_cfg.dst_width,
  2239. cfg->scl3_cfg.dst_height, hdisplay,
  2240. mode->vdisplay, sde_crtc->num_mixers,
  2241. SDE_EVTLOG_ERROR);
  2242. cfg->flags &=
  2243. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2244. cfg->flags &=
  2245. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2246. return -EINVAL;
  2247. }
  2248. }
  2249. return 0;
  2250. }
  2251. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2252. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2253. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2254. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2255. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2256. u32 max_out_width)
  2257. {
  2258. int i, ret;
  2259. u32 lm_idx;
  2260. for (i = 0; i < cstate->num_ds; i++) {
  2261. cfg = &cstate->ds_cfg[i];
  2262. lm_idx = cfg->idx;
  2263. /**
  2264. * Validate against topology
  2265. * No of dest scalers should match the num of mixers
  2266. * unless it is partial update left only/right only use case
  2267. */
  2268. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2269. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2270. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2271. crtc->base.id, i, lm_idx, cfg->flags);
  2272. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2273. SDE_EVTLOG_ERROR);
  2274. return -EINVAL;
  2275. }
  2276. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2277. if (!max_in_width && !max_out_width) {
  2278. max_in_width = hw_ds->scl->top->maxinputwidth;
  2279. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2280. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2281. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2282. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2283. max_in_width, max_out_width, cstate->num_ds);
  2284. }
  2285. /* Check LM width and height */
  2286. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2287. prev_lm_width, prev_lm_height);
  2288. if (ret)
  2289. return ret;
  2290. /* Check scaler data */
  2291. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2292. hw_ds, cfg, hdisplay,
  2293. max_in_width, max_out_width);
  2294. if (ret)
  2295. return ret;
  2296. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2297. (*num_ds_enable)++;
  2298. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2299. hw_ds->idx - DS_0, cfg->flags);
  2300. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2301. }
  2302. return 0;
  2303. }
  2304. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2305. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2306. u32 num_ds_enable)
  2307. {
  2308. int i;
  2309. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2310. cstate->num_ds_enabled, num_ds_enable);
  2311. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2312. cstate->num_ds, cstate->ds_dirty);
  2313. if (cstate->num_ds_enabled != num_ds_enable) {
  2314. /* Disabling destination scaler */
  2315. if (!num_ds_enable) {
  2316. for (i = 0; i < cstate->num_ds; i++) {
  2317. cfg = &cstate->ds_cfg[i];
  2318. cfg->idx = i;
  2319. /* Update scaler settings in disable case */
  2320. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2321. cfg->scl3_cfg.enable = 0;
  2322. cfg->scl3_cfg.de.enable = 0;
  2323. }
  2324. }
  2325. cstate->num_ds_enabled = num_ds_enable;
  2326. cstate->ds_dirty = true;
  2327. } else {
  2328. if (!cstate->num_ds_enabled)
  2329. cstate->ds_dirty = false;
  2330. }
  2331. }
  2332. /**
  2333. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2334. * @crtc : Pointer to drm crtc
  2335. * @state : Pointer to drm crtc state
  2336. */
  2337. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2338. struct drm_crtc_state *state)
  2339. {
  2340. struct sde_crtc *sde_crtc;
  2341. struct sde_crtc_state *cstate;
  2342. struct drm_display_mode *mode;
  2343. struct sde_kms *kms;
  2344. struct sde_hw_ds *hw_ds;
  2345. struct sde_hw_ds_cfg *cfg;
  2346. u32 ret = 0;
  2347. u32 num_ds_enable = 0, hdisplay = 0;
  2348. u32 max_in_width = 0, max_out_width = 0;
  2349. u32 prev_lm_width = 0, prev_lm_height = 0;
  2350. if (!crtc || !state)
  2351. return -EINVAL;
  2352. sde_crtc = to_sde_crtc(crtc);
  2353. cstate = to_sde_crtc_state(state);
  2354. kms = _sde_crtc_get_kms(crtc);
  2355. mode = &state->adjusted_mode;
  2356. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2357. if (!cstate->ds_dirty) {
  2358. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2359. return 0;
  2360. }
  2361. if (!kms || !kms->catalog) {
  2362. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2363. return -EINVAL;
  2364. }
  2365. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2366. SDE_DEBUG("dest scaler feature not supported\n");
  2367. return 0;
  2368. }
  2369. if (!sde_crtc->num_mixers) {
  2370. SDE_DEBUG("mixers not allocated\n");
  2371. return 0;
  2372. }
  2373. ret = _sde_validate_hw_resources(sde_crtc);
  2374. if (ret)
  2375. goto err;
  2376. /**
  2377. * No of dest scalers shouldn't exceed hw ds block count and
  2378. * also, match the num of mixers unless it is partial update
  2379. * left only/right only use case - currently PU + DS is not supported
  2380. */
  2381. if (cstate->num_ds > kms->catalog->ds_count ||
  2382. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2383. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2384. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2385. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2386. cstate->ds_cfg[0].flags);
  2387. ret = -EINVAL;
  2388. goto err;
  2389. }
  2390. /**
  2391. * Check if DS needs to be enabled or disabled
  2392. * In case of enable, validate the data
  2393. */
  2394. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2395. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2396. cstate->num_ds, cstate->ds_cfg[0].flags);
  2397. goto disable;
  2398. }
  2399. /* Display resolution */
  2400. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2401. /* Validate the DS data */
  2402. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2403. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2404. prev_lm_width, prev_lm_height,
  2405. max_in_width, max_out_width);
  2406. if (ret)
  2407. goto err;
  2408. disable:
  2409. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2410. num_ds_enable);
  2411. return 0;
  2412. err:
  2413. cstate->ds_dirty = false;
  2414. return ret;
  2415. }
  2416. /**
  2417. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2418. * @crtc: Pointer to CRTC object
  2419. */
  2420. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2421. {
  2422. struct drm_plane *plane = NULL;
  2423. uint32_t wait_ms = 1;
  2424. ktime_t kt_end, kt_wait;
  2425. int rc = 0;
  2426. SDE_DEBUG("\n");
  2427. if (!crtc || !crtc->state) {
  2428. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2429. return;
  2430. }
  2431. /* use monotonic timer to limit total fence wait time */
  2432. kt_end = ktime_add_ns(ktime_get(),
  2433. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2434. /*
  2435. * Wait for fences sequentially, as all of them need to be signalled
  2436. * before we can proceed.
  2437. *
  2438. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2439. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2440. * that each plane can check its fence status and react appropriately
  2441. * if its fence has timed out. Call input fence wait multiple times if
  2442. * fence wait is interrupted due to interrupt call.
  2443. */
  2444. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2445. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2446. do {
  2447. kt_wait = ktime_sub(kt_end, ktime_get());
  2448. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2449. wait_ms = ktime_to_ms(kt_wait);
  2450. else
  2451. wait_ms = 0;
  2452. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2453. } while (wait_ms && rc == -ERESTARTSYS);
  2454. }
  2455. SDE_ATRACE_END("plane_wait_input_fence");
  2456. }
  2457. static void _sde_crtc_setup_mixer_for_encoder(
  2458. struct drm_crtc *crtc,
  2459. struct drm_encoder *enc)
  2460. {
  2461. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2462. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2463. struct sde_rm *rm = &sde_kms->rm;
  2464. struct sde_crtc_mixer *mixer;
  2465. struct sde_hw_ctl *last_valid_ctl = NULL;
  2466. int i;
  2467. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2468. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2469. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2470. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2471. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2472. /* Set up all the mixers and ctls reserved by this encoder */
  2473. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2474. mixer = &sde_crtc->mixers[i];
  2475. if (!sde_rm_get_hw(rm, &lm_iter))
  2476. break;
  2477. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2478. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2479. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2480. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2481. mixer->hw_lm->idx - LM_0);
  2482. mixer->hw_ctl = last_valid_ctl;
  2483. } else {
  2484. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2485. last_valid_ctl = mixer->hw_ctl;
  2486. sde_crtc->num_ctls++;
  2487. }
  2488. /* Shouldn't happen, mixers are always >= ctls */
  2489. if (!mixer->hw_ctl) {
  2490. SDE_ERROR("no valid ctls found for lm %d\n",
  2491. mixer->hw_lm->idx - LM_0);
  2492. return;
  2493. }
  2494. /* Dspp may be null */
  2495. (void) sde_rm_get_hw(rm, &dspp_iter);
  2496. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2497. /* DS may be null */
  2498. (void) sde_rm_get_hw(rm, &ds_iter);
  2499. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2500. mixer->encoder = enc;
  2501. sde_crtc->num_mixers++;
  2502. SDE_DEBUG("setup mixer %d: lm %d\n",
  2503. i, mixer->hw_lm->idx - LM_0);
  2504. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2505. i, mixer->hw_ctl->idx - CTL_0);
  2506. if (mixer->hw_ds)
  2507. SDE_DEBUG("setup mixer %d: ds %d\n",
  2508. i, mixer->hw_ds->idx - DS_0);
  2509. }
  2510. }
  2511. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2512. {
  2513. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2514. struct drm_encoder *enc;
  2515. sde_crtc->num_ctls = 0;
  2516. sde_crtc->num_mixers = 0;
  2517. sde_crtc->mixers_swapped = false;
  2518. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2519. mutex_lock(&sde_crtc->crtc_lock);
  2520. /* Check for mixers on all encoders attached to this crtc */
  2521. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2522. if (enc->crtc != crtc)
  2523. continue;
  2524. /* avoid overwriting mixers info from a copy encoder */
  2525. if (sde_encoder_in_clone_mode(enc))
  2526. continue;
  2527. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2528. }
  2529. mutex_unlock(&sde_crtc->crtc_lock);
  2530. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2531. }
  2532. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2533. {
  2534. int i;
  2535. struct sde_crtc_state *cstate;
  2536. cstate = to_sde_crtc_state(state);
  2537. cstate->is_ppsplit = false;
  2538. for (i = 0; i < cstate->num_connectors; i++) {
  2539. struct drm_connector *conn = cstate->connectors[i];
  2540. if (sde_connector_get_topology_name(conn) ==
  2541. SDE_RM_TOPOLOGY_PPSPLIT)
  2542. cstate->is_ppsplit = true;
  2543. }
  2544. }
  2545. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2546. struct drm_crtc_state *state)
  2547. {
  2548. struct sde_crtc *sde_crtc;
  2549. struct sde_crtc_state *cstate;
  2550. struct drm_display_mode *adj_mode;
  2551. u32 crtc_split_width;
  2552. int i;
  2553. if (!crtc || !state) {
  2554. SDE_ERROR("invalid args\n");
  2555. return;
  2556. }
  2557. sde_crtc = to_sde_crtc(crtc);
  2558. cstate = to_sde_crtc_state(state);
  2559. adj_mode = &state->adjusted_mode;
  2560. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2561. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2562. cstate->lm_bounds[i].x = crtc_split_width * i;
  2563. cstate->lm_bounds[i].y = 0;
  2564. cstate->lm_bounds[i].w = crtc_split_width;
  2565. cstate->lm_bounds[i].h =
  2566. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2567. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2568. sizeof(cstate->lm_roi[i]));
  2569. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2570. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2571. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2572. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2573. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2574. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2575. }
  2576. drm_mode_debug_printmodeline(adj_mode);
  2577. }
  2578. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2579. struct drm_crtc_state *old_state)
  2580. {
  2581. struct sde_crtc *sde_crtc;
  2582. struct drm_encoder *encoder;
  2583. struct drm_device *dev;
  2584. struct sde_kms *sde_kms;
  2585. struct sde_splash_display *splash_display;
  2586. bool cont_splash_enabled = false;
  2587. size_t i;
  2588. if (!crtc) {
  2589. SDE_ERROR("invalid crtc\n");
  2590. return;
  2591. }
  2592. if (!crtc->state->enable) {
  2593. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2594. crtc->base.id, crtc->state->enable);
  2595. return;
  2596. }
  2597. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2598. SDE_ERROR("power resource is not enabled\n");
  2599. return;
  2600. }
  2601. sde_kms = _sde_crtc_get_kms(crtc);
  2602. if (!sde_kms)
  2603. return;
  2604. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2605. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2606. sde_crtc = to_sde_crtc(crtc);
  2607. dev = crtc->dev;
  2608. if (!sde_crtc->num_mixers) {
  2609. _sde_crtc_setup_mixers(crtc);
  2610. _sde_crtc_setup_is_ppsplit(crtc->state);
  2611. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2612. }
  2613. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2614. if (encoder->crtc != crtc)
  2615. continue;
  2616. /* encoder will trigger pending mask now */
  2617. sde_encoder_trigger_kickoff_pending(encoder);
  2618. }
  2619. /*
  2620. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2621. * it means we are trying to flush a CRTC whose state is disabled:
  2622. * nothing else needs to be done.
  2623. */
  2624. if (unlikely(!sde_crtc->num_mixers))
  2625. goto end;
  2626. _sde_crtc_blend_setup(crtc, old_state, true);
  2627. _sde_crtc_dest_scaler_setup(crtc);
  2628. /* cancel the idle notify delayed work */
  2629. if (sde_encoder_check_mode(sde_crtc->mixers[0].encoder,
  2630. MSM_DISPLAY_CAP_VID_MODE) &&
  2631. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2632. SDE_DEBUG("idle notify work cancelled\n");
  2633. /*
  2634. * Since CP properties use AXI buffer to program the
  2635. * HW, check if context bank is in attached state,
  2636. * apply color processing properties only if
  2637. * smmu state is attached,
  2638. */
  2639. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2640. splash_display = &sde_kms->splash_data.splash_display[i];
  2641. if (splash_display->cont_splash_enabled &&
  2642. splash_display->encoder &&
  2643. crtc == splash_display->encoder->crtc)
  2644. cont_splash_enabled = true;
  2645. }
  2646. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2647. (cont_splash_enabled || sde_crtc->enabled))
  2648. sde_cp_crtc_apply_properties(crtc);
  2649. /*
  2650. * PP_DONE irq is only used by command mode for now.
  2651. * It is better to request pending before FLUSH and START trigger
  2652. * to make sure no pp_done irq missed.
  2653. * This is safe because no pp_done will happen before SW trigger
  2654. * in command mode.
  2655. */
  2656. end:
  2657. SDE_ATRACE_END("crtc_atomic_begin");
  2658. }
  2659. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2660. struct drm_crtc_state *old_crtc_state)
  2661. {
  2662. struct drm_encoder *encoder;
  2663. struct sde_crtc *sde_crtc;
  2664. struct drm_device *dev;
  2665. struct drm_plane *plane;
  2666. struct msm_drm_private *priv;
  2667. struct msm_drm_thread *event_thread;
  2668. struct sde_crtc_state *cstate;
  2669. struct sde_kms *sde_kms;
  2670. int idle_time = 0;
  2671. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2672. SDE_ERROR("invalid crtc\n");
  2673. return;
  2674. }
  2675. if (!crtc->state->enable) {
  2676. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2677. crtc->base.id, crtc->state->enable);
  2678. return;
  2679. }
  2680. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2681. SDE_ERROR("power resource is not enabled\n");
  2682. return;
  2683. }
  2684. sde_kms = _sde_crtc_get_kms(crtc);
  2685. if (!sde_kms) {
  2686. SDE_ERROR("invalid kms\n");
  2687. return;
  2688. }
  2689. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2690. sde_crtc = to_sde_crtc(crtc);
  2691. cstate = to_sde_crtc_state(crtc->state);
  2692. dev = crtc->dev;
  2693. priv = dev->dev_private;
  2694. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2695. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2696. return;
  2697. }
  2698. event_thread = &priv->event_thread[crtc->index];
  2699. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2700. /*
  2701. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2702. * it means we are trying to flush a CRTC whose state is disabled:
  2703. * nothing else needs to be done.
  2704. */
  2705. if (unlikely(!sde_crtc->num_mixers))
  2706. return;
  2707. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2708. /*
  2709. * For planes without commit update, drm framework will not add
  2710. * those planes to current state since hardware update is not
  2711. * required. However, if those planes were power collapsed since
  2712. * last commit cycle, driver has to restore the hardware state
  2713. * of those planes explicitly here prior to plane flush.
  2714. * Also use this iteration to see if any plane requires cache,
  2715. * so during the perf update driver can activate/deactivate
  2716. * the cache accordingly.
  2717. */
  2718. sde_crtc->new_perf.llcc_active = false;
  2719. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2720. sde_plane_restore(plane);
  2721. if (sde_plane_is_cache_required(plane))
  2722. sde_crtc->new_perf.llcc_active = true;
  2723. }
  2724. /* wait for acquire fences before anything else is done */
  2725. _sde_crtc_wait_for_fences(crtc);
  2726. /* schedule the idle notify delayed work */
  2727. if (idle_time && sde_encoder_check_mode(sde_crtc->mixers[0].encoder,
  2728. MSM_DISPLAY_CAP_VID_MODE)) {
  2729. kthread_queue_delayed_work(&event_thread->worker,
  2730. &sde_crtc->idle_notify_work,
  2731. msecs_to_jiffies(idle_time));
  2732. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2733. }
  2734. if (!cstate->rsc_update) {
  2735. drm_for_each_encoder_mask(encoder, dev,
  2736. crtc->state->encoder_mask) {
  2737. cstate->rsc_client =
  2738. sde_encoder_get_rsc_client(encoder);
  2739. }
  2740. cstate->rsc_update = true;
  2741. }
  2742. /* update performance setting before crtc kickoff */
  2743. sde_core_perf_crtc_update(crtc, 1, false);
  2744. /*
  2745. * Final plane updates: Give each plane a chance to complete all
  2746. * required writes/flushing before crtc's "flush
  2747. * everything" call below.
  2748. */
  2749. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2750. if (sde_kms->smmu_state.transition_error)
  2751. sde_plane_set_error(plane, true);
  2752. sde_plane_flush(plane);
  2753. }
  2754. /* Kickoff will be scheduled by outer layer */
  2755. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2756. }
  2757. /**
  2758. * sde_crtc_destroy_state - state destroy hook
  2759. * @crtc: drm CRTC
  2760. * @state: CRTC state object to release
  2761. */
  2762. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2763. struct drm_crtc_state *state)
  2764. {
  2765. struct sde_crtc *sde_crtc;
  2766. struct sde_crtc_state *cstate;
  2767. struct drm_encoder *enc;
  2768. struct sde_kms *sde_kms;
  2769. if (!crtc || !state) {
  2770. SDE_ERROR("invalid argument(s)\n");
  2771. return;
  2772. }
  2773. sde_crtc = to_sde_crtc(crtc);
  2774. cstate = to_sde_crtc_state(state);
  2775. enc = _sde_crtc_get_encoder(crtc);
  2776. sde_kms = _sde_crtc_get_kms(crtc);
  2777. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2778. if (sde_kms && enc && !sde_encoder_in_cont_splash(enc))
  2779. sde_rm_release(&sde_kms->rm, enc, true);
  2780. __drm_atomic_helper_crtc_destroy_state(state);
  2781. /* destroy value helper */
  2782. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2783. &cstate->property_state);
  2784. }
  2785. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2786. {
  2787. struct sde_crtc *sde_crtc;
  2788. int i;
  2789. if (!crtc) {
  2790. SDE_ERROR("invalid argument\n");
  2791. return -EINVAL;
  2792. }
  2793. sde_crtc = to_sde_crtc(crtc);
  2794. if (!atomic_read(&sde_crtc->frame_pending)) {
  2795. SDE_DEBUG("no frames pending\n");
  2796. return 0;
  2797. }
  2798. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2799. /*
  2800. * flush all the event thread work to make sure all the
  2801. * FRAME_EVENTS from encoder are propagated to crtc
  2802. */
  2803. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2804. if (list_empty(&sde_crtc->frame_events[i].list))
  2805. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2806. }
  2807. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2808. return 0;
  2809. }
  2810. /**
  2811. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2812. * @crtc: Pointer to crtc structure
  2813. */
  2814. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2815. {
  2816. struct drm_plane *plane;
  2817. struct drm_plane_state *state;
  2818. struct sde_crtc *sde_crtc;
  2819. struct sde_crtc_mixer *mixer;
  2820. struct sde_hw_ctl *ctl;
  2821. if (!crtc)
  2822. return;
  2823. sde_crtc = to_sde_crtc(crtc);
  2824. mixer = sde_crtc->mixers;
  2825. if (!mixer)
  2826. return;
  2827. ctl = mixer->hw_ctl;
  2828. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2829. state = plane->state;
  2830. if (!state)
  2831. continue;
  2832. /* clear plane flush bitmask */
  2833. sde_plane_ctl_flush(plane, ctl, false);
  2834. }
  2835. }
  2836. /**
  2837. * sde_crtc_reset_hw - attempt hardware reset on errors
  2838. * @crtc: Pointer to DRM crtc instance
  2839. * @old_state: Pointer to crtc state for previous commit
  2840. * @recovery_events: Whether or not recovery events are enabled
  2841. * Returns: Zero if current commit should still be attempted
  2842. */
  2843. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2844. bool recovery_events)
  2845. {
  2846. struct drm_plane *plane_halt[MAX_PLANES];
  2847. struct drm_plane *plane;
  2848. struct drm_encoder *encoder;
  2849. struct sde_crtc *sde_crtc;
  2850. struct sde_crtc_state *cstate;
  2851. struct sde_hw_ctl *ctl;
  2852. signed int i, plane_count;
  2853. int rc;
  2854. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2855. return -EINVAL;
  2856. sde_crtc = to_sde_crtc(crtc);
  2857. cstate = to_sde_crtc_state(crtc->state);
  2858. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2859. /* optionally generate a panic instead of performing a h/w reset */
  2860. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2861. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2862. ctl = sde_crtc->mixers[i].hw_ctl;
  2863. if (!ctl || !ctl->ops.reset)
  2864. continue;
  2865. rc = ctl->ops.reset(ctl);
  2866. if (rc) {
  2867. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2868. crtc->base.id, ctl->idx - CTL_0);
  2869. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2870. SDE_EVTLOG_ERROR);
  2871. break;
  2872. }
  2873. }
  2874. /* Early out if simple ctl reset succeeded */
  2875. if (i == sde_crtc->num_ctls)
  2876. return 0;
  2877. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2878. /* force all components in the system into reset at the same time */
  2879. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2880. ctl = sde_crtc->mixers[i].hw_ctl;
  2881. if (!ctl || !ctl->ops.hard_reset)
  2882. continue;
  2883. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2884. ctl->ops.hard_reset(ctl, true);
  2885. }
  2886. plane_count = 0;
  2887. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2888. if (plane_count >= ARRAY_SIZE(plane_halt))
  2889. break;
  2890. plane_halt[plane_count++] = plane;
  2891. sde_plane_halt_requests(plane, true);
  2892. sde_plane_set_revalidate(plane, true);
  2893. }
  2894. /* provide safe "border color only" commit configuration for later */
  2895. _sde_crtc_remove_pipe_flush(crtc);
  2896. _sde_crtc_blend_setup(crtc, old_state, false);
  2897. /* take h/w components out of reset */
  2898. for (i = plane_count - 1; i >= 0; --i)
  2899. sde_plane_halt_requests(plane_halt[i], false);
  2900. /* attempt to poll for start of frame cycle before reset release */
  2901. list_for_each_entry(encoder,
  2902. &crtc->dev->mode_config.encoder_list, head) {
  2903. if (encoder->crtc != crtc)
  2904. continue;
  2905. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2906. sde_encoder_poll_line_counts(encoder);
  2907. }
  2908. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2909. ctl = sde_crtc->mixers[i].hw_ctl;
  2910. if (!ctl || !ctl->ops.hard_reset)
  2911. continue;
  2912. ctl->ops.hard_reset(ctl, false);
  2913. }
  2914. list_for_each_entry(encoder,
  2915. &crtc->dev->mode_config.encoder_list, head) {
  2916. if (encoder->crtc != crtc)
  2917. continue;
  2918. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2919. sde_encoder_kickoff(encoder, false);
  2920. }
  2921. /* panic the device if VBIF is not in good state */
  2922. return !recovery_events ? 0 : -EAGAIN;
  2923. }
  2924. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2925. struct drm_crtc_state *old_state)
  2926. {
  2927. struct drm_encoder *encoder;
  2928. struct drm_device *dev;
  2929. struct sde_crtc *sde_crtc;
  2930. struct msm_drm_private *priv;
  2931. struct sde_kms *sde_kms;
  2932. struct sde_crtc_state *cstate;
  2933. bool is_error = false, reset_req;
  2934. unsigned long flags;
  2935. enum sde_crtc_idle_pc_state idle_pc_state;
  2936. struct sde_encoder_kickoff_params params = { 0 };
  2937. if (!crtc) {
  2938. SDE_ERROR("invalid argument\n");
  2939. return;
  2940. }
  2941. dev = crtc->dev;
  2942. sde_crtc = to_sde_crtc(crtc);
  2943. sde_kms = _sde_crtc_get_kms(crtc);
  2944. reset_req = false;
  2945. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2946. SDE_ERROR("invalid argument\n");
  2947. return;
  2948. }
  2949. priv = sde_kms->dev->dev_private;
  2950. cstate = to_sde_crtc_state(crtc->state);
  2951. /*
  2952. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2953. * it means we are trying to start a CRTC whose state is disabled:
  2954. * nothing else needs to be done.
  2955. */
  2956. if (unlikely(!sde_crtc->num_mixers))
  2957. return;
  2958. SDE_ATRACE_BEGIN("crtc_commit");
  2959. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2960. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2961. if (encoder->crtc != crtc)
  2962. continue;
  2963. /*
  2964. * Encoder will flush/start now, unless it has a tx pending.
  2965. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2966. */
  2967. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2968. crtc->state);
  2969. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2970. reset_req = true;
  2971. if (idle_pc_state != IDLE_PC_NONE)
  2972. sde_encoder_control_idle_pc(encoder,
  2973. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2974. }
  2975. /*
  2976. * Optionally attempt h/w recovery if any errors were detected while
  2977. * preparing for the kickoff
  2978. */
  2979. if (reset_req) {
  2980. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2981. if (sde_crtc->frame_trigger_mode
  2982. != FRAME_DONE_WAIT_POSTED_START &&
  2983. sde_crtc_reset_hw(crtc, old_state,
  2984. params.recovery_events_enabled))
  2985. is_error = true;
  2986. }
  2987. sde_crtc_calc_fps(sde_crtc);
  2988. SDE_ATRACE_BEGIN("flush_event_thread");
  2989. _sde_crtc_flush_event_thread(crtc);
  2990. SDE_ATRACE_END("flush_event_thread");
  2991. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  2992. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  2993. /* acquire bandwidth and other resources */
  2994. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  2995. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  2996. } else {
  2997. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  2998. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  2999. }
  3000. sde_crtc->play_count++;
  3001. sde_vbif_clear_errors(sde_kms);
  3002. if (is_error) {
  3003. _sde_crtc_remove_pipe_flush(crtc);
  3004. _sde_crtc_blend_setup(crtc, old_state, false);
  3005. }
  3006. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3007. if (encoder->crtc != crtc)
  3008. continue;
  3009. sde_encoder_kickoff(encoder, false);
  3010. }
  3011. /* store the event after frame trigger */
  3012. if (sde_crtc->event) {
  3013. WARN_ON(sde_crtc->event);
  3014. } else {
  3015. spin_lock_irqsave(&dev->event_lock, flags);
  3016. sde_crtc->event = crtc->state->event;
  3017. spin_unlock_irqrestore(&dev->event_lock, flags);
  3018. }
  3019. SDE_ATRACE_END("crtc_commit");
  3020. }
  3021. /**
  3022. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3023. * @sde_crtc: Pointer to sde crtc structure
  3024. * @enable: Whether to enable/disable vblanks
  3025. *
  3026. * @Return: error code
  3027. */
  3028. static int _sde_crtc_vblank_enable_no_lock(
  3029. struct sde_crtc *sde_crtc, bool enable)
  3030. {
  3031. struct drm_device *dev;
  3032. struct drm_crtc *crtc;
  3033. struct drm_encoder *enc;
  3034. if (!sde_crtc) {
  3035. SDE_ERROR("invalid crtc\n");
  3036. return -EINVAL;
  3037. }
  3038. crtc = &sde_crtc->base;
  3039. dev = crtc->dev;
  3040. if (enable) {
  3041. int ret;
  3042. /* drop lock since power crtc cb may try to re-acquire lock */
  3043. mutex_unlock(&sde_crtc->crtc_lock);
  3044. ret = pm_runtime_get_sync(crtc->dev->dev);
  3045. mutex_lock(&sde_crtc->crtc_lock);
  3046. if (ret < 0)
  3047. return ret;
  3048. list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
  3049. if (enc->crtc != crtc)
  3050. continue;
  3051. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3052. sde_crtc->enabled,
  3053. sde_crtc->suspend,
  3054. sde_crtc->vblank_requested);
  3055. sde_encoder_register_vblank_callback(enc,
  3056. sde_crtc_vblank_cb, (void *)crtc);
  3057. }
  3058. } else {
  3059. list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
  3060. if (enc->crtc != crtc)
  3061. continue;
  3062. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3063. sde_crtc->enabled,
  3064. sde_crtc->suspend,
  3065. sde_crtc->vblank_requested);
  3066. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3067. }
  3068. /* drop lock since power crtc cb may try to re-acquire lock */
  3069. mutex_unlock(&sde_crtc->crtc_lock);
  3070. pm_runtime_put_sync(crtc->dev->dev);
  3071. mutex_lock(&sde_crtc->crtc_lock);
  3072. }
  3073. return 0;
  3074. }
  3075. /**
  3076. * _sde_crtc_set_suspend - notify crtc of suspend enable/disable
  3077. * @crtc: Pointer to drm crtc object
  3078. * @enable: true to enable suspend, false to indicate resume
  3079. */
  3080. static void _sde_crtc_set_suspend(struct drm_crtc *crtc, bool enable)
  3081. {
  3082. struct sde_crtc *sde_crtc;
  3083. struct msm_drm_private *priv;
  3084. struct sde_kms *sde_kms;
  3085. int ret = 0;
  3086. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3087. SDE_ERROR("invalid crtc\n");
  3088. return;
  3089. }
  3090. sde_crtc = to_sde_crtc(crtc);
  3091. priv = crtc->dev->dev_private;
  3092. if (!priv->kms) {
  3093. SDE_ERROR("invalid crtc kms\n");
  3094. return;
  3095. }
  3096. sde_kms = to_sde_kms(priv->kms);
  3097. SDE_DEBUG("crtc%d suspend = %d\n", crtc->base.id, enable);
  3098. SDE_EVT32_VERBOSE(DRMID(crtc), enable);
  3099. mutex_lock(&sde_crtc->crtc_lock);
  3100. /*
  3101. * If the vblank is enabled, release a power reference on suspend
  3102. * and take it back during resume (if it is still enabled).
  3103. */
  3104. SDE_EVT32(DRMID(&sde_crtc->base), enable, sde_crtc->enabled,
  3105. sde_crtc->suspend, sde_crtc->vblank_requested);
  3106. if (sde_crtc->suspend == enable)
  3107. SDE_DEBUG("crtc%d suspend already set to %d, ignoring update\n",
  3108. crtc->base.id, enable);
  3109. else if (sde_crtc->enabled && sde_crtc->vblank_requested) {
  3110. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, !enable);
  3111. if (ret)
  3112. SDE_ERROR("%s vblank enable failed: %d\n",
  3113. sde_crtc->name, ret);
  3114. }
  3115. sde_crtc->suspend = enable;
  3116. mutex_unlock(&sde_crtc->crtc_lock);
  3117. }
  3118. /**
  3119. * sde_crtc_duplicate_state - state duplicate hook
  3120. * @crtc: Pointer to drm crtc structure
  3121. * @Returns: Pointer to new drm_crtc_state structure
  3122. */
  3123. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3124. {
  3125. struct sde_crtc *sde_crtc;
  3126. struct sde_crtc_state *cstate, *old_cstate;
  3127. if (!crtc || !crtc->state) {
  3128. SDE_ERROR("invalid argument(s)\n");
  3129. return NULL;
  3130. }
  3131. sde_crtc = to_sde_crtc(crtc);
  3132. old_cstate = to_sde_crtc_state(crtc->state);
  3133. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3134. if (!cstate) {
  3135. SDE_ERROR("failed to allocate state\n");
  3136. return NULL;
  3137. }
  3138. /* duplicate value helper */
  3139. msm_property_duplicate_state(&sde_crtc->property_info,
  3140. old_cstate, cstate,
  3141. &cstate->property_state, cstate->property_values);
  3142. /* clear destination scaler dirty bit */
  3143. cstate->ds_dirty = false;
  3144. /* duplicate base helper */
  3145. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3146. return &cstate->base;
  3147. }
  3148. /**
  3149. * sde_crtc_reset - reset hook for CRTCs
  3150. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3151. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3152. * @crtc: Pointer to drm crtc structure
  3153. */
  3154. static void sde_crtc_reset(struct drm_crtc *crtc)
  3155. {
  3156. struct sde_crtc *sde_crtc;
  3157. struct sde_crtc_state *cstate;
  3158. if (!crtc) {
  3159. SDE_ERROR("invalid crtc\n");
  3160. return;
  3161. }
  3162. /* revert suspend actions, if necessary */
  3163. if (sde_kms_is_suspend_state(crtc->dev)) {
  3164. _sde_crtc_set_suspend(crtc, false);
  3165. if (!sde_crtc_is_reset_required(crtc)) {
  3166. SDE_DEBUG("avoiding reset for crtc:%d\n",
  3167. crtc->base.id);
  3168. return;
  3169. }
  3170. }
  3171. /* remove previous state, if present */
  3172. if (crtc->state) {
  3173. sde_crtc_destroy_state(crtc, crtc->state);
  3174. crtc->state = 0;
  3175. }
  3176. sde_crtc = to_sde_crtc(crtc);
  3177. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3178. if (!cstate) {
  3179. SDE_ERROR("failed to allocate state\n");
  3180. return;
  3181. }
  3182. /* reset value helper */
  3183. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3184. &cstate->property_state,
  3185. cstate->property_values);
  3186. _sde_crtc_set_input_fence_timeout(cstate);
  3187. cstate->base.crtc = crtc;
  3188. crtc->state = &cstate->base;
  3189. }
  3190. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3191. {
  3192. struct drm_crtc *crtc = arg;
  3193. struct sde_crtc *sde_crtc;
  3194. struct sde_crtc_state *cstate;
  3195. struct drm_plane *plane;
  3196. struct drm_encoder *encoder;
  3197. u32 power_on;
  3198. unsigned long flags;
  3199. struct sde_crtc_irq_info *node = NULL;
  3200. int ret = 0;
  3201. struct drm_event event;
  3202. struct msm_drm_private *priv;
  3203. if (!crtc) {
  3204. SDE_ERROR("invalid crtc\n");
  3205. return;
  3206. }
  3207. sde_crtc = to_sde_crtc(crtc);
  3208. cstate = to_sde_crtc_state(crtc->state);
  3209. priv = crtc->dev->dev_private;
  3210. mutex_lock(&sde_crtc->crtc_lock);
  3211. SDE_EVT32(DRMID(crtc), event_type);
  3212. switch (event_type) {
  3213. case SDE_POWER_EVENT_POST_ENABLE:
  3214. /* disable mdp LUT memory retention */
  3215. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3216. CLKFLAG_NORETAIN_MEM);
  3217. if (ret)
  3218. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3219. /* restore encoder; crtc will be programmed during commit */
  3220. drm_for_each_encoder_mask(encoder, crtc->dev,
  3221. crtc->state->encoder_mask) {
  3222. sde_encoder_virt_restore(encoder);
  3223. }
  3224. /* restore UIDLE */
  3225. sde_core_perf_crtc_update_uidle(crtc, true);
  3226. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3227. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3228. ret = 0;
  3229. if (node->func)
  3230. ret = node->func(crtc, true, &node->irq);
  3231. if (ret)
  3232. SDE_ERROR("%s failed to enable event %x\n",
  3233. sde_crtc->name, node->event);
  3234. }
  3235. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3236. sde_cp_crtc_post_ipc(crtc);
  3237. break;
  3238. case SDE_POWER_EVENT_PRE_DISABLE:
  3239. /* enable mdp LUT memory retention */
  3240. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3241. CLKFLAG_RETAIN_MEM);
  3242. if (ret)
  3243. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3244. drm_for_each_encoder_mask(encoder, crtc->dev,
  3245. crtc->state->encoder_mask) {
  3246. /*
  3247. * disable the vsync source after updating the
  3248. * rsc state. rsc state update might have vsync wait
  3249. * and vsync source must be disabled after it.
  3250. * It will avoid generating any vsync from this point
  3251. * till mode-2 entry. It is SW workaround for HW
  3252. * limitation and should not be removed without
  3253. * checking the updated design.
  3254. */
  3255. sde_encoder_control_te(encoder, false);
  3256. }
  3257. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3258. node = NULL;
  3259. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3260. ret = 0;
  3261. if (node->func)
  3262. ret = node->func(crtc, false, &node->irq);
  3263. if (ret)
  3264. SDE_ERROR("%s failed to disable event %x\n",
  3265. sde_crtc->name, node->event);
  3266. }
  3267. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3268. sde_cp_crtc_pre_ipc(crtc);
  3269. break;
  3270. case SDE_POWER_EVENT_POST_DISABLE:
  3271. /*
  3272. * set revalidate flag in planes, so it will be re-programmed
  3273. * in the next frame update
  3274. */
  3275. drm_atomic_crtc_for_each_plane(plane, crtc)
  3276. sde_plane_set_revalidate(plane, true);
  3277. sde_cp_crtc_suspend(crtc);
  3278. /**
  3279. * destination scaler if enabled should be reconfigured
  3280. * in the next frame update
  3281. */
  3282. if (cstate->num_ds_enabled)
  3283. sde_crtc->ds_reconfig = true;
  3284. event.type = DRM_EVENT_SDE_POWER;
  3285. event.length = sizeof(power_on);
  3286. power_on = 0;
  3287. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3288. (u8 *)&power_on);
  3289. break;
  3290. default:
  3291. SDE_DEBUG("event:%d not handled\n", event_type);
  3292. break;
  3293. }
  3294. mutex_unlock(&sde_crtc->crtc_lock);
  3295. }
  3296. static void sde_crtc_disable(struct drm_crtc *crtc)
  3297. {
  3298. struct sde_kms *sde_kms;
  3299. struct sde_crtc *sde_crtc;
  3300. struct sde_crtc_state *cstate;
  3301. struct drm_encoder *encoder;
  3302. struct msm_drm_private *priv;
  3303. unsigned long flags;
  3304. struct sde_crtc_irq_info *node = NULL;
  3305. struct drm_event event;
  3306. u32 power_on;
  3307. bool in_cont_splash = false;
  3308. int ret, i;
  3309. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3310. SDE_ERROR("invalid crtc\n");
  3311. return;
  3312. }
  3313. sde_kms = _sde_crtc_get_kms(crtc);
  3314. if (!sde_kms) {
  3315. SDE_ERROR("invalid kms\n");
  3316. return;
  3317. }
  3318. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3319. SDE_ERROR("power resource is not enabled\n");
  3320. return;
  3321. }
  3322. sde_crtc = to_sde_crtc(crtc);
  3323. cstate = to_sde_crtc_state(crtc->state);
  3324. priv = crtc->dev->dev_private;
  3325. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3326. if (sde_kms_is_suspend_state(crtc->dev))
  3327. _sde_crtc_set_suspend(crtc, true);
  3328. mutex_lock(&sde_crtc->crtc_lock);
  3329. SDE_EVT32_VERBOSE(DRMID(crtc));
  3330. /* update color processing on suspend */
  3331. event.type = DRM_EVENT_CRTC_POWER;
  3332. event.length = sizeof(u32);
  3333. sde_cp_crtc_suspend(crtc);
  3334. power_on = 0;
  3335. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3336. (u8 *)&power_on);
  3337. /* destination scaler if enabled should be reconfigured on resume */
  3338. if (cstate->num_ds_enabled)
  3339. sde_crtc->ds_reconfig = true;
  3340. _sde_crtc_flush_event_thread(crtc);
  3341. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, sde_crtc->suspend,
  3342. sde_crtc->vblank_requested,
  3343. crtc->state->active, crtc->state->enable);
  3344. if (sde_crtc->enabled && !sde_crtc->suspend &&
  3345. sde_crtc->vblank_requested) {
  3346. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, false);
  3347. if (ret)
  3348. SDE_ERROR("%s vblank enable failed: %d\n",
  3349. sde_crtc->name, ret);
  3350. }
  3351. sde_crtc->enabled = false;
  3352. /* Try to disable uidle */
  3353. sde_core_perf_crtc_update_uidle(crtc, false);
  3354. if (atomic_read(&sde_crtc->frame_pending)) {
  3355. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3356. atomic_read(&sde_crtc->frame_pending));
  3357. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3358. SDE_EVTLOG_FUNC_CASE2);
  3359. sde_core_perf_crtc_release_bw(crtc);
  3360. atomic_set(&sde_crtc->frame_pending, 0);
  3361. }
  3362. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3363. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3364. ret = 0;
  3365. if (node->func)
  3366. ret = node->func(crtc, false, &node->irq);
  3367. if (ret)
  3368. SDE_ERROR("%s failed to disable event %x\n",
  3369. sde_crtc->name, node->event);
  3370. }
  3371. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3372. drm_for_each_encoder_mask(encoder, crtc->dev,
  3373. crtc->state->encoder_mask) {
  3374. if (sde_encoder_in_cont_splash(encoder)) {
  3375. in_cont_splash = true;
  3376. break;
  3377. }
  3378. }
  3379. /* avoid clk/bw downvote if cont-splash is enabled */
  3380. if (!in_cont_splash)
  3381. sde_core_perf_crtc_update(crtc, 0, true);
  3382. drm_for_each_encoder_mask(encoder, crtc->dev,
  3383. crtc->state->encoder_mask) {
  3384. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3385. cstate->rsc_client = NULL;
  3386. cstate->rsc_update = false;
  3387. /*
  3388. * reset idle power-collapse to original state during suspend;
  3389. * user-mode will change the state on resume, if required
  3390. */
  3391. if (sde_kms->catalog->has_idle_pc)
  3392. sde_encoder_control_idle_pc(encoder, true);
  3393. }
  3394. if (sde_crtc->power_event)
  3395. sde_power_handle_unregister_event(&priv->phandle,
  3396. sde_crtc->power_event);
  3397. /**
  3398. * All callbacks are unregistered and frame done waits are complete
  3399. * at this point. No buffers are accessed by hardware.
  3400. * reset the fence timeline if crtc will not be enabled for this commit
  3401. */
  3402. if (!crtc->state->active || !crtc->state->enable) {
  3403. sde_fence_signal(sde_crtc->output_fence,
  3404. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3405. for (i = 0; i < cstate->num_connectors; ++i)
  3406. sde_connector_commit_reset(cstate->connectors[i],
  3407. ktime_get());
  3408. }
  3409. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3410. sde_crtc->num_mixers = 0;
  3411. sde_crtc->mixers_swapped = false;
  3412. /* disable clk & bw control until clk & bw properties are set */
  3413. cstate->bw_control = false;
  3414. cstate->bw_split_vote = false;
  3415. mutex_unlock(&sde_crtc->crtc_lock);
  3416. }
  3417. static void sde_crtc_enable(struct drm_crtc *crtc,
  3418. struct drm_crtc_state *old_crtc_state)
  3419. {
  3420. struct sde_crtc *sde_crtc;
  3421. struct drm_encoder *encoder;
  3422. struct msm_drm_private *priv;
  3423. unsigned long flags;
  3424. struct sde_crtc_irq_info *node = NULL;
  3425. struct drm_event event;
  3426. u32 power_on;
  3427. int ret, i;
  3428. struct sde_crtc_state *cstate;
  3429. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3430. SDE_ERROR("invalid crtc\n");
  3431. return;
  3432. }
  3433. priv = crtc->dev->dev_private;
  3434. cstate = to_sde_crtc_state(crtc->state);
  3435. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3436. SDE_ERROR("power resource is not enabled\n");
  3437. return;
  3438. }
  3439. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3440. SDE_EVT32_VERBOSE(DRMID(crtc));
  3441. sde_crtc = to_sde_crtc(crtc);
  3442. mutex_lock(&sde_crtc->crtc_lock);
  3443. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, sde_crtc->suspend,
  3444. sde_crtc->vblank_requested);
  3445. /*
  3446. * Try to enable uidle (if possible), we do this before the call
  3447. * to return early during seamless dms mode, so any fps
  3448. * change is also consider to enable/disable UIDLE
  3449. */
  3450. sde_core_perf_crtc_update_uidle(crtc, true);
  3451. /* return early if crtc is already enabled, do this after UIDLE check */
  3452. if (sde_crtc->enabled) {
  3453. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode))
  3454. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3455. sde_crtc->name);
  3456. else
  3457. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3458. mutex_unlock(&sde_crtc->crtc_lock);
  3459. return;
  3460. }
  3461. drm_for_each_encoder_mask(encoder, crtc->dev,
  3462. crtc->state->encoder_mask) {
  3463. sde_encoder_register_frame_event_callback(encoder,
  3464. sde_crtc_frame_event_cb, crtc);
  3465. }
  3466. if (!sde_crtc->enabled && !sde_crtc->suspend &&
  3467. sde_crtc->vblank_requested) {
  3468. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, true);
  3469. if (ret)
  3470. SDE_ERROR("%s vblank enable failed: %d\n",
  3471. sde_crtc->name, ret);
  3472. }
  3473. sde_crtc->enabled = true;
  3474. /* update color processing on resume */
  3475. event.type = DRM_EVENT_CRTC_POWER;
  3476. event.length = sizeof(u32);
  3477. sde_cp_crtc_resume(crtc);
  3478. power_on = 1;
  3479. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3480. (u8 *)&power_on);
  3481. mutex_unlock(&sde_crtc->crtc_lock);
  3482. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3483. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3484. ret = 0;
  3485. if (node->func)
  3486. ret = node->func(crtc, true, &node->irq);
  3487. if (ret)
  3488. SDE_ERROR("%s failed to enable event %x\n",
  3489. sde_crtc->name, node->event);
  3490. }
  3491. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3492. sde_crtc->power_event = sde_power_handle_register_event(
  3493. &priv->phandle,
  3494. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3495. SDE_POWER_EVENT_PRE_DISABLE,
  3496. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3497. /* Enable ESD thread */
  3498. for (i = 0; i < cstate->num_connectors; i++)
  3499. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3500. }
  3501. /* no input validation - caller API has all the checks */
  3502. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3503. struct plane_state pstates[], int cnt)
  3504. {
  3505. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3506. struct drm_display_mode *mode = &state->adjusted_mode;
  3507. const struct drm_plane_state *pstate;
  3508. struct sde_plane_state *sde_pstate;
  3509. int rc = 0, i;
  3510. /* Check dim layer rect bounds and stage */
  3511. for (i = 0; i < cstate->num_dim_layers; i++) {
  3512. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3513. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3514. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3515. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3516. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3517. (!cstate->dim_layer[i].rect.w) ||
  3518. (!cstate->dim_layer[i].rect.h)) {
  3519. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3520. cstate->dim_layer[i].rect.x,
  3521. cstate->dim_layer[i].rect.y,
  3522. cstate->dim_layer[i].rect.w,
  3523. cstate->dim_layer[i].rect.h,
  3524. cstate->dim_layer[i].stage);
  3525. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3526. mode->vdisplay);
  3527. rc = -E2BIG;
  3528. goto end;
  3529. }
  3530. }
  3531. /* log all src and excl_rect, useful for debugging */
  3532. for (i = 0; i < cnt; i++) {
  3533. pstate = pstates[i].drm_pstate;
  3534. sde_pstate = to_sde_plane_state(pstate);
  3535. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3536. pstate->plane->base.id, pstates[i].stage,
  3537. pstate->crtc_x, pstate->crtc_y,
  3538. pstate->crtc_w, pstate->crtc_h,
  3539. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3540. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3541. }
  3542. end:
  3543. return rc;
  3544. }
  3545. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3546. struct drm_crtc_state *state, struct plane_state pstates[],
  3547. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3548. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3549. {
  3550. struct drm_plane *plane;
  3551. int i;
  3552. if (secure == SDE_DRM_SEC_ONLY) {
  3553. /*
  3554. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3555. * - fb_sec_dir is for secure camera preview and
  3556. * secure display use case
  3557. * - fb_sec is for secure video playback
  3558. * - fb_ns is for normal non secure use cases
  3559. */
  3560. if (fb_ns || fb_sec) {
  3561. SDE_ERROR(
  3562. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3563. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3564. return -EINVAL;
  3565. }
  3566. /*
  3567. * - only one blending stage is allowed in sec_crtc
  3568. * - validate if pipe is allowed for sec-ui updates
  3569. */
  3570. for (i = 1; i < cnt; i++) {
  3571. if (!pstates[i].drm_pstate
  3572. || !pstates[i].drm_pstate->plane) {
  3573. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3574. DRMID(crtc), i);
  3575. return -EINVAL;
  3576. }
  3577. plane = pstates[i].drm_pstate->plane;
  3578. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3579. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3580. DRMID(crtc), plane->base.id);
  3581. return -EINVAL;
  3582. } else if (pstates[i].stage != pstates[i-1].stage) {
  3583. SDE_ERROR(
  3584. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3585. DRMID(crtc), i, pstates[i].stage,
  3586. i-1, pstates[i-1].stage);
  3587. return -EINVAL;
  3588. }
  3589. }
  3590. /* check if all the dim_layers are in the same stage */
  3591. for (i = 1; i < cstate->num_dim_layers; i++) {
  3592. if (cstate->dim_layer[i].stage !=
  3593. cstate->dim_layer[i-1].stage) {
  3594. SDE_ERROR(
  3595. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3596. DRMID(crtc),
  3597. i, cstate->dim_layer[i].stage,
  3598. i-1, cstate->dim_layer[i-1].stage);
  3599. return -EINVAL;
  3600. }
  3601. }
  3602. /*
  3603. * if secure-ui supported blendstage is specified,
  3604. * - fail empty commit
  3605. * - validate dim_layer or plane is staged in the supported
  3606. * blendstage
  3607. */
  3608. if (sde_kms->catalog->sui_supported_blendstage) {
  3609. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3610. cstate->dim_layer[0].stage;
  3611. if ((!cnt && !cstate->num_dim_layers) ||
  3612. (sde_kms->catalog->sui_supported_blendstage
  3613. != (sec_stage - SDE_STAGE_0))) {
  3614. SDE_ERROR(
  3615. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3616. DRMID(crtc), cnt,
  3617. cstate->num_dim_layers, sec_stage);
  3618. return -EINVAL;
  3619. }
  3620. }
  3621. }
  3622. return 0;
  3623. }
  3624. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3625. int fb_sec_dir)
  3626. {
  3627. struct drm_encoder *encoder;
  3628. int encoder_cnt = 0;
  3629. if (fb_sec_dir) {
  3630. drm_for_each_encoder_mask(encoder, crtc->dev,
  3631. crtc->state->encoder_mask)
  3632. encoder_cnt++;
  3633. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3634. SDE_ERROR("crtc%d, invalid virtual encoder crtc%d\n",
  3635. DRMID(crtc), encoder_cnt);
  3636. return -EINVAL;
  3637. }
  3638. }
  3639. return 0;
  3640. }
  3641. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3642. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3643. int fb_ns, int fb_sec, int fb_sec_dir)
  3644. {
  3645. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3646. struct drm_encoder *encoder;
  3647. int is_video_mode = false;
  3648. drm_for_each_encoder_mask(encoder, crtc->dev,
  3649. crtc->state->encoder_mask) {
  3650. is_video_mode |= sde_encoder_check_mode(encoder,
  3651. MSM_DISPLAY_CAP_VID_MODE);
  3652. }
  3653. /*
  3654. * In video mode check for null commit before transition
  3655. * from secure to non secure and vice versa
  3656. */
  3657. if (is_video_mode && smmu_state &&
  3658. state->plane_mask && crtc->state->plane_mask &&
  3659. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3660. (secure == SDE_DRM_SEC_ONLY))) ||
  3661. (fb_ns && ((smmu_state->state == DETACHED) ||
  3662. (smmu_state->state == DETACH_ALL_REQ))) ||
  3663. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3664. (smmu_state->state == DETACH_SEC_REQ)) &&
  3665. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3666. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3667. smmu_state->state, smmu_state->secure_level,
  3668. secure, crtc->state->plane_mask, state->plane_mask);
  3669. SDE_ERROR(
  3670. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3671. DRMID(crtc), secure, smmu_state->state,
  3672. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3673. return -EINVAL;
  3674. }
  3675. return 0;
  3676. }
  3677. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3678. struct drm_crtc_state *state, struct plane_state pstates[],
  3679. int cnt)
  3680. {
  3681. struct sde_crtc_state *cstate;
  3682. struct sde_kms *sde_kms;
  3683. uint32_t secure;
  3684. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3685. int rc;
  3686. if (!crtc || !state) {
  3687. SDE_ERROR("invalid arguments\n");
  3688. return -EINVAL;
  3689. }
  3690. sde_kms = _sde_crtc_get_kms(crtc);
  3691. if (!sde_kms || !sde_kms->catalog) {
  3692. SDE_ERROR("invalid kms\n");
  3693. return -EINVAL;
  3694. }
  3695. cstate = to_sde_crtc_state(state);
  3696. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3697. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3698. &fb_sec, &fb_sec_dir);
  3699. if (rc)
  3700. return rc;
  3701. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3702. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3703. if (rc)
  3704. return rc;
  3705. /*
  3706. * secure_crtc is not allowed in a shared toppolgy
  3707. * across different encoders.
  3708. */
  3709. rc = _sde_crtc_check_secure_single_encoder(crtc, fb_sec_dir);
  3710. if (rc)
  3711. return rc;
  3712. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3713. secure, fb_ns, fb_sec, fb_sec_dir);
  3714. if (rc)
  3715. return rc;
  3716. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3717. return 0;
  3718. }
  3719. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3720. struct drm_crtc_state *state,
  3721. struct drm_display_mode *mode,
  3722. struct plane_state *pstates,
  3723. struct drm_plane *plane,
  3724. struct sde_multirect_plane_states *multirect_plane,
  3725. int *cnt)
  3726. {
  3727. struct sde_crtc *sde_crtc;
  3728. struct sde_crtc_state *cstate;
  3729. const struct drm_plane_state *pstate;
  3730. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3731. int rc = 0, multirect_count = 0, i;
  3732. sde_crtc = to_sde_crtc(crtc);
  3733. cstate = to_sde_crtc_state(state);
  3734. memset(pipe_staged, 0, sizeof(pipe_staged));
  3735. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3736. if (IS_ERR_OR_NULL(pstate)) {
  3737. rc = PTR_ERR(pstate);
  3738. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3739. sde_crtc->name, plane->base.id, rc);
  3740. return rc;
  3741. }
  3742. if (*cnt >= SDE_PSTATES_MAX)
  3743. continue;
  3744. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3745. pstates[*cnt].drm_pstate = pstate;
  3746. pstates[*cnt].stage = sde_plane_get_property(
  3747. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3748. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3749. /* check dim layer stage with every plane */
  3750. for (i = 0; i < cstate->num_dim_layers; i++) {
  3751. if (cstate->dim_layer[i].stage ==
  3752. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3753. SDE_ERROR(
  3754. "plane:%d/dim_layer:%i-same stage:%d\n",
  3755. plane->base.id, i,
  3756. cstate->dim_layer[i].stage);
  3757. return -EINVAL;
  3758. }
  3759. }
  3760. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3761. multirect_plane[multirect_count].r0 =
  3762. pipe_staged[pstates[*cnt].pipe_id];
  3763. multirect_plane[multirect_count].r1 = pstate;
  3764. multirect_count++;
  3765. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3766. } else {
  3767. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3768. }
  3769. (*cnt)++;
  3770. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3771. mode->vdisplay) ||
  3772. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3773. mode->hdisplay)) {
  3774. SDE_ERROR("invalid vertical/horizontal destination\n");
  3775. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3776. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3777. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3778. return -E2BIG;
  3779. }
  3780. }
  3781. for (i = 1; i < SSPP_MAX; i++) {
  3782. if (pipe_staged[i]) {
  3783. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3784. SDE_ERROR(
  3785. "r1 only virt plane:%d not supported\n",
  3786. pipe_staged[i]->plane->base.id);
  3787. return -EINVAL;
  3788. }
  3789. sde_plane_clear_multirect(pipe_staged[i]);
  3790. }
  3791. }
  3792. for (i = 0; i < multirect_count; i++) {
  3793. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3794. SDE_ERROR(
  3795. "multirect validation failed for planes (%d - %d)\n",
  3796. multirect_plane[i].r0->plane->base.id,
  3797. multirect_plane[i].r1->plane->base.id);
  3798. return -EINVAL;
  3799. }
  3800. }
  3801. return rc;
  3802. }
  3803. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3804. struct sde_crtc *sde_crtc,
  3805. struct plane_state *pstates,
  3806. struct sde_crtc_state *cstate,
  3807. struct drm_display_mode *mode,
  3808. int cnt)
  3809. {
  3810. int rc = 0, i, z_pos;
  3811. u32 zpos_cnt = 0;
  3812. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3813. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3814. if (rc)
  3815. return rc;
  3816. if (!sde_is_custom_client()) {
  3817. int stage_old = pstates[0].stage;
  3818. z_pos = 0;
  3819. for (i = 0; i < cnt; i++) {
  3820. if (stage_old != pstates[i].stage)
  3821. ++z_pos;
  3822. stage_old = pstates[i].stage;
  3823. pstates[i].stage = z_pos;
  3824. }
  3825. }
  3826. z_pos = -1;
  3827. for (i = 0; i < cnt; i++) {
  3828. /* reset counts at every new blend stage */
  3829. if (pstates[i].stage != z_pos) {
  3830. zpos_cnt = 0;
  3831. z_pos = pstates[i].stage;
  3832. }
  3833. /* verify z_pos setting before using it */
  3834. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3835. SDE_ERROR("> %d plane stages assigned\n",
  3836. SDE_STAGE_MAX - SDE_STAGE_0);
  3837. return -EINVAL;
  3838. } else if (zpos_cnt == 2) {
  3839. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3840. return -EINVAL;
  3841. } else {
  3842. zpos_cnt++;
  3843. }
  3844. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3845. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3846. }
  3847. return rc;
  3848. }
  3849. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3850. struct drm_crtc_state *state,
  3851. struct plane_state *pstates,
  3852. struct sde_multirect_plane_states *multirect_plane)
  3853. {
  3854. struct sde_crtc *sde_crtc;
  3855. struct sde_crtc_state *cstate;
  3856. struct sde_kms *kms;
  3857. struct drm_plane *plane;
  3858. struct drm_display_mode *mode;
  3859. int rc = 0, cnt = 0;
  3860. kms = _sde_crtc_get_kms(crtc);
  3861. if (!kms || !kms->catalog) {
  3862. SDE_ERROR("invalid parameters\n");
  3863. return -EINVAL;
  3864. }
  3865. sde_crtc = to_sde_crtc(crtc);
  3866. cstate = to_sde_crtc_state(state);
  3867. mode = &state->adjusted_mode;
  3868. /* get plane state for all drm planes associated with crtc state */
  3869. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3870. plane, multirect_plane, &cnt);
  3871. if (rc)
  3872. return rc;
  3873. /* assign mixer stages based on sorted zpos property */
  3874. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3875. if (rc)
  3876. return rc;
  3877. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3878. if (rc)
  3879. return rc;
  3880. /*
  3881. * validate and set source split:
  3882. * use pstates sorted by stage to check planes on same stage
  3883. * we assume that all pipes are in source split so its valid to compare
  3884. * without taking into account left/right mixer placement
  3885. */
  3886. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3887. if (rc)
  3888. return rc;
  3889. return 0;
  3890. }
  3891. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3892. struct drm_crtc_state *state)
  3893. {
  3894. struct drm_device *dev;
  3895. struct sde_crtc *sde_crtc;
  3896. struct plane_state *pstates = NULL;
  3897. struct sde_crtc_state *cstate;
  3898. struct drm_display_mode *mode;
  3899. int rc = 0;
  3900. struct sde_multirect_plane_states *multirect_plane = NULL;
  3901. struct drm_connector *conn;
  3902. struct drm_connector_list_iter conn_iter;
  3903. if (!crtc) {
  3904. SDE_ERROR("invalid crtc\n");
  3905. return -EINVAL;
  3906. }
  3907. dev = crtc->dev;
  3908. sde_crtc = to_sde_crtc(crtc);
  3909. cstate = to_sde_crtc_state(state);
  3910. if (!state->enable || !state->active) {
  3911. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3912. crtc->base.id, state->enable, state->active);
  3913. goto end;
  3914. }
  3915. pstates = kcalloc(SDE_PSTATES_MAX,
  3916. sizeof(struct plane_state), GFP_KERNEL);
  3917. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3918. sizeof(struct sde_multirect_plane_states),
  3919. GFP_KERNEL);
  3920. if (!pstates || !multirect_plane) {
  3921. rc = -ENOMEM;
  3922. goto end;
  3923. }
  3924. mode = &state->adjusted_mode;
  3925. SDE_DEBUG("%s: check", sde_crtc->name);
  3926. /* force a full mode set if active state changed */
  3927. if (state->active_changed)
  3928. state->mode_changed = true;
  3929. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3930. if (rc) {
  3931. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3932. crtc->base.id, rc);
  3933. goto end;
  3934. }
  3935. /* identify connectors attached to this crtc */
  3936. cstate->num_connectors = 0;
  3937. drm_connector_list_iter_begin(dev, &conn_iter);
  3938. drm_for_each_connector_iter(conn, &conn_iter)
  3939. if (conn->state && conn->state->crtc == crtc &&
  3940. cstate->num_connectors < MAX_CONNECTORS) {
  3941. cstate->connectors[cstate->num_connectors++] = conn;
  3942. }
  3943. drm_connector_list_iter_end(&conn_iter);
  3944. _sde_crtc_setup_is_ppsplit(state);
  3945. _sde_crtc_setup_lm_bounds(crtc, state);
  3946. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3947. multirect_plane);
  3948. if (rc) {
  3949. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3950. goto end;
  3951. }
  3952. rc = sde_core_perf_crtc_check(crtc, state);
  3953. if (rc) {
  3954. SDE_ERROR("crtc%d failed performance check %d\n",
  3955. crtc->base.id, rc);
  3956. goto end;
  3957. }
  3958. rc = _sde_crtc_check_rois(crtc, state);
  3959. if (rc) {
  3960. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3961. goto end;
  3962. }
  3963. end:
  3964. kfree(pstates);
  3965. kfree(multirect_plane);
  3966. return rc;
  3967. }
  3968. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3969. {
  3970. struct sde_crtc *sde_crtc;
  3971. int ret;
  3972. if (!crtc) {
  3973. SDE_ERROR("invalid crtc\n");
  3974. return -EINVAL;
  3975. }
  3976. sde_crtc = to_sde_crtc(crtc);
  3977. mutex_lock(&sde_crtc->crtc_lock);
  3978. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled,
  3979. sde_crtc->suspend, sde_crtc->vblank_requested);
  3980. if (sde_crtc->enabled && !sde_crtc->suspend) {
  3981. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3982. if (ret)
  3983. SDE_ERROR("%s vblank enable failed: %d\n",
  3984. sde_crtc->name, ret);
  3985. }
  3986. sde_crtc->vblank_requested = en;
  3987. mutex_unlock(&sde_crtc->crtc_lock);
  3988. return 0;
  3989. }
  3990. /**
  3991. * sde_crtc_install_properties - install all drm properties for crtc
  3992. * @crtc: Pointer to drm crtc structure
  3993. */
  3994. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3995. struct sde_mdss_cfg *catalog)
  3996. {
  3997. struct sde_crtc *sde_crtc;
  3998. struct drm_device *dev;
  3999. struct sde_kms_info *info;
  4000. struct sde_kms *sde_kms;
  4001. static const struct drm_prop_enum_list e_secure_level[] = {
  4002. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4003. {SDE_DRM_SEC_ONLY, "sec_only"},
  4004. };
  4005. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4006. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4007. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4008. };
  4009. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4010. {IDLE_PC_NONE, "idle_pc_none"},
  4011. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4012. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4013. };
  4014. SDE_DEBUG("\n");
  4015. if (!crtc || !catalog) {
  4016. SDE_ERROR("invalid crtc or catalog\n");
  4017. return;
  4018. }
  4019. sde_crtc = to_sde_crtc(crtc);
  4020. dev = crtc->dev;
  4021. sde_kms = _sde_crtc_get_kms(crtc);
  4022. if (!sde_kms) {
  4023. SDE_ERROR("invalid argument\n");
  4024. return;
  4025. }
  4026. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4027. if (!info) {
  4028. SDE_ERROR("failed to allocate info memory\n");
  4029. return;
  4030. }
  4031. /* range properties */
  4032. msm_property_install_range(&sde_crtc->property_info,
  4033. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  4034. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4035. msm_property_install_volatile_range(&sde_crtc->property_info,
  4036. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4037. msm_property_install_range(&sde_crtc->property_info,
  4038. "output_fence_offset", 0x0, 0, 1, 0,
  4039. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4040. msm_property_install_range(&sde_crtc->property_info,
  4041. "core_clk", 0x0, 0, U64_MAX,
  4042. sde_kms->perf.max_core_clk_rate,
  4043. CRTC_PROP_CORE_CLK);
  4044. msm_property_install_range(&sde_crtc->property_info,
  4045. "core_ab", 0x0, 0, U64_MAX,
  4046. catalog->perf.max_bw_high * 1000ULL,
  4047. CRTC_PROP_CORE_AB);
  4048. msm_property_install_range(&sde_crtc->property_info,
  4049. "core_ib", 0x0, 0, U64_MAX,
  4050. catalog->perf.max_bw_high * 1000ULL,
  4051. CRTC_PROP_CORE_IB);
  4052. msm_property_install_range(&sde_crtc->property_info,
  4053. "llcc_ab", 0x0, 0, U64_MAX,
  4054. catalog->perf.max_bw_high * 1000ULL,
  4055. CRTC_PROP_LLCC_AB);
  4056. msm_property_install_range(&sde_crtc->property_info,
  4057. "llcc_ib", 0x0, 0, U64_MAX,
  4058. catalog->perf.max_bw_high * 1000ULL,
  4059. CRTC_PROP_LLCC_IB);
  4060. msm_property_install_range(&sde_crtc->property_info,
  4061. "dram_ab", 0x0, 0, U64_MAX,
  4062. catalog->perf.max_bw_high * 1000ULL,
  4063. CRTC_PROP_DRAM_AB);
  4064. msm_property_install_range(&sde_crtc->property_info,
  4065. "dram_ib", 0x0, 0, U64_MAX,
  4066. catalog->perf.max_bw_high * 1000ULL,
  4067. CRTC_PROP_DRAM_IB);
  4068. msm_property_install_range(&sde_crtc->property_info,
  4069. "rot_prefill_bw", 0, 0, U64_MAX,
  4070. catalog->perf.max_bw_high * 1000ULL,
  4071. CRTC_PROP_ROT_PREFILL_BW);
  4072. msm_property_install_range(&sde_crtc->property_info,
  4073. "rot_clk", 0, 0, U64_MAX,
  4074. sde_kms->perf.max_core_clk_rate,
  4075. CRTC_PROP_ROT_CLK);
  4076. msm_property_install_range(&sde_crtc->property_info,
  4077. "idle_time", 0, 0, U64_MAX, 0,
  4078. CRTC_PROP_IDLE_TIMEOUT);
  4079. if (catalog->has_idle_pc)
  4080. msm_property_install_enum(&sde_crtc->property_info,
  4081. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4082. ARRAY_SIZE(e_idle_pc_state),
  4083. CRTC_PROP_IDLE_PC_STATE);
  4084. if (catalog->has_cwb_support)
  4085. msm_property_install_enum(&sde_crtc->property_info,
  4086. "capture_mode", 0, 0, e_cwb_data_points,
  4087. ARRAY_SIZE(e_cwb_data_points),
  4088. CRTC_PROP_CAPTURE_OUTPUT);
  4089. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4090. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4091. msm_property_install_volatile_range(&sde_crtc->property_info,
  4092. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4093. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4094. 0x0, 0, e_secure_level,
  4095. ARRAY_SIZE(e_secure_level),
  4096. CRTC_PROP_SECURITY_LEVEL);
  4097. sde_kms_info_reset(info);
  4098. if (catalog->has_dim_layer) {
  4099. msm_property_install_volatile_range(&sde_crtc->property_info,
  4100. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4101. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4102. SDE_MAX_DIM_LAYERS);
  4103. }
  4104. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4105. sde_kms_info_add_keyint(info, "max_linewidth",
  4106. catalog->max_mixer_width);
  4107. sde_kms_info_add_keyint(info, "max_blendstages",
  4108. catalog->max_mixer_blendstages);
  4109. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4110. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4111. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4112. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4113. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4114. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4115. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4116. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4117. catalog->macrotile_mode);
  4118. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4119. catalog->mdp[0].highest_bank_bit);
  4120. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4121. catalog->mdp[0].ubwc_swizzle);
  4122. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4123. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4124. else
  4125. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4126. if (sde_is_custom_client()) {
  4127. /* No support for SMART_DMA_V1 yet */
  4128. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4129. sde_kms_info_add_keystr(info,
  4130. "smart_dma_rev", "smart_dma_v2");
  4131. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4132. sde_kms_info_add_keystr(info,
  4133. "smart_dma_rev", "smart_dma_v2p5");
  4134. }
  4135. if (catalog->mdp[0].has_dest_scaler) {
  4136. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4137. catalog->mdp[0].has_dest_scaler);
  4138. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4139. catalog->ds_count);
  4140. if (catalog->ds[0].top) {
  4141. sde_kms_info_add_keyint(info,
  4142. "max_dest_scaler_input_width",
  4143. catalog->ds[0].top->maxinputwidth);
  4144. sde_kms_info_add_keyint(info,
  4145. "max_dest_scaler_output_width",
  4146. catalog->ds[0].top->maxinputwidth);
  4147. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4148. catalog->ds[0].top->maxupscale);
  4149. }
  4150. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4151. msm_property_install_volatile_range(
  4152. &sde_crtc->property_info, "dest_scaler",
  4153. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4154. msm_property_install_blob(&sde_crtc->property_info,
  4155. "ds_lut_ed", 0,
  4156. CRTC_PROP_DEST_SCALER_LUT_ED);
  4157. msm_property_install_blob(&sde_crtc->property_info,
  4158. "ds_lut_cir", 0,
  4159. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4160. msm_property_install_blob(&sde_crtc->property_info,
  4161. "ds_lut_sep", 0,
  4162. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4163. } else if (catalog->ds[0].features
  4164. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4165. msm_property_install_volatile_range(
  4166. &sde_crtc->property_info, "dest_scaler",
  4167. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4168. }
  4169. }
  4170. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4171. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4172. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4173. if (catalog->perf.max_bw_low)
  4174. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4175. catalog->perf.max_bw_low * 1000LL);
  4176. if (catalog->perf.max_bw_high)
  4177. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4178. catalog->perf.max_bw_high * 1000LL);
  4179. if (catalog->perf.min_core_ib)
  4180. sde_kms_info_add_keyint(info, "min_core_ib",
  4181. catalog->perf.min_core_ib * 1000LL);
  4182. if (catalog->perf.min_llcc_ib)
  4183. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4184. catalog->perf.min_llcc_ib * 1000LL);
  4185. if (catalog->perf.min_dram_ib)
  4186. sde_kms_info_add_keyint(info, "min_dram_ib",
  4187. catalog->perf.min_dram_ib * 1000LL);
  4188. if (sde_kms->perf.max_core_clk_rate)
  4189. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4190. sde_kms->perf.max_core_clk_rate);
  4191. sde_kms_info_add_keystr(info, "core_ib_ff",
  4192. catalog->perf.core_ib_ff);
  4193. sde_kms_info_add_keystr(info, "core_clk_ff",
  4194. catalog->perf.core_clk_ff);
  4195. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4196. catalog->perf.comp_ratio_rt);
  4197. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4198. catalog->perf.comp_ratio_nrt);
  4199. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4200. catalog->perf.dest_scale_prefill_lines);
  4201. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4202. catalog->perf.undersized_prefill_lines);
  4203. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4204. catalog->perf.macrotile_prefill_lines);
  4205. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4206. catalog->perf.yuv_nv12_prefill_lines);
  4207. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4208. catalog->perf.linear_prefill_lines);
  4209. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4210. catalog->perf.downscaling_prefill_lines);
  4211. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4212. catalog->perf.xtra_prefill_lines);
  4213. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4214. catalog->perf.amortizable_threshold);
  4215. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4216. catalog->perf.min_prefill_lines);
  4217. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4218. catalog->sui_supported_blendstage);
  4219. if (catalog->ubwc_bw_calc_version)
  4220. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4221. catalog->ubwc_bw_calc_version);
  4222. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4223. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4224. kfree(info);
  4225. }
  4226. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4227. const struct drm_crtc_state *state, uint64_t *val)
  4228. {
  4229. struct sde_crtc *sde_crtc;
  4230. struct sde_crtc_state *cstate;
  4231. uint32_t offset;
  4232. bool is_vid = false;
  4233. struct drm_encoder *encoder;
  4234. sde_crtc = to_sde_crtc(crtc);
  4235. cstate = to_sde_crtc_state(state);
  4236. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4237. is_vid |= sde_encoder_check_mode(encoder,
  4238. MSM_DISPLAY_CAP_VID_MODE);
  4239. if (is_vid)
  4240. break;
  4241. }
  4242. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4243. /*
  4244. * Increment trigger offset for vidoe mode alone as its release fence
  4245. * can be triggered only after the next frame-update. For cmd mode &
  4246. * virtual displays the release fence for the current frame can be
  4247. * triggered right after PP_DONE/WB_DONE interrupt
  4248. */
  4249. if (is_vid)
  4250. offset++;
  4251. /*
  4252. * Hwcomposer now queries the fences using the commit list in atomic
  4253. * commit ioctl. The offset should be set to next timeline
  4254. * which will be incremented during the prepare commit phase
  4255. */
  4256. offset++;
  4257. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4258. }
  4259. /**
  4260. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4261. * @crtc: Pointer to drm crtc structure
  4262. * @state: Pointer to drm crtc state structure
  4263. * @property: Pointer to targeted drm property
  4264. * @val: Updated property value
  4265. * @Returns: Zero on success
  4266. */
  4267. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4268. struct drm_crtc_state *state,
  4269. struct drm_property *property,
  4270. uint64_t val)
  4271. {
  4272. struct sde_crtc *sde_crtc;
  4273. struct sde_crtc_state *cstate;
  4274. int idx, ret;
  4275. uint64_t fence_fd;
  4276. if (!crtc || !state || !property) {
  4277. SDE_ERROR("invalid argument(s)\n");
  4278. return -EINVAL;
  4279. }
  4280. sde_crtc = to_sde_crtc(crtc);
  4281. cstate = to_sde_crtc_state(state);
  4282. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4283. /* check with cp property system first */
  4284. ret = sde_cp_crtc_set_property(crtc, property, val);
  4285. if (ret != -ENOENT)
  4286. goto exit;
  4287. /* if not handled by cp, check msm_property system */
  4288. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4289. &cstate->property_state, property, val);
  4290. if (ret)
  4291. goto exit;
  4292. idx = msm_property_index(&sde_crtc->property_info, property);
  4293. switch (idx) {
  4294. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4295. _sde_crtc_set_input_fence_timeout(cstate);
  4296. break;
  4297. case CRTC_PROP_DIM_LAYER_V1:
  4298. _sde_crtc_set_dim_layer_v1(cstate,
  4299. (void __user *)(uintptr_t)val);
  4300. break;
  4301. case CRTC_PROP_ROI_V1:
  4302. ret = _sde_crtc_set_roi_v1(state,
  4303. (void __user *)(uintptr_t)val);
  4304. break;
  4305. case CRTC_PROP_DEST_SCALER:
  4306. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4307. (void __user *)(uintptr_t)val);
  4308. break;
  4309. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4310. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4311. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4312. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4313. break;
  4314. case CRTC_PROP_CORE_CLK:
  4315. case CRTC_PROP_CORE_AB:
  4316. case CRTC_PROP_CORE_IB:
  4317. cstate->bw_control = true;
  4318. break;
  4319. case CRTC_PROP_LLCC_AB:
  4320. case CRTC_PROP_LLCC_IB:
  4321. case CRTC_PROP_DRAM_AB:
  4322. case CRTC_PROP_DRAM_IB:
  4323. cstate->bw_control = true;
  4324. cstate->bw_split_vote = true;
  4325. break;
  4326. case CRTC_PROP_OUTPUT_FENCE:
  4327. if (!val)
  4328. goto exit;
  4329. ret = _sde_crtc_get_output_fence(crtc, state, &fence_fd);
  4330. if (ret) {
  4331. SDE_ERROR("fence create failed rc:%d\n", ret);
  4332. goto exit;
  4333. }
  4334. ret = copy_to_user((uint64_t __user *)(uintptr_t)val, &fence_fd,
  4335. sizeof(uint64_t));
  4336. if (ret) {
  4337. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4338. put_unused_fd(fence_fd);
  4339. ret = -EFAULT;
  4340. goto exit;
  4341. }
  4342. break;
  4343. default:
  4344. /* nothing to do */
  4345. break;
  4346. }
  4347. exit:
  4348. if (ret) {
  4349. if (ret != -EPERM)
  4350. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4351. crtc->name, DRMID(property),
  4352. property->name, ret);
  4353. else
  4354. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4355. crtc->name, DRMID(property),
  4356. property->name, ret);
  4357. } else {
  4358. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4359. property->base.id, val);
  4360. }
  4361. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4362. return ret;
  4363. }
  4364. /**
  4365. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4366. * @crtc: Pointer to drm crtc structure
  4367. * @state: Pointer to drm crtc state structure
  4368. * @property: Pointer to targeted drm property
  4369. * @val: Pointer to variable for receiving property value
  4370. * @Returns: Zero on success
  4371. */
  4372. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4373. const struct drm_crtc_state *state,
  4374. struct drm_property *property,
  4375. uint64_t *val)
  4376. {
  4377. struct sde_crtc *sde_crtc;
  4378. struct sde_crtc_state *cstate;
  4379. int ret = -EINVAL, i;
  4380. if (!crtc || !state) {
  4381. SDE_ERROR("invalid argument(s)\n");
  4382. goto end;
  4383. }
  4384. sde_crtc = to_sde_crtc(crtc);
  4385. cstate = to_sde_crtc_state(state);
  4386. i = msm_property_index(&sde_crtc->property_info, property);
  4387. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4388. *val = ~0;
  4389. ret = 0;
  4390. } else {
  4391. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4392. &cstate->property_state, property, val);
  4393. if (ret)
  4394. ret = sde_cp_crtc_get_property(crtc, property, val);
  4395. }
  4396. if (ret)
  4397. DRM_ERROR("get property failed\n");
  4398. end:
  4399. return ret;
  4400. }
  4401. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4402. struct drm_crtc_state *crtc_state)
  4403. {
  4404. struct sde_crtc *sde_crtc;
  4405. struct sde_crtc_state *cstate;
  4406. struct drm_property *drm_prop;
  4407. enum msm_mdp_crtc_property prop_idx;
  4408. if (!crtc || !crtc_state) {
  4409. SDE_ERROR("invalid params\n");
  4410. return -EINVAL;
  4411. }
  4412. sde_crtc = to_sde_crtc(crtc);
  4413. cstate = to_sde_crtc_state(crtc_state);
  4414. sde_cp_crtc_clear(crtc);
  4415. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4416. uint64_t val = cstate->property_values[prop_idx].value;
  4417. uint64_t def;
  4418. int ret;
  4419. drm_prop = msm_property_index_to_drm_property(
  4420. &sde_crtc->property_info, prop_idx);
  4421. if (!drm_prop) {
  4422. /* not all props will be installed, based on caps */
  4423. SDE_DEBUG("%s: invalid property index %d\n",
  4424. sde_crtc->name, prop_idx);
  4425. continue;
  4426. }
  4427. def = msm_property_get_default(&sde_crtc->property_info,
  4428. prop_idx);
  4429. if (val == def)
  4430. continue;
  4431. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4432. sde_crtc->name, drm_prop->name, prop_idx, val,
  4433. def);
  4434. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4435. def);
  4436. if (ret) {
  4437. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4438. sde_crtc->name, prop_idx, ret);
  4439. continue;
  4440. }
  4441. }
  4442. return 0;
  4443. }
  4444. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4445. {
  4446. struct sde_crtc *sde_crtc;
  4447. struct sde_crtc_mixer *m;
  4448. int i;
  4449. if (!crtc) {
  4450. SDE_ERROR("invalid argument\n");
  4451. return;
  4452. }
  4453. sde_crtc = to_sde_crtc(crtc);
  4454. sde_crtc->misr_enable_sui = enable;
  4455. sde_crtc->misr_frame_count = frame_count;
  4456. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4457. m = &sde_crtc->mixers[i];
  4458. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4459. continue;
  4460. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4461. }
  4462. }
  4463. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4464. struct sde_crtc_misr_info *crtc_misr_info)
  4465. {
  4466. struct sde_crtc *sde_crtc;
  4467. struct sde_kms *sde_kms;
  4468. if (!crtc_misr_info) {
  4469. SDE_ERROR("invalid misr info\n");
  4470. return;
  4471. }
  4472. crtc_misr_info->misr_enable = false;
  4473. crtc_misr_info->misr_frame_count = 0;
  4474. if (!crtc) {
  4475. SDE_ERROR("invalid crtc\n");
  4476. return;
  4477. }
  4478. sde_kms = _sde_crtc_get_kms(crtc);
  4479. if (!sde_kms) {
  4480. SDE_ERROR("invalid sde_kms\n");
  4481. return;
  4482. }
  4483. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4484. return;
  4485. sde_crtc = to_sde_crtc(crtc);
  4486. crtc_misr_info->misr_enable =
  4487. sde_crtc->misr_enable_debugfs ? true : false;
  4488. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4489. }
  4490. #ifdef CONFIG_DEBUG_FS
  4491. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4492. {
  4493. struct sde_crtc *sde_crtc;
  4494. struct sde_plane_state *pstate = NULL;
  4495. struct sde_crtc_mixer *m;
  4496. struct drm_crtc *crtc;
  4497. struct drm_plane *plane;
  4498. struct drm_display_mode *mode;
  4499. struct drm_framebuffer *fb;
  4500. struct drm_plane_state *state;
  4501. struct sde_crtc_state *cstate;
  4502. int i, out_width, out_height;
  4503. if (!s || !s->private)
  4504. return -EINVAL;
  4505. sde_crtc = s->private;
  4506. crtc = &sde_crtc->base;
  4507. cstate = to_sde_crtc_state(crtc->state);
  4508. mutex_lock(&sde_crtc->crtc_lock);
  4509. mode = &crtc->state->adjusted_mode;
  4510. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4511. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4512. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4513. mode->hdisplay, mode->vdisplay);
  4514. seq_puts(s, "\n");
  4515. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4516. m = &sde_crtc->mixers[i];
  4517. if (!m->hw_lm)
  4518. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4519. else if (!m->hw_ctl)
  4520. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4521. else
  4522. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4523. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4524. out_width, out_height);
  4525. }
  4526. seq_puts(s, "\n");
  4527. for (i = 0; i < cstate->num_dim_layers; i++) {
  4528. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4529. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4530. i, dim_layer->stage, dim_layer->flags);
  4531. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4532. dim_layer->rect.x, dim_layer->rect.y,
  4533. dim_layer->rect.w, dim_layer->rect.h);
  4534. seq_printf(s,
  4535. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4536. dim_layer->color_fill.color_0,
  4537. dim_layer->color_fill.color_1,
  4538. dim_layer->color_fill.color_2,
  4539. dim_layer->color_fill.color_3);
  4540. seq_puts(s, "\n");
  4541. }
  4542. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4543. pstate = to_sde_plane_state(plane->state);
  4544. state = plane->state;
  4545. if (!pstate || !state)
  4546. continue;
  4547. seq_printf(s, "\tplane:%u stage:%d\n", plane->base.id,
  4548. pstate->stage);
  4549. if (plane->state->fb) {
  4550. fb = plane->state->fb;
  4551. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4552. fb->base.id, (char *) &fb->format->format,
  4553. fb->width, fb->height);
  4554. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4555. seq_printf(s, "cpp[%d]:%u ",
  4556. i, fb->format->cpp[i]);
  4557. seq_puts(s, "\n\t");
  4558. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4559. seq_puts(s, "\n");
  4560. seq_puts(s, "\t");
  4561. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4562. seq_printf(s, "pitches[%d]:%8u ", i,
  4563. fb->pitches[i]);
  4564. seq_puts(s, "\n");
  4565. seq_puts(s, "\t");
  4566. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4567. seq_printf(s, "offsets[%d]:%8u ", i,
  4568. fb->offsets[i]);
  4569. seq_puts(s, "\n");
  4570. }
  4571. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4572. state->src_x, state->src_y, state->src_w, state->src_h);
  4573. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4574. state->crtc_x, state->crtc_y, state->crtc_w,
  4575. state->crtc_h);
  4576. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4577. pstate->multirect_mode, pstate->multirect_index);
  4578. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4579. pstate->excl_rect.x, pstate->excl_rect.y,
  4580. pstate->excl_rect.w, pstate->excl_rect.h);
  4581. seq_puts(s, "\n");
  4582. }
  4583. if (sde_crtc->vblank_cb_count) {
  4584. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4585. u32 diff_ms = ktime_to_ms(diff);
  4586. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4587. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4588. seq_printf(s,
  4589. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4590. fps, sde_crtc->vblank_cb_count,
  4591. ktime_to_ms(diff), sde_crtc->play_count);
  4592. /* reset time & count for next measurement */
  4593. sde_crtc->vblank_cb_count = 0;
  4594. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4595. }
  4596. seq_printf(s, "vblank_enable:%d\n", sde_crtc->vblank_requested);
  4597. mutex_unlock(&sde_crtc->crtc_lock);
  4598. return 0;
  4599. }
  4600. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4601. {
  4602. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4603. }
  4604. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4605. const char __user *user_buf, size_t count, loff_t *ppos)
  4606. {
  4607. struct drm_crtc *crtc;
  4608. struct sde_crtc *sde_crtc;
  4609. int rc;
  4610. char buf[MISR_BUFF_SIZE + 1];
  4611. u32 frame_count, enable;
  4612. size_t buff_copy;
  4613. struct sde_kms *sde_kms;
  4614. if (!file || !file->private_data)
  4615. return -EINVAL;
  4616. sde_crtc = file->private_data;
  4617. crtc = &sde_crtc->base;
  4618. sde_kms = _sde_crtc_get_kms(crtc);
  4619. if (!sde_kms) {
  4620. SDE_ERROR("invalid sde_kms\n");
  4621. return -EINVAL;
  4622. }
  4623. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4624. if (copy_from_user(buf, user_buf, buff_copy)) {
  4625. SDE_ERROR("buffer copy failed\n");
  4626. return -EINVAL;
  4627. }
  4628. buf[buff_copy] = 0; /* end of string */
  4629. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4630. return -EINVAL;
  4631. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4632. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4633. DRMID(crtc));
  4634. return -EINVAL;
  4635. }
  4636. rc = pm_runtime_get_sync(crtc->dev->dev);
  4637. if (rc < 0)
  4638. return rc;
  4639. sde_crtc->misr_enable_debugfs = enable;
  4640. sde_crtc_misr_setup(crtc, enable, frame_count);
  4641. pm_runtime_put_sync(crtc->dev->dev);
  4642. return count;
  4643. }
  4644. static ssize_t _sde_crtc_misr_read(struct file *file,
  4645. char __user *user_buff, size_t count, loff_t *ppos)
  4646. {
  4647. struct drm_crtc *crtc;
  4648. struct sde_crtc *sde_crtc;
  4649. struct sde_kms *sde_kms;
  4650. struct sde_crtc_mixer *m;
  4651. int i = 0, rc;
  4652. ssize_t len = 0;
  4653. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4654. if (*ppos)
  4655. return 0;
  4656. if (!file || !file->private_data)
  4657. return -EINVAL;
  4658. sde_crtc = file->private_data;
  4659. crtc = &sde_crtc->base;
  4660. sde_kms = _sde_crtc_get_kms(crtc);
  4661. if (!sde_kms)
  4662. return -EINVAL;
  4663. rc = pm_runtime_get_sync(crtc->dev->dev);
  4664. if (rc < 0)
  4665. return rc;
  4666. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4667. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4668. goto end;
  4669. }
  4670. if (!sde_crtc->misr_enable_debugfs) {
  4671. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4672. "disabled\n");
  4673. goto buff_check;
  4674. }
  4675. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4676. u32 misr_value = 0;
  4677. m = &sde_crtc->mixers[i];
  4678. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4679. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4680. "invalid\n");
  4681. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4682. continue;
  4683. }
  4684. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4685. if (rc) {
  4686. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4687. "invalid\n");
  4688. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4689. DRMID(crtc), rc);
  4690. continue;
  4691. } else {
  4692. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4693. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4694. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4695. "0x%x\n", misr_value);
  4696. }
  4697. }
  4698. buff_check:
  4699. if (count <= len) {
  4700. len = 0;
  4701. goto end;
  4702. }
  4703. if (copy_to_user(user_buff, buf, len)) {
  4704. len = -EFAULT;
  4705. goto end;
  4706. }
  4707. *ppos += len; /* increase offset */
  4708. end:
  4709. pm_runtime_put_sync(crtc->dev->dev);
  4710. return len;
  4711. }
  4712. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4713. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4714. { \
  4715. return single_open(file, __prefix ## _show, inode->i_private); \
  4716. } \
  4717. static const struct file_operations __prefix ## _fops = { \
  4718. .owner = THIS_MODULE, \
  4719. .open = __prefix ## _open, \
  4720. .release = single_release, \
  4721. .read = seq_read, \
  4722. .llseek = seq_lseek, \
  4723. }
  4724. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4725. {
  4726. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4727. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4728. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4729. int i;
  4730. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4731. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4732. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc));
  4733. seq_printf(s, "core_clk_rate: %llu\n",
  4734. sde_crtc->cur_perf.core_clk_rate);
  4735. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4736. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4737. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4738. sde_power_handle_get_dbus_name(i),
  4739. sde_crtc->cur_perf.bw_ctl[i]);
  4740. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4741. sde_power_handle_get_dbus_name(i),
  4742. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4743. }
  4744. return 0;
  4745. }
  4746. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4747. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4748. {
  4749. struct drm_crtc *crtc;
  4750. struct drm_plane *plane;
  4751. struct drm_connector *conn;
  4752. struct drm_mode_object *drm_obj;
  4753. struct sde_crtc *sde_crtc;
  4754. struct sde_crtc_state *cstate;
  4755. struct sde_fence_context *ctx;
  4756. struct drm_connector_list_iter conn_iter;
  4757. struct drm_device *dev;
  4758. if (!s || !s->private)
  4759. return -EINVAL;
  4760. sde_crtc = s->private;
  4761. crtc = &sde_crtc->base;
  4762. dev = crtc->dev;
  4763. cstate = to_sde_crtc_state(crtc->state);
  4764. /* Dump input fence info */
  4765. seq_puts(s, "===Input fence===\n");
  4766. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4767. struct sde_plane_state *pstate;
  4768. struct dma_fence *fence;
  4769. pstate = to_sde_plane_state(plane->state);
  4770. if (!pstate)
  4771. continue;
  4772. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4773. pstate->stage);
  4774. fence = pstate->input_fence;
  4775. if (fence)
  4776. sde_fence_list_dump(fence, &s);
  4777. }
  4778. /* Dump release fence info */
  4779. seq_puts(s, "\n");
  4780. seq_puts(s, "===Release fence===\n");
  4781. ctx = sde_crtc->output_fence;
  4782. drm_obj = &crtc->base;
  4783. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4784. seq_puts(s, "\n");
  4785. /* Dump retire fence info */
  4786. seq_puts(s, "===Retire fence===\n");
  4787. drm_connector_list_iter_begin(dev, &conn_iter);
  4788. drm_for_each_connector_iter(conn, &conn_iter)
  4789. if (conn->state && conn->state->crtc == crtc &&
  4790. cstate->num_connectors < MAX_CONNECTORS) {
  4791. struct sde_connector *c_conn;
  4792. c_conn = to_sde_connector(conn);
  4793. ctx = c_conn->retire_fence;
  4794. drm_obj = &conn->base;
  4795. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4796. }
  4797. drm_connector_list_iter_end(&conn_iter);
  4798. seq_puts(s, "\n");
  4799. return 0;
  4800. }
  4801. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4802. {
  4803. return single_open(file, _sde_debugfs_fence_status_show,
  4804. inode->i_private);
  4805. }
  4806. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4807. {
  4808. struct sde_crtc *sde_crtc;
  4809. struct sde_kms *sde_kms;
  4810. static const struct file_operations debugfs_status_fops = {
  4811. .open = _sde_debugfs_status_open,
  4812. .read = seq_read,
  4813. .llseek = seq_lseek,
  4814. .release = single_release,
  4815. };
  4816. static const struct file_operations debugfs_misr_fops = {
  4817. .open = simple_open,
  4818. .read = _sde_crtc_misr_read,
  4819. .write = _sde_crtc_misr_setup,
  4820. };
  4821. static const struct file_operations debugfs_fps_fops = {
  4822. .open = _sde_debugfs_fps_status,
  4823. .read = seq_read,
  4824. };
  4825. static const struct file_operations debugfs_fence_fops = {
  4826. .open = _sde_debugfs_fence_status,
  4827. .read = seq_read,
  4828. };
  4829. if (!crtc)
  4830. return -EINVAL;
  4831. sde_crtc = to_sde_crtc(crtc);
  4832. sde_kms = _sde_crtc_get_kms(crtc);
  4833. if (!sde_kms)
  4834. return -EINVAL;
  4835. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4836. crtc->dev->primary->debugfs_root);
  4837. if (!sde_crtc->debugfs_root)
  4838. return -ENOMEM;
  4839. /* don't error check these */
  4840. debugfs_create_file("status", 0400,
  4841. sde_crtc->debugfs_root,
  4842. sde_crtc, &debugfs_status_fops);
  4843. debugfs_create_file("state", 0400,
  4844. sde_crtc->debugfs_root,
  4845. &sde_crtc->base,
  4846. &sde_crtc_debugfs_state_fops);
  4847. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4848. sde_crtc, &debugfs_misr_fops);
  4849. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4850. sde_crtc, &debugfs_fps_fops);
  4851. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4852. sde_crtc, &debugfs_fence_fops);
  4853. return 0;
  4854. }
  4855. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4856. {
  4857. struct sde_crtc *sde_crtc;
  4858. if (!crtc)
  4859. return;
  4860. sde_crtc = to_sde_crtc(crtc);
  4861. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4862. }
  4863. #else
  4864. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4865. {
  4866. return 0;
  4867. }
  4868. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4869. {
  4870. }
  4871. #endif /* CONFIG_DEBUG_FS */
  4872. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4873. {
  4874. return _sde_crtc_init_debugfs(crtc);
  4875. }
  4876. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4877. {
  4878. _sde_crtc_destroy_debugfs(crtc);
  4879. }
  4880. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4881. .set_config = drm_atomic_helper_set_config,
  4882. .destroy = sde_crtc_destroy,
  4883. .page_flip = drm_atomic_helper_page_flip,
  4884. .atomic_set_property = sde_crtc_atomic_set_property,
  4885. .atomic_get_property = sde_crtc_atomic_get_property,
  4886. .reset = sde_crtc_reset,
  4887. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4888. .atomic_destroy_state = sde_crtc_destroy_state,
  4889. .late_register = sde_crtc_late_register,
  4890. .early_unregister = sde_crtc_early_unregister,
  4891. };
  4892. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4893. .mode_fixup = sde_crtc_mode_fixup,
  4894. .disable = sde_crtc_disable,
  4895. .atomic_enable = sde_crtc_enable,
  4896. .atomic_check = sde_crtc_atomic_check,
  4897. .atomic_begin = sde_crtc_atomic_begin,
  4898. .atomic_flush = sde_crtc_atomic_flush,
  4899. };
  4900. static void _sde_crtc_event_cb(struct kthread_work *work)
  4901. {
  4902. struct sde_crtc_event *event;
  4903. struct sde_crtc *sde_crtc;
  4904. unsigned long irq_flags;
  4905. if (!work) {
  4906. SDE_ERROR("invalid work item\n");
  4907. return;
  4908. }
  4909. event = container_of(work, struct sde_crtc_event, kt_work);
  4910. /* set sde_crtc to NULL for static work structures */
  4911. sde_crtc = event->sde_crtc;
  4912. if (!sde_crtc)
  4913. return;
  4914. if (event->cb_func)
  4915. event->cb_func(&sde_crtc->base, event->usr);
  4916. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4917. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4918. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4919. }
  4920. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4921. void (*func)(struct drm_crtc *crtc, void *usr),
  4922. void *usr, bool color_processing_event)
  4923. {
  4924. unsigned long irq_flags;
  4925. struct sde_crtc *sde_crtc;
  4926. struct msm_drm_private *priv;
  4927. struct sde_crtc_event *event = NULL;
  4928. u32 crtc_id;
  4929. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4930. SDE_ERROR("invalid parameters\n");
  4931. return -EINVAL;
  4932. }
  4933. sde_crtc = to_sde_crtc(crtc);
  4934. priv = crtc->dev->dev_private;
  4935. crtc_id = drm_crtc_index(crtc);
  4936. /*
  4937. * Obtain an event struct from the private cache. This event
  4938. * queue may be called from ISR contexts, so use a private
  4939. * cache to avoid calling any memory allocation functions.
  4940. */
  4941. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4942. if (!list_empty(&sde_crtc->event_free_list)) {
  4943. event = list_first_entry(&sde_crtc->event_free_list,
  4944. struct sde_crtc_event, list);
  4945. list_del_init(&event->list);
  4946. }
  4947. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4948. if (!event)
  4949. return -ENOMEM;
  4950. /* populate event node */
  4951. event->sde_crtc = sde_crtc;
  4952. event->cb_func = func;
  4953. event->usr = usr;
  4954. /* queue new event request */
  4955. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4956. if (color_processing_event)
  4957. kthread_queue_work(&priv->pp_event_worker,
  4958. &event->kt_work);
  4959. else
  4960. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4961. &event->kt_work);
  4962. return 0;
  4963. }
  4964. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4965. {
  4966. int i, rc = 0;
  4967. if (!sde_crtc) {
  4968. SDE_ERROR("invalid crtc\n");
  4969. return -EINVAL;
  4970. }
  4971. spin_lock_init(&sde_crtc->event_lock);
  4972. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4973. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4974. list_add_tail(&sde_crtc->event_cache[i].list,
  4975. &sde_crtc->event_free_list);
  4976. return rc;
  4977. }
  4978. /*
  4979. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4980. */
  4981. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4982. {
  4983. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4984. idle_notify_work.work);
  4985. struct drm_crtc *crtc;
  4986. struct drm_event event;
  4987. int ret = 0;
  4988. if (!sde_crtc) {
  4989. SDE_ERROR("invalid sde crtc\n");
  4990. } else {
  4991. crtc = &sde_crtc->base;
  4992. event.type = DRM_EVENT_IDLE_NOTIFY;
  4993. event.length = sizeof(u32);
  4994. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4995. &event, (u8 *)&ret);
  4996. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  4997. }
  4998. }
  4999. /* initialize crtc */
  5000. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5001. {
  5002. struct drm_crtc *crtc = NULL;
  5003. struct sde_crtc *sde_crtc = NULL;
  5004. struct msm_drm_private *priv = NULL;
  5005. struct sde_kms *kms = NULL;
  5006. int i, rc;
  5007. priv = dev->dev_private;
  5008. kms = to_sde_kms(priv->kms);
  5009. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5010. if (!sde_crtc)
  5011. return ERR_PTR(-ENOMEM);
  5012. crtc = &sde_crtc->base;
  5013. crtc->dev = dev;
  5014. mutex_init(&sde_crtc->crtc_lock);
  5015. spin_lock_init(&sde_crtc->spin_lock);
  5016. atomic_set(&sde_crtc->frame_pending, 0);
  5017. sde_crtc->enabled = false;
  5018. /* Below parameters are for fps calculation for sysfs node */
  5019. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5020. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5021. sizeof(ktime_t), GFP_KERNEL);
  5022. if (!sde_crtc->fps_info.time_buf)
  5023. SDE_ERROR("invalid buffer\n");
  5024. else
  5025. memset(sde_crtc->fps_info.time_buf, 0,
  5026. sizeof(*(sde_crtc->fps_info.time_buf)));
  5027. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5028. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5029. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5030. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5031. list_add(&sde_crtc->frame_events[i].list,
  5032. &sde_crtc->frame_event_list);
  5033. kthread_init_work(&sde_crtc->frame_events[i].work,
  5034. sde_crtc_frame_event_work);
  5035. }
  5036. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5037. NULL);
  5038. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5039. /* save user friendly CRTC name for later */
  5040. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5041. /* initialize event handling */
  5042. rc = _sde_crtc_init_events(sde_crtc);
  5043. if (rc) {
  5044. drm_crtc_cleanup(crtc);
  5045. kfree(sde_crtc);
  5046. return ERR_PTR(rc);
  5047. }
  5048. /* initialize output fence support */
  5049. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5050. if (IS_ERR(sde_crtc->output_fence)) {
  5051. rc = PTR_ERR(sde_crtc->output_fence);
  5052. SDE_ERROR("failed to init fence, %d\n", rc);
  5053. drm_crtc_cleanup(crtc);
  5054. kfree(sde_crtc);
  5055. return ERR_PTR(rc);
  5056. }
  5057. /* create CRTC properties */
  5058. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5059. priv->crtc_property, sde_crtc->property_data,
  5060. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5061. sizeof(struct sde_crtc_state));
  5062. sde_crtc_install_properties(crtc, kms->catalog);
  5063. /* Install color processing properties */
  5064. sde_cp_crtc_init(crtc);
  5065. sde_cp_crtc_install_properties(crtc);
  5066. sde_crtc->cur_perf.llcc_active = false;
  5067. sde_crtc->new_perf.llcc_active = false;
  5068. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5069. __sde_crtc_idle_notify_work);
  5070. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5071. crtc->base.id,
  5072. sde_crtc->new_perf.llcc_active,
  5073. sde_crtc->cur_perf.llcc_active);
  5074. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5075. return crtc;
  5076. }
  5077. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5078. {
  5079. struct sde_crtc *sde_crtc;
  5080. int rc = 0;
  5081. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5082. SDE_ERROR("invalid input param(s)\n");
  5083. rc = -EINVAL;
  5084. goto end;
  5085. }
  5086. sde_crtc = to_sde_crtc(crtc);
  5087. sde_crtc->sysfs_dev = device_create_with_groups(
  5088. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5089. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5090. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5091. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5092. PTR_ERR(sde_crtc->sysfs_dev));
  5093. if (!sde_crtc->sysfs_dev)
  5094. rc = -EINVAL;
  5095. else
  5096. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5097. goto end;
  5098. }
  5099. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5100. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5101. if (!sde_crtc->vsync_event_sf)
  5102. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5103. crtc->base.id);
  5104. end:
  5105. return rc;
  5106. }
  5107. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5108. struct drm_crtc *crtc_drm, u32 event)
  5109. {
  5110. struct sde_crtc *crtc = NULL;
  5111. struct sde_crtc_irq_info *node;
  5112. unsigned long flags;
  5113. bool found = false;
  5114. int ret, i = 0;
  5115. bool add_event = false;
  5116. crtc = to_sde_crtc(crtc_drm);
  5117. spin_lock_irqsave(&crtc->spin_lock, flags);
  5118. list_for_each_entry(node, &crtc->user_event_list, list) {
  5119. if (node->event == event) {
  5120. found = true;
  5121. break;
  5122. }
  5123. }
  5124. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5125. /* event already enabled */
  5126. if (found)
  5127. return 0;
  5128. node = NULL;
  5129. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5130. if (custom_events[i].event == event &&
  5131. custom_events[i].func) {
  5132. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5133. if (!node)
  5134. return -ENOMEM;
  5135. INIT_LIST_HEAD(&node->list);
  5136. node->func = custom_events[i].func;
  5137. node->event = event;
  5138. node->state = IRQ_NOINIT;
  5139. spin_lock_init(&node->state_lock);
  5140. break;
  5141. }
  5142. }
  5143. if (!node) {
  5144. SDE_ERROR("unsupported event %x\n", event);
  5145. return -EINVAL;
  5146. }
  5147. ret = 0;
  5148. if (crtc_drm->enabled) {
  5149. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5150. if (ret < 0) {
  5151. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5152. kfree(node);
  5153. return ret;
  5154. }
  5155. INIT_LIST_HEAD(&node->irq.list);
  5156. mutex_lock(&crtc->crtc_lock);
  5157. ret = node->func(crtc_drm, true, &node->irq);
  5158. if (!ret) {
  5159. spin_lock_irqsave(&crtc->spin_lock, flags);
  5160. list_add_tail(&node->list, &crtc->user_event_list);
  5161. add_event = true;
  5162. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5163. }
  5164. mutex_unlock(&crtc->crtc_lock);
  5165. pm_runtime_put_sync(crtc_drm->dev->dev);
  5166. }
  5167. if (add_event)
  5168. return 0;
  5169. if (!ret) {
  5170. spin_lock_irqsave(&crtc->spin_lock, flags);
  5171. list_add_tail(&node->list, &crtc->user_event_list);
  5172. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5173. } else {
  5174. kfree(node);
  5175. }
  5176. return ret;
  5177. }
  5178. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5179. struct drm_crtc *crtc_drm, u32 event)
  5180. {
  5181. struct sde_crtc *crtc = NULL;
  5182. struct sde_crtc_irq_info *node = NULL;
  5183. unsigned long flags;
  5184. bool found = false;
  5185. int ret;
  5186. crtc = to_sde_crtc(crtc_drm);
  5187. spin_lock_irqsave(&crtc->spin_lock, flags);
  5188. list_for_each_entry(node, &crtc->user_event_list, list) {
  5189. if (node->event == event) {
  5190. list_del(&node->list);
  5191. found = true;
  5192. break;
  5193. }
  5194. }
  5195. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5196. /* event already disabled */
  5197. if (!found)
  5198. return 0;
  5199. /**
  5200. * crtc is disabled interrupts are cleared remove from the list,
  5201. * no need to disable/de-register.
  5202. */
  5203. if (!crtc_drm->enabled) {
  5204. kfree(node);
  5205. return 0;
  5206. }
  5207. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5208. if (ret < 0) {
  5209. SDE_ERROR("failed to enable power resource %d\n", ret);
  5210. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5211. kfree(node);
  5212. return ret;
  5213. }
  5214. ret = node->func(crtc_drm, false, &node->irq);
  5215. kfree(node);
  5216. pm_runtime_put_sync(crtc_drm->dev->dev);
  5217. return ret;
  5218. }
  5219. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5220. struct drm_crtc *crtc_drm, u32 event, bool en)
  5221. {
  5222. struct sde_crtc *crtc = NULL;
  5223. int ret;
  5224. crtc = to_sde_crtc(crtc_drm);
  5225. if (!crtc || !kms || !kms->dev) {
  5226. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5227. kms, ((kms) ? (kms->dev) : NULL));
  5228. return -EINVAL;
  5229. }
  5230. if (en)
  5231. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5232. else
  5233. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5234. return ret;
  5235. }
  5236. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5237. bool en, struct sde_irq_callback *irq)
  5238. {
  5239. return 0;
  5240. }
  5241. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5242. struct sde_irq_callback *noirq)
  5243. {
  5244. /*
  5245. * IRQ object noirq is not being used here since there is
  5246. * no crtc irq from pm event.
  5247. */
  5248. return 0;
  5249. }
  5250. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5251. bool en, struct sde_irq_callback *irq)
  5252. {
  5253. return 0;
  5254. }
  5255. /**
  5256. * sde_crtc_update_cont_splash_settings - update mixer settings
  5257. * and initial clk during device bootup for cont_splash use case
  5258. * @crtc: Pointer to drm crtc structure
  5259. */
  5260. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5261. {
  5262. struct sde_kms *kms = NULL;
  5263. struct msm_drm_private *priv;
  5264. struct sde_crtc *sde_crtc;
  5265. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5266. SDE_ERROR("invalid crtc\n");
  5267. return;
  5268. }
  5269. priv = crtc->dev->dev_private;
  5270. kms = to_sde_kms(priv->kms);
  5271. if (!kms || !kms->catalog) {
  5272. SDE_ERROR("invalid parameters\n");
  5273. return;
  5274. }
  5275. _sde_crtc_setup_mixers(crtc);
  5276. crtc->enabled = true;
  5277. /* update core clk value for initial state with cont-splash */
  5278. sde_crtc = to_sde_crtc(crtc);
  5279. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5280. }