sde_kms.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include "sde_fence.h"
  53. #include <linux/qcom_scm.h>
  54. #include <linux/qcom-iommu-util.h>
  55. #include "soc/qcom/secure_buffer.h"
  56. #include <linux/qtee_shmbridge.h>
  57. #ifdef CONFIG_DRM_SDE_VM
  58. #include <linux/gunyah/gh_irq_lend.h>
  59. #endif
  60. #define CREATE_TRACE_POINTS
  61. #include "sde_trace.h"
  62. /* defines for secure channel call */
  63. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  64. #define MDP_DEVICE_ID 0x1A
  65. #define DEMURA_REGION_NAME_MAX 32
  66. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  67. static const char * const iommu_ports[] = {
  68. "mdp_0",
  69. };
  70. /**
  71. * Controls size of event log buffer. Specified as a power of 2.
  72. */
  73. #define SDE_EVTLOG_SIZE 1024
  74. /*
  75. * To enable overall DRM driver logging
  76. * # echo 0x2 > /sys/module/drm/parameters/debug
  77. *
  78. * To enable DRM driver h/w logging
  79. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  80. *
  81. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  82. */
  83. #define SDE_DEBUGFS_DIR "msm_sde"
  84. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  85. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  86. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  87. /**
  88. * sdecustom - enable certain driver customizations for sde clients
  89. * Enabling this modifies the standard DRM behavior slightly and assumes
  90. * that the clients have specific knowledge about the modifications that
  91. * are involved, so don't enable this unless you know what you're doing.
  92. *
  93. * Parts of the driver that are affected by this setting may be located by
  94. * searching for invocations of the 'sde_is_custom_client()' function.
  95. *
  96. * This is disabled by default.
  97. */
  98. static bool sdecustom = true;
  99. module_param(sdecustom, bool, 0400);
  100. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  101. static int sde_kms_hw_init(struct msm_kms *kms);
  102. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  103. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  104. static int _sde_kms_register_events(struct msm_kms *kms,
  105. struct drm_mode_object *obj, u32 event, bool en);
  106. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  107. bool sde_is_custom_client(void)
  108. {
  109. return sdecustom;
  110. }
  111. #if IS_ENABLED(CONFIG_DEBUG_FS)
  112. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  113. {
  114. struct msm_drm_private *priv;
  115. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  116. return NULL;
  117. priv = sde_kms->dev->dev_private;
  118. return priv->debug_root;
  119. }
  120. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  121. {
  122. void *p;
  123. int rc;
  124. void *debugfs_root;
  125. p = sde_hw_util_get_log_mask_ptr();
  126. if (!sde_kms || !p)
  127. return -EINVAL;
  128. debugfs_root = sde_debugfs_get_root(sde_kms);
  129. if (!debugfs_root)
  130. return -EINVAL;
  131. /* allow debugfs_root to be NULL */
  132. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  133. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  134. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  135. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  136. if (rc) {
  137. SDE_ERROR("failed to init perf %d\n", rc);
  138. return rc;
  139. }
  140. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  141. if (sde_kms->catalog->qdss_count)
  142. debugfs_create_u32("qdss", 0600, debugfs_root,
  143. (u32 *)&sde_kms->qdss_enabled);
  144. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  145. (u32 *)&sde_kms->pm_suspend_clk_dump);
  146. debugfs_create_u32("hw_fence_status", 0600, debugfs_root,
  147. (u32 *)&sde_kms->debugfs_hw_fence);
  148. return 0;
  149. }
  150. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  151. {
  152. struct sde_kms *sde_kms = to_sde_kms(kms);
  153. /* don't need to NULL check debugfs_root */
  154. if (sde_kms) {
  155. sde_debugfs_vbif_destroy(sde_kms);
  156. sde_debugfs_core_irq_destroy(sde_kms);
  157. }
  158. }
  159. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  160. {
  161. int i;
  162. struct device *dev = sde_kms->dev->dev;
  163. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  164. for (i = 0; i < sde_kms->dsi_display_count; i++)
  165. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  166. return 0;
  167. }
  168. #else
  169. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  174. {
  175. }
  176. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  177. {
  178. return 0;
  179. }
  180. #endif /* CONFIG_DEBUG_FS */
  181. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  182. struct drm_crtc *crtc)
  183. {
  184. struct drm_encoder *encoder;
  185. struct drm_device *dev;
  186. int ret;
  187. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  188. SDE_ERROR("invalid params\n");
  189. return;
  190. }
  191. if (!crtc->state->enable) {
  192. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  193. return;
  194. }
  195. if (!crtc->state->active) {
  196. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  197. return;
  198. }
  199. dev = crtc->dev;
  200. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  201. if (encoder->crtc != crtc)
  202. continue;
  203. /*
  204. * Video Mode - Wait for VSYNC
  205. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  206. * complete
  207. */
  208. SDE_EVT32_VERBOSE(DRMID(crtc));
  209. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  210. if (ret && ret != -EWOULDBLOCK) {
  211. SDE_ERROR(
  212. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  213. crtc->base.id, encoder->base.id, ret);
  214. break;
  215. }
  216. }
  217. }
  218. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  219. struct drm_crtc *crtc, bool enable)
  220. {
  221. struct drm_device *dev;
  222. struct msm_drm_private *priv;
  223. struct sde_mdss_cfg *sde_cfg;
  224. struct drm_plane *plane;
  225. int i, ret;
  226. dev = sde_kms->dev;
  227. priv = dev->dev_private;
  228. sde_cfg = sde_kms->catalog;
  229. ret = sde_vbif_halt_xin_mask(sde_kms,
  230. sde_cfg->sui_block_xin_mask, enable);
  231. if (ret) {
  232. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  233. return ret;
  234. }
  235. if (enable) {
  236. for (i = 0; i < priv->num_planes; i++) {
  237. plane = priv->planes[i];
  238. sde_plane_secure_ctrl_xin_client(plane, crtc);
  239. }
  240. }
  241. return 0;
  242. }
  243. /**
  244. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  245. * @sde_kms: Pointer to sde_kms struct
  246. * @vimd: switch the stage 2 translation to this VMID
  247. */
  248. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  249. {
  250. struct device dummy = {};
  251. dma_addr_t dma_handle;
  252. uint32_t num_sids;
  253. uint32_t *sec_sid;
  254. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  255. int ret = 0, i;
  256. struct qtee_shm shm;
  257. bool qtee_en = qtee_shmbridge_is_enabled();
  258. phys_addr_t mem_addr;
  259. u64 mem_size;
  260. num_sids = sde_cfg->sec_sid_mask_count;
  261. if (!num_sids) {
  262. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  263. return -EINVAL;
  264. }
  265. if (qtee_en) {
  266. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  267. &shm);
  268. if (ret)
  269. return -ENOMEM;
  270. sec_sid = (uint32_t *) shm.vaddr;
  271. mem_addr = shm.paddr;
  272. /**
  273. * SMMUSecureModeSwitch requires the size to be number of SID's
  274. * but shm allocates size in pages. Modify the args as per
  275. * client requirement.
  276. */
  277. mem_size = sizeof(uint32_t) * num_sids;
  278. } else {
  279. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  280. if (!sec_sid)
  281. return -ENOMEM;
  282. mem_addr = virt_to_phys(sec_sid);
  283. mem_size = sizeof(uint32_t) * num_sids;
  284. }
  285. for (i = 0; i < num_sids; i++) {
  286. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  287. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  288. }
  289. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  290. if (ret) {
  291. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  292. goto map_error;
  293. }
  294. set_dma_ops(&dummy, NULL);
  295. dma_handle = dma_map_single(&dummy, sec_sid,
  296. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  297. if (dma_mapping_error(&dummy, dma_handle)) {
  298. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  299. vmid);
  300. goto map_error;
  301. }
  302. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  303. vmid, num_sids, qtee_en);
  304. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  305. mem_size, vmid);
  306. if (ret)
  307. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  308. vmid, ret);
  309. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  310. vmid, qtee_en, num_sids, ret);
  311. dma_unmap_single(&dummy, dma_handle,
  312. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  313. map_error:
  314. if (qtee_en)
  315. qtee_shmbridge_free_shm(&shm);
  316. else
  317. kfree(sec_sid);
  318. return ret;
  319. }
  320. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  321. {
  322. u32 ret;
  323. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  324. return 0;
  325. /* detach_all_contexts */
  326. ret = sde_kms_mmu_detach(sde_kms, false);
  327. if (ret) {
  328. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  329. goto mmu_error;
  330. }
  331. ret = _sde_kms_scm_call(sde_kms, vmid);
  332. if (ret) {
  333. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  334. goto scm_error;
  335. }
  336. return 0;
  337. scm_error:
  338. sde_kms_mmu_attach(sde_kms, false);
  339. mmu_error:
  340. atomic_dec(&sde_kms->detach_all_cb);
  341. return ret;
  342. }
  343. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  344. u32 old_vmid)
  345. {
  346. u32 ret;
  347. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  348. return 0;
  349. ret = _sde_kms_scm_call(sde_kms, vmid);
  350. if (ret) {
  351. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  352. goto scm_error;
  353. }
  354. /* attach_all_contexts */
  355. ret = sde_kms_mmu_attach(sde_kms, false);
  356. if (ret) {
  357. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  358. goto mmu_error;
  359. }
  360. return 0;
  361. mmu_error:
  362. _sde_kms_scm_call(sde_kms, old_vmid);
  363. scm_error:
  364. atomic_inc(&sde_kms->detach_all_cb);
  365. return ret;
  366. }
  367. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  368. {
  369. u32 ret;
  370. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  371. return 0;
  372. /* detach secure_context */
  373. ret = sde_kms_mmu_detach(sde_kms, true);
  374. if (ret) {
  375. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  376. goto mmu_error;
  377. }
  378. ret = _sde_kms_scm_call(sde_kms, vmid);
  379. if (ret) {
  380. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  381. goto scm_error;
  382. }
  383. return 0;
  384. scm_error:
  385. sde_kms_mmu_attach(sde_kms, true);
  386. mmu_error:
  387. atomic_dec(&sde_kms->detach_sec_cb);
  388. return ret;
  389. }
  390. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  391. u32 old_vmid)
  392. {
  393. u32 ret;
  394. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  395. return 0;
  396. ret = _sde_kms_scm_call(sde_kms, vmid);
  397. if (ret) {
  398. goto scm_error;
  399. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  400. }
  401. ret = sde_kms_mmu_attach(sde_kms, true);
  402. if (ret) {
  403. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  404. goto mmu_error;
  405. }
  406. return 0;
  407. mmu_error:
  408. _sde_kms_scm_call(sde_kms, old_vmid);
  409. scm_error:
  410. atomic_inc(&sde_kms->detach_sec_cb);
  411. return ret;
  412. }
  413. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  414. struct drm_crtc *crtc, bool enable)
  415. {
  416. int ret;
  417. if (enable) {
  418. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  419. if (ret < 0) {
  420. SDE_ERROR("failed to enable power resource %d\n", ret);
  421. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  422. return ret;
  423. }
  424. sde_crtc_misr_setup(crtc, true, 1);
  425. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  426. if (ret) {
  427. sde_crtc_misr_setup(crtc, false, 0);
  428. pm_runtime_put_sync(sde_kms->dev->dev);
  429. return ret;
  430. }
  431. } else {
  432. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  433. sde_crtc_misr_setup(crtc, false, 0);
  434. pm_runtime_put_sync(sde_kms->dev->dev);
  435. }
  436. return 0;
  437. }
  438. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  439. bool post_commit)
  440. {
  441. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  442. int old_smmu_state = smmu_state->state;
  443. int ret = 0;
  444. u32 vmid;
  445. if (!sde_kms || !crtc) {
  446. SDE_ERROR("invalid argument(s)\n");
  447. return -EINVAL;
  448. }
  449. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  450. post_commit, smmu_state->sui_misr_state,
  451. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  452. if ((!smmu_state->transition_type) ||
  453. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  454. /* Bail out */
  455. return 0;
  456. /* enable sui misr if requested, before the transition */
  457. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  458. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  459. if (ret) {
  460. smmu_state->sui_misr_state = NONE;
  461. goto end;
  462. }
  463. }
  464. mutex_lock(&sde_kms->secure_transition_lock);
  465. switch (smmu_state->state) {
  466. case DETACH_ALL_REQ:
  467. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  468. if (!ret)
  469. smmu_state->state = DETACHED;
  470. break;
  471. case ATTACH_ALL_REQ:
  472. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  473. VMID_CP_SEC_DISPLAY);
  474. if (!ret) {
  475. smmu_state->state = ATTACHED;
  476. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  477. }
  478. break;
  479. case DETACH_SEC_REQ:
  480. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  481. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  482. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  483. if (!ret)
  484. smmu_state->state = DETACHED_SEC;
  485. break;
  486. case ATTACH_SEC_REQ:
  487. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  488. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  489. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  490. if (!ret) {
  491. smmu_state->state = ATTACHED;
  492. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  493. }
  494. break;
  495. default:
  496. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  497. DRMID(crtc), smmu_state->state,
  498. smmu_state->transition_type);
  499. ret = -EINVAL;
  500. break;
  501. }
  502. mutex_unlock(&sde_kms->secure_transition_lock);
  503. /* disable sui misr if requested, after the transition */
  504. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  505. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  506. if (ret)
  507. goto end;
  508. }
  509. end:
  510. smmu_state->transition_error = false;
  511. if (ret) {
  512. smmu_state->transition_error = true;
  513. SDE_ERROR(
  514. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. smmu_state->state = smmu_state->prev_state;
  518. smmu_state->secure_level = smmu_state->prev_secure_level;
  519. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  520. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  521. }
  522. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  523. DRMID(crtc), old_smmu_state, smmu_state->state,
  524. smmu_state->secure_level, ret);
  525. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  526. smmu_state->transition_type,
  527. smmu_state->transition_error,
  528. smmu_state->secure_level, smmu_state->prev_secure_level,
  529. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  530. smmu_state->sui_misr_state = NONE;
  531. smmu_state->transition_type = NONE;
  532. return ret;
  533. }
  534. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  535. struct drm_atomic_state *state)
  536. {
  537. struct drm_crtc *crtc;
  538. struct drm_crtc_state *old_crtc_state;
  539. struct drm_plane_state *old_plane_state, *new_plane_state;
  540. struct drm_plane *plane;
  541. struct drm_plane_state *plane_state;
  542. struct sde_kms *sde_kms = to_sde_kms(kms);
  543. struct drm_device *dev = sde_kms->dev;
  544. int i, ops = 0, ret = 0;
  545. bool old_valid_fb = false;
  546. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  547. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  548. if (!crtc->state || !crtc->state->active)
  549. continue;
  550. /*
  551. * It is safe to assume only one active crtc,
  552. * and compatible translation modes on the
  553. * planes staged on this crtc.
  554. * otherwise validation would have failed.
  555. * For this CRTC,
  556. */
  557. /*
  558. * 1. Check if old state on the CRTC has planes
  559. * staged with valid fbs
  560. */
  561. for_each_old_plane_in_state(state, plane, plane_state, i) {
  562. if (!plane_state->crtc)
  563. continue;
  564. if (plane_state->fb) {
  565. old_valid_fb = true;
  566. break;
  567. }
  568. }
  569. /*
  570. * 2.Get the operations needed to be performed before
  571. * secure transition can be initiated.
  572. */
  573. ops = sde_crtc_get_secure_transition_ops(crtc,
  574. old_crtc_state, old_valid_fb);
  575. if (ops < 0) {
  576. SDE_ERROR("invalid secure operations %x\n", ops);
  577. return ops;
  578. }
  579. if (!ops) {
  580. smmu_state->transition_error = false;
  581. goto no_ops;
  582. }
  583. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  584. crtc->base.id, ops, crtc->state);
  585. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  586. /* 3. Perform operations needed for secure transition */
  587. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  588. SDE_DEBUG("wait_for_transfer_done\n");
  589. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  590. }
  591. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  592. SDE_DEBUG("cleanup planes\n");
  593. drm_atomic_helper_cleanup_planes(dev, state);
  594. for_each_oldnew_plane_in_state(state, plane,
  595. old_plane_state, new_plane_state, i)
  596. sde_plane_destroy_fb(old_plane_state);
  597. }
  598. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  599. SDE_DEBUG("secure ctrl\n");
  600. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  601. }
  602. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  603. SDE_DEBUG("prepare planes %d",
  604. crtc->state->plane_mask);
  605. drm_atomic_crtc_for_each_plane(plane,
  606. crtc) {
  607. const struct drm_plane_helper_funcs *funcs;
  608. plane_state = plane->state;
  609. funcs = plane->helper_private;
  610. SDE_DEBUG("psde:%d FB[%u]\n",
  611. plane->base.id,
  612. plane->fb->base.id);
  613. if (!funcs)
  614. continue;
  615. if (funcs->prepare_fb(plane, plane_state)) {
  616. ret = funcs->prepare_fb(plane,
  617. plane_state);
  618. if (ret)
  619. return ret;
  620. }
  621. }
  622. }
  623. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  624. SDE_DEBUG("secure operations completed\n");
  625. }
  626. no_ops:
  627. return 0;
  628. }
  629. static int _sde_kms_release_shared_buffer(unsigned long mem_addr,
  630. unsigned int splash_buffer_size,
  631. unsigned int ramdump_base,
  632. unsigned int ramdump_buffer_size)
  633. {
  634. unsigned long pfn_start, pfn_end, pfn_idx;
  635. int ret = 0;
  636. if (!mem_addr || !splash_buffer_size) {
  637. SDE_ERROR("invalid params\n");
  638. return -EINVAL;
  639. }
  640. /* leave ramdump memory only if base address matches */
  641. if (ramdump_base == mem_addr &&
  642. ramdump_buffer_size <= splash_buffer_size) {
  643. mem_addr += ramdump_buffer_size;
  644. splash_buffer_size -= ramdump_buffer_size;
  645. }
  646. pfn_start = mem_addr >> PAGE_SHIFT;
  647. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  648. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  649. memblock_free((unsigned int*)mem_addr, splash_buffer_size);
  650. #else
  651. ret = memblock_free(mem_addr, splash_buffer_size);
  652. if (ret) {
  653. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  654. return ret;
  655. }
  656. #endif
  657. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  658. free_reserved_page(pfn_to_page(pfn_idx));
  659. return ret;
  660. }
  661. static int _sde_kms_one2one_mem_map_ipcc_reg(struct sde_kms *sde_kms, u32 buf_size,
  662. unsigned long buf_base)
  663. {
  664. struct msm_mmu *mmu = NULL;
  665. int ret = 0;
  666. if (!sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]
  667. || !sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu) {
  668. SDE_ERROR("aspace not found for sde kms node\n");
  669. return -EINVAL;
  670. }
  671. mmu = sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu;
  672. if (!mmu) {
  673. SDE_ERROR("mmu not found for aspace\n");
  674. return -EINVAL;
  675. }
  676. if (!mmu->funcs || !mmu->funcs->one_to_one_map) {
  677. SDE_ERROR("invalid input params for map\n");
  678. return -EINVAL;
  679. }
  680. ret = mmu->funcs->one_to_one_map(mmu, buf_base, buf_base, buf_size,
  681. IOMMU_READ | IOMMU_WRITE);
  682. if (ret)
  683. SDE_ERROR("one2one memory smmu map failed:%d\n", ret);
  684. return ret;
  685. }
  686. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  687. struct sde_splash_mem *splash)
  688. {
  689. struct msm_mmu *mmu = NULL;
  690. int ret = 0;
  691. if (!sde_kms->aspace[0]) {
  692. SDE_ERROR("aspace not found for sde kms node\n");
  693. return -EINVAL;
  694. }
  695. mmu = sde_kms->aspace[0]->mmu;
  696. if (!mmu) {
  697. SDE_ERROR("mmu not found for aspace\n");
  698. return -EINVAL;
  699. }
  700. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  701. SDE_ERROR("invalid input params for map\n");
  702. return -EINVAL;
  703. }
  704. if (!splash->ref_cnt) {
  705. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  706. splash->splash_buf_base,
  707. splash->splash_buf_size,
  708. IOMMU_READ | IOMMU_NOEXEC);
  709. if (ret)
  710. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  711. }
  712. splash->ref_cnt++;
  713. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  714. splash->splash_buf_base,
  715. splash->splash_buf_size,
  716. splash->ref_cnt);
  717. return ret;
  718. }
  719. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  720. {
  721. int i = 0;
  722. int ret = 0;
  723. struct sde_splash_mem *region;
  724. if (!sde_kms)
  725. return -EINVAL;
  726. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  727. region = sde_kms->splash_data.splash_display[i].splash;
  728. ret = _sde_kms_splash_mem_get(sde_kms, region);
  729. if (ret)
  730. return ret;
  731. /* Demura is optional and need not exist */
  732. region = sde_kms->splash_data.splash_display[i].demura;
  733. if (region) {
  734. ret = _sde_kms_splash_mem_get(sde_kms, region);
  735. if (ret)
  736. return ret;
  737. }
  738. }
  739. return ret;
  740. }
  741. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  742. struct sde_splash_mem *splash)
  743. {
  744. struct msm_mmu *mmu = NULL;
  745. int rc = 0;
  746. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  747. SDE_ERROR("invalid params\n");
  748. return -EINVAL;
  749. }
  750. mmu = sde_kms->aspace[0]->mmu;
  751. if (!splash || !splash->ref_cnt ||
  752. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  753. return -EINVAL;
  754. splash->ref_cnt--;
  755. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  756. splash->splash_buf_base, splash->ref_cnt);
  757. if (!splash->ref_cnt) {
  758. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  759. splash->splash_buf_size);
  760. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  761. splash->splash_buf_size, splash->ramdump_base,
  762. splash->ramdump_size);
  763. splash->splash_buf_base = 0;
  764. splash->splash_buf_size = 0;
  765. }
  766. return rc;
  767. }
  768. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  769. {
  770. int i = 0;
  771. int ret = 0, failure = 0;
  772. struct sde_splash_mem *region;
  773. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  774. return -EINVAL;
  775. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  776. region = sde_kms->splash_data.splash_display[i].splash;
  777. ret = _sde_kms_splash_mem_put(sde_kms, region);
  778. if (ret) {
  779. failure = 1;
  780. pr_err("Error unmapping splash mem for display %d\n",
  781. i);
  782. }
  783. /* Demura is optional and need not exist */
  784. region = sde_kms->splash_data.splash_display[i].demura;
  785. if (region) {
  786. ret = _sde_kms_splash_mem_put(sde_kms, region);
  787. if (ret) {
  788. failure = 1;
  789. pr_err("Error unmapping demura mem for display %d\n",
  790. i);
  791. }
  792. }
  793. }
  794. if (failure)
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  799. struct drm_connector_state *conn_state)
  800. {
  801. int lp_mode, blank;
  802. if (crtc_state->active)
  803. lp_mode = sde_connector_get_property(conn_state,
  804. CONNECTOR_PROP_LP);
  805. else
  806. lp_mode = SDE_MODE_DPMS_OFF;
  807. switch (lp_mode) {
  808. case SDE_MODE_DPMS_ON:
  809. blank = DRM_PANEL_EVENT_UNBLANK;
  810. break;
  811. case SDE_MODE_DPMS_LP1:
  812. case SDE_MODE_DPMS_LP2:
  813. blank = DRM_PANEL_EVENT_BLANK_LP;
  814. break;
  815. case SDE_MODE_DPMS_OFF:
  816. default:
  817. blank = DRM_PANEL_EVENT_BLANK;
  818. break;
  819. }
  820. return blank;
  821. }
  822. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  823. bool is_pre_commit)
  824. {
  825. struct panel_event_notification notification;
  826. struct drm_connector *connector;
  827. struct drm_connector_state *old_conn_state;
  828. struct drm_crtc_state *old_crtc_state;
  829. struct drm_crtc *crtc;
  830. struct sde_connector *c_conn;
  831. int i, old_mode, new_mode, old_fps, new_fps;
  832. enum panel_event_notifier_tag panel_type;
  833. for_each_old_connector_in_state(old_state, connector,
  834. old_conn_state, i) {
  835. crtc = connector->state->crtc ? connector->state->crtc :
  836. old_conn_state->crtc;
  837. if (!crtc)
  838. continue;
  839. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  840. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  841. if (old_conn_state->crtc) {
  842. old_crtc_state = drm_atomic_get_existing_crtc_state(
  843. old_state, old_conn_state->crtc);
  844. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  845. old_mode = _sde_kms_get_blank(old_crtc_state,
  846. old_conn_state);
  847. } else {
  848. old_fps = 0;
  849. old_mode = DRM_PANEL_EVENT_BLANK;
  850. }
  851. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  852. c_conn = to_sde_connector(connector);
  853. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  854. c_conn->panel, crtc->state->active,
  855. old_conn_state->crtc);
  856. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  857. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  858. /* If suspend resume and fps change are happening
  859. * at the same time, give preference to power mode
  860. * changes rather than fps change.
  861. */
  862. if ((old_mode == new_mode) && (old_fps != new_fps))
  863. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  864. if (!c_conn->panel)
  865. continue;
  866. panel_type = sde_encoder_is_primary_display(
  867. connector->encoder) ?
  868. PANEL_EVENT_NOTIFICATION_PRIMARY :
  869. PANEL_EVENT_NOTIFICATION_SECONDARY;
  870. notification.notif_type = new_mode;
  871. notification.panel = c_conn->panel;
  872. notification.notif_data.old_fps = old_fps;
  873. notification.notif_data.new_fps = new_fps;
  874. notification.notif_data.early_trigger = is_pre_commit;
  875. panel_event_notification_trigger(panel_type,
  876. &notification);
  877. }
  878. }
  879. }
  880. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  881. struct drm_atomic_state *state)
  882. {
  883. int i;
  884. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  885. struct drm_crtc *crtc, *vm_crtc = NULL;
  886. struct drm_crtc_state *new_cstate, *old_cstate;
  887. struct sde_crtc_state *vm_cstate;
  888. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  889. if (!new_cstate->active && !old_cstate->active)
  890. continue;
  891. vm_cstate = to_sde_crtc_state(new_cstate);
  892. vm_req = sde_crtc_get_property(vm_cstate,
  893. CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_NONE) {
  895. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  896. vm_req, crtc->base.id);
  897. vm_crtc = crtc;
  898. break;
  899. }
  900. }
  901. return vm_crtc;
  902. }
  903. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms, const cpumask_t *mask)
  904. {
  905. struct device *cpu_dev;
  906. int cpu = 0;
  907. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  908. // save irq cpu mask
  909. sde_kms->irq_cpu_mask = *mask;
  910. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  911. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  912. return;
  913. }
  914. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  915. cpu_dev = get_cpu_device(cpu);
  916. if (!cpu_dev) {
  917. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  918. cpu);
  919. continue;
  920. }
  921. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  922. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  923. cpu_irq_latency);
  924. else
  925. dev_pm_qos_add_request(cpu_dev,
  926. &sde_kms->pm_qos_irq_req[cpu],
  927. DEV_PM_QOS_RESUME_LATENCY,
  928. cpu_irq_latency);
  929. }
  930. }
  931. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms, const cpumask_t *mask)
  932. {
  933. struct device *cpu_dev;
  934. int cpu = 0;
  935. if (cpumask_empty(mask)) {
  936. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  937. return;
  938. }
  939. for_each_cpu(cpu, mask) {
  940. cpu_dev = get_cpu_device(cpu);
  941. if (!cpu_dev) {
  942. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  943. cpu);
  944. continue;
  945. }
  946. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  947. dev_pm_qos_remove_request(
  948. &sde_kms->pm_qos_irq_req[cpu]);
  949. }
  950. }
  951. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  952. struct drm_atomic_state *state)
  953. {
  954. struct drm_device *ddev;
  955. struct drm_crtc *crtc;
  956. struct drm_crtc_state *new_cstate;
  957. struct drm_encoder *encoder;
  958. struct drm_connector *connector;
  959. struct sde_vm_ops *vm_ops;
  960. struct sde_crtc_state *cstate;
  961. struct drm_connector_list_iter iter;
  962. enum sde_crtc_vm_req vm_req;
  963. int rc = 0;
  964. ddev = sde_kms->dev;
  965. vm_ops = sde_vm_get_ops(sde_kms);
  966. if (!vm_ops)
  967. return -EINVAL;
  968. crtc = sde_kms_vm_get_vm_crtc(state);
  969. if (!crtc)
  970. return 0;
  971. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  972. cstate = to_sde_crtc_state(new_cstate);
  973. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  974. if (vm_req != VM_REQ_ACQUIRE)
  975. return 0;
  976. /* enable MDSS irq line */
  977. sde_irq_update(&sde_kms->base, true);
  978. /* clear the stale IRQ status bits */
  979. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  980. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  981. _sde_kms_remove_pm_qos_irq_request(sde_kms, &CPU_MASK_ALL);
  982. /* enable the display path IRQ's */
  983. drm_for_each_encoder_mask(encoder, crtc->dev,
  984. crtc->state->encoder_mask) {
  985. if (sde_encoder_in_clone_mode(encoder))
  986. continue;
  987. sde_encoder_irq_control(encoder, true);
  988. }
  989. /* Schedule ESD work */
  990. drm_connector_list_iter_begin(ddev, &iter);
  991. drm_for_each_connector_iter(connector, &iter)
  992. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  993. sde_connector_schedule_status_work(connector, true);
  994. drm_connector_list_iter_end(&iter);
  995. /* enable vblank events */
  996. drm_crtc_vblank_on(crtc);
  997. sde_dbg_set_hw_ownership_status(true);
  998. /* handle non-SDE pre_acquire */
  999. if (vm_ops->vm_client_post_acquire)
  1000. rc = vm_ops->vm_client_post_acquire(sde_kms);
  1001. return rc;
  1002. }
  1003. void sde_kms_vm_set_sid(struct sde_kms *sde_kms, u32 vm)
  1004. {
  1005. struct drm_plane *plane;
  1006. struct drm_device *ddev;
  1007. struct sde_mdss_cfg *sde_cfg;
  1008. ddev = sde_kms->dev;
  1009. sde_cfg = sde_kms->catalog;
  1010. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1011. sde_plane_set_sid(plane, vm);
  1012. if (sde_kms->hw_sid && sde_kms->hw_sid->ops.set_vm_sid)
  1013. sde_kms->hw_sid->ops.set_vm_sid(sde_kms->hw_sid, vm, sde_kms->catalog);
  1014. }
  1015. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  1016. struct drm_atomic_state *state)
  1017. {
  1018. struct drm_crtc *crtc;
  1019. struct drm_crtc_state *new_cstate;
  1020. struct sde_crtc_state *cstate;
  1021. enum sde_crtc_vm_req vm_req;
  1022. crtc = sde_kms_vm_get_vm_crtc(state);
  1023. if (!crtc)
  1024. return 0;
  1025. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1026. cstate = to_sde_crtc_state(new_cstate);
  1027. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1028. if (vm_req != VM_REQ_ACQUIRE)
  1029. return 0;
  1030. /* Clear the stale IRQ status bits */
  1031. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  1032. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  1033. /* Program the SID's for the trusted VM */
  1034. sde_kms_vm_set_sid(sde_kms, 1);
  1035. sde_dbg_set_hw_ownership_status(true);
  1036. return 0;
  1037. }
  1038. static void sde_kms_prepare_commit(struct msm_kms *kms,
  1039. struct drm_atomic_state *state)
  1040. {
  1041. struct sde_kms *sde_kms;
  1042. struct msm_drm_private *priv;
  1043. struct drm_device *dev;
  1044. struct drm_encoder *encoder;
  1045. struct drm_crtc *crtc;
  1046. struct drm_crtc_state *cstate;
  1047. struct sde_vm_ops *vm_ops;
  1048. int i, rc;
  1049. if (!kms)
  1050. return;
  1051. sde_kms = to_sde_kms(kms);
  1052. dev = sde_kms->dev;
  1053. if (!dev || !dev->dev_private)
  1054. return;
  1055. priv = dev->dev_private;
  1056. SDE_ATRACE_BEGIN("prepare_commit");
  1057. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  1058. if (rc < 0) {
  1059. SDE_ERROR("failed to enable power resources %d\n", rc);
  1060. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1061. goto end;
  1062. }
  1063. if (sde_kms->first_kickoff) {
  1064. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  1065. sde_kms->first_kickoff = false;
  1066. }
  1067. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1068. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  1069. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  1070. SDE_ERROR("crtc:%d, initiating hw reset\n",
  1071. DRMID(crtc));
  1072. sde_encoder_needs_hw_reset(encoder);
  1073. sde_crtc_set_needs_hw_reset(crtc);
  1074. }
  1075. }
  1076. }
  1077. /*
  1078. * NOTE: for secure use cases we want to apply the new HW
  1079. * configuration only after completing preparation for secure
  1080. * transitions prepare below if any transtions is required.
  1081. */
  1082. sde_kms_prepare_secure_transition(kms, state);
  1083. vm_ops = sde_vm_get_ops(sde_kms);
  1084. if (!vm_ops)
  1085. goto end_vm;
  1086. if (vm_ops->vm_prepare_commit)
  1087. vm_ops->vm_prepare_commit(sde_kms, state);
  1088. end_vm:
  1089. _sde_kms_drm_check_dpms(state, true);
  1090. end:
  1091. SDE_ATRACE_END("prepare_commit");
  1092. }
  1093. static void sde_kms_commit(struct msm_kms *kms,
  1094. struct drm_atomic_state *old_state)
  1095. {
  1096. struct sde_kms *sde_kms;
  1097. struct drm_crtc *crtc;
  1098. struct drm_crtc_state *old_crtc_state;
  1099. int i;
  1100. if (!kms || !old_state)
  1101. return;
  1102. sde_kms = to_sde_kms(kms);
  1103. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1104. SDE_ERROR("power resource is not enabled\n");
  1105. return;
  1106. }
  1107. SDE_ATRACE_BEGIN("sde_kms_commit");
  1108. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1109. if (crtc->state->active) {
  1110. SDE_EVT32(DRMID(crtc), old_state);
  1111. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1112. }
  1113. }
  1114. SDE_ATRACE_END("sde_kms_commit");
  1115. }
  1116. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1117. struct sde_splash_display *splash_display)
  1118. {
  1119. if (!sde_kms || !splash_display ||
  1120. !sde_kms->splash_data.num_splash_displays)
  1121. return;
  1122. if (sde_kms->splash_data.num_splash_regions) {
  1123. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1124. if (splash_display->demura)
  1125. _sde_kms_splash_mem_put(sde_kms,
  1126. splash_display->demura);
  1127. }
  1128. sde_kms->splash_data.num_splash_displays--;
  1129. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1130. sde_kms->splash_data.num_splash_displays);
  1131. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1132. }
  1133. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1134. struct drm_crtc *crtc)
  1135. {
  1136. struct msm_drm_private *priv;
  1137. struct sde_splash_display *splash_display;
  1138. int i;
  1139. if (!sde_kms || !crtc)
  1140. return;
  1141. priv = sde_kms->dev->dev_private;
  1142. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1143. return;
  1144. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1145. sde_kms->splash_data.num_splash_displays);
  1146. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1147. splash_display = &sde_kms->splash_data.splash_display[i];
  1148. if (splash_display->encoder &&
  1149. crtc == splash_display->encoder->crtc)
  1150. break;
  1151. }
  1152. if (i >= MAX_DSI_DISPLAYS)
  1153. return;
  1154. if (splash_display->cont_splash_enabled) {
  1155. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1156. splash_display, false);
  1157. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1158. }
  1159. /* remove the votes if all displays are done with splash */
  1160. if (!sde_kms->splash_data.num_splash_displays) {
  1161. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1162. sde_power_data_bus_set_quota(&priv->phandle, i,
  1163. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1164. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1165. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1166. pm_runtime_put_sync(sde_kms->dev->dev);
  1167. }
  1168. }
  1169. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1170. {
  1171. struct drm_connector *connector;
  1172. struct drm_connector_list_iter iter;
  1173. struct drm_encoder *encoder;
  1174. /* Cancel CRTC work */
  1175. sde_crtc_cancel_delayed_work(crtc);
  1176. /* Cancel ESD work */
  1177. drm_connector_list_iter_begin(crtc->dev, &iter);
  1178. drm_for_each_connector_iter(connector, &iter)
  1179. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1180. sde_connector_schedule_status_work(connector, false);
  1181. drm_connector_list_iter_end(&iter);
  1182. /* Cancel Idle-PC work */
  1183. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1184. if (sde_encoder_in_clone_mode(encoder))
  1185. continue;
  1186. sde_encoder_cancel_delayed_work(encoder);
  1187. }
  1188. }
  1189. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1190. struct drm_atomic_state *state, bool is_primary)
  1191. {
  1192. struct drm_crtc *crtc;
  1193. struct drm_encoder *encoder;
  1194. struct msm_drm_private *priv;
  1195. int rc = 0;
  1196. crtc = sde_kms_vm_get_vm_crtc(state);
  1197. if (!crtc)
  1198. return 0;
  1199. priv = sde_kms->dev->dev_private;
  1200. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1201. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1202. sde_dbg_set_hw_ownership_status(false);
  1203. sde_kms_cancel_delayed_work(crtc);
  1204. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  1205. /* Flush pp_event thread queue for any pending events */
  1206. kthread_flush_worker(&priv->pp_event_worker);
  1207. /* disable SDE encoder irq's */
  1208. drm_for_each_encoder_mask(encoder, crtc->dev,
  1209. crtc->state->encoder_mask) {
  1210. if (sde_encoder_in_clone_mode(encoder))
  1211. continue;
  1212. sde_encoder_irq_control(encoder, false);
  1213. }
  1214. if (is_primary) {
  1215. _sde_kms_update_pm_qos_irq_request(sde_kms, &CPU_MASK_ALL);
  1216. /* disable vblank events */
  1217. drm_crtc_vblank_off(crtc);
  1218. /* reset sw state */
  1219. sde_crtc_reset_sw_state(crtc);
  1220. }
  1221. return rc;
  1222. }
  1223. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1224. struct drm_atomic_state *state)
  1225. {
  1226. struct sde_vm_ops *vm_ops;
  1227. struct drm_crtc *crtc;
  1228. struct sde_crtc_state *cstate;
  1229. struct drm_crtc_state *new_cstate;
  1230. enum sde_crtc_vm_req vm_req;
  1231. int rc = 0;
  1232. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1233. return -EINVAL;
  1234. vm_ops = sde_vm_get_ops(sde_kms);
  1235. crtc = sde_kms_vm_get_vm_crtc(state);
  1236. if (!crtc)
  1237. return 0;
  1238. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1239. cstate = to_sde_crtc_state(new_cstate);
  1240. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1241. if (vm_req != VM_REQ_RELEASE)
  1242. return 0;
  1243. sde_kms_vm_pre_release(sde_kms, state, false);
  1244. sde_kms_vm_set_sid(sde_kms, 0);
  1245. sde_vm_lock(sde_kms);
  1246. if (vm_ops->vm_release)
  1247. rc = vm_ops->vm_release(sde_kms);
  1248. sde_vm_unlock(sde_kms);
  1249. return rc;
  1250. }
  1251. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1252. struct drm_atomic_state *state)
  1253. {
  1254. struct sde_vm_ops *vm_ops;
  1255. struct sde_crtc_state *cstate;
  1256. struct drm_crtc *crtc;
  1257. struct drm_crtc_state *new_cstate;
  1258. enum sde_crtc_vm_req vm_req;
  1259. int rc = 0;
  1260. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1261. return -EINVAL;
  1262. vm_ops = sde_vm_get_ops(sde_kms);
  1263. crtc = sde_kms_vm_get_vm_crtc(state);
  1264. if (!crtc)
  1265. return 0;
  1266. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1267. cstate = to_sde_crtc_state(new_cstate);
  1268. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1269. if (vm_req != VM_REQ_RELEASE)
  1270. return 0;
  1271. /* handle SDE pre-release */
  1272. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1273. if (rc) {
  1274. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1275. goto exit;
  1276. }
  1277. /* properly handoff color processing features */
  1278. sde_cp_crtc_vm_primary_handoff(crtc);
  1279. sde_vm_lock(sde_kms);
  1280. /* handle non-SDE clients pre-release */
  1281. if (vm_ops->vm_client_pre_release) {
  1282. rc = vm_ops->vm_client_pre_release(sde_kms);
  1283. if (rc) {
  1284. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1285. rc);
  1286. sde_vm_unlock(sde_kms);
  1287. goto exit;
  1288. }
  1289. }
  1290. /* disable IRQ line */
  1291. sde_irq_update(&sde_kms->base, false);
  1292. /* release HW */
  1293. if (vm_ops->vm_release) {
  1294. rc = vm_ops->vm_release(sde_kms);
  1295. if (rc)
  1296. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1297. }
  1298. sde_vm_unlock(sde_kms);
  1299. _sde_crtc_vm_release_notify(crtc);
  1300. exit:
  1301. return rc;
  1302. }
  1303. static void sde_kms_complete_commit(struct msm_kms *kms,
  1304. struct drm_atomic_state *old_state)
  1305. {
  1306. struct sde_kms *sde_kms;
  1307. struct msm_drm_private *priv;
  1308. struct drm_crtc *crtc;
  1309. struct drm_crtc_state *old_crtc_state;
  1310. struct drm_connector *connector;
  1311. struct drm_connector_state *old_conn_state;
  1312. struct msm_display_conn_params params;
  1313. struct sde_vm_ops *vm_ops;
  1314. int i, rc = 0;
  1315. if (!kms || !old_state)
  1316. return;
  1317. sde_kms = to_sde_kms(kms);
  1318. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1319. return;
  1320. priv = sde_kms->dev->dev_private;
  1321. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1322. SDE_ERROR("power resource is not enabled\n");
  1323. return;
  1324. }
  1325. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1326. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1327. sde_crtc_complete_commit(crtc, old_crtc_state);
  1328. /* complete secure transitions if any */
  1329. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1330. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1331. }
  1332. for_each_old_connector_in_state(old_state, connector,
  1333. old_conn_state, i) {
  1334. struct sde_connector *c_conn;
  1335. c_conn = to_sde_connector(connector);
  1336. if (!c_conn->ops.post_kickoff)
  1337. continue;
  1338. memset(&params, 0, sizeof(params));
  1339. sde_connector_complete_qsync_commit(connector, &params);
  1340. rc = c_conn->ops.post_kickoff(connector, &params);
  1341. if (rc) {
  1342. pr_err("Connector Post kickoff failed rc=%d\n",
  1343. rc);
  1344. }
  1345. }
  1346. vm_ops = sde_vm_get_ops(sde_kms);
  1347. if (vm_ops && vm_ops->vm_post_commit) {
  1348. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1349. if (rc)
  1350. SDE_ERROR("vm post commit failed, rc = %d\n",
  1351. rc);
  1352. }
  1353. _sde_kms_drm_check_dpms(old_state, false);
  1354. pm_runtime_put_sync(sde_kms->dev->dev);
  1355. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1356. _sde_kms_release_splash_resource(sde_kms, crtc);
  1357. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1358. SDE_ATRACE_END("sde_kms_complete_commit");
  1359. }
  1360. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1361. struct drm_crtc *crtc)
  1362. {
  1363. struct sde_kms *sde_kms;
  1364. struct drm_encoder *encoder, *cwb_enc = NULL;
  1365. struct drm_device *dev;
  1366. int ret;
  1367. bool cwb_disabling;
  1368. if (!kms || !crtc || !crtc->state) {
  1369. SDE_ERROR("invalid params\n");
  1370. return;
  1371. }
  1372. dev = crtc->dev;
  1373. sde_kms = to_sde_kms(kms);
  1374. if (!crtc->state->enable) {
  1375. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1376. return;
  1377. }
  1378. if (!crtc->state->active) {
  1379. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1380. return;
  1381. }
  1382. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1383. SDE_ERROR("power resource is not enabled\n");
  1384. return;
  1385. }
  1386. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1387. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1388. cwb_disabling = false;
  1389. if (encoder->crtc != crtc) {
  1390. cwb_disabling = sde_encoder_is_cwb_disabling(encoder, crtc);
  1391. if (cwb_disabling)
  1392. cwb_enc = encoder;
  1393. else
  1394. continue;
  1395. }
  1396. /*
  1397. * Wait for post-flush if necessary to delay before
  1398. * plane_cleanup. For example, wait for vsync in case of video
  1399. * mode panels. This may be a no-op for command mode panels.
  1400. */
  1401. SDE_EVT32_VERBOSE(DRMID(crtc));
  1402. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1403. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1404. if (ret && ret != -EWOULDBLOCK) {
  1405. SDE_ERROR("crtc:%d, enc:%d, cwb_d:%d, wait for commit done failed ret:%d\n",
  1406. DRMID(crtc), DRMID(encoder), cwb_disabling, ret);
  1407. SDE_EVT32(DRMID(crtc), DRMID(encoder), cwb_disabling,
  1408. ret, SDE_EVTLOG_ERROR);
  1409. sde_crtc_request_frame_reset(crtc, encoder);
  1410. break;
  1411. }
  1412. sde_encoder_hw_fence_error_handle(encoder);
  1413. sde_crtc_complete_flip(crtc, NULL);
  1414. }
  1415. if (cwb_disabling && cwb_enc)
  1416. sde_encoder_virt_reset(cwb_enc);
  1417. if (drm_atomic_crtc_needs_modeset(crtc->state)) {
  1418. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1419. sde_encoder_reset_kickoff_timeout_ms(encoder);
  1420. }
  1421. /* avoid system cache update to set rd-noalloc bit when NSE feature is enabled */
  1422. if (!test_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_kms->catalog->features))
  1423. sde_crtc_static_cache_read_kickoff(crtc);
  1424. SDE_ATRACE_END("sde_kms_wait_for_commit_done");
  1425. }
  1426. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1427. struct drm_atomic_state *old_state)
  1428. {
  1429. struct drm_crtc *crtc;
  1430. struct drm_crtc_state *old_crtc_state;
  1431. int i;
  1432. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1433. SDE_ERROR("invalid argument(s)\n");
  1434. return;
  1435. }
  1436. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1437. /* old_state actually contains updated crtc pointers */
  1438. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1439. if (crtc->state->active || crtc->state->active_changed)
  1440. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1441. }
  1442. SDE_ATRACE_END("sde_kms_prepare_fence");
  1443. }
  1444. /**
  1445. * _sde_kms_get_displays - query for underlying display handles and cache them
  1446. * @sde_kms: Pointer to sde kms structure
  1447. * Returns: Zero on success
  1448. */
  1449. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1450. {
  1451. int rc = -ENOMEM;
  1452. if (!sde_kms) {
  1453. SDE_ERROR("invalid sde kms\n");
  1454. return -EINVAL;
  1455. }
  1456. /* dsi */
  1457. sde_kms->dsi_displays = NULL;
  1458. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1459. if (sde_kms->dsi_display_count) {
  1460. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1461. sizeof(void *),
  1462. GFP_KERNEL);
  1463. if (!sde_kms->dsi_displays) {
  1464. SDE_ERROR("failed to allocate dsi displays\n");
  1465. goto exit_deinit_dsi;
  1466. }
  1467. sde_kms->dsi_display_count =
  1468. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1469. sde_kms->dsi_display_count);
  1470. }
  1471. /* wb */
  1472. sde_kms->wb_displays = NULL;
  1473. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1474. if (sde_kms->wb_display_count) {
  1475. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1476. sizeof(void *),
  1477. GFP_KERNEL);
  1478. if (!sde_kms->wb_displays) {
  1479. SDE_ERROR("failed to allocate wb displays\n");
  1480. goto exit_deinit_wb;
  1481. }
  1482. sde_kms->wb_display_count =
  1483. wb_display_get_displays(sde_kms->wb_displays,
  1484. sde_kms->wb_display_count);
  1485. }
  1486. /* dp */
  1487. sde_kms->dp_displays = NULL;
  1488. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1489. if (sde_kms->dp_display_count) {
  1490. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1491. sizeof(void *), GFP_KERNEL);
  1492. if (!sde_kms->dp_displays) {
  1493. SDE_ERROR("failed to allocate dp displays\n");
  1494. goto exit_deinit_dp;
  1495. }
  1496. sde_kms->dp_display_count =
  1497. dp_display_get_displays(sde_kms->dp_displays,
  1498. sde_kms->dp_display_count);
  1499. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1500. }
  1501. return 0;
  1502. exit_deinit_dp:
  1503. kfree(sde_kms->dp_displays);
  1504. sde_kms->dp_stream_count = 0;
  1505. sde_kms->dp_display_count = 0;
  1506. sde_kms->dp_displays = NULL;
  1507. exit_deinit_wb:
  1508. kfree(sde_kms->wb_displays);
  1509. sde_kms->wb_display_count = 0;
  1510. sde_kms->wb_displays = NULL;
  1511. exit_deinit_dsi:
  1512. kfree(sde_kms->dsi_displays);
  1513. sde_kms->dsi_display_count = 0;
  1514. sde_kms->dsi_displays = NULL;
  1515. return rc;
  1516. }
  1517. /**
  1518. * _sde_kms_release_displays - release cache of underlying display handles
  1519. * @sde_kms: Pointer to sde kms structure
  1520. */
  1521. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1522. {
  1523. if (!sde_kms) {
  1524. SDE_ERROR("invalid sde kms\n");
  1525. return;
  1526. }
  1527. kfree(sde_kms->wb_displays);
  1528. sde_kms->wb_displays = NULL;
  1529. sde_kms->wb_display_count = 0;
  1530. kfree(sde_kms->dsi_displays);
  1531. sde_kms->dsi_displays = NULL;
  1532. sde_kms->dsi_display_count = 0;
  1533. }
  1534. /**
  1535. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1536. * for underlying displays
  1537. * @dev: Pointer to drm device structure
  1538. * @priv: Pointer to private drm device data
  1539. * @sde_kms: Pointer to sde kms structure
  1540. * Returns: Zero on success
  1541. */
  1542. static int _sde_kms_setup_displays(struct drm_device *dev,
  1543. struct msm_drm_private *priv,
  1544. struct sde_kms *sde_kms)
  1545. {
  1546. static const struct sde_connector_ops dsi_ops = {
  1547. .set_info_blob = dsi_conn_set_info_blob,
  1548. .detect = dsi_conn_detect,
  1549. .get_modes = dsi_connector_get_modes,
  1550. .pre_destroy = dsi_connector_put_modes,
  1551. .mode_valid = dsi_conn_mode_valid,
  1552. .get_info = dsi_display_get_info,
  1553. .set_backlight = dsi_display_set_backlight,
  1554. .soft_reset = dsi_display_soft_reset,
  1555. .pre_kickoff = dsi_conn_pre_kickoff,
  1556. .clk_ctrl = dsi_display_clk_ctrl,
  1557. .set_power = dsi_display_set_power,
  1558. .get_mode_info = dsi_conn_get_mode_info,
  1559. .get_dst_format = dsi_display_get_dst_format,
  1560. .post_kickoff = dsi_conn_post_kickoff,
  1561. .check_status = dsi_display_check_status,
  1562. .enable_event = dsi_conn_enable_event,
  1563. .cmd_transfer = dsi_display_cmd_transfer,
  1564. .cont_splash_config = dsi_display_cont_splash_config,
  1565. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1566. .get_panel_vfp = dsi_display_get_panel_vfp,
  1567. .get_default_lms = dsi_display_get_default_lms,
  1568. .cmd_receive = dsi_display_cmd_receive,
  1569. .install_properties = NULL,
  1570. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1571. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1572. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1573. .get_avr_step_fps = dsi_conn_get_avr_step_fps,
  1574. .prepare_commit = dsi_conn_prepare_commit,
  1575. .set_submode_info = dsi_conn_set_submode_blob_info,
  1576. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1577. .update_transfer_time = dsi_display_update_transfer_time,
  1578. .get_panel_scan_line = dsi_display_get_panel_scan_line,
  1579. };
  1580. static const struct sde_connector_ops wb_ops = {
  1581. .post_init = sde_wb_connector_post_init,
  1582. .set_info_blob = sde_wb_connector_set_info_blob,
  1583. .detect = sde_wb_connector_detect,
  1584. .get_modes = sde_wb_connector_get_modes,
  1585. .set_property = sde_wb_connector_set_property,
  1586. .get_info = sde_wb_get_info,
  1587. .soft_reset = NULL,
  1588. .get_mode_info = sde_wb_get_mode_info,
  1589. .get_dst_format = NULL,
  1590. .check_status = NULL,
  1591. .cmd_transfer = NULL,
  1592. .cont_splash_config = NULL,
  1593. .cont_splash_res_disable = NULL,
  1594. .get_panel_vfp = NULL,
  1595. .cmd_receive = NULL,
  1596. .install_properties = NULL,
  1597. .set_dyn_bit_clk = NULL,
  1598. .set_allowed_mode_switch = NULL,
  1599. .update_transfer_time = NULL,
  1600. };
  1601. static const struct sde_connector_ops dp_ops = {
  1602. .post_init = dp_connector_post_init,
  1603. .detect = dp_connector_detect,
  1604. .get_modes = dp_connector_get_modes,
  1605. .atomic_check = dp_connector_atomic_check,
  1606. .mode_valid = dp_connector_mode_valid,
  1607. .get_info = dp_connector_get_info,
  1608. .get_mode_info = dp_connector_get_mode_info,
  1609. .post_open = dp_connector_post_open,
  1610. .check_status = NULL,
  1611. .set_colorspace = dp_connector_set_colorspace,
  1612. .config_hdr = dp_connector_config_hdr,
  1613. .cmd_transfer = NULL,
  1614. .cont_splash_config = NULL,
  1615. .cont_splash_res_disable = NULL,
  1616. .get_panel_vfp = NULL,
  1617. .update_pps = dp_connector_update_pps,
  1618. .cmd_receive = NULL,
  1619. .install_properties = dp_connector_install_properties,
  1620. .set_allowed_mode_switch = NULL,
  1621. .set_dyn_bit_clk = NULL,
  1622. .update_transfer_time = NULL,
  1623. };
  1624. struct msm_display_info info;
  1625. struct drm_encoder *encoder;
  1626. void *display, *connector;
  1627. int i, max_encoders;
  1628. int rc = 0;
  1629. u32 dsc_count = 0, mixer_count = 0;
  1630. u32 max_dp_dsc_count, max_dp_mixer_count;
  1631. if (!dev || !priv || !sde_kms) {
  1632. SDE_ERROR("invalid argument(s)\n");
  1633. return -EINVAL;
  1634. }
  1635. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1636. sde_kms->dp_display_count +
  1637. sde_kms->dp_stream_count;
  1638. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1639. max_encoders = ARRAY_SIZE(priv->encoders);
  1640. SDE_ERROR("capping number of displays to %d", max_encoders);
  1641. }
  1642. /* wb */
  1643. for (i = 0; i < sde_kms->wb_display_count &&
  1644. priv->num_encoders < max_encoders; ++i) {
  1645. display = sde_kms->wb_displays[i];
  1646. encoder = NULL;
  1647. memset(&info, 0x0, sizeof(info));
  1648. rc = sde_wb_get_info(NULL, &info, display);
  1649. if (rc) {
  1650. SDE_ERROR("wb get_info %d failed\n", i);
  1651. continue;
  1652. }
  1653. encoder = sde_encoder_init(dev, &info);
  1654. if (IS_ERR_OR_NULL(encoder)) {
  1655. SDE_ERROR("encoder init failed for wb %d\n", i);
  1656. continue;
  1657. }
  1658. rc = sde_wb_drm_init(display, encoder);
  1659. if (rc) {
  1660. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1661. sde_encoder_destroy(encoder);
  1662. continue;
  1663. }
  1664. connector = sde_connector_init(dev,
  1665. encoder,
  1666. 0,
  1667. display,
  1668. &wb_ops,
  1669. DRM_CONNECTOR_POLL_HPD,
  1670. DRM_MODE_CONNECTOR_VIRTUAL);
  1671. if (connector) {
  1672. priv->encoders[priv->num_encoders++] = encoder;
  1673. priv->connectors[priv->num_connectors++] = connector;
  1674. } else {
  1675. SDE_ERROR("wb %d connector init failed\n", i);
  1676. sde_wb_drm_deinit(display);
  1677. sde_encoder_destroy(encoder);
  1678. }
  1679. }
  1680. /* dsi */
  1681. for (i = 0; i < sde_kms->dsi_display_count &&
  1682. priv->num_encoders < max_encoders; ++i) {
  1683. display = sde_kms->dsi_displays[i];
  1684. encoder = NULL;
  1685. memset(&info, 0x0, sizeof(info));
  1686. rc = dsi_display_get_info(NULL, &info, display);
  1687. if (rc) {
  1688. SDE_ERROR("dsi get_info %d failed\n", i);
  1689. continue;
  1690. }
  1691. encoder = sde_encoder_init(dev, &info);
  1692. if (IS_ERR_OR_NULL(encoder)) {
  1693. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1694. continue;
  1695. }
  1696. rc = dsi_display_drm_bridge_init(display, encoder);
  1697. if (rc) {
  1698. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1699. sde_encoder_destroy(encoder);
  1700. continue;
  1701. }
  1702. connector = sde_connector_init(dev,
  1703. encoder,
  1704. dsi_display_get_drm_panel(display),
  1705. display,
  1706. &dsi_ops,
  1707. DRM_CONNECTOR_POLL_HPD,
  1708. DRM_MODE_CONNECTOR_DSI);
  1709. if (connector) {
  1710. priv->encoders[priv->num_encoders++] = encoder;
  1711. priv->connectors[priv->num_connectors++] = connector;
  1712. } else {
  1713. SDE_ERROR("dsi %d connector init failed\n", i);
  1714. dsi_display_drm_bridge_deinit(display);
  1715. sde_encoder_destroy(encoder);
  1716. continue;
  1717. }
  1718. rc = dsi_display_drm_ext_bridge_init(display,
  1719. encoder, connector);
  1720. if (rc) {
  1721. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1722. dsi_display_drm_bridge_deinit(display);
  1723. sde_connector_destroy(connector);
  1724. sde_encoder_destroy(encoder);
  1725. }
  1726. dsc_count += info.dsc_count;
  1727. mixer_count += info.lm_count;
  1728. if (dsi_display_has_dsc_switch_support(display))
  1729. sde_kms->dsc_switch_support = true;
  1730. }
  1731. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1732. !sde_kms->dsc_switch_support) {
  1733. SDE_DEBUG("dsc switch not supported\n");
  1734. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1735. }
  1736. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1737. sde_kms->catalog->mixer_count - mixer_count : 0;
  1738. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1739. sde_kms->catalog->dsc_count - dsc_count : 0;
  1740. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1741. SDE_DP_DSC_RESERVATION_SWITCH)
  1742. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1743. /* dp */
  1744. for (i = 0; i < sde_kms->dp_display_count &&
  1745. priv->num_encoders < max_encoders; ++i) {
  1746. int idx;
  1747. display = sde_kms->dp_displays[i];
  1748. encoder = NULL;
  1749. memset(&info, 0x0, sizeof(info));
  1750. rc = dp_connector_get_info(NULL, &info, display);
  1751. if (rc) {
  1752. SDE_ERROR("dp get_info %d failed\n", i);
  1753. continue;
  1754. }
  1755. encoder = sde_encoder_init(dev, &info);
  1756. if (IS_ERR_OR_NULL(encoder)) {
  1757. SDE_ERROR("dp encoder init failed %d\n", i);
  1758. continue;
  1759. }
  1760. rc = dp_drm_bridge_init(display, encoder,
  1761. max_dp_mixer_count, max_dp_dsc_count);
  1762. if (rc) {
  1763. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1764. sde_encoder_destroy(encoder);
  1765. continue;
  1766. }
  1767. connector = sde_connector_init(dev,
  1768. encoder,
  1769. NULL,
  1770. display,
  1771. &dp_ops,
  1772. DRM_CONNECTOR_POLL_HPD,
  1773. DRM_MODE_CONNECTOR_DisplayPort);
  1774. if (connector) {
  1775. priv->encoders[priv->num_encoders++] = encoder;
  1776. priv->connectors[priv->num_connectors++] = connector;
  1777. } else {
  1778. SDE_ERROR("dp %d connector init failed\n", i);
  1779. dp_drm_bridge_deinit(display);
  1780. sde_encoder_destroy(encoder);
  1781. }
  1782. /* update display cap to MST_MODE for DP MST encoders */
  1783. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1784. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1785. priv->num_encoders < max_encoders; idx++) {
  1786. info.h_tile_instance[0] = idx;
  1787. encoder = sde_encoder_init(dev, &info);
  1788. if (IS_ERR_OR_NULL(encoder)) {
  1789. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1790. continue;
  1791. }
  1792. rc = dp_mst_drm_bridge_init(display, encoder);
  1793. if (rc) {
  1794. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1795. i, rc);
  1796. sde_encoder_destroy(encoder);
  1797. continue;
  1798. }
  1799. priv->encoders[priv->num_encoders++] = encoder;
  1800. }
  1801. }
  1802. return 0;
  1803. }
  1804. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1805. {
  1806. struct msm_drm_private *priv;
  1807. int i;
  1808. if (!sde_kms) {
  1809. SDE_ERROR("invalid sde_kms\n");
  1810. return;
  1811. } else if (!sde_kms->dev) {
  1812. SDE_ERROR("invalid dev\n");
  1813. return;
  1814. } else if (!sde_kms->dev->dev_private) {
  1815. SDE_ERROR("invalid dev_private\n");
  1816. return;
  1817. }
  1818. priv = sde_kms->dev->dev_private;
  1819. for (i = 0; i < priv->num_crtcs; i++)
  1820. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1821. priv->num_crtcs = 0;
  1822. for (i = 0; i < priv->num_planes; i++)
  1823. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1824. priv->num_planes = 0;
  1825. for (i = 0; i < priv->num_connectors; i++)
  1826. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1827. priv->num_connectors = 0;
  1828. for (i = 0; i < priv->num_encoders; i++)
  1829. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1830. priv->num_encoders = 0;
  1831. _sde_kms_release_displays(sde_kms);
  1832. }
  1833. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1834. {
  1835. struct drm_device *dev;
  1836. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1837. struct drm_crtc *crtc;
  1838. struct msm_drm_private *priv;
  1839. struct sde_mdss_cfg *catalog;
  1840. int primary_planes_idx = 0, i, ret;
  1841. int max_crtc_count;
  1842. u32 sspp_id[MAX_PLANES];
  1843. u32 master_plane_id[MAX_PLANES];
  1844. u32 num_virt_planes = 0, dummy_mixer_count = 0;
  1845. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1846. SDE_ERROR("invalid sde_kms\n");
  1847. return -EINVAL;
  1848. }
  1849. dev = sde_kms->dev;
  1850. priv = dev->dev_private;
  1851. catalog = sde_kms->catalog;
  1852. ret = sde_core_irq_domain_add(sde_kms);
  1853. if (ret)
  1854. goto fail_irq;
  1855. /*
  1856. * Query for underlying display drivers, and create connectors,
  1857. * bridges and encoders for them.
  1858. */
  1859. if (!_sde_kms_get_displays(sde_kms))
  1860. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1861. for (i = 0; i < catalog->mixer_count; i++)
  1862. if (catalog->mixer[i].dummy_mixer)
  1863. dummy_mixer_count++;
  1864. max_crtc_count = catalog->mixer_count - dummy_mixer_count;
  1865. /* Create the planes */
  1866. for (i = 0; i < catalog->sspp_count; i++) {
  1867. bool primary = true;
  1868. if (primary_planes_idx >= max_crtc_count)
  1869. primary = false;
  1870. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1871. (1UL << max_crtc_count) - 1, 0);
  1872. if (IS_ERR(plane)) {
  1873. SDE_ERROR("sde_plane_init failed\n");
  1874. ret = PTR_ERR(plane);
  1875. goto fail;
  1876. }
  1877. priv->planes[priv->num_planes++] = plane;
  1878. if (primary)
  1879. primary_planes[primary_planes_idx++] = plane;
  1880. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1881. sde_is_custom_client()) {
  1882. int priority =
  1883. catalog->sspp[i].sblk->smart_dma_priority;
  1884. sspp_id[priority - 1] = catalog->sspp[i].id;
  1885. master_plane_id[priority - 1] = plane->base.id;
  1886. num_virt_planes++;
  1887. }
  1888. }
  1889. /* Initialize smart DMA virtual planes */
  1890. for (i = 0; i < num_virt_planes; i++) {
  1891. plane = sde_plane_init(dev, sspp_id[i], false,
  1892. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1893. if (IS_ERR(plane)) {
  1894. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1895. ret = PTR_ERR(plane);
  1896. goto fail;
  1897. }
  1898. priv->planes[priv->num_planes++] = plane;
  1899. }
  1900. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1901. /* Create one CRTC per encoder */
  1902. for (i = 0; i < max_crtc_count; i++) {
  1903. crtc = sde_crtc_init(dev, primary_planes[i]);
  1904. if (IS_ERR(crtc)) {
  1905. ret = PTR_ERR(crtc);
  1906. goto fail;
  1907. }
  1908. priv->crtcs[priv->num_crtcs++] = crtc;
  1909. }
  1910. if (sde_is_custom_client()) {
  1911. /* All CRTCs are compatible with all planes */
  1912. for (i = 0; i < priv->num_planes; i++)
  1913. priv->planes[i]->possible_crtcs =
  1914. (1 << priv->num_crtcs) - 1;
  1915. }
  1916. /* All CRTCs are compatible with all encoders */
  1917. for (i = 0; i < priv->num_encoders; i++)
  1918. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1919. return 0;
  1920. fail:
  1921. _sde_kms_drm_obj_destroy(sde_kms);
  1922. fail_irq:
  1923. sde_core_irq_domain_fini(sde_kms);
  1924. return ret;
  1925. }
  1926. /**
  1927. * sde_kms_timeline_status - provides current timeline status
  1928. * This API should be called without mode config lock.
  1929. * @dev: Pointer to drm device
  1930. */
  1931. void sde_kms_timeline_status(struct drm_device *dev)
  1932. {
  1933. struct drm_crtc *crtc;
  1934. struct drm_connector *conn;
  1935. struct drm_connector_list_iter conn_iter;
  1936. if (!dev) {
  1937. SDE_ERROR("invalid drm device node\n");
  1938. return;
  1939. }
  1940. drm_for_each_crtc(crtc, dev)
  1941. sde_crtc_timeline_status(crtc);
  1942. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1943. /*
  1944. *Probably locked from last close dumping status anyway
  1945. */
  1946. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1947. drm_connector_list_iter_begin(dev, &conn_iter);
  1948. drm_for_each_connector_iter(conn, &conn_iter)
  1949. sde_conn_timeline_status(conn);
  1950. drm_connector_list_iter_end(&conn_iter);
  1951. return;
  1952. }
  1953. mutex_lock(&dev->mode_config.mutex);
  1954. drm_connector_list_iter_begin(dev, &conn_iter);
  1955. drm_for_each_connector_iter(conn, &conn_iter)
  1956. sde_conn_timeline_status(conn);
  1957. drm_connector_list_iter_end(&conn_iter);
  1958. mutex_unlock(&dev->mode_config.mutex);
  1959. }
  1960. static int sde_kms_postinit(struct msm_kms *kms)
  1961. {
  1962. struct sde_kms *sde_kms = to_sde_kms(kms);
  1963. struct drm_device *dev;
  1964. struct drm_crtc *crtc;
  1965. struct msm_drm_private *priv;
  1966. int i, rc;
  1967. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1968. !sde_kms->dev->dev_private) {
  1969. SDE_ERROR("invalid sde_kms\n");
  1970. return -EINVAL;
  1971. }
  1972. dev = sde_kms->dev;
  1973. priv = sde_kms->dev->dev_private;
  1974. /*
  1975. * Handle (re)initializations during power enable, the sde power
  1976. * event call has to be after drm_irq_install to handle irq update.
  1977. */
  1978. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  1979. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  1980. SDE_POWER_EVENT_POST_ENABLE |
  1981. SDE_POWER_EVENT_PRE_DISABLE,
  1982. sde_kms_handle_power_event, sde_kms, "kms");
  1983. if (sde_kms->splash_data.num_splash_displays) {
  1984. SDE_DEBUG("Skipping MDP Resources disable\n");
  1985. } else {
  1986. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1987. sde_power_data_bus_set_quota(&priv->phandle, i,
  1988. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1989. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1990. pm_runtime_put_sync(sde_kms->dev->dev);
  1991. }
  1992. rc = _sde_debugfs_init(sde_kms);
  1993. if (rc)
  1994. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1995. drm_for_each_crtc(crtc, dev)
  1996. sde_crtc_post_init(dev, crtc);
  1997. return rc;
  1998. }
  1999. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  2000. struct drm_encoder *encoder)
  2001. {
  2002. return rate;
  2003. }
  2004. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  2005. struct platform_device *pdev)
  2006. {
  2007. struct drm_device *dev;
  2008. struct msm_drm_private *priv;
  2009. struct sde_vm_ops *vm_ops;
  2010. int i;
  2011. if (!sde_kms || !pdev)
  2012. return;
  2013. dev = sde_kms->dev;
  2014. if (!dev)
  2015. return;
  2016. priv = dev->dev_private;
  2017. if (!priv)
  2018. return;
  2019. if (sde_kms->genpd_init) {
  2020. sde_kms->genpd_init = false;
  2021. pm_genpd_remove(&sde_kms->genpd);
  2022. of_genpd_del_provider(pdev->dev.of_node);
  2023. }
  2024. vm_ops = sde_vm_get_ops(sde_kms);
  2025. if (vm_ops && vm_ops->vm_deinit)
  2026. vm_ops->vm_deinit(sde_kms, vm_ops);
  2027. if (sde_kms->hw_intr)
  2028. sde_hw_intr_destroy(sde_kms->hw_intr);
  2029. sde_kms->hw_intr = NULL;
  2030. if (sde_kms->power_event)
  2031. sde_power_handle_unregister_event(
  2032. &priv->phandle, sde_kms->power_event);
  2033. _sde_kms_release_displays(sde_kms);
  2034. _sde_kms_unmap_all_splash_regions(sde_kms);
  2035. if (sde_kms->catalog) {
  2036. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2037. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2038. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  2039. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  2040. }
  2041. }
  2042. if (sde_kms->rm_init)
  2043. sde_rm_destroy(&sde_kms->rm);
  2044. sde_kms->rm_init = false;
  2045. if (sde_kms->catalog)
  2046. sde_hw_catalog_deinit(sde_kms->catalog);
  2047. sde_kms->catalog = NULL;
  2048. if (sde_kms->sid)
  2049. msm_iounmap(pdev, sde_kms->sid);
  2050. sde_kms->sid = NULL;
  2051. if (sde_kms->reg_dma)
  2052. msm_iounmap(pdev, sde_kms->reg_dma);
  2053. sde_kms->reg_dma = NULL;
  2054. if (sde_kms->vbif[VBIF_NRT])
  2055. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  2056. sde_kms->vbif[VBIF_NRT] = NULL;
  2057. if (sde_kms->vbif[VBIF_RT])
  2058. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  2059. sde_kms->vbif[VBIF_RT] = NULL;
  2060. if (sde_kms->mmio)
  2061. msm_iounmap(pdev, sde_kms->mmio);
  2062. sde_kms->mmio = NULL;
  2063. sde_reg_dma_deinit();
  2064. _sde_kms_mmu_destroy(sde_kms);
  2065. }
  2066. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  2067. {
  2068. int i;
  2069. if (!sde_kms)
  2070. return -EINVAL;
  2071. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2072. struct msm_mmu *mmu;
  2073. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2074. if (!aspace)
  2075. continue;
  2076. mmu = sde_kms->aspace[i]->mmu;
  2077. if (secure_only &&
  2078. !aspace->mmu->funcs->is_domain_secure(mmu))
  2079. continue;
  2080. /* cleanup aspace before detaching */
  2081. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  2082. SDE_DEBUG("Detaching domain:%d\n", i);
  2083. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  2084. ARRAY_SIZE(iommu_ports));
  2085. aspace->domain_attached = false;
  2086. }
  2087. return 0;
  2088. }
  2089. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  2090. {
  2091. int i;
  2092. if (!sde_kms)
  2093. return -EINVAL;
  2094. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2095. struct msm_mmu *mmu;
  2096. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2097. if (!aspace)
  2098. continue;
  2099. mmu = sde_kms->aspace[i]->mmu;
  2100. if (secure_only &&
  2101. !aspace->mmu->funcs->is_domain_secure(mmu))
  2102. continue;
  2103. SDE_DEBUG("Attaching domain:%d\n", i);
  2104. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  2105. ARRAY_SIZE(iommu_ports));
  2106. aspace->domain_attached = true;
  2107. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  2108. }
  2109. return 0;
  2110. }
  2111. static void sde_kms_destroy(struct msm_kms *kms)
  2112. {
  2113. struct sde_kms *sde_kms;
  2114. struct drm_device *dev;
  2115. if (!kms) {
  2116. SDE_ERROR("invalid kms\n");
  2117. return;
  2118. }
  2119. sde_kms = to_sde_kms(kms);
  2120. dev = sde_kms->dev;
  2121. if (!dev || !dev->dev) {
  2122. SDE_ERROR("invalid device\n");
  2123. return;
  2124. }
  2125. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2126. kfree(sde_kms);
  2127. }
  2128. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2129. {
  2130. struct drm_crtc_state *crtc_state = NULL;
  2131. struct sde_crtc_state *c_state;
  2132. if (!state || !crtc) {
  2133. SDE_ERROR("invalid params\n");
  2134. return;
  2135. }
  2136. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2137. c_state = to_sde_crtc_state(crtc_state);
  2138. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2139. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2140. }
  2141. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2142. struct drm_encoder *enc, struct drm_atomic_state *state)
  2143. {
  2144. struct drm_connector *conn = NULL;
  2145. struct drm_connector *tmp_conn = NULL;
  2146. struct drm_connector_list_iter conn_iter;
  2147. struct drm_crtc_state *crtc_state = NULL;
  2148. struct drm_connector_state *conn_state = NULL;
  2149. int ret = 0;
  2150. drm_connector_list_iter_begin(dev, &conn_iter);
  2151. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2152. if (enc == tmp_conn->state->best_encoder) {
  2153. conn = tmp_conn;
  2154. break;
  2155. }
  2156. }
  2157. drm_connector_list_iter_end(&conn_iter);
  2158. if (!conn || !enc->crtc) {
  2159. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2160. return -EINVAL;
  2161. }
  2162. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2163. if (IS_ERR(crtc_state)) {
  2164. ret = PTR_ERR(crtc_state);
  2165. SDE_ERROR("error %d getting crtc %d state\n",
  2166. ret, DRMID(enc->crtc));
  2167. return ret;
  2168. }
  2169. conn_state = drm_atomic_get_connector_state(state, conn);
  2170. if (IS_ERR(conn_state)) {
  2171. ret = PTR_ERR(conn_state);
  2172. SDE_ERROR("error %d getting connector %d state\n",
  2173. ret, DRMID(conn));
  2174. return ret;
  2175. }
  2176. crtc_state->active = true;
  2177. crtc_state->enable = true;
  2178. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2179. if (ret)
  2180. SDE_ERROR("error %d setting the crtc\n", ret);
  2181. return ret;
  2182. }
  2183. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2184. struct drm_atomic_state *state)
  2185. {
  2186. struct drm_plane_state *plane_state;
  2187. int ret = 0;
  2188. plane_state = drm_atomic_get_plane_state(state, plane);
  2189. if (IS_ERR(plane_state)) {
  2190. ret = PTR_ERR(plane_state);
  2191. SDE_ERROR("error %d getting plane %d state\n",
  2192. ret, plane->base.id);
  2193. return;
  2194. }
  2195. plane->old_fb = plane->fb;
  2196. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2197. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2198. if (ret != 0)
  2199. SDE_ERROR("error %d disabling plane %d\n", ret,
  2200. plane->base.id);
  2201. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2202. }
  2203. static int _sde_kms_connector_add_refcount(struct sde_kms *sde_kms,
  2204. struct drm_atomic_state *state)
  2205. {
  2206. struct drm_device *dev = sde_kms->dev;
  2207. struct drm_connector *conn;
  2208. struct drm_connector_state *conn_state;
  2209. struct drm_connector_list_iter conn_iter;
  2210. struct sde_connector_state *c_state;
  2211. int ret = 0;
  2212. drm_connector_list_iter_begin(dev, &conn_iter);
  2213. drm_for_each_connector_iter(conn, &conn_iter) {
  2214. /*
  2215. * Acquire a connector reference to avoid removing
  2216. * connector in drm_release for splash and recovery cases.
  2217. */
  2218. conn_state = drm_atomic_get_connector_state(state, conn);
  2219. if (IS_ERR(conn_state)) {
  2220. ret = PTR_ERR(conn_state);
  2221. SDE_ERROR("error %d getting connector %d state\n",
  2222. ret, DRMID(conn));
  2223. return ret;
  2224. }
  2225. c_state = to_sde_connector_state(conn_state);
  2226. if (c_state->out_fb)
  2227. drm_framebuffer_put(c_state->out_fb);
  2228. }
  2229. drm_connector_list_iter_end(&conn_iter);
  2230. return ret;
  2231. }
  2232. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2233. struct drm_atomic_state *state)
  2234. {
  2235. struct drm_device *dev = sde_kms->dev;
  2236. struct drm_framebuffer *fb, *tfb;
  2237. struct list_head fbs;
  2238. struct drm_plane *plane;
  2239. struct drm_crtc *crtc = NULL;
  2240. unsigned int crtc_mask = 0;
  2241. int ret = 0;
  2242. INIT_LIST_HEAD(&fbs);
  2243. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2244. if (drm_framebuffer_read_refcount(fb) > 1) {
  2245. list_move_tail(&fb->filp_head, &fbs);
  2246. drm_for_each_plane(plane, dev) {
  2247. if (plane->state && plane->state->fb == fb) {
  2248. if (plane->state->crtc)
  2249. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2250. _sde_kms_plane_force_remove(plane, state);
  2251. }
  2252. }
  2253. } else {
  2254. list_del_init(&fb->filp_head);
  2255. drm_framebuffer_put(fb);
  2256. }
  2257. }
  2258. if (list_empty(&fbs)) {
  2259. SDE_DEBUG("skip commit as no fb(s)\n");
  2260. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  2261. _sde_kms_connector_add_refcount(sde_kms, state);
  2262. return 0;
  2263. }
  2264. drm_for_each_crtc(crtc, dev) {
  2265. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2266. struct drm_encoder *drm_enc;
  2267. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2268. crtc->state->encoder_mask) {
  2269. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2270. if (ret)
  2271. goto error;
  2272. }
  2273. sde_kms_helper_clear_dim_layers(state, crtc);
  2274. }
  2275. }
  2276. SDE_EVT32(state, crtc_mask);
  2277. SDE_DEBUG("null commit after removing all the pipes\n");
  2278. ret = drm_atomic_commit(state);
  2279. error:
  2280. if (ret) {
  2281. /*
  2282. * move the fbs back to original list, so it would be
  2283. * handled during drm_release
  2284. */
  2285. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2286. list_move_tail(&fb->filp_head, &file->fbs);
  2287. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2288. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2289. else
  2290. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2291. goto end;
  2292. }
  2293. while (!list_empty(&fbs)) {
  2294. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2295. list_del_init(&fb->filp_head);
  2296. drm_framebuffer_put(fb);
  2297. }
  2298. drm_for_each_crtc(crtc, dev) {
  2299. if (!ret && crtc_mask & drm_crtc_mask(crtc))
  2300. sde_kms_cancel_delayed_work(crtc);
  2301. }
  2302. end:
  2303. return ret;
  2304. }
  2305. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2306. {
  2307. struct sde_kms *sde_kms = to_sde_kms(kms);
  2308. struct drm_device *dev = sde_kms->dev;
  2309. struct msm_drm_private *priv = dev->dev_private;
  2310. unsigned int i;
  2311. struct drm_atomic_state *state = NULL;
  2312. struct drm_modeset_acquire_ctx ctx;
  2313. int ret = 0;
  2314. /* cancel pending flip event */
  2315. for (i = 0; i < priv->num_crtcs; i++)
  2316. sde_crtc_complete_flip(priv->crtcs[i], file);
  2317. drm_modeset_acquire_init(&ctx, 0);
  2318. retry:
  2319. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2320. if (ret == -EDEADLK) {
  2321. drm_modeset_backoff(&ctx);
  2322. goto retry;
  2323. } else if (WARN_ON(ret)) {
  2324. goto end;
  2325. }
  2326. state = drm_atomic_state_alloc(dev);
  2327. if (!state) {
  2328. ret = -ENOMEM;
  2329. goto end;
  2330. }
  2331. state->acquire_ctx = &ctx;
  2332. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2333. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2334. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2335. break;
  2336. drm_atomic_state_clear(state);
  2337. drm_modeset_backoff(&ctx);
  2338. }
  2339. end:
  2340. if (state)
  2341. drm_atomic_state_put(state);
  2342. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2343. drm_modeset_drop_locks(&ctx);
  2344. drm_modeset_acquire_fini(&ctx);
  2345. }
  2346. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2347. struct drm_atomic_state *state)
  2348. {
  2349. struct drm_device *dev = sde_kms->dev;
  2350. struct drm_plane *plane;
  2351. struct drm_plane_state *plane_state;
  2352. struct drm_crtc *crtc;
  2353. struct drm_crtc_state *crtc_state;
  2354. struct drm_connector *conn;
  2355. struct drm_connector_state *conn_state;
  2356. struct drm_connector_list_iter conn_iter;
  2357. int ret = 0;
  2358. drm_for_each_plane(plane, dev) {
  2359. plane_state = drm_atomic_get_plane_state(state, plane);
  2360. if (IS_ERR(plane_state)) {
  2361. ret = PTR_ERR(plane_state);
  2362. SDE_ERROR("error %d getting plane %d state\n",
  2363. ret, DRMID(plane));
  2364. return ret;
  2365. }
  2366. ret = sde_plane_helper_reset_custom_properties(plane,
  2367. plane_state);
  2368. if (ret) {
  2369. SDE_ERROR("error %d resetting plane props %d\n",
  2370. ret, DRMID(plane));
  2371. return ret;
  2372. }
  2373. }
  2374. drm_for_each_crtc(crtc, dev) {
  2375. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2376. if (IS_ERR(crtc_state)) {
  2377. ret = PTR_ERR(crtc_state);
  2378. SDE_ERROR("error %d getting crtc %d state\n",
  2379. ret, DRMID(crtc));
  2380. return ret;
  2381. }
  2382. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2383. if (ret) {
  2384. SDE_ERROR("error %d resetting crtc props %d\n",
  2385. ret, DRMID(crtc));
  2386. return ret;
  2387. }
  2388. }
  2389. drm_connector_list_iter_begin(dev, &conn_iter);
  2390. drm_for_each_connector_iter(conn, &conn_iter) {
  2391. conn_state = drm_atomic_get_connector_state(state, conn);
  2392. if (IS_ERR(conn_state)) {
  2393. ret = PTR_ERR(conn_state);
  2394. SDE_ERROR("error %d getting connector %d state\n",
  2395. ret, DRMID(conn));
  2396. return ret;
  2397. }
  2398. ret = sde_connector_helper_reset_custom_properties(conn,
  2399. conn_state);
  2400. if (ret) {
  2401. SDE_ERROR("error %d resetting connector props %d\n",
  2402. ret, DRMID(conn));
  2403. return ret;
  2404. }
  2405. }
  2406. drm_connector_list_iter_end(&conn_iter);
  2407. return ret;
  2408. }
  2409. static void sde_kms_lastclose(struct msm_kms *kms)
  2410. {
  2411. struct sde_kms *sde_kms;
  2412. struct drm_device *dev;
  2413. struct drm_atomic_state *state;
  2414. struct drm_modeset_acquire_ctx ctx;
  2415. int ret;
  2416. if (!kms) {
  2417. SDE_ERROR("invalid argument\n");
  2418. return;
  2419. }
  2420. sde_kms = to_sde_kms(kms);
  2421. dev = sde_kms->dev;
  2422. drm_modeset_acquire_init(&ctx, 0);
  2423. state = drm_atomic_state_alloc(dev);
  2424. if (!state) {
  2425. ret = -ENOMEM;
  2426. goto out_ctx;
  2427. }
  2428. state->acquire_ctx = &ctx;
  2429. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2430. retry:
  2431. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2432. if (ret)
  2433. goto out_state;
  2434. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2435. if (ret)
  2436. goto out_state;
  2437. ret = drm_atomic_commit(state);
  2438. out_state:
  2439. if (ret == -EDEADLK)
  2440. goto backoff;
  2441. drm_atomic_state_put(state);
  2442. out_ctx:
  2443. drm_modeset_drop_locks(&ctx);
  2444. drm_modeset_acquire_fini(&ctx);
  2445. if (ret)
  2446. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2447. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2448. return;
  2449. backoff:
  2450. drm_atomic_state_clear(state);
  2451. drm_modeset_backoff(&ctx);
  2452. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2453. goto retry;
  2454. }
  2455. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2456. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2457. {
  2458. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2459. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2460. struct drm_encoder *encoder;
  2461. struct drm_connector *connector;
  2462. struct drm_connector_state *new_connstate;
  2463. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2464. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2465. struct sde_connector *sde_conn;
  2466. struct dsi_display *dsi_display;
  2467. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2468. uint32_t crtc_encoder_cnt = 0;
  2469. enum sde_crtc_idle_pc_state idle_pc_state;
  2470. int rc = 0;
  2471. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2472. struct sde_crtc_state *new_state = NULL;
  2473. if (!new_cstate->active && !old_cstate->active)
  2474. continue;
  2475. new_state = to_sde_crtc_state(new_cstate);
  2476. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2477. active_crtc = crtc;
  2478. active_cstate = new_cstate;
  2479. commit_crtc_cnt++;
  2480. }
  2481. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2482. if (!crtc->state->active)
  2483. continue;
  2484. global_crtc_cnt++;
  2485. global_active_crtc = crtc;
  2486. }
  2487. if (active_crtc) {
  2488. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2489. crtc_encoder_cnt++;
  2490. }
  2491. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2492. int conn_mask = active_cstate->connector_mask;
  2493. if (drm_connector_mask(connector) & conn_mask) {
  2494. sde_conn = to_sde_connector(connector);
  2495. dsi_display = (struct dsi_display *) sde_conn->display;
  2496. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2497. dsi_display->trusted_vm_env);
  2498. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2499. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2500. dsi_display->type, dsi_display->trusted_vm_env);
  2501. break;
  2502. }
  2503. }
  2504. /* Check for single crtc commits only on valid VM requests */
  2505. if (active_crtc && global_active_crtc &&
  2506. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2507. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2508. active_crtc != global_active_crtc)) {
  2509. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2510. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2511. DRMID(active_crtc), DRMID(global_active_crtc));
  2512. return -E2BIG;
  2513. } else if ((vm_req == VM_REQ_RELEASE) &&
  2514. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2515. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2516. /*
  2517. * disable idle-pc before releasing the HW
  2518. * allow only specified number of encoders on a given crtc
  2519. */
  2520. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2521. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2522. return -EINVAL;
  2523. }
  2524. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2525. rc = vm_ops->vm_acquire(sde_kms);
  2526. if (rc) {
  2527. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2528. return rc;
  2529. }
  2530. if (vm_ops->vm_resource_init)
  2531. rc = vm_ops->vm_resource_init(sde_kms, state);
  2532. }
  2533. return rc;
  2534. }
  2535. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2536. struct drm_atomic_state *state)
  2537. {
  2538. struct sde_kms *sde_kms;
  2539. struct drm_crtc *crtc;
  2540. struct drm_crtc_state *new_cstate, *old_cstate;
  2541. struct sde_vm_ops *vm_ops;
  2542. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2543. int i, rc = 0;
  2544. bool vm_req_active = false, prev_vm_req = false;
  2545. bool vm_owns_hw;
  2546. if (!kms || !state)
  2547. return -EINVAL;
  2548. sde_kms = to_sde_kms(kms);
  2549. vm_ops = sde_vm_get_ops(sde_kms);
  2550. if (!vm_ops)
  2551. return 0;
  2552. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2553. return -EINVAL;
  2554. drm_for_each_crtc(crtc, state->dev) {
  2555. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2556. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2557. prev_vm_req = true;
  2558. break;
  2559. }
  2560. }
  2561. /* check for an active vm request */
  2562. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2563. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2564. if (!new_cstate->active && !old_cstate->active)
  2565. continue;
  2566. new_state = to_sde_crtc_state(new_cstate);
  2567. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2568. old_state = to_sde_crtc_state(old_cstate);
  2569. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2570. /*
  2571. * VM request should be validated in the following usecases
  2572. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2573. * - Previously, vm transition has taken place on one of the crtc's.
  2574. */
  2575. if (old_vm_req || new_vm_req || prev_vm_req) {
  2576. if (!vm_req_active) {
  2577. sde_vm_lock(sde_kms);
  2578. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2579. }
  2580. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2581. if (rc) {
  2582. SDE_ERROR(
  2583. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2584. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2585. sde_vm_unlock(sde_kms);
  2586. vm_req_active = false;
  2587. break;
  2588. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2589. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2590. if (!vm_req_active)
  2591. sde_vm_unlock(sde_kms);
  2592. } else {
  2593. vm_req_active = true;
  2594. }
  2595. }
  2596. }
  2597. /* validate active requests and perform acquire if necessary */
  2598. if (vm_req_active) {
  2599. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2600. sde_vm_unlock(sde_kms);
  2601. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2602. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2603. vm_req_active ? vm_owns_hw : -1, rc);
  2604. }
  2605. return rc;
  2606. }
  2607. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2608. struct drm_atomic_state *state)
  2609. {
  2610. struct sde_kms *sde_kms;
  2611. struct drm_device *dev;
  2612. struct drm_crtc *crtc;
  2613. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2614. struct drm_crtc_state *crtc_state;
  2615. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2616. bool sec_session = false, global_sec_session = false;
  2617. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2618. int i;
  2619. if (!kms || !state) {
  2620. return -EINVAL;
  2621. SDE_ERROR("invalid arguments\n");
  2622. }
  2623. sde_kms = to_sde_kms(kms);
  2624. dev = sde_kms->dev;
  2625. /* iterate state object for active secure/non-secure crtc */
  2626. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2627. if (!crtc_state->active)
  2628. continue;
  2629. active_crtc_cnt++;
  2630. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2631. &fb_sec, &fb_sec_dir);
  2632. if (fb_sec_dir)
  2633. sec_session = true;
  2634. cur_crtc = crtc;
  2635. }
  2636. /* iterate global list for active and secure/non-secure crtc */
  2637. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2638. if (!crtc->state->active)
  2639. continue;
  2640. global_active_crtc_cnt++;
  2641. /* update only when crtc is not the same as current crtc */
  2642. if (crtc != cur_crtc) {
  2643. fb_ns = fb_sec = fb_sec_dir = 0;
  2644. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2645. &fb_sec, &fb_sec_dir);
  2646. if (fb_sec_dir)
  2647. global_sec_session = true;
  2648. global_crtc = crtc;
  2649. }
  2650. }
  2651. if (!global_sec_session && !sec_session)
  2652. return 0;
  2653. /*
  2654. * - fail crtc commit, if secure-camera/secure-ui session is
  2655. * in-progress in any other display
  2656. * - fail secure-camera/secure-ui crtc commit, if any other display
  2657. * session is in-progress
  2658. */
  2659. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2660. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2661. SDE_ERROR(
  2662. "crtc%d secure check failed global_active:%d active:%d\n",
  2663. cur_crtc ? cur_crtc->base.id : -1,
  2664. global_active_crtc_cnt, active_crtc_cnt);
  2665. return -EPERM;
  2666. /*
  2667. * As only one crtc is allowed during secure session, the crtc
  2668. * in this commit should match with the global crtc
  2669. */
  2670. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2671. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2672. cur_crtc->base.id, sec_session,
  2673. global_crtc->base.id, global_sec_session);
  2674. return -EPERM;
  2675. }
  2676. return 0;
  2677. }
  2678. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2679. struct drm_atomic_state *state)
  2680. {
  2681. struct drm_crtc *crtc;
  2682. struct drm_crtc_state *new_cstate;
  2683. struct sde_crtc_state *cstate;
  2684. struct sde_vm_ops *vm_ops;
  2685. enum sde_crtc_vm_req vm_req;
  2686. struct sde_kms *sde_kms = to_sde_kms(kms);
  2687. vm_ops = sde_vm_get_ops(sde_kms);
  2688. if (!vm_ops)
  2689. return;
  2690. crtc = sde_kms_vm_get_vm_crtc(state);
  2691. if (!crtc)
  2692. return;
  2693. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2694. cstate = to_sde_crtc_state(new_cstate);
  2695. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2696. if (vm_req != VM_REQ_ACQUIRE)
  2697. return;
  2698. sde_vm_lock(sde_kms);
  2699. if (vm_ops->vm_acquire_fail_handler)
  2700. vm_ops->vm_acquire_fail_handler(sde_kms);
  2701. sde_vm_unlock(sde_kms);
  2702. }
  2703. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2704. struct drm_atomic_state *state)
  2705. {
  2706. struct sde_kms *sde_kms;
  2707. struct drm_crtc *crtc;
  2708. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2709. struct drm_encoder *encoder;
  2710. struct sde_crtc_state *cstate;
  2711. int i = 0, cnt = 0, max_cwb = 0;
  2712. if (!kms || !state) {
  2713. SDE_ERROR("invalid arguments\n");
  2714. return -EINVAL;
  2715. }
  2716. sde_kms = to_sde_kms(kms);
  2717. max_cwb = sde_kms->catalog->max_cwb;
  2718. if (!max_cwb)
  2719. return 0;
  2720. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2721. cstate = to_sde_crtc_state(new_crtc_state);
  2722. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2723. cnt++;
  2724. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2725. encoder->base.id);
  2726. }
  2727. if (cnt > max_cwb) {
  2728. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2729. cnt, max_cwb);
  2730. return -EOPNOTSUPP;
  2731. }
  2732. }
  2733. return 0;
  2734. }
  2735. static int sde_kms_atomic_check(struct msm_kms *kms,
  2736. struct drm_atomic_state *state)
  2737. {
  2738. struct sde_kms *sde_kms;
  2739. struct drm_device *dev;
  2740. int ret;
  2741. if (!kms || !state)
  2742. return -EINVAL;
  2743. sde_kms = to_sde_kms(kms);
  2744. dev = sde_kms->dev;
  2745. SDE_ATRACE_BEGIN("atomic_check");
  2746. if (sde_kms_is_suspend_blocked(dev)) {
  2747. SDE_DEBUG("suspended, skip atomic_check\n");
  2748. ret = -EBUSY;
  2749. goto end;
  2750. }
  2751. ret = sde_kms_check_vm_request(kms, state);
  2752. if (ret) {
  2753. SDE_ERROR("vm switch request checks failed\n");
  2754. goto end;
  2755. }
  2756. ret = drm_atomic_helper_check(dev, state);
  2757. if (ret)
  2758. goto vm_clean_up;
  2759. /*
  2760. * Check if any secure transition(moving CRTC between secure and
  2761. * non-secure state and vice-versa) is allowed or not. when moving
  2762. * to secure state, planes with fb_mode set to dir_translated only can
  2763. * be staged on the CRTC, and only one CRTC can be active during
  2764. * Secure state
  2765. */
  2766. ret = sde_kms_check_secure_transition(kms, state);
  2767. if (ret)
  2768. goto vm_clean_up;
  2769. ret = sde_kms_check_cwb_concurreny(kms, state);
  2770. if (ret)
  2771. goto vm_clean_up;
  2772. goto end;
  2773. vm_clean_up:
  2774. sde_kms_vm_res_release(kms, state);
  2775. end:
  2776. SDE_ATRACE_END("atomic_check");
  2777. return ret;
  2778. }
  2779. static struct msm_gem_address_space*
  2780. _sde_kms_get_address_space(struct msm_kms *kms,
  2781. unsigned int domain)
  2782. {
  2783. struct sde_kms *sde_kms;
  2784. if (!kms) {
  2785. SDE_ERROR("invalid kms\n");
  2786. return NULL;
  2787. }
  2788. sde_kms = to_sde_kms(kms);
  2789. if (!sde_kms) {
  2790. SDE_ERROR("invalid sde_kms\n");
  2791. return NULL;
  2792. }
  2793. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2794. return NULL;
  2795. return (sde_kms->aspace[domain] &&
  2796. sde_kms->aspace[domain]->domain_attached) ?
  2797. sde_kms->aspace[domain] : NULL;
  2798. }
  2799. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2800. unsigned int domain)
  2801. {
  2802. struct sde_kms *sde_kms;
  2803. struct msm_gem_address_space *aspace;
  2804. if (!kms) {
  2805. SDE_ERROR("invalid kms\n");
  2806. return NULL;
  2807. }
  2808. sde_kms = to_sde_kms(kms);
  2809. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2810. SDE_ERROR("invalid params\n");
  2811. return NULL;
  2812. }
  2813. aspace = _sde_kms_get_address_space(kms, domain);
  2814. return (aspace && aspace->domain_attached) ?
  2815. msm_gem_get_aspace_device(aspace) : NULL;
  2816. }
  2817. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2818. {
  2819. struct drm_device *dev = NULL;
  2820. struct sde_kms *sde_kms = NULL;
  2821. struct drm_connector *connector = NULL;
  2822. struct drm_connector_list_iter conn_iter;
  2823. struct sde_connector *sde_conn = NULL;
  2824. if (!kms) {
  2825. SDE_ERROR("invalid kms\n");
  2826. return;
  2827. }
  2828. sde_kms = to_sde_kms(kms);
  2829. dev = sde_kms->dev;
  2830. if (!dev) {
  2831. SDE_ERROR("invalid device\n");
  2832. return;
  2833. }
  2834. if (!dev->mode_config.poll_enabled)
  2835. return;
  2836. mutex_lock(&dev->mode_config.mutex);
  2837. drm_connector_list_iter_begin(dev, &conn_iter);
  2838. drm_for_each_connector_iter(connector, &conn_iter) {
  2839. /* Only handle HPD capable connectors. */
  2840. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2841. continue;
  2842. sde_conn = to_sde_connector(connector);
  2843. if (sde_conn->ops.post_open)
  2844. sde_conn->ops.post_open(&sde_conn->base,
  2845. sde_conn->display);
  2846. }
  2847. drm_connector_list_iter_end(&conn_iter);
  2848. mutex_unlock(&dev->mode_config.mutex);
  2849. }
  2850. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2851. struct sde_splash_display *splash_display,
  2852. struct drm_crtc *crtc)
  2853. {
  2854. struct msm_drm_private *priv;
  2855. struct drm_plane *plane;
  2856. struct sde_splash_mem *splash;
  2857. struct sde_splash_mem *demura;
  2858. struct sde_plane_state *pstate;
  2859. struct sde_sspp_index_info *pipe_info;
  2860. enum sde_sspp pipe_id;
  2861. bool is_virtual;
  2862. int i;
  2863. if (!sde_kms || !splash_display || !crtc) {
  2864. SDE_ERROR("invalid input args\n");
  2865. return -EINVAL;
  2866. }
  2867. priv = sde_kms->dev->dev_private;
  2868. pipe_info = &splash_display->pipe_info;
  2869. splash = splash_display->splash;
  2870. demura = splash_display->demura;
  2871. for (i = 0; i < priv->num_planes; i++) {
  2872. plane = priv->planes[i];
  2873. pipe_id = sde_plane_pipe(plane);
  2874. is_virtual = is_sde_plane_virtual(plane);
  2875. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2876. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2877. if (splash && sde_plane_validate_src_addr(plane,
  2878. splash->splash_buf_base,
  2879. splash->splash_buf_size)) {
  2880. if (!demura || sde_plane_validate_src_addr(
  2881. plane, demura->splash_buf_base,
  2882. demura->splash_buf_size)) {
  2883. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2884. pipe_id, DRMID(crtc));
  2885. continue;
  2886. }
  2887. }
  2888. plane->state->crtc = crtc;
  2889. crtc->state->plane_mask |= drm_plane_mask(plane);
  2890. pstate = to_sde_plane_state(plane->state);
  2891. pstate->cont_splash_populated = true;
  2892. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2893. DRMID(crtc), DRMID(plane), is_virtual);
  2894. }
  2895. }
  2896. return 0;
  2897. }
  2898. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2899. struct dsi_display *dsi_display)
  2900. {
  2901. void *display;
  2902. struct drm_encoder *encoder = NULL;
  2903. struct msm_display_info info;
  2904. struct drm_device *dev;
  2905. struct sde_kms *sde_kms;
  2906. struct drm_connector_list_iter conn_iter;
  2907. struct drm_connector *connector = NULL;
  2908. struct sde_connector *sde_conn = NULL;
  2909. int rc = 0;
  2910. sde_kms = to_sde_kms(kms);
  2911. dev = sde_kms->dev;
  2912. display = dsi_display;
  2913. if (dsi_display) {
  2914. if (dsi_display->bridge->base.encoder) {
  2915. encoder = dsi_display->bridge->base.encoder;
  2916. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2917. }
  2918. memset(&info, 0x0, sizeof(info));
  2919. rc = dsi_display_get_info(NULL, &info, display);
  2920. if (rc) {
  2921. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2922. __func__, rc);
  2923. encoder = NULL;
  2924. }
  2925. }
  2926. drm_connector_list_iter_begin(dev, &conn_iter);
  2927. drm_for_each_connector_iter(connector, &conn_iter) {
  2928. struct drm_encoder *c_encoder;
  2929. drm_connector_for_each_possible_encoder(connector,
  2930. c_encoder)
  2931. break;
  2932. if (!c_encoder) {
  2933. SDE_ERROR("c_encoder not found\n");
  2934. return -EINVAL;
  2935. }
  2936. /**
  2937. * Inform cont_splash is disabled to each interface/connector.
  2938. * This is currently supported for DSI interface.
  2939. */
  2940. sde_conn = to_sde_connector(connector);
  2941. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2942. if (!dsi_display || !encoder) {
  2943. sde_conn->ops.cont_splash_res_disable
  2944. (sde_conn->display);
  2945. } else if (c_encoder->base.id == encoder->base.id) {
  2946. /**
  2947. * This handles dual DSI
  2948. * configuration where one DSI
  2949. * interface has cont_splash
  2950. * enabled and the other doesn't.
  2951. */
  2952. sde_conn->ops.cont_splash_res_disable
  2953. (sde_conn->display);
  2954. break;
  2955. }
  2956. }
  2957. }
  2958. drm_connector_list_iter_end(&conn_iter);
  2959. return 0;
  2960. }
  2961. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2962. {
  2963. int i;
  2964. void *display;
  2965. struct dsi_display *dsi_display;
  2966. struct drm_encoder *encoder;
  2967. if (!sde_kms)
  2968. return -EINVAL;
  2969. if (!sde_in_trusted_vm(sde_kms))
  2970. return 0;
  2971. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2972. display = sde_kms->dsi_displays[i];
  2973. dsi_display = (struct dsi_display *)display;
  2974. if (!dsi_display->bridge->base.encoder) {
  2975. SDE_ERROR("no encoder on dsi display:%d", i);
  2976. return -EINVAL;
  2977. }
  2978. encoder = dsi_display->bridge->base.encoder;
  2979. encoder->possible_crtcs = 1 << i;
  2980. SDE_DEBUG(
  2981. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2982. encoder->index, encoder->base.id,
  2983. encoder->name, encoder->possible_crtcs);
  2984. }
  2985. return 0;
  2986. }
  2987. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2988. struct sde_kms *sde_kms, struct drm_connector *connector,
  2989. struct drm_atomic_state *state)
  2990. {
  2991. struct drm_display_mode *mode, *cur_mode = NULL;
  2992. struct drm_crtc *crtc;
  2993. struct drm_crtc_state *new_cstate, *old_cstate;
  2994. u32 i = 0;
  2995. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2996. list_for_each_entry(mode, &connector->modes, head) {
  2997. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2998. cur_mode = mode;
  2999. break;
  3000. }
  3001. }
  3002. } else if (state) {
  3003. /* get the mode from first atomic_check phase for trusted_vm*/
  3004. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  3005. new_cstate, i) {
  3006. if (!new_cstate->active && !old_cstate->active)
  3007. continue;
  3008. list_for_each_entry(mode, &connector->modes, head) {
  3009. if (drm_mode_equal(&new_cstate->mode, mode)) {
  3010. cur_mode = mode;
  3011. break;
  3012. }
  3013. }
  3014. }
  3015. }
  3016. return cur_mode;
  3017. }
  3018. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  3019. struct drm_atomic_state *state)
  3020. {
  3021. void *display;
  3022. struct dsi_display *dsi_display;
  3023. struct msm_display_info info;
  3024. struct drm_encoder *encoder = NULL;
  3025. struct drm_crtc *crtc = NULL;
  3026. int i, rc = 0;
  3027. struct drm_display_mode *drm_mode = NULL;
  3028. struct drm_device *dev;
  3029. struct msm_drm_private *priv;
  3030. struct sde_kms *sde_kms;
  3031. struct drm_connector_list_iter conn_iter;
  3032. struct drm_connector *connector = NULL;
  3033. struct sde_connector *sde_conn = NULL;
  3034. struct sde_splash_display *splash_display;
  3035. if (!kms) {
  3036. SDE_ERROR("invalid kms\n");
  3037. return -EINVAL;
  3038. }
  3039. sde_kms = to_sde_kms(kms);
  3040. dev = sde_kms->dev;
  3041. if (!dev) {
  3042. SDE_ERROR("invalid device\n");
  3043. return -EINVAL;
  3044. }
  3045. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  3046. if (rc) {
  3047. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  3048. return -EINVAL;
  3049. }
  3050. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  3051. && (!sde_kms->splash_data.num_splash_regions)) ||
  3052. !sde_kms->splash_data.num_splash_displays) {
  3053. DRM_INFO("cont_splash feature not enabled\n");
  3054. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  3055. return rc;
  3056. }
  3057. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  3058. sde_kms->splash_data.num_splash_displays,
  3059. sde_kms->dsi_display_count);
  3060. /* dsi */
  3061. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  3062. struct sde_crtc_state *cstate;
  3063. struct sde_connector_state *conn_state;
  3064. display = sde_kms->dsi_displays[i];
  3065. dsi_display = (struct dsi_display *)display;
  3066. splash_display = &sde_kms->splash_data.splash_display[i];
  3067. if (!splash_display->cont_splash_enabled) {
  3068. SDE_DEBUG("display->name = %s splash not enabled\n",
  3069. dsi_display->name);
  3070. sde_kms_inform_cont_splash_res_disable(kms,
  3071. dsi_display);
  3072. continue;
  3073. }
  3074. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  3075. if (dsi_display->bridge->base.encoder) {
  3076. encoder = dsi_display->bridge->base.encoder;
  3077. SDE_DEBUG("encoder name = %s\n", encoder->name);
  3078. }
  3079. memset(&info, 0x0, sizeof(info));
  3080. rc = dsi_display_get_info(NULL, &info, display);
  3081. if (rc) {
  3082. SDE_ERROR("dsi get_info %d failed\n", i);
  3083. encoder = NULL;
  3084. continue;
  3085. }
  3086. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  3087. ((info.is_connected) ? "true" : "false"),
  3088. info.display_type);
  3089. if (!encoder) {
  3090. SDE_ERROR("encoder not initialized\n");
  3091. return -EINVAL;
  3092. }
  3093. priv = sde_kms->dev->dev_private;
  3094. encoder->crtc = priv->crtcs[i];
  3095. crtc = encoder->crtc;
  3096. splash_display->encoder = encoder;
  3097. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  3098. i, crtc->index, crtc->base.id, encoder->index,
  3099. encoder->base.id);
  3100. mutex_lock(&dev->mode_config.mutex);
  3101. drm_connector_list_iter_begin(dev, &conn_iter);
  3102. drm_for_each_connector_iter(connector, &conn_iter) {
  3103. struct drm_encoder *c_encoder;
  3104. drm_connector_for_each_possible_encoder(connector,
  3105. c_encoder)
  3106. break;
  3107. if (!c_encoder) {
  3108. SDE_ERROR("c_encoder not found\n");
  3109. mutex_unlock(&dev->mode_config.mutex);
  3110. return -EINVAL;
  3111. }
  3112. /**
  3113. * SDE_KMS doesn't attach more than one encoder to
  3114. * a DSI connector. So it is safe to check only with
  3115. * the first encoder entry. Revisit this logic if we
  3116. * ever have to support continuous splash for
  3117. * external displays in MST configuration.
  3118. */
  3119. if (c_encoder->base.id == encoder->base.id)
  3120. break;
  3121. }
  3122. drm_connector_list_iter_end(&conn_iter);
  3123. if (!connector) {
  3124. SDE_ERROR("connector not initialized\n");
  3125. mutex_unlock(&dev->mode_config.mutex);
  3126. return -EINVAL;
  3127. }
  3128. mutex_unlock(&dev->mode_config.mutex);
  3129. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  3130. crtc->state->connector_mask = drm_connector_mask(connector);
  3131. connector->state->crtc = crtc;
  3132. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  3133. if (!drm_mode) {
  3134. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  3135. sde_kms->splash_data.type);
  3136. return -EINVAL;
  3137. }
  3138. SDE_DEBUG(
  3139. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  3140. drm_mode->name, drm_mode->type,
  3141. drm_mode->flags, sde_kms->splash_data.type);
  3142. /* Update CRTC drm structure */
  3143. crtc->state->active = true;
  3144. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3145. if (rc) {
  3146. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3147. return rc;
  3148. }
  3149. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3150. drm_mode_copy(&crtc->mode, drm_mode);
  3151. cstate = to_sde_crtc_state(crtc->state);
  3152. cstate->cont_splash_populated = true;
  3153. /* Update encoder structure */
  3154. sde_encoder_update_caps_for_cont_splash(encoder,
  3155. splash_display, true);
  3156. sde_crtc_update_cont_splash_settings(crtc);
  3157. sde_conn = to_sde_connector(connector);
  3158. if (sde_conn && sde_conn->ops.cont_splash_config)
  3159. sde_conn->ops.cont_splash_config(sde_conn->display);
  3160. conn_state = to_sde_connector_state(connector->state);
  3161. conn_state->cont_splash_populated = true;
  3162. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3163. splash_display, crtc);
  3164. if (rc) {
  3165. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3166. return rc;
  3167. }
  3168. }
  3169. return rc;
  3170. }
  3171. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3172. {
  3173. struct sde_kms *sde_kms;
  3174. if (!kms) {
  3175. SDE_ERROR("invalid kms\n");
  3176. return false;
  3177. }
  3178. sde_kms = to_sde_kms(kms);
  3179. return sde_kms->splash_data.num_splash_displays;
  3180. }
  3181. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3182. const struct drm_display_mode *mode,
  3183. const struct msm_resource_caps_info *res, u32 *num_lm)
  3184. {
  3185. struct sde_kms *sde_kms;
  3186. s64 mode_clock_hz = 0;
  3187. s64 max_mdp_clock_hz = 0;
  3188. s64 max_lm_width = 0;
  3189. s64 hdisplay_fp = 0;
  3190. s64 htotal_fp = 0;
  3191. s64 vtotal_fp = 0;
  3192. s64 vrefresh_fp = 0;
  3193. s64 mdp_fudge_factor = 0;
  3194. s64 num_lm_fp = 0;
  3195. s64 lm_clk_fp = 0;
  3196. s64 lm_width_fp = 0;
  3197. int rc = 0;
  3198. if (!num_lm) {
  3199. SDE_ERROR("invalid num_lm pointer\n");
  3200. return -EINVAL;
  3201. }
  3202. /* default to 1 layer mixer */
  3203. *num_lm = 1;
  3204. if (!kms || !mode || !res) {
  3205. SDE_ERROR("invalid input args\n");
  3206. return -EINVAL;
  3207. }
  3208. sde_kms = to_sde_kms(kms);
  3209. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3210. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3211. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3212. htotal_fp = drm_int2fixp(mode->htotal);
  3213. vtotal_fp = drm_int2fixp(mode->vtotal);
  3214. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3215. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3216. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3217. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3218. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3219. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3220. if (mode_clock_hz > max_mdp_clock_hz ||
  3221. hdisplay_fp > max_lm_width) {
  3222. *num_lm = 0;
  3223. do {
  3224. *num_lm += 2;
  3225. num_lm_fp = drm_int2fixp(*num_lm);
  3226. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3227. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3228. if (*num_lm > 4) {
  3229. rc = -EINVAL;
  3230. goto error;
  3231. }
  3232. } while (lm_clk_fp > max_mdp_clock_hz ||
  3233. lm_width_fp > max_lm_width);
  3234. mode_clock_hz = lm_clk_fp;
  3235. }
  3236. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3237. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3238. *num_lm, drm_fixp2int(mode_clock_hz),
  3239. sde_kms->perf.max_core_clk_rate);
  3240. return 0;
  3241. error:
  3242. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3243. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3244. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3245. *num_lm, drm_fixp2int(mode_clock_hz),
  3246. sde_kms->perf.max_core_clk_rate);
  3247. return rc;
  3248. }
  3249. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3250. u32 hdisplay, u32 *num_dsc)
  3251. {
  3252. struct sde_kms *sde_kms;
  3253. uint32_t max_dsc_width;
  3254. if (!num_dsc) {
  3255. SDE_ERROR("invalid num_dsc pointer\n");
  3256. return -EINVAL;
  3257. }
  3258. *num_dsc = 0;
  3259. if (!kms || !hdisplay) {
  3260. SDE_ERROR("invalid input args\n");
  3261. return -EINVAL;
  3262. }
  3263. sde_kms = to_sde_kms(kms);
  3264. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3265. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3266. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3267. hdisplay, max_dsc_width,
  3268. *num_dsc);
  3269. return 0;
  3270. }
  3271. static bool sde_kms_in_trusted_vm(const struct msm_kms *kms)
  3272. {
  3273. struct sde_kms *sde_kms;
  3274. if (!kms) {
  3275. SDE_ERROR("invalid kms\n");
  3276. return false;
  3277. }
  3278. sde_kms = to_sde_kms(kms);
  3279. return sde_in_trusted_vm(sde_kms);
  3280. }
  3281. static int _sde_kms_null_commit(struct drm_device *dev,
  3282. struct drm_encoder *enc)
  3283. {
  3284. struct drm_modeset_acquire_ctx ctx;
  3285. struct drm_atomic_state *state = NULL;
  3286. int retry_cnt = 0;
  3287. int ret = 0;
  3288. drm_modeset_acquire_init(&ctx, 0);
  3289. retry:
  3290. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3291. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3292. drm_modeset_backoff(&ctx);
  3293. retry_cnt++;
  3294. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3295. goto retry;
  3296. } else if (WARN_ON(ret)) {
  3297. goto end;
  3298. }
  3299. state = drm_atomic_state_alloc(dev);
  3300. if (!state) {
  3301. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3302. goto end;
  3303. }
  3304. state->acquire_ctx = &ctx;
  3305. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3306. if (ret)
  3307. goto end;
  3308. ret = drm_atomic_commit(state);
  3309. if (ret)
  3310. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3311. end:
  3312. if (state)
  3313. drm_atomic_state_put(state);
  3314. drm_modeset_drop_locks(&ctx);
  3315. drm_modeset_acquire_fini(&ctx);
  3316. return ret;
  3317. }
  3318. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3319. const int32_t connector_id)
  3320. {
  3321. struct drm_connector_list_iter conn_iter;
  3322. struct drm_connector *conn;
  3323. struct drm_encoder *drm_enc;
  3324. drm_connector_list_iter_begin(dev, &conn_iter);
  3325. drm_for_each_connector_iter(conn, &conn_iter) {
  3326. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3327. connector_id != conn->base.id)
  3328. continue;
  3329. if (conn->state && conn->state->best_encoder)
  3330. drm_enc = conn->state->best_encoder;
  3331. else
  3332. drm_enc = conn->encoder;
  3333. if (drm_enc)
  3334. sde_encoder_early_wakeup(drm_enc);
  3335. }
  3336. drm_connector_list_iter_end(&conn_iter);
  3337. }
  3338. static int sde_kms_trigger_null_flush(struct msm_kms *kms)
  3339. {
  3340. struct sde_kms *sde_kms;
  3341. struct sde_splash_display *splash_display;
  3342. struct drm_crtc *crtc;
  3343. int i, rc = 0;
  3344. if (!kms) {
  3345. SDE_ERROR("invalid kms\n");
  3346. return -EINVAL;
  3347. }
  3348. sde_kms = to_sde_kms(kms);
  3349. /* If splash handoff is done, early return*/
  3350. if (!sde_kms->splash_data.num_splash_displays)
  3351. return 0;
  3352. /* If all builtin-displays are having cont splash enabled, ignore lastclose*/
  3353. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  3354. return -EINVAL;
  3355. /*
  3356. * Trigger NULL flush if built-in secondary/primary is stuck in splash
  3357. * while the primary/secondary is running respectively before lastclose.
  3358. */
  3359. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3360. splash_display = &sde_kms->splash_data.splash_display[i];
  3361. if (splash_display->cont_splash_enabled && splash_display->encoder) {
  3362. crtc = splash_display->encoder->crtc;
  3363. SDE_DEBUG("triggering null commit on enc:%d\n",
  3364. DRMID(splash_display->encoder));
  3365. SDE_EVT32(DRMID(splash_display->encoder), SDE_EVTLOG_FUNC_ENTRY);
  3366. rc = _sde_kms_null_commit(sde_kms->dev, splash_display->encoder);
  3367. if (!rc && crtc)
  3368. sde_kms_cancel_delayed_work(crtc);
  3369. if (rc)
  3370. DRM_ERROR("null flush commit failure during lastclose\n");
  3371. }
  3372. }
  3373. return 0;
  3374. }
  3375. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3376. struct device *dev)
  3377. {
  3378. int ret, crtc_id = 0;
  3379. struct drm_device *ddev = dev_get_drvdata(dev);
  3380. struct drm_connector *conn;
  3381. struct drm_connector_list_iter conn_iter;
  3382. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3383. drm_connector_list_iter_begin(ddev, &conn_iter);
  3384. drm_for_each_connector_iter(conn, &conn_iter) {
  3385. uint64_t lp;
  3386. lp = sde_connector_get_lp(conn);
  3387. if (lp != SDE_MODE_DPMS_LP2)
  3388. continue;
  3389. if (sde_encoder_in_clone_mode(conn->encoder))
  3390. continue;
  3391. crtc_id = drm_crtc_index(conn->state->crtc);
  3392. if (priv->disp_thread[crtc_id].thread)
  3393. kthread_flush_worker(
  3394. &priv->disp_thread[crtc_id].worker);
  3395. ret = sde_encoder_wait_for_event(conn->encoder,
  3396. MSM_ENC_TX_COMPLETE);
  3397. if (ret && ret != -EWOULDBLOCK) {
  3398. SDE_ERROR(
  3399. "[conn: %d] wait for commit done returned %d\n",
  3400. conn->base.id, ret);
  3401. } else if (!ret) {
  3402. if (priv->event_thread[crtc_id].thread)
  3403. kthread_flush_worker(
  3404. &priv->event_thread[crtc_id].worker);
  3405. sde_encoder_idle_request(conn->encoder);
  3406. }
  3407. }
  3408. drm_connector_list_iter_end(&conn_iter);
  3409. msm_atomic_flush_display_threads(priv);
  3410. }
  3411. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3412. {
  3413. struct sde_connector_state *sde_conn_state;
  3414. if (!conn_state)
  3415. return NULL;
  3416. sde_conn_state = to_sde_connector_state(conn_state);
  3417. return &sde_conn_state->msm_mode;
  3418. }
  3419. static int sde_kms_pm_suspend(struct device *dev)
  3420. {
  3421. struct drm_device *ddev;
  3422. struct drm_modeset_acquire_ctx ctx;
  3423. struct drm_connector *conn;
  3424. struct drm_encoder *enc;
  3425. struct drm_connector_list_iter conn_iter;
  3426. struct drm_atomic_state *state = NULL;
  3427. struct sde_kms *sde_kms;
  3428. int ret = 0, num_crtcs = 0;
  3429. if (!dev)
  3430. return -EINVAL;
  3431. ddev = dev_get_drvdata(dev);
  3432. if (!ddev || !ddev_to_msm_kms(ddev))
  3433. return -EINVAL;
  3434. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3435. SDE_EVT32(0);
  3436. /* disable hot-plug polling */
  3437. drm_kms_helper_poll_disable(ddev);
  3438. /* if any built-in display is stuck in CS, skip PM suspend entry to
  3439. * avoid driver SW state changes. With speculative fence enabled, HAL depends
  3440. * on power_on notification for the first commit to exit the Wait completion
  3441. * instead of retire fence signal.
  3442. */
  3443. drm_for_each_encoder(enc, ddev) {
  3444. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3445. SDE_DEBUG("skip PM suspend, splash is enabled on enc:%d\n", DRMID(enc));
  3446. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3447. return -EINVAL;
  3448. }
  3449. }
  3450. /* acquire modeset lock(s) */
  3451. drm_modeset_acquire_init(&ctx, 0);
  3452. retry:
  3453. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3454. if (ret)
  3455. goto unlock;
  3456. /* save current state for resume */
  3457. if (sde_kms->suspend_state)
  3458. drm_atomic_state_put(sde_kms->suspend_state);
  3459. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3460. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3461. ret = PTR_ERR(sde_kms->suspend_state);
  3462. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3463. sde_kms->suspend_state = NULL;
  3464. goto unlock;
  3465. }
  3466. /* create atomic state to disable all CRTCs */
  3467. state = drm_atomic_state_alloc(ddev);
  3468. if (!state) {
  3469. ret = -ENOMEM;
  3470. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3471. goto unlock;
  3472. }
  3473. state->acquire_ctx = &ctx;
  3474. drm_connector_list_iter_begin(ddev, &conn_iter);
  3475. drm_for_each_connector_iter(conn, &conn_iter) {
  3476. struct drm_crtc_state *crtc_state;
  3477. uint64_t lp;
  3478. if (!conn->state || !conn->state->crtc ||
  3479. conn->dpms != DRM_MODE_DPMS_ON ||
  3480. sde_encoder_in_clone_mode(conn->encoder))
  3481. continue;
  3482. lp = sde_connector_get_lp(conn);
  3483. if (lp == SDE_MODE_DPMS_LP1 &&
  3484. !sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE)) {
  3485. /* transition LP1->LP2 on pm suspend */
  3486. ret = sde_connector_set_property_for_commit(conn, state,
  3487. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3488. if (ret) {
  3489. DRM_ERROR("failed to set lp2 for conn %d\n",
  3490. conn->base.id);
  3491. drm_connector_list_iter_end(&conn_iter);
  3492. goto unlock;
  3493. }
  3494. }
  3495. if (lp != SDE_MODE_DPMS_LP2 ||
  3496. sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE)) {
  3497. /* force CRTC to be inactive */
  3498. crtc_state = drm_atomic_get_crtc_state(state,
  3499. conn->state->crtc);
  3500. if (IS_ERR_OR_NULL(crtc_state)) {
  3501. DRM_ERROR("failed to get crtc %d state\n",
  3502. conn->state->crtc->base.id);
  3503. drm_connector_list_iter_end(&conn_iter);
  3504. ret = -EINVAL;
  3505. goto unlock;
  3506. }
  3507. if (lp != SDE_MODE_DPMS_LP1 ||
  3508. sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE))
  3509. crtc_state->active = false;
  3510. ++num_crtcs;
  3511. }
  3512. }
  3513. drm_connector_list_iter_end(&conn_iter);
  3514. /* check for nothing to do */
  3515. if (num_crtcs == 0) {
  3516. DRM_DEBUG("all crtcs are already in the off state\n");
  3517. sde_kms->suspend_block = true;
  3518. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3519. goto unlock;
  3520. }
  3521. /* commit the "disable all" state */
  3522. ret = drm_atomic_commit(state);
  3523. if (ret < 0) {
  3524. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3525. goto unlock;
  3526. }
  3527. sde_kms->suspend_block = true;
  3528. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3529. unlock:
  3530. if (state) {
  3531. drm_atomic_state_put(state);
  3532. state = NULL;
  3533. }
  3534. if (ret == -EDEADLK) {
  3535. drm_modeset_backoff(&ctx);
  3536. goto retry;
  3537. }
  3538. if ((ret || !num_crtcs) && sde_kms->suspend_state) {
  3539. drm_atomic_state_put(sde_kms->suspend_state);
  3540. sde_kms->suspend_state = NULL;
  3541. }
  3542. drm_modeset_drop_locks(&ctx);
  3543. drm_modeset_acquire_fini(&ctx);
  3544. /*
  3545. * pm runtime driver avoids multiple runtime_suspend API call by
  3546. * checking runtime_status. However, this call helps when there is a
  3547. * race condition between pm_suspend call and doze_suspend/power_off
  3548. * commit. It removes the extra vote from suspend and adds it back
  3549. * later to allow power collapse during pm_suspend call
  3550. */
  3551. pm_runtime_put_sync(dev);
  3552. pm_runtime_get_noresume(dev);
  3553. /* dump clock state before entering suspend */
  3554. if (sde_kms->pm_suspend_clk_dump)
  3555. _sde_kms_dump_clks_state(sde_kms);
  3556. return ret;
  3557. }
  3558. static int sde_kms_pm_resume(struct device *dev)
  3559. {
  3560. struct drm_device *ddev;
  3561. struct sde_kms *sde_kms;
  3562. struct drm_encoder *enc;
  3563. struct drm_modeset_acquire_ctx ctx;
  3564. int ret, i;
  3565. if (!dev)
  3566. return -EINVAL;
  3567. ddev = dev_get_drvdata(dev);
  3568. if (!ddev || !ddev_to_msm_kms(ddev))
  3569. return -EINVAL;
  3570. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3571. SDE_EVT32(sde_kms->suspend_state != NULL);
  3572. /* if a display is in cont splash early exit */
  3573. drm_for_each_encoder(enc, ddev) {
  3574. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3575. SDE_DEBUG("skip PM resume entry splash is enabled on enc:%d\n", DRMID(enc));
  3576. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3577. return -EINVAL;
  3578. }
  3579. }
  3580. if (sde_kms->suspend_state)
  3581. drm_mode_config_reset(ddev);
  3582. drm_modeset_acquire_init(&ctx, 0);
  3583. retry:
  3584. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3585. if (ret == -EDEADLK) {
  3586. drm_modeset_backoff(&ctx);
  3587. goto retry;
  3588. } else if (WARN_ON(ret)) {
  3589. goto end;
  3590. }
  3591. sde_kms->suspend_block = false;
  3592. if (sde_kms->suspend_state) {
  3593. sde_kms->suspend_state->acquire_ctx = &ctx;
  3594. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3595. ret = drm_atomic_helper_commit_duplicated_state(
  3596. sde_kms->suspend_state, &ctx);
  3597. if (ret != -EDEADLK)
  3598. break;
  3599. drm_modeset_backoff(&ctx);
  3600. }
  3601. if (ret < 0)
  3602. DRM_ERROR("failed to restore state, %d\n", ret);
  3603. drm_atomic_state_put(sde_kms->suspend_state);
  3604. sde_kms->suspend_state = NULL;
  3605. }
  3606. end:
  3607. drm_modeset_drop_locks(&ctx);
  3608. drm_modeset_acquire_fini(&ctx);
  3609. /* enable hot-plug polling */
  3610. drm_kms_helper_poll_enable(ddev);
  3611. return 0;
  3612. }
  3613. static const struct msm_kms_funcs kms_funcs = {
  3614. .hw_init = sde_kms_hw_init,
  3615. .postinit = sde_kms_postinit,
  3616. .irq_preinstall = sde_irq_preinstall,
  3617. .irq_postinstall = sde_irq_postinstall,
  3618. .irq_uninstall = sde_irq_uninstall,
  3619. .irq = sde_irq,
  3620. .preclose = sde_kms_preclose,
  3621. .lastclose = sde_kms_lastclose,
  3622. .prepare_fence = sde_kms_prepare_fence,
  3623. .prepare_commit = sde_kms_prepare_commit,
  3624. .commit = sde_kms_commit,
  3625. .complete_commit = sde_kms_complete_commit,
  3626. .get_msm_mode = sde_kms_get_msm_mode,
  3627. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3628. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3629. .check_modified_format = sde_format_check_modified_format,
  3630. .atomic_check = sde_kms_atomic_check,
  3631. .get_format = sde_get_msm_format,
  3632. .round_pixclk = sde_kms_round_pixclk,
  3633. .display_early_wakeup = sde_kms_display_early_wakeup,
  3634. .pm_suspend = sde_kms_pm_suspend,
  3635. .pm_resume = sde_kms_pm_resume,
  3636. .destroy = sde_kms_destroy,
  3637. .debugfs_destroy = sde_kms_debugfs_destroy,
  3638. .cont_splash_config = sde_kms_cont_splash_config,
  3639. .register_events = _sde_kms_register_events,
  3640. .get_address_space = _sde_kms_get_address_space,
  3641. .get_address_space_device = _sde_kms_get_address_space_device,
  3642. .postopen = _sde_kms_post_open,
  3643. .check_for_splash = sde_kms_check_for_splash,
  3644. .trigger_null_flush = sde_kms_trigger_null_flush,
  3645. .get_mixer_count = sde_kms_get_mixer_count,
  3646. .get_dsc_count = sde_kms_get_dsc_count,
  3647. .in_trusted_vm = sde_kms_in_trusted_vm,
  3648. };
  3649. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3650. {
  3651. int i;
  3652. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3653. if (!sde_kms->aspace[i])
  3654. continue;
  3655. msm_gem_address_space_put(sde_kms->aspace[i]);
  3656. sde_kms->aspace[i] = NULL;
  3657. }
  3658. return 0;
  3659. }
  3660. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3661. {
  3662. struct msm_mmu *mmu;
  3663. struct resource *res;
  3664. struct platform_device *pdev;
  3665. int i, ret;
  3666. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3667. int early_map = 0;
  3668. #endif
  3669. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3670. return -EINVAL;
  3671. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3672. struct msm_gem_address_space *aspace;
  3673. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3674. if (IS_ERR(mmu)) {
  3675. ret = PTR_ERR(mmu);
  3676. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3677. i, ret);
  3678. continue;
  3679. }
  3680. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3681. mmu, "sde");
  3682. if (IS_ERR(aspace)) {
  3683. ret = PTR_ERR(aspace);
  3684. mmu->funcs->destroy(mmu);
  3685. goto fail;
  3686. }
  3687. sde_kms->aspace[i] = aspace;
  3688. aspace->domain_attached = true;
  3689. /* Mapping splash memory block */
  3690. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3691. sde_kms->splash_data.num_splash_regions) {
  3692. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3693. if (ret) {
  3694. SDE_ERROR("failed to map ret:%d\n", ret);
  3695. goto enable_trans_fail;
  3696. }
  3697. }
  3698. if (i == MSM_SMMU_DOMAIN_UNSECURE && sde_kms->catalog->hw_fence_rev) {
  3699. pdev = to_platform_device(sde_kms->dev->dev);
  3700. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ipcc_reg");
  3701. if (!res) {
  3702. SDE_DEBUG("failed to get resource ipcc_reg, cannot map ipcc\n");
  3703. sde_kms->catalog->hw_fence_rev = 0;
  3704. } else {
  3705. sde_kms->ipcc_base_addr = res->start;
  3706. ret = _sde_kms_one2one_mem_map_ipcc_reg(sde_kms, resource_size(res),
  3707. HW_FENCE_IPCC_PROTOCOLp_CLIENTc(res->start,
  3708. sde_kms->catalog->ipcc_protocol_id,
  3709. sde_kms->catalog->ipcc_client_phys_id));
  3710. /* if mapping fails disable hw-fences */
  3711. if (ret)
  3712. sde_kms->catalog->hw_fence_rev = 0;
  3713. }
  3714. }
  3715. /*
  3716. * disable early-map which would have been enabled during
  3717. * bootup by smmu through the device-tree hint for cont-spash
  3718. */
  3719. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3720. ret = mmu->funcs->enable_smmu_translations(mmu);
  3721. if (ret) {
  3722. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3723. goto enable_trans_fail;
  3724. }
  3725. #else
  3726. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3727. &early_map);
  3728. if (ret) {
  3729. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3730. ret, early_map);
  3731. goto enable_trans_fail;
  3732. }
  3733. #endif
  3734. }
  3735. sde_kms->base.aspace = sde_kms->aspace[0];
  3736. return 0;
  3737. enable_trans_fail:
  3738. _sde_kms_unmap_all_splash_regions(sde_kms);
  3739. fail:
  3740. _sde_kms_mmu_destroy(sde_kms);
  3741. return ret;
  3742. }
  3743. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3744. {
  3745. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3746. return;
  3747. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3748. }
  3749. static void sde_kms_init_hw_fences(struct sde_kms *sde_kms)
  3750. {
  3751. if (!sde_kms || !sde_kms->hw_mdp)
  3752. return;
  3753. if (sde_kms->hw_mdp->ops.setup_hw_fences)
  3754. sde_kms->hw_mdp->ops.setup_hw_fences(sde_kms->hw_mdp,
  3755. sde_kms->catalog->ipcc_protocol_id, sde_kms->catalog->ipcc_client_phys_id,
  3756. sde_kms->ipcc_base_addr);
  3757. }
  3758. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3759. {
  3760. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3761. return;
  3762. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3763. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3764. sde_kms->catalog);
  3765. }
  3766. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3767. {
  3768. struct sde_vbif_set_qos_params qos_params;
  3769. struct sde_mdss_cfg *catalog;
  3770. if (!sde_kms->catalog)
  3771. return;
  3772. catalog = sde_kms->catalog;
  3773. memset(&qos_params, 0, sizeof(qos_params));
  3774. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3775. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3776. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3777. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3778. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3779. }
  3780. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3781. {
  3782. struct sde_hw_uidle *uidle;
  3783. if (!sde_kms) {
  3784. SDE_ERROR("invalid kms\n");
  3785. return -EINVAL;
  3786. }
  3787. uidle = sde_kms->hw_uidle;
  3788. if (uidle && uidle->ops.active_override_enable)
  3789. uidle->ops.active_override_enable(uidle, enable);
  3790. return 0;
  3791. }
  3792. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3793. {
  3794. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3795. mutex_lock(&priv->phandle.phandle_lock);
  3796. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3797. _sde_kms_update_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3798. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3799. _sde_kms_remove_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3800. mutex_unlock(&priv->phandle.phandle_lock);
  3801. }
  3802. static void sde_kms_irq_affinity_notify(
  3803. struct irq_affinity_notify *affinity_notify,
  3804. const cpumask_t *mask)
  3805. {
  3806. struct msm_drm_private *priv;
  3807. struct sde_kms *sde_kms = container_of(affinity_notify,
  3808. struct sde_kms, affinity_notify);
  3809. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3810. return;
  3811. priv = sde_kms->dev->dev_private;
  3812. mutex_lock(&priv->phandle.phandle_lock);
  3813. _sde_kms_remove_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3814. // request vote with updated irq cpu mask
  3815. if (atomic_read(&sde_kms->irq_vote_count))
  3816. _sde_kms_update_pm_qos_irq_request(sde_kms, mask);
  3817. mutex_unlock(&priv->phandle.phandle_lock);
  3818. }
  3819. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3820. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3821. {
  3822. struct sde_kms *sde_kms = usr;
  3823. struct msm_kms *msm_kms;
  3824. msm_kms = &sde_kms->base;
  3825. if (!sde_kms)
  3826. return;
  3827. SDE_DEBUG("event_type:%d\n", event_type);
  3828. SDE_EVT32_VERBOSE(event_type);
  3829. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3830. sde_irq_update(msm_kms, true);
  3831. sde_kms->first_kickoff = true;
  3832. /**
  3833. * Rotator sid and hw fences need to be programmed since uefi doesn't
  3834. * configure them during continuous splash
  3835. */
  3836. sde_kms_init_rot_sid_hw(sde_kms);
  3837. sde_kms_init_hw_fences(sde_kms);
  3838. if (sde_kms->splash_data.num_splash_displays ||
  3839. sde_in_trusted_vm(sde_kms))
  3840. return;
  3841. sde_vbif_init_memtypes(sde_kms);
  3842. sde_kms_init_shared_hw(sde_kms);
  3843. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3844. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3845. sde_irq_update(msm_kms, false);
  3846. sde_kms->first_kickoff = false;
  3847. if (sde_in_trusted_vm(sde_kms))
  3848. return;
  3849. _sde_kms_active_override(sde_kms, true);
  3850. sde_vbif_axi_halt_request(sde_kms);
  3851. }
  3852. }
  3853. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3854. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3855. {
  3856. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3857. int rc = -EINVAL;
  3858. SDE_DEBUG("\n");
  3859. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3860. rc = (rc > 0) ? 0 : rc;
  3861. SDE_EVT32(rc, genpd->device_count);
  3862. return rc;
  3863. }
  3864. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3865. {
  3866. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3867. SDE_DEBUG("\n");
  3868. pm_runtime_put_sync(sde_kms->dev->dev);
  3869. SDE_EVT32(genpd->device_count);
  3870. return 0;
  3871. }
  3872. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3873. {
  3874. int i = 0;
  3875. int ret = 0;
  3876. int count = 0;
  3877. struct device_node *parent, *node;
  3878. struct resource r;
  3879. char node_name[DEMURA_REGION_NAME_MAX];
  3880. struct sde_splash_mem *mem;
  3881. struct sde_splash_display *splash_display;
  3882. if (!data->num_splash_displays) {
  3883. SDE_DEBUG("no splash displays. skipping\n");
  3884. return 0;
  3885. }
  3886. /**
  3887. * It is expected that each active demura block will have
  3888. * its own memory region defined.
  3889. */
  3890. parent = of_find_node_by_path("/reserved-memory");
  3891. for (i = 0; i < data->num_splash_displays; i++) {
  3892. splash_display = &data->splash_display[i];
  3893. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3894. "demura_region_%d", i);
  3895. splash_display->demura = NULL;
  3896. node = of_find_node_by_name(parent, node_name);
  3897. if (!node) {
  3898. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3899. node_name, data->num_splash_displays);
  3900. continue;
  3901. } else if (of_address_to_resource(node, 0, &r)) {
  3902. SDE_ERROR("invalid data for:%s\n", node_name);
  3903. ret = -EINVAL;
  3904. break;
  3905. }
  3906. mem = &data->demura_mem[i];
  3907. mem->splash_buf_base = (unsigned long)r.start;
  3908. mem->splash_buf_size = (r.end - r.start) + 1;
  3909. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3910. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3911. (i+1));
  3912. continue;
  3913. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3914. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3915. (i+1), mem->splash_buf_base,
  3916. mem->splash_buf_size);
  3917. continue;
  3918. }
  3919. mem->ref_cnt = 0;
  3920. splash_display->demura = mem;
  3921. count++;
  3922. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3923. mem->splash_buf_base,
  3924. mem->splash_buf_size);
  3925. }
  3926. if (!ret && !count)
  3927. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3928. return ret;
  3929. }
  3930. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3931. {
  3932. int i = 0;
  3933. int ret = 0;
  3934. struct device_node *parent, *node, *node1;
  3935. struct resource r, r1;
  3936. const char *node_name = "splash_region";
  3937. struct sde_splash_mem *mem;
  3938. bool share_splash_mem = false;
  3939. int num_displays, num_regions;
  3940. struct sde_splash_display *splash_display;
  3941. if (of_find_node_with_property(NULL, "qcom,sde-emulated-env"))
  3942. return 0;
  3943. if (!data)
  3944. return -EINVAL;
  3945. memset(data, 0, sizeof(*data));
  3946. parent = of_find_node_by_path("/reserved-memory");
  3947. if (!parent) {
  3948. SDE_ERROR("failed to find reserved-memory node\n");
  3949. return -EINVAL;
  3950. }
  3951. node = of_find_node_by_name(parent, node_name);
  3952. if (!node) {
  3953. SDE_DEBUG("failed to find node %s\n", node_name);
  3954. return -EINVAL;
  3955. }
  3956. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3957. if (!node1)
  3958. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3959. /**
  3960. * Support sharing a single splash memory for all the built in displays
  3961. * and also independent splash region per displays. Incase of
  3962. * independent splash region for each connected display, dtsi node of
  3963. * cont_splash_region should be collection of all memory regions
  3964. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3965. */
  3966. num_displays = dsi_display_get_num_of_displays();
  3967. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3968. data->num_splash_displays = num_displays;
  3969. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3970. if (num_displays > num_regions) {
  3971. share_splash_mem = true;
  3972. pr_info(":%d displays share same splash buf\n", num_displays);
  3973. }
  3974. for (i = 0; i < num_displays; i++) {
  3975. splash_display = &data->splash_display[i];
  3976. if (!i || !share_splash_mem) {
  3977. if (of_address_to_resource(node, i, &r)) {
  3978. SDE_ERROR("invalid data for:%s\n", node_name);
  3979. return -EINVAL;
  3980. }
  3981. mem = &data->splash_mem[i];
  3982. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3983. SDE_DEBUG("failed to find ramdump memory\n");
  3984. mem->ramdump_base = 0;
  3985. mem->ramdump_size = 0;
  3986. } else {
  3987. mem->ramdump_base = (unsigned long)r1.start;
  3988. mem->ramdump_size = (r1.end - r1.start) + 1;
  3989. }
  3990. mem->splash_buf_base = (unsigned long)r.start;
  3991. mem->splash_buf_size = (r.end - r.start) + 1;
  3992. mem->ref_cnt = 0;
  3993. splash_display->splash = mem;
  3994. data->num_splash_regions++;
  3995. } else {
  3996. data->splash_display[i].splash = &data->splash_mem[0];
  3997. }
  3998. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3999. splash_display->splash->splash_buf_base,
  4000. splash_display->splash->splash_buf_size);
  4001. }
  4002. data->type = SDE_SPLASH_HANDOFF;
  4003. ret = _sde_kms_get_demura_plane_data(data);
  4004. return ret;
  4005. }
  4006. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  4007. struct platform_device *platformdev)
  4008. {
  4009. int rc = -EINVAL;
  4010. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  4011. if (IS_ERR(sde_kms->mmio)) {
  4012. rc = PTR_ERR(sde_kms->mmio);
  4013. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  4014. sde_kms->mmio = NULL;
  4015. goto error;
  4016. }
  4017. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  4018. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  4019. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  4020. sde_kms->mmio_len,
  4021. msm_get_phys_addr(platformdev, "mdp_phys"),
  4022. SDE_DBG_SDE);
  4023. if (rc)
  4024. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  4025. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  4026. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  4027. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  4028. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  4029. sde_kms->vbif[VBIF_RT] = NULL;
  4030. goto error;
  4031. }
  4032. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  4033. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  4034. sde_kms->vbif_len[VBIF_RT],
  4035. msm_get_phys_addr(platformdev, "vbif_phys"),
  4036. SDE_DBG_VBIF_RT);
  4037. if (rc)
  4038. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  4039. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  4040. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  4041. sde_kms->vbif[VBIF_NRT] = NULL;
  4042. SDE_DEBUG("VBIF NRT is not defined");
  4043. } else {
  4044. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  4045. }
  4046. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  4047. if (IS_ERR(sde_kms->reg_dma)) {
  4048. sde_kms->reg_dma = NULL;
  4049. SDE_DEBUG("REG_DMA is not defined");
  4050. } else {
  4051. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  4052. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  4053. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  4054. rc = sde_dbg_reg_register_base(LUTDMA_DBG_NAME, sde_kms->reg_dma,
  4055. sde_kms->reg_dma_len,
  4056. msm_get_phys_addr(platformdev, "regdma_phys"),
  4057. SDE_DBG_LUTDMA);
  4058. if (rc)
  4059. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  4060. }
  4061. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  4062. if (IS_ERR(sde_kms->sid)) {
  4063. SDE_DEBUG("sid register is not defined: %d\n", rc);
  4064. sde_kms->sid = NULL;
  4065. } else {
  4066. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  4067. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  4068. sde_kms->sid_len,
  4069. msm_get_phys_addr(platformdev, "sid_phys"),
  4070. SDE_DBG_SID);
  4071. if (rc)
  4072. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  4073. }
  4074. error:
  4075. return rc;
  4076. }
  4077. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  4078. struct sde_kms *sde_kms)
  4079. {
  4080. int rc = 0;
  4081. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  4082. sde_kms->genpd.name = dev->unique;
  4083. sde_kms->genpd.power_off = sde_kms_pd_disable;
  4084. sde_kms->genpd.power_on = sde_kms_pd_enable;
  4085. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  4086. if (rc < 0) {
  4087. SDE_ERROR("failed to init genpd provider %s: %d\n",
  4088. sde_kms->genpd.name, rc);
  4089. return rc;
  4090. }
  4091. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  4092. &sde_kms->genpd);
  4093. if (rc < 0) {
  4094. SDE_ERROR("failed to add genpd provider %s: %d\n",
  4095. sde_kms->genpd.name, rc);
  4096. pm_genpd_remove(&sde_kms->genpd);
  4097. return rc;
  4098. }
  4099. sde_kms->genpd_init = true;
  4100. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  4101. }
  4102. return rc;
  4103. }
  4104. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  4105. struct drm_device *dev,
  4106. struct msm_drm_private *priv)
  4107. {
  4108. int i, rc = -EINVAL;
  4109. sde_kms->catalog = sde_hw_catalog_init(dev);
  4110. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  4111. rc = PTR_ERR(sde_kms->catalog);
  4112. if (!sde_kms->catalog)
  4113. rc = -EINVAL;
  4114. SDE_ERROR("catalog init failed: %d\n", rc);
  4115. sde_kms->catalog = NULL;
  4116. goto power_error;
  4117. }
  4118. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  4119. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  4120. /* initialize power domain if defined */
  4121. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  4122. if (rc) {
  4123. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  4124. goto genpd_err;
  4125. }
  4126. rc = _sde_kms_mmu_init(sde_kms);
  4127. if (rc) {
  4128. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  4129. goto power_error;
  4130. }
  4131. /* Initialize reg dma block which is a singleton */
  4132. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  4133. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  4134. sde_kms->dev);
  4135. if (rc) {
  4136. SDE_ERROR("failed: reg dma init failed\n");
  4137. goto power_error;
  4138. }
  4139. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  4140. rc = sde_rm_init(&sde_kms->rm);
  4141. if (rc) {
  4142. SDE_ERROR("rm init failed: %d\n", rc);
  4143. goto power_error;
  4144. }
  4145. sde_kms->rm_init = true;
  4146. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  4147. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  4148. rc = PTR_ERR(sde_kms->hw_intr);
  4149. SDE_ERROR("hw_intr init failed: %d\n", rc);
  4150. sde_kms->hw_intr = NULL;
  4151. goto hw_intr_init_err;
  4152. }
  4153. /*
  4154. * Attempt continuous splash handoff only if reserved
  4155. * splash memory is found & release resources on any error
  4156. * in finding display hw config in splash
  4157. */
  4158. if (sde_kms->splash_data.num_splash_regions) {
  4159. struct sde_splash_display *display;
  4160. int ret, display_count =
  4161. sde_kms->splash_data.num_splash_displays;
  4162. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4163. &sde_kms->splash_data, sde_kms->catalog);
  4164. for (i = 0; i < display_count; i++) {
  4165. display = &sde_kms->splash_data.splash_display[i];
  4166. /*
  4167. * free splash region on resource init failure and
  4168. * cont-splash disabled case
  4169. */
  4170. if (!display->cont_splash_enabled || ret)
  4171. _sde_kms_free_splash_display_data(
  4172. sde_kms, display);
  4173. }
  4174. }
  4175. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  4176. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  4177. rc = PTR_ERR(sde_kms->hw_mdp);
  4178. if (!sde_kms->hw_mdp)
  4179. rc = -EINVAL;
  4180. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  4181. sde_kms->hw_mdp = NULL;
  4182. goto power_error;
  4183. }
  4184. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  4185. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  4186. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  4187. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  4188. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  4189. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  4190. if (!sde_kms->hw_vbif[vbif_idx])
  4191. rc = -EINVAL;
  4192. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4193. sde_kms->hw_vbif[vbif_idx] = NULL;
  4194. goto power_error;
  4195. }
  4196. }
  4197. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4198. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4199. sde_kms->mmio_len, sde_kms->catalog);
  4200. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4201. rc = PTR_ERR(sde_kms->hw_uidle);
  4202. if (!sde_kms->hw_uidle)
  4203. rc = -EINVAL;
  4204. /* uidle is optional, so do not make it a fatal error */
  4205. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4206. sde_kms->hw_uidle = NULL;
  4207. rc = 0;
  4208. }
  4209. } else {
  4210. sde_kms->hw_uidle = NULL;
  4211. }
  4212. if (sde_kms->sid) {
  4213. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4214. sde_kms->sid_len, sde_kms->catalog);
  4215. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4216. rc = PTR_ERR(sde_kms->hw_sid);
  4217. SDE_ERROR("failed to init sid %d\n", rc);
  4218. sde_kms->hw_sid = NULL;
  4219. goto power_error;
  4220. }
  4221. }
  4222. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4223. &priv->phandle, "core_clk");
  4224. if (rc) {
  4225. SDE_ERROR("failed to init perf %d\n", rc);
  4226. goto perf_err;
  4227. }
  4228. /*
  4229. * set the disable_immediate flag when driver supports the precise vsync
  4230. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4231. * based on the feature
  4232. */
  4233. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4234. dev->vblank_disable_immediate = true;
  4235. /*
  4236. * _sde_kms_drm_obj_init should create the DRM related objects
  4237. * i.e. CRTCs, planes, encoders, connectors and so forth
  4238. */
  4239. rc = _sde_kms_drm_obj_init(sde_kms);
  4240. if (rc) {
  4241. SDE_ERROR("modeset init failed: %d\n", rc);
  4242. goto drm_obj_init_err;
  4243. }
  4244. return 0;
  4245. genpd_err:
  4246. drm_obj_init_err:
  4247. sde_core_perf_destroy(&sde_kms->perf);
  4248. hw_intr_init_err:
  4249. perf_err:
  4250. power_error:
  4251. return rc;
  4252. }
  4253. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4254. {
  4255. struct list_head temp_head;
  4256. struct msm_io_mem_entry *io_mem;
  4257. int rc, i = 0;
  4258. INIT_LIST_HEAD(&temp_head);
  4259. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4260. struct resource *res = &catalog->tvm_reg[i];
  4261. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4262. if (!io_mem) {
  4263. rc = -ENOMEM;
  4264. goto parse_fail;
  4265. }
  4266. io_mem->base = res->start;
  4267. io_mem->size = resource_size(res);
  4268. list_add(&io_mem->list, &temp_head);
  4269. }
  4270. list_splice(&temp_head, mem_list);
  4271. return 0;
  4272. parse_fail:
  4273. msm_dss_clean_io_mem(&temp_head);
  4274. return rc;
  4275. }
  4276. #ifdef CONFIG_DRM_SDE_VM
  4277. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4278. {
  4279. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4280. int rc = 0;
  4281. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4282. if (rc) {
  4283. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4284. return rc;
  4285. }
  4286. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4287. if (rc) {
  4288. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4289. return rc;
  4290. }
  4291. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4292. if (rc) {
  4293. SDE_ERROR("failed to get io irq for KMS");
  4294. return rc;
  4295. }
  4296. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4297. if (rc) {
  4298. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4299. return rc;
  4300. }
  4301. return rc;
  4302. }
  4303. #endif
  4304. static int sde_kms_hw_init(struct msm_kms *kms)
  4305. {
  4306. struct sde_kms *sde_kms;
  4307. struct drm_device *dev;
  4308. struct msm_drm_private *priv;
  4309. struct platform_device *platformdev;
  4310. int irq_num, rc = -EINVAL;
  4311. if (!kms) {
  4312. SDE_ERROR("invalid kms\n");
  4313. goto end;
  4314. }
  4315. sde_kms = to_sde_kms(kms);
  4316. dev = sde_kms->dev;
  4317. if (!dev || !dev->dev) {
  4318. SDE_ERROR("invalid device\n");
  4319. goto end;
  4320. }
  4321. platformdev = to_platform_device(dev->dev);
  4322. priv = dev->dev_private;
  4323. if (!priv) {
  4324. SDE_ERROR("invalid private data\n");
  4325. goto end;
  4326. }
  4327. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4328. if (rc)
  4329. goto error;
  4330. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4331. if (rc)
  4332. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4333. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4334. if (rc)
  4335. goto error;
  4336. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4337. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4338. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4339. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4340. mutex_init(&sde_kms->secure_transition_lock);
  4341. atomic_set(&sde_kms->detach_sec_cb, 0);
  4342. atomic_set(&sde_kms->detach_all_cb, 0);
  4343. atomic_set(&sde_kms->irq_vote_count, 0);
  4344. /*
  4345. * Support format modifiers for compression etc.
  4346. */
  4347. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0))
  4348. dev->mode_config.allow_fb_modifiers = true;
  4349. #endif
  4350. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4351. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4352. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4353. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4354. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4355. if (sde_in_trusted_vm(sde_kms)) {
  4356. rc = sde_vm_trusted_init(sde_kms);
  4357. sde_dbg_set_hw_ownership_status(false);
  4358. } else {
  4359. rc = sde_vm_primary_init(sde_kms);
  4360. sde_dbg_set_hw_ownership_status(true);
  4361. }
  4362. if (rc) {
  4363. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4364. goto error;
  4365. }
  4366. return 0;
  4367. error:
  4368. _sde_kms_hw_destroy(sde_kms, platformdev);
  4369. end:
  4370. return rc;
  4371. }
  4372. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4373. {
  4374. struct msm_drm_private *priv;
  4375. struct sde_kms *sde_kms;
  4376. if (!dev || !dev->dev_private) {
  4377. SDE_ERROR("drm device node invalid\n");
  4378. return ERR_PTR(-EINVAL);
  4379. }
  4380. priv = dev->dev_private;
  4381. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4382. if (!sde_kms) {
  4383. SDE_ERROR("failed to allocate sde kms\n");
  4384. return ERR_PTR(-ENOMEM);
  4385. }
  4386. msm_kms_init(&sde_kms->base, &kms_funcs);
  4387. sde_kms->dev = dev;
  4388. return &sde_kms->base;
  4389. }
  4390. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4391. {
  4392. struct dsi_display *display;
  4393. struct sde_splash_display *handoff_display;
  4394. int i;
  4395. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4396. handoff_display = &sde_kms->splash_data.splash_display[i];
  4397. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4398. if (handoff_display->cont_splash_enabled)
  4399. _sde_kms_free_splash_display_data(sde_kms,
  4400. handoff_display);
  4401. dsi_display_set_active_state(display, false);
  4402. }
  4403. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4404. }
  4405. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4406. struct drm_atomic_state *state)
  4407. {
  4408. struct drm_device *dev;
  4409. struct msm_drm_private *priv;
  4410. struct sde_splash_display *handoff_display;
  4411. struct dsi_display *display;
  4412. int ret, i;
  4413. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4414. SDE_ERROR("invalid params\n");
  4415. return -EINVAL;
  4416. }
  4417. dev = sde_kms->dev;
  4418. priv = dev->dev_private;
  4419. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4420. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4421. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4422. &sde_kms->splash_data, sde_kms->catalog);
  4423. if (ret) {
  4424. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4425. return -EINVAL;
  4426. }
  4427. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4428. handoff_display = &sde_kms->splash_data.splash_display[i];
  4429. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4430. if (!handoff_display->cont_splash_enabled || ret)
  4431. _sde_kms_free_splash_display_data(sde_kms,
  4432. handoff_display);
  4433. else
  4434. dsi_display_set_active_state(display, true);
  4435. }
  4436. if (sde_kms->splash_data.num_splash_displays != 1) {
  4437. SDE_ERROR("no. of displays not supported:%d\n",
  4438. sde_kms->splash_data.num_splash_displays);
  4439. ret = -EINVAL;
  4440. goto error;
  4441. }
  4442. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4443. if (ret) {
  4444. SDE_ERROR("error in setting handoff configs\n");
  4445. goto error;
  4446. }
  4447. /**
  4448. * fill-in vote for the continuous splash hanodff path, which will be
  4449. * removed on the successful first commit.
  4450. */
  4451. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4452. if (ret < 0) {
  4453. SDE_ERROR("failed to enable power resource %d\n", ret);
  4454. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4455. goto error;
  4456. }
  4457. return 0;
  4458. error:
  4459. return ret;
  4460. }
  4461. static int _sde_kms_register_events(struct msm_kms *kms,
  4462. struct drm_mode_object *obj, u32 event, bool en)
  4463. {
  4464. int ret = 0;
  4465. struct drm_crtc *crtc;
  4466. struct drm_connector *conn;
  4467. struct sde_kms *sde_kms;
  4468. if (!kms || !obj) {
  4469. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4470. return -EINVAL;
  4471. }
  4472. sde_kms = to_sde_kms(kms);
  4473. sde_vm_lock(sde_kms);
  4474. if (!sde_vm_owns_hw(sde_kms)) {
  4475. sde_vm_unlock(sde_kms);
  4476. SDE_DEBUG("HW is owned by other VM\n");
  4477. return -EACCES;
  4478. }
  4479. /* check vm ownership, if event registration requires HW access */
  4480. switch (obj->type) {
  4481. case DRM_MODE_OBJECT_CRTC:
  4482. crtc = obj_to_crtc(obj);
  4483. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4484. break;
  4485. case DRM_MODE_OBJECT_CONNECTOR:
  4486. conn = obj_to_connector(obj);
  4487. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4488. en);
  4489. break;
  4490. }
  4491. sde_vm_unlock(sde_kms);
  4492. return ret;
  4493. }
  4494. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4495. {
  4496. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4497. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4498. }
  4499. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4500. {
  4501. struct msm_drm_private *priv;
  4502. struct sde_crtc *sde_crtc;
  4503. struct sde_crtc_state *cstate;
  4504. struct sde_connector *sde_conn;
  4505. struct sde_connector_state *conn_state;
  4506. u32 i;
  4507. priv = sde_kms->dev->dev_private;
  4508. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4509. for (i = 0; i < priv->num_crtcs; i++) {
  4510. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4511. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4512. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4513. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4514. }
  4515. for (i = 0; i < priv->num_planes; i++)
  4516. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4517. for (i = 0; i < priv->num_encoders; i++)
  4518. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4519. for (i = 0; i < priv->num_connectors; i++) {
  4520. sde_conn = to_sde_connector(priv->connectors[i]);
  4521. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4522. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4523. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4524. }
  4525. }