dsi_phy_timing_v2_0.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include "dsi_phy_timing_calc.h"
  6. void dsi_phy_hw_v2_0_get_default_phy_params(struct phy_clk_params *params)
  7. {
  8. params->clk_prep_buf = 50;
  9. params->clk_zero_buf = 2;
  10. params->clk_trail_buf = 30;
  11. params->hs_prep_buf = 50;
  12. params->hs_zero_buf = 10;
  13. params->hs_trail_buf = 30;
  14. params->hs_rqst_buf = 0;
  15. params->hs_exit_buf = 10;
  16. }
  17. int32_t dsi_phy_hw_v2_0_calc_clk_zero(s64 rec_temp1, s64 mult)
  18. {
  19. s64 rec_temp2, rec_temp3;
  20. rec_temp2 = (rec_temp1 - (11 * mult));
  21. rec_temp3 = roundup64(div_s64(rec_temp2, 8), mult);
  22. return (div_s64(rec_temp3, mult) - 3);
  23. }
  24. int32_t dsi_phy_hw_v2_0_calc_clk_trail_rec_min(s64 temp_mul,
  25. s64 frac, s64 mult)
  26. {
  27. s64 rec_temp1, rec_temp2, rec_temp3;
  28. rec_temp1 = temp_mul + frac + (3 * mult);
  29. rec_temp2 = div_s64(rec_temp1, 8);
  30. rec_temp3 = roundup64(rec_temp2, mult);
  31. return div_s64(rec_temp3, mult);
  32. }
  33. int32_t dsi_phy_hw_v2_0_calc_clk_trail_rec_max(s64 temp1, s64 mult)
  34. {
  35. s64 rec_temp2, rec_temp3;
  36. rec_temp2 = temp1 + (3 * mult);
  37. rec_temp3 = rec_temp2 / 8;
  38. return div_s64(rec_temp3, mult);
  39. }
  40. int32_t dsi_phy_hw_v2_0_calc_hs_zero(s64 temp1, s64 mult)
  41. {
  42. s64 rec_temp2, rec_temp3, rec_min;
  43. rec_temp2 = temp1 - (11 * mult);
  44. rec_temp3 = roundup64((rec_temp2 / 8), mult);
  45. rec_min = rec_temp3 - (3 * mult);
  46. return div_s64(rec_min, mult);
  47. }
  48. void dsi_phy_hw_v2_0_calc_hs_trail(struct phy_clk_params *clk_params,
  49. struct phy_timing_desc *desc)
  50. {
  51. s64 rec_temp1;
  52. struct timing_entry *t = &desc->hs_trail;
  53. t->rec_min = DIV_ROUND_UP(
  54. ((t->mipi_min * clk_params->bitclk_mbps) +
  55. (3 * clk_params->tlpx_numer_ns)),
  56. (8 * clk_params->tlpx_numer_ns));
  57. rec_temp1 = ((t->mipi_max * clk_params->bitclk_mbps) +
  58. (3 * clk_params->tlpx_numer_ns));
  59. t->rec_max = DIV_ROUND_UP_ULL(rec_temp1,
  60. (8 * clk_params->tlpx_numer_ns));
  61. }
  62. void dsi_phy_hw_v2_0_update_timing_params(
  63. struct dsi_phy_per_lane_cfgs *timing,
  64. struct phy_timing_desc *desc)
  65. {
  66. int i = 0;
  67. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  68. timing->lane[i][0] = desc->hs_exit.reg_value;
  69. if (i == DSI_LOGICAL_CLOCK_LANE)
  70. timing->lane[i][1] = desc->clk_zero.reg_value;
  71. else
  72. timing->lane[i][1] = desc->hs_zero.reg_value;
  73. if (i == DSI_LOGICAL_CLOCK_LANE)
  74. timing->lane[i][2] = desc->clk_prepare.reg_value;
  75. else
  76. timing->lane[i][2] = desc->hs_prepare.reg_value;
  77. if (i == DSI_LOGICAL_CLOCK_LANE)
  78. timing->lane[i][3] = desc->clk_trail.reg_value;
  79. else
  80. timing->lane[i][3] = desc->hs_trail.reg_value;
  81. if (i == DSI_LOGICAL_CLOCK_LANE)
  82. timing->lane[i][4] = desc->hs_rqst_clk.reg_value;
  83. else
  84. timing->lane[i][4] = desc->hs_rqst.reg_value;
  85. timing->lane[i][5] = 0x2;
  86. timing->lane[i][6] = 0x4;
  87. timing->lane[i][7] = 0xA0;
  88. DSI_DEBUG("[%d][%d %d %d %d %d]\n", i, timing->lane[i][0],
  89. timing->lane[i][1],
  90. timing->lane[i][2],
  91. timing->lane[i][3],
  92. timing->lane[i][4]);
  93. }
  94. timing->count_per_lane = 8;
  95. }