dsi_phy_hw.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_PHY_HW_H_
  6. #define _DSI_PHY_HW_H_
  7. #include "dsi_defs.h"
  8. #define DSI_MAX_SETTINGS 8
  9. #define DSI_PHY_TIMING_V3_SIZE 12
  10. #define DSI_PHY_TIMING_V4_SIZE 14
  11. #define DSI_PHY_DBG(p, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: DSI_%d: "\
  12. fmt, p ? p->index : -1, ##__VA_ARGS__)
  13. #define DSI_PHY_ERR(p, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: DSI_%d: "\
  14. fmt, p ? p->index : -1, ##__VA_ARGS__)
  15. #define DSI_PHY_INFO(p, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: DSI_%d: "\
  16. fmt, p ? p->index : -1, ##__VA_ARGS__)
  17. #define DSI_PHY_WARN(p, fmt, ...) DRM_WARN("[msm-dsi-warn]: DSI_%d: " fmt,\
  18. p ? p->index : -1, ##__VA_ARGS__)
  19. /**
  20. * enum dsi_phy_version - DSI PHY version enumeration
  21. * @DSI_PHY_VERSION_UNKNOWN: Unknown version.
  22. * @DSI_PHY_VERSION_0_0_HPM: 28nm-HPM.
  23. * @DSI_PHY_VERSION_0_0_LPM: 28nm-HPM.
  24. * @DSI_PHY_VERSION_1_0: 20nm
  25. * @DSI_PHY_VERSION_2_0: 14nm
  26. * @DSI_PHY_VERSION_3_0: 10nm
  27. * @DSI_PHY_VERSION_4_0: 7nm
  28. * @DSI_PHY_VERSION_4_1: 7nm
  29. * @DSI_PHY_VERSION_MAX:
  30. */
  31. enum dsi_phy_version {
  32. DSI_PHY_VERSION_UNKNOWN,
  33. DSI_PHY_VERSION_0_0_HPM, /* 28nm-HPM */
  34. DSI_PHY_VERSION_0_0_LPM, /* 28nm-LPM */
  35. DSI_PHY_VERSION_1_0, /* 20nm */
  36. DSI_PHY_VERSION_2_0, /* 14nm */
  37. DSI_PHY_VERSION_3_0, /* 10nm */
  38. DSI_PHY_VERSION_4_0, /* 7nm */
  39. DSI_PHY_VERSION_4_1, /* 7nm */
  40. DSI_PHY_VERSION_MAX
  41. };
  42. /**
  43. * enum dsi_phy_hw_features - features supported by DSI PHY hardware
  44. * @DSI_PHY_DPHY: Supports DPHY
  45. * @DSI_PHY_CPHY: Supports CPHY
  46. * @DSI_PHY_SPLIT_LINK: Supports Split Link
  47. * @DSI_PHY_MAX_FEATURES:
  48. */
  49. enum dsi_phy_hw_features {
  50. DSI_PHY_DPHY,
  51. DSI_PHY_CPHY,
  52. DSI_PHY_SPLIT_LINK,
  53. DSI_PHY_MAX_FEATURES
  54. };
  55. /**
  56. * enum dsi_phy_pll_source - pll clock source for PHY.
  57. * @DSI_PLL_SOURCE_STANDALONE: Clock is sourced from native PLL and is not
  58. * shared by other PHYs.
  59. * @DSI_PLL_SOURCE_NATIVE: Clock is sourced from native PLL and is
  60. * shared by other PHYs.
  61. * @DSI_PLL_SOURCE_NON_NATIVE: Clock is sourced from other PHYs.
  62. * @DSI_PLL_SOURCE_MAX:
  63. */
  64. enum dsi_phy_pll_source {
  65. DSI_PLL_SOURCE_STANDALONE = 0,
  66. DSI_PLL_SOURCE_NATIVE,
  67. DSI_PLL_SOURCE_NON_NATIVE,
  68. DSI_PLL_SOURCE_MAX
  69. };
  70. /**
  71. * struct dsi_phy_per_lane_cfgs - Holds register values for PHY parameters
  72. * @lane: A set of maximum 8 values for each lane.
  73. * @lane_v3: A set of maximum 12 values for each lane.
  74. * @count_per_lane: Number of values per each lane.
  75. */
  76. struct dsi_phy_per_lane_cfgs {
  77. u8 lane[DSI_LANE_MAX][DSI_MAX_SETTINGS];
  78. u8 lane_v3[DSI_PHY_TIMING_V3_SIZE];
  79. u8 lane_v4[DSI_PHY_TIMING_V4_SIZE];
  80. u32 count_per_lane;
  81. };
  82. /**
  83. * struct dsi_phy_cfg - DSI PHY configuration
  84. * @lanecfg: Lane configuration settings.
  85. * @strength: Strength settings for lanes.
  86. * @timing: Timing parameters for lanes.
  87. * @is_phy_timing_present: Boolean whether phy timings are defined.
  88. * @regulators: Regulator settings for lanes.
  89. * @pll_source: PLL source.
  90. * @lane_map: DSI logical to PHY lane mapping.
  91. * @force_clk_lane_hs:Boolean whether to force clock lane in HS mode.
  92. * @bit_clk_rate_hz: DSI bit clk rate in HZ.
  93. */
  94. struct dsi_phy_cfg {
  95. struct dsi_phy_per_lane_cfgs lanecfg;
  96. struct dsi_phy_per_lane_cfgs strength;
  97. struct dsi_phy_per_lane_cfgs timing;
  98. bool is_phy_timing_present;
  99. struct dsi_phy_per_lane_cfgs regulators;
  100. enum dsi_phy_pll_source pll_source;
  101. struct dsi_lane_map lane_map;
  102. bool force_clk_lane_hs;
  103. unsigned long bit_clk_rate_hz;
  104. };
  105. struct dsi_phy_hw;
  106. struct phy_ulps_config_ops {
  107. /**
  108. * wait_for_lane_idle() - wait for DSI lanes to go to idle state
  109. * @phy: Pointer to DSI PHY hardware instance.
  110. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  111. * to be checked to be in idle state.
  112. */
  113. int (*wait_for_lane_idle)(struct dsi_phy_hw *phy, u32 lanes);
  114. /**
  115. * ulps_request() - request ulps entry for specified lanes
  116. * @phy: Pointer to DSI PHY hardware instance.
  117. * @cfg: Per lane configurations for timing, strength and lane
  118. * configurations.
  119. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  120. * to enter ULPS.
  121. *
  122. * Caller should check if lanes are in ULPS mode by calling
  123. * get_lanes_in_ulps() operation.
  124. */
  125. void (*ulps_request)(struct dsi_phy_hw *phy,
  126. struct dsi_phy_cfg *cfg, u32 lanes);
  127. /**
  128. * ulps_exit() - exit ULPS on specified lanes
  129. * @phy: Pointer to DSI PHY hardware instance.
  130. * @cfg: Per lane configurations for timing, strength and lane
  131. * configurations.
  132. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  133. * to exit ULPS.
  134. *
  135. * Caller should check if lanes are in active mode by calling
  136. * get_lanes_in_ulps() operation.
  137. */
  138. void (*ulps_exit)(struct dsi_phy_hw *phy,
  139. struct dsi_phy_cfg *cfg, u32 lanes);
  140. /**
  141. * get_lanes_in_ulps() - returns the list of lanes in ULPS mode
  142. * @phy: Pointer to DSI PHY hardware instance.
  143. *
  144. * Returns an ORed list of lanes (enum dsi_data_lanes) that are in ULPS
  145. * state.
  146. *
  147. * Return: List of lanes in ULPS state.
  148. */
  149. u32 (*get_lanes_in_ulps)(struct dsi_phy_hw *phy);
  150. /**
  151. * is_lanes_in_ulps() - checks if the given lanes are in ulps
  152. * @lanes: lanes to be checked.
  153. * @ulps_lanes: lanes in ulps currenly.
  154. *
  155. * Return: true if all the given lanes are in ulps; false otherwise.
  156. */
  157. bool (*is_lanes_in_ulps)(u32 ulps, u32 ulps_lanes);
  158. };
  159. struct phy_dyn_refresh_ops {
  160. /**
  161. * dyn_refresh_helper - helper function to config particular registers
  162. * @phy: Pointer to DSI PHY hardware instance.
  163. * @offset: register offset to program.
  164. */
  165. void (*dyn_refresh_helper)(struct dsi_phy_hw *phy, u32 offset);
  166. /**
  167. * dyn_refresh_config - configure dynamic refresh ctrl registers
  168. * @phy: Pointer to DSI PHY hardware instance.
  169. * @cfg: Pointer to DSI PHY timings.
  170. * @is_master: Boolean to indicate whether for master or slave.
  171. */
  172. void (*dyn_refresh_config)(struct dsi_phy_hw *phy,
  173. struct dsi_phy_cfg *cfg, bool is_master);
  174. /**
  175. * dyn_refresh_pipe_delay - configure pipe delay registers for dynamic
  176. * refresh.
  177. * @phy: Pointer to DSI PHY hardware instance.
  178. * @delay: structure containing all the delays to be programed.
  179. */
  180. void (*dyn_refresh_pipe_delay)(struct dsi_phy_hw *phy,
  181. struct dsi_dyn_clk_delay *delay);
  182. /**
  183. * cache_phy_timings - cache the phy timings calculated as part of
  184. * dynamic refresh.
  185. * @timings: Pointer to calculated phy timing parameters.
  186. * @dst: Pointer to cache location.
  187. * @size: Number of phy lane settings.
  188. */
  189. int (*cache_phy_timings)(struct dsi_phy_per_lane_cfgs *timings,
  190. u32 *dst, u32 size);
  191. };
  192. /**
  193. * struct dsi_phy_hw_ops - Operations for DSI PHY hardware.
  194. * @regulator_enable: Enable PHY regulators.
  195. * @regulator_disable: Disable PHY regulators.
  196. * @enable: Enable PHY.
  197. * @disable: Disable PHY.
  198. * @calculate_timing_params: Calculate PHY timing params from mode information
  199. */
  200. struct dsi_phy_hw_ops {
  201. /**
  202. * regulator_enable() - enable regulators for DSI PHY
  203. * @phy: Pointer to DSI PHY hardware object.
  204. * @reg_cfg: Regulator configuration for all DSI lanes.
  205. */
  206. void (*regulator_enable)(struct dsi_phy_hw *phy,
  207. struct dsi_phy_per_lane_cfgs *reg_cfg);
  208. /**
  209. * regulator_disable() - disable regulators
  210. * @phy: Pointer to DSI PHY hardware object.
  211. */
  212. void (*regulator_disable)(struct dsi_phy_hw *phy);
  213. /**
  214. * enable() - Enable PHY hardware
  215. * @phy: Pointer to DSI PHY hardware object.
  216. * @cfg: Per lane configurations for timing, strength and lane
  217. * configurations.
  218. */
  219. void (*enable)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  220. /**
  221. * disable() - Disable PHY hardware
  222. * @phy: Pointer to DSI PHY hardware object.
  223. * @cfg: Per lane configurations for timing, strength and lane
  224. * configurations.
  225. */
  226. void (*disable)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  227. /**
  228. * phy_idle_on() - Enable PHY hardware when entering idle screen
  229. * @phy: Pointer to DSI PHY hardware object.
  230. * @cfg: Per lane configurations for timing, strength and lane
  231. * configurations.
  232. */
  233. void (*phy_idle_on)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  234. /**
  235. * phy_idle_off() - Disable PHY hardware when exiting idle screen
  236. * @phy: Pointer to DSI PHY hardware object.
  237. */
  238. void (*phy_idle_off)(struct dsi_phy_hw *phy);
  239. /**
  240. * calculate_timing_params() - calculates timing parameters.
  241. * @phy: Pointer to DSI PHY hardware object.
  242. * @mode: Mode information for which timing has to be calculated.
  243. * @config: DSI host configuration for this mode.
  244. * @timing: Timing parameters for each lane which will be returned.
  245. * @use_mode_bit_clk: Boolean to indicate whether reacalculate dsi
  246. * bitclk or use the existing bitclk(for dynamic clk case).
  247. */
  248. int (*calculate_timing_params)(struct dsi_phy_hw *phy,
  249. struct dsi_mode_info *mode,
  250. struct dsi_host_common_cfg *config,
  251. struct dsi_phy_per_lane_cfgs *timing,
  252. bool use_mode_bit_clk);
  253. /**
  254. * phy_timing_val() - Gets PHY timing values.
  255. * @timing_val: Timing parameters for each lane which will be returned.
  256. * @timing: Array containing PHY timing values
  257. * @size: Size of the array
  258. */
  259. int (*phy_timing_val)(struct dsi_phy_per_lane_cfgs *timing_val,
  260. u32 *timing, u32 size);
  261. /**
  262. * clamp_ctrl() - configure clamps for DSI lanes
  263. * @phy: DSI PHY handle.
  264. * @enable: boolean to specify clamp enable/disable.
  265. * Return: error code.
  266. */
  267. void (*clamp_ctrl)(struct dsi_phy_hw *phy, bool enable);
  268. /**
  269. * phy_lane_reset() - Reset dsi phy lanes in case of error.
  270. * @phy: Pointer to DSI PHY hardware object.
  271. * Return: error code.
  272. */
  273. int (*phy_lane_reset)(struct dsi_phy_hw *phy);
  274. /**
  275. * toggle_resync_fifo() - toggle resync retime FIFO to sync data paths
  276. * @phy: Pointer to DSI PHY hardware object.
  277. * Return: error code.
  278. */
  279. void (*toggle_resync_fifo)(struct dsi_phy_hw *phy);
  280. /**
  281. * reset_clk_en_sel() - reset clk_en_sel on phy cmn_clk_cfg1 register
  282. * @phy: Pointer to DSI PHY hardware object.
  283. */
  284. void (*reset_clk_en_sel)(struct dsi_phy_hw *phy);
  285. /**
  286. * set_continuous_clk() - Set continuous clock
  287. * @phy: Pointer to DSI PHY hardware object
  288. * @enable: Bool to control continuous clock request.
  289. */
  290. void (*set_continuous_clk)(struct dsi_phy_hw *phy, bool enable);
  291. void *timing_ops;
  292. struct phy_ulps_config_ops ulps_ops;
  293. struct phy_dyn_refresh_ops dyn_refresh_ops;
  294. };
  295. /**
  296. * struct dsi_phy_hw - DSI phy hardware object specific to an instance
  297. * @base: VA for the DSI PHY base address.
  298. * @length: Length of the DSI PHY register base map.
  299. * @dyn_pll_base: VA for the DSI dynamic refresh base address.
  300. * @length: Length of the DSI dynamic refresh register base map.
  301. * @index: Instance ID of the controller.
  302. * @version: DSI PHY version.
  303. * @phy_clamp_base: Base address of phy clamp register map.
  304. * @feature_map: Features supported by DSI PHY.
  305. * @ops: Function pointer to PHY operations.
  306. */
  307. struct dsi_phy_hw {
  308. void __iomem *base;
  309. u32 length;
  310. void __iomem *dyn_pll_base;
  311. u32 dyn_refresh_len;
  312. u32 index;
  313. enum dsi_phy_version version;
  314. void __iomem *phy_clamp_base;
  315. DECLARE_BITMAP(feature_map, DSI_PHY_MAX_FEATURES);
  316. struct dsi_phy_hw_ops ops;
  317. };
  318. /**
  319. * dsi_phy_conv_phy_to_logical_lane() - Convert physical to logical lane
  320. * @lane_map: logical lane
  321. * @phy_lane: physical lane
  322. *
  323. * Return: Error code on failure. Lane number on success.
  324. */
  325. int dsi_phy_conv_phy_to_logical_lane(
  326. struct dsi_lane_map *lane_map, enum dsi_phy_data_lanes phy_lane);
  327. /**
  328. * dsi_phy_conv_logical_to_phy_lane() - Convert logical to physical lane
  329. * @lane_map: physical lane
  330. * @lane: logical lane
  331. *
  332. * Return: Error code on failure. Lane number on success.
  333. */
  334. int dsi_phy_conv_logical_to_phy_lane(
  335. struct dsi_lane_map *lane_map, enum dsi_logical_lane lane);
  336. #endif /* _DSI_PHY_HW_H_ */