dsi_clk_manager.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of.h>
  6. #include <linux/delay.h>
  7. #include <linux/slab.h>
  8. #include <linux/msm-bus.h>
  9. #include <linux/pm_runtime.h>
  10. #include "dsi_clk.h"
  11. #include "dsi_defs.h"
  12. struct dsi_core_clks {
  13. struct dsi_core_clk_info clks;
  14. u32 bus_handle;
  15. };
  16. struct dsi_link_clks {
  17. struct dsi_link_hs_clk_info hs_clks;
  18. struct dsi_link_lp_clk_info lp_clks;
  19. struct link_clk_freq freq;
  20. };
  21. struct dsi_clk_mngr {
  22. char name[MAX_STRING_LEN];
  23. struct mutex clk_mutex;
  24. struct list_head client_list;
  25. u32 dsi_ctrl_count;
  26. u32 master_ndx;
  27. struct dsi_core_clks core_clks[MAX_DSI_CTRL];
  28. struct dsi_link_clks link_clks[MAX_DSI_CTRL];
  29. u32 ctrl_index[MAX_DSI_CTRL];
  30. u32 core_clk_state;
  31. u32 link_clk_state;
  32. pre_clockoff_cb pre_clkoff_cb;
  33. post_clockoff_cb post_clkoff_cb;
  34. post_clockon_cb post_clkon_cb;
  35. pre_clockon_cb pre_clkon_cb;
  36. bool is_cont_splash_enabled;
  37. void *priv_data;
  38. };
  39. struct dsi_clk_client_info {
  40. char name[MAX_STRING_LEN];
  41. u32 core_refcount;
  42. u32 link_refcount;
  43. u32 core_clk_state;
  44. u32 link_clk_state;
  45. struct list_head list;
  46. struct dsi_clk_mngr *mngr;
  47. };
  48. static int _get_clk_mngr_index(struct dsi_clk_mngr *mngr,
  49. u32 dsi_ctrl_index,
  50. u32 *clk_mngr_index)
  51. {
  52. int i;
  53. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  54. if (mngr->ctrl_index[i] == dsi_ctrl_index) {
  55. *clk_mngr_index = i;
  56. return 0;
  57. }
  58. }
  59. return -EINVAL;
  60. }
  61. /**
  62. * dsi_clk_set_link_frequencies() - set frequencies for link clks
  63. * @clks: Link clock information
  64. * @pixel_clk: pixel clock frequency in KHz.
  65. * @byte_clk: Byte clock frequency in KHz.
  66. * @esc_clk: Escape clock frequency in KHz.
  67. *
  68. * return: error code in case of failure or 0 for success.
  69. */
  70. int dsi_clk_set_link_frequencies(void *client, struct link_clk_freq freq,
  71. u32 index)
  72. {
  73. int rc = 0, clk_mngr_index = 0;
  74. struct dsi_clk_client_info *c = client;
  75. struct dsi_clk_mngr *mngr;
  76. if (!client) {
  77. DSI_ERR("invalid params\n");
  78. return -EINVAL;
  79. }
  80. mngr = c->mngr;
  81. rc = _get_clk_mngr_index(mngr, index, &clk_mngr_index);
  82. if (rc) {
  83. DSI_ERR("failed to map control index %d\n", index);
  84. return -EINVAL;
  85. }
  86. memcpy(&mngr->link_clks[clk_mngr_index].freq, &freq,
  87. sizeof(struct link_clk_freq));
  88. return rc;
  89. }
  90. /**
  91. * dsi_clk_set_pixel_clk_rate() - set frequency for pixel clock
  92. * @clks: DSI link clock information.
  93. * @pixel_clk: Pixel clock rate in KHz.
  94. * @index: Index of the DSI controller.
  95. *
  96. * return: error code in case of failure or 0 for success.
  97. */
  98. int dsi_clk_set_pixel_clk_rate(void *client, u64 pixel_clk, u32 index)
  99. {
  100. int rc = 0;
  101. struct dsi_clk_client_info *c = client;
  102. struct dsi_clk_mngr *mngr;
  103. mngr = c->mngr;
  104. rc = clk_set_rate(mngr->link_clks[index].hs_clks.pixel_clk, pixel_clk);
  105. if (rc)
  106. DSI_ERR("failed to set clk rate for pixel clk, rc=%d\n", rc);
  107. else
  108. mngr->link_clks[index].freq.pix_clk_rate = pixel_clk;
  109. return rc;
  110. }
  111. /**
  112. * dsi_clk_set_byte_clk_rate() - set frequency for byte clock
  113. * @client: DSI clock client pointer.
  114. * @byte_clk: Byte clock rate in Hz.
  115. * @index: Index of the DSI controller.
  116. * return: error code in case of failure or 0 for success.
  117. */
  118. int dsi_clk_set_byte_clk_rate(void *client, u64 byte_clk, u32 index)
  119. {
  120. int rc = 0;
  121. struct dsi_clk_client_info *c = client;
  122. struct dsi_clk_mngr *mngr;
  123. u64 byte_intf_rate;
  124. mngr = c->mngr;
  125. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_clk, byte_clk);
  126. if (rc)
  127. DSI_ERR("failed to set clk rate for byte clk, rc=%d\n", rc);
  128. else
  129. mngr->link_clks[index].freq.byte_clk_rate = byte_clk;
  130. if (mngr->link_clks[index].hs_clks.byte_intf_clk) {
  131. byte_intf_rate = mngr->link_clks[index].freq.byte_clk_rate / 2;
  132. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_intf_clk,
  133. byte_intf_rate);
  134. if (rc)
  135. DSI_ERR("failed to set clk rate for byte intf clk=%d\n",
  136. rc);
  137. }
  138. return rc;
  139. }
  140. /**
  141. * dsi_clk_update_parent() - update parent clocks for specified clock
  142. * @parent: link clock pair which are set as parent.
  143. * @child: link clock pair whose parent has to be set.
  144. */
  145. int dsi_clk_update_parent(struct dsi_clk_link_set *parent,
  146. struct dsi_clk_link_set *child)
  147. {
  148. int rc = 0;
  149. rc = clk_set_parent(child->byte_clk, parent->byte_clk);
  150. if (rc) {
  151. DSI_ERR("failed to set byte clk parent\n");
  152. goto error;
  153. }
  154. rc = clk_set_parent(child->pixel_clk, parent->pixel_clk);
  155. if (rc) {
  156. DSI_ERR("failed to set pixel clk parent\n");
  157. goto error;
  158. }
  159. error:
  160. return rc;
  161. }
  162. /**
  163. * dsi_clk_prepare_enable() - prepare and enable dsi src clocks
  164. * @clk: list of src clocks.
  165. *
  166. * @return: Zero on success and err no on failure.
  167. */
  168. int dsi_clk_prepare_enable(struct dsi_clk_link_set *clk)
  169. {
  170. int rc;
  171. rc = clk_prepare_enable(clk->byte_clk);
  172. if (rc) {
  173. DSI_ERR("failed to enable byte src clk %d\n", rc);
  174. return rc;
  175. }
  176. rc = clk_prepare_enable(clk->pixel_clk);
  177. if (rc) {
  178. DSI_ERR("failed to enable pixel src clk %d\n", rc);
  179. return rc;
  180. }
  181. return 0;
  182. }
  183. /**
  184. * dsi_clk_disable_unprepare() - disable and unprepare dsi src clocks
  185. * @clk: list of src clocks.
  186. */
  187. void dsi_clk_disable_unprepare(struct dsi_clk_link_set *clk)
  188. {
  189. clk_disable_unprepare(clk->pixel_clk);
  190. clk_disable_unprepare(clk->byte_clk);
  191. }
  192. int dsi_core_clk_start(struct dsi_core_clks *c_clks)
  193. {
  194. int rc = 0;
  195. if (c_clks->clks.mdp_core_clk) {
  196. rc = clk_prepare_enable(c_clks->clks.mdp_core_clk);
  197. if (rc) {
  198. DSI_ERR("failed to enable mdp_core_clk, rc=%d\n", rc);
  199. goto error;
  200. }
  201. }
  202. if (c_clks->clks.mnoc_clk) {
  203. rc = clk_prepare_enable(c_clks->clks.mnoc_clk);
  204. if (rc) {
  205. DSI_ERR("failed to enable mnoc_clk, rc=%d\n", rc);
  206. goto error_disable_core_clk;
  207. }
  208. }
  209. if (c_clks->clks.iface_clk) {
  210. rc = clk_prepare_enable(c_clks->clks.iface_clk);
  211. if (rc) {
  212. DSI_ERR("failed to enable iface_clk, rc=%d\n", rc);
  213. goto error_disable_mnoc_clk;
  214. }
  215. }
  216. if (c_clks->clks.bus_clk) {
  217. rc = clk_prepare_enable(c_clks->clks.bus_clk);
  218. if (rc) {
  219. DSI_ERR("failed to enable bus_clk, rc=%d\n", rc);
  220. goto error_disable_iface_clk;
  221. }
  222. }
  223. if (c_clks->clks.core_mmss_clk) {
  224. rc = clk_prepare_enable(c_clks->clks.core_mmss_clk);
  225. if (rc) {
  226. DSI_ERR("failed to enable core_mmss_clk, rc=%d\n", rc);
  227. goto error_disable_bus_clk;
  228. }
  229. }
  230. if (c_clks->bus_handle) {
  231. rc = msm_bus_scale_client_update_request(c_clks->bus_handle, 1);
  232. if (rc) {
  233. DSI_ERR("bus scale client enable failed, rc=%d\n", rc);
  234. goto error_disable_mmss_clk;
  235. }
  236. }
  237. return rc;
  238. error_disable_mmss_clk:
  239. if (c_clks->clks.core_mmss_clk)
  240. clk_disable_unprepare(c_clks->clks.core_mmss_clk);
  241. error_disable_bus_clk:
  242. if (c_clks->clks.bus_clk)
  243. clk_disable_unprepare(c_clks->clks.bus_clk);
  244. error_disable_iface_clk:
  245. if (c_clks->clks.iface_clk)
  246. clk_disable_unprepare(c_clks->clks.iface_clk);
  247. error_disable_mnoc_clk:
  248. if (c_clks->clks.mnoc_clk)
  249. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  250. error_disable_core_clk:
  251. if (c_clks->clks.mdp_core_clk)
  252. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  253. error:
  254. return rc;
  255. }
  256. int dsi_core_clk_stop(struct dsi_core_clks *c_clks)
  257. {
  258. int rc = 0;
  259. if (c_clks->bus_handle) {
  260. rc = msm_bus_scale_client_update_request(c_clks->bus_handle, 0);
  261. if (rc) {
  262. DSI_ERR("bus scale client disable failed, rc=%d\n", rc);
  263. return rc;
  264. }
  265. }
  266. if (c_clks->clks.core_mmss_clk)
  267. clk_disable_unprepare(c_clks->clks.core_mmss_clk);
  268. if (c_clks->clks.bus_clk)
  269. clk_disable_unprepare(c_clks->clks.bus_clk);
  270. if (c_clks->clks.iface_clk)
  271. clk_disable_unprepare(c_clks->clks.iface_clk);
  272. if (c_clks->clks.mnoc_clk)
  273. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  274. if (c_clks->clks.mdp_core_clk)
  275. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  276. return rc;
  277. }
  278. static int dsi_link_hs_clk_set_rate(struct dsi_link_hs_clk_info *link_hs_clks,
  279. int index)
  280. {
  281. int rc = 0;
  282. struct dsi_clk_mngr *mngr;
  283. struct dsi_link_clks *l_clks;
  284. if (index >= MAX_DSI_CTRL) {
  285. DSI_ERR("Invalid DSI ctrl index\n");
  286. return -EINVAL;
  287. }
  288. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  289. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  290. /*
  291. * In an ideal world, cont_splash_enabled should not be required inside
  292. * the clock manager. But, in the current driver cont_splash_enabled
  293. * flag is set inside mdp driver and there is no interface event
  294. * associated with this flag setting.
  295. */
  296. if (mngr->is_cont_splash_enabled)
  297. return 0;
  298. rc = clk_set_rate(link_hs_clks->byte_clk,
  299. l_clks->freq.byte_clk_rate);
  300. if (rc) {
  301. DSI_ERR("clk_set_rate failed for byte_clk rc = %d\n", rc);
  302. goto error;
  303. }
  304. rc = clk_set_rate(link_hs_clks->pixel_clk,
  305. l_clks->freq.pix_clk_rate);
  306. if (rc) {
  307. DSI_ERR("clk_set_rate failed for pixel_clk rc = %d\n", rc);
  308. goto error;
  309. }
  310. /*
  311. * If byte_intf_clk is present, set rate for that too.
  312. * For DPHY: byte_intf_clk_rate = byte_clk_rate / 2
  313. * todo: this needs to be revisited when support for CPHY is added
  314. */
  315. if (link_hs_clks->byte_intf_clk) {
  316. rc = clk_set_rate(link_hs_clks->byte_intf_clk,
  317. (l_clks->freq.byte_clk_rate / 2));
  318. if (rc) {
  319. DSI_ERR("set_rate failed for byte_intf_clk rc = %d\n",
  320. rc);
  321. goto error;
  322. }
  323. }
  324. error:
  325. return rc;
  326. }
  327. static int dsi_link_hs_clk_prepare(struct dsi_link_hs_clk_info *link_hs_clks)
  328. {
  329. int rc = 0;
  330. rc = clk_prepare(link_hs_clks->byte_clk);
  331. if (rc) {
  332. DSI_ERR("Failed to prepare dsi byte clk, rc=%d\n", rc);
  333. goto byte_clk_err;
  334. }
  335. rc = clk_prepare(link_hs_clks->pixel_clk);
  336. if (rc) {
  337. DSI_ERR("Failed to prepare dsi pixel clk, rc=%d\n", rc);
  338. goto pixel_clk_err;
  339. }
  340. if (link_hs_clks->byte_intf_clk) {
  341. rc = clk_prepare(link_hs_clks->byte_intf_clk);
  342. if (rc) {
  343. DSI_ERR("Failed to prepare dsi byte intf clk, rc=%d\n",
  344. rc);
  345. goto byte_intf_clk_err;
  346. }
  347. }
  348. return rc;
  349. byte_intf_clk_err:
  350. clk_unprepare(link_hs_clks->pixel_clk);
  351. pixel_clk_err:
  352. clk_unprepare(link_hs_clks->byte_clk);
  353. byte_clk_err:
  354. return rc;
  355. }
  356. static void dsi_link_hs_clk_unprepare(struct dsi_link_hs_clk_info *link_hs_clks)
  357. {
  358. if (link_hs_clks->byte_intf_clk)
  359. clk_unprepare(link_hs_clks->byte_intf_clk);
  360. clk_unprepare(link_hs_clks->pixel_clk);
  361. clk_unprepare(link_hs_clks->byte_clk);
  362. }
  363. static int dsi_link_hs_clk_enable(struct dsi_link_hs_clk_info *link_hs_clks)
  364. {
  365. int rc = 0;
  366. rc = clk_enable(link_hs_clks->byte_clk);
  367. if (rc) {
  368. DSI_ERR("Failed to enable dsi byte clk, rc=%d\n", rc);
  369. goto byte_clk_err;
  370. }
  371. rc = clk_enable(link_hs_clks->pixel_clk);
  372. if (rc) {
  373. DSI_ERR("Failed to enable dsi pixel clk, rc=%d\n", rc);
  374. goto pixel_clk_err;
  375. }
  376. if (link_hs_clks->byte_intf_clk) {
  377. rc = clk_enable(link_hs_clks->byte_intf_clk);
  378. if (rc) {
  379. DSI_ERR("Failed to enable dsi byte intf clk, rc=%d\n",
  380. rc);
  381. goto byte_intf_clk_err;
  382. }
  383. }
  384. return rc;
  385. byte_intf_clk_err:
  386. clk_disable(link_hs_clks->pixel_clk);
  387. pixel_clk_err:
  388. clk_disable(link_hs_clks->byte_clk);
  389. byte_clk_err:
  390. return rc;
  391. }
  392. static void dsi_link_hs_clk_disable(struct dsi_link_hs_clk_info *link_hs_clks)
  393. {
  394. if (link_hs_clks->byte_intf_clk)
  395. clk_disable(link_hs_clks->byte_intf_clk);
  396. clk_disable(link_hs_clks->pixel_clk);
  397. clk_disable(link_hs_clks->byte_clk);
  398. }
  399. /**
  400. * dsi_link_clk_start() - enable dsi link clocks
  401. */
  402. static int dsi_link_hs_clk_start(struct dsi_link_hs_clk_info *link_hs_clks,
  403. enum dsi_link_clk_op_type op_type, int index)
  404. {
  405. int rc = 0;
  406. if (index >= MAX_DSI_CTRL) {
  407. DSI_ERR("Invalid DSI ctrl index\n");
  408. return -EINVAL;
  409. }
  410. if (op_type & DSI_LINK_CLK_SET_RATE) {
  411. rc = dsi_link_hs_clk_set_rate(link_hs_clks, index);
  412. if (rc) {
  413. DSI_ERR("failed to set HS clk rates, rc = %d\n", rc);
  414. goto error;
  415. }
  416. }
  417. if (op_type & DSI_LINK_CLK_PREPARE) {
  418. rc = dsi_link_hs_clk_prepare(link_hs_clks);
  419. if (rc) {
  420. DSI_ERR("failed to prepare link HS clks, rc = %d\n",
  421. rc);
  422. goto error;
  423. }
  424. }
  425. if (op_type & DSI_LINK_CLK_ENABLE) {
  426. rc = dsi_link_hs_clk_enable(link_hs_clks);
  427. if (rc) {
  428. DSI_ERR("failed to enable link HS clks, rc = %d\n", rc);
  429. goto error_unprepare;
  430. }
  431. }
  432. DSI_DEBUG("HS Link clocks are enabled\n");
  433. return rc;
  434. error_unprepare:
  435. dsi_link_hs_clk_unprepare(link_hs_clks);
  436. error:
  437. return rc;
  438. }
  439. /**
  440. * dsi_link_clk_stop() - Stop DSI link clocks.
  441. */
  442. static int dsi_link_hs_clk_stop(struct dsi_link_hs_clk_info *link_hs_clks)
  443. {
  444. struct dsi_link_clks *l_clks;
  445. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  446. dsi_link_hs_clk_disable(link_hs_clks);
  447. dsi_link_hs_clk_unprepare(link_hs_clks);
  448. DSI_DEBUG("HS Link clocks disabled\n");
  449. return 0;
  450. }
  451. static int dsi_link_lp_clk_start(struct dsi_link_lp_clk_info *link_lp_clks,
  452. int index)
  453. {
  454. int rc = 0;
  455. struct dsi_clk_mngr *mngr;
  456. struct dsi_link_clks *l_clks;
  457. if (index >= MAX_DSI_CTRL) {
  458. DSI_ERR("Invalid DSI ctrl index\n");
  459. return -EINVAL;
  460. }
  461. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  462. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  463. if (!mngr)
  464. return -EINVAL;
  465. /*
  466. * In an ideal world, cont_splash_enabled should not be required inside
  467. * the clock manager. But, in the current driver cont_splash_enabled
  468. * flag is set inside mdp driver and there is no interface event
  469. * associated with this flag setting. Also, set rate for clock need not
  470. * be called for every enable call. It should be done only once when
  471. * coming out of suspend.
  472. */
  473. if (mngr->is_cont_splash_enabled)
  474. goto prepare;
  475. rc = clk_set_rate(link_lp_clks->esc_clk, l_clks->freq.esc_clk_rate);
  476. if (rc) {
  477. DSI_ERR("clk_set_rate failed for esc_clk rc = %d\n", rc);
  478. goto error;
  479. }
  480. prepare:
  481. rc = clk_prepare_enable(link_lp_clks->esc_clk);
  482. if (rc) {
  483. DSI_ERR("Failed to enable dsi esc clk\n");
  484. clk_unprepare(l_clks->lp_clks.esc_clk);
  485. }
  486. error:
  487. DSI_DEBUG("LP Link clocks are enabled\n");
  488. return rc;
  489. }
  490. static int dsi_link_lp_clk_stop(
  491. struct dsi_link_lp_clk_info *link_lp_clks)
  492. {
  493. struct dsi_link_clks *l_clks;
  494. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  495. clk_disable_unprepare(l_clks->lp_clks.esc_clk);
  496. DSI_DEBUG("LP Link clocks are disabled\n");
  497. return 0;
  498. }
  499. static int dsi_display_core_clk_enable(struct dsi_core_clks *clks,
  500. u32 ctrl_count, u32 master_ndx)
  501. {
  502. int rc = 0;
  503. int i;
  504. struct dsi_core_clks *clk, *m_clks;
  505. /*
  506. * In case of split DSI usecases, the clock for master controller should
  507. * be enabled before the other controller. Master controller in the
  508. * clock context refers to the controller that sources the clock.
  509. */
  510. m_clks = &clks[master_ndx];
  511. rc = pm_runtime_get_sync(m_clks->clks.drm->dev);
  512. if (rc < 0) {
  513. DSI_ERR("Power resource enable failed, rc=%d\n", rc);
  514. goto error;
  515. }
  516. rc = dsi_core_clk_start(m_clks);
  517. if (rc) {
  518. DSI_ERR("failed to turn on master clocks, rc=%d\n", rc);
  519. goto error_disable_master_resource;
  520. }
  521. /* Turn on rest of the core clocks */
  522. for (i = 0; i < ctrl_count; i++) {
  523. clk = &clks[i];
  524. if (!clk || (clk == m_clks))
  525. continue;
  526. rc = pm_runtime_get_sync(m_clks->clks.drm->dev);
  527. if (rc < 0) {
  528. DSI_ERR("Power resource enable failed, rc=%d\n", rc);
  529. goto error_disable_master;
  530. }
  531. rc = dsi_core_clk_start(clk);
  532. if (rc) {
  533. DSI_ERR("failed to turn on clocks, rc=%d\n", rc);
  534. pm_runtime_put_sync(m_clks->clks.drm->dev);
  535. goto error_disable_master;
  536. }
  537. }
  538. return rc;
  539. error_disable_master:
  540. (void)dsi_core_clk_stop(m_clks);
  541. error_disable_master_resource:
  542. pm_runtime_put_sync(m_clks->clks.drm->dev);
  543. error:
  544. return rc;
  545. }
  546. static int dsi_display_link_clk_enable(struct dsi_link_clks *clks,
  547. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  548. {
  549. int rc = 0;
  550. int i;
  551. struct dsi_link_clks *clk, *m_clks;
  552. /*
  553. * In case of split DSI usecases, the clock for master controller should
  554. * be enabled before the other controller. Master controller in the
  555. * clock context refers to the controller that sources the clock.
  556. */
  557. m_clks = &clks[master_ndx];
  558. if (l_type & DSI_LINK_LP_CLK) {
  559. rc = dsi_link_lp_clk_start(&m_clks->lp_clks, master_ndx);
  560. if (rc) {
  561. DSI_ERR("failed to turn on master lp link clocks, rc=%d\n",
  562. rc);
  563. goto error;
  564. }
  565. }
  566. if (l_type & DSI_LINK_HS_CLK) {
  567. rc = dsi_link_hs_clk_start(&m_clks->hs_clks,
  568. DSI_LINK_CLK_START, master_ndx);
  569. if (rc) {
  570. DSI_ERR("failed to turn on master hs link clocks, rc=%d\n",
  571. rc);
  572. goto error;
  573. }
  574. }
  575. for (i = 0; i < ctrl_count; i++) {
  576. clk = &clks[i];
  577. if (!clk || (clk == m_clks))
  578. continue;
  579. if (l_type & DSI_LINK_LP_CLK) {
  580. rc = dsi_link_lp_clk_start(&clk->lp_clks, i);
  581. if (rc) {
  582. DSI_ERR("failed to turn on lp link clocks, rc=%d\n",
  583. rc);
  584. goto error_disable_master;
  585. }
  586. }
  587. if (l_type & DSI_LINK_HS_CLK) {
  588. rc = dsi_link_hs_clk_start(&clk->hs_clks,
  589. DSI_LINK_CLK_START, i);
  590. if (rc) {
  591. DSI_ERR("failed to turn on hs link clocks, rc=%d\n",
  592. rc);
  593. goto error_disable_master;
  594. }
  595. }
  596. }
  597. return rc;
  598. error_disable_master:
  599. if (l_type == DSI_LINK_LP_CLK)
  600. (void)dsi_link_lp_clk_stop(&m_clks->lp_clks);
  601. else if (l_type == DSI_LINK_HS_CLK)
  602. (void)dsi_link_hs_clk_stop(&m_clks->hs_clks);
  603. error:
  604. return rc;
  605. }
  606. static int dsi_display_core_clk_disable(struct dsi_core_clks *clks,
  607. u32 ctrl_count, u32 master_ndx)
  608. {
  609. int rc = 0;
  610. int i;
  611. struct dsi_core_clks *clk, *m_clks;
  612. /*
  613. * In case of split DSI usecases, clock for slave DSI controllers should
  614. * be disabled first before disabling clock for master controller. Slave
  615. * controllers in the clock context refer to controller which source
  616. * clock from another controller.
  617. */
  618. m_clks = &clks[master_ndx];
  619. /* Turn off non-master core clocks */
  620. for (i = 0; i < ctrl_count; i++) {
  621. clk = &clks[i];
  622. if (!clk || (clk == m_clks))
  623. continue;
  624. rc = dsi_core_clk_stop(clk);
  625. if (rc) {
  626. DSI_DEBUG("failed to turn off clocks, rc=%d\n", rc);
  627. goto error;
  628. }
  629. pm_runtime_put_sync(m_clks->clks.drm->dev);
  630. }
  631. rc = dsi_core_clk_stop(m_clks);
  632. if (rc) {
  633. DSI_ERR("failed to turn off master clocks, rc=%d\n", rc);
  634. goto error;
  635. }
  636. pm_runtime_put_sync(m_clks->clks.drm->dev);
  637. error:
  638. return rc;
  639. }
  640. static int dsi_display_link_clk_disable(struct dsi_link_clks *clks,
  641. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  642. {
  643. int rc = 0;
  644. int i;
  645. struct dsi_link_clks *clk, *m_clks;
  646. /*
  647. * In case of split DSI usecases, clock for slave DSI controllers should
  648. * be disabled first before disabling clock for master controller. Slave
  649. * controllers in the clock context refer to controller which source
  650. * clock from another controller.
  651. */
  652. m_clks = &clks[master_ndx];
  653. /* Turn off non-master link clocks */
  654. for (i = 0; i < ctrl_count; i++) {
  655. clk = &clks[i];
  656. if (!clk || (clk == m_clks))
  657. continue;
  658. if (l_type & DSI_LINK_LP_CLK) {
  659. rc = dsi_link_lp_clk_stop(&clk->lp_clks);
  660. if (rc)
  661. DSI_ERR("failed to turn off lp link clocks, rc=%d\n",
  662. rc);
  663. }
  664. if (l_type & DSI_LINK_HS_CLK) {
  665. rc = dsi_link_hs_clk_stop(&clk->hs_clks);
  666. if (rc)
  667. DSI_ERR("failed to turn off hs link clocks, rc=%d\n",
  668. rc);
  669. }
  670. }
  671. if (l_type & DSI_LINK_LP_CLK) {
  672. rc = dsi_link_lp_clk_stop(&m_clks->lp_clks);
  673. if (rc)
  674. DSI_ERR("failed to turn off master lp link clocks, rc=%d\n",
  675. rc);
  676. }
  677. if (l_type & DSI_LINK_HS_CLK) {
  678. rc = dsi_link_hs_clk_stop(&m_clks->hs_clks);
  679. if (rc)
  680. DSI_ERR("failed to turn off master hs link clocks, rc=%d\n",
  681. rc);
  682. }
  683. return rc;
  684. }
  685. static int dsi_clk_update_link_clk_state(struct dsi_clk_mngr *mngr,
  686. struct dsi_link_clks *l_clks, enum dsi_lclk_type l_type, u32 l_state,
  687. bool enable)
  688. {
  689. int rc = 0;
  690. if (!mngr)
  691. return -EINVAL;
  692. if (enable) {
  693. if (mngr->pre_clkon_cb) {
  694. rc = mngr->pre_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  695. l_type, l_state);
  696. if (rc) {
  697. DSI_ERR("pre link clk on cb failed for type %d\n",
  698. l_type);
  699. goto error;
  700. }
  701. }
  702. rc = dsi_display_link_clk_enable(l_clks, l_type,
  703. mngr->dsi_ctrl_count, mngr->master_ndx);
  704. if (rc) {
  705. DSI_ERR("failed to start link clk type %d rc=%d\n",
  706. l_type, rc);
  707. goto error;
  708. }
  709. if (mngr->post_clkon_cb) {
  710. rc = mngr->post_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  711. l_type, l_state);
  712. if (rc) {
  713. DSI_ERR("post link clk on cb failed for type %d\n",
  714. l_type);
  715. goto error;
  716. }
  717. }
  718. } else {
  719. if (mngr->pre_clkoff_cb) {
  720. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  721. DSI_LINK_CLK, l_type, l_state);
  722. if (rc)
  723. DSI_ERR("pre link clk off cb failed\n");
  724. }
  725. rc = dsi_display_link_clk_disable(l_clks, l_type,
  726. mngr->dsi_ctrl_count, mngr->master_ndx);
  727. if (rc) {
  728. DSI_ERR("failed to stop link clk type %d, rc = %d\n",
  729. l_type, rc);
  730. goto error;
  731. }
  732. if (mngr->post_clkoff_cb) {
  733. rc = mngr->post_clkoff_cb(mngr->priv_data,
  734. DSI_LINK_CLK, l_type, l_state);
  735. if (rc)
  736. DSI_ERR("post link clk off cb failed\n");
  737. }
  738. }
  739. error:
  740. return rc;
  741. }
  742. static int dsi_update_core_clks(struct dsi_clk_mngr *mngr,
  743. struct dsi_core_clks *c_clks)
  744. {
  745. int rc = 0;
  746. if (mngr->core_clk_state == DSI_CLK_OFF) {
  747. rc = mngr->pre_clkon_cb(mngr->priv_data,
  748. DSI_CORE_CLK,
  749. DSI_LINK_NONE,
  750. DSI_CLK_ON);
  751. if (rc) {
  752. DSI_ERR("failed to turn on MDP FS rc= %d\n", rc);
  753. goto error;
  754. }
  755. }
  756. rc = dsi_display_core_clk_enable(c_clks, mngr->dsi_ctrl_count,
  757. mngr->master_ndx);
  758. if (rc) {
  759. DSI_ERR("failed to turn on core clks rc = %d\n", rc);
  760. goto error;
  761. }
  762. if (mngr->post_clkon_cb) {
  763. rc = mngr->post_clkon_cb(mngr->priv_data,
  764. DSI_CORE_CLK,
  765. DSI_LINK_NONE,
  766. DSI_CLK_ON);
  767. if (rc)
  768. DSI_ERR("post clk on cb failed, rc = %d\n", rc);
  769. }
  770. mngr->core_clk_state = DSI_CLK_ON;
  771. error:
  772. return rc;
  773. }
  774. static int dsi_update_clk_state(struct dsi_clk_mngr *mngr,
  775. struct dsi_core_clks *c_clks, u32 c_state,
  776. struct dsi_link_clks *l_clks, u32 l_state)
  777. {
  778. int rc = 0;
  779. bool l_c_on = false;
  780. if (!mngr)
  781. return -EINVAL;
  782. DSI_DEBUG("c_state = %d, l_state = %d\n",
  783. c_clks ? c_state : -1, l_clks ? l_state : -1);
  784. /*
  785. * Below is the sequence to toggle DSI clocks:
  786. * 1. For ON sequence, Core clocks before link clocks
  787. * 2. For OFF sequence, Link clocks before core clocks.
  788. */
  789. if (c_clks && (c_state == DSI_CLK_ON))
  790. rc = dsi_update_core_clks(mngr, c_clks);
  791. if (rc)
  792. goto error;
  793. if (l_clks) {
  794. if (l_state == DSI_CLK_ON) {
  795. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  796. DSI_LINK_LP_CLK, l_state, true);
  797. if (rc)
  798. goto error;
  799. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  800. DSI_LINK_HS_CLK, l_state, true);
  801. if (rc)
  802. goto error;
  803. } else {
  804. /*
  805. * Two conditions that need to be checked for Link
  806. * clocks:
  807. * 1. Link clocks need core clocks to be on when
  808. * transitioning from EARLY_GATE to OFF state.
  809. * 2. ULPS mode might have to be enabled in case of OFF
  810. * state. For ULPS, Link clocks should be turned ON
  811. * first before they are turned off again.
  812. *
  813. * If Link is going from EARLY_GATE to OFF state AND
  814. * Core clock is already in EARLY_GATE or OFF state,
  815. * turn on Core clocks and link clocks.
  816. *
  817. * ULPS state is managed as part of the pre_clkoff_cb.
  818. */
  819. if ((l_state == DSI_CLK_OFF) &&
  820. (mngr->link_clk_state ==
  821. DSI_CLK_EARLY_GATE) &&
  822. (mngr->core_clk_state !=
  823. DSI_CLK_ON)) {
  824. rc = dsi_display_core_clk_enable(
  825. mngr->core_clks, mngr->dsi_ctrl_count,
  826. mngr->master_ndx);
  827. if (rc) {
  828. DSI_ERR("core clks did not start\n");
  829. goto error;
  830. }
  831. rc = dsi_display_link_clk_enable(l_clks,
  832. (DSI_LINK_LP_CLK & DSI_LINK_HS_CLK),
  833. mngr->dsi_ctrl_count, mngr->master_ndx);
  834. if (rc) {
  835. DSI_ERR("LP Link clks did not start\n");
  836. goto error;
  837. }
  838. l_c_on = true;
  839. DSI_DEBUG("ECG: core and Link_on\n");
  840. }
  841. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  842. DSI_LINK_HS_CLK, l_state, false);
  843. if (rc)
  844. goto error;
  845. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  846. DSI_LINK_LP_CLK, l_state, false);
  847. if (rc)
  848. goto error;
  849. /*
  850. * This check is to save unnecessary clock state
  851. * change when going from EARLY_GATE to OFF. In the
  852. * case where the request happens for both Core and Link
  853. * clocks in the same call, core clocks need to be
  854. * turned on first before OFF state can be entered.
  855. *
  856. * Core clocks are turned on here for Link clocks to go
  857. * to OFF state. If core clock request is also present,
  858. * then core clocks can be turned off Core clocks are
  859. * transitioned to OFF state.
  860. */
  861. if (l_c_on && (!(c_clks && (c_state == DSI_CLK_OFF)
  862. && (mngr->core_clk_state ==
  863. DSI_CLK_EARLY_GATE)))) {
  864. rc = dsi_display_core_clk_disable(
  865. mngr->core_clks, mngr->dsi_ctrl_count,
  866. mngr->master_ndx);
  867. if (rc) {
  868. DSI_ERR("core clks did not stop\n");
  869. goto error;
  870. }
  871. l_c_on = false;
  872. DSI_DEBUG("ECG: core off\n");
  873. } else
  874. DSI_DEBUG("ECG: core off skip\n");
  875. }
  876. mngr->link_clk_state = l_state;
  877. }
  878. if (c_clks && (c_state != DSI_CLK_ON)) {
  879. /*
  880. * When going to OFF state from EARLY GATE state, Core clocks
  881. * should be turned on first so that the IOs can be clamped.
  882. * l_c_on flag is set, then the core clocks were turned before
  883. * to the Link clocks go to OFF state. So Core clocks are
  884. * already ON and this step can be skipped.
  885. *
  886. * IOs are clamped in pre_clkoff_cb callback.
  887. */
  888. if ((c_state == DSI_CLK_OFF) &&
  889. (mngr->core_clk_state ==
  890. DSI_CLK_EARLY_GATE) && !l_c_on) {
  891. rc = dsi_display_core_clk_enable(mngr->core_clks,
  892. mngr->dsi_ctrl_count, mngr->master_ndx);
  893. if (rc) {
  894. DSI_ERR("core clks did not start\n");
  895. goto error;
  896. }
  897. DSI_DEBUG("ECG: core on\n");
  898. } else
  899. DSI_DEBUG("ECG: core on skip\n");
  900. if (mngr->pre_clkoff_cb) {
  901. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  902. DSI_CORE_CLK,
  903. DSI_LINK_NONE,
  904. c_state);
  905. if (rc)
  906. DSI_ERR("pre core clk off cb failed\n");
  907. }
  908. rc = dsi_display_core_clk_disable(c_clks, mngr->dsi_ctrl_count,
  909. mngr->master_ndx);
  910. if (rc) {
  911. DSI_ERR("failed to turn off core clks rc = %d\n", rc);
  912. goto error;
  913. }
  914. if (c_state == DSI_CLK_OFF) {
  915. if (mngr->post_clkoff_cb) {
  916. rc = mngr->post_clkoff_cb(mngr->priv_data,
  917. DSI_CORE_CLK,
  918. DSI_LINK_NONE,
  919. DSI_CLK_OFF);
  920. if (rc)
  921. DSI_ERR("post clkoff cb fail, rc = %d\n",
  922. rc);
  923. }
  924. }
  925. mngr->core_clk_state = c_state;
  926. }
  927. error:
  928. return rc;
  929. }
  930. static int dsi_recheck_clk_state(struct dsi_clk_mngr *mngr)
  931. {
  932. int rc = 0;
  933. struct list_head *pos = NULL;
  934. struct dsi_clk_client_info *c;
  935. u32 new_core_clk_state = DSI_CLK_OFF;
  936. u32 new_link_clk_state = DSI_CLK_OFF;
  937. u32 old_c_clk_state = DSI_CLK_OFF;
  938. u32 old_l_clk_state = DSI_CLK_OFF;
  939. struct dsi_core_clks *c_clks = NULL;
  940. struct dsi_link_clks *l_clks = NULL;
  941. /*
  942. * Conditions to maintain DSI manager clock state based on
  943. * clock states of various clients:
  944. * 1. If any client has clock in ON state, DSI manager clock state
  945. * should be ON.
  946. * 2. If any client is in ECG state with rest of them turned OFF,
  947. * go to Early gate state.
  948. * 3. If all clients have clocks as OFF, then go to OFF state.
  949. */
  950. list_for_each(pos, &mngr->client_list) {
  951. c = list_entry(pos, struct dsi_clk_client_info, list);
  952. if (c->core_clk_state == DSI_CLK_ON) {
  953. new_core_clk_state = DSI_CLK_ON;
  954. break;
  955. } else if (c->core_clk_state == DSI_CLK_EARLY_GATE) {
  956. new_core_clk_state = DSI_CLK_EARLY_GATE;
  957. }
  958. }
  959. list_for_each(pos, &mngr->client_list) {
  960. c = list_entry(pos, struct dsi_clk_client_info, list);
  961. if (c->link_clk_state == DSI_CLK_ON) {
  962. new_link_clk_state = DSI_CLK_ON;
  963. break;
  964. } else if (c->link_clk_state == DSI_CLK_EARLY_GATE) {
  965. new_link_clk_state = DSI_CLK_EARLY_GATE;
  966. }
  967. }
  968. if (new_core_clk_state != mngr->core_clk_state)
  969. c_clks = mngr->core_clks;
  970. if (new_link_clk_state != mngr->link_clk_state)
  971. l_clks = mngr->link_clks;
  972. old_c_clk_state = mngr->core_clk_state;
  973. old_l_clk_state = mngr->link_clk_state;
  974. DSI_DEBUG("c_clk_state (%d -> %d)\n", old_c_clk_state,
  975. new_core_clk_state);
  976. DSI_DEBUG("l_clk_state (%d -> %d)\n", old_l_clk_state,
  977. new_link_clk_state);
  978. if (c_clks || l_clks) {
  979. rc = dsi_update_clk_state(mngr, c_clks, new_core_clk_state,
  980. l_clks, new_link_clk_state);
  981. if (rc) {
  982. DSI_ERR("failed to update clock state, rc = %d\n", rc);
  983. goto error;
  984. }
  985. }
  986. error:
  987. return rc;
  988. }
  989. int dsi_clk_req_state(void *client, enum dsi_clk_type clk,
  990. enum dsi_clk_state state)
  991. {
  992. int rc = 0;
  993. struct dsi_clk_client_info *c = client;
  994. struct dsi_clk_mngr *mngr;
  995. bool changed = false;
  996. if (!client || !clk || clk > (DSI_CORE_CLK | DSI_LINK_CLK) ||
  997. state > DSI_CLK_EARLY_GATE) {
  998. DSI_ERR("Invalid params, client = %pK, clk = 0x%x, state = %d\n",
  999. client, clk, state);
  1000. return -EINVAL;
  1001. }
  1002. mngr = c->mngr;
  1003. mutex_lock(&mngr->clk_mutex);
  1004. DSI_DEBUG("[%s]%s: CLK=%d, new_state=%d, core=%d, linkl=%d\n",
  1005. mngr->name, c->name, clk, state, c->core_clk_state,
  1006. c->link_clk_state);
  1007. /*
  1008. * Clock refcount handling as below:
  1009. * i. Increment refcount whenever ON is called.
  1010. * ii. Decrement refcount when transitioning from ON state to
  1011. * either OFF or EARLY_GATE.
  1012. * iii. Do not decrement refcount when changing from
  1013. * EARLY_GATE to OFF.
  1014. */
  1015. if (state == DSI_CLK_ON) {
  1016. if (clk & DSI_CORE_CLK) {
  1017. c->core_refcount++;
  1018. if (c->core_clk_state != DSI_CLK_ON) {
  1019. c->core_clk_state = DSI_CLK_ON;
  1020. changed = true;
  1021. }
  1022. }
  1023. if (clk & DSI_LINK_CLK) {
  1024. c->link_refcount++;
  1025. if (c->link_clk_state != DSI_CLK_ON) {
  1026. c->link_clk_state = DSI_CLK_ON;
  1027. changed = true;
  1028. }
  1029. }
  1030. } else if ((state == DSI_CLK_EARLY_GATE) ||
  1031. (state == DSI_CLK_OFF)) {
  1032. if (clk & DSI_CORE_CLK) {
  1033. if (c->core_refcount == 0) {
  1034. if ((c->core_clk_state ==
  1035. DSI_CLK_EARLY_GATE) &&
  1036. (state == DSI_CLK_OFF)) {
  1037. changed = true;
  1038. c->core_clk_state = DSI_CLK_OFF;
  1039. } else {
  1040. DSI_WARN("Core refcount is zero for %s\n",
  1041. c->name);
  1042. }
  1043. } else {
  1044. c->core_refcount--;
  1045. if (c->core_refcount == 0) {
  1046. c->core_clk_state = state;
  1047. changed = true;
  1048. }
  1049. }
  1050. }
  1051. if (clk & DSI_LINK_CLK) {
  1052. if (c->link_refcount == 0) {
  1053. if ((c->link_clk_state ==
  1054. DSI_CLK_EARLY_GATE) &&
  1055. (state == DSI_CLK_OFF)) {
  1056. changed = true;
  1057. c->link_clk_state = DSI_CLK_OFF;
  1058. } else {
  1059. DSI_WARN("Link refcount is zero for %s\n",
  1060. c->name);
  1061. }
  1062. } else {
  1063. c->link_refcount--;
  1064. if (c->link_refcount == 0) {
  1065. c->link_clk_state = state;
  1066. changed = true;
  1067. }
  1068. }
  1069. }
  1070. }
  1071. DSI_DEBUG("[%s]%s: change=%d, Core (ref=%d, state=%d), Link (ref=%d, state=%d)\n",
  1072. mngr->name, c->name, changed, c->core_refcount,
  1073. c->core_clk_state, c->link_refcount, c->link_clk_state);
  1074. if (changed) {
  1075. rc = dsi_recheck_clk_state(mngr);
  1076. if (rc)
  1077. DSI_ERR("Failed to adjust clock state rc = %d\n", rc);
  1078. }
  1079. mutex_unlock(&mngr->clk_mutex);
  1080. return rc;
  1081. }
  1082. DEFINE_MUTEX(dsi_mngr_clk_mutex);
  1083. static int dsi_display_link_clk_force_update(void *client)
  1084. {
  1085. int rc = 0;
  1086. struct dsi_clk_client_info *c = client;
  1087. struct dsi_clk_mngr *mngr;
  1088. struct dsi_link_clks *l_clks;
  1089. mngr = c->mngr;
  1090. mutex_lock(&mngr->clk_mutex);
  1091. l_clks = mngr->link_clks;
  1092. /*
  1093. * When link_clk_state is DSI_CLK_OFF, don't change DSI clock rate
  1094. * since it is possible to be overwritten, and return -EAGAIN to
  1095. * dynamic DSI writing interface to defer the reenabling to the next
  1096. * drm commit.
  1097. */
  1098. if (mngr->link_clk_state == DSI_CLK_OFF) {
  1099. rc = -EAGAIN;
  1100. goto error;
  1101. }
  1102. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1103. DSI_LINK_HS_CLK), DSI_CLK_OFF, false);
  1104. if (rc)
  1105. goto error;
  1106. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1107. DSI_LINK_HS_CLK), DSI_CLK_ON, true);
  1108. if (rc)
  1109. goto error;
  1110. error:
  1111. mutex_unlock(&mngr->clk_mutex);
  1112. return rc;
  1113. }
  1114. int dsi_display_link_clk_force_update_ctrl(void *handle)
  1115. {
  1116. int rc = 0;
  1117. if (!handle) {
  1118. DSI_ERR("Invalid arg\n");
  1119. return -EINVAL;
  1120. }
  1121. mutex_lock(&dsi_mngr_clk_mutex);
  1122. rc = dsi_display_link_clk_force_update(handle);
  1123. mutex_unlock(&dsi_mngr_clk_mutex);
  1124. return rc;
  1125. }
  1126. int dsi_display_clk_ctrl(void *handle,
  1127. enum dsi_clk_type clk_type, enum dsi_clk_state clk_state)
  1128. {
  1129. int rc = 0;
  1130. if (!handle) {
  1131. DSI_ERR("Invalid arg\n");
  1132. return -EINVAL;
  1133. }
  1134. mutex_lock(&dsi_mngr_clk_mutex);
  1135. rc = dsi_clk_req_state(handle, clk_type, clk_state);
  1136. if (rc)
  1137. DSI_ERR("failed set clk state, rc = %d\n", rc);
  1138. mutex_unlock(&dsi_mngr_clk_mutex);
  1139. return rc;
  1140. }
  1141. void *dsi_register_clk_handle(void *clk_mngr, char *client)
  1142. {
  1143. void *handle = NULL;
  1144. struct dsi_clk_mngr *mngr = clk_mngr;
  1145. struct dsi_clk_client_info *c;
  1146. if (!mngr) {
  1147. DSI_ERR("bad params\n");
  1148. return ERR_PTR(-EINVAL);
  1149. }
  1150. mutex_lock(&mngr->clk_mutex);
  1151. c = kzalloc(sizeof(*c), GFP_KERNEL);
  1152. if (!c) {
  1153. handle = ERR_PTR(-ENOMEM);
  1154. goto error;
  1155. }
  1156. strlcpy(c->name, client, MAX_STRING_LEN);
  1157. c->mngr = mngr;
  1158. list_add(&c->list, &mngr->client_list);
  1159. DSI_DEBUG("[%s]: Added new client (%s)\n", mngr->name, c->name);
  1160. handle = c;
  1161. error:
  1162. mutex_unlock(&mngr->clk_mutex);
  1163. return handle;
  1164. }
  1165. int dsi_deregister_clk_handle(void *client)
  1166. {
  1167. int rc = 0;
  1168. struct dsi_clk_client_info *c = client;
  1169. struct dsi_clk_mngr *mngr;
  1170. struct list_head *pos = NULL;
  1171. struct list_head *tmp = NULL;
  1172. struct dsi_clk_client_info *node = NULL;
  1173. if (!client) {
  1174. DSI_ERR("Invalid params\n");
  1175. return -EINVAL;
  1176. }
  1177. mngr = c->mngr;
  1178. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1179. mutex_lock(&mngr->clk_mutex);
  1180. c->core_clk_state = DSI_CLK_OFF;
  1181. c->link_clk_state = DSI_CLK_OFF;
  1182. rc = dsi_recheck_clk_state(mngr);
  1183. if (rc) {
  1184. DSI_ERR("clock state recheck failed rc = %d\n", rc);
  1185. goto error;
  1186. }
  1187. list_for_each_safe(pos, tmp, &mngr->client_list) {
  1188. node = list_entry(pos, struct dsi_clk_client_info,
  1189. list);
  1190. if (node == c) {
  1191. list_del(&node->list);
  1192. DSI_DEBUG("Removed device (%s)\n", node->name);
  1193. kfree(node);
  1194. break;
  1195. }
  1196. }
  1197. error:
  1198. mutex_unlock(&mngr->clk_mutex);
  1199. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1200. return rc;
  1201. }
  1202. void dsi_display_clk_mngr_update_splash_status(void *clk_mgr, bool status)
  1203. {
  1204. struct dsi_clk_mngr *mngr;
  1205. if (!clk_mgr) {
  1206. DSI_ERR("Invalid params\n");
  1207. return;
  1208. }
  1209. mngr = (struct dsi_clk_mngr *)clk_mgr;
  1210. mngr->is_cont_splash_enabled = status;
  1211. }
  1212. void *dsi_display_clk_mngr_register(struct dsi_clk_info *info)
  1213. {
  1214. struct dsi_clk_mngr *mngr;
  1215. int i = 0;
  1216. if (!info) {
  1217. DSI_ERR("Invalid params\n");
  1218. return ERR_PTR(-EINVAL);
  1219. }
  1220. mngr = kzalloc(sizeof(*mngr), GFP_KERNEL);
  1221. if (!mngr) {
  1222. mngr = ERR_PTR(-ENOMEM);
  1223. goto error;
  1224. }
  1225. mutex_init(&mngr->clk_mutex);
  1226. mngr->dsi_ctrl_count = info->dsi_ctrl_count;
  1227. mngr->master_ndx = info->master_ndx;
  1228. if (mngr->dsi_ctrl_count > MAX_DSI_CTRL) {
  1229. kfree(mngr);
  1230. return ERR_PTR(-EINVAL);
  1231. }
  1232. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  1233. memcpy(&mngr->core_clks[i].clks, &info->c_clks[i],
  1234. sizeof(struct dsi_core_clk_info));
  1235. memcpy(&mngr->link_clks[i].hs_clks, &info->l_hs_clks[i],
  1236. sizeof(struct dsi_link_hs_clk_info));
  1237. memcpy(&mngr->link_clks[i].lp_clks, &info->l_lp_clks[i],
  1238. sizeof(struct dsi_link_lp_clk_info));
  1239. mngr->core_clks[i].bus_handle = info->bus_handle[i];
  1240. mngr->ctrl_index[i] = info->ctrl_index[i];
  1241. }
  1242. INIT_LIST_HEAD(&mngr->client_list);
  1243. mngr->pre_clkon_cb = info->pre_clkon_cb;
  1244. mngr->post_clkon_cb = info->post_clkon_cb;
  1245. mngr->pre_clkoff_cb = info->pre_clkoff_cb;
  1246. mngr->post_clkoff_cb = info->post_clkoff_cb;
  1247. mngr->priv_data = info->priv_data;
  1248. memcpy(mngr->name, info->name, MAX_STRING_LEN);
  1249. error:
  1250. DSI_DEBUG("EXIT, rc = %ld\n", PTR_ERR(mngr));
  1251. return mngr;
  1252. }
  1253. int dsi_display_clk_mngr_deregister(void *clk_mngr)
  1254. {
  1255. int rc = 0;
  1256. struct dsi_clk_mngr *mngr = clk_mngr;
  1257. struct list_head *position = NULL;
  1258. struct list_head *tmp = NULL;
  1259. struct dsi_clk_client_info *node = NULL;
  1260. if (!mngr) {
  1261. DSI_ERR("Invalid params\n");
  1262. return -EINVAL;
  1263. }
  1264. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1265. mutex_lock(&mngr->clk_mutex);
  1266. list_for_each_safe(position, tmp, &mngr->client_list) {
  1267. node = list_entry(position, struct dsi_clk_client_info,
  1268. list);
  1269. list_del(&node->list);
  1270. DSI_DEBUG("Removed device (%s)\n", node->name);
  1271. kfree(node);
  1272. }
  1273. rc = dsi_recheck_clk_state(mngr);
  1274. if (rc)
  1275. DSI_ERR("failed to disable all clocks\n");
  1276. mutex_unlock(&mngr->clk_mutex);
  1277. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1278. kfree(mngr);
  1279. return rc;
  1280. }