dp_be.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <dp_internal.h>
  19. #include <dp_htt.h>
  20. #include "dp_be.h"
  21. #include "dp_be_tx.h"
  22. #include "dp_be_rx.h"
  23. #include <hal_be_api.h>
  24. qdf_size_t dp_get_context_size_be(enum dp_context_type context_type)
  25. {
  26. switch (context_type) {
  27. case DP_CONTEXT_TYPE_SOC:
  28. return sizeof(struct dp_soc_be);
  29. case DP_CONTEXT_TYPE_PDEV:
  30. return sizeof(struct dp_pdev_be);
  31. case DP_CONTEXT_TYPE_VDEV:
  32. return sizeof(struct dp_vdev_be);
  33. case DP_CONTEXT_TYPE_PEER:
  34. return sizeof(struct dp_peer_be);
  35. default:
  36. return 0;
  37. }
  38. }
  39. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  40. /**
  41. * dp_cc_reg_cfg_init() - initialize and configure HW cookie
  42. conversion register
  43. * @soc: SOC handle
  44. * @cc_ctx: cookie conversion context pointer
  45. * @is_4k_align: page address 4k alignd
  46. *
  47. * Return: None
  48. */
  49. static void dp_cc_reg_cfg_init(struct dp_soc *soc,
  50. struct dp_hw_cookie_conversion_t *cc_ctx,
  51. bool is_4k_align)
  52. {
  53. struct hal_hw_cc_config cc_cfg = { 0 };
  54. if (!soc->wlan_cfg_ctx->hw_cc_enabled) {
  55. dp_info("INI skip HW CC register setting");
  56. return;
  57. }
  58. cc_cfg.lut_base_addr_31_0 = cc_ctx->cmem_base;
  59. cc_cfg.cc_global_en = true;
  60. cc_cfg.page_4k_align = is_4k_align;
  61. cc_cfg.cookie_offset_msb = DP_CC_DESC_ID_SPT_VA_OS_MSB;
  62. cc_cfg.cookie_page_msb = DP_CC_DESC_ID_PPT_PAGE_OS_MSB;
  63. /* 36th bit should be 1 then HW know this is CMEM address */
  64. cc_cfg.lut_base_addr_39_32 = 0x10;
  65. cc_cfg.wbm2sw6_cc_en = 1;
  66. cc_cfg.wbm2sw5_cc_en = 1;
  67. cc_cfg.wbm2sw4_cc_en = 1;
  68. cc_cfg.wbm2sw3_cc_en = 1;
  69. cc_cfg.wbm2sw2_cc_en = 1;
  70. cc_cfg.wbm2sw1_cc_en = 1;
  71. cc_cfg.wbm2sw0_cc_en = 1;
  72. cc_cfg.wbm2fw_cc_en = 0;
  73. hal_cookie_conversion_reg_cfg_be(soc->hal_soc, &cc_cfg);
  74. }
  75. /**
  76. * dp_hw_cc_cmem_write() - DP wrapper function for CMEM buffer writing
  77. * @hal_soc_hdl: HAL SOC handle
  78. * @offset: CMEM address
  79. * @value: value to write
  80. *
  81. * Return: None.
  82. */
  83. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  84. uint32_t offset,
  85. uint32_t value)
  86. {
  87. hal_cmem_write(hal_soc_hdl, offset, value);
  88. }
  89. /**
  90. * dp_hw_cc_cmem_addr_init() - Check and initialize CMEM base address for
  91. HW cookie conversion
  92. * @soc: SOC handle
  93. * @cc_ctx: cookie conversion context pointer
  94. *
  95. * Return: 0 in case of success, else error value
  96. */
  97. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(
  98. struct dp_soc *soc,
  99. struct dp_hw_cookie_conversion_t *cc_ctx)
  100. {
  101. /* get CMEM for cookie conversion */
  102. if (soc->cmem_size < DP_CC_PPT_MEM_SIZE) {
  103. dp_err("cmem_size %llu bytes < 4K", soc->cmem_size);
  104. return QDF_STATUS_E_RESOURCES;
  105. }
  106. cc_ctx->cmem_base = (uint32_t)(soc->cmem_base +
  107. DP_CC_MEM_OFFSET_IN_CMEM);
  108. return QDF_STATUS_SUCCESS;
  109. }
  110. #else
  111. static inline void dp_cc_reg_cfg_init(struct dp_soc *soc,
  112. struct dp_hw_cookie_conversion_t *cc_ctx,
  113. bool is_4k_align) {}
  114. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  115. uint32_t offset,
  116. uint32_t value)
  117. { }
  118. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(
  119. struct dp_soc *soc,
  120. struct dp_hw_cookie_conversion_t *cc_ctx)
  121. {
  122. return QDF_STATUS_SUCCESS;
  123. }
  124. #endif
  125. static QDF_STATUS dp_hw_cookie_conversion_attach(struct dp_soc_be *be_soc)
  126. {
  127. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  128. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  129. uint32_t max_tx_rx_desc_num, num_spt_pages, i = 0;
  130. struct dp_spt_page_desc *spt_desc;
  131. struct qdf_mem_dma_page_t *dma_page;
  132. QDF_STATUS qdf_status;
  133. if (soc->cdp_soc.ol_ops->get_con_mode &&
  134. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  135. return QDF_STATUS_SUCCESS;
  136. qdf_status = dp_hw_cc_cmem_addr_init(soc, cc_ctx);
  137. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  138. return qdf_status;
  139. /* estimate how many SPT DDR pages needed */
  140. max_tx_rx_desc_num = WLAN_CFG_NUM_TX_DESC_MAX * MAX_TXDESC_POOLS +
  141. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX * MAX_RXDESC_POOLS;
  142. num_spt_pages = max_tx_rx_desc_num / DP_CC_SPT_PAGE_MAX_ENTRIES;
  143. num_spt_pages = num_spt_pages <= DP_CC_PPT_MAX_ENTRIES ?
  144. num_spt_pages : DP_CC_PPT_MAX_ENTRIES;
  145. dp_info("num_spt_pages needed %d", num_spt_pages);
  146. dp_desc_multi_pages_mem_alloc(soc, DP_HW_CC_SPT_PAGE_TYPE,
  147. &cc_ctx->page_pool, qdf_page_size,
  148. num_spt_pages, 0, false);
  149. if (!cc_ctx->page_pool.dma_pages) {
  150. dp_err("spt ddr pages allocation failed");
  151. return QDF_STATUS_E_RESOURCES;
  152. }
  153. cc_ctx->page_desc_base = qdf_mem_malloc(
  154. num_spt_pages * sizeof(struct dp_spt_page_desc));
  155. if (!cc_ctx->page_desc_base) {
  156. dp_err("spt page descs allocation failed");
  157. goto fail_0;
  158. }
  159. /* initial page desc */
  160. spt_desc = cc_ctx->page_desc_base;
  161. dma_page = cc_ctx->page_pool.dma_pages;
  162. while (i < num_spt_pages) {
  163. /* check if page address 4K aligned */
  164. if (qdf_unlikely(dma_page[i].page_p_addr & 0xFFF)) {
  165. dp_err("non-4k aligned pages addr %pK",
  166. (void *)dma_page[i].page_p_addr);
  167. goto fail_1;
  168. }
  169. spt_desc[i].page_v_addr =
  170. dma_page[i].page_v_addr_start;
  171. spt_desc[i].page_p_addr =
  172. dma_page[i].page_p_addr;
  173. i++;
  174. }
  175. cc_ctx->total_page_num = num_spt_pages;
  176. qdf_spinlock_create(&cc_ctx->cc_lock);
  177. return QDF_STATUS_SUCCESS;
  178. fail_1:
  179. qdf_mem_free(cc_ctx->page_desc_base);
  180. fail_0:
  181. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  182. &cc_ctx->page_pool, 0, false);
  183. return QDF_STATUS_E_FAILURE;
  184. }
  185. static QDF_STATUS dp_hw_cookie_conversion_detach(struct dp_soc_be *be_soc)
  186. {
  187. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  188. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  189. if (soc->cdp_soc.ol_ops->get_con_mode &&
  190. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  191. return QDF_STATUS_SUCCESS;
  192. qdf_mem_free(cc_ctx->page_desc_base);
  193. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  194. &cc_ctx->page_pool, 0, false);
  195. qdf_spinlock_destroy(&cc_ctx->cc_lock);
  196. return QDF_STATUS_SUCCESS;
  197. }
  198. static QDF_STATUS dp_hw_cookie_conversion_init(struct dp_soc_be *be_soc)
  199. {
  200. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  201. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  202. uint32_t i = 0;
  203. struct dp_spt_page_desc *spt_desc;
  204. if (soc->cdp_soc.ol_ops->get_con_mode &&
  205. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  206. return QDF_STATUS_SUCCESS;
  207. if (!cc_ctx->total_page_num) {
  208. dp_err("total page num is 0");
  209. return QDF_STATUS_E_INVAL;
  210. }
  211. spt_desc = cc_ctx->page_desc_base;
  212. while (i < cc_ctx->total_page_num) {
  213. /* write page PA to CMEM */
  214. dp_hw_cc_cmem_write(soc->hal_soc,
  215. (cc_ctx->cmem_base +
  216. i * DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED),
  217. (spt_desc[i].page_p_addr >>
  218. DP_CC_PPT_ENTRY_HW_APEND_BITS_4K_ALIGNED));
  219. spt_desc[i].ppt_index = i;
  220. spt_desc[i].avail_entry_index = 0;
  221. /* link page desc */
  222. if ((i + 1) != cc_ctx->total_page_num)
  223. spt_desc[i].next = &spt_desc[i + 1];
  224. else
  225. spt_desc[i].next = NULL;
  226. i++;
  227. }
  228. cc_ctx->page_desc_freelist = cc_ctx->page_desc_base;
  229. cc_ctx->free_page_num = cc_ctx->total_page_num;
  230. /* write WBM/REO cookie conversion CFG register */
  231. dp_cc_reg_cfg_init(soc, cc_ctx, true);
  232. return QDF_STATUS_SUCCESS;
  233. }
  234. static QDF_STATUS dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc)
  235. {
  236. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  237. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  238. if (soc->cdp_soc.ol_ops->get_con_mode &&
  239. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  240. return QDF_STATUS_SUCCESS;
  241. cc_ctx->page_desc_freelist = NULL;
  242. cc_ctx->free_page_num = 0;
  243. return QDF_STATUS_SUCCESS;
  244. }
  245. uint16_t dp_cc_spt_page_desc_alloc(struct dp_soc_be *be_soc,
  246. struct dp_spt_page_desc **list_head,
  247. struct dp_spt_page_desc **list_tail,
  248. uint16_t num_desc)
  249. {
  250. uint16_t num_pages, count;
  251. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  252. num_pages = (num_desc / DP_CC_SPT_PAGE_MAX_ENTRIES) +
  253. (num_desc % DP_CC_SPT_PAGE_MAX_ENTRIES ? 1 : 0);
  254. if (num_pages > cc_ctx->free_page_num) {
  255. dp_err("fail: num_pages required %d > free_page_num %d",
  256. num_pages,
  257. cc_ctx->free_page_num);
  258. return 0;
  259. }
  260. qdf_spin_lock_bh(&cc_ctx->cc_lock);
  261. *list_head = *list_tail = cc_ctx->page_desc_freelist;
  262. for (count = 0; count < num_pages; count++) {
  263. if (qdf_unlikely(!cc_ctx->page_desc_freelist)) {
  264. cc_ctx->page_desc_freelist = *list_head;
  265. *list_head = *list_tail = NULL;
  266. qdf_spin_unlock_bh(&cc_ctx->cc_lock);
  267. return 0;
  268. }
  269. *list_tail = cc_ctx->page_desc_freelist;
  270. cc_ctx->page_desc_freelist = cc_ctx->page_desc_freelist->next;
  271. }
  272. (*list_tail)->next = NULL;
  273. cc_ctx->free_page_num -= count;
  274. qdf_spin_unlock_bh(&cc_ctx->cc_lock);
  275. return count;
  276. }
  277. void dp_cc_spt_page_desc_free(struct dp_soc_be *be_soc,
  278. struct dp_spt_page_desc **list_head,
  279. struct dp_spt_page_desc **list_tail,
  280. uint16_t page_nums)
  281. {
  282. struct dp_hw_cookie_conversion_t *cc_ctx = &be_soc->hw_cc_ctx;
  283. struct dp_spt_page_desc *temp_list = NULL;
  284. qdf_spin_lock_bh(&cc_ctx->cc_lock);
  285. temp_list = cc_ctx->page_desc_freelist;
  286. cc_ctx->page_desc_freelist = *list_head;
  287. (*list_tail)->next = temp_list;
  288. cc_ctx->free_page_num += page_nums;
  289. *list_tail = NULL;
  290. *list_head = NULL;
  291. qdf_spin_unlock_bh(&cc_ctx->cc_lock);
  292. }
  293. static QDF_STATUS dp_soc_attach_be(struct dp_soc *soc)
  294. {
  295. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  296. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  297. soc->wbm_sw0_bm_id = hal_tx_get_wbm_sw0_bm_id();
  298. qdf_status = dp_tx_init_bank_profiles(be_soc);
  299. /* cookie conversion */
  300. qdf_status = dp_hw_cookie_conversion_attach(be_soc);
  301. return qdf_status;
  302. }
  303. static QDF_STATUS dp_soc_detach_be(struct dp_soc *soc)
  304. {
  305. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  306. dp_tx_deinit_bank_profiles(be_soc);
  307. dp_hw_cookie_conversion_detach(be_soc);
  308. return QDF_STATUS_SUCCESS;
  309. }
  310. static QDF_STATUS dp_soc_init_be(struct dp_soc *soc)
  311. {
  312. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  313. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  314. qdf_status = dp_hw_cookie_conversion_init(be_soc);
  315. return qdf_status;
  316. }
  317. static QDF_STATUS dp_soc_deinit_be(struct dp_soc *soc)
  318. {
  319. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  320. dp_hw_cookie_conversion_deinit(be_soc);
  321. return QDF_STATUS_SUCCESS;
  322. }
  323. static QDF_STATUS dp_pdev_attach_be(struct dp_pdev *pdev)
  324. {
  325. return QDF_STATUS_SUCCESS;
  326. }
  327. static QDF_STATUS dp_pdev_detach_be(struct dp_pdev *pdev)
  328. {
  329. return QDF_STATUS_SUCCESS;
  330. }
  331. static QDF_STATUS dp_vdev_attach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  332. {
  333. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  334. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  335. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  336. /* Needs to be enabled after bring-up*/
  337. be_vdev->vdev_id_check_en = false;
  338. if (be_vdev->bank_id == DP_BE_INVALID_BANK_ID) {
  339. QDF_BUG(0);
  340. return QDF_STATUS_E_FAULT;
  341. }
  342. return QDF_STATUS_SUCCESS;
  343. }
  344. static QDF_STATUS dp_vdev_detach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  345. {
  346. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  347. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  348. dp_tx_put_bank_profile(be_soc, be_vdev);
  349. return QDF_STATUS_SUCCESS;
  350. }
  351. qdf_size_t dp_get_soc_context_size_be(void)
  352. {
  353. return sizeof(struct dp_soc_be);
  354. }
  355. /**
  356. * dp_rxdma_ring_sel_cfg_be() - Setup RXDMA ring config
  357. * @soc: Common DP soc handle
  358. *
  359. * Return: QDF_STATUS
  360. */
  361. static QDF_STATUS
  362. dp_rxdma_ring_sel_cfg_be(struct dp_soc *soc)
  363. {
  364. int i;
  365. int mac_id;
  366. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  367. struct dp_srng *rx_mac_srng;
  368. QDF_STATUS status = QDF_STATUS_SUCCESS;
  369. /*
  370. * In Beryllium chipset msdu_start, mpdu_end
  371. * and rx_attn are part of msdu_end/mpdu_start
  372. */
  373. htt_tlv_filter.msdu_start = 0;
  374. htt_tlv_filter.mpdu_end = 0;
  375. htt_tlv_filter.attention = 0;
  376. htt_tlv_filter.mpdu_start = 1;
  377. htt_tlv_filter.msdu_end = 1;
  378. htt_tlv_filter.packet = 1;
  379. htt_tlv_filter.packet_header = 1;
  380. htt_tlv_filter.ppdu_start = 0;
  381. htt_tlv_filter.ppdu_end = 0;
  382. htt_tlv_filter.ppdu_end_user_stats = 0;
  383. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  384. htt_tlv_filter.ppdu_end_status_done = 0;
  385. htt_tlv_filter.enable_fp = 1;
  386. htt_tlv_filter.enable_md = 0;
  387. htt_tlv_filter.enable_md = 0;
  388. htt_tlv_filter.enable_mo = 0;
  389. htt_tlv_filter.fp_mgmt_filter = 0;
  390. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_BA_REQ;
  391. htt_tlv_filter.fp_data_filter = (FILTER_DATA_UCAST |
  392. FILTER_DATA_MCAST |
  393. FILTER_DATA_DATA);
  394. htt_tlv_filter.mo_mgmt_filter = 0;
  395. htt_tlv_filter.mo_ctrl_filter = 0;
  396. htt_tlv_filter.mo_data_filter = 0;
  397. htt_tlv_filter.md_data_filter = 0;
  398. htt_tlv_filter.offset_valid = true;
  399. /* Not subscribing to mpdu_end, msdu_start and rx_attn */
  400. htt_tlv_filter.rx_mpdu_end_offset = 0;
  401. htt_tlv_filter.rx_msdu_start_offset = 0;
  402. htt_tlv_filter.rx_attn_offset = 0;
  403. htt_tlv_filter.rx_packet_offset = soc->rx_pkt_tlv_size;
  404. htt_tlv_filter.rx_header_offset =
  405. hal_rx_pkt_tlv_offset_get(soc->hal_soc);
  406. htt_tlv_filter.rx_mpdu_start_offset =
  407. hal_rx_mpdu_start_offset_get(soc->hal_soc);
  408. htt_tlv_filter.rx_msdu_end_offset =
  409. hal_rx_msdu_end_offset_get(soc->hal_soc);
  410. dp_info("TLV subscription\n"
  411. "msdu_start %d, mpdu_end %d, attention %d"
  412. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n"
  413. "TLV offsets\n"
  414. "msdu_start %d, mpdu_end %d, attention %d"
  415. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n",
  416. htt_tlv_filter.msdu_start,
  417. htt_tlv_filter.mpdu_end,
  418. htt_tlv_filter.attention,
  419. htt_tlv_filter.mpdu_start,
  420. htt_tlv_filter.msdu_end,
  421. htt_tlv_filter.packet_header,
  422. htt_tlv_filter.packet,
  423. htt_tlv_filter.rx_msdu_start_offset,
  424. htt_tlv_filter.rx_mpdu_end_offset,
  425. htt_tlv_filter.rx_attn_offset,
  426. htt_tlv_filter.rx_mpdu_start_offset,
  427. htt_tlv_filter.rx_msdu_end_offset,
  428. htt_tlv_filter.rx_header_offset,
  429. htt_tlv_filter.rx_packet_offset);
  430. for (i = 0; i < MAX_PDEV_CNT; i++) {
  431. struct dp_pdev *pdev = soc->pdev_list[i];
  432. if (!pdev)
  433. continue;
  434. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  435. int mac_for_pdev =
  436. dp_get_mac_id_for_pdev(mac_id, pdev->pdev_id);
  437. /*
  438. * Obtain lmac id from pdev to access the LMAC ring
  439. * in soc context
  440. */
  441. int lmac_id =
  442. dp_get_lmac_id_for_pdev_id(soc, mac_id,
  443. pdev->pdev_id);
  444. rx_mac_srng = dp_get_rxdma_ring(pdev, lmac_id);
  445. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  446. rx_mac_srng->hal_srng,
  447. RXDMA_BUF, RX_DATA_BUFFER_SIZE,
  448. &htt_tlv_filter);
  449. }
  450. }
  451. return status;
  452. }
  453. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  454. /**
  455. * dp_service_near_full_srngs_be() - Main bottom half callback for the
  456. * near-full IRQs.
  457. * @soc: Datapath SoC handle
  458. * @int_ctx: Interrupt context
  459. * @dp_budget: Budget of the work that can be done in the bottom half
  460. *
  461. * Return: work done in the handler
  462. */
  463. static uint32_t
  464. dp_service_near_full_srngs_be(struct dp_soc *soc, struct dp_intr *int_ctx,
  465. uint32_t dp_budget)
  466. {
  467. int ring = 0;
  468. int budget = dp_budget;
  469. uint32_t work_done = 0;
  470. uint32_t remaining_quota = dp_budget;
  471. struct dp_intr_stats *intr_stats = &int_ctx->intr_stats;
  472. int tx_ring_near_full_mask = int_ctx->tx_ring_near_full_mask;
  473. int rx_near_full_grp_1_mask = int_ctx->rx_near_full_grp_1_mask;
  474. int rx_near_full_grp_2_mask = int_ctx->rx_near_full_grp_2_mask;
  475. int rx_near_full_mask = rx_near_full_grp_1_mask |
  476. rx_near_full_grp_2_mask;
  477. dp_verbose_debug("rx_ring_near_full 0x%x tx_ring_near_full 0x%x",
  478. rx_near_full_mask,
  479. tx_ring_near_full_mask);
  480. if (rx_near_full_mask) {
  481. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  482. if (!(rx_near_full_mask & (1 << ring)))
  483. continue;
  484. work_done = dp_rx_nf_process(int_ctx,
  485. soc->reo_dest_ring[ring].hal_srng,
  486. ring, remaining_quota);
  487. if (work_done) {
  488. intr_stats->num_rx_ring_near_full_masks[ring]++;
  489. dp_verbose_debug("rx NF mask 0x%x ring %d, work_done %d budget %d",
  490. rx_near_full_mask, ring,
  491. work_done,
  492. budget);
  493. budget -= work_done;
  494. if (budget <= 0)
  495. goto budget_done;
  496. remaining_quota = budget;
  497. }
  498. }
  499. }
  500. if (tx_ring_near_full_mask) {
  501. for (ring = 0; ring < MAX_TCL_DATA_RINGS; ring++) {
  502. if (!(tx_ring_near_full_mask & (1 << ring)))
  503. continue;
  504. work_done = dp_tx_comp_nf_handler(int_ctx, soc,
  505. soc->tx_comp_ring[ring].hal_srng,
  506. ring, remaining_quota);
  507. if (work_done) {
  508. intr_stats->num_tx_comp_ring_near_full_masks[ring]++;
  509. dp_verbose_debug("tx NF mask 0x%x ring %d, work_done %d budget %d",
  510. tx_ring_near_full_mask, ring,
  511. work_done, budget);
  512. budget -= work_done;
  513. if (budget <= 0)
  514. break;
  515. remaining_quota = budget;
  516. }
  517. }
  518. }
  519. intr_stats->num_near_full_masks++;
  520. budget_done:
  521. return dp_budget - budget;
  522. }
  523. /**
  524. * dp_srng_test_and_update_nf_params_be() - Check if the srng is in near full
  525. * state and set the reap_limit appropriately
  526. * as per the near full state
  527. * @soc: Datapath soc handle
  528. * @dp_srng: Datapath handle for SRNG
  529. * @max_reap_limit: [Output Buffer] Buffer to set the max reap limit as per
  530. * the srng near-full state
  531. *
  532. * Return: 1, if the srng is in near-full state
  533. * 0, if the srng is not in near-full state
  534. */
  535. static int
  536. dp_srng_test_and_update_nf_params_be(struct dp_soc *soc,
  537. struct dp_srng *dp_srng,
  538. int *max_reap_limit)
  539. {
  540. return _dp_srng_test_and_update_nf_params(soc, dp_srng, max_reap_limit);
  541. }
  542. /**
  543. * dp_init_near_full_arch_ops_be() - Initialize the arch ops handler for the
  544. * near full IRQ handling operations.
  545. * @arch_ops: arch ops handle
  546. *
  547. * Return: none
  548. */
  549. static inline void
  550. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  551. {
  552. arch_ops->dp_service_near_full_srngs = dp_service_near_full_srngs_be;
  553. arch_ops->dp_srng_test_and_update_nf_params =
  554. dp_srng_test_and_update_nf_params_be;
  555. }
  556. #else
  557. static inline void
  558. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  559. {
  560. }
  561. #endif
  562. void dp_initialize_arch_ops_be(struct dp_arch_ops *arch_ops)
  563. {
  564. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  565. arch_ops->tx_hw_enqueue = dp_tx_hw_enqueue_be;
  566. arch_ops->dp_rx_process = dp_rx_process_be;
  567. arch_ops->tx_comp_get_params_from_hal_desc =
  568. dp_tx_comp_get_params_from_hal_desc_be;
  569. arch_ops->dp_tx_desc_pool_init = dp_tx_desc_pool_init_be;
  570. arch_ops->dp_tx_desc_pool_deinit = dp_tx_desc_pool_deinit_be;
  571. arch_ops->dp_rx_desc_pool_init = dp_rx_desc_pool_init_be;
  572. arch_ops->dp_rx_desc_pool_deinit = dp_rx_desc_pool_deinit_be;
  573. arch_ops->dp_wbm_get_rx_desc_from_hal_desc =
  574. dp_wbm_get_rx_desc_from_hal_desc_be;
  575. #endif
  576. arch_ops->txrx_get_context_size = dp_get_context_size_be;
  577. arch_ops->dp_rx_desc_cookie_2_va =
  578. dp_rx_desc_cookie_2_va_be;
  579. arch_ops->txrx_soc_attach = dp_soc_attach_be;
  580. arch_ops->txrx_soc_detach = dp_soc_detach_be;
  581. arch_ops->txrx_soc_init = dp_soc_init_be;
  582. arch_ops->txrx_soc_deinit = dp_soc_deinit_be;
  583. arch_ops->txrx_pdev_attach = dp_pdev_attach_be;
  584. arch_ops->txrx_pdev_detach = dp_pdev_detach_be;
  585. arch_ops->txrx_vdev_attach = dp_vdev_attach_be;
  586. arch_ops->txrx_vdev_detach = dp_vdev_detach_be;
  587. arch_ops->dp_rxdma_ring_sel_cfg = dp_rxdma_ring_sel_cfg_be;
  588. dp_init_near_full_arch_ops_be(arch_ops);
  589. }