hal_api_mon.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_API_MON_H_
  20. #define _HAL_API_MON_H_
  21. #include "qdf_types.h"
  22. #include "hal_internal.h"
  23. #include "hal_rx.h"
  24. #include "hal_hw_headers.h"
  25. #include <target_type.h>
  26. #define HAL_RX_PHY_DATA_RADAR 0x01
  27. #define HAL_SU_MU_CODING_LDPC 0x01
  28. #define HAL_RX_FCS_LEN (4)
  29. #define KEY_EXTIV 0x20
  30. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  31. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  32. #define HAL_RX_TLV32_HDR_SIZE 4
  33. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  34. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  35. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  36. HAL_RX_USER_TLV32_TYPE_LSB)
  37. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  38. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  39. HAL_RX_USER_TLV32_LEN_MASK) >> \
  40. HAL_RX_USER_TLV32_LEN_LSB)
  41. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  42. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  43. HAL_RX_USER_TLV32_USERID_MASK) >> \
  44. HAL_RX_USER_TLV32_USERID_LSB)
  45. #define HAL_RX_TLV64_HDR_SIZE 8
  46. #define HAL_RX_GET_USER_TLV64_TYPE(rx_status_tlv_ptr) \
  47. ((*((uint64_t *)(rx_status_tlv_ptr)) & \
  48. HAL_RX_USER_TLV64_TYPE_MASK) >> \
  49. HAL_RX_USER_TLV64_TYPE_LSB)
  50. #define HAL_RX_GET_USER_TLV64_LEN(rx_status_tlv_ptr) \
  51. ((*((uint64_t *)(rx_status_tlv_ptr)) & \
  52. HAL_RX_USER_TLV64_LEN_MASK) >> \
  53. HAL_RX_USER_TLV64_LEN_LSB)
  54. #define HAL_RX_GET_USER_TLV64_USERID(rx_status_tlv_ptr) \
  55. ((*((uint64_t *)(rx_status_tlv_ptr)) & \
  56. HAL_RX_USER_TLV64_USERID_MASK) >> \
  57. HAL_RX_USER_TLV64_USERID_LSB)
  58. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  59. #define HAL_TLV_STATUS_PPDU_DONE 1
  60. #define HAL_TLV_STATUS_BUF_DONE 2
  61. #define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
  62. #define HAL_TLV_STATUS_PPDU_START 4
  63. #define HAL_TLV_STATUS_HEADER 5
  64. #define HAL_TLV_STATUS_MPDU_END 6
  65. #define HAL_TLV_STATUS_MSDU_START 7
  66. #define HAL_TLV_STATUS_MSDU_END 8
  67. #define HAL_TLV_STATUS_MON_BUF_ADDR 9
  68. #define HAL_TLV_STATUS_MPDU_START 10
  69. #define HAL_MAX_UL_MU_USERS 37
  70. #define HAL_RX_PKT_TYPE_11A 0
  71. #define HAL_RX_PKT_TYPE_11B 1
  72. #define HAL_RX_PKT_TYPE_11N 2
  73. #define HAL_RX_PKT_TYPE_11AC 3
  74. #define HAL_RX_PKT_TYPE_11AX 4
  75. #ifdef WLAN_FEATURE_11BE
  76. #define HAL_RX_PKT_TYPE_11BE 6
  77. #endif
  78. #define HAL_RX_RECEPTION_TYPE_SU 0
  79. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  80. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  81. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  82. /* Multiply rate by 2 to avoid float point
  83. * and get rate in units of 500kbps
  84. */
  85. #define HAL_11B_RATE_0MCS 11*2
  86. #define HAL_11B_RATE_1MCS 5.5*2
  87. #define HAL_11B_RATE_2MCS 2*2
  88. #define HAL_11B_RATE_3MCS 1*2
  89. #define HAL_11B_RATE_4MCS 11*2
  90. #define HAL_11B_RATE_5MCS 5.5*2
  91. #define HAL_11B_RATE_6MCS 2*2
  92. #define HAL_11A_RATE_0MCS 48*2
  93. #define HAL_11A_RATE_1MCS 24*2
  94. #define HAL_11A_RATE_2MCS 12*2
  95. #define HAL_11A_RATE_3MCS 6*2
  96. #define HAL_11A_RATE_4MCS 54*2
  97. #define HAL_11A_RATE_5MCS 36*2
  98. #define HAL_11A_RATE_6MCS 18*2
  99. #define HAL_11A_RATE_7MCS 9*2
  100. #define HAL_LEGACY_MCS0 0
  101. #define HAL_LEGACY_MCS1 1
  102. #define HAL_LEGACY_MCS2 2
  103. #define HAL_LEGACY_MCS3 3
  104. #define HAL_LEGACY_MCS4 4
  105. #define HAL_LEGACY_MCS5 5
  106. #define HAL_LEGACY_MCS6 6
  107. #define HAL_LEGACY_MCS7 7
  108. #define HE_GI_0_8 0
  109. #define HE_GI_0_4 1
  110. #define HE_GI_1_6 2
  111. #define HE_GI_3_2 3
  112. #define HE_GI_RADIOTAP_0_8 0
  113. #define HE_GI_RADIOTAP_1_6 1
  114. #define HE_GI_RADIOTAP_3_2 2
  115. #define HE_GI_RADIOTAP_RESERVED 3
  116. #define HE_LTF_RADIOTAP_UNKNOWN 0
  117. #define HE_LTF_RADIOTAP_1_X 1
  118. #define HE_LTF_RADIOTAP_2_X 2
  119. #define HE_LTF_RADIOTAP_4_X 3
  120. #define HT_SGI_PRESENT 0x80
  121. #define HE_LTF_1_X 0
  122. #define HE_LTF_2_X 1
  123. #define HE_LTF_4_X 2
  124. #define HE_LTF_UNKNOWN 3
  125. #define VHT_SIG_SU_NSS_MASK 0x7
  126. #define HT_SIG_SU_NSS_SHIFT 0x3
  127. #define HAL_TID_INVALID 31
  128. #define HAL_AST_IDX_INVALID 0xFFFF
  129. #ifdef GET_MSDU_AGGREGATION
  130. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  131. {\
  132. struct rx_msdu_end *rx_msdu_end;\
  133. bool first_msdu, last_msdu; \
  134. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  135. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  136. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  137. if (first_msdu && last_msdu)\
  138. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  139. else\
  140. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  141. } \
  142. #define HAL_RX_SET_MSDU_AGGREGATION((rs_mpdu), (rs_ppdu))\
  143. {\
  144. if (rs_mpdu->rs_flags & IEEE80211_AMSDU_FLAG)\
  145. rs_ppdu->rs_flags |= IEEE80211_AMSDU_FLAG;\
  146. } \
  147. #else
  148. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  149. #define HAL_RX_SET_MSDU_AGGREGATION(rs_mpdu, rs_ppdu)
  150. #endif
  151. /* Max MPDUs per status buffer */
  152. #define HAL_RX_MAX_MPDU 256
  153. #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP (HAL_RX_MAX_MPDU >> 5)
  154. #define HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER 16
  155. /* Max pilot count */
  156. #define HAL_RX_MAX_SU_EVM_COUNT 32
  157. #define HAL_RX_FRAMECTRL_TYPE_MASK 0x0C
  158. #define HAL_RX_GET_FRAME_CTRL_TYPE(fc)\
  159. (((fc) & HAL_RX_FRAMECTRL_TYPE_MASK) >> 2)
  160. #define HAL_RX_FRAME_CTRL_TYPE_MGMT 0x0
  161. #define HAL_RX_FRAME_CTRL_TYPE_CTRL 0x1
  162. #define HAL_RX_FRAME_CTRL_TYPE_DATA 0x2
  163. /**
  164. * hal_dl_ul_flag - flag to indicate UL/DL
  165. * @dl_ul_flag_is_dl_or_tdls: DL
  166. * @dl_ul_flag_is_ul: UL
  167. */
  168. enum hal_dl_ul_flag {
  169. dl_ul_flag_is_dl_or_tdls,
  170. dl_ul_flag_is_ul,
  171. };
  172. /*
  173. * hal_eht_ppdu_sig_cmn_type - PPDU type
  174. * @eht_ppdu_sig_tb_or_dl_ofdma: TB/DL_OFDMA PPDU
  175. * @eht_ppdu_sig_su: SU PPDU
  176. * @eht_ppdu_sig_dl_mu_mimo: DL_MU_MIMO PPDU
  177. */
  178. enum hal_eht_ppdu_sig_cmn_type {
  179. eht_ppdu_sig_tb_or_dl_ofdma,
  180. eht_ppdu_sig_su,
  181. eht_ppdu_sig_dl_mu_mimo,
  182. };
  183. /*
  184. * hal_mon_packet_info - packet info
  185. * @sw_cookie: 64-bit SW desc virtual address
  186. * @dma_length: packet DMA length
  187. * @msdu_continuation: msdu continulation in next buffer
  188. * @truncated: packet is truncated
  189. */
  190. struct hal_mon_packet_info {
  191. uint64_t sw_cookie;
  192. uint32_t dma_length : 16,
  193. msdu_continuation : 1,
  194. truncated : 1;
  195. };
  196. /*
  197. * hal_rx_mon_msdu_info - msdu info
  198. * @first_buffer: first buffer of msdu
  199. * @last_buffer: last buffer of msdu
  200. * @first_mpdu: first MPDU
  201. * @mpdu_length_err: MPDU length error
  202. * @fcs_err: FCS error
  203. * @first_msdu: first msdu
  204. * @decap_type: decap type
  205. * @last_msdu: last msdu
  206. * @l3_header_padding: L3 padding header
  207. * @stbc: stbc enabled
  208. * @sgi: SGI value
  209. * @reception_type: reception type
  210. * @msdu_index: msdu index
  211. * @buffer_len: buffer len
  212. * @frag_len: frag len
  213. * @msdu_len: msdu len
  214. * @user_rssi: user rssi
  215. */
  216. struct hal_rx_mon_msdu_info {
  217. uint32_t first_buffer : 1,
  218. last_buffer : 1,
  219. first_mpdu : 1,
  220. mpdu_length_err : 1,
  221. fcs_err : 1,
  222. first_msdu : 1,
  223. decap_type : 3,
  224. last_msdu : 1,
  225. l3_header_padding : 3,
  226. stbc : 1,
  227. sgi : 2,
  228. reception_type : 3,
  229. msdu_index : 4;
  230. uint16_t buffer_len : 12;
  231. uint16_t frag_len : 12;
  232. uint16_t msdu_len;
  233. int16_t user_rssi;
  234. };
  235. /*
  236. * hal_rx_mon_mpdu_info - MPDU info
  237. * @decap_type: decap_type
  238. * @mpdu_length_err: MPDU length error
  239. * @fcs_err: FCS error
  240. * @overflow_err: overflow error
  241. * @decrypt_err: decrypt error
  242. * @mpdu_start_received: MPDU start received
  243. * @full_pkt: Full MPDU received
  244. * @first_rx_hdr_rcvd: First rx_hdr received
  245. * @truncated: truncated MPDU
  246. */
  247. struct hal_rx_mon_mpdu_info {
  248. uint32_t decap_type : 8,
  249. mpdu_length_err : 1,
  250. fcs_err : 1,
  251. overflow_err : 1,
  252. decrypt_err : 1,
  253. mpdu_start_received : 1,
  254. full_pkt : 1,
  255. first_rx_hdr_rcvd : 1,
  256. truncated : 1;
  257. };
  258. /**
  259. * struct hal_rx_mon_desc_info () - HAL Rx Monitor descriptor info
  260. *
  261. * @ppdu_id: PHY ppdu id
  262. * @status_ppdu_id: status PHY ppdu id
  263. * @status_buf_count: number of status buffer count
  264. * @rxdma_push_reason: rxdma push reason
  265. * @rxdma_error_code: rxdma error code
  266. * @msdu_cnt: msdu count
  267. * @end_of_ppdu: end of ppdu
  268. * @link_desc: msdu link descriptor address
  269. * @status_buf: for a PPDU, status buffers can span acrosss
  270. * multiple buffers, status_buf points to first
  271. * status buffer address of PPDU
  272. * @drop_ppdu: flag to indicate current destination
  273. * ring ppdu drop
  274. */
  275. struct hal_rx_mon_desc_info {
  276. uint16_t ppdu_id;
  277. uint16_t status_ppdu_id;
  278. uint8_t status_buf_count;
  279. uint8_t rxdma_push_reason;
  280. uint8_t rxdma_error_code;
  281. uint8_t msdu_count;
  282. uint8_t end_of_ppdu;
  283. struct hal_buf_info link_desc;
  284. struct hal_buf_info status_buf;
  285. bool drop_ppdu;
  286. };
  287. /*
  288. * Struct hal_rx_su_evm_info - SU evm info
  289. * @number_of_symbols: number of symbols
  290. * @nss_count: nss count
  291. * @pilot_count: pilot count
  292. * @pilot_evm: Array of pilot evm values
  293. */
  294. struct hal_rx_su_evm_info {
  295. uint32_t number_of_symbols;
  296. uint8_t nss_count;
  297. uint8_t pilot_count;
  298. uint32_t pilot_evm[HAL_RX_MAX_SU_EVM_COUNT];
  299. };
  300. enum {
  301. DP_PPDU_STATUS_START,
  302. DP_PPDU_STATUS_DONE,
  303. };
  304. static inline QDF_STATUS
  305. hal_rx_reo_ent_get_src_link_id(hal_soc_handle_t hal_soc_hdl,
  306. hal_rxdma_desc_t rx_desc,
  307. uint8_t *src_link_id)
  308. {
  309. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  310. if (!hal_soc || !hal_soc->ops) {
  311. hal_err("hal handle is NULL");
  312. QDF_BUG(0);
  313. return QDF_STATUS_E_INVAL;
  314. }
  315. if (hal_soc->ops->hal_rx_reo_ent_get_src_link_id)
  316. return hal_soc->ops->hal_rx_reo_ent_get_src_link_id(rx_desc,
  317. src_link_id);
  318. return QDF_STATUS_E_INVAL;
  319. }
  320. /**
  321. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  322. * cookie from the REO entrance ring element
  323. * @hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  324. * the current descriptor
  325. * @ buf_info: structure to return the buffer information
  326. * @ msdu_cnt: pointer to msdu count in MPDU
  327. *
  328. * CAUTION: This API calls a hal_soc ops, so be careful before calling this in
  329. * per packet path
  330. *
  331. * Return: void
  332. */
  333. static inline
  334. void hal_rx_reo_ent_buf_paddr_get(hal_soc_handle_t hal_soc_hdl,
  335. hal_rxdma_desc_t rx_desc,
  336. struct hal_buf_info *buf_info,
  337. uint32_t *msdu_cnt)
  338. {
  339. struct reo_entrance_ring *reo_ent_ring =
  340. (struct reo_entrance_ring *)rx_desc;
  341. struct buffer_addr_info *buf_addr_info;
  342. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  343. uint32_t loop_cnt;
  344. rx_mpdu_desc_info_details =
  345. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  346. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  347. HAL_RX_MPDU_DESC_INFO, MSDU_COUNT);
  348. loop_cnt = HAL_RX_GET(reo_ent_ring, HAL_REO_ENTRANCE_RING,
  349. LOOPING_COUNT);
  350. buf_addr_info =
  351. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  352. hal_rx_buf_cookie_rbm_get(hal_soc_hdl, (uint32_t *)buf_addr_info,
  353. buf_info);
  354. buf_info->paddr =
  355. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  356. ((uint64_t)
  357. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  358. dp_nofl_debug("[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
  359. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  360. (unsigned long long)buf_info->paddr, loop_cnt);
  361. }
  362. static inline
  363. void hal_rx_mon_next_link_desc_get(hal_soc_handle_t hal_soc_hdl,
  364. void *rx_msdu_link_desc,
  365. struct hal_buf_info *buf_info)
  366. {
  367. struct rx_msdu_link *msdu_link =
  368. (struct rx_msdu_link *)rx_msdu_link_desc;
  369. struct buffer_addr_info *buf_addr_info;
  370. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  371. hal_rx_buf_cookie_rbm_get(hal_soc_hdl, (uint32_t *)buf_addr_info,
  372. buf_info);
  373. buf_info->paddr =
  374. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  375. ((uint64_t)
  376. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  377. }
  378. static inline
  379. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  380. {
  381. return data;
  382. }
  383. static inline uint32_t
  384. hal_rx_tlv_mpdu_len_err_get(hal_soc_handle_t hal_soc_hdl, void *hw_desc_addr)
  385. {
  386. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  387. if (!hal_soc || !hal_soc->ops) {
  388. hal_err("hal handle is NULL");
  389. QDF_BUG(0);
  390. return 0;
  391. }
  392. if (hal_soc->ops->hal_rx_tlv_mpdu_len_err_get)
  393. return hal_soc->ops->hal_rx_tlv_mpdu_len_err_get(hw_desc_addr);
  394. return 0;
  395. }
  396. static inline uint32_t
  397. hal_rx_tlv_mpdu_fcs_err_get(hal_soc_handle_t hal_soc_hdl, void *hw_desc_addr)
  398. {
  399. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  400. if (!hal_soc || !hal_soc->ops) {
  401. hal_err("hal handle is NULL");
  402. QDF_BUG(0);
  403. return 0;
  404. }
  405. if (hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get)
  406. return hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get(hw_desc_addr);
  407. return 0;
  408. }
  409. #ifdef notyet
  410. /*
  411. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
  412. * start TLV of Hardware TLV descriptor
  413. * @hw_desc_addr: Hardware descriptor address
  414. *
  415. * Return: bool: if TLV tag match
  416. */
  417. static inline
  418. bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
  419. {
  420. struct rx_mon_pkt_tlvs *rx_desc =
  421. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  422. uint32_t tlv_tag;
  423. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  424. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  425. }
  426. #endif
  427. /*
  428. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV user id in MPDU
  429. * start TLV of Hardware TLV descriptor
  430. * @hw_desc_addr: Hardware descriptor address
  431. *
  432. * Return: unit32_t: user id
  433. */
  434. static inline uint32_t
  435. hal_rx_hw_desc_mpdu_user_id(hal_soc_handle_t hal_soc_hdl,
  436. void *hw_desc_addr)
  437. {
  438. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  439. if (!hal_soc || !hal_soc->ops) {
  440. hal_err("hal handle is NULL");
  441. QDF_BUG(0);
  442. return 0;
  443. }
  444. if (hal_soc->ops->hal_rx_hw_desc_mpdu_user_id)
  445. return hal_soc->ops->hal_rx_hw_desc_mpdu_user_id(hw_desc_addr);
  446. return 0;
  447. }
  448. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  449. /**
  450. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  451. *
  452. * @ soc : HAL version of the SOC pointer
  453. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  454. * @ buf_addr_info : void pointer to the buffer_addr_info
  455. *
  456. * Return: void
  457. */
  458. static inline
  459. void hal_rx_mon_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  460. void *src_srng_desc,
  461. hal_buff_addrinfo_t buf_addr_info)
  462. {
  463. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  464. (struct buffer_addr_info *)src_srng_desc;
  465. uint64_t paddr;
  466. struct buffer_addr_info *p_buffer_addr_info =
  467. (struct buffer_addr_info *)buf_addr_info;
  468. paddr =
  469. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  470. ((uint64_t)
  471. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  472. dp_nofl_debug("[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
  473. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  474. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  475. /* Structure copy !!! */
  476. *wbm_srng_buffer_addr_info =
  477. *((struct buffer_addr_info *)buf_addr_info);
  478. }
  479. /**
  480. * hal_get_rx_msdu_link_desc_size() - Get msdu link descriptor size
  481. *
  482. * Return: size of rx_msdu_link
  483. */
  484. static inline
  485. uint32_t hal_get_rx_msdu_link_desc_size(void)
  486. {
  487. return sizeof(struct rx_msdu_link);
  488. }
  489. enum {
  490. HAL_PKT_TYPE_OFDM = 0,
  491. HAL_PKT_TYPE_CCK,
  492. HAL_PKT_TYPE_HT,
  493. HAL_PKT_TYPE_VHT,
  494. HAL_PKT_TYPE_HE,
  495. };
  496. enum {
  497. HAL_SGI_0_8_US,
  498. HAL_SGI_0_4_US,
  499. HAL_SGI_1_6_US,
  500. HAL_SGI_3_2_US,
  501. };
  502. #ifdef WLAN_FEATURE_11BE
  503. enum {
  504. HAL_FULL_RX_BW_20,
  505. HAL_FULL_RX_BW_40,
  506. HAL_FULL_RX_BW_80,
  507. HAL_FULL_RX_BW_160,
  508. HAL_FULL_RX_BW_320,
  509. };
  510. #else
  511. enum {
  512. HAL_FULL_RX_BW_20,
  513. HAL_FULL_RX_BW_40,
  514. HAL_FULL_RX_BW_80,
  515. HAL_FULL_RX_BW_160,
  516. };
  517. #endif
  518. enum {
  519. HAL_RX_TYPE_SU,
  520. HAL_RX_TYPE_MU_MIMO,
  521. HAL_RX_TYPE_MU_OFDMA,
  522. HAL_RX_TYPE_MU_OFDMA_MIMO,
  523. };
  524. /*
  525. * enum
  526. * @HAL_RECEPTION_TYPE_SU: Basic SU reception
  527. * @HAL_RECEPTION_TYPE_DL_MU_MIMO: DL MU_MIMO reception
  528. * @HAL_RECEPTION_TYPE_DL_MU_OFMA: DL MU_OFMA reception
  529. * @HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO: DL MU_OFDMA_MIMO reception
  530. * @HAL_RECEPTION_TYPE_UL_MU_MIMO: UL MU_MIMO reception
  531. * @HAL_RECEPTION_TYPE_UL_MU_OFDMA: UL MU_OFMA reception
  532. * @HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO: UL MU_OFDMA_MIMO reception
  533. */
  534. enum {
  535. HAL_RECEPTION_TYPE_SU,
  536. HAL_RECEPTION_TYPE_DL_MU_MIMO,
  537. HAL_RECEPTION_TYPE_DL_MU_OFMA,
  538. HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO,
  539. HAL_RECEPTION_TYPE_UL_MU_MIMO,
  540. HAL_RECEPTION_TYPE_UL_MU_OFDMA,
  541. HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO
  542. };
  543. /**
  544. * enum
  545. * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
  546. * @HAL_RX_MON_PPDU_END: PPDU end TLV is decoded in HAL
  547. * @HAL_RX_MON_PPDU_RESET: Not PPDU start and end TLV
  548. */
  549. enum {
  550. HAL_RX_MON_PPDU_START = 0,
  551. HAL_RX_MON_PPDU_END,
  552. HAL_RX_MON_PPDU_RESET,
  553. };
  554. /* struct hal_rx_ppdu_common_info - common ppdu info
  555. * @ppdu_id - ppdu id number
  556. * @ppdu_timestamp - timestamp at ppdu received
  557. * @mpdu_cnt_fcs_ok - mpdu count in ppdu with fcs ok
  558. * @mpdu_cnt_fcs_err - mpdu count in ppdu with fcs err
  559. * @mpdu_fcs_ok_bitmap - fcs ok mpdu count in ppdu bitmap
  560. * @last_ppdu_id - last received ppdu id
  561. * @mpdu_cnt - total mpdu count
  562. * @num_users - num users
  563. */
  564. struct hal_rx_ppdu_common_info {
  565. uint32_t ppdu_id;
  566. uint64_t ppdu_timestamp;
  567. uint16_t mpdu_cnt_fcs_ok;
  568. uint8_t mpdu_cnt_fcs_err;
  569. uint8_t num_users;
  570. uint32_t mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
  571. uint32_t last_ppdu_id;
  572. uint16_t mpdu_cnt;
  573. };
  574. /**
  575. * struct hal_rx_msdu_payload_info - msdu payload info
  576. * @first_msdu_payload: pointer to first msdu payload
  577. * @payload_len: payload len
  578. */
  579. struct hal_rx_msdu_payload_info {
  580. uint8_t *first_msdu_payload;
  581. uint8_t payload_len;
  582. };
  583. /**
  584. * struct hal_rx_nac_info - struct for neighbour info
  585. * @fc_valid: flag indicate if it has valid frame control information
  586. * @frame_control: frame control from each MPDU
  587. * @to_ds_flag: flag indicate to_ds bit
  588. * @mac_addr2_valid: flag indicate if mac_addr2 is valid
  589. * @mcast_bcast: multicast/broadcast
  590. * @mac_addr2: mac address2 in wh
  591. */
  592. struct hal_rx_nac_info {
  593. uint32_t fc_valid : 1,
  594. frame_control : 16,
  595. to_ds_flag : 1,
  596. mac_addr2_valid : 1,
  597. mcast_bcast : 1;
  598. uint8_t mac_addr2[QDF_MAC_ADDR_SIZE];
  599. };
  600. /**
  601. * struct hal_rx_ppdu_msdu_info - struct for msdu info from HW TLVs
  602. * @fse_metadata: cached FSE metadata value received in the MSDU END TLV
  603. * @cce_metadata: cached CCE metadata value received in the MSDU_END TLV
  604. * @is_flow_idx_timeout: flag to indicate if flow search timeout occurred
  605. * @is_flow_idx_invalid: flag to indicate if flow idx is valid or not
  606. * @flow_idx: flow idx matched in FSE received in the MSDU END TLV
  607. */
  608. struct hal_rx_ppdu_msdu_info {
  609. uint32_t fse_metadata;
  610. uint32_t cce_metadata : 16,
  611. is_flow_idx_timeout : 1,
  612. is_flow_idx_invalid : 1;
  613. uint32_t flow_idx : 20;
  614. };
  615. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  616. /**
  617. * struct hal_rx_ppdu_cfr_user_info - struct for storing peer info extracted
  618. * from HW TLVs, this will be used for correlating CFR data with multiple peers
  619. * in MU PPDUs
  620. *
  621. * @peer_macaddr: macaddr of the peer
  622. * @ast_index: AST index of the peer
  623. */
  624. struct hal_rx_ppdu_cfr_user_info {
  625. uint8_t peer_macaddr[QDF_MAC_ADDR_SIZE];
  626. uint16_t ast_index;
  627. };
  628. /**
  629. * struct hal_rx_ppdu_cfr_info - struct for storing ppdu info extracted from HW
  630. * TLVs, this will be used for CFR correlation
  631. *
  632. * @bb_captured_channel : Set by RXPCU when MACRX_FREEZE_CAPTURE_CHANNEL TLV is
  633. * sent to PHY, SW checks it to correlate current PPDU TLVs with uploaded
  634. * channel information.
  635. *
  636. * @bb_captured_timeout : Set by RxPCU to indicate channel capture condition is
  637. * met, but MACRX_FREEZE_CAPTURE_CHANNEL is not sent to PHY due to AST delay,
  638. * which means the rx_frame_falling edge to FREEZE TLV ready time exceeds
  639. * the threshold time defined by RXPCU register FREEZE_TLV_DELAY_CNT_THRESH.
  640. * Bb_captured_reason is still valid in this case.
  641. *
  642. * @rx_location_info_valid: Indicates whether CFR DMA address in the PPDU TLV
  643. * is valid
  644. * <enum 0 rx_location_info_is_not_valid>
  645. * <enum 1 rx_location_info_is_valid>
  646. * <legal all>
  647. *
  648. * @bb_captured_reason : Copy capture_reason of MACRX_FREEZE_CAPTURE_CHANNEL
  649. * TLV to here for FW usage. Valid when bb_captured_channel or
  650. * bb_captured_timeout is set.
  651. * <enum 0 freeze_reason_TM>
  652. * <enum 1 freeze_reason_FTM>
  653. * <enum 2 freeze_reason_ACK_resp_to_TM_FTM>
  654. * <enum 3 freeze_reason_TA_RA_TYPE_FILTER>
  655. * <enum 4 freeze_reason_NDPA_NDP>
  656. * <enum 5 freeze_reason_ALL_PACKET>
  657. * <legal 0-5>
  658. *
  659. * @rtt_che_buffer_pointer_low32 : The low 32 bits of the 40 bits pointer to
  660. * external RTT channel information buffer
  661. *
  662. * @rtt_che_buffer_pointer_high8 : The high 8 bits of the 40 bits pointer to
  663. * external RTT channel information buffer
  664. *
  665. * @chan_capture_status : capture status reported by ucode
  666. * a. CAPTURE_IDLE: FW has disabled "REPETITIVE_CHE_CAPTURE_CTRL"
  667. * b. CAPTURE_BUSY: previous PPDU’s channel capture upload DMA ongoing. (Note
  668. * that this upload is triggered after receiving freeze_channel_capture TLV
  669. * after last PPDU is rx)
  670. * c. CAPTURE_ACTIVE: channel capture is enabled and no previous channel
  671. * capture ongoing
  672. * d. CAPTURE_NO_BUFFER: next buffer in IPC ring not available
  673. *
  674. * @cfr_user_info: Peer mac for upto 4 MU users
  675. *
  676. * @rtt_cfo_measurement : raw cfo data extracted from hardware, which is 14 bit
  677. * signed number. The first bit used for sign representation and 13 bits for
  678. * fractional part.
  679. *
  680. * @agc_gain_info0: Chain 0 & chain 1 agc gain information reported by PHY
  681. *
  682. * @agc_gain_info1: Chain 2 & chain 3 agc gain information reported by PHY
  683. *
  684. * @agc_gain_info2: Chain 4 & chain 5 agc gain information reported by PHY
  685. *
  686. * @agc_gain_info3: Chain 6 & chain 7 agc gain information reported by PHY
  687. *
  688. * @rx_start_ts: Rx packet timestamp, the time the first L-STF ADC sample
  689. * arrived at Rx antenna.
  690. *
  691. * @mcs_rate: Indicates the mcs/rate in which packet is received.
  692. * If HT,
  693. * 0-7: MCS0-MCS7
  694. * If VHT,
  695. * 0-9: MCS0 to MCS9
  696. * If HE,
  697. * 0-11: MCS0 to MCS11,
  698. * 12-13: 4096QAM,
  699. * 14-15: reserved
  700. * If Legacy,
  701. * 0: 48 Mbps
  702. * 1: 24 Mbps
  703. * 2: 12 Mbps
  704. * 3: 6 Mbps
  705. * 4: 54 Mbps
  706. * 5: 36 Mbps
  707. * 6: 18 Mbps
  708. * 7: 9 Mbps
  709. *
  710. * @gi_type: Indicates the guard interval.
  711. * 0: 0.8 us
  712. * 1: 0.4 us
  713. * 2: 1.6 us
  714. * 3: 3.2 us
  715. */
  716. struct hal_rx_ppdu_cfr_info {
  717. bool bb_captured_channel;
  718. bool bb_captured_timeout;
  719. uint8_t bb_captured_reason;
  720. bool rx_location_info_valid;
  721. uint8_t chan_capture_status;
  722. uint8_t rtt_che_buffer_pointer_high8;
  723. uint32_t rtt_che_buffer_pointer_low32;
  724. int16_t rtt_cfo_measurement;
  725. uint32_t agc_gain_info0;
  726. uint32_t agc_gain_info1;
  727. uint32_t agc_gain_info2;
  728. uint32_t agc_gain_info3;
  729. uint32_t rx_start_ts;
  730. uint32_t mcs_rate;
  731. uint32_t gi_type;
  732. };
  733. #else
  734. struct hal_rx_ppdu_cfr_info {};
  735. #endif
  736. struct mon_rx_info {
  737. uint8_t qos_control_info_valid;
  738. uint16_t qos_control;
  739. uint8_t mac_addr1_valid;
  740. uint8_t mac_addr1[QDF_MAC_ADDR_SIZE];
  741. uint16_t user_id;
  742. };
  743. struct mon_rx_user_info {
  744. uint16_t qos_control;
  745. uint8_t qos_control_info_valid;
  746. };
  747. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  748. struct hal_rx_frm_type_info {
  749. uint8_t rx_mgmt_cnt;
  750. uint8_t rx_ctrl_cnt;
  751. uint8_t rx_data_cnt;
  752. };
  753. #else
  754. struct hal_rx_frm_type_info {};
  755. #endif
  756. struct hal_mon_usig_cmn {
  757. uint32_t phy_version : 3,
  758. bw : 3,
  759. ul_dl : 1,
  760. bss_color : 6,
  761. txop : 7,
  762. disregard : 5,
  763. validate_0 : 1,
  764. reserved : 6;
  765. };
  766. struct hal_mon_usig_tb {
  767. uint32_t ppdu_type_comp_mode : 2,
  768. validate_1 : 1,
  769. spatial_reuse_1 : 4,
  770. spatial_reuse_2 : 4,
  771. disregard_1 : 5,
  772. crc : 4,
  773. tail : 6,
  774. reserved : 5,
  775. rx_integrity_check_passed : 1;
  776. };
  777. struct hal_mon_usig_mu {
  778. uint32_t ppdu_type_comp_mode : 2,
  779. validate_1 : 1,
  780. punc_ch_info : 5,
  781. validate_2 : 1,
  782. eht_sig_mcs : 2,
  783. num_eht_sig_sym : 5,
  784. crc : 4,
  785. tail : 6,
  786. reserved : 5,
  787. rx_integrity_check_passed : 1;
  788. };
  789. /**
  790. * union hal_mon_usig_non_cmn: Version dependent USIG fields
  791. * @tb: trigger based frame USIG header
  792. * @mu: MU frame USIG header
  793. */
  794. union hal_mon_usig_non_cmn {
  795. struct hal_mon_usig_tb tb;
  796. struct hal_mon_usig_mu mu;
  797. };
  798. /**
  799. * struct hal_mon_usig_hdr: U-SIG header for EHT (and subsequent) frames
  800. * @usig_1: USIG common header fields
  801. * @usig_2: USIG version dependent fields
  802. */
  803. struct hal_mon_usig_hdr {
  804. struct hal_mon_usig_cmn usig_1;
  805. union hal_mon_usig_non_cmn usig_2;
  806. };
  807. #define HAL_RX_MON_USIG_PPDU_TYPE_N_COMP_MODE_MASK 0x0000000300000000
  808. #define HAL_RX_MON_USIG_PPDU_TYPE_N_COMP_MODE_LSB 32
  809. #define HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(usig_tlv_ptr) \
  810. ((*((uint64_t *)(usig_tlv_ptr)) & \
  811. HAL_RX_MON_USIG_PPDU_TYPE_N_COMP_MODE_MASK) >> \
  812. HAL_RX_MON_USIG_PPDU_TYPE_N_COMP_MODE_LSB)
  813. #define HAL_RX_MON_USIG_RX_INTEGRITY_CHECK_PASSED_MASK 0x8000000000000000
  814. #define HAL_RX_MON_USIG_RX_INTEGRITY_CHECK_PASSED_LSB 63
  815. #define HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(usig_tlv_ptr) \
  816. ((*((uint64_t *)(usig_tlv_ptr)) & \
  817. HAL_RX_MON_USIG_RX_INTEGRITY_CHECK_PASSED_MASK) >> \
  818. HAL_RX_MON_USIG_RX_INTEGRITY_CHECK_PASSED_LSB)
  819. /**
  820. * enum hal_eht_bw: Reception bandwidth
  821. * @HAL_EHT_BW_20: 20Mhz
  822. * @HAL_EHT_BW_40: 40Mhz
  823. * @HAL_EHT_BW_80: 80Mhz
  824. * @HAL_EHT_BW_160: 160Mhz
  825. * @HAL_EHT_BW_320_1: 320_1 band
  826. * @HAL_EHT_BW_320_2: 320_2 band
  827. */
  828. enum hal_eht_bw {
  829. HAL_EHT_BW_20 = 0,
  830. HAL_EHT_BW_40,
  831. HAL_EHT_BW_80,
  832. HAL_EHT_BW_160,
  833. HAL_EHT_BW_320_1,
  834. HAL_EHT_BW_320_2,
  835. };
  836. struct hal_eht_sig_mu_mimo_user_info {
  837. uint32_t sta_id : 11,
  838. mcs : 4,
  839. coding : 1,
  840. spatial_coding : 6,
  841. crc : 4;
  842. };
  843. struct hal_eht_sig_non_mu_mimo_user_info {
  844. uint32_t sta_id : 11,
  845. mcs : 4,
  846. validate : 1,
  847. nss : 4,
  848. beamformed : 1,
  849. coding : 1,
  850. crc : 4;
  851. };
  852. /**
  853. * union hal_eht_sig_user_field: User field in EHTSIG
  854. * @mu_mimo_usr: MU-MIMO user field information in EHTSIG
  855. * @non_mu_mimo_usr: Non MU-MIMO user field information in EHTSIG
  856. */
  857. union hal_eht_sig_user_field {
  858. struct hal_eht_sig_mu_mimo_user_info mu_mimo_usr;
  859. struct hal_eht_sig_non_mu_mimo_user_info non_mu_mimo_usr;
  860. };
  861. struct hal_eht_sig_ofdma_cmn_eb1 {
  862. uint64_t spatial_reuse : 4,
  863. gi_ltf : 2,
  864. num_ltf_sym : 3,
  865. ldpc_extra_sym : 1,
  866. pre_fec_pad_factor : 2,
  867. pe_disambiguity : 1,
  868. disregard : 4,
  869. ru_allocation1_1 : 9,
  870. ru_allocation1_2 : 9,
  871. crc : 4;
  872. };
  873. struct hal_eht_sig_ofdma_cmn_eb2 {
  874. uint64_t ru_allocation2_1 : 9,
  875. ru_allocation2_2 : 9,
  876. ru_allocation2_3 : 9,
  877. ru_allocation2_4 : 9,
  878. ru_allocation2_5 : 9,
  879. ru_allocation2_6 : 9,
  880. crc : 4;
  881. };
  882. struct hal_eht_sig_cc_usig_overflow {
  883. uint32_t spatial_reuse : 4,
  884. gi_ltf : 2,
  885. num_ltf_sym : 3,
  886. ldpc_extra_sym : 1,
  887. pre_fec_pad_factor : 2,
  888. pe_disambiguity : 1,
  889. disregard : 4;
  890. };
  891. struct hal_eht_sig_non_ofdma_cmn_eb {
  892. uint32_t spatial_reuse : 4,
  893. gi_ltf : 2,
  894. num_ltf_sym : 3,
  895. ldpc_extra_sym : 1,
  896. pre_fec_pad_factor : 2,
  897. pe_disambiguity : 1,
  898. disregard : 4,
  899. num_users : 3;
  900. union hal_eht_sig_user_field user_field;
  901. };
  902. struct hal_eht_sig_ndp_cmn_eb {
  903. uint32_t spatial_reuse : 4,
  904. gi_ltf : 2,
  905. num_ltf_sym : 3,
  906. nss : 4,
  907. beamformed : 1,
  908. disregard : 2,
  909. crc : 4;
  910. };
  911. /* Different allowed RU in 11BE */
  912. #define HAL_EHT_RU_26 0ULL
  913. #define HAL_EHT_RU_52 1ULL
  914. #define HAL_EHT_RU_78 2ULL
  915. #define HAL_EHT_RU_106 3ULL
  916. #define HAL_EHT_RU_132 4ULL
  917. #define HAL_EHT_RU_242 5ULL
  918. #define HAL_EHT_RU_484 6ULL
  919. #define HAL_EHT_RU_726 7ULL
  920. #define HAL_EHT_RU_996 8ULL
  921. #define HAL_EHT_RU_996x2 9ULL
  922. #define HAL_EHT_RU_996x3 10ULL
  923. #define HAL_EHT_RU_996x4 11ULL
  924. #define HAL_EHT_RU_NONE 15ULL
  925. #define HAL_EHT_RU_INVALID 31ULL
  926. /*
  927. * MRUs spanning above 80Mhz
  928. * HAL_EHT_RU_996_484 = HAL_EHT_RU_484 + HAL_EHT_RU_996 + 4 (reserved)
  929. */
  930. #define HAL_EHT_RU_996_484 18ULL
  931. #define HAL_EHT_RU_996x2_484 28ULL
  932. #define HAL_EHT_RU_996x3_484 40ULL
  933. #define HAL_EHT_RU_996_484_242 23ULL
  934. /**
  935. * enum ieee80211_eht_ru_size: RU type id in EHTSIG radiotap header
  936. * @IEEE80211_EHT_RU_26: RU26
  937. * @IEEE80211_EHT_RU_52: RU52
  938. * @IEEE80211_EHT_RU_106: RU106
  939. * @IEEE80211_EHT_RU_242: RU242
  940. * @IEEE80211_EHT_RU_484: RU484
  941. * @IEEE80211_EHT_RU_996: RU996
  942. * @IEEE80211_EHT_RU_996x2: RU996x2
  943. * @IEEE80211_EHT_RU_996x4: RU996x4
  944. * @IEEE80211_EHT_RU_52_26: RU52+RU26
  945. * @IEEE80211_EHT_RU_106_26: RU106+RU26
  946. * @IEEE80211_EHT_RU_484_242: RU484+RU242
  947. * @IEEE80211_EHT_RU_996_484: RU996+RU484
  948. * @IEEE80211_EHT_RU_996_484_242: RU996+RU484+RU242
  949. * @IEEE80211_EHT_RU_996x2_484: RU996x2 + RU484
  950. * @IEEE80211_EHT_RU_996x3: RU996x3
  951. * @IEEE80211_EHT_RU_996x3_484: RU996x3 + RU484
  952. * @IEEE80211_EHT_RU_INVALID: Invalid/Max RU
  953. */
  954. enum ieee80211_eht_ru_size {
  955. IEEE80211_EHT_RU_26,
  956. IEEE80211_EHT_RU_52,
  957. IEEE80211_EHT_RU_106,
  958. IEEE80211_EHT_RU_242,
  959. IEEE80211_EHT_RU_484,
  960. IEEE80211_EHT_RU_996,
  961. IEEE80211_EHT_RU_996x2,
  962. IEEE80211_EHT_RU_996x4,
  963. IEEE80211_EHT_RU_52_26,
  964. IEEE80211_EHT_RU_106_26,
  965. IEEE80211_EHT_RU_484_242,
  966. IEEE80211_EHT_RU_996_484,
  967. IEEE80211_EHT_RU_996_484_242,
  968. IEEE80211_EHT_RU_996x2_484,
  969. IEEE80211_EHT_RU_996x3,
  970. IEEE80211_EHT_RU_996x3_484,
  971. IEEE80211_EHT_RU_INVALID,
  972. };
  973. #define NUM_RU_BITS_PER80 16
  974. #define NUM_RU_BITS_PER20 4
  975. /* Different per_80Mhz band in 320Mhz bandwidth */
  976. #define HAL_80_0 0
  977. #define HAL_80_1 1
  978. #define HAL_80_2 2
  979. #define HAL_80_3 3
  980. #define HAL_RU_SHIFT(num_80mhz_band, ru_index_per_80) \
  981. ((NUM_RU_BITS_PER80 * (num_80mhz_band)) + \
  982. (NUM_RU_BITS_PER20 * (ru_index_per_80)))
  983. /* MRU-996+484 */
  984. #define HAL_EHT_RU_996_484_0 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 1)) | \
  985. (HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_1, 0)))
  986. #define HAL_EHT_RU_996_484_1 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  987. (HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_1, 0)))
  988. #define HAL_EHT_RU_996_484_2 ((HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  989. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 1)))
  990. #define HAL_EHT_RU_996_484_3 ((HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  991. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 0)))
  992. #define HAL_EHT_RU_996_484_4 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 1)) | \
  993. (HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_3, 0)))
  994. #define HAL_EHT_RU_996_484_5 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  995. (HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_3, 0)))
  996. #define HAL_EHT_RU_996_484_6 ((HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  997. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 1)))
  998. #define HAL_EHT_RU_996_484_7 ((HAL_EHT_RU_996 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  999. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1000. /* MRU-996x2+484 */
  1001. #define HAL_EHT_RU_996x2_484_0 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 1)) | \
  1002. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1003. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)))
  1004. #define HAL_EHT_RU_996x2_484_1 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1005. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1006. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)))
  1007. #define HAL_EHT_RU_996x2_484_2 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1008. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 1)) | \
  1009. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)))
  1010. #define HAL_EHT_RU_996x2_484_3 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1011. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1012. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)))
  1013. #define HAL_EHT_RU_996x2_484_4 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1014. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1015. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 1)))
  1016. #define HAL_EHT_RU_996x2_484_5 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1017. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1018. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 0)))
  1019. #define HAL_EHT_RU_996x2_484_6 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 1)) | \
  1020. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1021. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1022. #define HAL_EHT_RU_996x2_484_7 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1023. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1024. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1025. #define HAL_EHT_RU_996x2_484_8 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1026. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 1)) | \
  1027. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1028. #define HAL_EHT_RU_996x2_484_9 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1029. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1030. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1031. #define HAL_EHT_RU_996x2_484_10 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1032. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1033. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 1)))
  1034. #define HAL_EHT_RU_996x2_484_11 ((HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1035. (HAL_EHT_RU_996x2 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1036. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1037. /* MRU-996x3+484 */
  1038. #define HAL_EHT_RU_996x3_484_0 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 1)) | \
  1039. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1040. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1041. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1042. #define HAL_EHT_RU_996x3_484_1 ((HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1043. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1044. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1045. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1046. #define HAL_EHT_RU_996x3_484_2 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1047. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 1)) | \
  1048. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1049. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1050. #define HAL_EHT_RU_996x3_484_3 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1051. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1052. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1053. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1054. #define HAL_EHT_RU_996x3_484_4 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1055. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1056. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 1)) | \
  1057. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1058. #define HAL_EHT_RU_996x3_484_5 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1059. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1060. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1061. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1062. #define HAL_EHT_RU_996x3_484_6 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1063. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1064. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1065. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 1)))
  1066. #define HAL_EHT_RU_996x3_484_7 ((HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_0, 0)) | \
  1067. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_1, 0)) | \
  1068. (HAL_EHT_RU_996x3 << HAL_RU_SHIFT(HAL_80_2, 0)) | \
  1069. (HAL_EHT_RU_484 << HAL_RU_SHIFT(HAL_80_3, 0)))
  1070. #define HAL_RX_MON_MAX_AGGR_SIZE 128
  1071. /**
  1072. * struct hal_rx_tlv_aggr_info - Data structure to hold
  1073. * metadata for aggregatng repeated TLVs
  1074. * @in_progress: Flag to indicate if TLV aggregation is in progress
  1075. * @cur_len: Total length of currently aggregated TLV
  1076. * @tlv_tag: TLV tag which is currently being aggregated
  1077. * @buf: Buffer containing aggregated TLV data
  1078. */
  1079. struct hal_rx_tlv_aggr_info {
  1080. uint8_t in_progress;
  1081. uint16_t cur_len;
  1082. uint32_t tlv_tag;
  1083. uint8_t buf[HAL_RX_MON_MAX_AGGR_SIZE];
  1084. };
  1085. /* struct hal_rx_u_sig_info - Certain fields from U-SIG header which are used
  1086. * for other header field parsing.
  1087. * @ul_dl: UL or DL
  1088. * @bw: EHT BW
  1089. * @ppdu_type_comp_mode: PPDU TYPE
  1090. * @eht_sig_mcs: EHT SIG MCS
  1091. * @num_eht_sig_sym: Number of EHT SIG symbols
  1092. */
  1093. struct hal_rx_u_sig_info {
  1094. uint32_t ul_dl : 1,
  1095. bw : 3,
  1096. ppdu_type_comp_mode : 2,
  1097. eht_sig_mcs : 2,
  1098. num_eht_sig_sym : 5;
  1099. };
  1100. #ifdef WLAN_SUPPORT_CTRL_FRAME_STATS
  1101. struct hal_rx_user_ctrl_frm_info {
  1102. uint8_t bar : 1,
  1103. ndpa : 1;
  1104. };
  1105. #else
  1106. struct hal_rx_user_ctrl_frm_info {};
  1107. #endif /* WLAN_SUPPORT_CTRL_FRAME_STATS */
  1108. struct hal_rx_ppdu_info {
  1109. struct hal_rx_ppdu_common_info com_info;
  1110. struct hal_rx_u_sig_info u_sig_info;
  1111. struct mon_rx_status rx_status;
  1112. struct mon_rx_user_status rx_user_status[HAL_MAX_UL_MU_USERS];
  1113. struct mon_rx_info rx_info;
  1114. struct mon_rx_user_info rx_user_info[HAL_MAX_UL_MU_USERS];
  1115. struct hal_rx_msdu_payload_info msdu_info;
  1116. struct hal_rx_msdu_payload_info fcs_ok_msdu_info;
  1117. struct hal_rx_nac_info nac_info;
  1118. /* status ring PPDU start and end state */
  1119. uint8_t rx_state;
  1120. /* MU user id for status ring TLV */
  1121. uint8_t user_id;
  1122. /* MPDU/MSDU truncated to 128 bytes header start addr in status skb */
  1123. unsigned char *data;
  1124. /* MPDU/MSDU truncated to 128 bytes header real length */
  1125. uint32_t hdr_len;
  1126. /* MPDU FCS error */
  1127. bool fcs_err;
  1128. /* Id to indicate how to process mpdu */
  1129. uint8_t sw_frame_group_id;
  1130. struct hal_rx_ppdu_msdu_info rx_msdu_info[HAL_MAX_UL_MU_USERS];
  1131. /* fcs passed mpdu count in rx monitor status buffer */
  1132. uint8_t fcs_ok_cnt;
  1133. /* fcs error mpdu count in rx monitor status buffer */
  1134. uint8_t fcs_err_cnt;
  1135. /* MPDU FCS passed */
  1136. bool is_fcs_passed;
  1137. /* first msdu payload for all mpdus in rx monitor status buffer */
  1138. struct hal_rx_msdu_payload_info ppdu_msdu_info[HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER];
  1139. /* evm info */
  1140. struct hal_rx_su_evm_info evm_info;
  1141. /**
  1142. * Will be used to store ppdu info extracted from HW TLVs,
  1143. * and for CFR correlation as well
  1144. */
  1145. struct hal_rx_ppdu_cfr_info cfr_info;
  1146. /* per frame type counts */
  1147. struct hal_rx_frm_type_info frm_type_info;
  1148. /* TLV aggregation metadata context */
  1149. struct hal_rx_tlv_aggr_info tlv_aggr;
  1150. /* EHT SIG user info */
  1151. uint32_t eht_sig_user_info;
  1152. /*per user mpdu count */
  1153. uint8_t mpdu_count[HAL_MAX_UL_MU_USERS];
  1154. /*per user msdu count */
  1155. uint8_t msdu_count[HAL_MAX_UL_MU_USERS];
  1156. /* Placeholder to update per user last processed msdu’s info */
  1157. struct hal_rx_mon_msdu_info msdu[HAL_MAX_UL_MU_USERS];
  1158. /* Placeholder to update per user last processed mpdu’s info */
  1159. struct hal_rx_mon_mpdu_info mpdu_info[HAL_MAX_UL_MU_USERS];
  1160. /* placeholder to hold packet buffer info */
  1161. struct hal_mon_packet_info packet_info;
  1162. #ifdef QCA_MONITOR_2_0_SUPPORT
  1163. /* per user per MPDU queue */
  1164. qdf_nbuf_queue_t mpdu_q[HAL_MAX_UL_MU_USERS];
  1165. #endif
  1166. /* ppdu info list element */
  1167. TAILQ_ENTRY(hal_rx_ppdu_info) ppdu_list_elem;
  1168. /* ppdu info free list element */
  1169. TAILQ_ENTRY(hal_rx_ppdu_info) ppdu_free_list_elem;
  1170. /* placeholder to track if RX_HDR is received */
  1171. uint8_t rx_hdr_rcvd[HAL_MAX_UL_MU_USERS];
  1172. /* Per user BAR and NDPA bit flag */
  1173. struct hal_rx_user_ctrl_frm_info ctrl_frm_info[HAL_MAX_UL_MU_USERS];
  1174. };
  1175. static inline uint32_t
  1176. hal_get_rx_status_buf_size(void) {
  1177. /* RX status buffer size is hard coded for now */
  1178. return 2048;
  1179. }
  1180. static inline uint8_t*
  1181. hal_rx_status_get_next_tlv(uint8_t *rx_tlv, bool is_tlv_hdr_64_bit) {
  1182. uint32_t tlv_len, tlv_tag, tlv_hdr_size;
  1183. if (is_tlv_hdr_64_bit) {
  1184. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  1185. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  1186. tlv_hdr_size = HAL_RX_TLV64_HDR_SIZE;
  1187. } else {
  1188. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  1189. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  1190. tlv_hdr_size = HAL_RX_TLV32_HDR_SIZE;
  1191. }
  1192. /* The actual length of PPDU_END is the combined length of many PHY
  1193. * TLVs that follow. Skip the TLV header and
  1194. * rx_rxpcu_classification_overview that follows the header to get to
  1195. * next TLV.
  1196. */
  1197. if (tlv_tag == WIFIRX_PPDU_END_E)
  1198. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  1199. return (uint8_t *)(uintptr_t)qdf_align((uint64_t)((uintptr_t)rx_tlv +
  1200. tlv_len +
  1201. tlv_hdr_size),
  1202. tlv_hdr_size);
  1203. }
  1204. /**
  1205. * hal_rx_proc_phyrx_other_receive_info_tlv()
  1206. * - process other receive info TLV
  1207. * @rx_tlv_hdr: pointer to TLV header
  1208. * @ppdu_info: pointer to ppdu_info
  1209. *
  1210. * Return: None
  1211. */
  1212. static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
  1213. void *rx_tlv_hdr,
  1214. struct hal_rx_ppdu_info
  1215. *ppdu_info)
  1216. {
  1217. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
  1218. (void *)ppdu_info);
  1219. }
  1220. /**
  1221. * hal_rx_status_get_tlv_info() - process receive info TLV
  1222. * @rx_tlv_hdr: pointer to TLV header
  1223. * @ppdu_info: pointer to ppdu_info
  1224. * @hal_soc: HAL soc handle
  1225. * @nbuf: PPDU status network buffer
  1226. *
  1227. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  1228. */
  1229. static inline uint32_t
  1230. hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
  1231. hal_soc_handle_t hal_soc_hdl,
  1232. qdf_nbuf_t nbuf)
  1233. {
  1234. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1235. return hal_soc->ops->hal_rx_status_get_tlv_info(
  1236. rx_tlv_hdr,
  1237. ppdu_info,
  1238. hal_soc_hdl,
  1239. nbuf);
  1240. }
  1241. static inline
  1242. uint32_t hal_get_rx_status_done_tlv_size(hal_soc_handle_t hal_soc_hdl)
  1243. {
  1244. return HAL_RX_TLV32_HDR_SIZE;
  1245. }
  1246. static inline QDF_STATUS
  1247. hal_get_rx_status_done(uint8_t *rx_tlv)
  1248. {
  1249. uint32_t tlv_tag;
  1250. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  1251. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  1252. return QDF_STATUS_SUCCESS;
  1253. else
  1254. return QDF_STATUS_E_EMPTY;
  1255. }
  1256. static inline QDF_STATUS
  1257. hal_clear_rx_status_done(uint8_t *rx_tlv)
  1258. {
  1259. *(uint32_t *)rx_tlv = 0;
  1260. return QDF_STATUS_SUCCESS;
  1261. }
  1262. #endif