sde_crtc.c 203 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #include "sde_vm.h"
  43. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  44. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  45. struct sde_crtc_custom_events {
  46. u32 event;
  47. int (*func)(struct drm_crtc *crtc, bool en,
  48. struct sde_irq_callback *irq);
  49. };
  50. struct vblank_work {
  51. struct kthread_work work;
  52. int crtc_id;
  53. bool enable;
  54. struct msm_drm_private *priv;
  55. };
  56. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  57. bool en, struct sde_irq_callback *ad_irq);
  58. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  59. bool en, struct sde_irq_callback *idle_irq);
  60. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *idle_irq);
  62. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  63. struct sde_irq_callback *noirq);
  64. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  65. struct sde_crtc_state *cstate,
  66. void __user *usr_ptr);
  67. static struct sde_crtc_custom_events custom_events[] = {
  68. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  69. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  70. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  71. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  72. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  73. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  74. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  75. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  76. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  77. };
  78. /* default input fence timeout, in ms */
  79. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  80. /*
  81. * The default input fence timeout is 2 seconds while max allowed
  82. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  83. * tolerance limit.
  84. */
  85. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  86. /* layer mixer index on sde_crtc */
  87. #define LEFT_MIXER 0
  88. #define RIGHT_MIXER 1
  89. #define MISR_BUFF_SIZE 256
  90. /*
  91. * Time period for fps calculation in micro seconds.
  92. * Default value is set to 1 sec.
  93. */
  94. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  95. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  96. #define MAX_FRAME_COUNT 1000
  97. #define MILI_TO_MICRO 1000
  98. #define SKIP_STAGING_PIPE_ZPOS 255
  99. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  100. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  101. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  102. struct drm_crtc_state *state);
  103. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  107. SDE_ERROR("invalid crtc\n");
  108. return NULL;
  109. }
  110. priv = crtc->dev->dev_private;
  111. if (!priv || !priv->kms) {
  112. SDE_ERROR("invalid kms\n");
  113. return NULL;
  114. }
  115. return to_sde_kms(priv->kms);
  116. }
  117. /**
  118. * sde_crtc_calc_fps() - Calculates fps value.
  119. * @sde_crtc : CRTC structure
  120. *
  121. * This function is called at frame done. It counts the number
  122. * of frames done for every 1 sec. Stores the value in measured_fps.
  123. * measured_fps value is 10 times the calculated fps value.
  124. * For example, measured_fps= 594 for calculated fps of 59.4
  125. */
  126. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  127. {
  128. ktime_t current_time_us;
  129. u64 fps, diff_us;
  130. current_time_us = ktime_get();
  131. diff_us = (u64)ktime_us_delta(current_time_us,
  132. sde_crtc->fps_info.last_sampled_time_us);
  133. sde_crtc->fps_info.frame_count++;
  134. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  135. /* Multiplying with 10 to get fps in floating point */
  136. fps = ((u64)sde_crtc->fps_info.frame_count)
  137. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  138. do_div(fps, diff_us);
  139. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  140. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  141. sde_crtc->base.base.id, (unsigned int)fps/10,
  142. (unsigned int)fps%10);
  143. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  144. sde_crtc->fps_info.frame_count = 0;
  145. }
  146. if (!sde_crtc->fps_info.time_buf)
  147. return;
  148. /**
  149. * Array indexing is based on sliding window algorithm.
  150. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  151. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  152. * counter loops around and comes back to the first index to store
  153. * the next ktime.
  154. */
  155. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  156. ktime_get();
  157. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  158. }
  159. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  160. {
  161. if (!sde_crtc)
  162. return;
  163. }
  164. #ifdef CONFIG_DEBUG_FS
  165. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  166. {
  167. struct sde_crtc *sde_crtc;
  168. u64 fps_int, fps_float;
  169. ktime_t current_time_us;
  170. u64 fps, diff_us;
  171. if (!s || !s->private) {
  172. SDE_ERROR("invalid input param(s)\n");
  173. return -EAGAIN;
  174. }
  175. sde_crtc = s->private;
  176. current_time_us = ktime_get();
  177. diff_us = (u64)ktime_us_delta(current_time_us,
  178. sde_crtc->fps_info.last_sampled_time_us);
  179. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  180. /* Multiplying with 10 to get fps in floating point */
  181. fps = ((u64)sde_crtc->fps_info.frame_count)
  182. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  183. do_div(fps, diff_us);
  184. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  185. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  186. sde_crtc->fps_info.frame_count = 0;
  187. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  188. sde_crtc->base.base.id, (unsigned int)fps/10,
  189. (unsigned int)fps%10);
  190. }
  191. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  192. fps_float = do_div(fps_int, 10);
  193. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  194. return 0;
  195. }
  196. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  197. {
  198. return single_open(file, _sde_debugfs_fps_status_show,
  199. inode->i_private);
  200. }
  201. #endif
  202. static ssize_t fps_periodicity_ms_store(struct device *device,
  203. struct device_attribute *attr, const char *buf, size_t count)
  204. {
  205. struct drm_crtc *crtc;
  206. struct sde_crtc *sde_crtc;
  207. int res;
  208. /* Base of the input */
  209. int cnt = 10;
  210. if (!device || !buf) {
  211. SDE_ERROR("invalid input param(s)\n");
  212. return -EAGAIN;
  213. }
  214. crtc = dev_get_drvdata(device);
  215. if (!crtc)
  216. return -EINVAL;
  217. sde_crtc = to_sde_crtc(crtc);
  218. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  219. if (res < 0)
  220. return res;
  221. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  222. sde_crtc->fps_info.fps_periodic_duration =
  223. DEFAULT_FPS_PERIOD_1_SEC;
  224. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  225. MAX_FPS_PERIOD_5_SECONDS)
  226. sde_crtc->fps_info.fps_periodic_duration =
  227. MAX_FPS_PERIOD_5_SECONDS;
  228. else
  229. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  230. return count;
  231. }
  232. static ssize_t fps_periodicity_ms_show(struct device *device,
  233. struct device_attribute *attr, char *buf)
  234. {
  235. struct drm_crtc *crtc;
  236. struct sde_crtc *sde_crtc;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc)
  243. return -EINVAL;
  244. sde_crtc = to_sde_crtc(crtc);
  245. return scnprintf(buf, PAGE_SIZE, "%d\n",
  246. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  247. }
  248. static ssize_t measured_fps_show(struct device *device,
  249. struct device_attribute *attr, char *buf)
  250. {
  251. struct drm_crtc *crtc;
  252. struct sde_crtc *sde_crtc;
  253. uint64_t fps_int, fps_decimal;
  254. u64 fps = 0, frame_count = 0;
  255. ktime_t current_time;
  256. int i = 0, current_time_index;
  257. u64 diff_us;
  258. if (!device || !buf) {
  259. SDE_ERROR("invalid input param(s)\n");
  260. return -EAGAIN;
  261. }
  262. crtc = dev_get_drvdata(device);
  263. if (!crtc) {
  264. scnprintf(buf, PAGE_SIZE, "fps information not available");
  265. return -EINVAL;
  266. }
  267. sde_crtc = to_sde_crtc(crtc);
  268. if (!sde_crtc->fps_info.time_buf) {
  269. scnprintf(buf, PAGE_SIZE,
  270. "timebuf null - fps information not available");
  271. return -EINVAL;
  272. }
  273. /**
  274. * Whenever the time_index counter comes to zero upon decrementing,
  275. * it is set to the last index since it is the next index that we
  276. * should check for calculating the buftime.
  277. */
  278. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  279. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  280. current_time = ktime_get();
  281. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  282. u64 ptime = (u64)ktime_to_us(current_time);
  283. u64 buftime = (u64)ktime_to_us(
  284. sde_crtc->fps_info.time_buf[current_time_index]);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (ptime > buftime && diff_us >= (u64)
  288. sde_crtc->fps_info.fps_periodic_duration) {
  289. /* Multiplying with 10 to get fps in floating point */
  290. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. SDE_DEBUG("measured fps: %d\n",
  294. sde_crtc->fps_info.measured_fps);
  295. break;
  296. }
  297. current_time_index = (current_time_index == 0) ?
  298. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  299. SDE_DEBUG("current time index: %d\n", current_time_index);
  300. frame_count++;
  301. }
  302. if (i == MAX_FRAME_COUNT) {
  303. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  304. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  305. diff_us = (u64)ktime_us_delta(current_time,
  306. sde_crtc->fps_info.time_buf[current_time_index]);
  307. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  308. /* Multiplying with 10 to get fps in floating point */
  309. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  310. do_div(fps, diff_us);
  311. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  312. }
  313. }
  314. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  315. fps_decimal = do_div(fps_int, 10);
  316. return scnprintf(buf, PAGE_SIZE,
  317. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  318. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  319. }
  320. static ssize_t vsync_event_show(struct device *device,
  321. struct device_attribute *attr, char *buf)
  322. {
  323. struct drm_crtc *crtc;
  324. struct sde_crtc *sde_crtc;
  325. struct drm_encoder *encoder;
  326. int avr_status = -EPIPE;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. sde_crtc = to_sde_crtc(crtc);
  333. mutex_lock(&sde_crtc->crtc_lock);
  334. if (sde_crtc->enabled) {
  335. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  336. if (sde_encoder_in_clone_mode(encoder))
  337. continue;
  338. avr_status = sde_encoder_get_avr_status(encoder);
  339. break;
  340. }
  341. }
  342. mutex_unlock(&sde_crtc->crtc_lock);
  343. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  344. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  345. }
  346. static ssize_t retire_frame_event_show(struct device *device,
  347. struct device_attribute *attr, char *buf)
  348. {
  349. struct drm_crtc *crtc;
  350. struct sde_crtc *sde_crtc;
  351. if (!device || !buf) {
  352. SDE_ERROR("invalid input param(s)\n");
  353. return -EAGAIN;
  354. }
  355. crtc = dev_get_drvdata(device);
  356. sde_crtc = to_sde_crtc(crtc);
  357. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  358. ktime_to_ns(sde_crtc->retire_frame_event_time));
  359. }
  360. static DEVICE_ATTR_RO(vsync_event);
  361. static DEVICE_ATTR_RO(measured_fps);
  362. static DEVICE_ATTR_RW(fps_periodicity_ms);
  363. static DEVICE_ATTR_RO(retire_frame_event);
  364. static struct attribute *sde_crtc_dev_attrs[] = {
  365. &dev_attr_vsync_event.attr,
  366. &dev_attr_measured_fps.attr,
  367. &dev_attr_fps_periodicity_ms.attr,
  368. &dev_attr_retire_frame_event.attr,
  369. NULL
  370. };
  371. static const struct attribute_group sde_crtc_attr_group = {
  372. .attrs = sde_crtc_dev_attrs,
  373. };
  374. static const struct attribute_group *sde_crtc_attr_groups[] = {
  375. &sde_crtc_attr_group,
  376. NULL,
  377. };
  378. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  379. {
  380. struct drm_event event;
  381. if (!crtc) {
  382. SDE_ERROR("invalid crtc\n");
  383. return;
  384. }
  385. event.type = type;
  386. event.length = len;
  387. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  388. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  389. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  390. }
  391. static void sde_crtc_destroy(struct drm_crtc *crtc)
  392. {
  393. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  394. SDE_DEBUG("\n");
  395. if (!crtc)
  396. return;
  397. if (sde_crtc->vsync_event_sf)
  398. sysfs_put(sde_crtc->vsync_event_sf);
  399. if (sde_crtc->retire_frame_event_sf)
  400. sysfs_put(sde_crtc->retire_frame_event_sf);
  401. if (sde_crtc->sysfs_dev)
  402. device_unregister(sde_crtc->sysfs_dev);
  403. if (sde_crtc->blob_info)
  404. drm_property_blob_put(sde_crtc->blob_info);
  405. msm_property_destroy(&sde_crtc->property_info);
  406. sde_cp_crtc_destroy_properties(crtc);
  407. sde_fence_deinit(sde_crtc->output_fence);
  408. _sde_crtc_deinit_events(sde_crtc);
  409. drm_crtc_cleanup(crtc);
  410. mutex_destroy(&sde_crtc->crtc_lock);
  411. kfree(sde_crtc);
  412. }
  413. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  414. {
  415. struct drm_connector *connector;
  416. struct drm_encoder *encoder;
  417. struct sde_connector_state *conn_state;
  418. bool encoder_valid = false;
  419. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  420. c_state->encoder_mask) {
  421. if (!sde_encoder_in_clone_mode(encoder)) {
  422. encoder_valid = true;
  423. break;
  424. }
  425. }
  426. if (!encoder_valid)
  427. return NULL;
  428. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  429. if (!connector)
  430. return NULL;
  431. conn_state = to_sde_connector_state(connector->state);
  432. if (!conn_state)
  433. return NULL;
  434. return &conn_state->msm_mode;
  435. }
  436. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  437. const struct drm_display_mode *mode,
  438. struct drm_display_mode *adjusted_mode)
  439. {
  440. struct msm_display_mode *msm_mode;
  441. struct drm_crtc_state *c_state;
  442. struct drm_connector *connector;
  443. struct drm_encoder *encoder;
  444. struct drm_connector_state *new_conn_state;
  445. struct sde_connector_state *c_conn_state = NULL;
  446. bool encoder_valid = false;
  447. int i;
  448. SDE_DEBUG("\n");
  449. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  450. adjusted_mode);
  451. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  452. c_state->encoder_mask) {
  453. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  454. encoder_valid = true;
  455. break;
  456. }
  457. }
  458. if (!encoder_valid) {
  459. SDE_ERROR("encoder not found\n");
  460. return true;
  461. }
  462. for_each_new_connector_in_state(c_state->state, connector,
  463. new_conn_state, i) {
  464. if (new_conn_state->best_encoder == encoder) {
  465. c_conn_state = to_sde_connector_state(new_conn_state);
  466. break;
  467. }
  468. }
  469. if (!c_conn_state) {
  470. SDE_ERROR("could not get connector state\n");
  471. return true;
  472. }
  473. msm_mode = &c_conn_state->msm_mode;
  474. if ((msm_is_mode_seamless(msm_mode) ||
  475. (msm_is_mode_seamless_vrr(msm_mode) ||
  476. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  477. (!crtc->enabled)) {
  478. SDE_ERROR("crtc state prevents seamless transition\n");
  479. return false;
  480. }
  481. return true;
  482. }
  483. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  484. struct sde_plane_state *pstate, struct sde_format *format)
  485. {
  486. uint32_t blend_op, fg_alpha, bg_alpha;
  487. uint32_t blend_type;
  488. struct sde_hw_mixer *lm = mixer->hw_lm;
  489. /* default to opaque blending */
  490. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  491. bg_alpha = 0xFF - fg_alpha;
  492. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  493. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  494. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  495. switch (blend_type) {
  496. case SDE_DRM_BLEND_OP_OPAQUE:
  497. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  498. SDE_BLEND_BG_ALPHA_BG_CONST;
  499. break;
  500. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  501. if (format->alpha_enable) {
  502. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  503. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  504. if (fg_alpha != 0xff) {
  505. bg_alpha = fg_alpha;
  506. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  507. SDE_BLEND_BG_INV_MOD_ALPHA;
  508. } else {
  509. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  510. }
  511. }
  512. break;
  513. case SDE_DRM_BLEND_OP_COVERAGE:
  514. if (format->alpha_enable) {
  515. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  516. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  517. if (fg_alpha != 0xff) {
  518. bg_alpha = fg_alpha;
  519. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  520. SDE_BLEND_BG_MOD_ALPHA |
  521. SDE_BLEND_BG_INV_MOD_ALPHA;
  522. } else {
  523. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  524. }
  525. }
  526. break;
  527. default:
  528. /* do nothing */
  529. break;
  530. }
  531. if (lm->ops.setup_blend_config)
  532. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  533. SDE_DEBUG(
  534. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  535. (char *) &format->base.pixel_format,
  536. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  537. }
  538. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  539. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  540. struct sde_hw_dim_layer *dim_layer)
  541. {
  542. struct sde_crtc_state *cstate;
  543. struct sde_hw_mixer *lm;
  544. struct sde_hw_dim_layer split_dim_layer;
  545. int i;
  546. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  547. SDE_DEBUG("empty dim_layer\n");
  548. return;
  549. }
  550. cstate = to_sde_crtc_state(crtc->state);
  551. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  552. dim_layer->flags, dim_layer->stage);
  553. split_dim_layer.stage = dim_layer->stage;
  554. split_dim_layer.color_fill = dim_layer->color_fill;
  555. /*
  556. * traverse through the layer mixers attached to crtc and find the
  557. * intersecting dim layer rect in each LM and program accordingly.
  558. */
  559. for (i = 0; i < sde_crtc->num_mixers; i++) {
  560. split_dim_layer.flags = dim_layer->flags;
  561. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  562. &split_dim_layer.rect);
  563. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  564. /*
  565. * no extra programming required for non-intersecting
  566. * layer mixers with INCLUSIVE dim layer
  567. */
  568. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  569. continue;
  570. /*
  571. * program the other non-intersecting layer mixers with
  572. * INCLUSIVE dim layer of full size for uniformity
  573. * with EXCLUSIVE dim layer config.
  574. */
  575. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  576. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  577. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  578. sizeof(split_dim_layer.rect));
  579. } else {
  580. split_dim_layer.rect.x =
  581. split_dim_layer.rect.x -
  582. cstate->lm_roi[i].x;
  583. split_dim_layer.rect.y =
  584. split_dim_layer.rect.y -
  585. cstate->lm_roi[i].y;
  586. }
  587. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  588. cstate->lm_roi[i].x,
  589. cstate->lm_roi[i].y,
  590. cstate->lm_roi[i].w,
  591. cstate->lm_roi[i].h,
  592. dim_layer->rect.x,
  593. dim_layer->rect.y,
  594. dim_layer->rect.w,
  595. dim_layer->rect.h,
  596. split_dim_layer.rect.x,
  597. split_dim_layer.rect.y,
  598. split_dim_layer.rect.w,
  599. split_dim_layer.rect.h);
  600. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  601. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  602. split_dim_layer.rect.w, split_dim_layer.rect.h);
  603. lm = mixer[i].hw_lm;
  604. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  605. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  606. }
  607. }
  608. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  609. const struct sde_rect **crtc_roi)
  610. {
  611. struct sde_crtc_state *crtc_state;
  612. if (!state || !crtc_roi)
  613. return;
  614. crtc_state = to_sde_crtc_state(state);
  615. *crtc_roi = &crtc_state->crtc_roi;
  616. }
  617. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  618. {
  619. struct sde_crtc_state *cstate;
  620. struct sde_crtc *sde_crtc;
  621. if (!state || !state->crtc)
  622. return false;
  623. sde_crtc = to_sde_crtc(state->crtc);
  624. cstate = to_sde_crtc_state(state);
  625. return msm_property_is_dirty(&sde_crtc->property_info,
  626. &cstate->property_state, CRTC_PROP_ROI_V1);
  627. }
  628. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  629. void __user *usr_ptr)
  630. {
  631. struct drm_crtc *crtc;
  632. struct sde_crtc_state *cstate;
  633. struct sde_drm_roi_v1 roi_v1;
  634. int i;
  635. if (!state) {
  636. SDE_ERROR("invalid args\n");
  637. return -EINVAL;
  638. }
  639. cstate = to_sde_crtc_state(state);
  640. crtc = cstate->base.crtc;
  641. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  642. if (!usr_ptr) {
  643. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  644. return 0;
  645. }
  646. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  647. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  648. return -EINVAL;
  649. }
  650. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  651. if (roi_v1.num_rects == 0) {
  652. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  653. return 0;
  654. }
  655. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  656. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  657. roi_v1.num_rects);
  658. return -EINVAL;
  659. }
  660. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  661. for (i = 0; i < roi_v1.num_rects; ++i) {
  662. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  663. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  664. DRMID(crtc), i,
  665. cstate->user_roi_list.roi[i].x1,
  666. cstate->user_roi_list.roi[i].y1,
  667. cstate->user_roi_list.roi[i].x2,
  668. cstate->user_roi_list.roi[i].y2);
  669. SDE_EVT32_VERBOSE(DRMID(crtc),
  670. cstate->user_roi_list.roi[i].x1,
  671. cstate->user_roi_list.roi[i].y1,
  672. cstate->user_roi_list.roi[i].x2,
  673. cstate->user_roi_list.roi[i].y2);
  674. }
  675. return 0;
  676. }
  677. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  678. struct drm_crtc_state *state)
  679. {
  680. struct drm_connector *conn;
  681. struct drm_connector_state *conn_state;
  682. struct sde_crtc *sde_crtc;
  683. struct sde_crtc_state *crtc_state;
  684. struct sde_rect *crtc_roi;
  685. struct msm_mode_info mode_info;
  686. int i = 0;
  687. int rc;
  688. bool is_crtc_roi_dirty;
  689. bool is_conn_roi_dirty;
  690. if (!crtc || !state)
  691. return -EINVAL;
  692. sde_crtc = to_sde_crtc(crtc);
  693. crtc_state = to_sde_crtc_state(state);
  694. crtc_roi = &crtc_state->crtc_roi;
  695. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  696. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  697. struct sde_connector *sde_conn;
  698. struct sde_connector_state *sde_conn_state;
  699. struct sde_rect conn_roi;
  700. if (!conn_state || conn_state->crtc != crtc)
  701. continue;
  702. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  703. if (rc) {
  704. SDE_ERROR("failed to get mode info\n");
  705. return -EINVAL;
  706. }
  707. sde_conn = to_sde_connector(conn_state->connector);
  708. sde_conn_state = to_sde_connector_state(conn_state);
  709. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  710. &sde_conn_state->property_state,
  711. CONNECTOR_PROP_ROI_V1);
  712. /*
  713. * Check against CRTC ROI and Connector ROI not being updated together.
  714. * This restriction should be relaxed when Connector ROI scaling is
  715. * supported and while in clone mode.
  716. */
  717. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  718. is_conn_roi_dirty != is_crtc_roi_dirty) {
  719. SDE_ERROR("connector/crtc rois not updated together\n");
  720. return -EINVAL;
  721. }
  722. if (!mode_info.roi_caps.enabled)
  723. continue;
  724. /*
  725. * current driver only supports same connector and crtc size,
  726. * but if support for different sizes is added, driver needs
  727. * to check the connector roi here to make sure is full screen
  728. * for dsc 3d-mux topology that doesn't support partial update.
  729. */
  730. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  731. sizeof(crtc_state->user_roi_list))) {
  732. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  733. sde_crtc->name);
  734. return -EINVAL;
  735. }
  736. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  737. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  738. conn_roi.x, conn_roi.y,
  739. conn_roi.w, conn_roi.h);
  740. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  741. conn_roi.x, conn_roi.y,
  742. conn_roi.w, conn_roi.h);
  743. }
  744. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  745. /* clear the ROI to null if it matches full screen anyways */
  746. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  747. crtc_roi->w == state->adjusted_mode.hdisplay &&
  748. crtc_roi->h == state->adjusted_mode.vdisplay)
  749. memset(crtc_roi, 0, sizeof(*crtc_roi));
  750. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  751. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  752. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  753. crtc_roi->h);
  754. return 0;
  755. }
  756. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  757. struct drm_crtc_state *state)
  758. {
  759. struct sde_crtc *sde_crtc;
  760. struct sde_crtc_state *crtc_state;
  761. struct drm_connector *conn;
  762. struct drm_connector_state *conn_state;
  763. int i;
  764. if (!crtc || !state)
  765. return -EINVAL;
  766. sde_crtc = to_sde_crtc(crtc);
  767. crtc_state = to_sde_crtc_state(state);
  768. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  769. return 0;
  770. /* partial update active, check if autorefresh is also requested */
  771. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  772. uint64_t autorefresh;
  773. if (!conn_state || conn_state->crtc != crtc)
  774. continue;
  775. autorefresh = sde_connector_get_property(conn_state,
  776. CONNECTOR_PROP_AUTOREFRESH);
  777. if (autorefresh) {
  778. SDE_ERROR(
  779. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  780. sde_crtc->name, autorefresh);
  781. return -EINVAL;
  782. }
  783. }
  784. return 0;
  785. }
  786. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  787. struct drm_crtc_state *state, int lm_idx)
  788. {
  789. struct sde_kms *sde_kms;
  790. struct sde_crtc *sde_crtc;
  791. struct sde_crtc_state *crtc_state;
  792. const struct sde_rect *crtc_roi;
  793. const struct sde_rect *lm_bounds;
  794. struct sde_rect *lm_roi;
  795. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  796. return -EINVAL;
  797. sde_kms = _sde_crtc_get_kms(crtc);
  798. if (!sde_kms || !sde_kms->catalog) {
  799. SDE_ERROR("invalid parameters\n");
  800. return -EINVAL;
  801. }
  802. sde_crtc = to_sde_crtc(crtc);
  803. crtc_state = to_sde_crtc_state(state);
  804. crtc_roi = &crtc_state->crtc_roi;
  805. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  806. lm_roi = &crtc_state->lm_roi[lm_idx];
  807. if (sde_kms_rect_is_null(crtc_roi))
  808. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  809. else
  810. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  811. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  812. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  813. /*
  814. * partial update is not supported with 3dmux dsc or dest scaler.
  815. * hence, crtc roi must match the mixer dimensions.
  816. */
  817. if (crtc_state->num_ds_enabled ||
  818. sde_rm_topology_is_group(&sde_kms->rm, state,
  819. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  820. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  821. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  822. return -EINVAL;
  823. }
  824. }
  825. /* if any dimension is zero, clear all dimensions for clarity */
  826. if (sde_kms_rect_is_null(lm_roi))
  827. memset(lm_roi, 0, sizeof(*lm_roi));
  828. return 0;
  829. }
  830. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  831. struct drm_crtc_state *state)
  832. {
  833. struct sde_crtc *sde_crtc;
  834. struct sde_crtc_state *crtc_state;
  835. u32 disp_bitmask = 0;
  836. int i;
  837. if (!crtc || !state) {
  838. pr_err("Invalid crtc or state\n");
  839. return 0;
  840. }
  841. sde_crtc = to_sde_crtc(crtc);
  842. crtc_state = to_sde_crtc_state(state);
  843. /* pingpong split: one ROI, one LM, two physical displays */
  844. if (crtc_state->is_ppsplit) {
  845. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  846. struct sde_rect *roi = &crtc_state->lm_roi[0];
  847. if (sde_kms_rect_is_null(roi))
  848. disp_bitmask = 0;
  849. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  850. disp_bitmask = BIT(0); /* left only */
  851. else if (roi->x >= lm_split_width)
  852. disp_bitmask = BIT(1); /* right only */
  853. else
  854. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  855. } else if (sde_crtc->mixers_swapped) {
  856. disp_bitmask = BIT(0);
  857. } else {
  858. for (i = 0; i < sde_crtc->num_mixers; i++) {
  859. if (!sde_kms_rect_is_null(
  860. &crtc_state->lm_roi[i]))
  861. disp_bitmask |= BIT(i);
  862. }
  863. }
  864. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  865. return disp_bitmask;
  866. }
  867. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  868. struct drm_crtc_state *state)
  869. {
  870. struct sde_crtc *sde_crtc;
  871. struct sde_crtc_state *crtc_state;
  872. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  873. if (!crtc || !state)
  874. return -EINVAL;
  875. sde_crtc = to_sde_crtc(crtc);
  876. crtc_state = to_sde_crtc_state(state);
  877. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  878. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  879. sde_crtc->name, sde_crtc->num_mixers);
  880. return -EINVAL;
  881. }
  882. /*
  883. * If using pingpong split: one ROI, one LM, two physical displays
  884. * then the ROI must be centered on the panel split boundary and
  885. * be of equal width across the split.
  886. */
  887. if (crtc_state->is_ppsplit) {
  888. u16 panel_split_width;
  889. u32 display_mask;
  890. roi[0] = &crtc_state->lm_roi[0];
  891. if (sde_kms_rect_is_null(roi[0]))
  892. return 0;
  893. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  894. if (display_mask != (BIT(0) | BIT(1)))
  895. return 0;
  896. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  897. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  898. SDE_ERROR("%s: roi x %d w %d split %d\n",
  899. sde_crtc->name, roi[0]->x, roi[0]->w,
  900. panel_split_width);
  901. return -EINVAL;
  902. }
  903. return 0;
  904. }
  905. /*
  906. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  907. * LMs and be of equal width.
  908. */
  909. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  910. return 0;
  911. roi[0] = &crtc_state->lm_roi[0];
  912. roi[1] = &crtc_state->lm_roi[1];
  913. /* if one of the roi is null it's a left/right-only update */
  914. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  915. return 0;
  916. /* check lm rois are equal width & first roi ends at 2nd roi */
  917. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  918. SDE_ERROR(
  919. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  920. sde_crtc->name, roi[0]->x, roi[0]->w,
  921. roi[1]->x, roi[1]->w);
  922. return -EINVAL;
  923. }
  924. return 0;
  925. }
  926. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  927. struct drm_crtc_state *state)
  928. {
  929. struct sde_crtc *sde_crtc;
  930. struct sde_crtc_state *crtc_state;
  931. const struct sde_rect *crtc_roi;
  932. const struct drm_plane_state *pstate;
  933. struct drm_plane *plane;
  934. if (!crtc || !state)
  935. return -EINVAL;
  936. /*
  937. * Reject commit if a Plane CRTC destination coordinates fall outside
  938. * the partial CRTC ROI. LM output is determined via connector ROIs,
  939. * if they are specified, not Plane CRTC ROIs.
  940. */
  941. sde_crtc = to_sde_crtc(crtc);
  942. crtc_state = to_sde_crtc_state(state);
  943. crtc_roi = &crtc_state->crtc_roi;
  944. if (sde_kms_rect_is_null(crtc_roi))
  945. return 0;
  946. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  947. struct sde_rect plane_roi, intersection;
  948. if (IS_ERR_OR_NULL(pstate)) {
  949. int rc = PTR_ERR(pstate);
  950. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  951. sde_crtc->name, plane->base.id, rc);
  952. return rc;
  953. }
  954. plane_roi.x = pstate->crtc_x;
  955. plane_roi.y = pstate->crtc_y;
  956. plane_roi.w = pstate->crtc_w;
  957. plane_roi.h = pstate->crtc_h;
  958. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  959. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  960. SDE_ERROR(
  961. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  962. sde_crtc->name, plane->base.id,
  963. plane_roi.x, plane_roi.y,
  964. plane_roi.w, plane_roi.h,
  965. crtc_roi->x, crtc_roi->y,
  966. crtc_roi->w, crtc_roi->h);
  967. return -E2BIG;
  968. }
  969. }
  970. return 0;
  971. }
  972. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  973. struct drm_crtc_state *state)
  974. {
  975. struct sde_crtc *sde_crtc;
  976. struct sde_crtc_state *sde_crtc_state;
  977. struct msm_mode_info mode_info;
  978. int rc, lm_idx, i;
  979. if (!crtc || !state)
  980. return -EINVAL;
  981. memset(&mode_info, 0, sizeof(mode_info));
  982. sde_crtc = to_sde_crtc(crtc);
  983. sde_crtc_state = to_sde_crtc_state(state);
  984. /*
  985. * check connector array cached at modeset time since incoming atomic
  986. * state may not include any connectors if they aren't modified
  987. */
  988. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  989. struct drm_connector *conn = sde_crtc_state->connectors[i];
  990. if (!conn || !conn->state)
  991. continue;
  992. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  993. if (rc) {
  994. SDE_ERROR("failed to get mode info\n");
  995. return -EINVAL;
  996. }
  997. if (!mode_info.roi_caps.enabled)
  998. continue;
  999. if (sde_crtc_state->user_roi_list.num_rects >
  1000. mode_info.roi_caps.num_roi) {
  1001. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1002. sde_crtc_state->user_roi_list.num_rects,
  1003. mode_info.roi_caps.num_roi);
  1004. return -E2BIG;
  1005. }
  1006. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1007. if (rc)
  1008. return rc;
  1009. rc = _sde_crtc_check_autorefresh(crtc, state);
  1010. if (rc)
  1011. return rc;
  1012. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1013. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1014. if (rc)
  1015. return rc;
  1016. }
  1017. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1018. if (rc)
  1019. return rc;
  1020. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1021. if (rc)
  1022. return rc;
  1023. }
  1024. return 0;
  1025. }
  1026. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1027. {
  1028. struct sde_crtc *sde_crtc;
  1029. struct sde_crtc_state *cstate;
  1030. const struct sde_rect *lm_roi;
  1031. struct sde_hw_mixer *hw_lm;
  1032. bool right_mixer = false;
  1033. bool lm_updated = false;
  1034. int lm_idx;
  1035. if (!crtc)
  1036. return;
  1037. sde_crtc = to_sde_crtc(crtc);
  1038. cstate = to_sde_crtc_state(crtc->state);
  1039. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1040. struct sde_hw_mixer_cfg cfg;
  1041. lm_roi = &cstate->lm_roi[lm_idx];
  1042. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1043. if (!sde_crtc->mixers_swapped)
  1044. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1045. if (lm_roi->w != hw_lm->cfg.out_width ||
  1046. lm_roi->h != hw_lm->cfg.out_height ||
  1047. right_mixer != hw_lm->cfg.right_mixer) {
  1048. hw_lm->cfg.out_width = lm_roi->w;
  1049. hw_lm->cfg.out_height = lm_roi->h;
  1050. hw_lm->cfg.right_mixer = right_mixer;
  1051. cfg.out_width = lm_roi->w;
  1052. cfg.out_height = lm_roi->h;
  1053. cfg.right_mixer = right_mixer;
  1054. cfg.flags = 0;
  1055. if (hw_lm->ops.setup_mixer_out)
  1056. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1057. lm_updated = true;
  1058. }
  1059. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1060. lm_roi->h, right_mixer, lm_updated);
  1061. }
  1062. if (lm_updated)
  1063. sde_cp_crtc_res_change(crtc);
  1064. }
  1065. struct plane_state {
  1066. struct sde_plane_state *sde_pstate;
  1067. const struct drm_plane_state *drm_pstate;
  1068. int stage;
  1069. u32 pipe_id;
  1070. };
  1071. static int pstate_cmp(const void *a, const void *b)
  1072. {
  1073. struct plane_state *pa = (struct plane_state *)a;
  1074. struct plane_state *pb = (struct plane_state *)b;
  1075. int rc = 0;
  1076. int pa_zpos, pb_zpos;
  1077. enum sde_layout pa_layout, pb_layout;
  1078. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1079. return rc;
  1080. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1081. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1082. pa_layout = pa->sde_pstate->layout;
  1083. pb_layout = pb->sde_pstate->layout;
  1084. if (pa_zpos != pb_zpos)
  1085. rc = pa_zpos - pb_zpos;
  1086. else if (pa_layout != pb_layout)
  1087. rc = pa_layout - pb_layout;
  1088. else
  1089. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1090. return rc;
  1091. }
  1092. /*
  1093. * validate and set source split:
  1094. * use pstates sorted by stage to check planes on same stage
  1095. * we assume that all pipes are in source split so its valid to compare
  1096. * without taking into account left/right mixer placement
  1097. */
  1098. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1099. struct plane_state *pstates, int cnt)
  1100. {
  1101. struct plane_state *prv_pstate, *cur_pstate;
  1102. enum sde_layout prev_layout, cur_layout;
  1103. struct sde_rect left_rect, right_rect;
  1104. struct sde_kms *sde_kms;
  1105. int32_t left_pid, right_pid;
  1106. int32_t stage;
  1107. int i, rc = 0;
  1108. sde_kms = _sde_crtc_get_kms(crtc);
  1109. if (!sde_kms || !sde_kms->catalog) {
  1110. SDE_ERROR("invalid parameters\n");
  1111. return -EINVAL;
  1112. }
  1113. for (i = 1; i < cnt; i++) {
  1114. prv_pstate = &pstates[i - 1];
  1115. cur_pstate = &pstates[i];
  1116. prev_layout = prv_pstate->sde_pstate->layout;
  1117. cur_layout = cur_pstate->sde_pstate->layout;
  1118. if (prv_pstate->stage != cur_pstate->stage ||
  1119. prev_layout != cur_layout)
  1120. continue;
  1121. stage = cur_pstate->stage;
  1122. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1123. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1124. prv_pstate->drm_pstate->crtc_y,
  1125. prv_pstate->drm_pstate->crtc_w,
  1126. prv_pstate->drm_pstate->crtc_h, false);
  1127. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1128. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1129. cur_pstate->drm_pstate->crtc_y,
  1130. cur_pstate->drm_pstate->crtc_w,
  1131. cur_pstate->drm_pstate->crtc_h, false);
  1132. if (right_rect.x < left_rect.x) {
  1133. swap(left_pid, right_pid);
  1134. swap(left_rect, right_rect);
  1135. swap(prv_pstate, cur_pstate);
  1136. }
  1137. /*
  1138. * - planes are enumerated in pipe-priority order such that
  1139. * planes with lower drm_id must be left-most in a shared
  1140. * blend-stage when using source split.
  1141. * - planes in source split must be contiguous in width
  1142. * - planes in source split must have same dest yoff and height
  1143. */
  1144. if ((right_pid < left_pid) &&
  1145. !sde_kms->catalog->pipe_order_type) {
  1146. SDE_ERROR(
  1147. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1148. stage, left_pid, right_pid);
  1149. return -EINVAL;
  1150. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1151. SDE_ERROR(
  1152. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1153. stage, left_rect.x, left_rect.w,
  1154. right_rect.x, right_rect.w);
  1155. return -EINVAL;
  1156. } else if ((left_rect.y != right_rect.y) ||
  1157. (left_rect.h != right_rect.h)) {
  1158. SDE_ERROR(
  1159. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1160. stage, left_rect.y, left_rect.h,
  1161. right_rect.y, right_rect.h);
  1162. return -EINVAL;
  1163. }
  1164. }
  1165. return rc;
  1166. }
  1167. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1168. struct plane_state *pstates, int cnt)
  1169. {
  1170. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1171. enum sde_layout prev_layout, cur_layout;
  1172. struct sde_kms *sde_kms;
  1173. struct sde_rect left_rect, right_rect;
  1174. int32_t left_pid, right_pid;
  1175. int32_t stage;
  1176. int i;
  1177. sde_kms = _sde_crtc_get_kms(crtc);
  1178. if (!sde_kms || !sde_kms->catalog) {
  1179. SDE_ERROR("invalid parameters\n");
  1180. return;
  1181. }
  1182. if (!sde_kms->catalog->pipe_order_type)
  1183. return;
  1184. for (i = 0; i < cnt; i++) {
  1185. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1186. cur_pstate = &pstates[i];
  1187. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1188. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1189. SDE_LAYOUT_NONE;
  1190. cur_layout = cur_pstate->sde_pstate->layout;
  1191. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1192. || (prev_layout != cur_layout)) {
  1193. /*
  1194. * reset if prv or nxt pipes are not in the same stage
  1195. * as the cur pipe
  1196. */
  1197. if ((!nxt_pstate)
  1198. || (nxt_pstate->stage != cur_pstate->stage)
  1199. || (nxt_pstate->sde_pstate->layout !=
  1200. cur_pstate->sde_pstate->layout))
  1201. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1202. continue;
  1203. }
  1204. stage = cur_pstate->stage;
  1205. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1206. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1207. prv_pstate->drm_pstate->crtc_y,
  1208. prv_pstate->drm_pstate->crtc_w,
  1209. prv_pstate->drm_pstate->crtc_h, false);
  1210. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1211. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1212. cur_pstate->drm_pstate->crtc_y,
  1213. cur_pstate->drm_pstate->crtc_w,
  1214. cur_pstate->drm_pstate->crtc_h, false);
  1215. if (right_rect.x < left_rect.x) {
  1216. swap(left_pid, right_pid);
  1217. swap(left_rect, right_rect);
  1218. swap(prv_pstate, cur_pstate);
  1219. }
  1220. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1221. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1222. }
  1223. for (i = 0; i < cnt; i++) {
  1224. cur_pstate = &pstates[i];
  1225. sde_plane_setup_src_split_order(
  1226. cur_pstate->drm_pstate->plane,
  1227. cur_pstate->sde_pstate->multirect_index,
  1228. cur_pstate->sde_pstate->pipe_order_flags);
  1229. }
  1230. }
  1231. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1232. int num_mixers, struct plane_state *pstates, int cnt)
  1233. {
  1234. int i, lm_idx;
  1235. struct sde_format *format;
  1236. bool blend_stage[SDE_STAGE_MAX] = { false };
  1237. u32 blend_type;
  1238. for (i = cnt - 1; i >= 0; i--) {
  1239. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1240. PLANE_PROP_BLEND_OP);
  1241. /* stage has already been programmed or BLEND_OP_SKIP type */
  1242. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1243. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1244. continue;
  1245. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1246. format = to_sde_format(msm_framebuffer_format(
  1247. pstates[i].sde_pstate->base.fb));
  1248. if (!format) {
  1249. SDE_ERROR("invalid format\n");
  1250. return;
  1251. }
  1252. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1253. pstates[i].sde_pstate, format);
  1254. blend_stage[pstates[i].sde_pstate->stage] = true;
  1255. }
  1256. }
  1257. }
  1258. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1259. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1260. struct sde_crtc_mixer *mixer)
  1261. {
  1262. struct drm_plane *plane;
  1263. struct drm_framebuffer *fb;
  1264. struct drm_plane_state *state;
  1265. struct sde_crtc_state *cstate;
  1266. struct sde_plane_state *pstate = NULL;
  1267. struct plane_state *pstates = NULL;
  1268. struct sde_format *format;
  1269. struct sde_hw_ctl *ctl;
  1270. struct sde_hw_mixer *lm;
  1271. struct sde_hw_stage_cfg *stage_cfg;
  1272. struct sde_rect plane_crtc_roi;
  1273. uint32_t stage_idx, lm_idx, layout_idx;
  1274. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1275. int i, mode, cnt = 0;
  1276. bool bg_alpha_enable = false;
  1277. u32 blend_type;
  1278. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1279. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1280. if (!sde_crtc || !crtc->state || !mixer) {
  1281. SDE_ERROR("invalid sde_crtc or mixer\n");
  1282. return;
  1283. }
  1284. ctl = mixer->hw_ctl;
  1285. lm = mixer->hw_lm;
  1286. cstate = to_sde_crtc_state(crtc->state);
  1287. pstates = kcalloc(SDE_PSTATES_MAX,
  1288. sizeof(struct plane_state), GFP_KERNEL);
  1289. if (!pstates)
  1290. return;
  1291. memset(fetch_active, 0, sizeof(fetch_active));
  1292. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1293. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1294. state = plane->state;
  1295. if (!state)
  1296. continue;
  1297. plane_crtc_roi.x = state->crtc_x;
  1298. plane_crtc_roi.y = state->crtc_y;
  1299. plane_crtc_roi.w = state->crtc_w;
  1300. plane_crtc_roi.h = state->crtc_h;
  1301. pstate = to_sde_plane_state(state);
  1302. fb = state->fb;
  1303. mode = sde_plane_get_property(pstate,
  1304. PLANE_PROP_FB_TRANSLATION_MODE);
  1305. set_bit(sde_plane_pipe(plane), fetch_active);
  1306. sde_plane_ctl_flush(plane, ctl, true);
  1307. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1308. crtc->base.id,
  1309. pstate->stage,
  1310. plane->base.id,
  1311. sde_plane_pipe(plane) - SSPP_VIG0,
  1312. state->fb ? state->fb->base.id : -1);
  1313. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1314. if (!format) {
  1315. SDE_ERROR("invalid format\n");
  1316. goto end;
  1317. }
  1318. blend_type = sde_plane_get_property(pstate,
  1319. PLANE_PROP_BLEND_OP);
  1320. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1321. skip_blend_plane.valid_plane = true;
  1322. skip_blend_plane.plane = sde_plane_pipe(plane);
  1323. skip_blend_plane.height = plane_crtc_roi.h;
  1324. skip_blend_plane.width = plane_crtc_roi.w;
  1325. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1326. }
  1327. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1328. if (pstate->stage == SDE_STAGE_BASE &&
  1329. format->alpha_enable)
  1330. bg_alpha_enable = true;
  1331. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1332. state->fb ? state->fb->base.id : -1,
  1333. state->src_x >> 16, state->src_y >> 16,
  1334. state->src_w >> 16, state->src_h >> 16,
  1335. state->crtc_x, state->crtc_y,
  1336. state->crtc_w, state->crtc_h,
  1337. pstate->rotation, mode);
  1338. /*
  1339. * none or left layout will program to layer mixer
  1340. * group 0, right layout will program to layer mixer
  1341. * group 1.
  1342. */
  1343. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1344. layout_idx = 0;
  1345. else
  1346. layout_idx = 1;
  1347. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1348. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1349. stage_cfg->stage[pstate->stage][stage_idx] =
  1350. sde_plane_pipe(plane);
  1351. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1352. pstate->multirect_index;
  1353. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1354. sde_plane_pipe(plane) - SSPP_VIG0,
  1355. pstate->stage,
  1356. pstate->multirect_index,
  1357. pstate->multirect_mode,
  1358. format->base.pixel_format,
  1359. fb ? fb->modifier : 0,
  1360. layout_idx);
  1361. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1362. lm_idx++) {
  1363. if (bg_alpha_enable && !format->alpha_enable)
  1364. mixer[lm_idx].mixer_op_mode = 0;
  1365. else
  1366. mixer[lm_idx].mixer_op_mode |=
  1367. 1 << pstate->stage;
  1368. }
  1369. }
  1370. if (cnt >= SDE_PSTATES_MAX)
  1371. continue;
  1372. pstates[cnt].sde_pstate = pstate;
  1373. pstates[cnt].drm_pstate = state;
  1374. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1375. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1376. else
  1377. pstates[cnt].stage = sde_plane_get_property(
  1378. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1379. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1380. cnt++;
  1381. }
  1382. /* blend config update */
  1383. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1384. pstates, cnt);
  1385. if (ctl->ops.set_active_pipes)
  1386. ctl->ops.set_active_pipes(ctl, fetch_active);
  1387. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1388. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1389. if (lm && lm->ops.setup_dim_layer) {
  1390. cstate = to_sde_crtc_state(crtc->state);
  1391. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1392. for (i = 0; i < cstate->num_dim_layers; i++)
  1393. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1394. mixer, &cstate->dim_layer[i]);
  1395. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1396. }
  1397. }
  1398. end:
  1399. kfree(pstates);
  1400. }
  1401. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1402. struct drm_crtc *crtc)
  1403. {
  1404. struct sde_crtc *sde_crtc;
  1405. struct sde_crtc_state *cstate;
  1406. struct drm_encoder *drm_enc;
  1407. bool is_right_only;
  1408. bool encoder_in_dsc_merge = false;
  1409. if (!crtc || !crtc->state)
  1410. return;
  1411. sde_crtc = to_sde_crtc(crtc);
  1412. cstate = to_sde_crtc_state(crtc->state);
  1413. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1414. return;
  1415. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1416. crtc->state->encoder_mask) {
  1417. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1418. encoder_in_dsc_merge = true;
  1419. break;
  1420. }
  1421. }
  1422. /**
  1423. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1424. * This is due to two reasons:
  1425. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1426. * the left DSC must be used, right DSC cannot be used alone.
  1427. * For right-only partial update, this means swap layer mixers to map
  1428. * Left LM to Right INTF. On later HW this was relaxed.
  1429. * - In DSC Merge mode, the physical encoder has already registered
  1430. * PP0 as the master, to switch to right-only we would have to
  1431. * reprogram to be driven by PP1 instead.
  1432. * To support both cases, we prefer to support the mixer swap solution.
  1433. */
  1434. if (!encoder_in_dsc_merge) {
  1435. if (sde_crtc->mixers_swapped) {
  1436. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1437. sde_crtc->mixers_swapped = false;
  1438. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1439. }
  1440. return;
  1441. }
  1442. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1443. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1444. if (is_right_only && !sde_crtc->mixers_swapped) {
  1445. /* right-only update swap mixers */
  1446. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1447. sde_crtc->mixers_swapped = true;
  1448. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1449. /* left-only or full update, swap back */
  1450. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1451. sde_crtc->mixers_swapped = false;
  1452. }
  1453. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1454. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1455. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1456. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1457. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1458. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1459. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1460. }
  1461. /**
  1462. * _sde_crtc_blend_setup - configure crtc mixers
  1463. * @crtc: Pointer to drm crtc structure
  1464. * @old_state: Pointer to old crtc state
  1465. * @add_planes: Whether or not to add planes to mixers
  1466. */
  1467. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1468. struct drm_crtc_state *old_state, bool add_planes)
  1469. {
  1470. struct sde_crtc *sde_crtc;
  1471. struct sde_crtc_state *sde_crtc_state;
  1472. struct sde_crtc_mixer *mixer;
  1473. struct sde_hw_ctl *ctl;
  1474. struct sde_hw_mixer *lm;
  1475. struct sde_ctl_flush_cfg cfg = {0,};
  1476. int i;
  1477. if (!crtc)
  1478. return;
  1479. sde_crtc = to_sde_crtc(crtc);
  1480. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1481. mixer = sde_crtc->mixers;
  1482. SDE_DEBUG("%s\n", sde_crtc->name);
  1483. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1484. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1485. return;
  1486. }
  1487. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1488. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1489. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1490. }
  1491. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1492. if (!mixer[i].hw_lm) {
  1493. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1494. return;
  1495. }
  1496. mixer[i].mixer_op_mode = 0;
  1497. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1498. sde_crtc_state->dirty)) {
  1499. /* clear dim_layer settings */
  1500. lm = mixer[i].hw_lm;
  1501. if (lm->ops.clear_dim_layer)
  1502. lm->ops.clear_dim_layer(lm);
  1503. }
  1504. }
  1505. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1506. /* initialize stage cfg */
  1507. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1508. if (add_planes)
  1509. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1510. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1511. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1512. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1513. ctl = mixer[i].hw_ctl;
  1514. lm = mixer[i].hw_lm;
  1515. if (sde_kms_rect_is_null(lm_roi))
  1516. sde_crtc->mixers[i].mixer_op_mode = 0;
  1517. if (lm->ops.setup_alpha_out)
  1518. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1519. /* stage config flush mask */
  1520. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1521. ctl->ops.get_pending_flush(ctl, &cfg);
  1522. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1523. mixer[i].hw_lm->idx - LM_0,
  1524. mixer[i].mixer_op_mode,
  1525. ctl->idx - CTL_0,
  1526. cfg.pending_flush_mask);
  1527. if (sde_kms_rect_is_null(lm_roi)) {
  1528. SDE_DEBUG(
  1529. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1530. sde_crtc->name, lm->idx - LM_0,
  1531. ctl->idx - CTL_0);
  1532. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1533. NULL, true);
  1534. } else {
  1535. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1536. &sde_crtc->stage_cfg[lm_layout],
  1537. false);
  1538. }
  1539. }
  1540. _sde_crtc_program_lm_output_roi(crtc);
  1541. }
  1542. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1543. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1544. {
  1545. struct drm_plane *plane;
  1546. struct sde_plane_state *sde_pstate;
  1547. uint32_t mode = 0;
  1548. int rc;
  1549. if (!crtc) {
  1550. SDE_ERROR("invalid state\n");
  1551. return -EINVAL;
  1552. }
  1553. *fb_ns = 0;
  1554. *fb_sec = 0;
  1555. *fb_sec_dir = 0;
  1556. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1557. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1558. rc = PTR_ERR(plane);
  1559. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1560. DRMID(crtc), DRMID(plane), rc);
  1561. return rc;
  1562. }
  1563. sde_pstate = to_sde_plane_state(plane->state);
  1564. mode = sde_plane_get_property(sde_pstate,
  1565. PLANE_PROP_FB_TRANSLATION_MODE);
  1566. switch (mode) {
  1567. case SDE_DRM_FB_NON_SEC:
  1568. (*fb_ns)++;
  1569. break;
  1570. case SDE_DRM_FB_SEC:
  1571. (*fb_sec)++;
  1572. break;
  1573. case SDE_DRM_FB_SEC_DIR_TRANS:
  1574. (*fb_sec_dir)++;
  1575. break;
  1576. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1577. break;
  1578. default:
  1579. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1580. DRMID(plane), mode);
  1581. return -EINVAL;
  1582. }
  1583. }
  1584. return 0;
  1585. }
  1586. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1587. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1588. {
  1589. struct drm_plane *plane;
  1590. const struct drm_plane_state *pstate;
  1591. struct sde_plane_state *sde_pstate;
  1592. uint32_t mode = 0;
  1593. int rc;
  1594. if (!state) {
  1595. SDE_ERROR("invalid state\n");
  1596. return -EINVAL;
  1597. }
  1598. *fb_ns = 0;
  1599. *fb_sec = 0;
  1600. *fb_sec_dir = 0;
  1601. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1602. if (IS_ERR_OR_NULL(pstate)) {
  1603. rc = PTR_ERR(pstate);
  1604. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1605. DRMID(state->crtc), DRMID(plane), rc);
  1606. return rc;
  1607. }
  1608. sde_pstate = to_sde_plane_state(pstate);
  1609. mode = sde_plane_get_property(sde_pstate,
  1610. PLANE_PROP_FB_TRANSLATION_MODE);
  1611. switch (mode) {
  1612. case SDE_DRM_FB_NON_SEC:
  1613. (*fb_ns)++;
  1614. break;
  1615. case SDE_DRM_FB_SEC:
  1616. (*fb_sec)++;
  1617. break;
  1618. case SDE_DRM_FB_SEC_DIR_TRANS:
  1619. (*fb_sec_dir)++;
  1620. break;
  1621. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1622. break;
  1623. default:
  1624. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1625. DRMID(plane), mode);
  1626. return -EINVAL;
  1627. }
  1628. }
  1629. return 0;
  1630. }
  1631. static void _sde_drm_fb_sec_dir_trans(
  1632. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1633. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1634. {
  1635. /* secure display usecase */
  1636. if ((smmu_state->state == ATTACHED)
  1637. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1638. smmu_state->state = catalog->sui_ns_allowed ?
  1639. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1640. smmu_state->secure_level = secure_level;
  1641. smmu_state->transition_type = PRE_COMMIT;
  1642. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1643. if (old_valid_fb)
  1644. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1645. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1646. if (catalog->sui_misr_supported)
  1647. smmu_state->sui_misr_state =
  1648. SUI_MISR_ENABLE_REQ;
  1649. /* secure camera usecase */
  1650. } else if (smmu_state->state == ATTACHED) {
  1651. smmu_state->state = DETACH_SEC_REQ;
  1652. smmu_state->secure_level = secure_level;
  1653. smmu_state->transition_type = PRE_COMMIT;
  1654. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1655. }
  1656. }
  1657. static void _sde_drm_fb_transactions(
  1658. struct sde_kms_smmu_state_data *smmu_state,
  1659. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1660. int *ops)
  1661. {
  1662. if (((smmu_state->state == DETACHED)
  1663. || (smmu_state->state == DETACH_ALL_REQ))
  1664. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1665. && ((smmu_state->state == DETACHED_SEC)
  1666. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1667. smmu_state->state = catalog->sui_ns_allowed ?
  1668. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1669. smmu_state->transition_type = post_commit ?
  1670. POST_COMMIT : PRE_COMMIT;
  1671. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1672. if (old_valid_fb)
  1673. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1674. if (catalog->sui_misr_supported)
  1675. smmu_state->sui_misr_state =
  1676. SUI_MISR_DISABLE_REQ;
  1677. } else if ((smmu_state->state == DETACHED_SEC)
  1678. || (smmu_state->state == DETACH_SEC_REQ)) {
  1679. smmu_state->state = ATTACH_SEC_REQ;
  1680. smmu_state->transition_type = post_commit ?
  1681. POST_COMMIT : PRE_COMMIT;
  1682. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1683. if (old_valid_fb)
  1684. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1685. }
  1686. }
  1687. /**
  1688. * sde_crtc_get_secure_transition_ops - determines the operations that
  1689. * need to be performed before transitioning to secure state
  1690. * This function should be called after swapping the new state
  1691. * @crtc: Pointer to drm crtc structure
  1692. * Returns the bitmask of operations need to be performed, -Error in
  1693. * case of error cases
  1694. */
  1695. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1696. struct drm_crtc_state *old_crtc_state,
  1697. bool old_valid_fb)
  1698. {
  1699. struct drm_plane *plane;
  1700. struct drm_encoder *encoder;
  1701. struct sde_crtc *sde_crtc;
  1702. struct sde_kms *sde_kms;
  1703. struct sde_mdss_cfg *catalog;
  1704. struct sde_kms_smmu_state_data *smmu_state;
  1705. uint32_t translation_mode = 0, secure_level;
  1706. int ops = 0;
  1707. bool post_commit = false;
  1708. if (!crtc || !crtc->state) {
  1709. SDE_ERROR("invalid crtc\n");
  1710. return -EINVAL;
  1711. }
  1712. sde_kms = _sde_crtc_get_kms(crtc);
  1713. if (!sde_kms)
  1714. return -EINVAL;
  1715. smmu_state = &sde_kms->smmu_state;
  1716. smmu_state->prev_state = smmu_state->state;
  1717. smmu_state->prev_secure_level = smmu_state->secure_level;
  1718. sde_crtc = to_sde_crtc(crtc);
  1719. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1720. catalog = sde_kms->catalog;
  1721. /*
  1722. * SMMU operations need to be delayed in case of video mode panels
  1723. * when switching back to non_secure mode
  1724. */
  1725. drm_for_each_encoder_mask(encoder, crtc->dev,
  1726. crtc->state->encoder_mask) {
  1727. if (sde_encoder_is_dsi_display(encoder))
  1728. post_commit |= sde_encoder_check_curr_mode(encoder,
  1729. MSM_DISPLAY_VIDEO_MODE);
  1730. }
  1731. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1732. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1733. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1734. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1735. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1736. if (!plane->state)
  1737. continue;
  1738. translation_mode = sde_plane_get_property(
  1739. to_sde_plane_state(plane->state),
  1740. PLANE_PROP_FB_TRANSLATION_MODE);
  1741. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1742. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1743. DRMID(crtc), translation_mode);
  1744. return -EINVAL;
  1745. }
  1746. /* we can break if we find sec_dir plane */
  1747. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1748. break;
  1749. }
  1750. mutex_lock(&sde_kms->secure_transition_lock);
  1751. switch (translation_mode) {
  1752. case SDE_DRM_FB_SEC_DIR_TRANS:
  1753. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1754. catalog, old_valid_fb, &ops);
  1755. break;
  1756. case SDE_DRM_FB_SEC:
  1757. case SDE_DRM_FB_NON_SEC:
  1758. _sde_drm_fb_transactions(smmu_state, catalog,
  1759. old_valid_fb, post_commit, &ops);
  1760. break;
  1761. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1762. ops = 0;
  1763. break;
  1764. default:
  1765. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1766. DRMID(crtc), translation_mode);
  1767. ops = -EINVAL;
  1768. }
  1769. /* log only during actual transition times */
  1770. if (ops) {
  1771. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1772. DRMID(crtc), smmu_state->state,
  1773. secure_level, smmu_state->secure_level,
  1774. smmu_state->transition_type, ops);
  1775. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1776. smmu_state->state, smmu_state->transition_type,
  1777. smmu_state->secure_level, old_valid_fb,
  1778. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1779. }
  1780. mutex_unlock(&sde_kms->secure_transition_lock);
  1781. return ops;
  1782. }
  1783. /**
  1784. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1785. * LUTs are configured only once during boot
  1786. * @sde_crtc: Pointer to sde crtc
  1787. * @cstate: Pointer to sde crtc state
  1788. */
  1789. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1790. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1791. {
  1792. struct sde_hw_scaler3_lut_cfg *cfg;
  1793. struct sde_kms *sde_kms;
  1794. u32 *lut_data = NULL;
  1795. size_t len = 0;
  1796. int ret = 0;
  1797. if (!sde_crtc || !cstate) {
  1798. SDE_ERROR("invalid args\n");
  1799. return -EINVAL;
  1800. }
  1801. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1802. if (!sde_kms)
  1803. return -EINVAL;
  1804. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1805. return 0;
  1806. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1807. &cstate->property_state, &len, lut_idx);
  1808. if (!lut_data || !len) {
  1809. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1810. lut_idx, lut_data, len);
  1811. lut_data = NULL;
  1812. len = 0;
  1813. }
  1814. cfg = &cstate->scl3_lut_cfg;
  1815. switch (lut_idx) {
  1816. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1817. cfg->dir_lut = lut_data;
  1818. cfg->dir_len = len;
  1819. break;
  1820. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1821. cfg->cir_lut = lut_data;
  1822. cfg->cir_len = len;
  1823. break;
  1824. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1825. cfg->sep_lut = lut_data;
  1826. cfg->sep_len = len;
  1827. break;
  1828. default:
  1829. ret = -EINVAL;
  1830. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1831. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1832. break;
  1833. }
  1834. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1835. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1836. cfg->is_configured);
  1837. return ret;
  1838. }
  1839. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1840. {
  1841. struct sde_crtc *sde_crtc;
  1842. if (!crtc) {
  1843. SDE_ERROR("invalid crtc\n");
  1844. return;
  1845. }
  1846. sde_crtc = to_sde_crtc(crtc);
  1847. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1848. }
  1849. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1850. {
  1851. int i;
  1852. /**
  1853. * Check if sufficient hw resources are
  1854. * available as per target caps & topology
  1855. */
  1856. if (!sde_crtc) {
  1857. SDE_ERROR("invalid argument\n");
  1858. return -EINVAL;
  1859. }
  1860. if (!sde_crtc->num_mixers ||
  1861. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1862. SDE_ERROR("%s: invalid number mixers: %d\n",
  1863. sde_crtc->name, sde_crtc->num_mixers);
  1864. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1865. SDE_EVTLOG_ERROR);
  1866. return -EINVAL;
  1867. }
  1868. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1869. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1870. || !sde_crtc->mixers[i].hw_ds) {
  1871. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1872. sde_crtc->name, i);
  1873. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1874. i, sde_crtc->mixers[i].hw_lm,
  1875. sde_crtc->mixers[i].hw_ctl,
  1876. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1877. return -EINVAL;
  1878. }
  1879. }
  1880. return 0;
  1881. }
  1882. /**
  1883. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1884. * @crtc: Pointer to drm crtc
  1885. */
  1886. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1887. {
  1888. struct sde_crtc *sde_crtc;
  1889. struct sde_crtc_state *cstate;
  1890. struct sde_hw_mixer *hw_lm;
  1891. struct sde_hw_ctl *hw_ctl;
  1892. struct sde_hw_ds *hw_ds;
  1893. struct sde_hw_ds_cfg *cfg;
  1894. struct sde_kms *kms;
  1895. u32 op_mode = 0;
  1896. u32 lm_idx = 0, num_mixers = 0;
  1897. int i, count = 0;
  1898. if (!crtc)
  1899. return;
  1900. sde_crtc = to_sde_crtc(crtc);
  1901. cstate = to_sde_crtc_state(crtc->state);
  1902. kms = _sde_crtc_get_kms(crtc);
  1903. num_mixers = sde_crtc->num_mixers;
  1904. count = cstate->num_ds;
  1905. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1906. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1907. cstate->num_ds_enabled);
  1908. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1909. SDE_DEBUG("no change in settings, skip commit\n");
  1910. } else if (!kms || !kms->catalog) {
  1911. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1912. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1913. SDE_DEBUG("dest scaler feature not supported\n");
  1914. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1915. //do nothing
  1916. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1917. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1918. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1919. } else {
  1920. for (i = 0; i < count; i++) {
  1921. cfg = &cstate->ds_cfg[i];
  1922. if (!cfg->flags)
  1923. continue;
  1924. lm_idx = cfg->idx;
  1925. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1926. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1927. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1928. /* Setup op mode - Dual/single */
  1929. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1930. op_mode |= BIT(hw_ds->idx - DS_0);
  1931. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1932. op_mode |= (cstate->num_ds_enabled ==
  1933. CRTC_DUAL_MIXERS_ONLY) ?
  1934. SDE_DS_OP_MODE_DUAL : 0;
  1935. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1936. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1937. }
  1938. /* Setup scaler */
  1939. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1940. (cfg->flags &
  1941. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1942. if (hw_ds->ops.setup_scaler)
  1943. hw_ds->ops.setup_scaler(hw_ds,
  1944. &cfg->scl3_cfg,
  1945. &cstate->scl3_lut_cfg);
  1946. }
  1947. /*
  1948. * Dest scaler shares the flush bit of the LM in control
  1949. */
  1950. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1951. hw_ctl->ops.update_bitmask_mixer(
  1952. hw_ctl, hw_lm->idx, 1);
  1953. }
  1954. }
  1955. }
  1956. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  1957. {
  1958. if (!buf)
  1959. return;
  1960. msm_gem_put_buffer(buf->gem);
  1961. kfree(buf);
  1962. buf = NULL;
  1963. }
  1964. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  1965. {
  1966. struct sde_crtc *sde_crtc;
  1967. struct sde_frame_data_buffer *buf;
  1968. uint32_t cur_buf;
  1969. sde_crtc = to_sde_crtc(crtc);
  1970. cur_buf = sde_crtc->frame_data.cnt;
  1971. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  1972. if (!buf)
  1973. return -ENOMEM;
  1974. sde_crtc->frame_data.buf[cur_buf] = buf;
  1975. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  1976. if (!buf->fb) {
  1977. SDE_ERROR("unable to get fb");
  1978. return -EINVAL;
  1979. }
  1980. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  1981. if (!buf->gem) {
  1982. SDE_ERROR("unable to get drm gem");
  1983. return -EINVAL;
  1984. }
  1985. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  1986. sizeof(struct sde_drm_frame_data_packet));
  1987. }
  1988. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  1989. struct sde_crtc_state *cstate, void __user *usr)
  1990. {
  1991. struct sde_crtc *sde_crtc;
  1992. struct sde_drm_frame_data_buffers_ctrl ctrl;
  1993. int i, ret;
  1994. if (!crtc || !cstate || !usr)
  1995. return;
  1996. sde_crtc = to_sde_crtc(crtc);
  1997. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  1998. if (ret) {
  1999. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2000. return;
  2001. }
  2002. if (!ctrl.num_buffers) {
  2003. SDE_DEBUG("clearing frame data buffers");
  2004. goto exit;
  2005. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2006. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2007. return;
  2008. }
  2009. for (i = 0; i < ctrl.num_buffers; i++) {
  2010. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2011. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2012. goto exit;
  2013. }
  2014. sde_crtc->frame_data.cnt++;
  2015. }
  2016. return;
  2017. exit:
  2018. while (sde_crtc->frame_data.cnt--)
  2019. _sde_crtc_put_frame_data_buffer(
  2020. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2021. sde_crtc->frame_data.cnt = 0;
  2022. }
  2023. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2024. struct sde_drm_frame_data_packet *frame_data_packet)
  2025. {
  2026. struct sde_crtc *sde_crtc;
  2027. struct sde_drm_frame_data_buf buf;
  2028. struct msm_gem_object *msm_gem;
  2029. u32 cur_buf;
  2030. sde_crtc = to_sde_crtc(crtc);
  2031. cur_buf = sde_crtc->frame_data.idx;
  2032. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2033. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2034. buf.offset = msm_gem->offset;
  2035. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2036. (uint64_t)(&buf));
  2037. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2038. }
  2039. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2040. {
  2041. struct sde_crtc *sde_crtc;
  2042. struct drm_plane *plane;
  2043. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2044. struct sde_drm_frame_data_packet *data;
  2045. struct sde_frame_data *frame_data;
  2046. int i = 0;
  2047. if (!crtc || !crtc->state)
  2048. return;
  2049. sde_crtc = to_sde_crtc(crtc);
  2050. frame_data = &sde_crtc->frame_data;
  2051. if (frame_data->cnt) {
  2052. struct msm_gem_object *msm_gem;
  2053. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2054. data = (struct sde_drm_frame_data_packet *)
  2055. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2056. } else {
  2057. data = &frame_data_packet;
  2058. }
  2059. data->commit_count = sde_crtc->play_count;
  2060. data->frame_count = sde_crtc->fps_info.frame_count;
  2061. /* Collect plane specific data */
  2062. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2063. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2064. if (frame_data->cnt)
  2065. _sde_crtc_frame_data_notify(crtc, data);
  2066. }
  2067. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2068. {
  2069. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2070. struct sde_crtc *sde_crtc;
  2071. struct msm_drm_private *priv;
  2072. struct sde_crtc_frame_event *fevent;
  2073. struct sde_kms_frame_event_cb_data *cb_data;
  2074. unsigned long flags;
  2075. u32 crtc_id;
  2076. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2077. if (!data) {
  2078. SDE_ERROR("invalid parameters\n");
  2079. return;
  2080. }
  2081. crtc = cb_data->crtc;
  2082. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2083. SDE_ERROR("invalid parameters\n");
  2084. return;
  2085. }
  2086. sde_crtc = to_sde_crtc(crtc);
  2087. priv = crtc->dev->dev_private;
  2088. crtc_id = drm_crtc_index(crtc);
  2089. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2090. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2091. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2092. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2093. struct sde_crtc_frame_event, list);
  2094. if (fevent)
  2095. list_del_init(&fevent->list);
  2096. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2097. if (!fevent) {
  2098. SDE_ERROR("crtc%d event %d overflow\n",
  2099. crtc->base.id, event);
  2100. SDE_EVT32(DRMID(crtc), event);
  2101. return;
  2102. }
  2103. /* log and clear plane ubwc errors if any */
  2104. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2105. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2106. | SDE_ENCODER_FRAME_EVENT_DONE))
  2107. sde_crtc_get_frame_data(crtc);
  2108. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2109. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2110. sde_crtc->retire_frame_event_time = ktime_get();
  2111. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2112. }
  2113. fevent->event = event;
  2114. fevent->ts = ts;
  2115. fevent->crtc = crtc;
  2116. fevent->connector = cb_data->connector;
  2117. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2118. }
  2119. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2120. struct drm_crtc_state *old_state)
  2121. {
  2122. struct drm_device *dev;
  2123. struct sde_crtc *sde_crtc;
  2124. struct sde_crtc_state *cstate;
  2125. struct drm_connector *conn;
  2126. struct drm_encoder *encoder;
  2127. struct drm_connector_list_iter conn_iter;
  2128. if (!crtc || !crtc->state) {
  2129. SDE_ERROR("invalid crtc\n");
  2130. return;
  2131. }
  2132. dev = crtc->dev;
  2133. sde_crtc = to_sde_crtc(crtc);
  2134. cstate = to_sde_crtc_state(crtc->state);
  2135. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2136. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2137. /* identify connectors attached to this crtc */
  2138. cstate->num_connectors = 0;
  2139. drm_connector_list_iter_begin(dev, &conn_iter);
  2140. drm_for_each_connector_iter(conn, &conn_iter)
  2141. if (conn->state && conn->state->crtc == crtc &&
  2142. cstate->num_connectors < MAX_CONNECTORS) {
  2143. encoder = conn->state->best_encoder;
  2144. if (encoder)
  2145. sde_encoder_register_frame_event_callback(
  2146. encoder,
  2147. sde_crtc_frame_event_cb,
  2148. crtc);
  2149. cstate->connectors[cstate->num_connectors++] = conn;
  2150. sde_connector_prepare_fence(conn);
  2151. sde_encoder_set_clone_mode(encoder, crtc->state);
  2152. }
  2153. drm_connector_list_iter_end(&conn_iter);
  2154. /* prepare main output fence */
  2155. sde_fence_prepare(sde_crtc->output_fence);
  2156. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2157. }
  2158. /**
  2159. * sde_crtc_complete_flip - signal pending page_flip events
  2160. * Any pending vblank events are added to the vblank_event_list
  2161. * so that the next vblank interrupt shall signal them.
  2162. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2163. * This API signals any pending PAGE_FLIP events requested through
  2164. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2165. * if file!=NULL, this is preclose potential cancel-flip path
  2166. * @crtc: Pointer to drm crtc structure
  2167. * @file: Pointer to drm file
  2168. */
  2169. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2170. struct drm_file *file)
  2171. {
  2172. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2173. struct drm_device *dev = crtc->dev;
  2174. struct drm_pending_vblank_event *event;
  2175. unsigned long flags;
  2176. spin_lock_irqsave(&dev->event_lock, flags);
  2177. event = sde_crtc->event;
  2178. if (!event)
  2179. goto end;
  2180. /*
  2181. * if regular vblank case (!file) or if cancel-flip from
  2182. * preclose on file that requested flip, then send the
  2183. * event:
  2184. */
  2185. if (!file || (event->base.file_priv == file)) {
  2186. sde_crtc->event = NULL;
  2187. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2188. sde_crtc->name, event);
  2189. SDE_EVT32_VERBOSE(DRMID(crtc));
  2190. drm_crtc_send_vblank_event(crtc, event);
  2191. }
  2192. end:
  2193. spin_unlock_irqrestore(&dev->event_lock, flags);
  2194. }
  2195. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2196. struct drm_crtc_state *cstate)
  2197. {
  2198. struct drm_encoder *encoder;
  2199. if (!crtc || !crtc->dev || !cstate) {
  2200. SDE_ERROR("invalid crtc\n");
  2201. return INTF_MODE_NONE;
  2202. }
  2203. drm_for_each_encoder_mask(encoder, crtc->dev,
  2204. cstate->encoder_mask) {
  2205. /* continue if copy encoder is encountered */
  2206. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2207. continue;
  2208. return sde_encoder_get_intf_mode(encoder);
  2209. }
  2210. return INTF_MODE_NONE;
  2211. }
  2212. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2213. {
  2214. struct drm_encoder *encoder;
  2215. if (!crtc || !crtc->dev) {
  2216. SDE_ERROR("invalid crtc\n");
  2217. return INTF_MODE_NONE;
  2218. }
  2219. drm_for_each_encoder(encoder, crtc->dev)
  2220. if ((encoder->crtc == crtc)
  2221. && !sde_encoder_in_cont_splash(encoder))
  2222. return sde_encoder_get_fps(encoder);
  2223. return 0;
  2224. }
  2225. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2226. {
  2227. struct drm_encoder *encoder;
  2228. if (!crtc || !crtc->dev) {
  2229. SDE_ERROR("invalid crtc\n");
  2230. return 0;
  2231. }
  2232. drm_for_each_encoder_mask(encoder, crtc->dev,
  2233. crtc->state->encoder_mask) {
  2234. if (!sde_encoder_in_cont_splash(encoder))
  2235. return sde_encoder_get_dfps_maxfps(encoder);
  2236. }
  2237. return 0;
  2238. }
  2239. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2240. {
  2241. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2242. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2243. /* keep statistics on vblank callback - with auto reset via debugfs */
  2244. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2245. sde_crtc->vblank_cb_time = ts;
  2246. else
  2247. sde_crtc->vblank_cb_count++;
  2248. sde_crtc->vblank_last_cb_time = ts;
  2249. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2250. drm_crtc_handle_vblank(crtc);
  2251. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2252. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2253. }
  2254. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2255. ktime_t ts, enum sde_fence_event fence_event)
  2256. {
  2257. if (!connector) {
  2258. SDE_ERROR("invalid param\n");
  2259. return;
  2260. }
  2261. SDE_ATRACE_BEGIN("signal_retire_fence");
  2262. sde_connector_complete_commit(connector, ts, fence_event);
  2263. SDE_ATRACE_END("signal_retire_fence");
  2264. }
  2265. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2266. {
  2267. struct msm_drm_private *priv;
  2268. struct sde_crtc_frame_event *fevent;
  2269. struct drm_crtc *crtc;
  2270. struct sde_crtc *sde_crtc;
  2271. struct sde_kms *sde_kms;
  2272. unsigned long flags;
  2273. bool in_clone_mode = false;
  2274. if (!work) {
  2275. SDE_ERROR("invalid work handle\n");
  2276. return;
  2277. }
  2278. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2279. if (!fevent->crtc || !fevent->crtc->state) {
  2280. SDE_ERROR("invalid crtc\n");
  2281. return;
  2282. }
  2283. crtc = fevent->crtc;
  2284. sde_crtc = to_sde_crtc(crtc);
  2285. sde_kms = _sde_crtc_get_kms(crtc);
  2286. if (!sde_kms) {
  2287. SDE_ERROR("invalid kms handle\n");
  2288. return;
  2289. }
  2290. priv = sde_kms->dev->dev_private;
  2291. SDE_ATRACE_BEGIN("crtc_frame_event");
  2292. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2293. ktime_to_ns(fevent->ts));
  2294. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2295. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2296. true : false;
  2297. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2298. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2299. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2300. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2301. /* this should not happen */
  2302. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2303. crtc->base.id,
  2304. ktime_to_ns(fevent->ts),
  2305. atomic_read(&sde_crtc->frame_pending));
  2306. SDE_EVT32(DRMID(crtc), fevent->event,
  2307. SDE_EVTLOG_FUNC_CASE1);
  2308. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2309. /* release bandwidth and other resources */
  2310. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2311. crtc->base.id,
  2312. ktime_to_ns(fevent->ts));
  2313. SDE_EVT32(DRMID(crtc), fevent->event,
  2314. SDE_EVTLOG_FUNC_CASE2);
  2315. sde_core_perf_crtc_release_bw(crtc);
  2316. } else {
  2317. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2318. SDE_EVTLOG_FUNC_CASE3);
  2319. }
  2320. }
  2321. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2322. SDE_ATRACE_BEGIN("signal_release_fence");
  2323. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2324. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2325. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2326. SDE_ATRACE_END("signal_release_fence");
  2327. }
  2328. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2329. /* this api should be called without spin_lock */
  2330. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2331. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2332. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2333. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2334. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2335. crtc->base.id, ktime_to_ns(fevent->ts));
  2336. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2337. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2338. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2339. SDE_ATRACE_END("crtc_frame_event");
  2340. }
  2341. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2342. struct drm_crtc_state *old_state)
  2343. {
  2344. struct sde_crtc *sde_crtc;
  2345. u32 power_on = 1;
  2346. if (!crtc || !crtc->state) {
  2347. SDE_ERROR("invalid crtc\n");
  2348. return;
  2349. }
  2350. sde_crtc = to_sde_crtc(crtc);
  2351. SDE_EVT32_VERBOSE(DRMID(crtc));
  2352. if (crtc->state->active_changed && crtc->state->active)
  2353. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2354. sde_core_perf_crtc_update(crtc, 0, false);
  2355. }
  2356. /**
  2357. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2358. * @cstate: Pointer to sde crtc state
  2359. */
  2360. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2361. {
  2362. if (!cstate) {
  2363. SDE_ERROR("invalid cstate\n");
  2364. return;
  2365. }
  2366. cstate->input_fence_timeout_ns =
  2367. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2368. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2369. }
  2370. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2371. {
  2372. u32 i;
  2373. struct sde_crtc_state *cstate;
  2374. if (!state)
  2375. return;
  2376. cstate = to_sde_crtc_state(state);
  2377. for (i = 0; i < cstate->num_dim_layers; i++)
  2378. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2379. cstate->num_dim_layers = 0;
  2380. }
  2381. /**
  2382. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2383. * @cstate: Pointer to sde crtc state
  2384. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2385. */
  2386. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2387. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2388. {
  2389. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2390. struct sde_drm_dim_layer_cfg *user_cfg;
  2391. struct sde_hw_dim_layer *dim_layer;
  2392. u32 count, i;
  2393. struct sde_kms *kms;
  2394. if (!crtc || !cstate) {
  2395. SDE_ERROR("invalid crtc or cstate\n");
  2396. return;
  2397. }
  2398. dim_layer = cstate->dim_layer;
  2399. if (!usr_ptr) {
  2400. /* usr_ptr is null when setting the default property value */
  2401. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2402. SDE_DEBUG("dim_layer data removed\n");
  2403. goto clear;
  2404. }
  2405. kms = _sde_crtc_get_kms(crtc);
  2406. if (!kms || !kms->catalog) {
  2407. SDE_ERROR("invalid kms\n");
  2408. return;
  2409. }
  2410. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2411. SDE_ERROR("failed to copy dim_layer data\n");
  2412. return;
  2413. }
  2414. count = dim_layer_v1.num_layers;
  2415. if (count > SDE_MAX_DIM_LAYERS) {
  2416. SDE_ERROR("invalid number of dim_layers:%d", count);
  2417. return;
  2418. }
  2419. /* populate from user space */
  2420. cstate->num_dim_layers = count;
  2421. for (i = 0; i < count; i++) {
  2422. user_cfg = &dim_layer_v1.layer_cfg[i];
  2423. dim_layer[i].flags = user_cfg->flags;
  2424. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2425. user_cfg->stage : user_cfg->stage +
  2426. SDE_STAGE_0;
  2427. dim_layer[i].rect.x = user_cfg->rect.x1;
  2428. dim_layer[i].rect.y = user_cfg->rect.y1;
  2429. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2430. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2431. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2432. user_cfg->color_fill.color_0,
  2433. user_cfg->color_fill.color_1,
  2434. user_cfg->color_fill.color_2,
  2435. user_cfg->color_fill.color_3,
  2436. };
  2437. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2438. i, dim_layer[i].flags, dim_layer[i].stage);
  2439. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2440. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2441. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2442. dim_layer[i].color_fill.color_0,
  2443. dim_layer[i].color_fill.color_1,
  2444. dim_layer[i].color_fill.color_2,
  2445. dim_layer[i].color_fill.color_3);
  2446. }
  2447. clear:
  2448. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2449. }
  2450. /**
  2451. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2452. * @sde_crtc : Pointer to sde crtc
  2453. * @cstate : Pointer to sde crtc state
  2454. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2455. */
  2456. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2457. struct sde_crtc_state *cstate,
  2458. void __user *usr_ptr)
  2459. {
  2460. struct sde_drm_dest_scaler_data ds_data;
  2461. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2462. struct sde_drm_scaler_v2 scaler_v2;
  2463. void __user *scaler_v2_usr;
  2464. int i, count;
  2465. if (!sde_crtc || !cstate) {
  2466. SDE_ERROR("invalid sde_crtc/state\n");
  2467. return -EINVAL;
  2468. }
  2469. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2470. if (!usr_ptr) {
  2471. SDE_DEBUG("ds data removed\n");
  2472. return 0;
  2473. }
  2474. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2475. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2476. sde_crtc->name);
  2477. return -EINVAL;
  2478. }
  2479. count = ds_data.num_dest_scaler;
  2480. if (!count) {
  2481. SDE_DEBUG("no ds data available\n");
  2482. return 0;
  2483. }
  2484. if (count > SDE_MAX_DS_COUNT) {
  2485. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2486. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2487. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2488. return -EINVAL;
  2489. }
  2490. /* Populate from user space */
  2491. for (i = 0; i < count; i++) {
  2492. ds_cfg_usr = &ds_data.ds_cfg[i];
  2493. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2494. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2495. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2496. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2497. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2498. if (ds_cfg_usr->scaler_cfg) {
  2499. scaler_v2_usr =
  2500. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2501. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2502. sizeof(scaler_v2))) {
  2503. SDE_ERROR("%s:scaler: copy from user failed\n",
  2504. sde_crtc->name);
  2505. return -EINVAL;
  2506. }
  2507. }
  2508. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2509. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2510. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2511. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2512. scaler_v2.dst_width, scaler_v2.dst_height);
  2513. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2514. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2515. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2516. scaler_v2.dst_width, scaler_v2.dst_height);
  2517. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2518. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2519. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2520. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2521. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2522. ds_cfg_usr->lm_height);
  2523. }
  2524. cstate->num_ds = count;
  2525. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2526. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2527. return 0;
  2528. }
  2529. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2530. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2531. struct sde_hw_ds_cfg *prev_cfg)
  2532. {
  2533. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2534. || !cfg->lm_width || !cfg->lm_height) {
  2535. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2536. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2537. hdisplay, mode->vdisplay);
  2538. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2539. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2540. return -E2BIG;
  2541. }
  2542. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2543. cfg->lm_height != prev_cfg->lm_height)) {
  2544. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2545. crtc->base.id, cfg->lm_width,
  2546. cfg->lm_height, prev_cfg->lm_width,
  2547. prev_cfg->lm_height);
  2548. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2549. prev_cfg->lm_width, prev_cfg->lm_height,
  2550. SDE_EVTLOG_ERROR);
  2551. return -EINVAL;
  2552. }
  2553. return 0;
  2554. }
  2555. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2556. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2557. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2558. u32 max_in_width, u32 max_out_width)
  2559. {
  2560. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2561. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2562. /**
  2563. * Scaler src and dst width shouldn't exceed the maximum
  2564. * width limitation. Also, if there is no partial update
  2565. * dst width and height must match display resolution.
  2566. */
  2567. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2568. cfg->scl3_cfg.dst_width > max_out_width ||
  2569. !cfg->scl3_cfg.src_width[0] ||
  2570. !cfg->scl3_cfg.dst_width ||
  2571. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2572. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2573. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2574. SDE_ERROR("crtc%d: ", crtc->base.id);
  2575. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2576. cfg->scl3_cfg.src_width[0],
  2577. cfg->scl3_cfg.dst_width,
  2578. cfg->scl3_cfg.dst_height,
  2579. hdisplay, mode->vdisplay);
  2580. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2581. sde_crtc->num_mixers, cfg->flags,
  2582. hw_ds->idx - DS_0);
  2583. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2584. cfg->scl3_cfg.enable,
  2585. cfg->scl3_cfg.de.enable);
  2586. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2587. cfg->scl3_cfg.de.enable, cfg->flags,
  2588. max_in_width, max_out_width,
  2589. cfg->scl3_cfg.src_width[0],
  2590. cfg->scl3_cfg.dst_width,
  2591. cfg->scl3_cfg.dst_height, hdisplay,
  2592. mode->vdisplay, sde_crtc->num_mixers,
  2593. SDE_EVTLOG_ERROR);
  2594. cfg->flags &=
  2595. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2596. cfg->flags &=
  2597. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2598. return -EINVAL;
  2599. }
  2600. }
  2601. return 0;
  2602. }
  2603. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2604. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2605. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2606. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2607. {
  2608. int i, ret;
  2609. u32 lm_idx;
  2610. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2611. for (i = 0; i < cstate->num_ds; i++) {
  2612. cfg = &cstate->ds_cfg[i];
  2613. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2614. lm_idx = cfg->idx;
  2615. /**
  2616. * Validate against topology
  2617. * No of dest scalers should match the num of mixers
  2618. * unless it is partial update left only/right only use case
  2619. */
  2620. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2621. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2622. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2623. crtc->base.id, i, lm_idx, cfg->flags);
  2624. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2625. SDE_EVTLOG_ERROR);
  2626. return -EINVAL;
  2627. }
  2628. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2629. if (!max_in_width && !max_out_width) {
  2630. max_in_width = hw_ds->scl->top->maxinputwidth;
  2631. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2632. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2633. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2634. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2635. max_in_width, max_out_width, cstate->num_ds);
  2636. }
  2637. /* Check LM width and height */
  2638. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2639. prev_cfg);
  2640. if (ret)
  2641. return ret;
  2642. /* Check scaler data */
  2643. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2644. hw_ds, cfg, hdisplay,
  2645. max_in_width, max_out_width);
  2646. if (ret)
  2647. return ret;
  2648. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2649. (*num_ds_enable)++;
  2650. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2651. hw_ds->idx - DS_0, cfg->flags);
  2652. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2653. }
  2654. return 0;
  2655. }
  2656. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2657. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2658. {
  2659. struct sde_hw_ds_cfg *cfg;
  2660. int i;
  2661. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2662. cstate->num_ds_enabled, num_ds_enable);
  2663. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2664. cstate->num_ds, cstate->dirty[0]);
  2665. if (cstate->num_ds_enabled != num_ds_enable) {
  2666. /* Disabling destination scaler */
  2667. if (!num_ds_enable) {
  2668. for (i = 0; i < cstate->num_ds; i++) {
  2669. cfg = &cstate->ds_cfg[i];
  2670. cfg->idx = i;
  2671. /* Update scaler settings in disable case */
  2672. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2673. cfg->scl3_cfg.enable = 0;
  2674. cfg->scl3_cfg.de.enable = 0;
  2675. }
  2676. }
  2677. cstate->num_ds_enabled = num_ds_enable;
  2678. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2679. } else {
  2680. if (!cstate->num_ds_enabled)
  2681. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2682. }
  2683. }
  2684. /**
  2685. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2686. * @crtc : Pointer to drm crtc
  2687. * @state : Pointer to drm crtc state
  2688. */
  2689. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2690. struct drm_crtc_state *state)
  2691. {
  2692. struct sde_crtc *sde_crtc;
  2693. struct sde_crtc_state *cstate;
  2694. struct drm_display_mode *mode;
  2695. struct sde_kms *kms;
  2696. struct sde_hw_ds *hw_ds = NULL;
  2697. u32 ret = 0;
  2698. u32 num_ds_enable = 0, hdisplay = 0;
  2699. u32 max_in_width = 0, max_out_width = 0;
  2700. if (!crtc || !state)
  2701. return -EINVAL;
  2702. sde_crtc = to_sde_crtc(crtc);
  2703. cstate = to_sde_crtc_state(state);
  2704. kms = _sde_crtc_get_kms(crtc);
  2705. mode = &state->adjusted_mode;
  2706. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2707. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2708. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2709. return 0;
  2710. }
  2711. if (!kms || !kms->catalog) {
  2712. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2713. return -EINVAL;
  2714. }
  2715. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2716. SDE_DEBUG("dest scaler feature not supported\n");
  2717. return 0;
  2718. }
  2719. if (!sde_crtc->num_mixers) {
  2720. SDE_DEBUG("mixers not allocated\n");
  2721. return 0;
  2722. }
  2723. ret = _sde_validate_hw_resources(sde_crtc);
  2724. if (ret)
  2725. goto err;
  2726. /**
  2727. * No of dest scalers shouldn't exceed hw ds block count and
  2728. * also, match the num of mixers unless it is partial update
  2729. * left only/right only use case - currently PU + DS is not supported
  2730. */
  2731. if (cstate->num_ds > kms->catalog->ds_count ||
  2732. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2733. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2734. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2735. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2736. cstate->ds_cfg[0].flags);
  2737. ret = -EINVAL;
  2738. goto err;
  2739. }
  2740. /**
  2741. * Check if DS needs to be enabled or disabled
  2742. * In case of enable, validate the data
  2743. */
  2744. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2745. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2746. cstate->num_ds, cstate->ds_cfg[0].flags);
  2747. goto disable;
  2748. }
  2749. /* Display resolution */
  2750. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2751. /* Validate the DS data */
  2752. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2753. mode, hw_ds, hdisplay, &num_ds_enable,
  2754. max_in_width, max_out_width);
  2755. if (ret)
  2756. goto err;
  2757. disable:
  2758. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2759. return 0;
  2760. err:
  2761. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2762. return ret;
  2763. }
  2764. /**
  2765. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2766. * @crtc: Pointer to CRTC object
  2767. */
  2768. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2769. {
  2770. struct drm_plane *plane = NULL;
  2771. uint32_t wait_ms = 1;
  2772. ktime_t kt_end, kt_wait;
  2773. int rc = 0;
  2774. SDE_DEBUG("\n");
  2775. if (!crtc || !crtc->state) {
  2776. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2777. return;
  2778. }
  2779. /* use monotonic timer to limit total fence wait time */
  2780. kt_end = ktime_add_ns(ktime_get(),
  2781. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2782. /*
  2783. * Wait for fences sequentially, as all of them need to be signalled
  2784. * before we can proceed.
  2785. *
  2786. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2787. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2788. * that each plane can check its fence status and react appropriately
  2789. * if its fence has timed out. Call input fence wait multiple times if
  2790. * fence wait is interrupted due to interrupt call.
  2791. */
  2792. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2793. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2794. do {
  2795. kt_wait = ktime_sub(kt_end, ktime_get());
  2796. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2797. wait_ms = ktime_to_ms(kt_wait);
  2798. else
  2799. wait_ms = 0;
  2800. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2801. } while (wait_ms && rc == -ERESTARTSYS);
  2802. }
  2803. SDE_ATRACE_END("plane_wait_input_fence");
  2804. }
  2805. static void _sde_crtc_setup_mixer_for_encoder(
  2806. struct drm_crtc *crtc,
  2807. struct drm_encoder *enc)
  2808. {
  2809. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2810. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2811. struct sde_rm *rm = &sde_kms->rm;
  2812. struct sde_crtc_mixer *mixer;
  2813. struct sde_hw_ctl *last_valid_ctl = NULL;
  2814. int i;
  2815. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2816. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2817. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2818. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2819. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2820. /* Set up all the mixers and ctls reserved by this encoder */
  2821. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2822. mixer = &sde_crtc->mixers[i];
  2823. if (!sde_rm_get_hw(rm, &lm_iter))
  2824. break;
  2825. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2826. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2827. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2828. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2829. mixer->hw_lm->idx - LM_0);
  2830. mixer->hw_ctl = last_valid_ctl;
  2831. } else {
  2832. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2833. last_valid_ctl = mixer->hw_ctl;
  2834. sde_crtc->num_ctls++;
  2835. }
  2836. /* Shouldn't happen, mixers are always >= ctls */
  2837. if (!mixer->hw_ctl) {
  2838. SDE_ERROR("no valid ctls found for lm %d\n",
  2839. mixer->hw_lm->idx - LM_0);
  2840. return;
  2841. }
  2842. /* Dspp may be null */
  2843. (void) sde_rm_get_hw(rm, &dspp_iter);
  2844. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2845. /* DS may be null */
  2846. (void) sde_rm_get_hw(rm, &ds_iter);
  2847. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2848. mixer->encoder = enc;
  2849. sde_crtc->num_mixers++;
  2850. SDE_DEBUG("setup mixer %d: lm %d\n",
  2851. i, mixer->hw_lm->idx - LM_0);
  2852. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2853. i, mixer->hw_ctl->idx - CTL_0);
  2854. if (mixer->hw_ds)
  2855. SDE_DEBUG("setup mixer %d: ds %d\n",
  2856. i, mixer->hw_ds->idx - DS_0);
  2857. }
  2858. }
  2859. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2860. {
  2861. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2862. struct drm_encoder *enc;
  2863. sde_crtc->num_ctls = 0;
  2864. sde_crtc->num_mixers = 0;
  2865. sde_crtc->mixers_swapped = false;
  2866. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2867. mutex_lock(&sde_crtc->crtc_lock);
  2868. /* Check for mixers on all encoders attached to this crtc */
  2869. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2870. if (enc->crtc != crtc)
  2871. continue;
  2872. /* avoid overwriting mixers info from a copy encoder */
  2873. if (sde_encoder_in_clone_mode(enc))
  2874. continue;
  2875. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2876. }
  2877. mutex_unlock(&sde_crtc->crtc_lock);
  2878. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2879. }
  2880. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2881. {
  2882. int i;
  2883. struct sde_crtc_state *cstate;
  2884. cstate = to_sde_crtc_state(state);
  2885. cstate->is_ppsplit = false;
  2886. for (i = 0; i < cstate->num_connectors; i++) {
  2887. struct drm_connector *conn = cstate->connectors[i];
  2888. if (sde_connector_get_topology_name(conn) ==
  2889. SDE_RM_TOPOLOGY_PPSPLIT)
  2890. cstate->is_ppsplit = true;
  2891. }
  2892. }
  2893. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2894. struct drm_crtc_state *state)
  2895. {
  2896. struct sde_crtc *sde_crtc;
  2897. struct sde_crtc_state *cstate;
  2898. struct drm_display_mode *adj_mode;
  2899. u32 crtc_split_width;
  2900. int i;
  2901. if (!crtc || !state) {
  2902. SDE_ERROR("invalid args\n");
  2903. return;
  2904. }
  2905. sde_crtc = to_sde_crtc(crtc);
  2906. cstate = to_sde_crtc_state(state);
  2907. adj_mode = &state->adjusted_mode;
  2908. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2909. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2910. cstate->lm_bounds[i].x = crtc_split_width * i;
  2911. cstate->lm_bounds[i].y = 0;
  2912. cstate->lm_bounds[i].w = crtc_split_width;
  2913. cstate->lm_bounds[i].h =
  2914. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2915. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2916. sizeof(cstate->lm_roi[i]));
  2917. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2918. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2919. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2920. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2921. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2922. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2923. }
  2924. drm_mode_debug_printmodeline(adj_mode);
  2925. }
  2926. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2927. {
  2928. struct sde_crtc_mixer mixer;
  2929. /*
  2930. * Use mixer[0] to get hw_ctl which will use ops to clear
  2931. * all blendstages. Clear all blendstages will iterate through
  2932. * all mixers.
  2933. */
  2934. if (sde_crtc->num_mixers) {
  2935. mixer = sde_crtc->mixers[0];
  2936. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2937. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2938. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2939. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2940. }
  2941. }
  2942. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2943. struct drm_crtc_state *old_state)
  2944. {
  2945. struct sde_crtc *sde_crtc;
  2946. struct drm_encoder *encoder;
  2947. struct drm_device *dev;
  2948. struct sde_kms *sde_kms;
  2949. struct sde_splash_display *splash_display;
  2950. bool cont_splash_enabled = false;
  2951. size_t i;
  2952. if (!crtc) {
  2953. SDE_ERROR("invalid crtc\n");
  2954. return;
  2955. }
  2956. if (!crtc->state->enable) {
  2957. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2958. crtc->base.id, crtc->state->enable);
  2959. return;
  2960. }
  2961. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2962. SDE_ERROR("power resource is not enabled\n");
  2963. return;
  2964. }
  2965. sde_kms = _sde_crtc_get_kms(crtc);
  2966. if (!sde_kms)
  2967. return;
  2968. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2969. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2970. sde_crtc = to_sde_crtc(crtc);
  2971. dev = crtc->dev;
  2972. if (!sde_crtc->num_mixers) {
  2973. _sde_crtc_setup_mixers(crtc);
  2974. _sde_crtc_setup_is_ppsplit(crtc->state);
  2975. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2976. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2977. }
  2978. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2979. if (encoder->crtc != crtc)
  2980. continue;
  2981. /* encoder will trigger pending mask now */
  2982. sde_encoder_trigger_kickoff_pending(encoder);
  2983. }
  2984. /* update performance setting */
  2985. sde_core_perf_crtc_update(crtc, 1, false);
  2986. /*
  2987. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2988. * it means we are trying to flush a CRTC whose state is disabled:
  2989. * nothing else needs to be done.
  2990. */
  2991. if (unlikely(!sde_crtc->num_mixers))
  2992. goto end;
  2993. _sde_crtc_blend_setup(crtc, old_state, true);
  2994. _sde_crtc_dest_scaler_setup(crtc);
  2995. sde_cp_crtc_apply_noise(crtc, old_state);
  2996. if (crtc->state->mode_changed)
  2997. sde_core_perf_crtc_update_uidle(crtc, true);
  2998. /*
  2999. * Since CP properties use AXI buffer to program the
  3000. * HW, check if context bank is in attached state,
  3001. * apply color processing properties only if
  3002. * smmu state is attached,
  3003. */
  3004. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3005. splash_display = &sde_kms->splash_data.splash_display[i];
  3006. if (splash_display->cont_splash_enabled &&
  3007. splash_display->encoder &&
  3008. crtc == splash_display->encoder->crtc)
  3009. cont_splash_enabled = true;
  3010. }
  3011. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3012. sde_cp_crtc_apply_properties(crtc);
  3013. if (!sde_crtc->enabled)
  3014. sde_cp_crtc_suspend(crtc);
  3015. /*
  3016. * PP_DONE irq is only used by command mode for now.
  3017. * It is better to request pending before FLUSH and START trigger
  3018. * to make sure no pp_done irq missed.
  3019. * This is safe because no pp_done will happen before SW trigger
  3020. * in command mode.
  3021. */
  3022. end:
  3023. SDE_ATRACE_END("crtc_atomic_begin");
  3024. }
  3025. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3026. struct drm_crtc_state *old_crtc_state)
  3027. {
  3028. struct drm_encoder *encoder;
  3029. struct sde_crtc *sde_crtc;
  3030. struct drm_device *dev;
  3031. struct drm_plane *plane;
  3032. struct msm_drm_private *priv;
  3033. struct sde_crtc_state *cstate;
  3034. struct sde_kms *sde_kms;
  3035. int i;
  3036. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3037. SDE_ERROR("invalid crtc\n");
  3038. return;
  3039. }
  3040. if (!crtc->state->enable) {
  3041. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3042. crtc->base.id, crtc->state->enable);
  3043. return;
  3044. }
  3045. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3046. SDE_ERROR("power resource is not enabled\n");
  3047. return;
  3048. }
  3049. sde_kms = _sde_crtc_get_kms(crtc);
  3050. if (!sde_kms) {
  3051. SDE_ERROR("invalid kms\n");
  3052. return;
  3053. }
  3054. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3055. sde_crtc = to_sde_crtc(crtc);
  3056. cstate = to_sde_crtc_state(crtc->state);
  3057. dev = crtc->dev;
  3058. priv = dev->dev_private;
  3059. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  3060. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3061. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3062. false);
  3063. else
  3064. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3065. /*
  3066. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3067. * it means we are trying to flush a CRTC whose state is disabled:
  3068. * nothing else needs to be done.
  3069. */
  3070. if (unlikely(!sde_crtc->num_mixers))
  3071. return;
  3072. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3073. /*
  3074. * For planes without commit update, drm framework will not add
  3075. * those planes to current state since hardware update is not
  3076. * required. However, if those planes were power collapsed since
  3077. * last commit cycle, driver has to restore the hardware state
  3078. * of those planes explicitly here prior to plane flush.
  3079. * Also use this iteration to see if any plane requires cache,
  3080. * so during the perf update driver can activate/deactivate
  3081. * the cache accordingly.
  3082. */
  3083. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3084. sde_crtc->new_perf.llcc_active[i] = false;
  3085. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3086. sde_plane_restore(plane);
  3087. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3088. if (sde_plane_is_cache_required(plane, i))
  3089. sde_crtc->new_perf.llcc_active[i] = true;
  3090. }
  3091. }
  3092. sde_core_perf_crtc_update_llcc(crtc);
  3093. /* wait for acquire fences before anything else is done */
  3094. _sde_crtc_wait_for_fences(crtc);
  3095. if (!cstate->rsc_update) {
  3096. drm_for_each_encoder_mask(encoder, dev,
  3097. crtc->state->encoder_mask) {
  3098. cstate->rsc_client =
  3099. sde_encoder_get_rsc_client(encoder);
  3100. }
  3101. cstate->rsc_update = true;
  3102. }
  3103. /*
  3104. * Final plane updates: Give each plane a chance to complete all
  3105. * required writes/flushing before crtc's "flush
  3106. * everything" call below.
  3107. */
  3108. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3109. if (sde_kms->smmu_state.transition_error)
  3110. sde_plane_set_error(plane, true);
  3111. sde_plane_flush(plane);
  3112. }
  3113. /* Kickoff will be scheduled by outer layer */
  3114. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3115. }
  3116. /**
  3117. * sde_crtc_destroy_state - state destroy hook
  3118. * @crtc: drm CRTC
  3119. * @state: CRTC state object to release
  3120. */
  3121. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3122. struct drm_crtc_state *state)
  3123. {
  3124. struct sde_crtc *sde_crtc;
  3125. struct sde_crtc_state *cstate;
  3126. struct drm_encoder *enc;
  3127. struct sde_kms *sde_kms;
  3128. if (!crtc || !state) {
  3129. SDE_ERROR("invalid argument(s)\n");
  3130. return;
  3131. }
  3132. sde_crtc = to_sde_crtc(crtc);
  3133. cstate = to_sde_crtc_state(state);
  3134. sde_kms = _sde_crtc_get_kms(crtc);
  3135. if (!sde_kms) {
  3136. SDE_ERROR("invalid sde_kms\n");
  3137. return;
  3138. }
  3139. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3140. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3141. sde_rm_release(&sde_kms->rm, enc, true);
  3142. sde_cp_clear_state_info(state);
  3143. __drm_atomic_helper_crtc_destroy_state(state);
  3144. /* destroy value helper */
  3145. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3146. &cstate->property_state);
  3147. }
  3148. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3149. {
  3150. struct sde_crtc *sde_crtc;
  3151. int i;
  3152. if (!crtc) {
  3153. SDE_ERROR("invalid argument\n");
  3154. return -EINVAL;
  3155. }
  3156. sde_crtc = to_sde_crtc(crtc);
  3157. if (!atomic_read(&sde_crtc->frame_pending)) {
  3158. SDE_DEBUG("no frames pending\n");
  3159. return 0;
  3160. }
  3161. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3162. /*
  3163. * flush all the event thread work to make sure all the
  3164. * FRAME_EVENTS from encoder are propagated to crtc
  3165. */
  3166. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3167. if (list_empty(&sde_crtc->frame_events[i].list))
  3168. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3169. }
  3170. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3171. return 0;
  3172. }
  3173. /**
  3174. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3175. * @crtc: Pointer to crtc structure
  3176. */
  3177. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3178. {
  3179. struct drm_plane *plane;
  3180. struct drm_plane_state *state;
  3181. struct sde_crtc *sde_crtc;
  3182. struct sde_crtc_mixer *mixer;
  3183. struct sde_hw_ctl *ctl;
  3184. if (!crtc)
  3185. return;
  3186. sde_crtc = to_sde_crtc(crtc);
  3187. mixer = sde_crtc->mixers;
  3188. if (!mixer)
  3189. return;
  3190. ctl = mixer->hw_ctl;
  3191. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3192. state = plane->state;
  3193. if (!state)
  3194. continue;
  3195. /* clear plane flush bitmask */
  3196. sde_plane_ctl_flush(plane, ctl, false);
  3197. }
  3198. }
  3199. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3200. {
  3201. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3202. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3203. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3204. struct msm_drm_private *priv;
  3205. struct msm_drm_thread *event_thread;
  3206. int idle_time = 0;
  3207. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3208. return;
  3209. priv = sde_kms->dev->dev_private;
  3210. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3211. if (!idle_time ||
  3212. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3213. MSM_DISPLAY_VIDEO_MODE) ||
  3214. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3215. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3216. return;
  3217. /* schedule the idle notify delayed work */
  3218. event_thread = &priv->event_thread[crtc->index];
  3219. kthread_mod_delayed_work(&event_thread->worker,
  3220. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3221. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3222. }
  3223. /**
  3224. * sde_crtc_reset_hw - attempt hardware reset on errors
  3225. * @crtc: Pointer to DRM crtc instance
  3226. * @old_state: Pointer to crtc state for previous commit
  3227. * @recovery_events: Whether or not recovery events are enabled
  3228. * Returns: Zero if current commit should still be attempted
  3229. */
  3230. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3231. bool recovery_events)
  3232. {
  3233. struct drm_plane *plane_halt[MAX_PLANES];
  3234. struct drm_plane *plane;
  3235. struct drm_encoder *encoder;
  3236. struct sde_crtc *sde_crtc;
  3237. struct sde_crtc_state *cstate;
  3238. struct sde_hw_ctl *ctl;
  3239. signed int i, plane_count;
  3240. int rc;
  3241. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3242. return -EINVAL;
  3243. sde_crtc = to_sde_crtc(crtc);
  3244. cstate = to_sde_crtc_state(crtc->state);
  3245. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3246. /* optionally generate a panic instead of performing a h/w reset */
  3247. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3248. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3249. ctl = sde_crtc->mixers[i].hw_ctl;
  3250. if (!ctl || !ctl->ops.reset)
  3251. continue;
  3252. rc = ctl->ops.reset(ctl);
  3253. if (rc) {
  3254. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3255. crtc->base.id, ctl->idx - CTL_0);
  3256. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3257. SDE_EVTLOG_ERROR);
  3258. break;
  3259. }
  3260. }
  3261. /*
  3262. * Early out if simple ctl reset succeeded or reset is
  3263. * being performed after timeout
  3264. */
  3265. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3266. return 0;
  3267. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3268. /* force all components in the system into reset at the same time */
  3269. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3270. ctl = sde_crtc->mixers[i].hw_ctl;
  3271. if (!ctl || !ctl->ops.hard_reset)
  3272. continue;
  3273. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3274. ctl->ops.hard_reset(ctl, true);
  3275. }
  3276. plane_count = 0;
  3277. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3278. if (plane_count >= ARRAY_SIZE(plane_halt))
  3279. break;
  3280. plane_halt[plane_count++] = plane;
  3281. sde_plane_halt_requests(plane, true);
  3282. sde_plane_set_revalidate(plane, true);
  3283. }
  3284. /* provide safe "border color only" commit configuration for later */
  3285. _sde_crtc_remove_pipe_flush(crtc);
  3286. _sde_crtc_blend_setup(crtc, old_state, false);
  3287. /* take h/w components out of reset */
  3288. for (i = plane_count - 1; i >= 0; --i)
  3289. sde_plane_halt_requests(plane_halt[i], false);
  3290. /* attempt to poll for start of frame cycle before reset release */
  3291. list_for_each_entry(encoder,
  3292. &crtc->dev->mode_config.encoder_list, head) {
  3293. if (encoder->crtc != crtc)
  3294. continue;
  3295. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3296. sde_encoder_poll_line_counts(encoder);
  3297. }
  3298. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3299. ctl = sde_crtc->mixers[i].hw_ctl;
  3300. if (!ctl || !ctl->ops.hard_reset)
  3301. continue;
  3302. ctl->ops.hard_reset(ctl, false);
  3303. }
  3304. list_for_each_entry(encoder,
  3305. &crtc->dev->mode_config.encoder_list, head) {
  3306. if (encoder->crtc != crtc)
  3307. continue;
  3308. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3309. sde_encoder_kickoff(encoder, false, true);
  3310. }
  3311. /* panic the device if VBIF is not in good state */
  3312. return !recovery_events ? 0 : -EAGAIN;
  3313. }
  3314. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3315. struct drm_crtc_state *old_state)
  3316. {
  3317. struct drm_encoder *encoder;
  3318. struct drm_device *dev;
  3319. struct sde_crtc *sde_crtc;
  3320. struct sde_kms *sde_kms;
  3321. struct sde_crtc_state *cstate;
  3322. bool is_error = false;
  3323. unsigned long flags;
  3324. enum sde_crtc_idle_pc_state idle_pc_state;
  3325. struct sde_encoder_kickoff_params params = { 0 };
  3326. if (!crtc) {
  3327. SDE_ERROR("invalid argument\n");
  3328. return;
  3329. }
  3330. dev = crtc->dev;
  3331. sde_crtc = to_sde_crtc(crtc);
  3332. sde_kms = _sde_crtc_get_kms(crtc);
  3333. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3334. SDE_ERROR("invalid argument\n");
  3335. return;
  3336. }
  3337. cstate = to_sde_crtc_state(crtc->state);
  3338. /*
  3339. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3340. * it means we are trying to start a CRTC whose state is disabled:
  3341. * nothing else needs to be done.
  3342. */
  3343. if (unlikely(!sde_crtc->num_mixers))
  3344. return;
  3345. SDE_ATRACE_BEGIN("crtc_commit");
  3346. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3347. sde_crtc->kickoff_in_progress = true;
  3348. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3349. if (encoder->crtc != crtc)
  3350. continue;
  3351. /*
  3352. * Encoder will flush/start now, unless it has a tx pending.
  3353. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3354. */
  3355. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3356. crtc->state);
  3357. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3358. sde_crtc->needs_hw_reset = true;
  3359. if (idle_pc_state != IDLE_PC_NONE)
  3360. sde_encoder_control_idle_pc(encoder,
  3361. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3362. }
  3363. /*
  3364. * Optionally attempt h/w recovery if any errors were detected while
  3365. * preparing for the kickoff
  3366. */
  3367. if (sde_crtc->needs_hw_reset) {
  3368. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3369. if (sde_crtc->frame_trigger_mode
  3370. != FRAME_DONE_WAIT_POSTED_START &&
  3371. sde_crtc_reset_hw(crtc, old_state,
  3372. params.recovery_events_enabled))
  3373. is_error = true;
  3374. sde_crtc->needs_hw_reset = false;
  3375. }
  3376. sde_crtc_calc_fps(sde_crtc);
  3377. SDE_ATRACE_BEGIN("flush_event_thread");
  3378. _sde_crtc_flush_frame_events(crtc);
  3379. SDE_ATRACE_END("flush_event_thread");
  3380. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3381. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3382. /* acquire bandwidth and other resources */
  3383. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3384. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3385. } else {
  3386. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3387. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3388. }
  3389. sde_crtc->play_count++;
  3390. sde_vbif_clear_errors(sde_kms);
  3391. if (is_error) {
  3392. _sde_crtc_remove_pipe_flush(crtc);
  3393. _sde_crtc_blend_setup(crtc, old_state, false);
  3394. }
  3395. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3396. if (encoder->crtc != crtc)
  3397. continue;
  3398. sde_encoder_kickoff(encoder, false, true);
  3399. }
  3400. sde_crtc->kickoff_in_progress = false;
  3401. /* store the event after frame trigger */
  3402. if (sde_crtc->event) {
  3403. WARN_ON(sde_crtc->event);
  3404. } else {
  3405. spin_lock_irqsave(&dev->event_lock, flags);
  3406. sde_crtc->event = crtc->state->event;
  3407. spin_unlock_irqrestore(&dev->event_lock, flags);
  3408. }
  3409. _sde_crtc_schedule_idle_notify(crtc);
  3410. SDE_ATRACE_END("crtc_commit");
  3411. }
  3412. /**
  3413. * _sde_crtc_vblank_enable - update power resource and vblank request
  3414. * @sde_crtc: Pointer to sde crtc structure
  3415. * @enable: Whether to enable/disable vblanks
  3416. *
  3417. * @Return: error code
  3418. */
  3419. static int _sde_crtc_vblank_enable(
  3420. struct sde_crtc *sde_crtc, bool enable)
  3421. {
  3422. struct drm_crtc *crtc;
  3423. struct drm_encoder *enc;
  3424. if (!sde_crtc) {
  3425. SDE_ERROR("invalid crtc\n");
  3426. return -EINVAL;
  3427. }
  3428. crtc = &sde_crtc->base;
  3429. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3430. crtc->state->encoder_mask,
  3431. sde_crtc->cached_encoder_mask);
  3432. if (enable) {
  3433. int ret;
  3434. ret = pm_runtime_get_sync(crtc->dev->dev);
  3435. if (ret < 0)
  3436. return ret;
  3437. mutex_lock(&sde_crtc->crtc_lock);
  3438. drm_for_each_encoder_mask(enc, crtc->dev,
  3439. sde_crtc->cached_encoder_mask) {
  3440. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3441. sde_encoder_register_vblank_callback(enc,
  3442. sde_crtc_vblank_cb, (void *)crtc);
  3443. }
  3444. mutex_unlock(&sde_crtc->crtc_lock);
  3445. } else {
  3446. mutex_lock(&sde_crtc->crtc_lock);
  3447. drm_for_each_encoder_mask(enc, crtc->dev,
  3448. sde_crtc->cached_encoder_mask) {
  3449. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3450. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3451. }
  3452. mutex_unlock(&sde_crtc->crtc_lock);
  3453. pm_runtime_put_sync(crtc->dev->dev);
  3454. }
  3455. return 0;
  3456. }
  3457. /**
  3458. * sde_crtc_duplicate_state - state duplicate hook
  3459. * @crtc: Pointer to drm crtc structure
  3460. * @Returns: Pointer to new drm_crtc_state structure
  3461. */
  3462. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3463. {
  3464. struct sde_crtc *sde_crtc;
  3465. struct sde_crtc_state *cstate, *old_cstate;
  3466. if (!crtc || !crtc->state) {
  3467. SDE_ERROR("invalid argument(s)\n");
  3468. return NULL;
  3469. }
  3470. sde_crtc = to_sde_crtc(crtc);
  3471. old_cstate = to_sde_crtc_state(crtc->state);
  3472. if (old_cstate->cont_splash_populated) {
  3473. crtc->state->plane_mask = 0;
  3474. crtc->state->connector_mask = 0;
  3475. crtc->state->encoder_mask = 0;
  3476. crtc->state->enable = false;
  3477. old_cstate->cont_splash_populated = false;
  3478. }
  3479. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3480. if (!cstate) {
  3481. SDE_ERROR("failed to allocate state\n");
  3482. return NULL;
  3483. }
  3484. /* duplicate value helper */
  3485. msm_property_duplicate_state(&sde_crtc->property_info,
  3486. old_cstate, cstate,
  3487. &cstate->property_state, cstate->property_values);
  3488. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3489. /* duplicate base helper */
  3490. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3491. return &cstate->base;
  3492. }
  3493. /**
  3494. * sde_crtc_reset - reset hook for CRTCs
  3495. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3496. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3497. * @crtc: Pointer to drm crtc structure
  3498. */
  3499. static void sde_crtc_reset(struct drm_crtc *crtc)
  3500. {
  3501. struct sde_crtc *sde_crtc;
  3502. struct sde_crtc_state *cstate;
  3503. if (!crtc) {
  3504. SDE_ERROR("invalid crtc\n");
  3505. return;
  3506. }
  3507. /* revert suspend actions, if necessary */
  3508. if (!sde_crtc_is_reset_required(crtc)) {
  3509. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3510. return;
  3511. }
  3512. /* remove previous state, if present */
  3513. if (crtc->state) {
  3514. sde_crtc_destroy_state(crtc, crtc->state);
  3515. crtc->state = 0;
  3516. }
  3517. sde_crtc = to_sde_crtc(crtc);
  3518. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3519. if (!cstate) {
  3520. SDE_ERROR("failed to allocate state\n");
  3521. return;
  3522. }
  3523. /* reset value helper */
  3524. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3525. &cstate->property_state,
  3526. cstate->property_values);
  3527. _sde_crtc_set_input_fence_timeout(cstate);
  3528. cstate->base.crtc = crtc;
  3529. crtc->state = &cstate->base;
  3530. }
  3531. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3532. {
  3533. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3534. struct sde_hw_mixer *hw_lm;
  3535. int lm_idx;
  3536. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3537. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3538. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3539. hw_lm->cfg.out_width = 0;
  3540. hw_lm->cfg.out_height = 0;
  3541. }
  3542. SDE_EVT32(DRMID(crtc));
  3543. }
  3544. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3545. {
  3546. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3547. struct drm_plane *plane;
  3548. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3549. /* mark planes, mixers, and other blocks dirty for next update */
  3550. drm_atomic_crtc_for_each_plane(plane, crtc)
  3551. sde_plane_set_revalidate(plane, true);
  3552. /* mark mixers dirty for next update */
  3553. sde_crtc_clear_cached_mixer_cfg(crtc);
  3554. /* mark other properties which need to be dirty for next update */
  3555. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3556. if (cstate->num_ds_enabled)
  3557. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3558. }
  3559. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3560. {
  3561. struct sde_crtc *sde_crtc;
  3562. struct sde_crtc_state *cstate;
  3563. struct drm_encoder *encoder;
  3564. sde_crtc = to_sde_crtc(crtc);
  3565. cstate = to_sde_crtc_state(crtc->state);
  3566. /* restore encoder; crtc will be programmed during commit */
  3567. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3568. sde_encoder_virt_restore(encoder);
  3569. /* restore UIDLE */
  3570. sde_core_perf_crtc_update_uidle(crtc, true);
  3571. sde_cp_crtc_post_ipc(crtc);
  3572. }
  3573. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3574. {
  3575. struct msm_drm_private *priv;
  3576. unsigned long requested_clk;
  3577. struct sde_kms *kms = NULL;
  3578. if (!crtc->dev->dev_private) {
  3579. pr_err("invalid crtc priv\n");
  3580. return;
  3581. }
  3582. priv = crtc->dev->dev_private;
  3583. kms = to_sde_kms(priv->kms);
  3584. if (!kms) {
  3585. SDE_ERROR("invalid parameters\n");
  3586. return;
  3587. }
  3588. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3589. kms->perf.clk_name);
  3590. /* notify user space the reduced clk rate */
  3591. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3592. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3593. crtc->base.id, requested_clk);
  3594. }
  3595. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3596. {
  3597. struct drm_crtc *crtc = arg;
  3598. struct sde_crtc *sde_crtc;
  3599. struct drm_encoder *encoder;
  3600. u32 power_on;
  3601. unsigned long flags;
  3602. struct sde_crtc_irq_info *node = NULL;
  3603. int ret = 0;
  3604. if (!crtc) {
  3605. SDE_ERROR("invalid crtc\n");
  3606. return;
  3607. }
  3608. sde_crtc = to_sde_crtc(crtc);
  3609. mutex_lock(&sde_crtc->crtc_lock);
  3610. SDE_EVT32(DRMID(crtc), event_type);
  3611. switch (event_type) {
  3612. case SDE_POWER_EVENT_POST_ENABLE:
  3613. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3614. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3615. ret = 0;
  3616. if (node->func)
  3617. ret = node->func(crtc, true, &node->irq);
  3618. if (ret)
  3619. SDE_ERROR("%s failed to enable event %x\n",
  3620. sde_crtc->name, node->event);
  3621. }
  3622. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3623. sde_crtc_post_ipc(crtc);
  3624. break;
  3625. case SDE_POWER_EVENT_PRE_DISABLE:
  3626. drm_for_each_encoder_mask(encoder, crtc->dev,
  3627. crtc->state->encoder_mask) {
  3628. /*
  3629. * disable the vsync source after updating the
  3630. * rsc state. rsc state update might have vsync wait
  3631. * and vsync source must be disabled after it.
  3632. * It will avoid generating any vsync from this point
  3633. * till mode-2 entry. It is SW workaround for HW
  3634. * limitation and should not be removed without
  3635. * checking the updated design.
  3636. */
  3637. sde_encoder_control_te(encoder, false);
  3638. }
  3639. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3640. node = NULL;
  3641. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3642. ret = 0;
  3643. if (node->func)
  3644. ret = node->func(crtc, false, &node->irq);
  3645. if (ret)
  3646. SDE_ERROR("%s failed to disable event %x\n",
  3647. sde_crtc->name, node->event);
  3648. }
  3649. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3650. sde_cp_crtc_pre_ipc(crtc);
  3651. break;
  3652. case SDE_POWER_EVENT_POST_DISABLE:
  3653. sde_crtc_reset_sw_state(crtc);
  3654. sde_cp_crtc_suspend(crtc);
  3655. power_on = 0;
  3656. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3657. break;
  3658. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3659. sde_crtc_mmrm_cb_notification(crtc);
  3660. break;
  3661. default:
  3662. SDE_DEBUG("event:%d not handled\n", event_type);
  3663. break;
  3664. }
  3665. mutex_unlock(&sde_crtc->crtc_lock);
  3666. }
  3667. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3668. {
  3669. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3670. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3671. /* mark mixer cfgs dirty before wiping them */
  3672. sde_crtc_clear_cached_mixer_cfg(crtc);
  3673. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3674. sde_crtc->num_mixers = 0;
  3675. sde_crtc->mixers_swapped = false;
  3676. /* disable clk & bw control until clk & bw properties are set */
  3677. cstate->bw_control = false;
  3678. cstate->bw_split_vote = false;
  3679. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3680. }
  3681. static void sde_crtc_disable(struct drm_crtc *crtc)
  3682. {
  3683. struct sde_kms *sde_kms;
  3684. struct sde_crtc *sde_crtc;
  3685. struct sde_crtc_state *cstate;
  3686. struct drm_encoder *encoder;
  3687. struct msm_drm_private *priv;
  3688. unsigned long flags;
  3689. struct sde_crtc_irq_info *node = NULL;
  3690. u32 power_on;
  3691. bool in_cont_splash = false;
  3692. int ret, i;
  3693. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3694. SDE_ERROR("invalid crtc\n");
  3695. return;
  3696. }
  3697. sde_kms = _sde_crtc_get_kms(crtc);
  3698. if (!sde_kms) {
  3699. SDE_ERROR("invalid kms\n");
  3700. return;
  3701. }
  3702. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3703. SDE_ERROR("power resource is not enabled\n");
  3704. return;
  3705. }
  3706. sde_crtc = to_sde_crtc(crtc);
  3707. cstate = to_sde_crtc_state(crtc->state);
  3708. priv = crtc->dev->dev_private;
  3709. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3710. drm_crtc_vblank_off(crtc);
  3711. mutex_lock(&sde_crtc->crtc_lock);
  3712. SDE_EVT32_VERBOSE(DRMID(crtc));
  3713. /* update color processing on suspend */
  3714. sde_cp_crtc_suspend(crtc);
  3715. mutex_unlock(&sde_crtc->crtc_lock);
  3716. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3717. mutex_lock(&sde_crtc->crtc_lock);
  3718. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3719. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3720. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3721. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3722. sde_crtc->enabled = false;
  3723. sde_crtc->cached_encoder_mask = 0;
  3724. /* Try to disable uidle */
  3725. sde_core_perf_crtc_update_uidle(crtc, false);
  3726. if (atomic_read(&sde_crtc->frame_pending)) {
  3727. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3728. atomic_read(&sde_crtc->frame_pending));
  3729. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3730. SDE_EVTLOG_FUNC_CASE2);
  3731. sde_core_perf_crtc_release_bw(crtc);
  3732. atomic_set(&sde_crtc->frame_pending, 0);
  3733. }
  3734. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3735. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3736. ret = 0;
  3737. if (node->func)
  3738. ret = node->func(crtc, false, &node->irq);
  3739. if (ret)
  3740. SDE_ERROR("%s failed to disable event %x\n",
  3741. sde_crtc->name, node->event);
  3742. }
  3743. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3744. drm_for_each_encoder_mask(encoder, crtc->dev,
  3745. crtc->state->encoder_mask) {
  3746. if (sde_encoder_in_cont_splash(encoder)) {
  3747. in_cont_splash = true;
  3748. break;
  3749. }
  3750. }
  3751. /* avoid clk/bw downvote if cont-splash is enabled */
  3752. if (!in_cont_splash)
  3753. sde_core_perf_crtc_update(crtc, 0, true);
  3754. drm_for_each_encoder_mask(encoder, crtc->dev,
  3755. crtc->state->encoder_mask) {
  3756. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3757. cstate->rsc_client = NULL;
  3758. cstate->rsc_update = false;
  3759. /*
  3760. * reset idle power-collapse to original state during suspend;
  3761. * user-mode will change the state on resume, if required
  3762. */
  3763. if (sde_kms->catalog->has_idle_pc)
  3764. sde_encoder_control_idle_pc(encoder, true);
  3765. }
  3766. if (sde_crtc->power_event) {
  3767. sde_power_handle_unregister_event(&priv->phandle,
  3768. sde_crtc->power_event);
  3769. sde_crtc->power_event = NULL;
  3770. }
  3771. /**
  3772. * All callbacks are unregistered and frame done waits are complete
  3773. * at this point. No buffers are accessed by hardware.
  3774. * reset the fence timeline if crtc will not be enabled for this commit
  3775. */
  3776. if (!crtc->state->active || !crtc->state->enable) {
  3777. sde_fence_signal(sde_crtc->output_fence,
  3778. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3779. for (i = 0; i < cstate->num_connectors; ++i)
  3780. sde_connector_commit_reset(cstate->connectors[i],
  3781. ktime_get());
  3782. }
  3783. _sde_crtc_reset(crtc);
  3784. sde_cp_crtc_disable(crtc);
  3785. power_on = 0;
  3786. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3787. mutex_unlock(&sde_crtc->crtc_lock);
  3788. }
  3789. static void sde_crtc_enable(struct drm_crtc *crtc,
  3790. struct drm_crtc_state *old_crtc_state)
  3791. {
  3792. struct sde_crtc *sde_crtc;
  3793. struct drm_encoder *encoder;
  3794. struct msm_drm_private *priv;
  3795. unsigned long flags;
  3796. struct sde_crtc_irq_info *node = NULL;
  3797. int ret, i;
  3798. struct sde_crtc_state *cstate;
  3799. struct msm_display_mode *msm_mode;
  3800. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3801. SDE_ERROR("invalid crtc\n");
  3802. return;
  3803. }
  3804. priv = crtc->dev->dev_private;
  3805. cstate = to_sde_crtc_state(crtc->state);
  3806. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3807. SDE_ERROR("power resource is not enabled\n");
  3808. return;
  3809. }
  3810. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3811. SDE_EVT32_VERBOSE(DRMID(crtc));
  3812. sde_crtc = to_sde_crtc(crtc);
  3813. /*
  3814. * Avoid drm_crtc_vblank_on during seamless DMS case
  3815. * when CRTC is already in enabled state
  3816. */
  3817. if (!sde_crtc->enabled) {
  3818. /* cache the encoder mask now for vblank work */
  3819. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3820. /* max possible vsync_cnt(atomic_t) soft counter */
  3821. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3822. drm_crtc_vblank_on(crtc);
  3823. }
  3824. mutex_lock(&sde_crtc->crtc_lock);
  3825. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3826. /*
  3827. * Try to enable uidle (if possible), we do this before the call
  3828. * to return early during seamless dms mode, so any fps
  3829. * change is also consider to enable/disable UIDLE
  3830. */
  3831. sde_core_perf_crtc_update_uidle(crtc, true);
  3832. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3833. if (!msm_mode){
  3834. SDE_ERROR("invalid msm mode, %s\n",
  3835. crtc->state->adjusted_mode.name);
  3836. return;
  3837. }
  3838. /* return early if crtc is already enabled, do this after UIDLE check */
  3839. if (sde_crtc->enabled) {
  3840. if (msm_is_mode_seamless_dms(msm_mode) ||
  3841. msm_is_mode_seamless_dyn_clk(msm_mode))
  3842. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3843. sde_crtc->name);
  3844. else
  3845. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3846. mutex_unlock(&sde_crtc->crtc_lock);
  3847. return;
  3848. }
  3849. drm_for_each_encoder_mask(encoder, crtc->dev,
  3850. crtc->state->encoder_mask) {
  3851. sde_encoder_register_frame_event_callback(encoder,
  3852. sde_crtc_frame_event_cb, crtc);
  3853. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3854. sde_encoder_check_curr_mode(encoder,
  3855. MSM_DISPLAY_VIDEO_MODE));
  3856. }
  3857. sde_crtc->enabled = true;
  3858. sde_cp_crtc_enable(crtc);
  3859. /* update color processing on resume */
  3860. sde_cp_crtc_resume(crtc);
  3861. mutex_unlock(&sde_crtc->crtc_lock);
  3862. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3863. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3864. ret = 0;
  3865. if (node->func)
  3866. ret = node->func(crtc, true, &node->irq);
  3867. if (ret)
  3868. SDE_ERROR("%s failed to enable event %x\n",
  3869. sde_crtc->name, node->event);
  3870. }
  3871. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3872. sde_crtc->power_event = sde_power_handle_register_event(
  3873. &priv->phandle,
  3874. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3875. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3876. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3877. /* Enable ESD thread */
  3878. for (i = 0; i < cstate->num_connectors; i++)
  3879. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3880. }
  3881. /* no input validation - caller API has all the checks */
  3882. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3883. struct plane_state pstates[], int cnt)
  3884. {
  3885. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3886. struct drm_display_mode *mode = &state->adjusted_mode;
  3887. const struct drm_plane_state *pstate;
  3888. struct sde_plane_state *sde_pstate;
  3889. int rc = 0, i;
  3890. /* Check dim layer rect bounds and stage */
  3891. for (i = 0; i < cstate->num_dim_layers; i++) {
  3892. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3893. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3894. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3895. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3896. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3897. (!cstate->dim_layer[i].rect.w) ||
  3898. (!cstate->dim_layer[i].rect.h)) {
  3899. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3900. cstate->dim_layer[i].rect.x,
  3901. cstate->dim_layer[i].rect.y,
  3902. cstate->dim_layer[i].rect.w,
  3903. cstate->dim_layer[i].rect.h,
  3904. cstate->dim_layer[i].stage);
  3905. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3906. mode->vdisplay);
  3907. rc = -E2BIG;
  3908. goto end;
  3909. }
  3910. }
  3911. /* log all src and excl_rect, useful for debugging */
  3912. for (i = 0; i < cnt; i++) {
  3913. pstate = pstates[i].drm_pstate;
  3914. sde_pstate = to_sde_plane_state(pstate);
  3915. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3916. pstate->plane->base.id, pstates[i].stage,
  3917. pstate->crtc_x, pstate->crtc_y,
  3918. pstate->crtc_w, pstate->crtc_h,
  3919. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3920. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3921. }
  3922. end:
  3923. return rc;
  3924. }
  3925. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3926. struct drm_crtc_state *state, struct plane_state pstates[],
  3927. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3928. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3929. {
  3930. struct drm_plane *plane;
  3931. int i;
  3932. if (secure == SDE_DRM_SEC_ONLY) {
  3933. /*
  3934. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3935. * - fb_sec_dir is for secure camera preview and
  3936. * secure display use case
  3937. * - fb_sec is for secure video playback
  3938. * - fb_ns is for normal non secure use cases
  3939. */
  3940. if (fb_ns || fb_sec) {
  3941. SDE_ERROR(
  3942. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3943. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3944. return -EINVAL;
  3945. }
  3946. /*
  3947. * - only one blending stage is allowed in sec_crtc
  3948. * - validate if pipe is allowed for sec-ui updates
  3949. */
  3950. for (i = 1; i < cnt; i++) {
  3951. if (!pstates[i].drm_pstate
  3952. || !pstates[i].drm_pstate->plane) {
  3953. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3954. DRMID(crtc), i);
  3955. return -EINVAL;
  3956. }
  3957. plane = pstates[i].drm_pstate->plane;
  3958. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3959. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3960. DRMID(crtc), plane->base.id);
  3961. return -EINVAL;
  3962. } else if (pstates[i].stage != pstates[i-1].stage) {
  3963. SDE_ERROR(
  3964. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3965. DRMID(crtc), i, pstates[i].stage,
  3966. i-1, pstates[i-1].stage);
  3967. return -EINVAL;
  3968. }
  3969. }
  3970. /* check if all the dim_layers are in the same stage */
  3971. for (i = 1; i < cstate->num_dim_layers; i++) {
  3972. if (cstate->dim_layer[i].stage !=
  3973. cstate->dim_layer[i-1].stage) {
  3974. SDE_ERROR(
  3975. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3976. DRMID(crtc),
  3977. i, cstate->dim_layer[i].stage,
  3978. i-1, cstate->dim_layer[i-1].stage);
  3979. return -EINVAL;
  3980. }
  3981. }
  3982. /*
  3983. * if secure-ui supported blendstage is specified,
  3984. * - fail empty commit
  3985. * - validate dim_layer or plane is staged in the supported
  3986. * blendstage
  3987. */
  3988. if (sde_kms->catalog->sui_supported_blendstage) {
  3989. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3990. cstate->dim_layer[0].stage;
  3991. if (!sde_kms->catalog->has_base_layer)
  3992. sec_stage -= SDE_STAGE_0;
  3993. if ((!cnt && !cstate->num_dim_layers) ||
  3994. (sde_kms->catalog->sui_supported_blendstage
  3995. != sec_stage)) {
  3996. SDE_ERROR(
  3997. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3998. DRMID(crtc), cnt,
  3999. cstate->num_dim_layers, sec_stage);
  4000. return -EINVAL;
  4001. }
  4002. }
  4003. }
  4004. return 0;
  4005. }
  4006. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4007. struct drm_crtc_state *state, int fb_sec_dir)
  4008. {
  4009. struct drm_encoder *encoder;
  4010. int encoder_cnt = 0;
  4011. if (fb_sec_dir) {
  4012. drm_for_each_encoder_mask(encoder, crtc->dev,
  4013. state->encoder_mask)
  4014. encoder_cnt++;
  4015. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4016. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4017. DRMID(crtc), encoder_cnt);
  4018. return -EINVAL;
  4019. }
  4020. }
  4021. return 0;
  4022. }
  4023. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4024. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4025. int fb_ns, int fb_sec, int fb_sec_dir)
  4026. {
  4027. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4028. struct drm_encoder *encoder;
  4029. int is_video_mode = false;
  4030. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4031. if (sde_encoder_is_dsi_display(encoder))
  4032. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4033. MSM_DISPLAY_VIDEO_MODE);
  4034. }
  4035. /*
  4036. * Secure display to secure camera needs without direct
  4037. * transition is currently not allowed
  4038. */
  4039. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4040. smmu_state->state != ATTACHED &&
  4041. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4042. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4043. smmu_state->state, smmu_state->secure_level,
  4044. secure);
  4045. goto sec_err;
  4046. }
  4047. /*
  4048. * In video mode check for null commit before transition
  4049. * from secure to non secure and vice versa
  4050. */
  4051. if (is_video_mode && smmu_state &&
  4052. state->plane_mask && crtc->state->plane_mask &&
  4053. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4054. (secure == SDE_DRM_SEC_ONLY))) ||
  4055. (fb_ns && ((smmu_state->state == DETACHED) ||
  4056. (smmu_state->state == DETACH_ALL_REQ))) ||
  4057. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4058. (smmu_state->state == DETACH_SEC_REQ)) &&
  4059. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4060. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4061. smmu_state->state, smmu_state->secure_level,
  4062. secure, crtc->state->plane_mask, state->plane_mask);
  4063. goto sec_err;
  4064. }
  4065. return 0;
  4066. sec_err:
  4067. SDE_ERROR(
  4068. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4069. DRMID(crtc), secure, smmu_state->state,
  4070. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4071. return -EINVAL;
  4072. }
  4073. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4074. struct drm_crtc_state *state, uint32_t fb_sec)
  4075. {
  4076. bool conn_secure = false, is_wb = false;
  4077. struct drm_connector *conn;
  4078. struct drm_connector_state *conn_state;
  4079. int i;
  4080. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4081. if (conn_state && conn_state->crtc == crtc) {
  4082. if (conn->connector_type ==
  4083. DRM_MODE_CONNECTOR_VIRTUAL)
  4084. is_wb = true;
  4085. if (sde_connector_get_property(conn_state,
  4086. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4087. SDE_DRM_FB_SEC)
  4088. conn_secure = true;
  4089. }
  4090. }
  4091. /*
  4092. * If any input buffers are secure for wb,
  4093. * the output buffer must also be secure.
  4094. */
  4095. if (is_wb && fb_sec && !conn_secure) {
  4096. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4097. DRMID(crtc), fb_sec, conn_secure);
  4098. return -EINVAL;
  4099. }
  4100. return 0;
  4101. }
  4102. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4103. struct drm_crtc_state *state, struct plane_state pstates[],
  4104. int cnt)
  4105. {
  4106. struct sde_crtc_state *cstate;
  4107. struct sde_kms *sde_kms;
  4108. uint32_t secure;
  4109. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4110. int rc;
  4111. if (!crtc || !state) {
  4112. SDE_ERROR("invalid arguments\n");
  4113. return -EINVAL;
  4114. }
  4115. sde_kms = _sde_crtc_get_kms(crtc);
  4116. if (!sde_kms || !sde_kms->catalog) {
  4117. SDE_ERROR("invalid kms\n");
  4118. return -EINVAL;
  4119. }
  4120. cstate = to_sde_crtc_state(state);
  4121. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4122. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4123. &fb_sec, &fb_sec_dir);
  4124. if (rc)
  4125. return rc;
  4126. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4127. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4128. if (rc)
  4129. return rc;
  4130. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4131. if (rc)
  4132. return rc;
  4133. /*
  4134. * secure_crtc is not allowed in a shared toppolgy
  4135. * across different encoders.
  4136. */
  4137. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4138. if (rc)
  4139. return rc;
  4140. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4141. secure, fb_ns, fb_sec, fb_sec_dir);
  4142. if (rc)
  4143. return rc;
  4144. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4145. return 0;
  4146. }
  4147. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4148. struct drm_crtc_state *state,
  4149. struct drm_display_mode *mode,
  4150. struct plane_state *pstates,
  4151. struct drm_plane *plane,
  4152. struct sde_multirect_plane_states *multirect_plane,
  4153. int *cnt)
  4154. {
  4155. struct sde_crtc *sde_crtc;
  4156. struct sde_crtc_state *cstate;
  4157. const struct drm_plane_state *pstate;
  4158. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4159. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4160. int inc_sde_stage = 0;
  4161. struct sde_kms *kms;
  4162. u32 blend_type;
  4163. sde_crtc = to_sde_crtc(crtc);
  4164. cstate = to_sde_crtc_state(state);
  4165. kms = _sde_crtc_get_kms(crtc);
  4166. if (!kms || !kms->catalog) {
  4167. SDE_ERROR("invalid kms\n");
  4168. return -EINVAL;
  4169. }
  4170. memset(pipe_staged, 0, sizeof(pipe_staged));
  4171. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4172. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4173. if (cstate->num_ds_enabled)
  4174. mixer_width = mixer_width * cstate->num_ds_enabled;
  4175. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4176. if (IS_ERR_OR_NULL(pstate)) {
  4177. rc = PTR_ERR(pstate);
  4178. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4179. sde_crtc->name, plane->base.id, rc);
  4180. return rc;
  4181. }
  4182. if (*cnt >= SDE_PSTATES_MAX)
  4183. continue;
  4184. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4185. pstates[*cnt].drm_pstate = pstate;
  4186. pstates[*cnt].stage = sde_plane_get_property(
  4187. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4188. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4189. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4190. PLANE_PROP_BLEND_OP);
  4191. if (!kms->catalog->has_base_layer)
  4192. inc_sde_stage = SDE_STAGE_0;
  4193. /* check dim layer stage with every plane */
  4194. for (i = 0; i < cstate->num_dim_layers; i++) {
  4195. if (cstate->dim_layer[i].stage ==
  4196. (pstates[*cnt].stage + inc_sde_stage)) {
  4197. SDE_ERROR(
  4198. "plane:%d/dim_layer:%i-same stage:%d\n",
  4199. plane->base.id, i,
  4200. cstate->dim_layer[i].stage);
  4201. return -EINVAL;
  4202. }
  4203. }
  4204. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4205. multirect_plane[multirect_count].r0 =
  4206. pipe_staged[pstates[*cnt].pipe_id];
  4207. multirect_plane[multirect_count].r1 = pstate;
  4208. multirect_count++;
  4209. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4210. } else {
  4211. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4212. }
  4213. (*cnt)++;
  4214. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4215. mode->vdisplay) ||
  4216. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4217. mode->hdisplay)) {
  4218. SDE_ERROR("invalid vertical/horizontal destination\n");
  4219. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4220. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4221. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4222. return -E2BIG;
  4223. }
  4224. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4225. ((pstate->crtc_h > mixer_height) ||
  4226. (pstate->crtc_w > mixer_width))) {
  4227. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4228. pstate->crtc_w, pstate->crtc_h,
  4229. mixer_width, mixer_height);
  4230. return -E2BIG;
  4231. }
  4232. }
  4233. for (i = 1; i < SSPP_MAX; i++) {
  4234. if (pipe_staged[i]) {
  4235. sde_plane_clear_multirect(pipe_staged[i]);
  4236. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4237. struct sde_plane_state *psde_state;
  4238. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4239. pipe_staged[i]->plane->base.id);
  4240. psde_state = to_sde_plane_state(
  4241. pipe_staged[i]);
  4242. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4243. }
  4244. }
  4245. }
  4246. for (i = 0; i < multirect_count; i++) {
  4247. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4248. SDE_ERROR(
  4249. "multirect validation failed for planes (%d - %d)\n",
  4250. multirect_plane[i].r0->plane->base.id,
  4251. multirect_plane[i].r1->plane->base.id);
  4252. return -EINVAL;
  4253. }
  4254. }
  4255. return rc;
  4256. }
  4257. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4258. u32 zpos) {
  4259. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4260. !cstate->noise_layer_en) {
  4261. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4262. return 0;
  4263. }
  4264. if (cstate->layer_cfg.zposn == zpos ||
  4265. cstate->layer_cfg.zposattn == zpos) {
  4266. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4267. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4268. return -EINVAL;
  4269. }
  4270. return 0;
  4271. }
  4272. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4273. struct sde_crtc *sde_crtc,
  4274. struct plane_state *pstates,
  4275. struct sde_crtc_state *cstate,
  4276. struct drm_display_mode *mode,
  4277. int cnt)
  4278. {
  4279. int rc = 0, i, z_pos;
  4280. u32 zpos_cnt = 0;
  4281. struct drm_crtc *crtc;
  4282. struct sde_kms *kms;
  4283. enum sde_layout layout;
  4284. crtc = &sde_crtc->base;
  4285. kms = _sde_crtc_get_kms(crtc);
  4286. if (!kms || !kms->catalog) {
  4287. SDE_ERROR("Invalid kms\n");
  4288. return -EINVAL;
  4289. }
  4290. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4291. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4292. if (rc)
  4293. return rc;
  4294. if (!sde_is_custom_client()) {
  4295. int stage_old = pstates[0].stage;
  4296. z_pos = 0;
  4297. for (i = 0; i < cnt; i++) {
  4298. if (stage_old != pstates[i].stage)
  4299. ++z_pos;
  4300. stage_old = pstates[i].stage;
  4301. pstates[i].stage = z_pos;
  4302. }
  4303. }
  4304. z_pos = -1;
  4305. layout = SDE_LAYOUT_NONE;
  4306. for (i = 0; i < cnt; i++) {
  4307. /* reset counts at every new blend stage */
  4308. if (pstates[i].stage != z_pos ||
  4309. pstates[i].sde_pstate->layout != layout) {
  4310. zpos_cnt = 0;
  4311. z_pos = pstates[i].stage;
  4312. layout = pstates[i].sde_pstate->layout;
  4313. }
  4314. /* verify z_pos setting before using it */
  4315. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4316. SDE_ERROR("> %d plane stages assigned\n",
  4317. SDE_STAGE_MAX - SDE_STAGE_0);
  4318. return -EINVAL;
  4319. } else if (zpos_cnt == 2) {
  4320. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4321. return -EINVAL;
  4322. } else {
  4323. zpos_cnt++;
  4324. }
  4325. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4326. if (rc)
  4327. break;
  4328. if (!kms->catalog->has_base_layer)
  4329. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4330. else
  4331. pstates[i].sde_pstate->stage = z_pos;
  4332. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4333. z_pos);
  4334. }
  4335. return rc;
  4336. }
  4337. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4338. struct drm_crtc_state *state,
  4339. struct plane_state *pstates,
  4340. struct sde_multirect_plane_states *multirect_plane)
  4341. {
  4342. struct sde_crtc *sde_crtc;
  4343. struct sde_crtc_state *cstate;
  4344. struct sde_kms *kms;
  4345. struct drm_plane *plane = NULL;
  4346. struct drm_display_mode *mode;
  4347. int rc = 0, cnt = 0;
  4348. kms = _sde_crtc_get_kms(crtc);
  4349. if (!kms || !kms->catalog) {
  4350. SDE_ERROR("invalid parameters\n");
  4351. return -EINVAL;
  4352. }
  4353. sde_crtc = to_sde_crtc(crtc);
  4354. cstate = to_sde_crtc_state(state);
  4355. mode = &state->adjusted_mode;
  4356. /* get plane state for all drm planes associated with crtc state */
  4357. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4358. plane, multirect_plane, &cnt);
  4359. if (rc)
  4360. return rc;
  4361. /* assign mixer stages based on sorted zpos property */
  4362. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4363. if (rc)
  4364. return rc;
  4365. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4366. if (rc)
  4367. return rc;
  4368. /*
  4369. * validate and set source split:
  4370. * use pstates sorted by stage to check planes on same stage
  4371. * we assume that all pipes are in source split so its valid to compare
  4372. * without taking into account left/right mixer placement
  4373. */
  4374. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4375. if (rc)
  4376. return rc;
  4377. return 0;
  4378. }
  4379. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4380. struct drm_crtc_state *crtc_state)
  4381. {
  4382. struct sde_kms *kms;
  4383. struct drm_plane *plane;
  4384. struct drm_plane_state *plane_state;
  4385. struct sde_plane_state *pstate;
  4386. int layout_split;
  4387. kms = _sde_crtc_get_kms(crtc);
  4388. if (!kms || !kms->catalog) {
  4389. SDE_ERROR("invalid parameters\n");
  4390. return -EINVAL;
  4391. }
  4392. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4393. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4394. return 0;
  4395. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4396. plane_state = drm_atomic_get_existing_plane_state(
  4397. crtc_state->state, plane);
  4398. if (!plane_state)
  4399. continue;
  4400. pstate = to_sde_plane_state(plane_state);
  4401. layout_split = crtc_state->mode.hdisplay >> 1;
  4402. if (plane_state->crtc_x >= layout_split) {
  4403. plane_state->crtc_x -= layout_split;
  4404. pstate->layout_offset = layout_split;
  4405. pstate->layout = SDE_LAYOUT_RIGHT;
  4406. } else {
  4407. pstate->layout_offset = -1;
  4408. pstate->layout = SDE_LAYOUT_LEFT;
  4409. }
  4410. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4411. DRMID(plane), plane_state->crtc_x,
  4412. pstate->layout);
  4413. /* check layout boundary */
  4414. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4415. plane_state->crtc_w, layout_split)) {
  4416. SDE_ERROR("invalid horizontal destination\n");
  4417. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4418. plane_state->crtc_x,
  4419. plane_state->crtc_w,
  4420. layout_split, pstate->layout);
  4421. return -E2BIG;
  4422. }
  4423. }
  4424. return 0;
  4425. }
  4426. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4427. struct drm_crtc_state *state)
  4428. {
  4429. struct drm_device *dev;
  4430. struct sde_crtc *sde_crtc;
  4431. struct plane_state *pstates = NULL;
  4432. struct sde_crtc_state *cstate;
  4433. struct drm_display_mode *mode;
  4434. int rc = 0;
  4435. struct sde_multirect_plane_states *multirect_plane = NULL;
  4436. struct drm_connector *conn;
  4437. struct drm_connector_list_iter conn_iter;
  4438. if (!crtc) {
  4439. SDE_ERROR("invalid crtc\n");
  4440. return -EINVAL;
  4441. }
  4442. dev = crtc->dev;
  4443. sde_crtc = to_sde_crtc(crtc);
  4444. cstate = to_sde_crtc_state(state);
  4445. if (!state->enable || !state->active) {
  4446. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4447. crtc->base.id, state->enable, state->active);
  4448. goto end;
  4449. }
  4450. pstates = kcalloc(SDE_PSTATES_MAX,
  4451. sizeof(struct plane_state), GFP_KERNEL);
  4452. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4453. sizeof(struct sde_multirect_plane_states),
  4454. GFP_KERNEL);
  4455. if (!pstates || !multirect_plane) {
  4456. rc = -ENOMEM;
  4457. goto end;
  4458. }
  4459. mode = &state->adjusted_mode;
  4460. SDE_DEBUG("%s: check", sde_crtc->name);
  4461. /* force a full mode set if active state changed */
  4462. if (state->active_changed)
  4463. state->mode_changed = true;
  4464. /* identify connectors attached to this crtc */
  4465. cstate->num_connectors = 0;
  4466. drm_connector_list_iter_begin(dev, &conn_iter);
  4467. drm_for_each_connector_iter(conn, &conn_iter)
  4468. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4469. && cstate->num_connectors < MAX_CONNECTORS) {
  4470. cstate->connectors[cstate->num_connectors++] = conn;
  4471. }
  4472. drm_connector_list_iter_end(&conn_iter);
  4473. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4474. if (rc) {
  4475. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4476. crtc->base.id, rc);
  4477. goto end;
  4478. }
  4479. rc = _sde_crtc_check_plane_layout(crtc, state);
  4480. if (rc) {
  4481. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4482. crtc->base.id, rc);
  4483. goto end;
  4484. }
  4485. _sde_crtc_setup_is_ppsplit(state);
  4486. _sde_crtc_setup_lm_bounds(crtc, state);
  4487. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4488. multirect_plane);
  4489. if (rc) {
  4490. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4491. goto end;
  4492. }
  4493. rc = sde_core_perf_crtc_check(crtc, state);
  4494. if (rc) {
  4495. SDE_ERROR("crtc%d failed performance check %d\n",
  4496. crtc->base.id, rc);
  4497. goto end;
  4498. }
  4499. rc = _sde_crtc_check_rois(crtc, state);
  4500. if (rc) {
  4501. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4502. goto end;
  4503. }
  4504. rc = sde_cp_crtc_check_properties(crtc, state);
  4505. if (rc) {
  4506. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4507. crtc->base.id, rc);
  4508. goto end;
  4509. }
  4510. end:
  4511. kfree(pstates);
  4512. kfree(multirect_plane);
  4513. return rc;
  4514. }
  4515. /**
  4516. * sde_crtc_get_num_datapath - get the number of layermixers active
  4517. * on primary connector
  4518. * @crtc: Pointer to DRM crtc object
  4519. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4520. * @crtc_state: Pointer to DRM crtc state
  4521. */
  4522. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4523. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4524. {
  4525. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4526. struct drm_connector *conn, *primary_conn = NULL;
  4527. struct sde_connector_state *sde_conn_state = NULL;
  4528. struct drm_connector_list_iter conn_iter;
  4529. int num_lm = 0;
  4530. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4531. SDE_DEBUG("Invalid argument\n");
  4532. return 0;
  4533. }
  4534. /* return num_mixers used for primary when available in sde_crtc */
  4535. if (sde_crtc->num_mixers)
  4536. return sde_crtc->num_mixers;
  4537. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4538. drm_for_each_connector_iter(conn, &conn_iter) {
  4539. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4540. && conn != virtual_conn) {
  4541. sde_conn_state = to_sde_connector_state(conn->state);
  4542. primary_conn = conn;
  4543. break;
  4544. }
  4545. }
  4546. drm_connector_list_iter_end(&conn_iter);
  4547. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4548. if (sde_conn_state)
  4549. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4550. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4551. if (primary_conn && !num_lm) {
  4552. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4553. &crtc_state->adjusted_mode);
  4554. if (num_lm < 0) {
  4555. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4556. primary_conn->base.id, num_lm);
  4557. num_lm = 0;
  4558. }
  4559. }
  4560. return num_lm;
  4561. }
  4562. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4563. {
  4564. struct sde_crtc *sde_crtc;
  4565. int ret;
  4566. if (!crtc) {
  4567. SDE_ERROR("invalid crtc\n");
  4568. return -EINVAL;
  4569. }
  4570. sde_crtc = to_sde_crtc(crtc);
  4571. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4572. if (ret)
  4573. SDE_ERROR("%s vblank enable failed: %d\n",
  4574. sde_crtc->name, ret);
  4575. return 0;
  4576. }
  4577. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4578. {
  4579. struct drm_encoder *encoder;
  4580. struct sde_crtc *sde_crtc;
  4581. if (!crtc)
  4582. return 0;
  4583. sde_crtc = to_sde_crtc(crtc);
  4584. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4585. if (sde_encoder_in_clone_mode(encoder))
  4586. continue;
  4587. return sde_encoder_get_frame_count(encoder);
  4588. }
  4589. return 0;
  4590. }
  4591. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4592. ktime_t *tvblank, bool in_vblank_irq)
  4593. {
  4594. struct drm_encoder *encoder;
  4595. struct sde_crtc *sde_crtc;
  4596. if (!crtc)
  4597. return false;
  4598. sde_crtc = to_sde_crtc(crtc);
  4599. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4600. if (sde_encoder_in_clone_mode(encoder))
  4601. continue;
  4602. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4603. }
  4604. return false;
  4605. }
  4606. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4607. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4608. {
  4609. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4610. catalog->mdp[0].has_dest_scaler);
  4611. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4612. catalog->ds_count);
  4613. if (catalog->ds[0].top) {
  4614. sde_kms_info_add_keyint(info,
  4615. "max_dest_scaler_input_width",
  4616. catalog->ds[0].top->maxinputwidth);
  4617. sde_kms_info_add_keyint(info,
  4618. "max_dest_scaler_output_width",
  4619. catalog->ds[0].top->maxoutputwidth);
  4620. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4621. catalog->ds[0].top->maxupscale);
  4622. }
  4623. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4624. msm_property_install_volatile_range(
  4625. &sde_crtc->property_info, "dest_scaler",
  4626. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4627. msm_property_install_blob(&sde_crtc->property_info,
  4628. "ds_lut_ed", 0,
  4629. CRTC_PROP_DEST_SCALER_LUT_ED);
  4630. msm_property_install_blob(&sde_crtc->property_info,
  4631. "ds_lut_cir", 0,
  4632. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4633. msm_property_install_blob(&sde_crtc->property_info,
  4634. "ds_lut_sep", 0,
  4635. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4636. } else if (catalog->ds[0].features
  4637. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4638. msm_property_install_volatile_range(
  4639. &sde_crtc->property_info, "dest_scaler",
  4640. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4641. }
  4642. }
  4643. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4644. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4645. struct sde_kms_info *info)
  4646. {
  4647. msm_property_install_range(&sde_crtc->property_info,
  4648. "core_clk", 0x0, 0, U64_MAX,
  4649. sde_kms->perf.max_core_clk_rate,
  4650. CRTC_PROP_CORE_CLK);
  4651. msm_property_install_range(&sde_crtc->property_info,
  4652. "core_ab", 0x0, 0, U64_MAX,
  4653. catalog->perf.max_bw_high * 1000ULL,
  4654. CRTC_PROP_CORE_AB);
  4655. msm_property_install_range(&sde_crtc->property_info,
  4656. "core_ib", 0x0, 0, U64_MAX,
  4657. catalog->perf.max_bw_high * 1000ULL,
  4658. CRTC_PROP_CORE_IB);
  4659. msm_property_install_range(&sde_crtc->property_info,
  4660. "llcc_ab", 0x0, 0, U64_MAX,
  4661. catalog->perf.max_bw_high * 1000ULL,
  4662. CRTC_PROP_LLCC_AB);
  4663. msm_property_install_range(&sde_crtc->property_info,
  4664. "llcc_ib", 0x0, 0, U64_MAX,
  4665. catalog->perf.max_bw_high * 1000ULL,
  4666. CRTC_PROP_LLCC_IB);
  4667. msm_property_install_range(&sde_crtc->property_info,
  4668. "dram_ab", 0x0, 0, U64_MAX,
  4669. catalog->perf.max_bw_high * 1000ULL,
  4670. CRTC_PROP_DRAM_AB);
  4671. msm_property_install_range(&sde_crtc->property_info,
  4672. "dram_ib", 0x0, 0, U64_MAX,
  4673. catalog->perf.max_bw_high * 1000ULL,
  4674. CRTC_PROP_DRAM_IB);
  4675. msm_property_install_range(&sde_crtc->property_info,
  4676. "rot_prefill_bw", 0, 0, U64_MAX,
  4677. catalog->perf.max_bw_high * 1000ULL,
  4678. CRTC_PROP_ROT_PREFILL_BW);
  4679. msm_property_install_range(&sde_crtc->property_info,
  4680. "rot_clk", 0, 0, U64_MAX,
  4681. sde_kms->perf.max_core_clk_rate,
  4682. CRTC_PROP_ROT_CLK);
  4683. if (catalog->perf.max_bw_low)
  4684. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4685. catalog->perf.max_bw_low * 1000LL);
  4686. if (catalog->perf.max_bw_high)
  4687. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4688. catalog->perf.max_bw_high * 1000LL);
  4689. if (catalog->perf.min_core_ib)
  4690. sde_kms_info_add_keyint(info, "min_core_ib",
  4691. catalog->perf.min_core_ib * 1000LL);
  4692. if (catalog->perf.min_llcc_ib)
  4693. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4694. catalog->perf.min_llcc_ib * 1000LL);
  4695. if (catalog->perf.min_dram_ib)
  4696. sde_kms_info_add_keyint(info, "min_dram_ib",
  4697. catalog->perf.min_dram_ib * 1000LL);
  4698. if (sde_kms->perf.max_core_clk_rate)
  4699. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4700. sde_kms->perf.max_core_clk_rate);
  4701. }
  4702. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4703. struct sde_mdss_cfg *catalog)
  4704. {
  4705. sde_kms_info_reset(info);
  4706. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4707. sde_kms_info_add_keyint(info, "max_linewidth",
  4708. catalog->max_mixer_width);
  4709. sde_kms_info_add_keyint(info, "max_blendstages",
  4710. catalog->max_mixer_blendstages);
  4711. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4712. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4713. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4714. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4715. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4716. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4717. if (catalog->ubwc_version) {
  4718. sde_kms_info_add_keyint(info, "UBWC version",
  4719. catalog->ubwc_version);
  4720. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4721. catalog->macrotile_mode);
  4722. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4723. catalog->mdp[0].highest_bank_bit);
  4724. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4725. catalog->mdp[0].ubwc_swizzle);
  4726. }
  4727. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4728. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4729. else
  4730. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4731. if (sde_is_custom_client()) {
  4732. /* No support for SMART_DMA_V1 yet */
  4733. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4734. sde_kms_info_add_keystr(info,
  4735. "smart_dma_rev", "smart_dma_v2");
  4736. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4737. sde_kms_info_add_keystr(info,
  4738. "smart_dma_rev", "smart_dma_v2p5");
  4739. }
  4740. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4741. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4742. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4743. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4744. catalog->skip_inline_rot_threshold);
  4745. if (catalog->allowed_dsc_reservation_switch)
  4746. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4747. catalog->allowed_dsc_reservation_switch);
  4748. if (catalog->uidle_cfg.uidle_rev)
  4749. sde_kms_info_add_keyint(info, "has_uidle",
  4750. true);
  4751. sde_kms_info_add_keystr(info, "core_ib_ff",
  4752. catalog->perf.core_ib_ff);
  4753. sde_kms_info_add_keystr(info, "core_clk_ff",
  4754. catalog->perf.core_clk_ff);
  4755. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4756. catalog->perf.comp_ratio_rt);
  4757. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4758. catalog->perf.comp_ratio_nrt);
  4759. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4760. catalog->perf.dest_scale_prefill_lines);
  4761. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4762. catalog->perf.undersized_prefill_lines);
  4763. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4764. catalog->perf.macrotile_prefill_lines);
  4765. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4766. catalog->perf.yuv_nv12_prefill_lines);
  4767. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4768. catalog->perf.linear_prefill_lines);
  4769. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4770. catalog->perf.downscaling_prefill_lines);
  4771. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4772. catalog->perf.xtra_prefill_lines);
  4773. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4774. catalog->perf.amortizable_threshold);
  4775. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4776. catalog->perf.min_prefill_lines);
  4777. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4778. catalog->perf.num_mnoc_ports);
  4779. sde_kms_info_add_keyint(info, "axi_bus_width",
  4780. catalog->perf.axi_bus_width);
  4781. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4782. catalog->sui_supported_blendstage);
  4783. if (catalog->ubwc_bw_calc_version)
  4784. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4785. catalog->ubwc_bw_calc_version);
  4786. }
  4787. /**
  4788. * sde_crtc_install_properties - install all drm properties for crtc
  4789. * @crtc: Pointer to drm crtc structure
  4790. */
  4791. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4792. struct sde_mdss_cfg *catalog)
  4793. {
  4794. struct sde_crtc *sde_crtc;
  4795. struct sde_kms_info *info;
  4796. struct sde_kms *sde_kms;
  4797. static const struct drm_prop_enum_list e_secure_level[] = {
  4798. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4799. {SDE_DRM_SEC_ONLY, "sec_only"},
  4800. };
  4801. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4802. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4803. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4804. };
  4805. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4806. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4807. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4808. };
  4809. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4810. {IDLE_PC_NONE, "idle_pc_none"},
  4811. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4812. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4813. };
  4814. static const struct drm_prop_enum_list e_cache_state[] = {
  4815. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4816. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4817. };
  4818. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4819. {VM_REQ_NONE, "vm_req_none"},
  4820. {VM_REQ_RELEASE, "vm_req_release"},
  4821. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4822. };
  4823. SDE_DEBUG("\n");
  4824. if (!crtc || !catalog) {
  4825. SDE_ERROR("invalid crtc or catalog\n");
  4826. return;
  4827. }
  4828. sde_crtc = to_sde_crtc(crtc);
  4829. sde_kms = _sde_crtc_get_kms(crtc);
  4830. if (!sde_kms) {
  4831. SDE_ERROR("invalid argument\n");
  4832. return;
  4833. }
  4834. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4835. if (!info) {
  4836. SDE_ERROR("failed to allocate info memory\n");
  4837. return;
  4838. }
  4839. sde_crtc_setup_capabilities_blob(info, catalog);
  4840. msm_property_install_range(&sde_crtc->property_info,
  4841. "input_fence_timeout", 0x0, 0,
  4842. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4843. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4844. msm_property_install_volatile_range(&sde_crtc->property_info,
  4845. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4846. msm_property_install_range(&sde_crtc->property_info,
  4847. "output_fence_offset", 0x0, 0, 1, 0,
  4848. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4849. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4850. msm_property_install_range(&sde_crtc->property_info,
  4851. "idle_time", 0, 0, U64_MAX, 0,
  4852. CRTC_PROP_IDLE_TIMEOUT);
  4853. if (catalog->has_trusted_vm_support) {
  4854. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4855. msm_property_install_enum(&sde_crtc->property_info,
  4856. "vm_request_state", 0x0, 0, e_vm_req_state,
  4857. ARRAY_SIZE(e_vm_req_state), init_idx,
  4858. CRTC_PROP_VM_REQ_STATE);
  4859. }
  4860. if (catalog->has_idle_pc)
  4861. msm_property_install_enum(&sde_crtc->property_info,
  4862. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4863. ARRAY_SIZE(e_idle_pc_state), 0,
  4864. CRTC_PROP_IDLE_PC_STATE);
  4865. if (catalog->has_dedicated_cwb_support)
  4866. msm_property_install_enum(&sde_crtc->property_info,
  4867. "capture_mode", 0, 0, e_dcwb_data_points,
  4868. ARRAY_SIZE(e_dcwb_data_points), 0,
  4869. CRTC_PROP_CAPTURE_OUTPUT);
  4870. else if (catalog->has_cwb_support)
  4871. msm_property_install_enum(&sde_crtc->property_info,
  4872. "capture_mode", 0, 0, e_cwb_data_points,
  4873. ARRAY_SIZE(e_cwb_data_points), 0,
  4874. CRTC_PROP_CAPTURE_OUTPUT);
  4875. msm_property_install_volatile_range(&sde_crtc->property_info,
  4876. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4877. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4878. 0x0, 0, e_secure_level,
  4879. ARRAY_SIZE(e_secure_level), 0,
  4880. CRTC_PROP_SECURITY_LEVEL);
  4881. if (catalog->syscache_supported)
  4882. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4883. 0x0, 0, e_cache_state,
  4884. ARRAY_SIZE(e_cache_state), 0,
  4885. CRTC_PROP_CACHE_STATE);
  4886. if (catalog->has_dim_layer) {
  4887. msm_property_install_volatile_range(&sde_crtc->property_info,
  4888. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4889. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4890. SDE_MAX_DIM_LAYERS);
  4891. }
  4892. if (catalog->mdp[0].has_dest_scaler)
  4893. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4894. info);
  4895. if (catalog->dspp_count) {
  4896. sde_kms_info_add_keyint(info, "dspp_count",
  4897. catalog->dspp_count);
  4898. if (catalog->rc_count)
  4899. sde_kms_info_add_keyint(info, "rc_mem_size",
  4900. catalog->dspp[0].sblk->rc.mem_total_size);
  4901. if (catalog->demura_count)
  4902. sde_kms_info_add_keyint(info, "demura_count",
  4903. catalog->demura_count);
  4904. }
  4905. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  4906. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4907. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4908. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4909. catalog->has_base_layer);
  4910. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4911. info->data, SDE_KMS_INFO_DATALEN(info),
  4912. CRTC_PROP_INFO);
  4913. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4914. if (catalog->has_ubwc_stats)
  4915. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  4916. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  4917. kfree(info);
  4918. }
  4919. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4920. const struct drm_crtc_state *state, uint64_t *val)
  4921. {
  4922. struct sde_crtc *sde_crtc;
  4923. struct sde_crtc_state *cstate;
  4924. uint32_t offset;
  4925. bool is_vid = false;
  4926. struct drm_encoder *encoder;
  4927. sde_crtc = to_sde_crtc(crtc);
  4928. cstate = to_sde_crtc_state(state);
  4929. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4930. if (sde_encoder_check_curr_mode(encoder,
  4931. MSM_DISPLAY_VIDEO_MODE))
  4932. is_vid = true;
  4933. if (is_vid)
  4934. break;
  4935. }
  4936. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4937. /*
  4938. * Increment trigger offset for vidoe mode alone as its release fence
  4939. * can be triggered only after the next frame-update. For cmd mode &
  4940. * virtual displays the release fence for the current frame can be
  4941. * triggered right after PP_DONE/WB_DONE interrupt
  4942. */
  4943. if (is_vid)
  4944. offset++;
  4945. /*
  4946. * Hwcomposer now queries the fences using the commit list in atomic
  4947. * commit ioctl. The offset should be set to next timeline
  4948. * which will be incremented during the prepare commit phase
  4949. */
  4950. offset++;
  4951. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4952. }
  4953. /**
  4954. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4955. * @crtc: Pointer to drm crtc structure
  4956. * @state: Pointer to drm crtc state structure
  4957. * @property: Pointer to targeted drm property
  4958. * @val: Updated property value
  4959. * @Returns: Zero on success
  4960. */
  4961. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4962. struct drm_crtc_state *state,
  4963. struct drm_property *property,
  4964. uint64_t val)
  4965. {
  4966. struct sde_crtc *sde_crtc;
  4967. struct sde_crtc_state *cstate;
  4968. int idx, ret;
  4969. uint64_t fence_user_fd;
  4970. uint64_t __user prev_user_fd;
  4971. if (!crtc || !state || !property) {
  4972. SDE_ERROR("invalid argument(s)\n");
  4973. return -EINVAL;
  4974. }
  4975. sde_crtc = to_sde_crtc(crtc);
  4976. cstate = to_sde_crtc_state(state);
  4977. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4978. /* check with cp property system first */
  4979. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  4980. if (ret != -ENOENT)
  4981. goto exit;
  4982. /* if not handled by cp, check msm_property system */
  4983. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4984. &cstate->property_state, property, val);
  4985. if (ret)
  4986. goto exit;
  4987. idx = msm_property_index(&sde_crtc->property_info, property);
  4988. switch (idx) {
  4989. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4990. _sde_crtc_set_input_fence_timeout(cstate);
  4991. break;
  4992. case CRTC_PROP_DIM_LAYER_V1:
  4993. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4994. (void __user *)(uintptr_t)val);
  4995. break;
  4996. case CRTC_PROP_ROI_V1:
  4997. ret = _sde_crtc_set_roi_v1(state,
  4998. (void __user *)(uintptr_t)val);
  4999. break;
  5000. case CRTC_PROP_DEST_SCALER:
  5001. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5002. (void __user *)(uintptr_t)val);
  5003. break;
  5004. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5005. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5006. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5007. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5008. break;
  5009. case CRTC_PROP_CORE_CLK:
  5010. case CRTC_PROP_CORE_AB:
  5011. case CRTC_PROP_CORE_IB:
  5012. cstate->bw_control = true;
  5013. break;
  5014. case CRTC_PROP_LLCC_AB:
  5015. case CRTC_PROP_LLCC_IB:
  5016. case CRTC_PROP_DRAM_AB:
  5017. case CRTC_PROP_DRAM_IB:
  5018. cstate->bw_control = true;
  5019. cstate->bw_split_vote = true;
  5020. break;
  5021. case CRTC_PROP_OUTPUT_FENCE:
  5022. if (!val)
  5023. goto exit;
  5024. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5025. sizeof(uint64_t));
  5026. if (ret) {
  5027. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5028. ret = -EFAULT;
  5029. goto exit;
  5030. }
  5031. /*
  5032. * client is expected to reset the property to -1 before
  5033. * requesting for the release fence
  5034. */
  5035. if (prev_user_fd == -1) {
  5036. ret = _sde_crtc_get_output_fence(crtc, state,
  5037. &fence_user_fd);
  5038. if (ret) {
  5039. SDE_ERROR("fence create failed rc:%d\n", ret);
  5040. goto exit;
  5041. }
  5042. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5043. &fence_user_fd, sizeof(uint64_t));
  5044. if (ret) {
  5045. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5046. put_unused_fd(fence_user_fd);
  5047. ret = -EFAULT;
  5048. goto exit;
  5049. }
  5050. }
  5051. break;
  5052. case CRTC_PROP_NOISE_LAYER_V1:
  5053. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5054. (void __user *)(uintptr_t)val);
  5055. break;
  5056. case CRTC_PROP_FRAME_DATA_BUF:
  5057. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5058. break;
  5059. default:
  5060. /* nothing to do */
  5061. break;
  5062. }
  5063. exit:
  5064. if (ret) {
  5065. if (ret != -EPERM)
  5066. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5067. crtc->name, DRMID(property),
  5068. property->name, ret);
  5069. else
  5070. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5071. crtc->name, DRMID(property),
  5072. property->name, ret);
  5073. } else {
  5074. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5075. property->base.id, val);
  5076. }
  5077. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5078. return ret;
  5079. }
  5080. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5081. {
  5082. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5083. struct drm_encoder *encoder;
  5084. u32 min_transfer_time = 0, updated_fps = 0;
  5085. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5086. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5087. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5088. }
  5089. if (min_transfer_time) {
  5090. /* get fps by doing 1000 ms / transfer_time */
  5091. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5092. /* get line time by doing 1000ns / (fps * vactive) */
  5093. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5094. updated_fps * crtc->mode.vdisplay);
  5095. } else {
  5096. /* get line time by doing 1000ns / (fps * vtotal) */
  5097. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5098. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5099. }
  5100. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5101. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5102. }
  5103. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5104. {
  5105. struct drm_plane *plane;
  5106. struct drm_plane_state *state;
  5107. struct sde_plane_state *pstate;
  5108. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5109. state = plane->state;
  5110. if (!state)
  5111. continue;
  5112. pstate = to_sde_plane_state(state);
  5113. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5114. }
  5115. sde_crtc_update_line_time(crtc);
  5116. }
  5117. /**
  5118. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5119. * @crtc: Pointer to drm crtc structure
  5120. * @state: Pointer to drm crtc state structure
  5121. * @property: Pointer to targeted drm property
  5122. * @val: Pointer to variable for receiving property value
  5123. * @Returns: Zero on success
  5124. */
  5125. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5126. const struct drm_crtc_state *state,
  5127. struct drm_property *property,
  5128. uint64_t *val)
  5129. {
  5130. struct sde_crtc *sde_crtc;
  5131. struct sde_crtc_state *cstate;
  5132. int ret = -EINVAL, i;
  5133. if (!crtc || !state) {
  5134. SDE_ERROR("invalid argument(s)\n");
  5135. goto end;
  5136. }
  5137. sde_crtc = to_sde_crtc(crtc);
  5138. cstate = to_sde_crtc_state(state);
  5139. i = msm_property_index(&sde_crtc->property_info, property);
  5140. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5141. *val = ~0;
  5142. ret = 0;
  5143. } else {
  5144. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5145. &cstate->property_state, property, val);
  5146. if (ret)
  5147. ret = sde_cp_crtc_get_property(crtc, property, val);
  5148. }
  5149. if (ret)
  5150. DRM_ERROR("get property failed\n");
  5151. end:
  5152. return ret;
  5153. }
  5154. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5155. struct drm_crtc_state *crtc_state)
  5156. {
  5157. struct sde_crtc *sde_crtc;
  5158. struct sde_crtc_state *cstate;
  5159. struct drm_property *drm_prop;
  5160. enum msm_mdp_crtc_property prop_idx;
  5161. if (!crtc || !crtc_state) {
  5162. SDE_ERROR("invalid params\n");
  5163. return -EINVAL;
  5164. }
  5165. sde_crtc = to_sde_crtc(crtc);
  5166. cstate = to_sde_crtc_state(crtc_state);
  5167. sde_cp_crtc_clear(crtc);
  5168. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5169. uint64_t val = cstate->property_values[prop_idx].value;
  5170. uint64_t def;
  5171. int ret;
  5172. drm_prop = msm_property_index_to_drm_property(
  5173. &sde_crtc->property_info, prop_idx);
  5174. if (!drm_prop) {
  5175. /* not all props will be installed, based on caps */
  5176. SDE_DEBUG("%s: invalid property index %d\n",
  5177. sde_crtc->name, prop_idx);
  5178. continue;
  5179. }
  5180. def = msm_property_get_default(&sde_crtc->property_info,
  5181. prop_idx);
  5182. if (val == def)
  5183. continue;
  5184. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5185. sde_crtc->name, drm_prop->name, prop_idx, val,
  5186. def);
  5187. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5188. def);
  5189. if (ret) {
  5190. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5191. sde_crtc->name, prop_idx, ret);
  5192. continue;
  5193. }
  5194. }
  5195. /* disable clk and bw control until clk & bw properties are set */
  5196. cstate->bw_control = false;
  5197. cstate->bw_split_vote = false;
  5198. return 0;
  5199. }
  5200. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5201. {
  5202. struct sde_crtc *sde_crtc;
  5203. struct sde_crtc_mixer *m;
  5204. int i;
  5205. if (!crtc) {
  5206. SDE_ERROR("invalid argument\n");
  5207. return;
  5208. }
  5209. sde_crtc = to_sde_crtc(crtc);
  5210. sde_crtc->misr_enable_sui = enable;
  5211. sde_crtc->misr_frame_count = frame_count;
  5212. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5213. m = &sde_crtc->mixers[i];
  5214. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5215. continue;
  5216. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5217. }
  5218. }
  5219. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5220. struct sde_crtc_misr_info *crtc_misr_info)
  5221. {
  5222. struct sde_crtc *sde_crtc;
  5223. struct sde_kms *sde_kms;
  5224. if (!crtc_misr_info) {
  5225. SDE_ERROR("invalid misr info\n");
  5226. return;
  5227. }
  5228. crtc_misr_info->misr_enable = false;
  5229. crtc_misr_info->misr_frame_count = 0;
  5230. if (!crtc) {
  5231. SDE_ERROR("invalid crtc\n");
  5232. return;
  5233. }
  5234. sde_kms = _sde_crtc_get_kms(crtc);
  5235. if (!sde_kms) {
  5236. SDE_ERROR("invalid sde_kms\n");
  5237. return;
  5238. }
  5239. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5240. return;
  5241. sde_crtc = to_sde_crtc(crtc);
  5242. crtc_misr_info->misr_enable =
  5243. sde_crtc->misr_enable_debugfs ? true : false;
  5244. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5245. }
  5246. #ifdef CONFIG_DEBUG_FS
  5247. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5248. {
  5249. struct sde_crtc *sde_crtc;
  5250. struct sde_plane_state *pstate = NULL;
  5251. struct sde_crtc_mixer *m;
  5252. struct drm_crtc *crtc;
  5253. struct drm_plane *plane;
  5254. struct drm_display_mode *mode;
  5255. struct drm_framebuffer *fb;
  5256. struct drm_plane_state *state;
  5257. struct sde_crtc_state *cstate;
  5258. int i, out_width, out_height;
  5259. if (!s || !s->private)
  5260. return -EINVAL;
  5261. sde_crtc = s->private;
  5262. crtc = &sde_crtc->base;
  5263. cstate = to_sde_crtc_state(crtc->state);
  5264. mutex_lock(&sde_crtc->crtc_lock);
  5265. mode = &crtc->state->adjusted_mode;
  5266. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5267. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5268. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5269. mode->hdisplay, mode->vdisplay);
  5270. seq_puts(s, "\n");
  5271. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5272. m = &sde_crtc->mixers[i];
  5273. if (!m->hw_lm)
  5274. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5275. else if (!m->hw_ctl)
  5276. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5277. else
  5278. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5279. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5280. out_width, out_height);
  5281. }
  5282. seq_puts(s, "\n");
  5283. for (i = 0; i < cstate->num_dim_layers; i++) {
  5284. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5285. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5286. i, dim_layer->stage, dim_layer->flags);
  5287. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5288. dim_layer->rect.x, dim_layer->rect.y,
  5289. dim_layer->rect.w, dim_layer->rect.h);
  5290. seq_printf(s,
  5291. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5292. dim_layer->color_fill.color_0,
  5293. dim_layer->color_fill.color_1,
  5294. dim_layer->color_fill.color_2,
  5295. dim_layer->color_fill.color_3);
  5296. seq_puts(s, "\n");
  5297. }
  5298. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5299. pstate = to_sde_plane_state(plane->state);
  5300. state = plane->state;
  5301. if (!pstate || !state)
  5302. continue;
  5303. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5304. plane->base.id, pstate->stage, pstate->rotation);
  5305. if (plane->state->fb) {
  5306. fb = plane->state->fb;
  5307. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5308. fb->base.id, (char *) &fb->format->format,
  5309. fb->width, fb->height);
  5310. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5311. seq_printf(s, "cpp[%d]:%u ",
  5312. i, fb->format->cpp[i]);
  5313. seq_puts(s, "\n\t");
  5314. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5315. seq_puts(s, "\n");
  5316. seq_puts(s, "\t");
  5317. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5318. seq_printf(s, "pitches[%d]:%8u ", i,
  5319. fb->pitches[i]);
  5320. seq_puts(s, "\n");
  5321. seq_puts(s, "\t");
  5322. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5323. seq_printf(s, "offsets[%d]:%8u ", i,
  5324. fb->offsets[i]);
  5325. seq_puts(s, "\n");
  5326. }
  5327. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5328. state->src_x >> 16, state->src_y >> 16,
  5329. state->src_w >> 16, state->src_h >> 16);
  5330. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5331. state->crtc_x, state->crtc_y, state->crtc_w,
  5332. state->crtc_h);
  5333. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5334. pstate->multirect_mode, pstate->multirect_index);
  5335. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5336. pstate->excl_rect.x, pstate->excl_rect.y,
  5337. pstate->excl_rect.w, pstate->excl_rect.h);
  5338. seq_puts(s, "\n");
  5339. }
  5340. if (sde_crtc->vblank_cb_count) {
  5341. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5342. u32 diff_ms = ktime_to_ms(diff);
  5343. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5344. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5345. seq_printf(s,
  5346. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5347. fps, sde_crtc->vblank_cb_count,
  5348. ktime_to_ms(diff), sde_crtc->play_count);
  5349. /* reset time & count for next measurement */
  5350. sde_crtc->vblank_cb_count = 0;
  5351. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5352. }
  5353. mutex_unlock(&sde_crtc->crtc_lock);
  5354. return 0;
  5355. }
  5356. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5357. {
  5358. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5359. }
  5360. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5361. const char __user *user_buf, size_t count, loff_t *ppos)
  5362. {
  5363. struct drm_crtc *crtc;
  5364. struct sde_crtc *sde_crtc;
  5365. char buf[MISR_BUFF_SIZE + 1];
  5366. u32 frame_count, enable;
  5367. size_t buff_copy;
  5368. struct sde_kms *sde_kms;
  5369. if (!file || !file->private_data)
  5370. return -EINVAL;
  5371. sde_crtc = file->private_data;
  5372. crtc = &sde_crtc->base;
  5373. sde_kms = _sde_crtc_get_kms(crtc);
  5374. if (!sde_kms) {
  5375. SDE_ERROR("invalid sde_kms\n");
  5376. return -EINVAL;
  5377. }
  5378. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5379. if (copy_from_user(buf, user_buf, buff_copy)) {
  5380. SDE_ERROR("buffer copy failed\n");
  5381. return -EINVAL;
  5382. }
  5383. buf[buff_copy] = 0; /* end of string */
  5384. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5385. return -EINVAL;
  5386. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5387. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5388. DRMID(crtc));
  5389. return -EINVAL;
  5390. }
  5391. sde_crtc->misr_enable_debugfs = enable;
  5392. sde_crtc->misr_frame_count = frame_count;
  5393. sde_crtc->misr_reconfigure = true;
  5394. return count;
  5395. }
  5396. static ssize_t _sde_crtc_misr_read(struct file *file,
  5397. char __user *user_buff, size_t count, loff_t *ppos)
  5398. {
  5399. struct drm_crtc *crtc;
  5400. struct sde_crtc *sde_crtc;
  5401. struct sde_kms *sde_kms;
  5402. struct sde_crtc_mixer *m;
  5403. struct sde_vm_ops *vm_ops;
  5404. int i = 0, rc;
  5405. ssize_t len = 0;
  5406. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5407. if (*ppos)
  5408. return 0;
  5409. if (!file || !file->private_data)
  5410. return -EINVAL;
  5411. sde_crtc = file->private_data;
  5412. crtc = &sde_crtc->base;
  5413. sde_kms = _sde_crtc_get_kms(crtc);
  5414. if (!sde_kms)
  5415. return -EINVAL;
  5416. rc = pm_runtime_get_sync(crtc->dev->dev);
  5417. if (rc < 0)
  5418. return rc;
  5419. vm_ops = sde_vm_get_ops(sde_kms);
  5420. sde_vm_lock(sde_kms);
  5421. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  5422. SDE_DEBUG("op not supported due to HW unavailability\n");
  5423. rc = -EOPNOTSUPP;
  5424. goto end;
  5425. }
  5426. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5427. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5428. rc = -EOPNOTSUPP;
  5429. goto end;
  5430. }
  5431. if (!sde_crtc->misr_enable_debugfs) {
  5432. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5433. "disabled\n");
  5434. goto buff_check;
  5435. }
  5436. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5437. u32 misr_value = 0;
  5438. m = &sde_crtc->mixers[i];
  5439. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5440. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5441. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5442. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5443. }
  5444. continue;
  5445. }
  5446. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5447. if (rc) {
  5448. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5449. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5450. continue;
  5451. } else {
  5452. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5453. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5454. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5455. }
  5456. }
  5457. buff_check:
  5458. if (count <= len) {
  5459. len = 0;
  5460. goto end;
  5461. }
  5462. if (copy_to_user(user_buff, buf, len)) {
  5463. len = -EFAULT;
  5464. goto end;
  5465. }
  5466. *ppos += len; /* increase offset */
  5467. end:
  5468. sde_vm_unlock(sde_kms);
  5469. pm_runtime_put_sync(crtc->dev->dev);
  5470. return len;
  5471. }
  5472. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5473. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5474. { \
  5475. return single_open(file, __prefix ## _show, inode->i_private); \
  5476. } \
  5477. static const struct file_operations __prefix ## _fops = { \
  5478. .owner = THIS_MODULE, \
  5479. .open = __prefix ## _open, \
  5480. .release = single_release, \
  5481. .read = seq_read, \
  5482. .llseek = seq_lseek, \
  5483. }
  5484. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5485. {
  5486. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5487. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5488. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5489. int i;
  5490. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5491. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5492. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5493. crtc->state));
  5494. seq_printf(s, "core_clk_rate: %llu\n",
  5495. sde_crtc->cur_perf.core_clk_rate);
  5496. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5497. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5498. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5499. sde_power_handle_get_dbus_name(i),
  5500. sde_crtc->cur_perf.bw_ctl[i]);
  5501. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5502. sde_power_handle_get_dbus_name(i),
  5503. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5504. }
  5505. return 0;
  5506. }
  5507. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5508. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5509. {
  5510. struct drm_crtc *crtc;
  5511. struct drm_plane *plane;
  5512. struct drm_connector *conn;
  5513. struct drm_mode_object *drm_obj;
  5514. struct sde_crtc *sde_crtc;
  5515. struct sde_crtc_state *cstate;
  5516. struct sde_fence_context *ctx;
  5517. struct drm_connector_list_iter conn_iter;
  5518. struct drm_device *dev;
  5519. if (!s || !s->private)
  5520. return -EINVAL;
  5521. sde_crtc = s->private;
  5522. crtc = &sde_crtc->base;
  5523. dev = crtc->dev;
  5524. cstate = to_sde_crtc_state(crtc->state);
  5525. if (!sde_crtc->kickoff_in_progress)
  5526. goto skip_input_fence;
  5527. /* Dump input fence info */
  5528. seq_puts(s, "===Input fence===\n");
  5529. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5530. struct sde_plane_state *pstate;
  5531. struct dma_fence *fence;
  5532. pstate = to_sde_plane_state(plane->state);
  5533. if (!pstate)
  5534. continue;
  5535. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5536. pstate->stage);
  5537. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5538. if (pstate->input_fence) {
  5539. rcu_read_lock();
  5540. fence = dma_fence_get_rcu(pstate->input_fence);
  5541. rcu_read_unlock();
  5542. if (fence) {
  5543. sde_fence_list_dump(fence, &s);
  5544. dma_fence_put(fence);
  5545. }
  5546. }
  5547. }
  5548. skip_input_fence:
  5549. /* Dump release fence info */
  5550. seq_puts(s, "\n");
  5551. seq_puts(s, "===Release fence===\n");
  5552. ctx = sde_crtc->output_fence;
  5553. drm_obj = &crtc->base;
  5554. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5555. seq_puts(s, "\n");
  5556. /* Dump retire fence info */
  5557. seq_puts(s, "===Retire fence===\n");
  5558. drm_connector_list_iter_begin(dev, &conn_iter);
  5559. drm_for_each_connector_iter(conn, &conn_iter)
  5560. if (conn->state && conn->state->crtc == crtc &&
  5561. cstate->num_connectors < MAX_CONNECTORS) {
  5562. struct sde_connector *c_conn;
  5563. c_conn = to_sde_connector(conn);
  5564. ctx = c_conn->retire_fence;
  5565. drm_obj = &conn->base;
  5566. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5567. }
  5568. drm_connector_list_iter_end(&conn_iter);
  5569. seq_puts(s, "\n");
  5570. return 0;
  5571. }
  5572. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5573. {
  5574. return single_open(file, _sde_debugfs_fence_status_show,
  5575. inode->i_private);
  5576. }
  5577. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5578. {
  5579. struct sde_crtc *sde_crtc;
  5580. struct sde_kms *sde_kms;
  5581. static const struct file_operations debugfs_status_fops = {
  5582. .open = _sde_debugfs_status_open,
  5583. .read = seq_read,
  5584. .llseek = seq_lseek,
  5585. .release = single_release,
  5586. };
  5587. static const struct file_operations debugfs_misr_fops = {
  5588. .open = simple_open,
  5589. .read = _sde_crtc_misr_read,
  5590. .write = _sde_crtc_misr_setup,
  5591. };
  5592. static const struct file_operations debugfs_fps_fops = {
  5593. .open = _sde_debugfs_fps_status,
  5594. .read = seq_read,
  5595. };
  5596. static const struct file_operations debugfs_fence_fops = {
  5597. .open = _sde_debugfs_fence_status,
  5598. .read = seq_read,
  5599. };
  5600. if (!crtc)
  5601. return -EINVAL;
  5602. sde_crtc = to_sde_crtc(crtc);
  5603. sde_kms = _sde_crtc_get_kms(crtc);
  5604. if (!sde_kms)
  5605. return -EINVAL;
  5606. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5607. crtc->dev->primary->debugfs_root);
  5608. if (!sde_crtc->debugfs_root)
  5609. return -ENOMEM;
  5610. /* don't error check these */
  5611. debugfs_create_file("status", 0400,
  5612. sde_crtc->debugfs_root,
  5613. sde_crtc, &debugfs_status_fops);
  5614. debugfs_create_file("state", 0400,
  5615. sde_crtc->debugfs_root,
  5616. &sde_crtc->base,
  5617. &sde_crtc_debugfs_state_fops);
  5618. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5619. sde_crtc, &debugfs_misr_fops);
  5620. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5621. sde_crtc, &debugfs_fps_fops);
  5622. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5623. sde_crtc, &debugfs_fence_fops);
  5624. return 0;
  5625. }
  5626. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5627. {
  5628. struct sde_crtc *sde_crtc;
  5629. if (!crtc)
  5630. return;
  5631. sde_crtc = to_sde_crtc(crtc);
  5632. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5633. }
  5634. #else
  5635. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5636. {
  5637. return 0;
  5638. }
  5639. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5640. {
  5641. }
  5642. #endif /* CONFIG_DEBUG_FS */
  5643. static void vblank_ctrl_worker(struct kthread_work *work)
  5644. {
  5645. struct vblank_work *cur_work = container_of(work,
  5646. struct vblank_work, work);
  5647. struct msm_drm_private *priv = cur_work->priv;
  5648. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5649. kfree(cur_work);
  5650. }
  5651. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5652. int crtc_id, bool enable)
  5653. {
  5654. struct vblank_work *cur_work;
  5655. struct drm_crtc *crtc;
  5656. struct kthread_worker *worker;
  5657. if (!priv || crtc_id >= priv->num_crtcs)
  5658. return -EINVAL;
  5659. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5660. if (!cur_work)
  5661. return -ENOMEM;
  5662. crtc = priv->crtcs[crtc_id];
  5663. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5664. cur_work->crtc_id = crtc_id;
  5665. cur_work->enable = enable;
  5666. cur_work->priv = priv;
  5667. worker = &priv->event_thread[crtc_id].worker;
  5668. kthread_queue_work(worker, &cur_work->work);
  5669. return 0;
  5670. }
  5671. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5672. {
  5673. struct drm_device *dev = crtc->dev;
  5674. unsigned int pipe = crtc->index;
  5675. struct msm_drm_private *priv = dev->dev_private;
  5676. struct msm_kms *kms = priv->kms;
  5677. if (!kms)
  5678. return -ENXIO;
  5679. DBG("dev=%pK, crtc=%u", dev, pipe);
  5680. return vblank_ctrl_queue_work(priv, pipe, true);
  5681. }
  5682. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5683. {
  5684. struct drm_device *dev = crtc->dev;
  5685. unsigned int pipe = crtc->index;
  5686. struct msm_drm_private *priv = dev->dev_private;
  5687. struct msm_kms *kms = priv->kms;
  5688. if (!kms)
  5689. return;
  5690. DBG("dev=%pK, crtc=%u", dev, pipe);
  5691. vblank_ctrl_queue_work(priv, pipe, false);
  5692. }
  5693. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5694. {
  5695. return _sde_crtc_init_debugfs(crtc);
  5696. }
  5697. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5698. {
  5699. _sde_crtc_destroy_debugfs(crtc);
  5700. }
  5701. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5702. .set_config = drm_atomic_helper_set_config,
  5703. .destroy = sde_crtc_destroy,
  5704. .enable_vblank = sde_crtc_enable_vblank,
  5705. .disable_vblank = sde_crtc_disable_vblank,
  5706. .page_flip = drm_atomic_helper_page_flip,
  5707. .atomic_set_property = sde_crtc_atomic_set_property,
  5708. .atomic_get_property = sde_crtc_atomic_get_property,
  5709. .reset = sde_crtc_reset,
  5710. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5711. .atomic_destroy_state = sde_crtc_destroy_state,
  5712. .late_register = sde_crtc_late_register,
  5713. .early_unregister = sde_crtc_early_unregister,
  5714. };
  5715. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5716. .set_config = drm_atomic_helper_set_config,
  5717. .destroy = sde_crtc_destroy,
  5718. .enable_vblank = sde_crtc_enable_vblank,
  5719. .disable_vblank = sde_crtc_disable_vblank,
  5720. .page_flip = drm_atomic_helper_page_flip,
  5721. .atomic_set_property = sde_crtc_atomic_set_property,
  5722. .atomic_get_property = sde_crtc_atomic_get_property,
  5723. .reset = sde_crtc_reset,
  5724. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5725. .atomic_destroy_state = sde_crtc_destroy_state,
  5726. .late_register = sde_crtc_late_register,
  5727. .early_unregister = sde_crtc_early_unregister,
  5728. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5729. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5730. };
  5731. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5732. .mode_fixup = sde_crtc_mode_fixup,
  5733. .disable = sde_crtc_disable,
  5734. .atomic_enable = sde_crtc_enable,
  5735. .atomic_check = sde_crtc_atomic_check,
  5736. .atomic_begin = sde_crtc_atomic_begin,
  5737. .atomic_flush = sde_crtc_atomic_flush,
  5738. };
  5739. static void _sde_crtc_event_cb(struct kthread_work *work)
  5740. {
  5741. struct sde_crtc_event *event;
  5742. struct sde_crtc *sde_crtc;
  5743. unsigned long irq_flags;
  5744. if (!work) {
  5745. SDE_ERROR("invalid work item\n");
  5746. return;
  5747. }
  5748. event = container_of(work, struct sde_crtc_event, kt_work);
  5749. /* set sde_crtc to NULL for static work structures */
  5750. sde_crtc = event->sde_crtc;
  5751. if (!sde_crtc)
  5752. return;
  5753. if (event->cb_func)
  5754. event->cb_func(&sde_crtc->base, event->usr);
  5755. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5756. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5757. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5758. }
  5759. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5760. void (*func)(struct drm_crtc *crtc, void *usr),
  5761. void *usr, bool color_processing_event)
  5762. {
  5763. unsigned long irq_flags;
  5764. struct sde_crtc *sde_crtc;
  5765. struct msm_drm_private *priv;
  5766. struct sde_crtc_event *event = NULL;
  5767. u32 crtc_id;
  5768. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5769. SDE_ERROR("invalid parameters\n");
  5770. return -EINVAL;
  5771. }
  5772. sde_crtc = to_sde_crtc(crtc);
  5773. priv = crtc->dev->dev_private;
  5774. crtc_id = drm_crtc_index(crtc);
  5775. /*
  5776. * Obtain an event struct from the private cache. This event
  5777. * queue may be called from ISR contexts, so use a private
  5778. * cache to avoid calling any memory allocation functions.
  5779. */
  5780. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5781. if (!list_empty(&sde_crtc->event_free_list)) {
  5782. event = list_first_entry(&sde_crtc->event_free_list,
  5783. struct sde_crtc_event, list);
  5784. list_del_init(&event->list);
  5785. }
  5786. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5787. if (!event)
  5788. return -ENOMEM;
  5789. /* populate event node */
  5790. event->sde_crtc = sde_crtc;
  5791. event->cb_func = func;
  5792. event->usr = usr;
  5793. /* queue new event request */
  5794. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5795. if (color_processing_event)
  5796. kthread_queue_work(&priv->pp_event_worker,
  5797. &event->kt_work);
  5798. else
  5799. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5800. &event->kt_work);
  5801. return 0;
  5802. }
  5803. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5804. {
  5805. int i, rc = 0;
  5806. if (!sde_crtc) {
  5807. SDE_ERROR("invalid crtc\n");
  5808. return -EINVAL;
  5809. }
  5810. spin_lock_init(&sde_crtc->event_lock);
  5811. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5812. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5813. list_add_tail(&sde_crtc->event_cache[i].list,
  5814. &sde_crtc->event_free_list);
  5815. return rc;
  5816. }
  5817. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5818. enum sde_crtc_cache_state state,
  5819. bool is_vidmode)
  5820. {
  5821. struct drm_plane *plane;
  5822. struct sde_crtc *sde_crtc;
  5823. struct sde_kms *sde_kms;
  5824. if (!crtc || !crtc->dev)
  5825. return;
  5826. sde_kms = _sde_crtc_get_kms(crtc);
  5827. if (!sde_kms || !sde_kms->catalog) {
  5828. SDE_ERROR("invalid params\n");
  5829. return;
  5830. }
  5831. if (!sde_kms->catalog->syscache_supported) {
  5832. SDE_DEBUG("syscache not supported\n");
  5833. return;
  5834. }
  5835. sde_crtc = to_sde_crtc(crtc);
  5836. if (sde_crtc->cache_state == state)
  5837. return;
  5838. switch (state) {
  5839. case CACHE_STATE_NORMAL:
  5840. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5841. && !is_vidmode)
  5842. return;
  5843. kthread_cancel_delayed_work_sync(
  5844. &sde_crtc->static_cache_read_work);
  5845. break;
  5846. case CACHE_STATE_PRE_CACHE:
  5847. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5848. return;
  5849. break;
  5850. case CACHE_STATE_FRAME_WRITE:
  5851. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5852. return;
  5853. break;
  5854. case CACHE_STATE_FRAME_READ:
  5855. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5856. return;
  5857. break;
  5858. case CACHE_STATE_DISABLED:
  5859. break;
  5860. default:
  5861. return;
  5862. }
  5863. sde_crtc->cache_state = state;
  5864. drm_atomic_crtc_for_each_plane(plane, crtc)
  5865. sde_plane_static_img_control(plane, state);
  5866. }
  5867. /*
  5868. * __sde_crtc_static_cache_read_work - transition to cache read
  5869. */
  5870. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5871. {
  5872. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5873. static_cache_read_work.work);
  5874. struct drm_crtc *crtc = &sde_crtc->base;
  5875. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5876. struct drm_encoder *enc, *drm_enc = NULL;
  5877. struct drm_plane *plane;
  5878. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5879. return;
  5880. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5881. drm_enc = enc;
  5882. if (sde_encoder_in_clone_mode(drm_enc))
  5883. return;
  5884. }
  5885. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5886. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5887. !ctl);
  5888. return;
  5889. }
  5890. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5891. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5892. /* flush only the sys-cache enabled SSPPs */
  5893. if (ctl->ops.clear_pending_flush)
  5894. ctl->ops.clear_pending_flush(ctl);
  5895. drm_atomic_crtc_for_each_plane(plane, crtc)
  5896. sde_plane_ctl_flush(plane, ctl, true);
  5897. /* kickoff encoder and wait for VBLANK */
  5898. sde_encoder_kickoff(drm_enc, false, false);
  5899. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5900. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5901. }
  5902. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5903. {
  5904. struct drm_device *dev;
  5905. struct msm_drm_private *priv;
  5906. struct msm_drm_thread *disp_thread;
  5907. struct sde_crtc *sde_crtc;
  5908. struct sde_crtc_state *cstate;
  5909. u32 msecs_fps = 0;
  5910. if (!crtc)
  5911. return;
  5912. dev = crtc->dev;
  5913. sde_crtc = to_sde_crtc(crtc);
  5914. cstate = to_sde_crtc_state(crtc->state);
  5915. if (!dev || !dev->dev_private || !sde_crtc)
  5916. return;
  5917. priv = dev->dev_private;
  5918. disp_thread = &priv->disp_thread[crtc->index];
  5919. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5920. return;
  5921. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5922. /* Kickoff transition to read state after next vblank */
  5923. kthread_queue_delayed_work(&disp_thread->worker,
  5924. &sde_crtc->static_cache_read_work,
  5925. msecs_to_jiffies(msecs_fps));
  5926. }
  5927. /*
  5928. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5929. */
  5930. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5931. {
  5932. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5933. idle_notify_work.work);
  5934. struct drm_crtc *crtc;
  5935. int ret = 0;
  5936. if (!sde_crtc) {
  5937. SDE_ERROR("invalid sde crtc\n");
  5938. } else {
  5939. crtc = &sde_crtc->base;
  5940. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5941. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5942. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5943. }
  5944. }
  5945. /* initialize crtc */
  5946. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5947. {
  5948. struct drm_crtc *crtc = NULL;
  5949. struct sde_crtc *sde_crtc = NULL;
  5950. struct msm_drm_private *priv = NULL;
  5951. struct sde_kms *kms = NULL;
  5952. const struct drm_crtc_funcs *crtc_funcs;
  5953. int i, rc;
  5954. priv = dev->dev_private;
  5955. kms = to_sde_kms(priv->kms);
  5956. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5957. if (!sde_crtc)
  5958. return ERR_PTR(-ENOMEM);
  5959. crtc = &sde_crtc->base;
  5960. crtc->dev = dev;
  5961. mutex_init(&sde_crtc->crtc_lock);
  5962. spin_lock_init(&sde_crtc->spin_lock);
  5963. spin_lock_init(&sde_crtc->fevent_spin_lock);
  5964. atomic_set(&sde_crtc->frame_pending, 0);
  5965. sde_crtc->enabled = false;
  5966. sde_crtc->kickoff_in_progress = false;
  5967. /* Below parameters are for fps calculation for sysfs node */
  5968. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5969. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5970. sizeof(ktime_t), GFP_KERNEL);
  5971. if (!sde_crtc->fps_info.time_buf)
  5972. SDE_ERROR("invalid buffer\n");
  5973. else
  5974. memset(sde_crtc->fps_info.time_buf, 0,
  5975. sizeof(*(sde_crtc->fps_info.time_buf)));
  5976. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5977. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5978. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5979. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5980. list_add(&sde_crtc->frame_events[i].list,
  5981. &sde_crtc->frame_event_list);
  5982. kthread_init_work(&sde_crtc->frame_events[i].work,
  5983. sde_crtc_frame_event_work);
  5984. }
  5985. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5986. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5987. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5988. /* save user friendly CRTC name for later */
  5989. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5990. /* initialize event handling */
  5991. rc = _sde_crtc_init_events(sde_crtc);
  5992. if (rc) {
  5993. drm_crtc_cleanup(crtc);
  5994. kfree(sde_crtc);
  5995. return ERR_PTR(rc);
  5996. }
  5997. /* initialize output fence support */
  5998. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5999. if (IS_ERR(sde_crtc->output_fence)) {
  6000. rc = PTR_ERR(sde_crtc->output_fence);
  6001. SDE_ERROR("failed to init fence, %d\n", rc);
  6002. drm_crtc_cleanup(crtc);
  6003. kfree(sde_crtc);
  6004. return ERR_PTR(rc);
  6005. }
  6006. /* create CRTC properties */
  6007. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6008. priv->crtc_property, sde_crtc->property_data,
  6009. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6010. sizeof(struct sde_crtc_state));
  6011. sde_crtc_install_properties(crtc, kms->catalog);
  6012. /* Install color processing properties */
  6013. sde_cp_crtc_init(crtc);
  6014. sde_cp_crtc_install_properties(crtc);
  6015. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6016. sde_crtc->cur_perf.llcc_active[i] = false;
  6017. sde_crtc->new_perf.llcc_active[i] = false;
  6018. }
  6019. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  6020. __sde_crtc_idle_notify_work);
  6021. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6022. __sde_crtc_static_cache_read_work);
  6023. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6024. return crtc;
  6025. }
  6026. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6027. {
  6028. struct sde_crtc *sde_crtc;
  6029. int rc = 0;
  6030. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6031. SDE_ERROR("invalid input param(s)\n");
  6032. rc = -EINVAL;
  6033. goto end;
  6034. }
  6035. sde_crtc = to_sde_crtc(crtc);
  6036. sde_crtc->sysfs_dev = device_create_with_groups(
  6037. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6038. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6039. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6040. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6041. PTR_ERR(sde_crtc->sysfs_dev));
  6042. if (!sde_crtc->sysfs_dev)
  6043. rc = -EINVAL;
  6044. else
  6045. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6046. goto end;
  6047. }
  6048. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6049. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6050. if (!sde_crtc->vsync_event_sf)
  6051. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6052. crtc->base.id);
  6053. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6054. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6055. if (!sde_crtc->retire_frame_event_sf)
  6056. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6057. crtc->base.id);
  6058. end:
  6059. return rc;
  6060. }
  6061. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6062. struct drm_crtc *crtc_drm, u32 event)
  6063. {
  6064. struct sde_crtc *crtc = NULL;
  6065. struct sde_crtc_irq_info *node;
  6066. unsigned long flags;
  6067. bool found = false;
  6068. int ret, i = 0;
  6069. bool add_event = false;
  6070. crtc = to_sde_crtc(crtc_drm);
  6071. spin_lock_irqsave(&crtc->spin_lock, flags);
  6072. list_for_each_entry(node, &crtc->user_event_list, list) {
  6073. if (node->event == event) {
  6074. found = true;
  6075. break;
  6076. }
  6077. }
  6078. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6079. /* event already enabled */
  6080. if (found)
  6081. return 0;
  6082. node = NULL;
  6083. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6084. if (custom_events[i].event == event &&
  6085. custom_events[i].func) {
  6086. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6087. if (!node)
  6088. return -ENOMEM;
  6089. INIT_LIST_HEAD(&node->list);
  6090. INIT_LIST_HEAD(&node->irq.list);
  6091. node->func = custom_events[i].func;
  6092. node->event = event;
  6093. node->state = IRQ_NOINIT;
  6094. spin_lock_init(&node->state_lock);
  6095. break;
  6096. }
  6097. }
  6098. if (!node) {
  6099. SDE_ERROR("unsupported event %x\n", event);
  6100. return -EINVAL;
  6101. }
  6102. ret = 0;
  6103. if (crtc_drm->enabled) {
  6104. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6105. if (ret < 0) {
  6106. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6107. kfree(node);
  6108. return ret;
  6109. }
  6110. INIT_LIST_HEAD(&node->irq.list);
  6111. mutex_lock(&crtc->crtc_lock);
  6112. ret = node->func(crtc_drm, true, &node->irq);
  6113. if (!ret) {
  6114. spin_lock_irqsave(&crtc->spin_lock, flags);
  6115. list_add_tail(&node->list, &crtc->user_event_list);
  6116. add_event = true;
  6117. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6118. }
  6119. mutex_unlock(&crtc->crtc_lock);
  6120. pm_runtime_put_sync(crtc_drm->dev->dev);
  6121. }
  6122. if (add_event)
  6123. return 0;
  6124. if (!ret) {
  6125. spin_lock_irqsave(&crtc->spin_lock, flags);
  6126. list_add_tail(&node->list, &crtc->user_event_list);
  6127. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6128. } else {
  6129. kfree(node);
  6130. }
  6131. return ret;
  6132. }
  6133. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6134. struct drm_crtc *crtc_drm, u32 event)
  6135. {
  6136. struct sde_crtc *crtc = NULL;
  6137. struct sde_crtc_irq_info *node = NULL;
  6138. unsigned long flags;
  6139. bool found = false;
  6140. int ret;
  6141. crtc = to_sde_crtc(crtc_drm);
  6142. spin_lock_irqsave(&crtc->spin_lock, flags);
  6143. list_for_each_entry(node, &crtc->user_event_list, list) {
  6144. if (node->event == event) {
  6145. list_del_init(&node->list);
  6146. found = true;
  6147. break;
  6148. }
  6149. }
  6150. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6151. /* event already disabled */
  6152. if (!found)
  6153. return 0;
  6154. /**
  6155. * crtc is disabled interrupts are cleared remove from the list,
  6156. * no need to disable/de-register.
  6157. */
  6158. if (!crtc_drm->enabled) {
  6159. kfree(node);
  6160. return 0;
  6161. }
  6162. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6163. if (ret < 0) {
  6164. SDE_ERROR("failed to enable power resource %d\n", ret);
  6165. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6166. kfree(node);
  6167. return ret;
  6168. }
  6169. ret = node->func(crtc_drm, false, &node->irq);
  6170. if (ret) {
  6171. spin_lock_irqsave(&crtc->spin_lock, flags);
  6172. list_add_tail(&node->list, &crtc->user_event_list);
  6173. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6174. } else {
  6175. kfree(node);
  6176. }
  6177. pm_runtime_put_sync(crtc_drm->dev->dev);
  6178. return ret;
  6179. }
  6180. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6181. struct drm_crtc *crtc_drm, u32 event, bool en)
  6182. {
  6183. struct sde_crtc *crtc = NULL;
  6184. int ret;
  6185. crtc = to_sde_crtc(crtc_drm);
  6186. if (!crtc || !kms || !kms->dev) {
  6187. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6188. kms, ((kms) ? (kms->dev) : NULL));
  6189. return -EINVAL;
  6190. }
  6191. if (en)
  6192. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6193. else
  6194. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6195. return ret;
  6196. }
  6197. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6198. bool en, struct sde_irq_callback *irq)
  6199. {
  6200. return 0;
  6201. }
  6202. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6203. struct sde_irq_callback *noirq)
  6204. {
  6205. /*
  6206. * IRQ object noirq is not being used here since there is
  6207. * no crtc irq from pm event.
  6208. */
  6209. return 0;
  6210. }
  6211. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6212. bool en, struct sde_irq_callback *irq)
  6213. {
  6214. return 0;
  6215. }
  6216. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6217. bool en, struct sde_irq_callback *irq)
  6218. {
  6219. return 0;
  6220. }
  6221. /**
  6222. * sde_crtc_update_cont_splash_settings - update mixer settings
  6223. * and initial clk during device bootup for cont_splash use case
  6224. * @crtc: Pointer to drm crtc structure
  6225. */
  6226. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6227. {
  6228. struct sde_kms *kms = NULL;
  6229. struct msm_drm_private *priv;
  6230. struct sde_crtc *sde_crtc;
  6231. u64 rate;
  6232. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6233. SDE_ERROR("invalid crtc\n");
  6234. return;
  6235. }
  6236. priv = crtc->dev->dev_private;
  6237. kms = to_sde_kms(priv->kms);
  6238. if (!kms || !kms->catalog) {
  6239. SDE_ERROR("invalid parameters\n");
  6240. return;
  6241. }
  6242. _sde_crtc_setup_mixers(crtc);
  6243. sde_cp_crtc_refresh_status_properties(crtc);
  6244. crtc->enabled = true;
  6245. /* update core clk value for initial state with cont-splash */
  6246. sde_crtc = to_sde_crtc(crtc);
  6247. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6248. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6249. rate : kms->perf.max_core_clk_rate;
  6250. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6251. }
  6252. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6253. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6254. {
  6255. struct sde_lm_cfg *lm;
  6256. char feature_name[256];
  6257. u32 version;
  6258. if (!catalog->mixer_count)
  6259. return;
  6260. lm = &catalog->mixer[0];
  6261. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6262. return;
  6263. version = lm->sblk->nlayer.version >> 16;
  6264. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6265. switch (version) {
  6266. case 1:
  6267. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6268. msm_property_install_volatile_range(&sde_crtc->property_info,
  6269. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6270. break;
  6271. default:
  6272. SDE_ERROR("unsupported noise layer version %d\n", version);
  6273. break;
  6274. }
  6275. }
  6276. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6277. struct sde_crtc_state *cstate,
  6278. void __user *usr_ptr)
  6279. {
  6280. int ret;
  6281. if (!sde_crtc || !cstate) {
  6282. SDE_ERROR("invalid sde_crtc/state\n");
  6283. return -EINVAL;
  6284. }
  6285. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6286. if (!usr_ptr) {
  6287. SDE_DEBUG("noise layer removed\n");
  6288. cstate->noise_layer_en = false;
  6289. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6290. return 0;
  6291. }
  6292. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6293. sizeof(cstate->layer_cfg));
  6294. if (ret) {
  6295. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6296. return -EFAULT;
  6297. }
  6298. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6299. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6300. !cstate->layer_cfg.attn_factor ||
  6301. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6302. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6303. !cstate->layer_cfg.alpha_noise ||
  6304. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6305. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6306. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6307. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6308. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6309. return -EINVAL;
  6310. }
  6311. cstate->noise_layer_en = true;
  6312. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6313. return 0;
  6314. }
  6315. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6316. struct drm_crtc_state *state)
  6317. {
  6318. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6319. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6320. struct sde_hw_mixer *lm;
  6321. int i;
  6322. struct sde_hw_noise_layer_cfg cfg;
  6323. struct sde_kms *kms;
  6324. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6325. return;
  6326. kms = _sde_crtc_get_kms(crtc);
  6327. if (!kms || !kms->catalog) {
  6328. SDE_ERROR("Invalid kms\n");
  6329. return;
  6330. }
  6331. cfg.flags = cstate->layer_cfg.flags;
  6332. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6333. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6334. cfg.strength = cstate->layer_cfg.strength;
  6335. if (!kms->catalog->has_base_layer) {
  6336. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6337. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6338. } else {
  6339. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6340. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6341. }
  6342. for (i = 0; i < scrtc->num_mixers; i++) {
  6343. lm = scrtc->mixers[i].hw_lm;
  6344. if (!lm->ops.setup_noise_layer)
  6345. break;
  6346. if (!cstate->noise_layer_en)
  6347. lm->ops.setup_noise_layer(lm, NULL);
  6348. else
  6349. lm->ops.setup_noise_layer(lm, &cfg);
  6350. }
  6351. if (!cstate->noise_layer_en)
  6352. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6353. }
  6354. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6355. {
  6356. sde_cp_disable_features(crtc);
  6357. }