sde_kms.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <linux/soc/qcom/panel_event_notifier.h>
  28. #include <drm/drm_atomic_uapi.h>
  29. #include <drm/drm_probe_helper.h>
  30. #include "msm_drv.h"
  31. #include "msm_mmu.h"
  32. #include "msm_gem.h"
  33. #include "dsi_display.h"
  34. #include "dsi_drm.h"
  35. #include "sde_wb.h"
  36. #include "dp_display.h"
  37. #include "dp_drm.h"
  38. #include "dp_mst_drm.h"
  39. #include "sde_kms.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_formats.h"
  42. #include "sde_hw_vbif.h"
  43. #include "sde_vbif.h"
  44. #include "sde_encoder.h"
  45. #include "sde_plane.h"
  46. #include "sde_crtc.h"
  47. #include "sde_color_processing.h"
  48. #include "sde_reg_dma.h"
  49. #include "sde_connector.h"
  50. #include "sde_vm.h"
  51. #include <linux/qcom_scm.h>
  52. #include <linux/qcom-iommu-util.h>
  53. #include "soc/qcom/secure_buffer.h"
  54. #include <linux/qtee_shmbridge.h>
  55. #include <linux/haven/hh_irq_lend.h>
  56. #define CREATE_TRACE_POINTS
  57. #include "sde_trace.h"
  58. /* defines for secure channel call */
  59. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  60. #define MDP_DEVICE_ID 0x1A
  61. #define DEMURA_REGION_NAME_MAX 32
  62. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  63. static const char * const iommu_ports[] = {
  64. "mdp_0",
  65. };
  66. /**
  67. * Controls size of event log buffer. Specified as a power of 2.
  68. */
  69. #define SDE_EVTLOG_SIZE 1024
  70. /*
  71. * To enable overall DRM driver logging
  72. * # echo 0x2 > /sys/module/drm/parameters/debug
  73. *
  74. * To enable DRM driver h/w logging
  75. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  76. *
  77. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  78. */
  79. #define SDE_DEBUGFS_DIR "msm_sde"
  80. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  81. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  82. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  83. /**
  84. * sdecustom - enable certain driver customizations for sde clients
  85. * Enabling this modifies the standard DRM behavior slightly and assumes
  86. * that the clients have specific knowledge about the modifications that
  87. * are involved, so don't enable this unless you know what you're doing.
  88. *
  89. * Parts of the driver that are affected by this setting may be located by
  90. * searching for invocations of the 'sde_is_custom_client()' function.
  91. *
  92. * This is disabled by default.
  93. */
  94. static bool sdecustom = true;
  95. module_param(sdecustom, bool, 0400);
  96. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  97. static int sde_kms_hw_init(struct msm_kms *kms);
  98. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  99. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  100. static int _sde_kms_register_events(struct msm_kms *kms,
  101. struct drm_mode_object *obj, u32 event, bool en);
  102. bool sde_is_custom_client(void)
  103. {
  104. return sdecustom;
  105. }
  106. #ifdef CONFIG_DEBUG_FS
  107. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  108. {
  109. struct msm_drm_private *priv;
  110. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  111. return NULL;
  112. priv = sde_kms->dev->dev_private;
  113. return priv->debug_root;
  114. }
  115. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  116. {
  117. void *p;
  118. int rc;
  119. void *debugfs_root;
  120. p = sde_hw_util_get_log_mask_ptr();
  121. if (!sde_kms || !p)
  122. return -EINVAL;
  123. debugfs_root = sde_debugfs_get_root(sde_kms);
  124. if (!debugfs_root)
  125. return -EINVAL;
  126. /* allow debugfs_root to be NULL */
  127. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  128. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  129. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  130. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  131. if (rc) {
  132. SDE_ERROR("failed to init perf %d\n", rc);
  133. return rc;
  134. }
  135. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  136. if (sde_kms->catalog->qdss_count)
  137. debugfs_create_u32("qdss", 0600, debugfs_root,
  138. (u32 *)&sde_kms->qdss_enabled);
  139. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  140. (u32 *)&sde_kms->pm_suspend_clk_dump);
  141. return 0;
  142. }
  143. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  144. {
  145. struct sde_kms *sde_kms = to_sde_kms(kms);
  146. /* don't need to NULL check debugfs_root */
  147. if (sde_kms) {
  148. sde_debugfs_vbif_destroy(sde_kms);
  149. sde_debugfs_core_irq_destroy(sde_kms);
  150. }
  151. }
  152. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  153. {
  154. int i;
  155. struct device *dev = sde_kms->dev->dev;
  156. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  157. for (i = 0; i < sde_kms->dsi_display_count; i++)
  158. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  159. return 0;
  160. }
  161. #else
  162. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  163. {
  164. return 0;
  165. }
  166. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  167. {
  168. }
  169. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. #endif
  174. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  175. struct drm_crtc *crtc)
  176. {
  177. struct drm_encoder *encoder;
  178. struct drm_device *dev;
  179. int ret;
  180. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  181. SDE_ERROR("invalid params\n");
  182. return;
  183. }
  184. if (!crtc->state->enable) {
  185. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  186. return;
  187. }
  188. if (!crtc->state->active) {
  189. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  190. return;
  191. }
  192. dev = crtc->dev;
  193. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  194. if (encoder->crtc != crtc)
  195. continue;
  196. /*
  197. * Video Mode - Wait for VSYNC
  198. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  199. * complete
  200. */
  201. SDE_EVT32_VERBOSE(DRMID(crtc));
  202. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  203. if (ret && ret != -EWOULDBLOCK) {
  204. SDE_ERROR(
  205. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  206. crtc->base.id, encoder->base.id, ret);
  207. break;
  208. }
  209. }
  210. }
  211. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  212. struct drm_crtc *crtc, bool enable)
  213. {
  214. struct drm_device *dev;
  215. struct msm_drm_private *priv;
  216. struct sde_mdss_cfg *sde_cfg;
  217. struct drm_plane *plane;
  218. int i, ret;
  219. dev = sde_kms->dev;
  220. priv = dev->dev_private;
  221. sde_cfg = sde_kms->catalog;
  222. ret = sde_vbif_halt_xin_mask(sde_kms,
  223. sde_cfg->sui_block_xin_mask, enable);
  224. if (ret) {
  225. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  226. return ret;
  227. }
  228. if (enable) {
  229. for (i = 0; i < priv->num_planes; i++) {
  230. plane = priv->planes[i];
  231. sde_plane_secure_ctrl_xin_client(plane, crtc);
  232. }
  233. }
  234. return 0;
  235. }
  236. /**
  237. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  238. * @sde_kms: Pointer to sde_kms struct
  239. * @vimd: switch the stage 2 translation to this VMID
  240. */
  241. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  242. {
  243. struct device dummy = {};
  244. dma_addr_t dma_handle;
  245. uint32_t num_sids;
  246. uint32_t *sec_sid;
  247. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  248. int ret = 0, i;
  249. struct qtee_shm shm;
  250. bool qtee_en = qtee_shmbridge_is_enabled();
  251. phys_addr_t mem_addr;
  252. u64 mem_size;
  253. num_sids = sde_cfg->sec_sid_mask_count;
  254. if (!num_sids) {
  255. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  256. return -EINVAL;
  257. }
  258. if (qtee_en) {
  259. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  260. &shm);
  261. if (ret)
  262. return -ENOMEM;
  263. sec_sid = (uint32_t *) shm.vaddr;
  264. mem_addr = shm.paddr;
  265. /**
  266. * SMMUSecureModeSwitch requires the size to be number of SID's
  267. * but shm allocates size in pages. Modify the args as per
  268. * client requirement.
  269. */
  270. mem_size = sizeof(uint32_t) * num_sids;
  271. } else {
  272. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  273. if (!sec_sid)
  274. return -ENOMEM;
  275. mem_addr = virt_to_phys(sec_sid);
  276. mem_size = sizeof(uint32_t) * num_sids;
  277. }
  278. for (i = 0; i < num_sids; i++) {
  279. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  280. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  281. }
  282. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  283. if (ret) {
  284. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  285. goto map_error;
  286. }
  287. set_dma_ops(&dummy, NULL);
  288. dma_handle = dma_map_single(&dummy, sec_sid,
  289. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  290. if (dma_mapping_error(&dummy, dma_handle)) {
  291. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  292. vmid);
  293. goto map_error;
  294. }
  295. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  296. vmid, num_sids, qtee_en);
  297. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  298. mem_size, vmid);
  299. if (ret)
  300. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  301. vmid, ret);
  302. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  303. vmid, qtee_en, num_sids, ret);
  304. dma_unmap_single(&dummy, dma_handle,
  305. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  306. map_error:
  307. if (qtee_en)
  308. qtee_shmbridge_free_shm(&shm);
  309. else
  310. kfree(sec_sid);
  311. return ret;
  312. }
  313. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  314. {
  315. u32 ret;
  316. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  317. return 0;
  318. /* detach_all_contexts */
  319. ret = sde_kms_mmu_detach(sde_kms, false);
  320. if (ret) {
  321. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  322. goto mmu_error;
  323. }
  324. ret = _sde_kms_scm_call(sde_kms, vmid);
  325. if (ret) {
  326. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  327. goto scm_error;
  328. }
  329. return 0;
  330. scm_error:
  331. sde_kms_mmu_attach(sde_kms, false);
  332. mmu_error:
  333. atomic_dec(&sde_kms->detach_all_cb);
  334. return ret;
  335. }
  336. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  337. u32 old_vmid)
  338. {
  339. u32 ret;
  340. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  341. return 0;
  342. ret = _sde_kms_scm_call(sde_kms, vmid);
  343. if (ret) {
  344. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  345. goto scm_error;
  346. }
  347. /* attach_all_contexts */
  348. ret = sde_kms_mmu_attach(sde_kms, false);
  349. if (ret) {
  350. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  351. goto mmu_error;
  352. }
  353. return 0;
  354. mmu_error:
  355. _sde_kms_scm_call(sde_kms, old_vmid);
  356. scm_error:
  357. atomic_inc(&sde_kms->detach_all_cb);
  358. return ret;
  359. }
  360. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  361. {
  362. u32 ret;
  363. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  364. return 0;
  365. /* detach secure_context */
  366. ret = sde_kms_mmu_detach(sde_kms, true);
  367. if (ret) {
  368. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  369. goto mmu_error;
  370. }
  371. ret = _sde_kms_scm_call(sde_kms, vmid);
  372. if (ret) {
  373. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  374. goto scm_error;
  375. }
  376. return 0;
  377. scm_error:
  378. sde_kms_mmu_attach(sde_kms, true);
  379. mmu_error:
  380. atomic_dec(&sde_kms->detach_sec_cb);
  381. return ret;
  382. }
  383. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  384. u32 old_vmid)
  385. {
  386. u32 ret;
  387. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  388. return 0;
  389. ret = _sde_kms_scm_call(sde_kms, vmid);
  390. if (ret) {
  391. goto scm_error;
  392. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  393. }
  394. ret = sde_kms_mmu_attach(sde_kms, true);
  395. if (ret) {
  396. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  397. goto mmu_error;
  398. }
  399. return 0;
  400. mmu_error:
  401. _sde_kms_scm_call(sde_kms, old_vmid);
  402. scm_error:
  403. atomic_inc(&sde_kms->detach_sec_cb);
  404. return ret;
  405. }
  406. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  407. struct drm_crtc *crtc, bool enable)
  408. {
  409. int ret;
  410. if (enable) {
  411. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  412. if (ret < 0) {
  413. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  414. return ret;
  415. }
  416. sde_crtc_misr_setup(crtc, true, 1);
  417. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  418. if (ret) {
  419. sde_crtc_misr_setup(crtc, false, 0);
  420. pm_runtime_put_sync(sde_kms->dev->dev);
  421. return ret;
  422. }
  423. } else {
  424. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  425. sde_crtc_misr_setup(crtc, false, 0);
  426. pm_runtime_put_sync(sde_kms->dev->dev);
  427. }
  428. return 0;
  429. }
  430. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  431. bool post_commit)
  432. {
  433. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  434. int old_smmu_state = smmu_state->state;
  435. int ret = 0;
  436. u32 vmid;
  437. if (!sde_kms || !crtc) {
  438. SDE_ERROR("invalid argument(s)\n");
  439. return -EINVAL;
  440. }
  441. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  442. post_commit, smmu_state->sui_misr_state,
  443. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  444. if ((!smmu_state->transition_type) ||
  445. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  446. /* Bail out */
  447. return 0;
  448. /* enable sui misr if requested, before the transition */
  449. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  450. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  451. if (ret) {
  452. smmu_state->sui_misr_state = NONE;
  453. goto end;
  454. }
  455. }
  456. mutex_lock(&sde_kms->secure_transition_lock);
  457. switch (smmu_state->state) {
  458. case DETACH_ALL_REQ:
  459. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  460. if (!ret)
  461. smmu_state->state = DETACHED;
  462. break;
  463. case ATTACH_ALL_REQ:
  464. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  465. VMID_CP_SEC_DISPLAY);
  466. if (!ret) {
  467. smmu_state->state = ATTACHED;
  468. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  469. }
  470. break;
  471. case DETACH_SEC_REQ:
  472. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  473. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  474. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  475. if (!ret)
  476. smmu_state->state = DETACHED_SEC;
  477. break;
  478. case ATTACH_SEC_REQ:
  479. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  480. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  481. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  482. if (!ret) {
  483. smmu_state->state = ATTACHED;
  484. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  485. }
  486. break;
  487. default:
  488. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  489. DRMID(crtc), smmu_state->state,
  490. smmu_state->transition_type);
  491. ret = -EINVAL;
  492. break;
  493. }
  494. mutex_unlock(&sde_kms->secure_transition_lock);
  495. /* disable sui misr if requested, after the transition */
  496. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  497. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  498. if (ret)
  499. goto end;
  500. }
  501. end:
  502. smmu_state->transition_error = false;
  503. if (ret) {
  504. smmu_state->transition_error = true;
  505. SDE_ERROR(
  506. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  507. DRMID(crtc), old_smmu_state, smmu_state->state,
  508. smmu_state->secure_level, ret);
  509. smmu_state->state = smmu_state->prev_state;
  510. smmu_state->secure_level = smmu_state->prev_secure_level;
  511. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  512. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  513. }
  514. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  518. smmu_state->transition_type,
  519. smmu_state->transition_error,
  520. smmu_state->secure_level, smmu_state->prev_secure_level,
  521. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  522. smmu_state->sui_misr_state = NONE;
  523. smmu_state->transition_type = NONE;
  524. return ret;
  525. }
  526. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  527. struct drm_atomic_state *state)
  528. {
  529. struct drm_crtc *crtc;
  530. struct drm_crtc_state *old_crtc_state;
  531. struct drm_plane_state *old_plane_state, *new_plane_state;
  532. struct drm_plane *plane;
  533. struct drm_plane_state *plane_state;
  534. struct sde_kms *sde_kms = to_sde_kms(kms);
  535. struct drm_device *dev = sde_kms->dev;
  536. int i, ops = 0, ret = 0;
  537. bool old_valid_fb = false;
  538. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  539. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  540. if (!crtc->state || !crtc->state->active)
  541. continue;
  542. /*
  543. * It is safe to assume only one active crtc,
  544. * and compatible translation modes on the
  545. * planes staged on this crtc.
  546. * otherwise validation would have failed.
  547. * For this CRTC,
  548. */
  549. /*
  550. * 1. Check if old state on the CRTC has planes
  551. * staged with valid fbs
  552. */
  553. for_each_old_plane_in_state(state, plane, plane_state, i) {
  554. if (!plane_state->crtc)
  555. continue;
  556. if (plane_state->fb) {
  557. old_valid_fb = true;
  558. break;
  559. }
  560. }
  561. /*
  562. * 2.Get the operations needed to be performed before
  563. * secure transition can be initiated.
  564. */
  565. ops = sde_crtc_get_secure_transition_ops(crtc,
  566. old_crtc_state, old_valid_fb);
  567. if (ops < 0) {
  568. SDE_ERROR("invalid secure operations %x\n", ops);
  569. return ops;
  570. }
  571. if (!ops) {
  572. smmu_state->transition_error = false;
  573. goto no_ops;
  574. }
  575. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  576. crtc->base.id, ops, crtc->state);
  577. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  578. /* 3. Perform operations needed for secure transition */
  579. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  580. SDE_DEBUG("wait_for_transfer_done\n");
  581. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  582. }
  583. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  584. SDE_DEBUG("cleanup planes\n");
  585. drm_atomic_helper_cleanup_planes(dev, state);
  586. for_each_oldnew_plane_in_state(state, plane,
  587. old_plane_state, new_plane_state, i)
  588. sde_plane_destroy_fb(old_plane_state);
  589. }
  590. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  591. SDE_DEBUG("secure ctrl\n");
  592. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  593. }
  594. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  595. SDE_DEBUG("prepare planes %d",
  596. crtc->state->plane_mask);
  597. drm_atomic_crtc_for_each_plane(plane,
  598. crtc) {
  599. const struct drm_plane_helper_funcs *funcs;
  600. plane_state = plane->state;
  601. funcs = plane->helper_private;
  602. SDE_DEBUG("psde:%d FB[%u]\n",
  603. plane->base.id,
  604. plane->fb->base.id);
  605. if (!funcs)
  606. continue;
  607. if (funcs->prepare_fb(plane, plane_state)) {
  608. ret = funcs->prepare_fb(plane,
  609. plane_state);
  610. if (ret)
  611. return ret;
  612. }
  613. }
  614. }
  615. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  616. SDE_DEBUG("secure operations completed\n");
  617. }
  618. no_ops:
  619. return 0;
  620. }
  621. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  622. unsigned int splash_buffer_size,
  623. unsigned int ramdump_base,
  624. unsigned int ramdump_buffer_size)
  625. {
  626. unsigned long pfn_start, pfn_end, pfn_idx;
  627. int ret = 0;
  628. if (!mem_addr || !splash_buffer_size) {
  629. SDE_ERROR("invalid params\n");
  630. return -EINVAL;
  631. }
  632. /* leave ramdump memory only if base address matches */
  633. if (ramdump_base == mem_addr &&
  634. ramdump_buffer_size <= splash_buffer_size) {
  635. mem_addr += ramdump_buffer_size;
  636. splash_buffer_size -= ramdump_buffer_size;
  637. }
  638. pfn_start = mem_addr >> PAGE_SHIFT;
  639. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  640. ret = memblock_free(mem_addr, splash_buffer_size);
  641. if (ret) {
  642. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  643. return ret;
  644. }
  645. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  646. free_reserved_page(pfn_to_page(pfn_idx));
  647. return ret;
  648. }
  649. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  650. struct sde_splash_mem *splash)
  651. {
  652. struct msm_mmu *mmu = NULL;
  653. int ret = 0;
  654. if (!sde_kms->aspace[0]) {
  655. SDE_ERROR("aspace not found for sde kms node\n");
  656. return -EINVAL;
  657. }
  658. mmu = sde_kms->aspace[0]->mmu;
  659. if (!mmu) {
  660. SDE_ERROR("mmu not found for aspace\n");
  661. return -EINVAL;
  662. }
  663. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  664. SDE_ERROR("invalid input params for map\n");
  665. return -EINVAL;
  666. }
  667. if (!splash->ref_cnt) {
  668. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  669. splash->splash_buf_base,
  670. splash->splash_buf_size,
  671. IOMMU_READ | IOMMU_NOEXEC);
  672. if (ret)
  673. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  674. }
  675. splash->ref_cnt++;
  676. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  677. splash->splash_buf_base,
  678. splash->splash_buf_size,
  679. splash->ref_cnt);
  680. return ret;
  681. }
  682. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  683. {
  684. int i = 0;
  685. int ret = 0;
  686. struct sde_splash_mem *region;
  687. if (!sde_kms)
  688. return -EINVAL;
  689. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  690. region = sde_kms->splash_data.splash_display[i].splash;
  691. ret = _sde_kms_splash_mem_get(sde_kms, region);
  692. if (ret)
  693. return ret;
  694. /* Demura is optional and need not exist */
  695. region = sde_kms->splash_data.splash_display[i].demura;
  696. if (region) {
  697. ret = _sde_kms_splash_mem_get(sde_kms, region);
  698. if (ret)
  699. return ret;
  700. }
  701. }
  702. return ret;
  703. }
  704. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  705. struct sde_splash_mem *splash)
  706. {
  707. struct msm_mmu *mmu = NULL;
  708. int rc = 0;
  709. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  710. SDE_ERROR("invalid params\n");
  711. return -EINVAL;
  712. }
  713. mmu = sde_kms->aspace[0]->mmu;
  714. if (!splash || !splash->ref_cnt ||
  715. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  716. return -EINVAL;
  717. splash->ref_cnt--;
  718. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  719. splash->splash_buf_base, splash->ref_cnt);
  720. if (!splash->ref_cnt) {
  721. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  722. splash->splash_buf_size);
  723. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  724. splash->splash_buf_size, splash->ramdump_base,
  725. splash->ramdump_size);
  726. splash->splash_buf_base = 0;
  727. splash->splash_buf_size = 0;
  728. }
  729. return rc;
  730. }
  731. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  732. {
  733. int i = 0;
  734. int ret = 0, failure = 0;
  735. struct sde_splash_mem *region;
  736. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  737. return -EINVAL;
  738. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  739. region = sde_kms->splash_data.splash_display[i].splash;
  740. ret = _sde_kms_splash_mem_put(sde_kms, region);
  741. if (ret) {
  742. failure = 1;
  743. pr_err("Error unmapping splash mem for display %d\n",
  744. i);
  745. }
  746. /* Demura is optional and need not exist */
  747. region = sde_kms->splash_data.splash_display[i].demura;
  748. if (region) {
  749. ret = _sde_kms_splash_mem_put(sde_kms, region);
  750. if (ret) {
  751. failure = 1;
  752. pr_err("Error unmapping demura mem for display %d\n",
  753. i);
  754. }
  755. }
  756. }
  757. if (failure)
  758. ret = -EINVAL;
  759. return ret;
  760. }
  761. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  762. struct drm_connector_state *conn_state)
  763. {
  764. int lp_mode, blank;
  765. if (crtc_state->active)
  766. lp_mode = sde_connector_get_property(conn_state,
  767. CONNECTOR_PROP_LP);
  768. else
  769. lp_mode = SDE_MODE_DPMS_OFF;
  770. switch (lp_mode) {
  771. case SDE_MODE_DPMS_ON:
  772. blank = DRM_PANEL_EVENT_UNBLANK;
  773. break;
  774. case SDE_MODE_DPMS_LP1:
  775. case SDE_MODE_DPMS_LP2:
  776. blank = DRM_PANEL_EVENT_BLANK_LP;
  777. break;
  778. case SDE_MODE_DPMS_OFF:
  779. default:
  780. blank = DRM_PANEL_EVENT_BLANK;
  781. break;
  782. }
  783. return blank;
  784. }
  785. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  786. bool is_pre_commit)
  787. {
  788. struct panel_event_notification notification;
  789. struct drm_connector *connector;
  790. struct drm_connector_state *old_conn_state;
  791. struct drm_crtc_state *old_crtc_state;
  792. struct drm_crtc *crtc;
  793. struct sde_connector *c_conn;
  794. int i, old_mode, new_mode, old_fps, new_fps;
  795. enum panel_event_notifier_tag panel_type;
  796. for_each_old_connector_in_state(old_state, connector,
  797. old_conn_state, i) {
  798. crtc = connector->state->crtc ? connector->state->crtc :
  799. old_conn_state->crtc;
  800. if (!crtc)
  801. continue;
  802. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  803. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  804. if (old_conn_state->crtc) {
  805. old_crtc_state = drm_atomic_get_existing_crtc_state(
  806. old_state, old_conn_state->crtc);
  807. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  808. old_mode = _sde_kms_get_blank(old_crtc_state,
  809. old_conn_state);
  810. } else {
  811. old_fps = 0;
  812. old_mode = DRM_PANEL_EVENT_BLANK;
  813. }
  814. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  815. c_conn = to_sde_connector(connector);
  816. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  817. c_conn->panel, crtc->state->active,
  818. old_conn_state->crtc);
  819. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  820. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  821. /* If suspend resume and fps change are happening
  822. * at the same time, give preference to power mode
  823. * changes rather than fps change.
  824. */
  825. if ((old_mode == new_mode) && (old_fps != new_fps))
  826. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  827. if (!c_conn->panel)
  828. continue;
  829. panel_type = sde_encoder_is_primary_display(
  830. connector->encoder) ?
  831. PANEL_EVENT_NOTIFICATION_PRIMARY :
  832. PANEL_EVENT_NOTIFICATION_SECONDARY;
  833. notification.notif_type = new_mode;
  834. notification.panel = c_conn->panel;
  835. notification.notif_data.old_fps = old_fps;
  836. notification.notif_data.new_fps = new_fps;
  837. notification.notif_data.early_trigger = is_pre_commit;
  838. panel_event_notification_trigger(panel_type,
  839. &notification);
  840. }
  841. }
  842. }
  843. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  844. struct drm_atomic_state *state)
  845. {
  846. int i;
  847. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  848. struct drm_crtc *crtc, *vm_crtc = NULL;
  849. struct drm_crtc_state *new_cstate, *old_cstate;
  850. struct sde_crtc_state *vm_cstate;
  851. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  852. if (!new_cstate->active && !old_cstate->active)
  853. continue;
  854. vm_cstate = to_sde_crtc_state(new_cstate);
  855. vm_req = sde_crtc_get_property(vm_cstate,
  856. CRTC_PROP_VM_REQ_STATE);
  857. if (vm_req != VM_REQ_NONE) {
  858. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  859. vm_req, crtc->base.id);
  860. vm_crtc = crtc;
  861. break;
  862. }
  863. }
  864. return vm_crtc;
  865. }
  866. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  867. struct drm_atomic_state *state)
  868. {
  869. struct drm_device *ddev;
  870. struct drm_crtc *crtc;
  871. struct drm_crtc_state *new_cstate;
  872. struct drm_encoder *encoder;
  873. struct drm_connector *connector;
  874. struct sde_vm_ops *vm_ops;
  875. struct sde_crtc_state *cstate;
  876. enum sde_crtc_vm_req vm_req;
  877. int rc = 0;
  878. ddev = sde_kms->dev;
  879. vm_ops = sde_vm_get_ops(sde_kms);
  880. if (!vm_ops)
  881. return -EINVAL;
  882. crtc = sde_kms_vm_get_vm_crtc(state);
  883. if (!crtc)
  884. return 0;
  885. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  886. cstate = to_sde_crtc_state(new_cstate);
  887. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  888. if (vm_req != VM_REQ_ACQUIRE)
  889. return 0;
  890. /* enable MDSS irq line */
  891. sde_irq_update(&sde_kms->base, true);
  892. /* clear the stale IRQ status bits */
  893. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  894. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  895. /* enable the display path IRQ's */
  896. drm_for_each_encoder_mask(encoder, crtc->dev,
  897. crtc->state->encoder_mask) {
  898. if (sde_encoder_in_clone_mode(encoder))
  899. continue;
  900. sde_encoder_irq_control(encoder, true);
  901. }
  902. /* Schedule ESD work */
  903. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  904. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  905. sde_connector_schedule_status_work(connector, true);
  906. /* enable vblank events */
  907. drm_crtc_vblank_on(crtc);
  908. sde_dbg_set_hw_ownership_status(true);
  909. /* handle non-SDE pre_acquire */
  910. if (vm_ops->vm_client_post_acquire)
  911. rc = vm_ops->vm_client_post_acquire(sde_kms);
  912. return rc;
  913. }
  914. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  915. struct drm_atomic_state *state)
  916. {
  917. struct drm_device *ddev;
  918. struct drm_plane *plane;
  919. struct drm_crtc *crtc;
  920. struct drm_crtc_state *new_cstate;
  921. struct sde_crtc_state *cstate;
  922. enum sde_crtc_vm_req vm_req;
  923. ddev = sde_kms->dev;
  924. crtc = sde_kms_vm_get_vm_crtc(state);
  925. if (!crtc)
  926. return 0;
  927. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  928. cstate = to_sde_crtc_state(new_cstate);
  929. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  930. if (vm_req != VM_REQ_ACQUIRE)
  931. return 0;
  932. /* Clear the stale IRQ status bits */
  933. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  934. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  935. /* Program the SID's for the trusted VM */
  936. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  937. sde_plane_set_sid(plane, 1);
  938. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  939. sde_dbg_set_hw_ownership_status(true);
  940. return 0;
  941. }
  942. static void sde_kms_prepare_commit(struct msm_kms *kms,
  943. struct drm_atomic_state *state)
  944. {
  945. struct sde_kms *sde_kms;
  946. struct msm_drm_private *priv;
  947. struct drm_device *dev;
  948. struct drm_encoder *encoder;
  949. struct drm_crtc *crtc;
  950. struct drm_crtc_state *cstate;
  951. struct sde_vm_ops *vm_ops;
  952. int i, rc;
  953. if (!kms)
  954. return;
  955. sde_kms = to_sde_kms(kms);
  956. dev = sde_kms->dev;
  957. if (!dev || !dev->dev_private)
  958. return;
  959. priv = dev->dev_private;
  960. SDE_ATRACE_BEGIN("prepare_commit");
  961. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  962. if (rc < 0) {
  963. SDE_ERROR("failed to enable power resources %d\n", rc);
  964. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  965. goto end;
  966. }
  967. if (sde_kms->first_kickoff) {
  968. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  969. sde_kms->first_kickoff = false;
  970. }
  971. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  972. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  973. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  974. SDE_ERROR("crtc:%d, initiating hw reset\n",
  975. DRMID(crtc));
  976. sde_encoder_needs_hw_reset(encoder);
  977. sde_crtc_set_needs_hw_reset(crtc);
  978. }
  979. }
  980. }
  981. /*
  982. * NOTE: for secure use cases we want to apply the new HW
  983. * configuration only after completing preparation for secure
  984. * transitions prepare below if any transtions is required.
  985. */
  986. sde_kms_prepare_secure_transition(kms, state);
  987. vm_ops = sde_vm_get_ops(sde_kms);
  988. if (!vm_ops)
  989. goto end_vm;
  990. if (vm_ops->vm_prepare_commit)
  991. vm_ops->vm_prepare_commit(sde_kms, state);
  992. end_vm:
  993. _sde_kms_drm_check_dpms(state, true);
  994. end:
  995. SDE_ATRACE_END("prepare_commit");
  996. }
  997. static void sde_kms_commit(struct msm_kms *kms,
  998. struct drm_atomic_state *old_state)
  999. {
  1000. struct sde_kms *sde_kms;
  1001. struct drm_crtc *crtc;
  1002. struct drm_crtc_state *old_crtc_state;
  1003. int i;
  1004. if (!kms || !old_state)
  1005. return;
  1006. sde_kms = to_sde_kms(kms);
  1007. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1008. SDE_ERROR("power resource is not enabled\n");
  1009. return;
  1010. }
  1011. SDE_ATRACE_BEGIN("sde_kms_commit");
  1012. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1013. if (crtc->state->active) {
  1014. SDE_EVT32(DRMID(crtc), old_state);
  1015. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1016. }
  1017. }
  1018. SDE_ATRACE_END("sde_kms_commit");
  1019. }
  1020. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1021. struct sde_splash_display *splash_display)
  1022. {
  1023. if (!sde_kms || !splash_display ||
  1024. !sde_kms->splash_data.num_splash_displays)
  1025. return;
  1026. if (sde_kms->splash_data.num_splash_regions) {
  1027. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1028. if (splash_display->demura)
  1029. _sde_kms_splash_mem_put(sde_kms,
  1030. splash_display->demura);
  1031. }
  1032. sde_kms->splash_data.num_splash_displays--;
  1033. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1034. sde_kms->splash_data.num_splash_displays);
  1035. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1036. }
  1037. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1038. struct drm_crtc *crtc)
  1039. {
  1040. struct msm_drm_private *priv;
  1041. struct sde_splash_display *splash_display;
  1042. int i;
  1043. if (!sde_kms || !crtc)
  1044. return;
  1045. priv = sde_kms->dev->dev_private;
  1046. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1047. return;
  1048. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1049. sde_kms->splash_data.num_splash_displays);
  1050. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1051. splash_display = &sde_kms->splash_data.splash_display[i];
  1052. if (splash_display->encoder &&
  1053. crtc == splash_display->encoder->crtc)
  1054. break;
  1055. }
  1056. if (i >= MAX_DSI_DISPLAYS)
  1057. return;
  1058. if (splash_display->cont_splash_enabled) {
  1059. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1060. splash_display, false);
  1061. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1062. }
  1063. /* remove the votes if all displays are done with splash */
  1064. if (!sde_kms->splash_data.num_splash_displays) {
  1065. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1066. sde_power_data_bus_set_quota(&priv->phandle, i,
  1067. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1068. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1069. pm_runtime_put_sync(sde_kms->dev->dev);
  1070. }
  1071. }
  1072. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1073. struct drm_atomic_state *state)
  1074. {
  1075. struct sde_vm_ops *vm_ops;
  1076. struct drm_device *ddev;
  1077. struct drm_crtc *crtc;
  1078. struct drm_plane *plane;
  1079. struct drm_encoder *encoder;
  1080. struct sde_crtc_state *cstate;
  1081. struct drm_crtc_state *new_cstate;
  1082. enum sde_crtc_vm_req vm_req;
  1083. int rc = 0;
  1084. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1085. return -EINVAL;
  1086. vm_ops = sde_vm_get_ops(sde_kms);
  1087. ddev = sde_kms->dev;
  1088. crtc = sde_kms_vm_get_vm_crtc(state);
  1089. if (!crtc)
  1090. return 0;
  1091. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1092. cstate = to_sde_crtc_state(new_cstate);
  1093. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1094. if (vm_req != VM_REQ_RELEASE)
  1095. return 0;
  1096. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1097. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1098. drm_for_each_encoder_mask(encoder, crtc->dev,
  1099. crtc->state->encoder_mask) {
  1100. if (sde_encoder_in_clone_mode(encoder))
  1101. continue;
  1102. sde_encoder_irq_control(encoder, false);
  1103. }
  1104. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1105. sde_plane_set_sid(plane, 0);
  1106. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1107. sde_dbg_set_hw_ownership_status(false);
  1108. sde_vm_lock(sde_kms);
  1109. if (vm_ops->vm_release)
  1110. rc = vm_ops->vm_release(sde_kms);
  1111. sde_vm_unlock(sde_kms);
  1112. return rc;
  1113. }
  1114. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1115. struct drm_atomic_state *state)
  1116. {
  1117. struct drm_device *ddev;
  1118. struct drm_crtc *crtc;
  1119. struct drm_encoder *encoder;
  1120. struct drm_connector *connector;
  1121. int rc = 0;
  1122. ddev = sde_kms->dev;
  1123. crtc = sde_kms_vm_get_vm_crtc(state);
  1124. if (!crtc)
  1125. return 0;
  1126. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1127. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1128. /* disable ESD work */
  1129. list_for_each_entry(connector,
  1130. &ddev->mode_config.connector_list, head) {
  1131. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1132. sde_connector_schedule_status_work(connector, false);
  1133. }
  1134. /* disable SDE irq's */
  1135. drm_for_each_encoder_mask(encoder, crtc->dev,
  1136. crtc->state->encoder_mask) {
  1137. if (sde_encoder_in_clone_mode(encoder))
  1138. continue;
  1139. sde_encoder_irq_control(encoder, false);
  1140. }
  1141. /* disable IRQ line */
  1142. sde_irq_update(&sde_kms->base, false);
  1143. /* disable vblank events */
  1144. drm_crtc_vblank_off(crtc);
  1145. /* reset sw state */
  1146. sde_crtc_reset_sw_state(crtc);
  1147. sde_dbg_set_hw_ownership_status(false);
  1148. return rc;
  1149. }
  1150. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1151. struct drm_atomic_state *state)
  1152. {
  1153. struct sde_vm_ops *vm_ops;
  1154. struct sde_crtc_state *cstate;
  1155. struct drm_crtc *crtc;
  1156. struct drm_crtc_state *new_cstate;
  1157. enum sde_crtc_vm_req vm_req;
  1158. int rc = 0;
  1159. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1160. return -EINVAL;
  1161. vm_ops = sde_vm_get_ops(sde_kms);
  1162. crtc = sde_kms_vm_get_vm_crtc(state);
  1163. if (!crtc)
  1164. return 0;
  1165. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1166. cstate = to_sde_crtc_state(new_cstate);
  1167. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1168. if (vm_req != VM_REQ_RELEASE)
  1169. return 0;
  1170. /* handle SDE pre-release */
  1171. rc = sde_kms_vm_pre_release(sde_kms, state);
  1172. if (rc) {
  1173. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1174. goto exit;
  1175. }
  1176. /* properly handoff color processing features */
  1177. sde_cp_crtc_vm_primary_handoff(crtc);
  1178. /* handle non-SDE clients pre-release */
  1179. if (vm_ops->vm_client_pre_release) {
  1180. rc = vm_ops->vm_client_pre_release(sde_kms);
  1181. if (rc) {
  1182. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1183. rc);
  1184. goto exit;
  1185. }
  1186. }
  1187. sde_vm_lock(sde_kms);
  1188. /* release HW */
  1189. if (vm_ops->vm_release) {
  1190. rc = vm_ops->vm_release(sde_kms);
  1191. if (rc)
  1192. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1193. }
  1194. sde_vm_unlock(sde_kms);
  1195. exit:
  1196. return rc;
  1197. }
  1198. static void sde_kms_complete_commit(struct msm_kms *kms,
  1199. struct drm_atomic_state *old_state)
  1200. {
  1201. struct sde_kms *sde_kms;
  1202. struct msm_drm_private *priv;
  1203. struct drm_crtc *crtc;
  1204. struct drm_crtc_state *old_crtc_state;
  1205. struct drm_connector *connector;
  1206. struct drm_connector_state *old_conn_state;
  1207. struct msm_display_conn_params params;
  1208. struct sde_vm_ops *vm_ops;
  1209. int i, rc = 0;
  1210. if (!kms || !old_state)
  1211. return;
  1212. sde_kms = to_sde_kms(kms);
  1213. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1214. return;
  1215. priv = sde_kms->dev->dev_private;
  1216. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1217. SDE_ERROR("power resource is not enabled\n");
  1218. return;
  1219. }
  1220. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1221. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1222. sde_crtc_complete_commit(crtc, old_crtc_state);
  1223. /* complete secure transitions if any */
  1224. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1225. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1226. }
  1227. for_each_old_connector_in_state(old_state, connector,
  1228. old_conn_state, i) {
  1229. struct sde_connector *c_conn;
  1230. c_conn = to_sde_connector(connector);
  1231. if (!c_conn->ops.post_kickoff)
  1232. continue;
  1233. memset(&params, 0, sizeof(params));
  1234. sde_connector_complete_qsync_commit(connector, &params);
  1235. rc = c_conn->ops.post_kickoff(connector, &params);
  1236. if (rc) {
  1237. pr_err("Connector Post kickoff failed rc=%d\n",
  1238. rc);
  1239. }
  1240. }
  1241. vm_ops = sde_vm_get_ops(sde_kms);
  1242. if (vm_ops && vm_ops->vm_post_commit) {
  1243. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1244. if (rc)
  1245. SDE_ERROR("vm post commit failed, rc = %d\n",
  1246. rc);
  1247. }
  1248. _sde_kms_drm_check_dpms(old_state, false);
  1249. pm_runtime_put_sync(sde_kms->dev->dev);
  1250. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1251. _sde_kms_release_splash_resource(sde_kms, crtc);
  1252. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1253. SDE_ATRACE_END("sde_kms_complete_commit");
  1254. }
  1255. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1256. struct drm_crtc *crtc)
  1257. {
  1258. struct drm_encoder *encoder;
  1259. struct drm_device *dev;
  1260. int ret;
  1261. bool cwb_disabling;
  1262. if (!kms || !crtc || !crtc->state) {
  1263. SDE_ERROR("invalid params\n");
  1264. return;
  1265. }
  1266. dev = crtc->dev;
  1267. if (!crtc->state->enable) {
  1268. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1269. return;
  1270. }
  1271. if (!crtc->state->active) {
  1272. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1273. return;
  1274. }
  1275. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1276. SDE_ERROR("power resource is not enabled\n");
  1277. return;
  1278. }
  1279. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1280. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1281. cwb_disabling = false;
  1282. if (encoder->crtc != crtc) {
  1283. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1284. crtc);
  1285. if (!cwb_disabling)
  1286. continue;
  1287. }
  1288. /*
  1289. * Wait for post-flush if necessary to delay before
  1290. * plane_cleanup. For example, wait for vsync in case of video
  1291. * mode panels. This may be a no-op for command mode panels.
  1292. */
  1293. SDE_EVT32_VERBOSE(DRMID(crtc));
  1294. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1295. if (ret && ret != -EWOULDBLOCK) {
  1296. SDE_ERROR("wait for commit done returned %d\n", ret);
  1297. sde_crtc_request_frame_reset(crtc, encoder);
  1298. break;
  1299. }
  1300. sde_crtc_complete_flip(crtc, NULL);
  1301. if (cwb_disabling)
  1302. sde_encoder_virt_reset(encoder);
  1303. }
  1304. sde_crtc_static_cache_read_kickoff(crtc);
  1305. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1306. }
  1307. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1308. struct drm_atomic_state *old_state)
  1309. {
  1310. struct drm_crtc *crtc;
  1311. struct drm_crtc_state *old_crtc_state;
  1312. int i;
  1313. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1314. SDE_ERROR("invalid argument(s)\n");
  1315. return;
  1316. }
  1317. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1318. /* old_state actually contains updated crtc pointers */
  1319. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1320. if (crtc->state->active || crtc->state->active_changed)
  1321. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1322. }
  1323. SDE_ATRACE_END("sde_kms_prepare_fence");
  1324. }
  1325. /**
  1326. * _sde_kms_get_displays - query for underlying display handles and cache them
  1327. * @sde_kms: Pointer to sde kms structure
  1328. * Returns: Zero on success
  1329. */
  1330. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1331. {
  1332. int rc = -ENOMEM;
  1333. if (!sde_kms) {
  1334. SDE_ERROR("invalid sde kms\n");
  1335. return -EINVAL;
  1336. }
  1337. /* dsi */
  1338. sde_kms->dsi_displays = NULL;
  1339. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1340. if (sde_kms->dsi_display_count) {
  1341. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1342. sizeof(void *),
  1343. GFP_KERNEL);
  1344. if (!sde_kms->dsi_displays) {
  1345. SDE_ERROR("failed to allocate dsi displays\n");
  1346. goto exit_deinit_dsi;
  1347. }
  1348. sde_kms->dsi_display_count =
  1349. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1350. sde_kms->dsi_display_count);
  1351. }
  1352. /* wb */
  1353. sde_kms->wb_displays = NULL;
  1354. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1355. if (sde_kms->wb_display_count) {
  1356. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1357. sizeof(void *),
  1358. GFP_KERNEL);
  1359. if (!sde_kms->wb_displays) {
  1360. SDE_ERROR("failed to allocate wb displays\n");
  1361. goto exit_deinit_wb;
  1362. }
  1363. sde_kms->wb_display_count =
  1364. wb_display_get_displays(sde_kms->wb_displays,
  1365. sde_kms->wb_display_count);
  1366. }
  1367. /* dp */
  1368. sde_kms->dp_displays = NULL;
  1369. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1370. if (sde_kms->dp_display_count) {
  1371. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1372. sizeof(void *), GFP_KERNEL);
  1373. if (!sde_kms->dp_displays) {
  1374. SDE_ERROR("failed to allocate dp displays\n");
  1375. goto exit_deinit_dp;
  1376. }
  1377. sde_kms->dp_display_count =
  1378. dp_display_get_displays(sde_kms->dp_displays,
  1379. sde_kms->dp_display_count);
  1380. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1381. }
  1382. return 0;
  1383. exit_deinit_dp:
  1384. kfree(sde_kms->dp_displays);
  1385. sde_kms->dp_stream_count = 0;
  1386. sde_kms->dp_display_count = 0;
  1387. sde_kms->dp_displays = NULL;
  1388. exit_deinit_wb:
  1389. kfree(sde_kms->wb_displays);
  1390. sde_kms->wb_display_count = 0;
  1391. sde_kms->wb_displays = NULL;
  1392. exit_deinit_dsi:
  1393. kfree(sde_kms->dsi_displays);
  1394. sde_kms->dsi_display_count = 0;
  1395. sde_kms->dsi_displays = NULL;
  1396. return rc;
  1397. }
  1398. /**
  1399. * _sde_kms_release_displays - release cache of underlying display handles
  1400. * @sde_kms: Pointer to sde kms structure
  1401. */
  1402. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1403. {
  1404. if (!sde_kms) {
  1405. SDE_ERROR("invalid sde kms\n");
  1406. return;
  1407. }
  1408. kfree(sde_kms->wb_displays);
  1409. sde_kms->wb_displays = NULL;
  1410. sde_kms->wb_display_count = 0;
  1411. kfree(sde_kms->dsi_displays);
  1412. sde_kms->dsi_displays = NULL;
  1413. sde_kms->dsi_display_count = 0;
  1414. }
  1415. /**
  1416. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1417. * for underlying displays
  1418. * @dev: Pointer to drm device structure
  1419. * @priv: Pointer to private drm device data
  1420. * @sde_kms: Pointer to sde kms structure
  1421. * Returns: Zero on success
  1422. */
  1423. static int _sde_kms_setup_displays(struct drm_device *dev,
  1424. struct msm_drm_private *priv,
  1425. struct sde_kms *sde_kms)
  1426. {
  1427. static const struct sde_connector_ops dsi_ops = {
  1428. .set_info_blob = dsi_conn_set_info_blob,
  1429. .detect = dsi_conn_detect,
  1430. .get_modes = dsi_connector_get_modes,
  1431. .pre_destroy = dsi_connector_put_modes,
  1432. .mode_valid = dsi_conn_mode_valid,
  1433. .get_info = dsi_display_get_info,
  1434. .set_backlight = dsi_display_set_backlight,
  1435. .soft_reset = dsi_display_soft_reset,
  1436. .pre_kickoff = dsi_conn_pre_kickoff,
  1437. .clk_ctrl = dsi_display_clk_ctrl,
  1438. .set_power = dsi_display_set_power,
  1439. .get_mode_info = dsi_conn_get_mode_info,
  1440. .get_dst_format = dsi_display_get_dst_format,
  1441. .post_kickoff = dsi_conn_post_kickoff,
  1442. .check_status = dsi_display_check_status,
  1443. .enable_event = dsi_conn_enable_event,
  1444. .cmd_transfer = dsi_display_cmd_transfer,
  1445. .cont_splash_config = dsi_display_cont_splash_config,
  1446. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1447. .get_panel_vfp = dsi_display_get_panel_vfp,
  1448. .get_default_lms = dsi_display_get_default_lms,
  1449. .cmd_receive = dsi_display_cmd_receive,
  1450. .install_properties = NULL,
  1451. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1452. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1453. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1454. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1455. .prepare_commit = dsi_conn_prepare_commit,
  1456. };
  1457. static const struct sde_connector_ops wb_ops = {
  1458. .post_init = sde_wb_connector_post_init,
  1459. .set_info_blob = sde_wb_connector_set_info_blob,
  1460. .detect = sde_wb_connector_detect,
  1461. .get_modes = sde_wb_connector_get_modes,
  1462. .set_property = sde_wb_connector_set_property,
  1463. .get_info = sde_wb_get_info,
  1464. .soft_reset = NULL,
  1465. .get_mode_info = sde_wb_get_mode_info,
  1466. .get_dst_format = NULL,
  1467. .check_status = NULL,
  1468. .cmd_transfer = NULL,
  1469. .cont_splash_config = NULL,
  1470. .cont_splash_res_disable = NULL,
  1471. .get_panel_vfp = NULL,
  1472. .cmd_receive = NULL,
  1473. .install_properties = NULL,
  1474. .set_dyn_bit_clk = NULL,
  1475. .set_allowed_mode_switch = NULL,
  1476. };
  1477. static const struct sde_connector_ops dp_ops = {
  1478. .post_init = dp_connector_post_init,
  1479. .detect = dp_connector_detect,
  1480. .get_modes = dp_connector_get_modes,
  1481. .atomic_check = dp_connector_atomic_check,
  1482. .mode_valid = dp_connector_mode_valid,
  1483. .get_info = dp_connector_get_info,
  1484. .get_mode_info = dp_connector_get_mode_info,
  1485. .post_open = dp_connector_post_open,
  1486. .check_status = NULL,
  1487. .set_colorspace = dp_connector_set_colorspace,
  1488. .config_hdr = dp_connector_config_hdr,
  1489. .cmd_transfer = NULL,
  1490. .cont_splash_config = NULL,
  1491. .cont_splash_res_disable = NULL,
  1492. .get_panel_vfp = NULL,
  1493. .update_pps = dp_connector_update_pps,
  1494. .cmd_receive = NULL,
  1495. .install_properties = dp_connector_install_properties,
  1496. .set_allowed_mode_switch = NULL,
  1497. .set_dyn_bit_clk = NULL,
  1498. };
  1499. struct msm_display_info info;
  1500. struct drm_encoder *encoder;
  1501. void *display, *connector;
  1502. int i, max_encoders;
  1503. int rc = 0;
  1504. u32 dsc_count = 0, mixer_count = 0;
  1505. u32 max_dp_dsc_count, max_dp_mixer_count;
  1506. if (!dev || !priv || !sde_kms) {
  1507. SDE_ERROR("invalid argument(s)\n");
  1508. return -EINVAL;
  1509. }
  1510. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1511. sde_kms->dp_display_count +
  1512. sde_kms->dp_stream_count;
  1513. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1514. max_encoders = ARRAY_SIZE(priv->encoders);
  1515. SDE_ERROR("capping number of displays to %d", max_encoders);
  1516. }
  1517. /* wb */
  1518. for (i = 0; i < sde_kms->wb_display_count &&
  1519. priv->num_encoders < max_encoders; ++i) {
  1520. display = sde_kms->wb_displays[i];
  1521. encoder = NULL;
  1522. memset(&info, 0x0, sizeof(info));
  1523. rc = sde_wb_get_info(NULL, &info, display);
  1524. if (rc) {
  1525. SDE_ERROR("wb get_info %d failed\n", i);
  1526. continue;
  1527. }
  1528. encoder = sde_encoder_init(dev, &info);
  1529. if (IS_ERR_OR_NULL(encoder)) {
  1530. SDE_ERROR("encoder init failed for wb %d\n", i);
  1531. continue;
  1532. }
  1533. rc = sde_wb_drm_init(display, encoder);
  1534. if (rc) {
  1535. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1536. sde_encoder_destroy(encoder);
  1537. continue;
  1538. }
  1539. connector = sde_connector_init(dev,
  1540. encoder,
  1541. 0,
  1542. display,
  1543. &wb_ops,
  1544. DRM_CONNECTOR_POLL_HPD,
  1545. DRM_MODE_CONNECTOR_VIRTUAL);
  1546. if (connector) {
  1547. priv->encoders[priv->num_encoders++] = encoder;
  1548. priv->connectors[priv->num_connectors++] = connector;
  1549. } else {
  1550. SDE_ERROR("wb %d connector init failed\n", i);
  1551. sde_wb_drm_deinit(display);
  1552. sde_encoder_destroy(encoder);
  1553. }
  1554. }
  1555. /* dsi */
  1556. for (i = 0; i < sde_kms->dsi_display_count &&
  1557. priv->num_encoders < max_encoders; ++i) {
  1558. display = sde_kms->dsi_displays[i];
  1559. encoder = NULL;
  1560. memset(&info, 0x0, sizeof(info));
  1561. rc = dsi_display_get_info(NULL, &info, display);
  1562. if (rc) {
  1563. SDE_ERROR("dsi get_info %d failed\n", i);
  1564. continue;
  1565. }
  1566. encoder = sde_encoder_init(dev, &info);
  1567. if (IS_ERR_OR_NULL(encoder)) {
  1568. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1569. continue;
  1570. }
  1571. rc = dsi_display_drm_bridge_init(display, encoder);
  1572. if (rc) {
  1573. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1574. sde_encoder_destroy(encoder);
  1575. continue;
  1576. }
  1577. connector = sde_connector_init(dev,
  1578. encoder,
  1579. dsi_display_get_drm_panel(display),
  1580. display,
  1581. &dsi_ops,
  1582. DRM_CONNECTOR_POLL_HPD,
  1583. DRM_MODE_CONNECTOR_DSI);
  1584. if (connector) {
  1585. priv->encoders[priv->num_encoders++] = encoder;
  1586. priv->connectors[priv->num_connectors++] = connector;
  1587. } else {
  1588. SDE_ERROR("dsi %d connector init failed\n", i);
  1589. dsi_display_drm_bridge_deinit(display);
  1590. sde_encoder_destroy(encoder);
  1591. continue;
  1592. }
  1593. rc = dsi_display_drm_ext_bridge_init(display,
  1594. encoder, connector);
  1595. if (rc) {
  1596. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1597. dsi_display_drm_bridge_deinit(display);
  1598. sde_connector_destroy(connector);
  1599. sde_encoder_destroy(encoder);
  1600. }
  1601. dsc_count += info.dsc_count;
  1602. mixer_count += info.lm_count;
  1603. }
  1604. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1605. sde_kms->catalog->mixer_count - mixer_count : 0;
  1606. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1607. sde_kms->catalog->dsc_count - dsc_count : 0;
  1608. /* dp */
  1609. for (i = 0; i < sde_kms->dp_display_count &&
  1610. priv->num_encoders < max_encoders; ++i) {
  1611. int idx;
  1612. display = sde_kms->dp_displays[i];
  1613. encoder = NULL;
  1614. memset(&info, 0x0, sizeof(info));
  1615. rc = dp_connector_get_info(NULL, &info, display);
  1616. if (rc) {
  1617. SDE_ERROR("dp get_info %d failed\n", i);
  1618. continue;
  1619. }
  1620. encoder = sde_encoder_init(dev, &info);
  1621. if (IS_ERR_OR_NULL(encoder)) {
  1622. SDE_ERROR("dp encoder init failed %d\n", i);
  1623. continue;
  1624. }
  1625. rc = dp_drm_bridge_init(display, encoder,
  1626. max_dp_mixer_count, max_dp_dsc_count);
  1627. if (rc) {
  1628. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1629. sde_encoder_destroy(encoder);
  1630. continue;
  1631. }
  1632. connector = sde_connector_init(dev,
  1633. encoder,
  1634. NULL,
  1635. display,
  1636. &dp_ops,
  1637. DRM_CONNECTOR_POLL_HPD,
  1638. DRM_MODE_CONNECTOR_DisplayPort);
  1639. if (connector) {
  1640. priv->encoders[priv->num_encoders++] = encoder;
  1641. priv->connectors[priv->num_connectors++] = connector;
  1642. } else {
  1643. SDE_ERROR("dp %d connector init failed\n", i);
  1644. dp_drm_bridge_deinit(display);
  1645. sde_encoder_destroy(encoder);
  1646. }
  1647. /* update display cap to MST_MODE for DP MST encoders */
  1648. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1649. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1650. priv->num_encoders < max_encoders; idx++) {
  1651. info.h_tile_instance[0] = idx;
  1652. encoder = sde_encoder_init(dev, &info);
  1653. if (IS_ERR_OR_NULL(encoder)) {
  1654. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1655. continue;
  1656. }
  1657. rc = dp_mst_drm_bridge_init(display, encoder);
  1658. if (rc) {
  1659. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1660. i, rc);
  1661. sde_encoder_destroy(encoder);
  1662. continue;
  1663. }
  1664. priv->encoders[priv->num_encoders++] = encoder;
  1665. }
  1666. }
  1667. return 0;
  1668. }
  1669. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1670. {
  1671. struct msm_drm_private *priv;
  1672. int i;
  1673. if (!sde_kms) {
  1674. SDE_ERROR("invalid sde_kms\n");
  1675. return;
  1676. } else if (!sde_kms->dev) {
  1677. SDE_ERROR("invalid dev\n");
  1678. return;
  1679. } else if (!sde_kms->dev->dev_private) {
  1680. SDE_ERROR("invalid dev_private\n");
  1681. return;
  1682. }
  1683. priv = sde_kms->dev->dev_private;
  1684. for (i = 0; i < priv->num_crtcs; i++)
  1685. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1686. priv->num_crtcs = 0;
  1687. for (i = 0; i < priv->num_planes; i++)
  1688. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1689. priv->num_planes = 0;
  1690. for (i = 0; i < priv->num_connectors; i++)
  1691. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1692. priv->num_connectors = 0;
  1693. for (i = 0; i < priv->num_encoders; i++)
  1694. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1695. priv->num_encoders = 0;
  1696. _sde_kms_release_displays(sde_kms);
  1697. }
  1698. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1699. {
  1700. struct drm_device *dev;
  1701. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1702. struct drm_crtc *crtc;
  1703. struct msm_drm_private *priv;
  1704. struct sde_mdss_cfg *catalog;
  1705. int primary_planes_idx = 0, i, ret;
  1706. int max_crtc_count;
  1707. u32 sspp_id[MAX_PLANES];
  1708. u32 master_plane_id[MAX_PLANES];
  1709. u32 num_virt_planes = 0;
  1710. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1711. SDE_ERROR("invalid sde_kms\n");
  1712. return -EINVAL;
  1713. }
  1714. dev = sde_kms->dev;
  1715. priv = dev->dev_private;
  1716. catalog = sde_kms->catalog;
  1717. ret = sde_core_irq_domain_add(sde_kms);
  1718. if (ret)
  1719. goto fail_irq;
  1720. /*
  1721. * Query for underlying display drivers, and create connectors,
  1722. * bridges and encoders for them.
  1723. */
  1724. if (!_sde_kms_get_displays(sde_kms))
  1725. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1726. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1727. /* Create the planes */
  1728. for (i = 0; i < catalog->sspp_count; i++) {
  1729. bool primary = true;
  1730. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1731. || primary_planes_idx >= max_crtc_count)
  1732. primary = false;
  1733. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1734. (1UL << max_crtc_count) - 1, 0);
  1735. if (IS_ERR(plane)) {
  1736. SDE_ERROR("sde_plane_init failed\n");
  1737. ret = PTR_ERR(plane);
  1738. goto fail;
  1739. }
  1740. priv->planes[priv->num_planes++] = plane;
  1741. if (primary)
  1742. primary_planes[primary_planes_idx++] = plane;
  1743. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1744. sde_is_custom_client()) {
  1745. int priority =
  1746. catalog->sspp[i].sblk->smart_dma_priority;
  1747. sspp_id[priority - 1] = catalog->sspp[i].id;
  1748. master_plane_id[priority - 1] = plane->base.id;
  1749. num_virt_planes++;
  1750. }
  1751. }
  1752. /* Initialize smart DMA virtual planes */
  1753. for (i = 0; i < num_virt_planes; i++) {
  1754. plane = sde_plane_init(dev, sspp_id[i], false,
  1755. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1756. if (IS_ERR(plane)) {
  1757. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1758. ret = PTR_ERR(plane);
  1759. goto fail;
  1760. }
  1761. priv->planes[priv->num_planes++] = plane;
  1762. }
  1763. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1764. /* Create one CRTC per encoder */
  1765. for (i = 0; i < max_crtc_count; i++) {
  1766. crtc = sde_crtc_init(dev, primary_planes[i]);
  1767. if (IS_ERR(crtc)) {
  1768. ret = PTR_ERR(crtc);
  1769. goto fail;
  1770. }
  1771. priv->crtcs[priv->num_crtcs++] = crtc;
  1772. }
  1773. if (sde_is_custom_client()) {
  1774. /* All CRTCs are compatible with all planes */
  1775. for (i = 0; i < priv->num_planes; i++)
  1776. priv->planes[i]->possible_crtcs =
  1777. (1 << priv->num_crtcs) - 1;
  1778. }
  1779. /* All CRTCs are compatible with all encoders */
  1780. for (i = 0; i < priv->num_encoders; i++)
  1781. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1782. return 0;
  1783. fail:
  1784. _sde_kms_drm_obj_destroy(sde_kms);
  1785. fail_irq:
  1786. sde_core_irq_domain_fini(sde_kms);
  1787. return ret;
  1788. }
  1789. /**
  1790. * sde_kms_timeline_status - provides current timeline status
  1791. * This API should be called without mode config lock.
  1792. * @dev: Pointer to drm device
  1793. */
  1794. void sde_kms_timeline_status(struct drm_device *dev)
  1795. {
  1796. struct drm_crtc *crtc;
  1797. struct drm_connector *conn;
  1798. struct drm_connector_list_iter conn_iter;
  1799. if (!dev) {
  1800. SDE_ERROR("invalid drm device node\n");
  1801. return;
  1802. }
  1803. drm_for_each_crtc(crtc, dev)
  1804. sde_crtc_timeline_status(crtc);
  1805. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1806. /*
  1807. *Probably locked from last close dumping status anyway
  1808. */
  1809. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1810. drm_connector_list_iter_begin(dev, &conn_iter);
  1811. drm_for_each_connector_iter(conn, &conn_iter)
  1812. sde_conn_timeline_status(conn);
  1813. drm_connector_list_iter_end(&conn_iter);
  1814. return;
  1815. }
  1816. mutex_lock(&dev->mode_config.mutex);
  1817. drm_connector_list_iter_begin(dev, &conn_iter);
  1818. drm_for_each_connector_iter(conn, &conn_iter)
  1819. sde_conn_timeline_status(conn);
  1820. drm_connector_list_iter_end(&conn_iter);
  1821. mutex_unlock(&dev->mode_config.mutex);
  1822. }
  1823. static int sde_kms_postinit(struct msm_kms *kms)
  1824. {
  1825. struct sde_kms *sde_kms = to_sde_kms(kms);
  1826. struct drm_device *dev;
  1827. struct drm_crtc *crtc;
  1828. int rc;
  1829. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1830. SDE_ERROR("invalid sde_kms\n");
  1831. return -EINVAL;
  1832. }
  1833. dev = sde_kms->dev;
  1834. rc = _sde_debugfs_init(sde_kms);
  1835. if (rc)
  1836. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1837. drm_for_each_crtc(crtc, dev)
  1838. sde_crtc_post_init(dev, crtc);
  1839. return rc;
  1840. }
  1841. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1842. struct drm_encoder *encoder)
  1843. {
  1844. return rate;
  1845. }
  1846. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1847. struct platform_device *pdev)
  1848. {
  1849. struct drm_device *dev;
  1850. struct msm_drm_private *priv;
  1851. struct sde_vm_ops *vm_ops;
  1852. int i;
  1853. if (!sde_kms || !pdev)
  1854. return;
  1855. dev = sde_kms->dev;
  1856. if (!dev)
  1857. return;
  1858. priv = dev->dev_private;
  1859. if (!priv)
  1860. return;
  1861. if (sde_kms->genpd_init) {
  1862. sde_kms->genpd_init = false;
  1863. pm_genpd_remove(&sde_kms->genpd);
  1864. of_genpd_del_provider(pdev->dev.of_node);
  1865. }
  1866. vm_ops = sde_vm_get_ops(sde_kms);
  1867. if (vm_ops && vm_ops->vm_deinit)
  1868. vm_ops->vm_deinit(sde_kms, vm_ops);
  1869. if (sde_kms->hw_intr)
  1870. sde_hw_intr_destroy(sde_kms->hw_intr);
  1871. sde_kms->hw_intr = NULL;
  1872. if (sde_kms->power_event)
  1873. sde_power_handle_unregister_event(
  1874. &priv->phandle, sde_kms->power_event);
  1875. _sde_kms_release_displays(sde_kms);
  1876. _sde_kms_unmap_all_splash_regions(sde_kms);
  1877. if (sde_kms->catalog) {
  1878. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1879. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1880. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1881. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1882. }
  1883. }
  1884. if (sde_kms->rm_init)
  1885. sde_rm_destroy(&sde_kms->rm);
  1886. sde_kms->rm_init = false;
  1887. if (sde_kms->catalog)
  1888. sde_hw_catalog_deinit(sde_kms->catalog);
  1889. sde_kms->catalog = NULL;
  1890. if (sde_kms->sid)
  1891. msm_iounmap(pdev, sde_kms->sid);
  1892. sde_kms->sid = NULL;
  1893. if (sde_kms->reg_dma)
  1894. msm_iounmap(pdev, sde_kms->reg_dma);
  1895. sde_kms->reg_dma = NULL;
  1896. if (sde_kms->vbif[VBIF_NRT])
  1897. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1898. sde_kms->vbif[VBIF_NRT] = NULL;
  1899. if (sde_kms->vbif[VBIF_RT])
  1900. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1901. sde_kms->vbif[VBIF_RT] = NULL;
  1902. if (sde_kms->mmio)
  1903. msm_iounmap(pdev, sde_kms->mmio);
  1904. sde_kms->mmio = NULL;
  1905. sde_reg_dma_deinit();
  1906. _sde_kms_mmu_destroy(sde_kms);
  1907. }
  1908. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1909. {
  1910. int i;
  1911. if (!sde_kms)
  1912. return -EINVAL;
  1913. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1914. struct msm_mmu *mmu;
  1915. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1916. if (!aspace)
  1917. continue;
  1918. mmu = sde_kms->aspace[i]->mmu;
  1919. if (secure_only &&
  1920. !aspace->mmu->funcs->is_domain_secure(mmu))
  1921. continue;
  1922. /* cleanup aspace before detaching */
  1923. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1924. SDE_DEBUG("Detaching domain:%d\n", i);
  1925. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1926. ARRAY_SIZE(iommu_ports));
  1927. aspace->domain_attached = false;
  1928. }
  1929. return 0;
  1930. }
  1931. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1932. {
  1933. int i;
  1934. if (!sde_kms)
  1935. return -EINVAL;
  1936. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1937. struct msm_mmu *mmu;
  1938. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1939. if (!aspace)
  1940. continue;
  1941. mmu = sde_kms->aspace[i]->mmu;
  1942. if (secure_only &&
  1943. !aspace->mmu->funcs->is_domain_secure(mmu))
  1944. continue;
  1945. SDE_DEBUG("Attaching domain:%d\n", i);
  1946. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1947. ARRAY_SIZE(iommu_ports));
  1948. aspace->domain_attached = true;
  1949. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1950. }
  1951. return 0;
  1952. }
  1953. static void sde_kms_destroy(struct msm_kms *kms)
  1954. {
  1955. struct sde_kms *sde_kms;
  1956. struct drm_device *dev;
  1957. if (!kms) {
  1958. SDE_ERROR("invalid kms\n");
  1959. return;
  1960. }
  1961. sde_kms = to_sde_kms(kms);
  1962. dev = sde_kms->dev;
  1963. if (!dev || !dev->dev) {
  1964. SDE_ERROR("invalid device\n");
  1965. return;
  1966. }
  1967. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1968. kfree(sde_kms);
  1969. }
  1970. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1971. struct drm_atomic_state *state)
  1972. {
  1973. struct drm_device *dev = sde_kms->dev;
  1974. struct drm_plane *plane;
  1975. struct drm_plane_state *plane_state;
  1976. struct drm_crtc *crtc;
  1977. struct drm_crtc_state *crtc_state;
  1978. struct drm_connector *conn;
  1979. struct drm_connector_state *conn_state;
  1980. struct drm_connector_list_iter conn_iter;
  1981. int ret = 0;
  1982. drm_for_each_plane(plane, dev) {
  1983. plane_state = drm_atomic_get_plane_state(state, plane);
  1984. if (IS_ERR(plane_state)) {
  1985. ret = PTR_ERR(plane_state);
  1986. SDE_ERROR("error %d getting plane %d state\n",
  1987. ret, DRMID(plane));
  1988. return ret;
  1989. }
  1990. ret = sde_plane_helper_reset_custom_properties(plane,
  1991. plane_state);
  1992. if (ret) {
  1993. SDE_ERROR("error %d resetting plane props %d\n",
  1994. ret, DRMID(plane));
  1995. return ret;
  1996. }
  1997. }
  1998. drm_for_each_crtc(crtc, dev) {
  1999. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2000. if (IS_ERR(crtc_state)) {
  2001. ret = PTR_ERR(crtc_state);
  2002. SDE_ERROR("error %d getting crtc %d state\n",
  2003. ret, DRMID(crtc));
  2004. return ret;
  2005. }
  2006. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2007. if (ret) {
  2008. SDE_ERROR("error %d resetting crtc props %d\n",
  2009. ret, DRMID(crtc));
  2010. return ret;
  2011. }
  2012. }
  2013. drm_connector_list_iter_begin(dev, &conn_iter);
  2014. drm_for_each_connector_iter(conn, &conn_iter) {
  2015. conn_state = drm_atomic_get_connector_state(state, conn);
  2016. if (IS_ERR(conn_state)) {
  2017. ret = PTR_ERR(conn_state);
  2018. SDE_ERROR("error %d getting connector %d state\n",
  2019. ret, DRMID(conn));
  2020. return ret;
  2021. }
  2022. ret = sde_connector_helper_reset_custom_properties(conn,
  2023. conn_state);
  2024. if (ret) {
  2025. SDE_ERROR("error %d resetting connector props %d\n",
  2026. ret, DRMID(conn));
  2027. return ret;
  2028. }
  2029. }
  2030. drm_connector_list_iter_end(&conn_iter);
  2031. return ret;
  2032. }
  2033. static void sde_kms_lastclose(struct msm_kms *kms)
  2034. {
  2035. struct sde_kms *sde_kms;
  2036. struct drm_device *dev;
  2037. struct drm_atomic_state *state;
  2038. struct drm_modeset_acquire_ctx ctx;
  2039. int ret;
  2040. if (!kms) {
  2041. SDE_ERROR("invalid argument\n");
  2042. return;
  2043. }
  2044. sde_kms = to_sde_kms(kms);
  2045. dev = sde_kms->dev;
  2046. drm_modeset_acquire_init(&ctx, 0);
  2047. state = drm_atomic_state_alloc(dev);
  2048. if (!state) {
  2049. ret = -ENOMEM;
  2050. goto out_ctx;
  2051. }
  2052. state->acquire_ctx = &ctx;
  2053. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2054. retry:
  2055. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2056. if (ret)
  2057. goto out_state;
  2058. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2059. if (ret)
  2060. goto out_state;
  2061. ret = drm_atomic_commit(state);
  2062. out_state:
  2063. if (ret == -EDEADLK)
  2064. goto backoff;
  2065. drm_atomic_state_put(state);
  2066. out_ctx:
  2067. drm_modeset_drop_locks(&ctx);
  2068. drm_modeset_acquire_fini(&ctx);
  2069. if (ret)
  2070. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2071. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2072. return;
  2073. backoff:
  2074. drm_atomic_state_clear(state);
  2075. drm_modeset_backoff(&ctx);
  2076. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2077. goto retry;
  2078. }
  2079. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2080. struct drm_atomic_state *state)
  2081. {
  2082. struct sde_kms *sde_kms;
  2083. struct drm_device *dev;
  2084. struct drm_crtc *crtc;
  2085. struct drm_encoder *encoder;
  2086. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2087. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2088. uint32_t crtc_encoder_cnt = 0;
  2089. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2090. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2091. struct sde_vm_ops *vm_ops;
  2092. bool vm_req_active = false;
  2093. enum sde_crtc_idle_pc_state idle_pc_state;
  2094. struct sde_mdss_cfg *catalog;
  2095. int rc = 0;
  2096. struct sde_connector *sde_conn;
  2097. struct dsi_display *dsi_display;
  2098. struct drm_connector *connector;
  2099. struct drm_connector_state *new_connstate;
  2100. if (!kms || !state)
  2101. return -EINVAL;
  2102. sde_kms = to_sde_kms(kms);
  2103. dev = sde_kms->dev;
  2104. catalog = sde_kms->catalog;
  2105. vm_ops = sde_vm_get_ops(sde_kms);
  2106. if (!vm_ops)
  2107. return 0;
  2108. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2109. !vm_ops->vm_acquire)
  2110. return -EINVAL;
  2111. sde_vm_lock(sde_kms);
  2112. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2113. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2114. if (!new_cstate->active && !old_cstate->active)
  2115. continue;
  2116. new_state = to_sde_crtc_state(new_cstate);
  2117. new_vm_req = sde_crtc_get_property(new_state,
  2118. CRTC_PROP_VM_REQ_STATE);
  2119. old_state = to_sde_crtc_state(old_cstate);
  2120. old_vm_req = sde_crtc_get_property(old_state,
  2121. CRTC_PROP_VM_REQ_STATE);
  2122. /*
  2123. * No active request if the transition is from
  2124. * VM_REQ_NONE to VM_REQ_NONE
  2125. */
  2126. if (old_vm_req || new_vm_req) {
  2127. rc = vm_ops->vm_request_valid(sde_kms,
  2128. old_vm_req, new_vm_req);
  2129. if (rc) {
  2130. SDE_ERROR(
  2131. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2132. old_vm_req, new_vm_req,
  2133. vm_ops->vm_owns_hw(sde_kms), rc);
  2134. goto end;
  2135. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2136. new_vm_req == VM_REQ_NONE) {
  2137. SDE_DEBUG(
  2138. "VM transition valid; ignore further checks\n");
  2139. } else {
  2140. vm_req_active = true;
  2141. }
  2142. }
  2143. idle_pc_state = sde_crtc_get_property(new_state,
  2144. CRTC_PROP_IDLE_PC_STATE);
  2145. active_crtc = crtc;
  2146. active_cstate = new_cstate;
  2147. commit_crtc_cnt++;
  2148. }
  2149. /* return early if no active vm request */
  2150. if (!vm_req_active)
  2151. goto end;
  2152. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2153. if (!crtc->state->active)
  2154. continue;
  2155. global_crtc_cnt++;
  2156. global_active_crtc = crtc;
  2157. }
  2158. if (active_crtc) {
  2159. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2160. active_cstate->encoder_mask)
  2161. crtc_encoder_cnt++;
  2162. }
  2163. SDE_EVT32(old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2164. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d\n", old_vm_req,
  2165. new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2166. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2167. int conn_mask = active_cstate->connector_mask;
  2168. if (drm_connector_mask(connector) & conn_mask) {
  2169. sde_conn = to_sde_connector(connector);
  2170. dsi_display = (struct dsi_display *) sde_conn->display;
  2171. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i,
  2172. dsi_display->type,
  2173. dsi_display->trusted_vm_env);
  2174. SDE_DEBUG(
  2175. "VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d,",
  2176. dsi_display->name, DRMID(connector),
  2177. DRMID(active_crtc), dsi_display->type,
  2178. dsi_display->trusted_vm_env);
  2179. break;
  2180. }
  2181. }
  2182. /* Check for single crtc commits only on valid VM requests */
  2183. if (active_crtc && global_active_crtc &&
  2184. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2185. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2186. active_crtc != global_active_crtc)) {
  2187. SDE_ERROR(
  2188. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2189. catalog->max_trusted_vm_displays,
  2190. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2191. DRMID(global_active_crtc));
  2192. rc = -E2BIG;
  2193. goto end;
  2194. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2195. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2196. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2197. /*
  2198. * disable idle-pc before releasing the HW
  2199. * allow only specified number of encoders on a given crtc
  2200. */
  2201. SDE_ERROR(
  2202. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2203. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2204. crtc_encoder_cnt);
  2205. rc = -EINVAL;
  2206. goto end;
  2207. }
  2208. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2209. rc = vm_ops->vm_acquire(sde_kms);
  2210. if (rc) {
  2211. SDE_ERROR(
  2212. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2213. old_vm_req, new_vm_req,
  2214. vm_ops->vm_owns_hw(sde_kms), rc);
  2215. goto end;
  2216. }
  2217. if (vm_ops->vm_resource_init)
  2218. rc = vm_ops->vm_resource_init(sde_kms, state);
  2219. }
  2220. end:
  2221. sde_vm_unlock(sde_kms);
  2222. return rc;
  2223. }
  2224. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2225. struct drm_atomic_state *state)
  2226. {
  2227. struct sde_kms *sde_kms;
  2228. struct drm_device *dev;
  2229. struct drm_crtc *crtc;
  2230. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2231. struct drm_crtc_state *crtc_state;
  2232. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2233. bool sec_session = false, global_sec_session = false;
  2234. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2235. int i;
  2236. if (!kms || !state) {
  2237. return -EINVAL;
  2238. SDE_ERROR("invalid arguments\n");
  2239. }
  2240. sde_kms = to_sde_kms(kms);
  2241. dev = sde_kms->dev;
  2242. /* iterate state object for active secure/non-secure crtc */
  2243. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2244. if (!crtc_state->active)
  2245. continue;
  2246. active_crtc_cnt++;
  2247. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2248. &fb_sec, &fb_sec_dir);
  2249. if (fb_sec_dir)
  2250. sec_session = true;
  2251. cur_crtc = crtc;
  2252. }
  2253. /* iterate global list for active and secure/non-secure crtc */
  2254. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2255. if (!crtc->state->active)
  2256. continue;
  2257. global_active_crtc_cnt++;
  2258. /* update only when crtc is not the same as current crtc */
  2259. if (crtc != cur_crtc) {
  2260. fb_ns = fb_sec = fb_sec_dir = 0;
  2261. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2262. &fb_sec, &fb_sec_dir);
  2263. if (fb_sec_dir)
  2264. global_sec_session = true;
  2265. global_crtc = crtc;
  2266. }
  2267. }
  2268. if (!global_sec_session && !sec_session)
  2269. return 0;
  2270. /*
  2271. * - fail crtc commit, if secure-camera/secure-ui session is
  2272. * in-progress in any other display
  2273. * - fail secure-camera/secure-ui crtc commit, if any other display
  2274. * session is in-progress
  2275. */
  2276. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2277. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2278. SDE_ERROR(
  2279. "crtc%d secure check failed global_active:%d active:%d\n",
  2280. cur_crtc ? cur_crtc->base.id : -1,
  2281. global_active_crtc_cnt, active_crtc_cnt);
  2282. return -EPERM;
  2283. /*
  2284. * As only one crtc is allowed during secure session, the crtc
  2285. * in this commit should match with the global crtc
  2286. */
  2287. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2288. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2289. cur_crtc->base.id, sec_session,
  2290. global_crtc->base.id, global_sec_session);
  2291. return -EPERM;
  2292. }
  2293. return 0;
  2294. }
  2295. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2296. struct drm_atomic_state *state)
  2297. {
  2298. struct drm_crtc *crtc;
  2299. struct drm_crtc_state *new_cstate;
  2300. struct sde_crtc_state *cstate;
  2301. struct sde_vm_ops *vm_ops;
  2302. enum sde_crtc_vm_req vm_req;
  2303. struct sde_kms *sde_kms = to_sde_kms(kms);
  2304. vm_ops = sde_vm_get_ops(sde_kms);
  2305. if (!vm_ops)
  2306. return;
  2307. crtc = sde_kms_vm_get_vm_crtc(state);
  2308. if (!crtc)
  2309. return;
  2310. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2311. cstate = to_sde_crtc_state(new_cstate);
  2312. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2313. if (vm_req != VM_REQ_ACQUIRE)
  2314. return;
  2315. sde_vm_lock(sde_kms);
  2316. if (vm_ops->vm_acquire_fail_handler)
  2317. vm_ops->vm_acquire_fail_handler(sde_kms);
  2318. sde_vm_unlock(sde_kms);
  2319. }
  2320. static int sde_kms_atomic_check(struct msm_kms *kms,
  2321. struct drm_atomic_state *state)
  2322. {
  2323. struct sde_kms *sde_kms;
  2324. struct drm_device *dev;
  2325. int ret;
  2326. if (!kms || !state)
  2327. return -EINVAL;
  2328. sde_kms = to_sde_kms(kms);
  2329. dev = sde_kms->dev;
  2330. SDE_ATRACE_BEGIN("atomic_check");
  2331. if (sde_kms_is_suspend_blocked(dev)) {
  2332. SDE_DEBUG("suspended, skip atomic_check\n");
  2333. ret = -EBUSY;
  2334. goto end;
  2335. }
  2336. ret = sde_kms_check_vm_request(kms, state);
  2337. if (ret) {
  2338. SDE_ERROR("vm switch request checks failed\n");
  2339. goto end;
  2340. }
  2341. ret = drm_atomic_helper_check(dev, state);
  2342. if (ret)
  2343. goto vm_clean_up;
  2344. /*
  2345. * Check if any secure transition(moving CRTC between secure and
  2346. * non-secure state and vice-versa) is allowed or not. when moving
  2347. * to secure state, planes with fb_mode set to dir_translated only can
  2348. * be staged on the CRTC, and only one CRTC can be active during
  2349. * Secure state
  2350. */
  2351. ret = sde_kms_check_secure_transition(kms, state);
  2352. if (ret)
  2353. goto vm_clean_up;
  2354. goto end;
  2355. vm_clean_up:
  2356. sde_kms_vm_res_release(kms, state);
  2357. end:
  2358. SDE_ATRACE_END("atomic_check");
  2359. return ret;
  2360. }
  2361. static struct msm_gem_address_space*
  2362. _sde_kms_get_address_space(struct msm_kms *kms,
  2363. unsigned int domain)
  2364. {
  2365. struct sde_kms *sde_kms;
  2366. if (!kms) {
  2367. SDE_ERROR("invalid kms\n");
  2368. return NULL;
  2369. }
  2370. sde_kms = to_sde_kms(kms);
  2371. if (!sde_kms) {
  2372. SDE_ERROR("invalid sde_kms\n");
  2373. return NULL;
  2374. }
  2375. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2376. return NULL;
  2377. return (sde_kms->aspace[domain] &&
  2378. sde_kms->aspace[domain]->domain_attached) ?
  2379. sde_kms->aspace[domain] : NULL;
  2380. }
  2381. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2382. unsigned int domain)
  2383. {
  2384. struct sde_kms *sde_kms;
  2385. struct msm_gem_address_space *aspace;
  2386. if (!kms) {
  2387. SDE_ERROR("invalid kms\n");
  2388. return NULL;
  2389. }
  2390. sde_kms = to_sde_kms(kms);
  2391. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2392. SDE_ERROR("invalid params\n");
  2393. return NULL;
  2394. }
  2395. aspace = _sde_kms_get_address_space(kms, domain);
  2396. return (aspace && aspace->domain_attached) ?
  2397. msm_gem_get_aspace_device(aspace) : NULL;
  2398. }
  2399. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2400. {
  2401. struct drm_device *dev = NULL;
  2402. struct sde_kms *sde_kms = NULL;
  2403. struct drm_connector *connector = NULL;
  2404. struct drm_connector_list_iter conn_iter;
  2405. struct sde_connector *sde_conn = NULL;
  2406. if (!kms) {
  2407. SDE_ERROR("invalid kms\n");
  2408. return;
  2409. }
  2410. sde_kms = to_sde_kms(kms);
  2411. dev = sde_kms->dev;
  2412. if (!dev) {
  2413. SDE_ERROR("invalid device\n");
  2414. return;
  2415. }
  2416. if (!dev->mode_config.poll_enabled)
  2417. return;
  2418. mutex_lock(&dev->mode_config.mutex);
  2419. drm_connector_list_iter_begin(dev, &conn_iter);
  2420. drm_for_each_connector_iter(connector, &conn_iter) {
  2421. /* Only handle HPD capable connectors. */
  2422. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2423. continue;
  2424. sde_conn = to_sde_connector(connector);
  2425. if (sde_conn->ops.post_open)
  2426. sde_conn->ops.post_open(&sde_conn->base,
  2427. sde_conn->display);
  2428. }
  2429. drm_connector_list_iter_end(&conn_iter);
  2430. mutex_unlock(&dev->mode_config.mutex);
  2431. }
  2432. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2433. struct sde_splash_display *splash_display,
  2434. struct drm_crtc *crtc)
  2435. {
  2436. struct msm_drm_private *priv;
  2437. struct drm_plane *plane;
  2438. struct sde_splash_mem *splash;
  2439. struct sde_splash_mem *demura;
  2440. struct sde_plane_state *pstate;
  2441. enum sde_sspp plane_id;
  2442. bool is_virtual;
  2443. int i, j;
  2444. if (!sde_kms || !splash_display || !crtc) {
  2445. SDE_ERROR("invalid input args\n");
  2446. return -EINVAL;
  2447. }
  2448. priv = sde_kms->dev->dev_private;
  2449. for (i = 0; i < priv->num_planes; i++) {
  2450. plane = priv->planes[i];
  2451. plane_id = sde_plane_pipe(plane);
  2452. is_virtual = is_sde_plane_virtual(plane);
  2453. splash = splash_display->splash;
  2454. demura = splash_display->demura;
  2455. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2456. if ((plane_id != splash_display->pipes[j].sspp) ||
  2457. (splash_display->pipes[j].is_virtual
  2458. != is_virtual))
  2459. continue;
  2460. if (splash && sde_plane_validate_src_addr(plane,
  2461. splash->splash_buf_base,
  2462. splash->splash_buf_size)) {
  2463. if (!demura || sde_plane_validate_src_addr(
  2464. plane, demura->splash_buf_base,
  2465. demura->splash_buf_size)) {
  2466. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2467. plane_id, DRMID(crtc));
  2468. }
  2469. }
  2470. plane->state->crtc = crtc;
  2471. crtc->state->plane_mask |= drm_plane_mask(plane);
  2472. pstate = to_sde_plane_state(plane->state);
  2473. pstate->cont_splash_populated = true;
  2474. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2475. DRMID(crtc), plane_id, is_virtual);
  2476. }
  2477. }
  2478. return 0;
  2479. }
  2480. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2481. struct dsi_display *dsi_display)
  2482. {
  2483. void *display;
  2484. struct drm_encoder *encoder = NULL;
  2485. struct msm_display_info info;
  2486. struct drm_device *dev;
  2487. struct sde_kms *sde_kms;
  2488. struct drm_connector_list_iter conn_iter;
  2489. struct drm_connector *connector = NULL;
  2490. struct sde_connector *sde_conn = NULL;
  2491. int rc = 0;
  2492. sde_kms = to_sde_kms(kms);
  2493. dev = sde_kms->dev;
  2494. display = dsi_display;
  2495. if (dsi_display) {
  2496. if (dsi_display->bridge->base.encoder) {
  2497. encoder = dsi_display->bridge->base.encoder;
  2498. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2499. }
  2500. memset(&info, 0x0, sizeof(info));
  2501. rc = dsi_display_get_info(NULL, &info, display);
  2502. if (rc) {
  2503. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2504. __func__, rc);
  2505. encoder = NULL;
  2506. }
  2507. }
  2508. drm_connector_list_iter_begin(dev, &conn_iter);
  2509. drm_for_each_connector_iter(connector, &conn_iter) {
  2510. struct drm_encoder *c_encoder;
  2511. drm_connector_for_each_possible_encoder(connector,
  2512. c_encoder)
  2513. break;
  2514. if (!c_encoder) {
  2515. SDE_ERROR("c_encoder not found\n");
  2516. return -EINVAL;
  2517. }
  2518. /**
  2519. * Inform cont_splash is disabled to each interface/connector.
  2520. * This is currently supported for DSI interface.
  2521. */
  2522. sde_conn = to_sde_connector(connector);
  2523. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2524. if (!dsi_display || !encoder) {
  2525. sde_conn->ops.cont_splash_res_disable
  2526. (sde_conn->display);
  2527. } else if (c_encoder->base.id == encoder->base.id) {
  2528. /**
  2529. * This handles dual DSI
  2530. * configuration where one DSI
  2531. * interface has cont_splash
  2532. * enabled and the other doesn't.
  2533. */
  2534. sde_conn->ops.cont_splash_res_disable
  2535. (sde_conn->display);
  2536. break;
  2537. }
  2538. }
  2539. }
  2540. drm_connector_list_iter_end(&conn_iter);
  2541. return 0;
  2542. }
  2543. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2544. {
  2545. int i;
  2546. void *display;
  2547. struct dsi_display *dsi_display;
  2548. struct drm_encoder *encoder;
  2549. if (!sde_kms)
  2550. return -EINVAL;
  2551. if (!sde_in_trusted_vm(sde_kms))
  2552. return 0;
  2553. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2554. display = sde_kms->dsi_displays[i];
  2555. dsi_display = (struct dsi_display *)display;
  2556. if (!dsi_display->bridge->base.encoder) {
  2557. SDE_ERROR("no encoder on dsi display:%d", i);
  2558. return -EINVAL;
  2559. }
  2560. encoder = dsi_display->bridge->base.encoder;
  2561. encoder->possible_crtcs = 1 << i;
  2562. SDE_DEBUG(
  2563. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2564. encoder->index, encoder->base.id,
  2565. encoder->name, encoder->possible_crtcs);
  2566. }
  2567. return 0;
  2568. }
  2569. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2570. struct sde_kms *sde_kms, struct drm_connector *connector,
  2571. struct drm_atomic_state *state)
  2572. {
  2573. struct drm_display_mode *mode, *cur_mode = NULL;
  2574. struct drm_crtc *crtc;
  2575. struct drm_crtc_state *new_cstate, *old_cstate;
  2576. u32 i = 0;
  2577. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2578. list_for_each_entry(mode, &connector->modes, head) {
  2579. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2580. cur_mode = mode;
  2581. break;
  2582. }
  2583. }
  2584. } else if (state) {
  2585. /* get the mode from first atomic_check phase for trusted_vm*/
  2586. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2587. new_cstate, i) {
  2588. if (!new_cstate->active && !old_cstate->active)
  2589. continue;
  2590. list_for_each_entry(mode, &connector->modes, head) {
  2591. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2592. cur_mode = mode;
  2593. break;
  2594. }
  2595. }
  2596. }
  2597. }
  2598. return cur_mode;
  2599. }
  2600. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2601. struct drm_atomic_state *state)
  2602. {
  2603. void *display;
  2604. struct dsi_display *dsi_display;
  2605. struct msm_display_info info;
  2606. struct drm_encoder *encoder = NULL;
  2607. struct drm_crtc *crtc = NULL;
  2608. int i, rc = 0;
  2609. struct drm_display_mode *drm_mode = NULL;
  2610. struct drm_device *dev;
  2611. struct msm_drm_private *priv;
  2612. struct sde_kms *sde_kms;
  2613. struct drm_connector_list_iter conn_iter;
  2614. struct drm_connector *connector = NULL;
  2615. struct sde_connector *sde_conn = NULL;
  2616. struct sde_splash_display *splash_display;
  2617. if (!kms) {
  2618. SDE_ERROR("invalid kms\n");
  2619. return -EINVAL;
  2620. }
  2621. sde_kms = to_sde_kms(kms);
  2622. dev = sde_kms->dev;
  2623. if (!dev) {
  2624. SDE_ERROR("invalid device\n");
  2625. return -EINVAL;
  2626. }
  2627. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2628. if (rc) {
  2629. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2630. return -EINVAL;
  2631. }
  2632. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2633. && (!sde_kms->splash_data.num_splash_regions)) ||
  2634. !sde_kms->splash_data.num_splash_displays) {
  2635. DRM_INFO("cont_splash feature not enabled\n");
  2636. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2637. return rc;
  2638. }
  2639. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2640. sde_kms->splash_data.num_splash_displays,
  2641. sde_kms->dsi_display_count);
  2642. /* dsi */
  2643. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2644. struct sde_crtc_state *cstate;
  2645. struct sde_connector_state *conn_state;
  2646. display = sde_kms->dsi_displays[i];
  2647. dsi_display = (struct dsi_display *)display;
  2648. splash_display = &sde_kms->splash_data.splash_display[i];
  2649. if (!splash_display->cont_splash_enabled) {
  2650. SDE_DEBUG("display->name = %s splash not enabled\n",
  2651. dsi_display->name);
  2652. sde_kms_inform_cont_splash_res_disable(kms,
  2653. dsi_display);
  2654. continue;
  2655. }
  2656. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2657. if (dsi_display->bridge->base.encoder) {
  2658. encoder = dsi_display->bridge->base.encoder;
  2659. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2660. }
  2661. memset(&info, 0x0, sizeof(info));
  2662. rc = dsi_display_get_info(NULL, &info, display);
  2663. if (rc) {
  2664. SDE_ERROR("dsi get_info %d failed\n", i);
  2665. encoder = NULL;
  2666. continue;
  2667. }
  2668. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2669. ((info.is_connected) ? "true" : "false"),
  2670. info.display_type);
  2671. if (!encoder) {
  2672. SDE_ERROR("encoder not initialized\n");
  2673. return -EINVAL;
  2674. }
  2675. priv = sde_kms->dev->dev_private;
  2676. encoder->crtc = priv->crtcs[i];
  2677. crtc = encoder->crtc;
  2678. splash_display->encoder = encoder;
  2679. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2680. i, crtc->index, crtc->base.id, encoder->index,
  2681. encoder->base.id);
  2682. mutex_lock(&dev->mode_config.mutex);
  2683. drm_connector_list_iter_begin(dev, &conn_iter);
  2684. drm_for_each_connector_iter(connector, &conn_iter) {
  2685. struct drm_encoder *c_encoder;
  2686. drm_connector_for_each_possible_encoder(connector,
  2687. c_encoder)
  2688. break;
  2689. if (!c_encoder) {
  2690. SDE_ERROR("c_encoder not found\n");
  2691. mutex_unlock(&dev->mode_config.mutex);
  2692. return -EINVAL;
  2693. }
  2694. /**
  2695. * SDE_KMS doesn't attach more than one encoder to
  2696. * a DSI connector. So it is safe to check only with
  2697. * the first encoder entry. Revisit this logic if we
  2698. * ever have to support continuous splash for
  2699. * external displays in MST configuration.
  2700. */
  2701. if (c_encoder->base.id == encoder->base.id)
  2702. break;
  2703. }
  2704. drm_connector_list_iter_end(&conn_iter);
  2705. if (!connector) {
  2706. SDE_ERROR("connector not initialized\n");
  2707. mutex_unlock(&dev->mode_config.mutex);
  2708. return -EINVAL;
  2709. }
  2710. mutex_unlock(&dev->mode_config.mutex);
  2711. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2712. crtc->state->connector_mask = drm_connector_mask(connector);
  2713. connector->state->crtc = crtc;
  2714. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2715. if (!drm_mode) {
  2716. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2717. sde_kms->splash_data.type);
  2718. return -EINVAL;
  2719. }
  2720. SDE_DEBUG(
  2721. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2722. drm_mode->name, drm_mode->type,
  2723. drm_mode->flags, sde_kms->splash_data.type);
  2724. /* Update CRTC drm structure */
  2725. crtc->state->active = true;
  2726. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2727. if (rc) {
  2728. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2729. return rc;
  2730. }
  2731. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2732. drm_mode_copy(&crtc->mode, drm_mode);
  2733. cstate = to_sde_crtc_state(crtc->state);
  2734. cstate->cont_splash_populated = true;
  2735. /* Update encoder structure */
  2736. sde_encoder_update_caps_for_cont_splash(encoder,
  2737. splash_display, true);
  2738. sde_crtc_update_cont_splash_settings(crtc);
  2739. sde_conn = to_sde_connector(connector);
  2740. if (sde_conn && sde_conn->ops.cont_splash_config)
  2741. sde_conn->ops.cont_splash_config(sde_conn->display);
  2742. conn_state = to_sde_connector_state(connector->state);
  2743. conn_state->cont_splash_populated = true;
  2744. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2745. splash_display, crtc);
  2746. if (rc) {
  2747. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2748. return rc;
  2749. }
  2750. }
  2751. return rc;
  2752. }
  2753. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2754. {
  2755. struct sde_kms *sde_kms;
  2756. if (!kms) {
  2757. SDE_ERROR("invalid kms\n");
  2758. return false;
  2759. }
  2760. sde_kms = to_sde_kms(kms);
  2761. return sde_kms->splash_data.num_splash_displays;
  2762. }
  2763. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2764. const struct drm_display_mode *mode,
  2765. const struct msm_resource_caps_info *res, u32 *num_lm)
  2766. {
  2767. struct sde_kms *sde_kms;
  2768. s64 mode_clock_hz = 0;
  2769. s64 max_mdp_clock_hz = 0;
  2770. s64 max_lm_width = 0;
  2771. s64 hdisplay_fp = 0;
  2772. s64 htotal_fp = 0;
  2773. s64 vtotal_fp = 0;
  2774. s64 vrefresh_fp = 0;
  2775. s64 mdp_fudge_factor = 0;
  2776. s64 num_lm_fp = 0;
  2777. s64 lm_clk_fp = 0;
  2778. s64 lm_width_fp = 0;
  2779. int rc = 0;
  2780. if (!num_lm) {
  2781. SDE_ERROR("invalid num_lm pointer\n");
  2782. return -EINVAL;
  2783. }
  2784. /* default to 1 layer mixer */
  2785. *num_lm = 1;
  2786. if (!kms || !mode || !res) {
  2787. SDE_ERROR("invalid input args\n");
  2788. return -EINVAL;
  2789. }
  2790. sde_kms = to_sde_kms(kms);
  2791. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2792. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2793. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2794. htotal_fp = drm_int2fixp(mode->htotal);
  2795. vtotal_fp = drm_int2fixp(mode->vtotal);
  2796. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2797. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2798. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2799. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2800. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2801. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2802. if (mode_clock_hz > max_mdp_clock_hz ||
  2803. hdisplay_fp > max_lm_width) {
  2804. *num_lm = 0;
  2805. do {
  2806. *num_lm += 2;
  2807. num_lm_fp = drm_int2fixp(*num_lm);
  2808. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2809. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2810. if (*num_lm > 4) {
  2811. rc = -EINVAL;
  2812. goto error;
  2813. }
  2814. } while (lm_clk_fp > max_mdp_clock_hz ||
  2815. lm_width_fp > max_lm_width);
  2816. mode_clock_hz = lm_clk_fp;
  2817. }
  2818. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2819. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2820. *num_lm, drm_fixp2int(mode_clock_hz),
  2821. sde_kms->perf.max_core_clk_rate);
  2822. return 0;
  2823. error:
  2824. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2825. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2826. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2827. *num_lm, drm_fixp2int(mode_clock_hz),
  2828. sde_kms->perf.max_core_clk_rate);
  2829. return rc;
  2830. }
  2831. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2832. u32 hdisplay, u32 *num_dsc)
  2833. {
  2834. struct sde_kms *sde_kms;
  2835. uint32_t max_dsc_width;
  2836. if (!num_dsc) {
  2837. SDE_ERROR("invalid num_dsc pointer\n");
  2838. return -EINVAL;
  2839. }
  2840. *num_dsc = 0;
  2841. if (!kms || !hdisplay) {
  2842. SDE_ERROR("invalid input args\n");
  2843. return -EINVAL;
  2844. }
  2845. sde_kms = to_sde_kms(kms);
  2846. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2847. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2848. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2849. hdisplay, max_dsc_width,
  2850. *num_dsc);
  2851. return 0;
  2852. }
  2853. static void _sde_kms_null_commit(struct drm_device *dev,
  2854. struct drm_encoder *enc)
  2855. {
  2856. struct drm_modeset_acquire_ctx ctx;
  2857. struct drm_connector *conn = NULL;
  2858. struct drm_connector *tmp_conn = NULL;
  2859. struct drm_connector_list_iter conn_iter;
  2860. struct drm_atomic_state *state = NULL;
  2861. struct drm_crtc_state *crtc_state = NULL;
  2862. struct drm_connector_state *conn_state = NULL;
  2863. int retry_cnt = 0;
  2864. int ret = 0;
  2865. drm_modeset_acquire_init(&ctx, 0);
  2866. retry:
  2867. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2868. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2869. drm_modeset_backoff(&ctx);
  2870. retry_cnt++;
  2871. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2872. goto retry;
  2873. } else if (WARN_ON(ret)) {
  2874. goto end;
  2875. }
  2876. state = drm_atomic_state_alloc(dev);
  2877. if (!state) {
  2878. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2879. goto end;
  2880. }
  2881. state->acquire_ctx = &ctx;
  2882. drm_connector_list_iter_begin(dev, &conn_iter);
  2883. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2884. if (enc == tmp_conn->state->best_encoder) {
  2885. conn = tmp_conn;
  2886. break;
  2887. }
  2888. }
  2889. drm_connector_list_iter_end(&conn_iter);
  2890. if (!conn) {
  2891. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2892. goto end;
  2893. }
  2894. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2895. conn_state = drm_atomic_get_connector_state(state, conn);
  2896. if (IS_ERR(conn_state)) {
  2897. SDE_ERROR("error %d getting connector %d state\n",
  2898. ret, DRMID(conn));
  2899. goto end;
  2900. }
  2901. crtc_state->active = true;
  2902. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2903. if (ret)
  2904. SDE_ERROR("error %d setting the crtc\n", ret);
  2905. ret = drm_atomic_commit(state);
  2906. if (ret)
  2907. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2908. end:
  2909. if (state)
  2910. drm_atomic_state_put(state);
  2911. drm_modeset_drop_locks(&ctx);
  2912. drm_modeset_acquire_fini(&ctx);
  2913. }
  2914. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2915. const int32_t connector_id)
  2916. {
  2917. struct drm_connector_list_iter conn_iter;
  2918. struct drm_connector *conn;
  2919. struct drm_encoder *drm_enc;
  2920. drm_connector_list_iter_begin(dev, &conn_iter);
  2921. drm_for_each_connector_iter(conn, &conn_iter) {
  2922. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2923. connector_id != conn->base.id)
  2924. continue;
  2925. if (conn->state && conn->state->best_encoder)
  2926. drm_enc = conn->state->best_encoder;
  2927. else
  2928. drm_enc = conn->encoder;
  2929. if (drm_enc)
  2930. sde_encoder_early_wakeup(drm_enc);
  2931. }
  2932. drm_connector_list_iter_end(&conn_iter);
  2933. }
  2934. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2935. struct device *dev)
  2936. {
  2937. int i, ret, crtc_id = 0;
  2938. struct drm_device *ddev = dev_get_drvdata(dev);
  2939. struct drm_connector *conn;
  2940. struct drm_connector_list_iter conn_iter;
  2941. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2942. drm_connector_list_iter_begin(ddev, &conn_iter);
  2943. drm_for_each_connector_iter(conn, &conn_iter) {
  2944. uint64_t lp;
  2945. lp = sde_connector_get_lp(conn);
  2946. if (lp != SDE_MODE_DPMS_LP2)
  2947. continue;
  2948. if (sde_encoder_in_clone_mode(conn->encoder))
  2949. continue;
  2950. ret = sde_encoder_wait_for_event(conn->encoder,
  2951. MSM_ENC_TX_COMPLETE);
  2952. if (ret && ret != -EWOULDBLOCK) {
  2953. SDE_ERROR(
  2954. "[conn: %d] wait for commit done returned %d\n",
  2955. conn->base.id, ret);
  2956. } else if (!ret) {
  2957. crtc_id = drm_crtc_index(conn->state->crtc);
  2958. if (priv->event_thread[crtc_id].thread)
  2959. kthread_flush_worker(
  2960. &priv->event_thread[crtc_id].worker);
  2961. sde_encoder_idle_request(conn->encoder);
  2962. }
  2963. }
  2964. drm_connector_list_iter_end(&conn_iter);
  2965. for (i = 0; i < priv->num_crtcs; i++) {
  2966. if (priv->disp_thread[i].thread)
  2967. kthread_flush_worker(
  2968. &priv->disp_thread[i].worker);
  2969. if (priv->event_thread[i].thread)
  2970. kthread_flush_worker(
  2971. &priv->event_thread[i].worker);
  2972. }
  2973. kthread_flush_worker(&priv->pp_event_worker);
  2974. }
  2975. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_crtc_state *c_state)
  2976. {
  2977. return sde_crtc_get_msm_mode(c_state);
  2978. }
  2979. static int sde_kms_pm_suspend(struct device *dev)
  2980. {
  2981. struct drm_device *ddev;
  2982. struct drm_modeset_acquire_ctx ctx;
  2983. struct drm_connector *conn;
  2984. struct drm_encoder *enc;
  2985. struct drm_connector_list_iter conn_iter;
  2986. struct drm_atomic_state *state = NULL;
  2987. struct sde_kms *sde_kms;
  2988. int ret = 0, num_crtcs = 0;
  2989. if (!dev)
  2990. return -EINVAL;
  2991. ddev = dev_get_drvdata(dev);
  2992. if (!ddev || !ddev_to_msm_kms(ddev))
  2993. return -EINVAL;
  2994. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2995. SDE_EVT32(0);
  2996. /* disable hot-plug polling */
  2997. drm_kms_helper_poll_disable(ddev);
  2998. /* if a display stuck in CS trigger a null commit to complete handoff */
  2999. drm_for_each_encoder(enc, ddev) {
  3000. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3001. _sde_kms_null_commit(ddev, enc);
  3002. }
  3003. /* acquire modeset lock(s) */
  3004. drm_modeset_acquire_init(&ctx, 0);
  3005. retry:
  3006. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3007. if (ret)
  3008. goto unlock;
  3009. /* save current state for resume */
  3010. if (sde_kms->suspend_state)
  3011. drm_atomic_state_put(sde_kms->suspend_state);
  3012. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3013. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3014. ret = PTR_ERR(sde_kms->suspend_state);
  3015. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3016. sde_kms->suspend_state = NULL;
  3017. goto unlock;
  3018. }
  3019. /* create atomic state to disable all CRTCs */
  3020. state = drm_atomic_state_alloc(ddev);
  3021. if (!state) {
  3022. ret = -ENOMEM;
  3023. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3024. goto unlock;
  3025. }
  3026. state->acquire_ctx = &ctx;
  3027. drm_connector_list_iter_begin(ddev, &conn_iter);
  3028. drm_for_each_connector_iter(conn, &conn_iter) {
  3029. struct drm_crtc_state *crtc_state;
  3030. uint64_t lp;
  3031. if (!conn->state || !conn->state->crtc ||
  3032. conn->dpms != DRM_MODE_DPMS_ON ||
  3033. sde_encoder_in_clone_mode(conn->encoder))
  3034. continue;
  3035. lp = sde_connector_get_lp(conn);
  3036. if (lp == SDE_MODE_DPMS_LP1) {
  3037. /* transition LP1->LP2 on pm suspend */
  3038. ret = sde_connector_set_property_for_commit(conn, state,
  3039. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3040. if (ret) {
  3041. DRM_ERROR("failed to set lp2 for conn %d\n",
  3042. conn->base.id);
  3043. drm_connector_list_iter_end(&conn_iter);
  3044. goto unlock;
  3045. }
  3046. }
  3047. if (lp != SDE_MODE_DPMS_LP2) {
  3048. /* force CRTC to be inactive */
  3049. crtc_state = drm_atomic_get_crtc_state(state,
  3050. conn->state->crtc);
  3051. if (IS_ERR_OR_NULL(crtc_state)) {
  3052. DRM_ERROR("failed to get crtc %d state\n",
  3053. conn->state->crtc->base.id);
  3054. drm_connector_list_iter_end(&conn_iter);
  3055. goto unlock;
  3056. }
  3057. if (lp != SDE_MODE_DPMS_LP1)
  3058. crtc_state->active = false;
  3059. ++num_crtcs;
  3060. }
  3061. }
  3062. drm_connector_list_iter_end(&conn_iter);
  3063. /* check for nothing to do */
  3064. if (num_crtcs == 0) {
  3065. DRM_DEBUG("all crtcs are already in the off state\n");
  3066. sde_kms->suspend_block = true;
  3067. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3068. goto unlock;
  3069. }
  3070. /* commit the "disable all" state */
  3071. ret = drm_atomic_commit(state);
  3072. if (ret < 0) {
  3073. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3074. goto unlock;
  3075. }
  3076. sde_kms->suspend_block = true;
  3077. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3078. unlock:
  3079. if (state) {
  3080. drm_atomic_state_put(state);
  3081. state = NULL;
  3082. }
  3083. if (ret == -EDEADLK) {
  3084. drm_modeset_backoff(&ctx);
  3085. goto retry;
  3086. }
  3087. drm_modeset_drop_locks(&ctx);
  3088. drm_modeset_acquire_fini(&ctx);
  3089. /*
  3090. * pm runtime driver avoids multiple runtime_suspend API call by
  3091. * checking runtime_status. However, this call helps when there is a
  3092. * race condition between pm_suspend call and doze_suspend/power_off
  3093. * commit. It removes the extra vote from suspend and adds it back
  3094. * later to allow power collapse during pm_suspend call
  3095. */
  3096. pm_runtime_put_sync(dev);
  3097. pm_runtime_get_noresume(dev);
  3098. /* dump clock state before entering suspend */
  3099. if (sde_kms->pm_suspend_clk_dump)
  3100. _sde_kms_dump_clks_state(sde_kms);
  3101. return ret;
  3102. }
  3103. static int sde_kms_pm_resume(struct device *dev)
  3104. {
  3105. struct drm_device *ddev;
  3106. struct sde_kms *sde_kms;
  3107. struct drm_modeset_acquire_ctx ctx;
  3108. int ret, i;
  3109. if (!dev)
  3110. return -EINVAL;
  3111. ddev = dev_get_drvdata(dev);
  3112. if (!ddev || !ddev_to_msm_kms(ddev))
  3113. return -EINVAL;
  3114. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3115. SDE_EVT32(sde_kms->suspend_state != NULL);
  3116. drm_mode_config_reset(ddev);
  3117. drm_modeset_acquire_init(&ctx, 0);
  3118. retry:
  3119. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3120. if (ret == -EDEADLK) {
  3121. drm_modeset_backoff(&ctx);
  3122. goto retry;
  3123. } else if (WARN_ON(ret)) {
  3124. goto end;
  3125. }
  3126. sde_kms->suspend_block = false;
  3127. if (sde_kms->suspend_state) {
  3128. sde_kms->suspend_state->acquire_ctx = &ctx;
  3129. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3130. ret = drm_atomic_helper_commit_duplicated_state(
  3131. sde_kms->suspend_state, &ctx);
  3132. if (ret != -EDEADLK)
  3133. break;
  3134. drm_modeset_backoff(&ctx);
  3135. }
  3136. if (ret < 0)
  3137. DRM_ERROR("failed to restore state, %d\n", ret);
  3138. drm_atomic_state_put(sde_kms->suspend_state);
  3139. sde_kms->suspend_state = NULL;
  3140. }
  3141. end:
  3142. drm_modeset_drop_locks(&ctx);
  3143. drm_modeset_acquire_fini(&ctx);
  3144. /* enable hot-plug polling */
  3145. drm_kms_helper_poll_enable(ddev);
  3146. return 0;
  3147. }
  3148. static const struct msm_kms_funcs kms_funcs = {
  3149. .hw_init = sde_kms_hw_init,
  3150. .postinit = sde_kms_postinit,
  3151. .irq_preinstall = sde_irq_preinstall,
  3152. .irq_postinstall = sde_irq_postinstall,
  3153. .irq_uninstall = sde_irq_uninstall,
  3154. .irq = sde_irq,
  3155. .lastclose = sde_kms_lastclose,
  3156. .prepare_fence = sde_kms_prepare_fence,
  3157. .prepare_commit = sde_kms_prepare_commit,
  3158. .commit = sde_kms_commit,
  3159. .complete_commit = sde_kms_complete_commit,
  3160. .get_msm_mode = sde_kms_get_msm_mode,
  3161. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3162. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3163. .check_modified_format = sde_format_check_modified_format,
  3164. .atomic_check = sde_kms_atomic_check,
  3165. .get_format = sde_get_msm_format,
  3166. .round_pixclk = sde_kms_round_pixclk,
  3167. .display_early_wakeup = sde_kms_display_early_wakeup,
  3168. .pm_suspend = sde_kms_pm_suspend,
  3169. .pm_resume = sde_kms_pm_resume,
  3170. .destroy = sde_kms_destroy,
  3171. .debugfs_destroy = sde_kms_debugfs_destroy,
  3172. .cont_splash_config = sde_kms_cont_splash_config,
  3173. .register_events = _sde_kms_register_events,
  3174. .get_address_space = _sde_kms_get_address_space,
  3175. .get_address_space_device = _sde_kms_get_address_space_device,
  3176. .postopen = _sde_kms_post_open,
  3177. .check_for_splash = sde_kms_check_for_splash,
  3178. .get_mixer_count = sde_kms_get_mixer_count,
  3179. .get_dsc_count = sde_kms_get_dsc_count,
  3180. };
  3181. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3182. {
  3183. int i;
  3184. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3185. if (!sde_kms->aspace[i])
  3186. continue;
  3187. msm_gem_address_space_put(sde_kms->aspace[i]);
  3188. sde_kms->aspace[i] = NULL;
  3189. }
  3190. return 0;
  3191. }
  3192. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3193. {
  3194. struct msm_mmu *mmu;
  3195. int i, ret;
  3196. int early_map = 0;
  3197. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3198. return -EINVAL;
  3199. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3200. struct msm_gem_address_space *aspace;
  3201. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3202. if (IS_ERR(mmu)) {
  3203. ret = PTR_ERR(mmu);
  3204. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3205. i, ret);
  3206. continue;
  3207. }
  3208. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3209. mmu, "sde");
  3210. if (IS_ERR(aspace)) {
  3211. ret = PTR_ERR(aspace);
  3212. mmu->funcs->destroy(mmu);
  3213. goto fail;
  3214. }
  3215. sde_kms->aspace[i] = aspace;
  3216. aspace->domain_attached = true;
  3217. /* Mapping splash memory block */
  3218. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3219. sde_kms->splash_data.num_splash_regions) {
  3220. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3221. if (ret) {
  3222. SDE_ERROR("failed to map ret:%d\n", ret);
  3223. goto early_map_fail;
  3224. }
  3225. }
  3226. /*
  3227. * disable early-map which would have been enabled during
  3228. * bootup by smmu through the device-tree hint for cont-spash
  3229. */
  3230. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3231. &early_map);
  3232. if (ret) {
  3233. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3234. ret, early_map);
  3235. goto early_map_fail;
  3236. }
  3237. }
  3238. sde_kms->base.aspace = sde_kms->aspace[0];
  3239. return 0;
  3240. early_map_fail:
  3241. _sde_kms_unmap_all_splash_regions(sde_kms);
  3242. fail:
  3243. _sde_kms_mmu_destroy(sde_kms);
  3244. return ret;
  3245. }
  3246. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3247. {
  3248. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3249. return;
  3250. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3251. }
  3252. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3253. {
  3254. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3255. return;
  3256. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3257. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3258. sde_kms->catalog);
  3259. }
  3260. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3261. {
  3262. struct sde_vbif_set_qos_params qos_params;
  3263. struct sde_mdss_cfg *catalog;
  3264. if (!sde_kms->catalog)
  3265. return;
  3266. catalog = sde_kms->catalog;
  3267. memset(&qos_params, 0, sizeof(qos_params));
  3268. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3269. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3270. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3271. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3272. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3273. }
  3274. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3275. {
  3276. struct sde_hw_uidle *uidle;
  3277. if (!sde_kms) {
  3278. SDE_ERROR("invalid kms\n");
  3279. return -EINVAL;
  3280. }
  3281. uidle = sde_kms->hw_uidle;
  3282. if (uidle && uidle->ops.active_override_enable)
  3283. uidle->ops.active_override_enable(uidle, enable);
  3284. return 0;
  3285. }
  3286. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3287. {
  3288. struct device *cpu_dev;
  3289. int cpu = 0;
  3290. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3291. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3292. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3293. return;
  3294. }
  3295. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3296. cpu_dev = get_cpu_device(cpu);
  3297. if (!cpu_dev) {
  3298. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3299. cpu);
  3300. continue;
  3301. }
  3302. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3303. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3304. cpu_irq_latency);
  3305. else
  3306. dev_pm_qos_add_request(cpu_dev,
  3307. &sde_kms->pm_qos_irq_req[cpu],
  3308. DEV_PM_QOS_RESUME_LATENCY,
  3309. cpu_irq_latency);
  3310. }
  3311. }
  3312. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3313. {
  3314. struct device *cpu_dev;
  3315. int cpu = 0;
  3316. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3317. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3318. return;
  3319. }
  3320. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3321. cpu_dev = get_cpu_device(cpu);
  3322. if (!cpu_dev) {
  3323. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3324. cpu);
  3325. continue;
  3326. }
  3327. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3328. dev_pm_qos_remove_request(
  3329. &sde_kms->pm_qos_irq_req[cpu]);
  3330. }
  3331. }
  3332. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3333. {
  3334. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3335. mutex_lock(&priv->phandle.phandle_lock);
  3336. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3337. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3338. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3339. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3340. mutex_unlock(&priv->phandle.phandle_lock);
  3341. }
  3342. static void sde_kms_irq_affinity_notify(
  3343. struct irq_affinity_notify *affinity_notify,
  3344. const cpumask_t *mask)
  3345. {
  3346. struct msm_drm_private *priv;
  3347. struct sde_kms *sde_kms = container_of(affinity_notify,
  3348. struct sde_kms, affinity_notify);
  3349. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3350. return;
  3351. priv = sde_kms->dev->dev_private;
  3352. mutex_lock(&priv->phandle.phandle_lock);
  3353. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3354. // save irq cpu mask
  3355. sde_kms->irq_cpu_mask = *mask;
  3356. // request vote with updated irq cpu mask
  3357. if (atomic_read(&sde_kms->irq_vote_count))
  3358. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3359. mutex_unlock(&priv->phandle.phandle_lock);
  3360. }
  3361. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3362. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3363. {
  3364. struct sde_kms *sde_kms = usr;
  3365. struct msm_kms *msm_kms;
  3366. msm_kms = &sde_kms->base;
  3367. if (!sde_kms)
  3368. return;
  3369. SDE_DEBUG("event_type:%d\n", event_type);
  3370. SDE_EVT32_VERBOSE(event_type);
  3371. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3372. sde_irq_update(msm_kms, true);
  3373. sde_kms->first_kickoff = true;
  3374. /**
  3375. * Rotator sid needs to be programmed since uefi doesn't
  3376. * configure it during continuous splash
  3377. */
  3378. sde_kms_init_rot_sid_hw(sde_kms);
  3379. if (sde_kms->splash_data.num_splash_displays ||
  3380. sde_in_trusted_vm(sde_kms))
  3381. return;
  3382. sde_vbif_init_memtypes(sde_kms);
  3383. sde_kms_init_shared_hw(sde_kms);
  3384. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3385. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3386. sde_irq_update(msm_kms, false);
  3387. sde_kms->first_kickoff = false;
  3388. if (sde_in_trusted_vm(sde_kms))
  3389. return;
  3390. _sde_kms_active_override(sde_kms, true);
  3391. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3392. sde_vbif_axi_halt_request(sde_kms);
  3393. }
  3394. }
  3395. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3396. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3397. {
  3398. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3399. int rc = -EINVAL;
  3400. SDE_DEBUG("\n");
  3401. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3402. if (rc > 0)
  3403. rc = 0;
  3404. SDE_EVT32(rc, genpd->device_count);
  3405. return rc;
  3406. }
  3407. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3408. {
  3409. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3410. SDE_DEBUG("\n");
  3411. pm_runtime_put_sync(sde_kms->dev->dev);
  3412. SDE_EVT32(genpd->device_count);
  3413. return 0;
  3414. }
  3415. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3416. {
  3417. int i = 0;
  3418. int ret = 0;
  3419. int count = 0;
  3420. struct device_node *parent, *node;
  3421. struct resource r;
  3422. char node_name[DEMURA_REGION_NAME_MAX];
  3423. struct sde_splash_mem *mem;
  3424. struct sde_splash_display *splash_display;
  3425. if (!data->num_splash_displays) {
  3426. SDE_DEBUG("no splash displays. skipping\n");
  3427. return 0;
  3428. }
  3429. /**
  3430. * It is expected that each active demura block will have
  3431. * its own memory region defined.
  3432. */
  3433. parent = of_find_node_by_path("/reserved-memory");
  3434. for (i = 0; i < data->num_splash_displays; i++) {
  3435. splash_display = &data->splash_display[i];
  3436. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3437. "demura_region_%d", i);
  3438. splash_display->demura = NULL;
  3439. node = of_find_node_by_name(parent, node_name);
  3440. if (!node) {
  3441. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3442. node_name, data->num_splash_displays);
  3443. continue;
  3444. } else if (of_address_to_resource(node, i, &r)) {
  3445. SDE_ERROR("invalid data for:%s\n", node_name);
  3446. ret = -EINVAL;
  3447. break;
  3448. }
  3449. mem = &data->demura_mem[i];
  3450. mem->splash_buf_base = (unsigned long)r.start;
  3451. mem->splash_buf_size = (r.end - r.start) + 1;
  3452. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3453. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3454. (i+1));
  3455. continue;
  3456. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3457. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3458. (i+1), mem->splash_buf_base,
  3459. mem->splash_buf_size);
  3460. continue;
  3461. }
  3462. mem->ref_cnt = 0;
  3463. splash_display->demura = mem;
  3464. count++;
  3465. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3466. mem->splash_buf_base,
  3467. mem->splash_buf_size);
  3468. }
  3469. if (!ret && !count)
  3470. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3471. return ret;
  3472. }
  3473. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3474. {
  3475. int i = 0;
  3476. int ret = 0;
  3477. struct device_node *parent, *node, *node1;
  3478. struct resource r, r1;
  3479. const char *node_name = "splash_region";
  3480. struct sde_splash_mem *mem;
  3481. bool share_splash_mem = false;
  3482. int num_displays, num_regions;
  3483. struct sde_splash_display *splash_display;
  3484. if (!data)
  3485. return -EINVAL;
  3486. memset(data, 0, sizeof(*data));
  3487. parent = of_find_node_by_path("/reserved-memory");
  3488. if (!parent) {
  3489. SDE_ERROR("failed to find reserved-memory node\n");
  3490. return -EINVAL;
  3491. }
  3492. node = of_find_node_by_name(parent, node_name);
  3493. if (!node) {
  3494. SDE_DEBUG("failed to find node %s\n", node_name);
  3495. return -EINVAL;
  3496. }
  3497. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3498. if (!node1)
  3499. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3500. /**
  3501. * Support sharing a single splash memory for all the built in displays
  3502. * and also independent splash region per displays. Incase of
  3503. * independent splash region for each connected display, dtsi node of
  3504. * cont_splash_region should be collection of all memory regions
  3505. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3506. */
  3507. num_displays = dsi_display_get_num_of_displays();
  3508. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3509. data->num_splash_displays = num_displays;
  3510. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3511. if (num_displays > num_regions) {
  3512. share_splash_mem = true;
  3513. pr_info(":%d displays share same splash buf\n", num_displays);
  3514. }
  3515. for (i = 0; i < num_displays; i++) {
  3516. splash_display = &data->splash_display[i];
  3517. if (!i || !share_splash_mem) {
  3518. if (of_address_to_resource(node, i, &r)) {
  3519. SDE_ERROR("invalid data for:%s\n", node_name);
  3520. return -EINVAL;
  3521. }
  3522. mem = &data->splash_mem[i];
  3523. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3524. SDE_DEBUG("failed to find ramdump memory\n");
  3525. mem->ramdump_base = 0;
  3526. mem->ramdump_size = 0;
  3527. } else {
  3528. mem->ramdump_base = (unsigned long)r1.start;
  3529. mem->ramdump_size = (r1.end - r1.start) + 1;
  3530. }
  3531. mem->splash_buf_base = (unsigned long)r.start;
  3532. mem->splash_buf_size = (r.end - r.start) + 1;
  3533. mem->ref_cnt = 0;
  3534. splash_display->splash = mem;
  3535. data->num_splash_regions++;
  3536. } else {
  3537. data->splash_display[i].splash = &data->splash_mem[0];
  3538. }
  3539. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3540. splash_display->splash->splash_buf_base,
  3541. splash_display->splash->splash_buf_size);
  3542. }
  3543. data->type = SDE_SPLASH_HANDOFF;
  3544. ret = _sde_kms_get_demura_plane_data(data);
  3545. return ret;
  3546. }
  3547. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3548. struct platform_device *platformdev)
  3549. {
  3550. int rc = -EINVAL;
  3551. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3552. if (IS_ERR(sde_kms->mmio)) {
  3553. rc = PTR_ERR(sde_kms->mmio);
  3554. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3555. sde_kms->mmio = NULL;
  3556. goto error;
  3557. }
  3558. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3559. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3560. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3561. sde_kms->mmio_len,
  3562. msm_get_phys_addr(platformdev, "mdp_phys"),
  3563. SDE_DBG_SDE);
  3564. if (rc)
  3565. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3566. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3567. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3568. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3569. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3570. sde_kms->vbif[VBIF_RT] = NULL;
  3571. goto error;
  3572. }
  3573. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3574. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3575. sde_kms->vbif_len[VBIF_RT],
  3576. msm_get_phys_addr(platformdev, "vbif_phys"),
  3577. SDE_DBG_VBIF_RT);
  3578. if (rc)
  3579. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3580. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3581. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3582. sde_kms->vbif[VBIF_NRT] = NULL;
  3583. SDE_DEBUG("VBIF NRT is not defined");
  3584. } else {
  3585. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3586. }
  3587. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3588. if (IS_ERR(sde_kms->reg_dma)) {
  3589. sde_kms->reg_dma = NULL;
  3590. SDE_DEBUG("REG_DMA is not defined");
  3591. } else {
  3592. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3593. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3594. sde_kms->reg_dma_len,
  3595. msm_get_phys_addr(platformdev, "regdma_phys"),
  3596. SDE_DBG_LUTDMA);
  3597. if (rc)
  3598. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3599. }
  3600. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3601. if (IS_ERR(sde_kms->sid)) {
  3602. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3603. sde_kms->sid = NULL;
  3604. } else {
  3605. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3606. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3607. sde_kms->sid_len,
  3608. msm_get_phys_addr(platformdev, "sid_phys"),
  3609. SDE_DBG_SID);
  3610. if (rc)
  3611. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3612. }
  3613. error:
  3614. return rc;
  3615. }
  3616. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3617. struct sde_kms *sde_kms)
  3618. {
  3619. int rc = 0;
  3620. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3621. sde_kms->genpd.name = dev->unique;
  3622. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3623. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3624. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3625. if (rc < 0) {
  3626. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3627. sde_kms->genpd.name, rc);
  3628. return rc;
  3629. }
  3630. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3631. &sde_kms->genpd);
  3632. if (rc < 0) {
  3633. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3634. sde_kms->genpd.name, rc);
  3635. pm_genpd_remove(&sde_kms->genpd);
  3636. return rc;
  3637. }
  3638. sde_kms->genpd_init = true;
  3639. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3640. }
  3641. return rc;
  3642. }
  3643. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3644. struct drm_device *dev,
  3645. struct msm_drm_private *priv)
  3646. {
  3647. struct sde_rm *rm = NULL;
  3648. int i, rc = -EINVAL;
  3649. sde_kms->catalog = sde_hw_catalog_init(dev);
  3650. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3651. rc = PTR_ERR(sde_kms->catalog);
  3652. if (!sde_kms->catalog)
  3653. rc = -EINVAL;
  3654. SDE_ERROR("catalog init failed: %d\n", rc);
  3655. sde_kms->catalog = NULL;
  3656. goto power_error;
  3657. }
  3658. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3659. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3660. /* initialize power domain if defined */
  3661. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3662. if (rc) {
  3663. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3664. goto genpd_err;
  3665. }
  3666. rc = _sde_kms_mmu_init(sde_kms);
  3667. if (rc) {
  3668. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3669. goto power_error;
  3670. }
  3671. /* Initialize reg dma block which is a singleton */
  3672. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3673. sde_kms->dev);
  3674. if (rc) {
  3675. SDE_ERROR("failed: reg dma init failed\n");
  3676. goto power_error;
  3677. }
  3678. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3679. rm = &sde_kms->rm;
  3680. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3681. sde_kms->dev);
  3682. if (rc) {
  3683. SDE_ERROR("rm init failed: %d\n", rc);
  3684. goto power_error;
  3685. }
  3686. sde_kms->rm_init = true;
  3687. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3688. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3689. rc = PTR_ERR(sde_kms->hw_intr);
  3690. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3691. sde_kms->hw_intr = NULL;
  3692. goto hw_intr_init_err;
  3693. }
  3694. /*
  3695. * Attempt continuous splash handoff only if reserved
  3696. * splash memory is found & release resources on any error
  3697. * in finding display hw config in splash
  3698. */
  3699. if (sde_kms->splash_data.num_splash_regions) {
  3700. struct sde_splash_display *display;
  3701. int ret, display_count =
  3702. sde_kms->splash_data.num_splash_displays;
  3703. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3704. &sde_kms->splash_data, sde_kms->catalog);
  3705. for (i = 0; i < display_count; i++) {
  3706. display = &sde_kms->splash_data.splash_display[i];
  3707. /*
  3708. * free splash region on resource init failure and
  3709. * cont-splash disabled case
  3710. */
  3711. if (!display->cont_splash_enabled || ret)
  3712. _sde_kms_free_splash_display_data(
  3713. sde_kms, display);
  3714. }
  3715. }
  3716. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3717. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3718. rc = PTR_ERR(sde_kms->hw_mdp);
  3719. if (!sde_kms->hw_mdp)
  3720. rc = -EINVAL;
  3721. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3722. sde_kms->hw_mdp = NULL;
  3723. goto power_error;
  3724. }
  3725. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3726. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3727. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3728. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3729. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3730. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3731. if (!sde_kms->hw_vbif[vbif_idx])
  3732. rc = -EINVAL;
  3733. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3734. sde_kms->hw_vbif[vbif_idx] = NULL;
  3735. goto power_error;
  3736. }
  3737. }
  3738. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3739. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3740. sde_kms->mmio_len, sde_kms->catalog);
  3741. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3742. rc = PTR_ERR(sde_kms->hw_uidle);
  3743. if (!sde_kms->hw_uidle)
  3744. rc = -EINVAL;
  3745. /* uidle is optional, so do not make it a fatal error */
  3746. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3747. sde_kms->hw_uidle = NULL;
  3748. rc = 0;
  3749. }
  3750. } else {
  3751. sde_kms->hw_uidle = NULL;
  3752. }
  3753. if (sde_kms->sid) {
  3754. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3755. sde_kms->sid_len, sde_kms->catalog);
  3756. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3757. rc = PTR_ERR(sde_kms->hw_sid);
  3758. SDE_ERROR("failed to init sid %d\n", rc);
  3759. sde_kms->hw_sid = NULL;
  3760. goto power_error;
  3761. }
  3762. }
  3763. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3764. &priv->phandle, "core_clk");
  3765. if (rc) {
  3766. SDE_ERROR("failed to init perf %d\n", rc);
  3767. goto perf_err;
  3768. }
  3769. /*
  3770. * set the disable_immediate flag when driver supports the precise vsync
  3771. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3772. * based on the feature
  3773. */
  3774. if (sde_kms->catalog->has_precise_vsync_ts)
  3775. dev->vblank_disable_immediate = true;
  3776. /*
  3777. * _sde_kms_drm_obj_init should create the DRM related objects
  3778. * i.e. CRTCs, planes, encoders, connectors and so forth
  3779. */
  3780. rc = _sde_kms_drm_obj_init(sde_kms);
  3781. if (rc) {
  3782. SDE_ERROR("modeset init failed: %d\n", rc);
  3783. goto drm_obj_init_err;
  3784. }
  3785. return 0;
  3786. genpd_err:
  3787. drm_obj_init_err:
  3788. sde_core_perf_destroy(&sde_kms->perf);
  3789. hw_intr_init_err:
  3790. perf_err:
  3791. power_error:
  3792. return rc;
  3793. }
  3794. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3795. {
  3796. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3797. int rc = 0;
  3798. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3799. if (rc) {
  3800. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3801. return rc;
  3802. }
  3803. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3804. if (rc) {
  3805. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3806. return rc;
  3807. }
  3808. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3809. if (rc) {
  3810. SDE_ERROR("failed to get io irq for KMS");
  3811. return rc;
  3812. }
  3813. return rc;
  3814. }
  3815. static int sde_kms_hw_init(struct msm_kms *kms)
  3816. {
  3817. struct sde_kms *sde_kms;
  3818. struct drm_device *dev;
  3819. struct msm_drm_private *priv;
  3820. struct platform_device *platformdev;
  3821. int i, irq_num, rc = -EINVAL;
  3822. if (!kms) {
  3823. SDE_ERROR("invalid kms\n");
  3824. goto end;
  3825. }
  3826. sde_kms = to_sde_kms(kms);
  3827. dev = sde_kms->dev;
  3828. if (!dev || !dev->dev) {
  3829. SDE_ERROR("invalid device\n");
  3830. goto end;
  3831. }
  3832. platformdev = to_platform_device(dev->dev);
  3833. priv = dev->dev_private;
  3834. if (!priv) {
  3835. SDE_ERROR("invalid private data\n");
  3836. goto end;
  3837. }
  3838. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3839. if (rc)
  3840. goto error;
  3841. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  3842. if (rc)
  3843. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3844. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3845. if (rc)
  3846. goto error;
  3847. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3848. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3849. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3850. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3851. mutex_init(&sde_kms->secure_transition_lock);
  3852. atomic_set(&sde_kms->detach_sec_cb, 0);
  3853. atomic_set(&sde_kms->detach_all_cb, 0);
  3854. atomic_set(&sde_kms->irq_vote_count, 0);
  3855. /*
  3856. * Support format modifiers for compression etc.
  3857. */
  3858. dev->mode_config.allow_fb_modifiers = true;
  3859. /*
  3860. * Handle (re)initializations during power enable
  3861. */
  3862. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3863. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3864. SDE_POWER_EVENT_POST_ENABLE |
  3865. SDE_POWER_EVENT_PRE_DISABLE,
  3866. sde_kms_handle_power_event, sde_kms, "kms");
  3867. if (sde_kms->splash_data.num_splash_displays) {
  3868. SDE_DEBUG("Skipping MDP Resources disable\n");
  3869. } else {
  3870. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3871. sde_power_data_bus_set_quota(&priv->phandle, i,
  3872. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3873. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3874. pm_runtime_put_sync(sde_kms->dev->dev);
  3875. }
  3876. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3877. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3878. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3879. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3880. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3881. if (sde_in_trusted_vm(sde_kms)) {
  3882. rc = sde_vm_trusted_init(sde_kms);
  3883. sde_dbg_set_hw_ownership_status(false);
  3884. } else {
  3885. rc = sde_vm_primary_init(sde_kms);
  3886. sde_dbg_set_hw_ownership_status(true);
  3887. }
  3888. if (rc) {
  3889. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3890. goto error;
  3891. }
  3892. return 0;
  3893. error:
  3894. _sde_kms_hw_destroy(sde_kms, platformdev);
  3895. end:
  3896. return rc;
  3897. }
  3898. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3899. {
  3900. struct msm_drm_private *priv;
  3901. struct sde_kms *sde_kms;
  3902. if (!dev || !dev->dev_private) {
  3903. SDE_ERROR("drm device node invalid\n");
  3904. return ERR_PTR(-EINVAL);
  3905. }
  3906. priv = dev->dev_private;
  3907. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3908. if (!sde_kms) {
  3909. SDE_ERROR("failed to allocate sde kms\n");
  3910. return ERR_PTR(-ENOMEM);
  3911. }
  3912. msm_kms_init(&sde_kms->base, &kms_funcs);
  3913. sde_kms->dev = dev;
  3914. return &sde_kms->base;
  3915. }
  3916. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3917. {
  3918. struct dsi_display *display;
  3919. struct sde_splash_display *handoff_display;
  3920. int i;
  3921. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3922. handoff_display = &sde_kms->splash_data.splash_display[i];
  3923. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3924. if (handoff_display->cont_splash_enabled)
  3925. _sde_kms_free_splash_display_data(sde_kms,
  3926. handoff_display);
  3927. dsi_display_set_active_state(display, false);
  3928. }
  3929. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3930. }
  3931. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  3932. struct drm_atomic_state *state)
  3933. {
  3934. struct drm_device *dev;
  3935. struct msm_drm_private *priv;
  3936. struct sde_splash_display *handoff_display;
  3937. struct dsi_display *display;
  3938. int ret, i;
  3939. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3940. SDE_ERROR("invalid params\n");
  3941. return -EINVAL;
  3942. }
  3943. dev = sde_kms->dev;
  3944. priv = dev->dev_private;
  3945. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3946. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3947. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3948. &sde_kms->splash_data, sde_kms->catalog);
  3949. if (ret) {
  3950. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  3951. return -EINVAL;
  3952. }
  3953. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3954. handoff_display = &sde_kms->splash_data.splash_display[i];
  3955. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3956. if (!handoff_display->cont_splash_enabled || ret)
  3957. _sde_kms_free_splash_display_data(sde_kms,
  3958. handoff_display);
  3959. else
  3960. dsi_display_set_active_state(display, true);
  3961. }
  3962. if (sde_kms->splash_data.num_splash_displays != 1) {
  3963. SDE_ERROR("no. of displays not supported:%d\n",
  3964. sde_kms->splash_data.num_splash_displays);
  3965. goto error;
  3966. }
  3967. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  3968. if (ret) {
  3969. SDE_ERROR("error in setting handoff configs\n");
  3970. goto error;
  3971. }
  3972. /**
  3973. * fill-in vote for the continuous splash hanodff path, which will be
  3974. * removed on the successful first commit.
  3975. */
  3976. pm_runtime_get_sync(sde_kms->dev->dev);
  3977. return 0;
  3978. error:
  3979. return ret;
  3980. }
  3981. static int _sde_kms_register_events(struct msm_kms *kms,
  3982. struct drm_mode_object *obj, u32 event, bool en)
  3983. {
  3984. int ret = 0;
  3985. struct drm_crtc *crtc = NULL;
  3986. struct drm_connector *conn = NULL;
  3987. struct sde_kms *sde_kms = NULL;
  3988. struct sde_vm_ops *vm_ops;
  3989. if (!kms || !obj) {
  3990. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3991. return -EINVAL;
  3992. }
  3993. sde_kms = to_sde_kms(kms);
  3994. /* check vm ownership, if event registration requires HW access */
  3995. switch (obj->type) {
  3996. case DRM_MODE_OBJECT_CRTC:
  3997. vm_ops = sde_vm_get_ops(sde_kms);
  3998. sde_vm_lock(sde_kms);
  3999. if (vm_ops && vm_ops->vm_owns_hw
  4000. && !vm_ops->vm_owns_hw(sde_kms)) {
  4001. sde_vm_unlock(sde_kms);
  4002. SDE_DEBUG("HW is owned by other VM\n");
  4003. return -EACCES;
  4004. }
  4005. crtc = obj_to_crtc(obj);
  4006. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4007. sde_vm_unlock(sde_kms);
  4008. break;
  4009. case DRM_MODE_OBJECT_CONNECTOR:
  4010. conn = obj_to_connector(obj);
  4011. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4012. en);
  4013. break;
  4014. }
  4015. return ret;
  4016. }
  4017. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4018. {
  4019. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4020. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4021. }