dp_ctrl.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. bool dsc_mode;
  59. atomic_t aborted;
  60. u8 initial_lane_count;
  61. u8 initial_bw_code;
  62. u32 vic;
  63. u32 stream_count;
  64. u32 training_2_pattern;
  65. struct dp_mst_channel_info mst_ch_info;
  66. };
  67. enum notification_status {
  68. NOTIFY_UNKNOWN,
  69. NOTIFY_CONNECT,
  70. NOTIFY_DISCONNECT,
  71. NOTIFY_CONNECT_IRQ_HPD,
  72. NOTIFY_DISCONNECT_IRQ_HPD,
  73. };
  74. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  75. {
  76. DP_DEBUG("idle_patterns_sent\n");
  77. complete(&ctrl->idle_comp);
  78. }
  79. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  80. {
  81. DP_DEBUG("dp_video_ready\n");
  82. complete(&ctrl->video_comp);
  83. }
  84. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  85. {
  86. struct dp_ctrl_private *ctrl;
  87. if (!dp_ctrl) {
  88. DP_ERR("Invalid input data\n");
  89. return;
  90. }
  91. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  92. atomic_set(&ctrl->aborted, abort);
  93. }
  94. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  95. {
  96. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  97. }
  98. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  99. enum dp_stream_id strm)
  100. {
  101. int const idle_pattern_completion_timeout_ms = HZ / 10;
  102. u32 state = 0x0;
  103. if (!ctrl->power_on)
  104. return;
  105. if (!ctrl->mst_mode) {
  106. state = ST_PUSH_IDLE;
  107. goto trigger_idle;
  108. }
  109. if (strm >= DP_STREAM_MAX) {
  110. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  111. return;
  112. }
  113. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  114. trigger_idle:
  115. reinit_completion(&ctrl->idle_comp);
  116. dp_ctrl_state_ctrl(ctrl, state);
  117. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  118. idle_pattern_completion_timeout_ms))
  119. DP_WARN("time out\n");
  120. else
  121. DP_DEBUG("mainlink off done\n");
  122. }
  123. /**
  124. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  125. * @ctrl: Display Port Driver data
  126. * @enable: enable or disable DP transmitter
  127. *
  128. * Configures the DP transmitter source params including details such as lane
  129. * configuration, output format and sink/panel timing information.
  130. */
  131. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  132. bool enable)
  133. {
  134. if (enable) {
  135. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  136. ctrl->parser->l_map);
  137. ctrl->catalog->lane_pnswap(ctrl->catalog,
  138. ctrl->parser->l_pnswap);
  139. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  140. ctrl->catalog->config_ctrl(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_levels(ctrl->catalog,
  143. ctrl->link->link_params.lane_count);
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  145. } else {
  146. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  147. }
  148. }
  149. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  150. {
  151. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  152. DP_WARN("SEND_VIDEO time out\n");
  153. }
  154. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  155. {
  156. int i, ret;
  157. u8 buf[DP_MAX_LANES];
  158. u8 v_level = ctrl->link->phy_params.v_level;
  159. u8 p_level = ctrl->link->phy_params.p_level;
  160. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  161. u32 max_level_reached = 0;
  162. if (v_level == DP_LINK_VOLTAGE_MAX) {
  163. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  164. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  165. }
  166. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  167. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  168. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  169. }
  170. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  171. for (i = 0; i < size; i++)
  172. buf[i] = v_level | p_level | max_level_reached;
  173. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  174. size, v_level, p_level);
  175. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  176. DP_TRAINING_LANE0_SET, buf, size);
  177. return ret <= 0 ? -EINVAL : 0;
  178. }
  179. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  180. {
  181. struct dp_link *link = ctrl->link;
  182. bool high = false;
  183. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  184. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  185. high = true;
  186. ctrl->catalog->update_vx_px(ctrl->catalog,
  187. link->phy_params.v_level, link->phy_params.p_level, high);
  188. }
  189. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  190. {
  191. u8 buf = pattern;
  192. int ret;
  193. DP_DEBUG("sink: pattern=%x\n", pattern);
  194. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  195. buf |= DP_LINK_SCRAMBLING_DISABLE;
  196. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  197. DP_TRAINING_PATTERN_SET, buf);
  198. return ret <= 0 ? -EINVAL : 0;
  199. }
  200. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  201. u8 *link_status)
  202. {
  203. int ret = 0, len;
  204. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  205. u32 link_status_read_max_retries = 100;
  206. while (--link_status_read_max_retries) {
  207. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  208. link_status);
  209. if (len != DP_LINK_STATUS_SIZE) {
  210. DP_ERR("DP link status read failed, err: %d\n", len);
  211. ret = len;
  212. break;
  213. }
  214. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  215. break;
  216. }
  217. return ret;
  218. }
  219. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  220. {
  221. int ret = -EAGAIN;
  222. u8 lanes = ctrl->link->link_params.lane_count;
  223. if (ctrl->panel->link_info.revision != 0x14)
  224. return -EINVAL;
  225. switch (lanes) {
  226. case 4:
  227. ctrl->link->link_params.lane_count = 2;
  228. break;
  229. case 2:
  230. ctrl->link->link_params.lane_count = 1;
  231. break;
  232. default:
  233. if (lanes != ctrl->initial_lane_count)
  234. ret = -EINVAL;
  235. break;
  236. }
  237. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  238. return ret;
  239. }
  240. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  241. {
  242. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  243. }
  244. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  245. u8 *link_status)
  246. {
  247. u8 lane, count = 0;
  248. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  249. if (link_status[lane / 2] & (1 << (lane * 4)))
  250. count++;
  251. else
  252. break;
  253. }
  254. return count;
  255. }
  256. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  257. {
  258. int tries, old_v_level, ret = -EINVAL;
  259. u8 link_status[DP_LINK_STATUS_SIZE];
  260. u8 pattern = 0;
  261. int const maximum_retries = 5;
  262. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  263. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  264. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  265. dp_ctrl_state_ctrl(ctrl, 0);
  266. /* Make sure to clear the current pattern before starting a new one */
  267. wmb();
  268. tries = 0;
  269. old_v_level = ctrl->link->phy_params.v_level;
  270. while (!atomic_read(&ctrl->aborted)) {
  271. /* update hardware with current swing/pre-emp values */
  272. dp_ctrl_update_hw_vx_px(ctrl);
  273. if (!pattern) {
  274. pattern = DP_TRAINING_PATTERN_1;
  275. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  276. /* update sink with current settings */
  277. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  278. if (ret)
  279. break;
  280. }
  281. ret = dp_ctrl_update_sink_vx_px(ctrl);
  282. if (ret)
  283. break;
  284. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  285. ret = dp_ctrl_read_link_status(ctrl, link_status);
  286. if (ret)
  287. break;
  288. if (!drm_dp_clock_recovery_ok(link_status,
  289. ctrl->link->link_params.lane_count))
  290. ret = -EINVAL;
  291. else
  292. break;
  293. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  294. pr_err_ratelimited("max v_level reached\n");
  295. break;
  296. }
  297. if (old_v_level == ctrl->link->phy_params.v_level) {
  298. if (++tries >= maximum_retries) {
  299. DP_ERR("max tries reached\n");
  300. ret = -ETIMEDOUT;
  301. break;
  302. }
  303. } else {
  304. tries = 0;
  305. old_v_level = ctrl->link->phy_params.v_level;
  306. }
  307. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  308. ctrl->link->adjust_levels(ctrl->link, link_status);
  309. }
  310. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  311. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  312. if (active_lanes) {
  313. ctrl->link->link_params.lane_count = active_lanes;
  314. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  315. /* retry with new settings */
  316. ret = -EAGAIN;
  317. }
  318. }
  319. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  320. if (ret)
  321. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  322. else
  323. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  324. return ret;
  325. }
  326. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  327. {
  328. int ret = 0;
  329. if (!ctrl)
  330. return -EINVAL;
  331. switch (ctrl->link->link_params.bw_code) {
  332. case DP_LINK_BW_8_1:
  333. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  334. break;
  335. case DP_LINK_BW_5_4:
  336. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  337. break;
  338. case DP_LINK_BW_2_7:
  339. case DP_LINK_BW_1_62:
  340. default:
  341. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  342. break;
  343. }
  344. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  345. return ret;
  346. }
  347. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  348. {
  349. dp_ctrl_update_sink_pattern(ctrl, 0);
  350. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  351. }
  352. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  353. {
  354. int tries = 0, ret = -EINVAL;
  355. u8 dpcd_pattern, pattern = 0;
  356. int const maximum_retries = 5;
  357. u8 link_status[DP_LINK_STATUS_SIZE];
  358. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  359. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  360. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  361. dp_ctrl_state_ctrl(ctrl, 0);
  362. /* Make sure to clear the current pattern before starting a new one */
  363. wmb();
  364. dpcd_pattern = ctrl->training_2_pattern;
  365. while (!atomic_read(&ctrl->aborted)) {
  366. /* update hardware with current swing/pre-emp values */
  367. dp_ctrl_update_hw_vx_px(ctrl);
  368. if (!pattern) {
  369. pattern = dpcd_pattern;
  370. /* program hw to send pattern */
  371. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  372. /* update sink with current pattern */
  373. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  374. if (ret)
  375. break;
  376. }
  377. ret = dp_ctrl_update_sink_vx_px(ctrl);
  378. if (ret)
  379. break;
  380. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  381. ret = dp_ctrl_read_link_status(ctrl, link_status);
  382. if (ret)
  383. break;
  384. /* check if CR bits still remain set */
  385. if (!drm_dp_clock_recovery_ok(link_status,
  386. ctrl->link->link_params.lane_count)) {
  387. ret = -EINVAL;
  388. break;
  389. }
  390. if (!drm_dp_channel_eq_ok(link_status,
  391. ctrl->link->link_params.lane_count))
  392. ret = -EINVAL;
  393. else
  394. break;
  395. if (tries >= maximum_retries) {
  396. ret = dp_ctrl_lane_count_down_shift(ctrl);
  397. break;
  398. }
  399. tries++;
  400. ctrl->link->adjust_levels(ctrl->link, link_status);
  401. }
  402. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  403. if (ret)
  404. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  405. else
  406. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  407. return ret;
  408. }
  409. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  410. {
  411. int ret = 0;
  412. u8 const encoding = 0x1, downspread = 0x00;
  413. struct drm_dp_link link_info = {0};
  414. ctrl->link->phy_params.p_level = 0;
  415. ctrl->link->phy_params.v_level = 0;
  416. link_info.num_lanes = ctrl->link->link_params.lane_count;
  417. link_info.rate = drm_dp_bw_code_to_link_rate(
  418. ctrl->link->link_params.bw_code);
  419. link_info.capabilities = ctrl->panel->link_info.capabilities;
  420. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  421. if (ret)
  422. goto end;
  423. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  424. DP_DOWNSPREAD_CTRL, downspread);
  425. if (ret <= 0) {
  426. ret = -EINVAL;
  427. goto end;
  428. }
  429. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  430. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  431. if (ret <= 0) {
  432. ret = -EINVAL;
  433. goto end;
  434. }
  435. ret = dp_ctrl_link_training_1(ctrl);
  436. if (ret) {
  437. DP_ERR("link training #1 failed\n");
  438. goto end;
  439. }
  440. /* print success info as this is a result of user initiated action */
  441. DP_INFO("link training #1 successful\n");
  442. ret = dp_ctrl_link_training_2(ctrl);
  443. if (ret) {
  444. DP_ERR("link training #2 failed\n");
  445. goto end;
  446. }
  447. /* print success info as this is a result of user initiated action */
  448. DP_INFO("link training #2 successful\n");
  449. end:
  450. dp_ctrl_state_ctrl(ctrl, 0);
  451. /* Make sure to clear the current pattern before starting a new one */
  452. wmb();
  453. dp_ctrl_clear_training_pattern(ctrl);
  454. return ret;
  455. }
  456. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  457. {
  458. int ret = 0;
  459. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  460. goto end;
  461. /*
  462. * As part of previous calls, DP controller state might have
  463. * transitioned to PUSH_IDLE. In order to start transmitting a link
  464. * training pattern, we have to first to a DP software reset.
  465. */
  466. ctrl->catalog->reset(ctrl->catalog);
  467. if (ctrl->fec_mode)
  468. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  469. 0x01);
  470. ret = dp_ctrl_link_train(ctrl);
  471. end:
  472. return ret;
  473. }
  474. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  475. char *name, enum dp_pm_type clk_type, u32 rate)
  476. {
  477. u32 num = ctrl->parser->mp[clk_type].num_clk;
  478. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  479. while (num && strcmp(cfg->clk_name, name)) {
  480. num--;
  481. cfg++;
  482. }
  483. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  484. if (num)
  485. cfg->rate = rate;
  486. else
  487. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  488. }
  489. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  490. {
  491. int ret = 0;
  492. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  493. enum dp_pm_type type = DP_LINK_PM;
  494. DP_DEBUG("rate=%d\n", rate);
  495. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  496. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  497. if (ret) {
  498. DP_ERR("Unabled to start link clocks\n");
  499. ret = -EINVAL;
  500. }
  501. return ret;
  502. }
  503. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  504. {
  505. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  506. }
  507. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  508. bool downgrade)
  509. {
  510. u32 pattern;
  511. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  512. pattern = DP_TRAINING_PATTERN_4;
  513. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  514. pattern = DP_TRAINING_PATTERN_3;
  515. else
  516. pattern = DP_TRAINING_PATTERN_2;
  517. if (!downgrade)
  518. goto end;
  519. switch (pattern) {
  520. case DP_TRAINING_PATTERN_4:
  521. pattern = DP_TRAINING_PATTERN_3;
  522. break;
  523. case DP_TRAINING_PATTERN_3:
  524. pattern = DP_TRAINING_PATTERN_2;
  525. break;
  526. default:
  527. break;
  528. }
  529. end:
  530. ctrl->training_2_pattern = pattern;
  531. }
  532. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  533. {
  534. int rc = -EINVAL;
  535. bool downgrade = false;
  536. u32 link_train_max_retries = 100;
  537. struct dp_catalog_ctrl *catalog;
  538. struct dp_link_params *link_params;
  539. catalog = ctrl->catalog;
  540. link_params = &ctrl->link->link_params;
  541. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  542. link_params->lane_count);
  543. while (1) {
  544. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  545. link_params->bw_code, link_params->lane_count);
  546. rc = dp_ctrl_enable_link_clock(ctrl);
  547. if (rc)
  548. break;
  549. ctrl->catalog->late_phy_init(ctrl->catalog,
  550. ctrl->link->link_params.lane_count,
  551. ctrl->orientation);
  552. dp_ctrl_configure_source_link_params(ctrl, true);
  553. if (!(--link_train_max_retries % 10)) {
  554. struct dp_link_params *link = &ctrl->link->link_params;
  555. link->lane_count = ctrl->initial_lane_count;
  556. link->bw_code = ctrl->initial_bw_code;
  557. downgrade = true;
  558. }
  559. dp_ctrl_select_training_pattern(ctrl, downgrade);
  560. rc = dp_ctrl_setup_main_link(ctrl);
  561. if (!rc)
  562. break;
  563. /*
  564. * Shallow means link training failure is not important.
  565. * If it fails, we still keep the link clocks on.
  566. * In this mode, the system expects DP to be up
  567. * even though the cable is removed. Disconnect interrupt
  568. * will eventually trigger and shutdown DP.
  569. */
  570. if (shallow) {
  571. rc = 0;
  572. break;
  573. }
  574. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  575. dp_ctrl_disable_link_clock(ctrl);
  576. break;
  577. }
  578. if (rc != -EAGAIN)
  579. dp_ctrl_link_rate_down_shift(ctrl);
  580. dp_ctrl_configure_source_link_params(ctrl, false);
  581. dp_ctrl_disable_link_clock(ctrl);
  582. /* hw recommended delays before retrying link training */
  583. msleep(20);
  584. }
  585. return rc;
  586. }
  587. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  588. struct dp_panel *dp_panel)
  589. {
  590. int ret = 0;
  591. u32 pclk;
  592. enum dp_pm_type clk_type;
  593. char clk_name[32] = "";
  594. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  595. dp_panel->stream_id);
  596. if (ret)
  597. return ret;
  598. if (dp_panel->stream_id == DP_STREAM_0) {
  599. clk_type = DP_STREAM0_PM;
  600. strlcpy(clk_name, "strm0_pixel_clk", 32);
  601. } else if (dp_panel->stream_id == DP_STREAM_1) {
  602. clk_type = DP_STREAM1_PM;
  603. strlcpy(clk_name, "strm1_pixel_clk", 32);
  604. } else {
  605. DP_ERR("Invalid stream:%d for clk enable\n",
  606. dp_panel->stream_id);
  607. return -EINVAL;
  608. }
  609. pclk = dp_panel->pinfo.widebus_en ?
  610. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  611. (dp_panel->pinfo.pixel_clk_khz);
  612. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  613. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  614. if (ret) {
  615. DP_ERR("Unabled to start stream:%d clocks\n",
  616. dp_panel->stream_id);
  617. ret = -EINVAL;
  618. }
  619. return ret;
  620. }
  621. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  622. struct dp_panel *dp_panel)
  623. {
  624. int ret = 0;
  625. if (dp_panel->stream_id == DP_STREAM_0) {
  626. return ctrl->power->clk_enable(ctrl->power,
  627. DP_STREAM0_PM, false);
  628. } else if (dp_panel->stream_id == DP_STREAM_1) {
  629. return ctrl->power->clk_enable(ctrl->power,
  630. DP_STREAM1_PM, false);
  631. } else {
  632. DP_ERR("Invalid stream:%d for clk disable\n",
  633. dp_panel->stream_id);
  634. ret = -EINVAL;
  635. }
  636. return ret;
  637. }
  638. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  639. {
  640. struct dp_ctrl_private *ctrl;
  641. struct dp_catalog_ctrl *catalog;
  642. if (!dp_ctrl) {
  643. DP_ERR("Invalid input data\n");
  644. return -EINVAL;
  645. }
  646. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  647. ctrl->orientation = flip;
  648. catalog = ctrl->catalog;
  649. if (reset) {
  650. catalog->usb_reset(ctrl->catalog, flip);
  651. catalog->phy_reset(ctrl->catalog);
  652. }
  653. catalog->enable_irq(ctrl->catalog, true);
  654. atomic_set(&ctrl->aborted, 0);
  655. return 0;
  656. }
  657. /**
  658. * dp_ctrl_host_deinit() - Uninitialize DP controller
  659. * @ctrl: Display Port Driver data
  660. *
  661. * Perform required steps to uninitialize DP controller
  662. * and its resources.
  663. */
  664. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  665. {
  666. struct dp_ctrl_private *ctrl;
  667. if (!dp_ctrl) {
  668. DP_ERR("Invalid input data\n");
  669. return;
  670. }
  671. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  672. ctrl->catalog->enable_irq(ctrl->catalog, false);
  673. DP_DEBUG("Host deinitialized successfully\n");
  674. }
  675. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  676. {
  677. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  678. }
  679. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  680. {
  681. int ret = 0;
  682. struct dp_ctrl_private *ctrl;
  683. if (!dp_ctrl) {
  684. DP_ERR("Invalid input data\n");
  685. return -EINVAL;
  686. }
  687. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  688. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  689. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  690. if (!ctrl->power_on) {
  691. DP_ERR("ctrl off\n");
  692. ret = -EINVAL;
  693. goto end;
  694. }
  695. if (atomic_read(&ctrl->aborted))
  696. goto end;
  697. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  698. ret = dp_ctrl_setup_main_link(ctrl);
  699. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  700. if (ret) {
  701. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  702. goto end;
  703. }
  704. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  705. if (ctrl->stream_count) {
  706. dp_ctrl_send_video(ctrl);
  707. dp_ctrl_wait4video_ready(ctrl);
  708. }
  709. end:
  710. return ret;
  711. }
  712. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  713. {
  714. int ret = 0;
  715. struct dp_ctrl_private *ctrl;
  716. if (!dp_ctrl) {
  717. DP_ERR("Invalid input data\n");
  718. return;
  719. }
  720. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  721. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  722. DP_DEBUG("no test pattern selected by sink\n");
  723. return;
  724. }
  725. DP_DEBUG("start\n");
  726. /*
  727. * The global reset will need DP link ralated clocks to be
  728. * running. Add the global reset just before disabling the
  729. * link clocks and core clocks.
  730. */
  731. ctrl->catalog->reset(ctrl->catalog);
  732. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  733. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  734. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  735. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  736. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  737. ctrl->fec_mode, ctrl->dsc_mode, false);
  738. if (ret)
  739. DP_ERR("failed to enable DP controller\n");
  740. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  741. DP_DEBUG("end\n");
  742. }
  743. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  744. {
  745. bool success = false;
  746. u32 pattern_sent = 0x0;
  747. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  748. dp_ctrl_update_hw_vx_px(ctrl);
  749. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  750. dp_ctrl_update_sink_vx_px(ctrl);
  751. ctrl->link->send_test_response(ctrl->link);
  752. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  753. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  754. dp_link_get_phy_test_pattern(pattern_requested),
  755. pattern_sent);
  756. switch (pattern_sent) {
  757. case MR_LINK_TRAINING1:
  758. if (pattern_requested ==
  759. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  760. success = true;
  761. break;
  762. case MR_LINK_SYMBOL_ERM:
  763. if ((pattern_requested ==
  764. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  765. || (pattern_requested ==
  766. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  767. success = true;
  768. break;
  769. case MR_LINK_PRBS7:
  770. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  771. success = true;
  772. break;
  773. case MR_LINK_CUSTOM80:
  774. if (pattern_requested ==
  775. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  776. success = true;
  777. break;
  778. case MR_LINK_TRAINING4:
  779. if (pattern_requested ==
  780. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  781. success = true;
  782. break;
  783. default:
  784. success = false;
  785. break;
  786. }
  787. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  788. dp_link_get_phy_test_pattern(pattern_requested));
  789. }
  790. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  791. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  792. {
  793. u64 min_slot_cnt, max_slot_cnt;
  794. u64 raw_target_sc, target_sc_fixp;
  795. u64 ts_denom, ts_enum, ts_int;
  796. u64 pclk = panel->pinfo.pixel_clk_khz;
  797. u64 lclk = panel->link_info.rate;
  798. u64 lanes = panel->link_info.num_lanes;
  799. u64 bpp = panel->pinfo.bpp;
  800. u64 pbn = panel->pbn;
  801. u64 numerator, denominator, temp, temp1, temp2;
  802. u32 x_int = 0, y_frac_enum = 0;
  803. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  804. if (panel->pinfo.comp_info.comp_ratio > 1)
  805. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  806. /* min_slot_cnt */
  807. numerator = pclk * bpp * 64 * 1000;
  808. denominator = lclk * lanes * 8 * 1000;
  809. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  810. /* max_slot_cnt */
  811. numerator = pbn * 54 * 1000;
  812. denominator = lclk * lanes;
  813. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  814. /* raw_target_sc */
  815. numerator = max_slot_cnt + min_slot_cnt;
  816. denominator = drm_fixp_from_fraction(2, 1);
  817. raw_target_sc = drm_fixp_div(numerator, denominator);
  818. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  819. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  820. /* apply fec and dsc overhead factor */
  821. if (panel->pinfo.dsc_overhead_fp)
  822. raw_target_sc = drm_fixp_mul(raw_target_sc,
  823. panel->pinfo.dsc_overhead_fp);
  824. if (panel->fec_overhead_fp)
  825. raw_target_sc = drm_fixp_mul(raw_target_sc,
  826. panel->fec_overhead_fp);
  827. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  828. /* target_sc */
  829. temp = drm_fixp_from_fraction(256 * lanes, 1);
  830. numerator = drm_fixp_mul(raw_target_sc, temp);
  831. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  832. target_sc_fixp = drm_fixp_div(numerator, denominator);
  833. ts_enum = 256 * lanes;
  834. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  835. ts_int = drm_fixp2int(target_sc_fixp);
  836. temp = drm_fixp2int_ceil(raw_target_sc);
  837. if (temp != ts_int) {
  838. temp = drm_fixp_from_fraction(ts_int, 1);
  839. temp1 = raw_target_sc - temp;
  840. temp2 = drm_fixp_mul(temp1, ts_denom);
  841. ts_enum = drm_fixp2int(temp2);
  842. }
  843. /* target_strm_sym */
  844. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  845. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  846. temp = ts_int_fixp + ts_frac_fixp;
  847. temp1 = drm_fixp_from_fraction(lanes, 1);
  848. target_strm_sym = drm_fixp_mul(temp, temp1);
  849. /* x_int */
  850. x_int = drm_fixp2int(target_strm_sym);
  851. /* y_enum_frac */
  852. temp = drm_fixp_from_fraction(x_int, 1);
  853. temp1 = target_strm_sym - temp;
  854. temp2 = drm_fixp_from_fraction(256, 1);
  855. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  856. temp1 = drm_fixp2int(y_frac_enum_fixp);
  857. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  858. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  859. panel->mst_target_sc = raw_target_sc;
  860. *p_x_int = x_int;
  861. *p_y_frac_enum = y_frac_enum;
  862. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  863. }
  864. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  865. {
  866. bool act_complete;
  867. if (!ctrl->mst_mode)
  868. return 0;
  869. ctrl->catalog->trigger_act(ctrl->catalog);
  870. msleep(20); /* needs 1 frame time */
  871. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  872. if (!act_complete)
  873. DP_ERR("mst act trigger complete failed\n");
  874. else
  875. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  876. return 0;
  877. }
  878. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  879. struct dp_panel *panel)
  880. {
  881. u32 x_int, y_frac_enum, lanes, bw_code;
  882. int i;
  883. if (!ctrl->mst_mode)
  884. return;
  885. DP_MST_DEBUG("mst stream channel allocation\n");
  886. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  887. ctrl->catalog->channel_alloc(ctrl->catalog,
  888. i,
  889. ctrl->mst_ch_info.slot_info[i].start_slot,
  890. ctrl->mst_ch_info.slot_info[i].tot_slots);
  891. }
  892. lanes = ctrl->link->link_params.lane_count;
  893. bw_code = ctrl->link->link_params.bw_code;
  894. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  895. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  896. x_int, y_frac_enum);
  897. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  898. panel->stream_id,
  899. panel->channel_start_slot, panel->channel_total_slots);
  900. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  901. lanes, bw_code, x_int, y_frac_enum);
  902. }
  903. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  904. {
  905. u8 fec_sts = 0;
  906. int rlen;
  907. u32 dsc_enable;
  908. if (!ctrl->fec_mode)
  909. return;
  910. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  911. /* wait for controller to start fec sequence */
  912. usleep_range(900, 1000);
  913. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  914. DP_DEBUG("sink fec status:%d\n", fec_sts);
  915. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  916. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  917. dsc_enable);
  918. if (rlen < 1)
  919. DP_DEBUG("failed to enable sink dsc\n");
  920. }
  921. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  922. {
  923. int rc = 0;
  924. bool link_ready = false;
  925. struct dp_ctrl_private *ctrl;
  926. if (!dp_ctrl || !panel)
  927. return -EINVAL;
  928. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  929. if (!ctrl->power_on) {
  930. DP_DEBUG("controller powered off\n");
  931. return -EPERM;
  932. }
  933. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  934. if (rc) {
  935. DP_ERR("failure on stream clock enable\n");
  936. return rc;
  937. }
  938. rc = panel->hw_cfg(panel, true);
  939. if (rc)
  940. return rc;
  941. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  942. dp_ctrl_send_phy_test_pattern(ctrl);
  943. return 0;
  944. }
  945. dp_ctrl_mst_stream_setup(ctrl, panel);
  946. dp_ctrl_send_video(ctrl);
  947. dp_ctrl_mst_send_act(ctrl);
  948. dp_ctrl_wait4video_ready(ctrl);
  949. ctrl->stream_count++;
  950. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  951. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  952. /* wait for link training completion before fec config as per spec */
  953. dp_ctrl_fec_dsc_setup(ctrl);
  954. return rc;
  955. }
  956. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  957. struct dp_panel *panel)
  958. {
  959. struct dp_ctrl_private *ctrl;
  960. bool act_complete;
  961. int i;
  962. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  963. if (!ctrl->mst_mode)
  964. return;
  965. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  966. ctrl->catalog->channel_alloc(ctrl->catalog,
  967. i,
  968. ctrl->mst_ch_info.slot_info[i].start_slot,
  969. ctrl->mst_ch_info.slot_info[i].tot_slots);
  970. }
  971. ctrl->catalog->trigger_act(ctrl->catalog);
  972. msleep(20); /* needs 1 frame time */
  973. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  974. if (!act_complete)
  975. DP_ERR("mst stream_off act trigger complete failed\n");
  976. else
  977. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  978. }
  979. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  980. struct dp_panel *panel)
  981. {
  982. struct dp_ctrl_private *ctrl;
  983. if (!dp_ctrl || !panel) {
  984. DP_ERR("invalid input\n");
  985. return;
  986. }
  987. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  988. dp_ctrl_push_idle(ctrl, panel->stream_id);
  989. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  990. }
  991. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  992. {
  993. struct dp_ctrl_private *ctrl;
  994. if (!dp_ctrl || !panel)
  995. return;
  996. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  997. if (!ctrl->power_on)
  998. return;
  999. panel->hw_cfg(panel, false);
  1000. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1001. ctrl->stream_count--;
  1002. }
  1003. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1004. bool fec_mode, bool dsc_mode, bool shallow)
  1005. {
  1006. int rc = 0;
  1007. struct dp_ctrl_private *ctrl;
  1008. u32 rate = 0;
  1009. if (!dp_ctrl) {
  1010. rc = -EINVAL;
  1011. goto end;
  1012. }
  1013. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1014. if (ctrl->power_on)
  1015. goto end;
  1016. if (atomic_read(&ctrl->aborted)) {
  1017. rc = -EPERM;
  1018. goto end;
  1019. }
  1020. ctrl->mst_mode = mst_mode;
  1021. if (fec_mode) {
  1022. ctrl->fec_mode = fec_mode;
  1023. ctrl->dsc_mode = dsc_mode;
  1024. }
  1025. rate = ctrl->panel->link_info.rate;
  1026. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1027. DP_DEBUG("using phy test link parameters\n");
  1028. } else {
  1029. ctrl->link->link_params.bw_code =
  1030. drm_dp_link_rate_to_bw_code(rate);
  1031. ctrl->link->link_params.lane_count =
  1032. ctrl->panel->link_info.num_lanes;
  1033. }
  1034. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1035. ctrl->link->link_params.bw_code,
  1036. ctrl->link->link_params.lane_count);
  1037. /* backup initial lane count and bw code */
  1038. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1039. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1040. rc = dp_ctrl_link_setup(ctrl, shallow);
  1041. if (!rc)
  1042. ctrl->power_on = true;
  1043. end:
  1044. return rc;
  1045. }
  1046. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1047. {
  1048. struct dp_ctrl_private *ctrl;
  1049. if (!dp_ctrl)
  1050. return;
  1051. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1052. if (!ctrl->power_on)
  1053. return;
  1054. ctrl->catalog->fec_config(ctrl->catalog, false);
  1055. dp_ctrl_configure_source_link_params(ctrl, false);
  1056. ctrl->catalog->reset(ctrl->catalog);
  1057. /* Make sure DP is disabled before clk disable */
  1058. wmb();
  1059. dp_ctrl_disable_link_clock(ctrl);
  1060. ctrl->mst_mode = false;
  1061. ctrl->fec_mode = false;
  1062. ctrl->dsc_mode = false;
  1063. ctrl->power_on = false;
  1064. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1065. DP_DEBUG("DP off done\n");
  1066. }
  1067. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1068. enum dp_stream_id strm,
  1069. u32 start_slot, u32 tot_slots)
  1070. {
  1071. struct dp_ctrl_private *ctrl;
  1072. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1073. DP_ERR("invalid input\n");
  1074. return;
  1075. }
  1076. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1077. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1078. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1079. }
  1080. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1081. {
  1082. struct dp_ctrl_private *ctrl;
  1083. if (!dp_ctrl)
  1084. return;
  1085. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1086. ctrl->catalog->get_interrupt(ctrl->catalog);
  1087. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1088. dp_ctrl_video_ready(ctrl);
  1089. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1090. dp_ctrl_idle_patterns_sent(ctrl);
  1091. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1092. dp_ctrl_idle_patterns_sent(ctrl);
  1093. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1094. dp_ctrl_idle_patterns_sent(ctrl);
  1095. }
  1096. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1097. {
  1098. int rc = 0;
  1099. struct dp_ctrl_private *ctrl;
  1100. struct dp_ctrl *dp_ctrl;
  1101. if (!in->dev || !in->panel || !in->aux ||
  1102. !in->link || !in->catalog) {
  1103. DP_ERR("invalid input\n");
  1104. rc = -EINVAL;
  1105. goto error;
  1106. }
  1107. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1108. if (!ctrl) {
  1109. rc = -ENOMEM;
  1110. goto error;
  1111. }
  1112. init_completion(&ctrl->idle_comp);
  1113. init_completion(&ctrl->video_comp);
  1114. /* in parameters */
  1115. ctrl->parser = in->parser;
  1116. ctrl->panel = in->panel;
  1117. ctrl->power = in->power;
  1118. ctrl->aux = in->aux;
  1119. ctrl->link = in->link;
  1120. ctrl->catalog = in->catalog;
  1121. ctrl->dev = in->dev;
  1122. ctrl->mst_mode = false;
  1123. ctrl->fec_mode = false;
  1124. dp_ctrl = &ctrl->dp_ctrl;
  1125. /* out parameters */
  1126. dp_ctrl->init = dp_ctrl_host_init;
  1127. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1128. dp_ctrl->on = dp_ctrl_on;
  1129. dp_ctrl->off = dp_ctrl_off;
  1130. dp_ctrl->abort = dp_ctrl_abort;
  1131. dp_ctrl->isr = dp_ctrl_isr;
  1132. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1133. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1134. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1135. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1136. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1137. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1138. return dp_ctrl;
  1139. error:
  1140. return ERR_PTR(rc);
  1141. }
  1142. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1143. {
  1144. struct dp_ctrl_private *ctrl;
  1145. if (!dp_ctrl)
  1146. return;
  1147. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1148. devm_kfree(ctrl->dev, ctrl);
  1149. }