dsi_drm.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #include "msm_drv.h"
  13. #include "sde_encoder.h"
  14. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  15. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  16. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  17. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  18. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  19. #define DEFAULT_PANEL_PREFILL_LINES 25
  20. static struct dsi_display_mode_priv_info default_priv_info = {
  21. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  22. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  23. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  24. .dsc_enabled = false,
  25. };
  26. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  27. struct dsi_display_mode *dsi_mode)
  28. {
  29. memset(dsi_mode, 0, sizeof(*dsi_mode));
  30. dsi_mode->timing.h_active = drm_mode->hdisplay;
  31. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  32. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  33. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  34. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  35. drm_mode->hdisplay;
  36. dsi_mode->timing.h_skew = drm_mode->hskew;
  37. dsi_mode->timing.v_active = drm_mode->vdisplay;
  38. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  39. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  40. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  41. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  42. drm_mode->vdisplay;
  43. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  44. dsi_mode->timing.h_sync_polarity =
  45. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  46. dsi_mode->timing.v_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  48. }
  49. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  50. struct dsi_display_mode *dsi_mode)
  51. {
  52. dsi_mode->priv_info =
  53. (struct dsi_display_mode_priv_info *)msm_mode->private;
  54. if (dsi_mode->priv_info) {
  55. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  56. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  57. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  58. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  59. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  60. }
  61. if (msm_is_mode_seamless(msm_mode))
  62. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  63. if (msm_is_mode_dynamic_fps(msm_mode))
  64. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  65. if (msm_needs_vblank_pre_modeset(msm_mode))
  66. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  67. if (msm_is_mode_seamless_dms(msm_mode))
  68. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  69. if (msm_is_mode_seamless_vrr(msm_mode))
  70. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  71. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  72. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  73. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  74. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  75. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  76. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  77. }
  78. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  79. struct drm_display_mode *drm_mode)
  80. {
  81. char *panel_caps = "vid";
  82. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  83. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  84. panel_caps = "vid_cmd";
  85. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  86. panel_caps = "vid";
  87. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  88. panel_caps = "cmd";
  89. memset(drm_mode, 0, sizeof(*drm_mode));
  90. drm_mode->hdisplay = dsi_mode->timing.h_active;
  91. drm_mode->hsync_start = drm_mode->hdisplay +
  92. dsi_mode->timing.h_front_porch;
  93. drm_mode->hsync_end = drm_mode->hsync_start +
  94. dsi_mode->timing.h_sync_width;
  95. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  96. drm_mode->hskew = dsi_mode->timing.h_skew;
  97. drm_mode->vdisplay = dsi_mode->timing.v_active;
  98. drm_mode->vsync_start = drm_mode->vdisplay +
  99. dsi_mode->timing.v_front_porch;
  100. drm_mode->vsync_end = drm_mode->vsync_start +
  101. dsi_mode->timing.v_sync_width;
  102. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  103. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  104. drm_mode->clock /= 1000;
  105. if (dsi_mode->timing.h_sync_polarity)
  106. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  107. if (dsi_mode->timing.v_sync_polarity)
  108. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  109. /* set mode name */
  110. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  111. drm_mode->hdisplay, drm_mode->vdisplay,
  112. drm_mode_vrefresh(drm_mode), panel_caps);
  113. }
  114. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  115. struct msm_display_mode *msm_mode)
  116. {
  117. msm_mode->private_flags = 0;
  118. msm_mode->private = (int *)dsi_mode->priv_info;
  119. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  120. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  121. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  122. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  123. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  124. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  125. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  126. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  127. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  128. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  129. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  130. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  131. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  132. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  133. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  134. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  135. }
  136. static int dsi_bridge_attach(struct drm_bridge *bridge,
  137. enum drm_bridge_attach_flags flags)
  138. {
  139. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  140. if (!bridge) {
  141. DSI_ERR("Invalid params\n");
  142. return -EINVAL;
  143. }
  144. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  145. return 0;
  146. }
  147. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  148. {
  149. int rc = 0;
  150. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  151. if (!bridge) {
  152. DSI_ERR("Invalid params\n");
  153. return;
  154. }
  155. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  156. DSI_ERR("Incorrect bridge details\n");
  157. return;
  158. }
  159. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  160. /* By this point mode should have been validated through mode_fixup */
  161. rc = dsi_display_set_mode(c_bridge->display,
  162. &(c_bridge->dsi_mode), 0x0);
  163. if (rc) {
  164. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  165. c_bridge->id, rc);
  166. return;
  167. }
  168. if (c_bridge->dsi_mode.dsi_mode_flags &
  169. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  170. DSI_MODE_FLAG_DYN_CLK)) {
  171. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  172. return;
  173. }
  174. SDE_ATRACE_BEGIN("dsi_display_prepare");
  175. rc = dsi_display_prepare(c_bridge->display);
  176. if (rc) {
  177. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  178. c_bridge->id, rc);
  179. SDE_ATRACE_END("dsi_display_prepare");
  180. return;
  181. }
  182. SDE_ATRACE_END("dsi_display_prepare");
  183. SDE_ATRACE_BEGIN("dsi_display_enable");
  184. rc = dsi_display_enable(c_bridge->display);
  185. if (rc) {
  186. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  187. c_bridge->id, rc);
  188. (void)dsi_display_unprepare(c_bridge->display);
  189. }
  190. SDE_ATRACE_END("dsi_display_enable");
  191. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  192. if (rc)
  193. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  194. rc);
  195. }
  196. static void dsi_bridge_enable(struct drm_bridge *bridge)
  197. {
  198. int rc = 0;
  199. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  200. struct dsi_display *display;
  201. if (!bridge) {
  202. DSI_ERR("Invalid params\n");
  203. return;
  204. }
  205. if (c_bridge->dsi_mode.dsi_mode_flags &
  206. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  207. DSI_MODE_FLAG_DYN_CLK)) {
  208. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  209. return;
  210. }
  211. display = c_bridge->display;
  212. rc = dsi_display_post_enable(display);
  213. if (rc)
  214. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  215. c_bridge->id, rc);
  216. if (display)
  217. display->enabled = true;
  218. if (display && display->drm_conn) {
  219. sde_connector_helper_bridge_enable(display->drm_conn);
  220. if (display->poms_pending) {
  221. display->poms_pending = false;
  222. sde_connector_schedule_status_work(display->drm_conn,
  223. true);
  224. }
  225. }
  226. }
  227. static void dsi_bridge_disable(struct drm_bridge *bridge)
  228. {
  229. int rc = 0;
  230. struct dsi_display *display;
  231. struct sde_connector_state *conn_state;
  232. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  233. if (!bridge) {
  234. DSI_ERR("Invalid params\n");
  235. return;
  236. }
  237. display = c_bridge->display;
  238. if (display)
  239. display->enabled = false;
  240. if (display && display->drm_conn) {
  241. conn_state = to_sde_connector_state(display->drm_conn->state);
  242. if (!conn_state) {
  243. DSI_ERR("invalid params\n");
  244. return;
  245. }
  246. display->poms_pending = msm_is_mode_seamless_poms(
  247. &conn_state->msm_mode);
  248. sde_connector_helper_bridge_disable(display->drm_conn);
  249. }
  250. rc = dsi_display_pre_disable(c_bridge->display);
  251. if (rc) {
  252. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  253. c_bridge->id, rc);
  254. }
  255. }
  256. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  257. {
  258. int rc = 0;
  259. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  260. if (!bridge) {
  261. DSI_ERR("Invalid params\n");
  262. return;
  263. }
  264. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  265. SDE_ATRACE_BEGIN("dsi_display_disable");
  266. rc = dsi_display_disable(c_bridge->display);
  267. if (rc) {
  268. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  269. c_bridge->id, rc);
  270. SDE_ATRACE_END("dsi_display_disable");
  271. return;
  272. }
  273. SDE_ATRACE_END("dsi_display_disable");
  274. rc = dsi_display_unprepare(c_bridge->display);
  275. if (rc) {
  276. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  277. c_bridge->id, rc);
  278. SDE_ATRACE_END("dsi_bridge_post_disable");
  279. return;
  280. }
  281. SDE_ATRACE_END("dsi_bridge_post_disable");
  282. }
  283. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  284. const struct drm_display_mode *mode,
  285. const struct drm_display_mode *adjusted_mode)
  286. {
  287. int rc = 0;
  288. struct dsi_bridge *c_bridge = NULL;
  289. struct dsi_display *display;
  290. struct drm_connector *conn;
  291. struct sde_connector_state *conn_state;
  292. if (!bridge || !mode || !adjusted_mode) {
  293. DSI_ERR("Invalid params\n");
  294. return;
  295. }
  296. c_bridge = to_dsi_bridge(bridge);
  297. if (!c_bridge) {
  298. DSI_ERR("invalid dsi bridge\n");
  299. return;
  300. }
  301. display = c_bridge->display;
  302. if (!display || !display->drm_conn || !display->drm_conn->state) {
  303. DSI_ERR("invalid display\n");
  304. return;
  305. }
  306. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  307. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  308. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  309. if (!conn)
  310. return;
  311. conn_state = to_sde_connector_state(conn->state);
  312. if (!conn_state) {
  313. DSI_ERR("invalid connector state\n");
  314. return;
  315. }
  316. msm_parse_mode_priv_info(&conn_state->msm_mode,
  317. &(c_bridge->dsi_mode));
  318. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  319. if (rc) {
  320. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  321. return;
  322. }
  323. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  324. }
  325. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  326. const struct drm_display_mode *mode,
  327. struct drm_display_mode *adjusted_mode)
  328. {
  329. int rc = 0;
  330. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  331. struct dsi_display *display;
  332. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  333. struct drm_crtc_state *crtc_state;
  334. struct drm_connector_state *drm_conn_state;
  335. struct sde_connector_state *conn_state, *old_conn_state;
  336. struct msm_sub_mode new_sub_mode;
  337. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  338. if (!bridge || !mode || !adjusted_mode) {
  339. DSI_ERR("invalid params\n");
  340. return false;
  341. }
  342. display = c_bridge->display;
  343. if (!display || !display->drm_conn || !display->drm_conn->state) {
  344. DSI_ERR("invalid params\n");
  345. return false;
  346. }
  347. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  348. display->drm_conn);
  349. conn_state = to_sde_connector_state(drm_conn_state);
  350. if (!conn_state) {
  351. DSI_ERR("invalid params\n");
  352. return false;
  353. }
  354. /*
  355. * if no timing defined in panel, it must be external mode
  356. * and we'll use empty priv info to populate the mode
  357. */
  358. if (display->panel && !display->panel->num_timing_nodes) {
  359. *adjusted_mode = *mode;
  360. conn_state->msm_mode.base = adjusted_mode;
  361. conn_state->msm_mode.private = (int *)&default_priv_info;
  362. conn_state->msm_mode.private_flags = 0;
  363. return true;
  364. }
  365. convert_to_dsi_mode(mode, &dsi_mode);
  366. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  367. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  368. CONNECTOR_PROP_DSC_MODE);
  369. /*
  370. * retrieve dsi mode from dsi driver's cache since not safe to take
  371. * the drm mode config mutex in all paths
  372. */
  373. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  374. &panel_dsi_mode);
  375. if (rc)
  376. return rc;
  377. /* propagate the private info to the adjusted_mode derived dsi mode */
  378. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  379. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  380. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  381. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  382. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  383. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  384. if (rc) {
  385. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  386. return false;
  387. }
  388. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  389. if (rc) {
  390. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  391. return false;
  392. }
  393. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  394. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  395. if (rc) {
  396. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  397. return false;
  398. }
  399. if (bridge->encoder && bridge->encoder->crtc &&
  400. crtc_state->crtc) {
  401. const struct drm_display_mode *cur_mode =
  402. &crtc_state->crtc->state->mode;
  403. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  404. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  405. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  406. rc = dsi_display_validate_mode_change(c_bridge->display,
  407. &cur_dsi_mode, &dsi_mode);
  408. if (rc) {
  409. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  410. c_bridge->display->name, rc);
  411. return false;
  412. }
  413. /*
  414. * DMS Flag if set during active changed condition cannot be
  415. * treated as seamless. Hence, removing DMS flag in such cases.
  416. */
  417. if ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  418. crtc_state->active_changed)
  419. dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  420. /* No DMS/VRR when drm pipeline is changing */
  421. if (!drm_mode_equal(cur_mode, adjusted_mode) &&
  422. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  423. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  424. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  425. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  426. (!crtc_state->active_changed ||
  427. display->is_cont_splash_enabled)) {
  428. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  429. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  430. dsi_mode.timing.h_active,
  431. dsi_mode.timing.v_active,
  432. dsi_mode.timing.refresh_rate,
  433. dsi_mode.pixel_clk_khz,
  434. dsi_mode.panel_mode_caps);
  435. }
  436. }
  437. /* Reject seamless transition when active changed */
  438. if (crtc_state->active_changed &&
  439. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  440. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  441. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  442. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  443. DSI_INFO("seamless upon active changed 0x%x %d\n",
  444. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  445. return false;
  446. }
  447. /* convert back to drm mode, propagating the private info & flags */
  448. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  449. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  450. return true;
  451. }
  452. u32 dsi_drm_get_dfps_maxfps(void *display)
  453. {
  454. u32 dfps_maxfps = 0;
  455. struct dsi_display *dsi_display = display;
  456. /*
  457. * The time of SDE transmitting one frame active data
  458. * will not be changed, if frame rate is adjusted with
  459. * VFP method.
  460. * So only return max fps of DFPS for UIDLE update, if DFPS
  461. * is enabled with VFP.
  462. */
  463. if (dsi_display && dsi_display->panel &&
  464. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  465. dsi_display->panel->dfps_caps.type ==
  466. DSI_DFPS_IMMEDIATE_VFP)
  467. dfps_maxfps =
  468. dsi_display->panel->dfps_caps.max_refresh_rate;
  469. return dfps_maxfps;
  470. }
  471. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  472. {
  473. struct dsi_display *dsi_display = display;
  474. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  475. int rc = -EINVAL;
  476. if (!dsi_display || !drm_mode) {
  477. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  478. return rc;
  479. }
  480. convert_to_dsi_mode(drm_mode, &dsi_mode);
  481. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  482. if (rc) {
  483. DSI_ERR("mode not found %d\n", rc);
  484. drm_mode_debug_printmodeline(drm_mode);
  485. return rc;
  486. }
  487. return panel_dsi_mode->priv_info->topology.num_lm;
  488. }
  489. int dsi_conn_get_mode_info(struct drm_connector *connector,
  490. const struct drm_display_mode *drm_mode,
  491. struct msm_sub_mode *sub_mode,
  492. struct msm_mode_info *mode_info,
  493. void *display, const struct msm_resource_caps_info *avail_res)
  494. {
  495. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  496. struct dsi_mode_info *timing;
  497. int src_bpp, tar_bpp, rc = 0;
  498. if (!drm_mode || !mode_info)
  499. return -EINVAL;
  500. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  501. rc = dsi_display_find_mode(display, &partial_dsi_mode, sub_mode, &dsi_mode);
  502. if (rc || !dsi_mode->priv_info)
  503. return -EINVAL;
  504. memset(mode_info, 0, sizeof(*mode_info));
  505. timing = &dsi_mode->timing;
  506. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  507. mode_info->vtotal = DSI_V_TOTAL(timing);
  508. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  509. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  510. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  511. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  512. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  513. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  514. mode_info->mdp_transfer_time_us =
  515. dsi_mode->priv_info->mdp_transfer_time_us;
  516. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  517. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  518. sizeof(struct msm_display_topology));
  519. if (dsi_mode->priv_info->bit_clk_list.count) {
  520. mode_info->bit_clk_rates =
  521. dsi_mode->priv_info->bit_clk_list.rates;
  522. mode_info->bit_clk_count =
  523. dsi_mode->priv_info->bit_clk_list.count;
  524. }
  525. if (dsi_mode->priv_info->dsc_enabled) {
  526. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  527. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  528. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  529. sizeof(dsi_mode->priv_info->dsc));
  530. } else if (dsi_mode->priv_info->vdc_enabled) {
  531. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  532. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  533. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  534. sizeof(dsi_mode->priv_info->vdc));
  535. }
  536. if (mode_info->comp_info.comp_type) {
  537. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  538. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  539. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  540. tar_bpp);
  541. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  542. }
  543. if (dsi_mode->priv_info->roi_caps.enabled) {
  544. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  545. sizeof(dsi_mode->priv_info->roi_caps));
  546. }
  547. mode_info->allowed_mode_switches =
  548. dsi_mode->priv_info->allowed_mode_switch;
  549. return 0;
  550. }
  551. static const struct drm_bridge_funcs dsi_bridge_ops = {
  552. .attach = dsi_bridge_attach,
  553. .mode_fixup = dsi_bridge_mode_fixup,
  554. .pre_enable = dsi_bridge_pre_enable,
  555. .enable = dsi_bridge_enable,
  556. .disable = dsi_bridge_disable,
  557. .post_disable = dsi_bridge_post_disable,
  558. .mode_set = dsi_bridge_mode_set,
  559. };
  560. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  561. {
  562. u32 i;
  563. int idx = 0;
  564. size_t buff_sz = PAGE_SIZE;
  565. char *buff;
  566. buff = kzalloc(buff_sz, GFP_KERNEL);
  567. if (!buff)
  568. return -ENOMEM;
  569. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  570. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  571. panel->avr_caps.avr_step_fps_list[i],
  572. panel->dfps_caps.dfps_list[i]);
  573. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  574. kfree(buff);
  575. return 0;
  576. }
  577. int dsi_conn_set_info_blob(struct drm_connector *connector,
  578. void *info, void *display, struct msm_mode_info *mode_info)
  579. {
  580. struct dsi_display *dsi_display = display;
  581. struct dsi_panel *panel;
  582. enum dsi_pixel_format fmt;
  583. u32 bpp;
  584. if (!info || !dsi_display)
  585. return -EINVAL;
  586. dsi_display->drm_conn = connector;
  587. sde_kms_info_add_keystr(info,
  588. "display type", dsi_display->display_type);
  589. switch (dsi_display->type) {
  590. case DSI_DISPLAY_SINGLE:
  591. sde_kms_info_add_keystr(info, "display config",
  592. "single display");
  593. break;
  594. case DSI_DISPLAY_EXT_BRIDGE:
  595. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  596. break;
  597. case DSI_DISPLAY_SPLIT:
  598. sde_kms_info_add_keystr(info, "display config",
  599. "split display");
  600. break;
  601. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  602. sde_kms_info_add_keystr(info, "display config",
  603. "split ext bridge");
  604. break;
  605. default:
  606. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  607. break;
  608. }
  609. if (!dsi_display->panel) {
  610. DSI_DEBUG("invalid panel data\n");
  611. goto end;
  612. }
  613. panel = dsi_display->panel;
  614. sde_kms_info_add_keystr(info, "panel name", panel->name);
  615. switch (panel->panel_mode) {
  616. case DSI_OP_VIDEO_MODE:
  617. sde_kms_info_add_keystr(info, "panel mode", "video");
  618. if (panel->avr_caps.avr_step_fps_list_len)
  619. dsi_conn_set_avr_step_info(panel, info);
  620. break;
  621. case DSI_OP_CMD_MODE:
  622. sde_kms_info_add_keystr(info, "panel mode", "command");
  623. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  624. mode_info->mdp_transfer_time_us);
  625. break;
  626. default:
  627. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  628. break;
  629. }
  630. sde_kms_info_add_keystr(info, "qsync support",
  631. panel->qsync_caps.qsync_min_fps ?
  632. "true" : "false");
  633. if (panel->qsync_caps.qsync_min_fps)
  634. sde_kms_info_add_keyint(info, "qsync_fps",
  635. panel->qsync_caps.qsync_min_fps);
  636. sde_kms_info_add_keystr(info, "dfps support",
  637. panel->dfps_caps.dfps_support ? "true" : "false");
  638. if (panel->dfps_caps.dfps_support) {
  639. sde_kms_info_add_keyint(info, "min_fps",
  640. panel->dfps_caps.min_refresh_rate);
  641. sde_kms_info_add_keyint(info, "max_fps",
  642. panel->dfps_caps.max_refresh_rate);
  643. }
  644. sde_kms_info_add_keystr(info, "dyn bitclk support",
  645. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  646. switch (panel->phy_props.rotation) {
  647. case DSI_PANEL_ROTATE_NONE:
  648. sde_kms_info_add_keystr(info, "panel orientation", "none");
  649. break;
  650. case DSI_PANEL_ROTATE_H_FLIP:
  651. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  652. break;
  653. case DSI_PANEL_ROTATE_V_FLIP:
  654. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  655. break;
  656. case DSI_PANEL_ROTATE_HV_FLIP:
  657. sde_kms_info_add_keystr(info, "panel orientation",
  658. "horz & vert flip");
  659. break;
  660. default:
  661. DSI_DEBUG("invalid panel rotation:%d\n",
  662. panel->phy_props.rotation);
  663. break;
  664. }
  665. switch (panel->bl_config.type) {
  666. case DSI_BACKLIGHT_PWM:
  667. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  668. break;
  669. case DSI_BACKLIGHT_WLED:
  670. sde_kms_info_add_keystr(info, "backlight type", "wled");
  671. break;
  672. case DSI_BACKLIGHT_DCS:
  673. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  674. break;
  675. default:
  676. DSI_DEBUG("invalid panel backlight type:%d\n",
  677. panel->bl_config.type);
  678. break;
  679. }
  680. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  681. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  682. if (panel->spr_info.enable)
  683. sde_kms_info_add_keystr(info, "spr_pack_type",
  684. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  685. if (mode_info && mode_info->roi_caps.enabled) {
  686. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  687. mode_info->roi_caps.num_roi);
  688. sde_kms_info_add_keyint(info, "partial_update_xstart",
  689. mode_info->roi_caps.align.xstart_pix_align);
  690. sde_kms_info_add_keyint(info, "partial_update_walign",
  691. mode_info->roi_caps.align.width_pix_align);
  692. sde_kms_info_add_keyint(info, "partial_update_wmin",
  693. mode_info->roi_caps.align.min_width);
  694. sde_kms_info_add_keyint(info, "partial_update_ystart",
  695. mode_info->roi_caps.align.ystart_pix_align);
  696. sde_kms_info_add_keyint(info, "partial_update_halign",
  697. mode_info->roi_caps.align.height_pix_align);
  698. sde_kms_info_add_keyint(info, "partial_update_hmin",
  699. mode_info->roi_caps.align.min_height);
  700. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  701. mode_info->roi_caps.merge_rois);
  702. }
  703. fmt = dsi_display->config.common_config.dst_format;
  704. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  705. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  706. end:
  707. return 0;
  708. }
  709. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  710. void *info, void *display, struct drm_display_mode *drm_mode)
  711. {
  712. struct dsi_display *dsi_display = display;
  713. struct dsi_display_mode partial_dsi_mode;
  714. int count, i;
  715. int preferred_submode_idx = -EINVAL;
  716. if (!conn || !display || !drm_mode) {
  717. DSI_ERR("Invalid params\n");
  718. return;
  719. }
  720. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  721. mutex_lock(&dsi_display->display_lock);
  722. count = dsi_display->panel->num_display_modes;
  723. for (i = 0; i < count; i++) {
  724. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  725. u32 panel_mode_caps = 0;
  726. const char *topo_name = NULL;
  727. if (dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  728. DSI_MODE_MATCH_FULL_TIMINGS)) {
  729. sde_kms_info_add_keyint(info, "submode_idx", i);
  730. if (dsi_mode->is_preferred)
  731. preferred_submode_idx = i;
  732. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  733. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  734. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  735. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  736. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  737. panel_mode_caps);
  738. sde_kms_info_add_keyint(info, "dsc_mode",
  739. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  740. MSM_DISPLAY_DSC_MODE_DISABLED);
  741. topo_name = sde_conn_get_topology_name(conn,
  742. dsi_mode->priv_info->topology);
  743. if (topo_name)
  744. sde_kms_info_add_keystr(info, "topology", topo_name);
  745. if (dsi_mode->priv_info->bit_clk_list.count > 0)
  746. sde_kms_info_add_list(info, "dyn_bitclk_list",
  747. dsi_mode->priv_info->bit_clk_list.rates,
  748. dsi_mode->priv_info->bit_clk_list.count);
  749. }
  750. }
  751. if (preferred_submode_idx >= 0)
  752. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  753. preferred_submode_idx);
  754. mutex_unlock(&dsi_display->display_lock);
  755. }
  756. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  757. bool force,
  758. void *display)
  759. {
  760. enum drm_connector_status status = connector_status_unknown;
  761. struct msm_display_info info;
  762. int rc;
  763. if (!conn || !display)
  764. return status;
  765. /* get display dsi_info */
  766. memset(&info, 0x0, sizeof(info));
  767. rc = dsi_display_get_info(conn, &info, display);
  768. if (rc) {
  769. DSI_ERR("failed to get display info, rc=%d\n", rc);
  770. return connector_status_disconnected;
  771. }
  772. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  773. status = (info.is_connected ? connector_status_connected :
  774. connector_status_disconnected);
  775. else
  776. status = connector_status_connected;
  777. conn->display_info.width_mm = info.width_mm;
  778. conn->display_info.height_mm = info.height_mm;
  779. return status;
  780. }
  781. void dsi_connector_put_modes(struct drm_connector *connector,
  782. void *display)
  783. {
  784. struct dsi_display *dsi_display;
  785. int count, i;
  786. if (!connector || !display)
  787. return;
  788. dsi_display = display;
  789. count = dsi_display->panel->num_display_modes;
  790. for (i = 0; i < count; i++) {
  791. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  792. dsi_display_put_mode(dsi_display, dsi_mode);
  793. }
  794. /* free the display structure modes also */
  795. kfree(dsi_display->modes);
  796. dsi_display->modes = NULL;
  797. }
  798. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  799. {
  800. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  801. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  802. u32 dtd_size = 18;
  803. u32 header_size = sizeof(standard_header);
  804. if (!name)
  805. return -EINVAL;
  806. /* Fill standard header */
  807. memcpy(dtd, standard_header, header_size);
  808. dtd_size -= header_size;
  809. dtd_size = min_t(u32, dtd_size, strlen(name));
  810. memcpy(dtd + header_size, name, dtd_size);
  811. return 0;
  812. }
  813. static void dsi_drm_update_dtd(struct edid *edid,
  814. struct dsi_display_mode *modes, u32 modes_count)
  815. {
  816. u32 i;
  817. u32 count = min_t(u32, modes_count, 3);
  818. for (i = 0; i < count; i++) {
  819. struct detailed_timing *dtd = &edid->detailed_timings[i];
  820. struct dsi_display_mode *mode = &modes[i];
  821. struct dsi_mode_info *timing = &mode->timing;
  822. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  823. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  824. timing->h_back_porch;
  825. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  826. timing->v_back_porch;
  827. u32 h_img = 0, v_img = 0;
  828. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  829. pd->hactive_lo = timing->h_active & 0xFF;
  830. pd->hblank_lo = h_blank & 0xFF;
  831. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  832. ((timing->h_active >> 8) & 0xF) << 4;
  833. pd->vactive_lo = timing->v_active & 0xFF;
  834. pd->vblank_lo = v_blank & 0xFF;
  835. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  836. ((timing->v_active >> 8) & 0xF) << 4;
  837. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  838. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  839. pd->vsync_offset_pulse_width_lo =
  840. ((timing->v_front_porch & 0xF) << 4) |
  841. (timing->v_sync_width & 0xF);
  842. pd->hsync_vsync_offset_pulse_width_hi =
  843. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  844. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  845. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  846. (((timing->v_sync_width >> 4) & 0x3) << 0);
  847. pd->width_mm_lo = h_img & 0xFF;
  848. pd->height_mm_lo = v_img & 0xFF;
  849. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  850. ((v_img >> 8) & 0xF);
  851. pd->hborder = 0;
  852. pd->vborder = 0;
  853. pd->misc = 0;
  854. }
  855. }
  856. static void dsi_drm_update_checksum(struct edid *edid)
  857. {
  858. u8 *data = (u8 *)edid;
  859. u32 i, sum = 0;
  860. for (i = 0; i < EDID_LENGTH - 1; i++)
  861. sum += data[i];
  862. edid->checksum = 0x100 - (sum & 0xFF);
  863. }
  864. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  865. const struct msm_resource_caps_info *avail_res)
  866. {
  867. int rc, i;
  868. u32 count = 0, edid_size;
  869. struct dsi_display_mode *modes = NULL;
  870. struct drm_display_mode drm_mode;
  871. struct dsi_display *display = data;
  872. struct edid edid;
  873. unsigned int width_mm = connector->display_info.width_mm;
  874. unsigned int height_mm = connector->display_info.height_mm;
  875. const u8 edid_buf[EDID_LENGTH] = {
  876. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  877. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  878. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  879. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  880. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  881. 0x01, 0x01, 0x01, 0x01,
  882. };
  883. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  884. memcpy(&edid, edid_buf, edid_size);
  885. rc = dsi_display_get_mode_count(display, &count);
  886. if (rc) {
  887. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  888. goto end;
  889. }
  890. rc = dsi_display_get_modes(display, &modes);
  891. if (rc) {
  892. DSI_ERR("failed to get modes, rc=%d\n", rc);
  893. count = 0;
  894. goto end;
  895. }
  896. for (i = 0; i < count; i++) {
  897. struct drm_display_mode *m;
  898. memset(&drm_mode, 0x0, sizeof(drm_mode));
  899. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  900. m = drm_mode_duplicate(connector->dev, &drm_mode);
  901. if (!m) {
  902. DSI_ERR("failed to add mode %ux%u\n",
  903. drm_mode.hdisplay,
  904. drm_mode.vdisplay);
  905. count = -ENOMEM;
  906. goto end;
  907. }
  908. m->width_mm = connector->display_info.width_mm;
  909. m->height_mm = connector->display_info.height_mm;
  910. if (display->cmdline_timing != NO_OVERRIDE) {
  911. /* get the preferred mode from dsi display mode */
  912. if (modes[i].is_preferred)
  913. m->type |= DRM_MODE_TYPE_PREFERRED;
  914. } else if (modes[i].mode_idx == 0) {
  915. /* set the first mode in device tree list as preferred */
  916. m->type |= DRM_MODE_TYPE_PREFERRED;
  917. }
  918. drm_mode_probed_add(connector, m);
  919. }
  920. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  921. if (rc) {
  922. count = 0;
  923. goto end;
  924. }
  925. edid.width_cm = (connector->display_info.width_mm) / 10;
  926. edid.height_cm = (connector->display_info.height_mm) / 10;
  927. dsi_drm_update_dtd(&edid, modes, count);
  928. dsi_drm_update_checksum(&edid);
  929. rc = drm_connector_update_edid_property(connector, &edid);
  930. if (rc)
  931. count = 0;
  932. /*
  933. * DRM EDID structure maintains panel physical dimensions in
  934. * centimeters, we will be losing the precision anything below cm.
  935. * Changing DRM framework will effect other clients at this
  936. * moment, overriding the values back to millimeter.
  937. */
  938. connector->display_info.width_mm = width_mm;
  939. connector->display_info.height_mm = height_mm;
  940. end:
  941. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  942. return count;
  943. }
  944. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  945. struct drm_display_mode *mode,
  946. void *display, const struct msm_resource_caps_info *avail_res)
  947. {
  948. struct dsi_display_mode dsi_mode;
  949. struct dsi_display_mode *full_dsi_mode = NULL;
  950. struct sde_connector_state *conn_state;
  951. int rc;
  952. if (!connector || !mode) {
  953. DSI_ERR("Invalid params\n");
  954. return MODE_ERROR;
  955. }
  956. convert_to_dsi_mode(mode, &dsi_mode);
  957. conn_state = to_sde_connector_state(connector->state);
  958. if (conn_state)
  959. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  960. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  961. if (rc) {
  962. DSI_ERR("could not find mode %s\n", mode->name);
  963. return MODE_ERROR;
  964. }
  965. rc = dsi_display_validate_mode(display, full_dsi_mode,
  966. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  967. if (rc) {
  968. DSI_ERR("mode not supported, rc=%d\n", rc);
  969. return MODE_BAD;
  970. }
  971. return MODE_OK;
  972. }
  973. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  974. void *display,
  975. struct msm_display_kickoff_params *params)
  976. {
  977. if (!connector || !display || !params) {
  978. DSI_ERR("Invalid params\n");
  979. return -EINVAL;
  980. }
  981. return dsi_display_pre_kickoff(connector, display, params);
  982. }
  983. int dsi_conn_prepare_commit(void *display,
  984. struct msm_display_conn_params *params)
  985. {
  986. if (!display || !params) {
  987. pr_err("Invalid params\n");
  988. return -EINVAL;
  989. }
  990. return dsi_display_pre_commit(display, params);
  991. }
  992. void dsi_conn_enable_event(struct drm_connector *connector,
  993. uint32_t event_idx, bool enable, void *display)
  994. {
  995. struct dsi_event_cb_info event_info;
  996. memset(&event_info, 0, sizeof(event_info));
  997. event_info.event_cb = sde_connector_trigger_event;
  998. event_info.event_usr_ptr = connector;
  999. dsi_display_enable_event(connector, display,
  1000. event_idx, &event_info, enable);
  1001. }
  1002. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1003. struct msm_display_conn_params *params)
  1004. {
  1005. struct drm_encoder *encoder;
  1006. struct drm_bridge *bridge;
  1007. struct dsi_bridge *c_bridge;
  1008. struct dsi_display_mode adj_mode;
  1009. struct dsi_display *display;
  1010. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1011. int i, rc = 0, ctrl_version;
  1012. bool enable;
  1013. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1014. if (!connector || !connector->state) {
  1015. DSI_ERR("invalid connector or connector state\n");
  1016. return -EINVAL;
  1017. }
  1018. encoder = connector->state->best_encoder;
  1019. if (!encoder) {
  1020. DSI_DEBUG("best encoder is not available\n");
  1021. return 0;
  1022. }
  1023. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1024. if (!bridge) {
  1025. DSI_DEBUG("bridge is not available\n");
  1026. return 0;
  1027. }
  1028. c_bridge = to_dsi_bridge(bridge);
  1029. adj_mode = c_bridge->dsi_mode;
  1030. display = c_bridge->display;
  1031. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1032. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1033. m_ctrl = &display->ctrl[display->clk_master_idx];
  1034. ctrl_version = m_ctrl->ctrl->version;
  1035. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1036. if (rc) {
  1037. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1038. display->name, rc);
  1039. return -EINVAL;
  1040. }
  1041. /*
  1042. * When both DFPS and dynamic clock switch with constant
  1043. * fps features are enabled, wait for dynamic refresh done
  1044. * only in case of clock switch.
  1045. * In case where only fps changes, clock remains same.
  1046. * So, wait for dynamic refresh done is not required.
  1047. */
  1048. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1049. (dyn_clk_caps->maintain_const_fps) &&
  1050. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1051. display_for_each_ctrl(i, display) {
  1052. ctrl = &display->ctrl[i];
  1053. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1054. ctrl->ctrl);
  1055. if (rc)
  1056. DSI_ERR("wait4dfps refresh failed\n");
  1057. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1058. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1059. }
  1060. }
  1061. /* Update the rest of the controllers */
  1062. display_for_each_ctrl(i, display) {
  1063. ctrl = &display->ctrl[i];
  1064. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1065. continue;
  1066. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1067. if (rc) {
  1068. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1069. display->name, rc);
  1070. return -EINVAL;
  1071. }
  1072. }
  1073. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1074. }
  1075. /* ensure dynamic clk switch flag is reset */
  1076. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1077. if (params->qsync_update) {
  1078. enable = (params->qsync_mode > 0) ? true : false;
  1079. display_for_each_ctrl(i, display)
  1080. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1081. }
  1082. return 0;
  1083. }
  1084. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1085. struct drm_device *dev,
  1086. struct drm_encoder *encoder)
  1087. {
  1088. int rc = 0;
  1089. struct dsi_bridge *bridge;
  1090. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1091. if (!bridge) {
  1092. rc = -ENOMEM;
  1093. goto error;
  1094. }
  1095. bridge->display = display;
  1096. bridge->base.funcs = &dsi_bridge_ops;
  1097. bridge->base.encoder = encoder;
  1098. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  1099. if (rc) {
  1100. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1101. goto error_free_bridge;
  1102. }
  1103. return bridge;
  1104. error_free_bridge:
  1105. kfree(bridge);
  1106. error:
  1107. return ERR_PTR(rc);
  1108. }
  1109. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1110. {
  1111. kfree(bridge);
  1112. }
  1113. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1114. struct dsi_display_mode *mode_b)
  1115. {
  1116. /*
  1117. * POMS cannot happen in conjunction with any other type of mode set.
  1118. * Check to ensure FPS remains same between the modes and also
  1119. * resolution.
  1120. */
  1121. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1122. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1123. (mode_a->timing.h_active == mode_b->timing.h_active));
  1124. }
  1125. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1126. void *display)
  1127. {
  1128. u32 mode_idx = 0, cmp_mode_idx = 0;
  1129. u32 common_mode_caps = 0;
  1130. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1131. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1132. struct list_head *mode_list = &connector->modes;
  1133. struct dsi_display *disp = display;
  1134. struct dsi_panel *panel;
  1135. int mode_count = 0, rc = 0;
  1136. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1137. bool allow_switch = false;
  1138. if (!disp || !disp->panel) {
  1139. DSI_ERR("invalid parameters");
  1140. return;
  1141. }
  1142. panel = disp->panel;
  1143. list_for_each_entry(drm_mode, &connector->modes, head)
  1144. mode_count++;
  1145. list_for_each_entry(drm_mode, &connector->modes, head) {
  1146. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1147. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1148. if (rc)
  1149. return;
  1150. dsi_mode_info = panel_dsi_mode->priv_info;
  1151. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1152. if (mode_idx == mode_count - 1)
  1153. break;
  1154. mode_list = mode_list->next;
  1155. cmp_mode_idx = 1;
  1156. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1157. if (&cmp_drm_mode->head == &connector->modes)
  1158. continue;
  1159. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1160. rc = dsi_display_find_mode(display, &dsi_mode,
  1161. NULL, &cmp_panel_dsi_mode);
  1162. if (rc)
  1163. return;
  1164. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1165. allow_switch = false;
  1166. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1167. cmp_panel_dsi_mode->panel_mode_caps);
  1168. /*
  1169. * FPS switch among video modes, is only supported
  1170. * if DFPS or dynamic clocks are specified.
  1171. * Reject any mode switches between video mode timing
  1172. * nodes if support for those features is not present.
  1173. */
  1174. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1175. allow_switch = true;
  1176. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1177. (panel->dfps_caps.dfps_support ||
  1178. panel->dyn_clk_caps.dyn_clk_support)) {
  1179. allow_switch = true;
  1180. } else {
  1181. if (is_valid_poms_switch(panel_dsi_mode,
  1182. cmp_panel_dsi_mode))
  1183. allow_switch = true;
  1184. }
  1185. if (allow_switch) {
  1186. dsi_mode_info->allowed_mode_switch |=
  1187. BIT(mode_idx + cmp_mode_idx);
  1188. cmp_dsi_mode_info->allowed_mode_switch |=
  1189. BIT(mode_idx);
  1190. }
  1191. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1192. break;
  1193. cmp_mode_idx++;
  1194. }
  1195. mode_idx++;
  1196. }
  1197. }
  1198. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1199. {
  1200. struct sde_connector *c_conn = NULL;
  1201. struct dsi_display *display;
  1202. if (!connector) {
  1203. DSI_ERR("invalid connector\n");
  1204. return -EINVAL;
  1205. }
  1206. c_conn = to_sde_connector(connector);
  1207. display = (struct dsi_display *) c_conn->display;
  1208. display->dyn_bit_clk = value;
  1209. display->dyn_bit_clk_pending = true;
  1210. SDE_EVT32(display->dyn_bit_clk);
  1211. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1212. return 0;
  1213. }