hal_srng.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #ifdef QCA_WIFI_QCA8074
  24. void hal_qca6290_attach(struct hal_soc *hal);
  25. #endif
  26. #ifdef QCA_WIFI_QCA8074
  27. void hal_qca8074_attach(struct hal_soc *hal);
  28. #endif
  29. #if defined(QCA_WIFI_QCA8074V2) || defined(QCA_WIFI_QCA6018)
  30. void hal_qca8074v2_attach(struct hal_soc *hal);
  31. #endif
  32. #ifdef QCA_WIFI_QCA6390
  33. void hal_qca6390_attach(struct hal_soc *hal);
  34. #endif
  35. #ifdef QCA_WIFI_QCA6490
  36. void hal_qca6490_attach(struct hal_soc *hal);
  37. #endif
  38. #ifdef QCA_WIFI_QCN9000
  39. void hal_qcn9000_attach(struct hal_soc *hal);
  40. #endif
  41. #ifdef ENABLE_VERBOSE_DEBUG
  42. bool is_hal_verbose_debug_enabled;
  43. #endif
  44. /**
  45. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  46. * @hal: hal_soc data structure
  47. * @ring_type: type enum describing the ring
  48. * @ring_num: which ring of the ring type
  49. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  50. *
  51. * Return: the ring id or -EINVAL if the ring does not exist.
  52. */
  53. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  54. int ring_num, int mac_id)
  55. {
  56. struct hal_hw_srng_config *ring_config =
  57. HAL_SRNG_CONFIG(hal, ring_type);
  58. int ring_id;
  59. if (ring_num >= ring_config->max_rings) {
  60. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  61. "%s: ring_num exceeded maximum no. of supported rings",
  62. __func__);
  63. /* TODO: This is a programming error. Assert if this happens */
  64. return -EINVAL;
  65. }
  66. if (ring_config->lmac_ring) {
  67. ring_id = ring_config->start_ring_id + ring_num +
  68. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  69. } else {
  70. ring_id = ring_config->start_ring_id + ring_num;
  71. }
  72. return ring_id;
  73. }
  74. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  75. {
  76. /* TODO: Should we allocate srng structures dynamically? */
  77. return &(hal->srng_list[ring_id]);
  78. }
  79. #define HP_OFFSET_IN_REG_START 1
  80. #define OFFSET_FROM_HP_TO_TP 4
  81. static void hal_update_srng_hp_tp_address(struct hal_soc *hal_soc,
  82. int shadow_config_index,
  83. int ring_type,
  84. int ring_num)
  85. {
  86. struct hal_srng *srng;
  87. int ring_id;
  88. struct hal_hw_srng_config *ring_config =
  89. HAL_SRNG_CONFIG(hal_soc, ring_type);
  90. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  91. if (ring_id < 0)
  92. return;
  93. srng = hal_get_srng(hal_soc, ring_id);
  94. if (ring_config->ring_dir == HAL_SRNG_DST_RING) {
  95. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  96. + hal_soc->dev_base_addr;
  97. hal_debug("tp_addr=%pK dev base addr %pK index %u",
  98. srng->u.dst_ring.tp_addr, hal_soc->dev_base_addr,
  99. shadow_config_index);
  100. } else {
  101. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  102. + hal_soc->dev_base_addr;
  103. hal_debug("hp_addr=%pK dev base addr %pK index %u",
  104. srng->u.src_ring.hp_addr,
  105. hal_soc->dev_base_addr, shadow_config_index);
  106. }
  107. }
  108. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  109. int ring_type,
  110. int ring_num)
  111. {
  112. uint32_t target_register;
  113. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  114. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  115. int shadow_config_index = hal->num_shadow_registers_configured;
  116. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  117. QDF_ASSERT(0);
  118. return QDF_STATUS_E_RESOURCES;
  119. }
  120. hal->num_shadow_registers_configured++;
  121. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  122. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  123. *ring_num);
  124. /* if the ring is a dst ring, we need to shadow the tail pointer */
  125. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  126. target_register += OFFSET_FROM_HP_TO_TP;
  127. hal->shadow_config[shadow_config_index].addr = target_register;
  128. /* update hp/tp addr in the hal_soc structure*/
  129. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  130. ring_num);
  131. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x, ring_type %d, ring num %d",
  132. target_register,
  133. SHADOW_REGISTER(shadow_config_index),
  134. shadow_config_index,
  135. ring_type, ring_num);
  136. return QDF_STATUS_SUCCESS;
  137. }
  138. qdf_export_symbol(hal_set_one_shadow_config);
  139. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  140. {
  141. int ring_type, ring_num;
  142. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  143. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  144. struct hal_hw_srng_config *srng_config =
  145. &hal->hw_srng_table[ring_type];
  146. if (ring_type == CE_SRC ||
  147. ring_type == CE_DST ||
  148. ring_type == CE_DST_STATUS)
  149. continue;
  150. if (srng_config->lmac_ring)
  151. continue;
  152. for (ring_num = 0; ring_num < srng_config->max_rings;
  153. ring_num++)
  154. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  155. }
  156. return QDF_STATUS_SUCCESS;
  157. }
  158. qdf_export_symbol(hal_construct_shadow_config);
  159. void hal_get_shadow_config(void *hal_soc,
  160. struct pld_shadow_reg_v2_cfg **shadow_config,
  161. int *num_shadow_registers_configured)
  162. {
  163. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  164. *shadow_config = hal->shadow_config;
  165. *num_shadow_registers_configured =
  166. hal->num_shadow_registers_configured;
  167. }
  168. qdf_export_symbol(hal_get_shadow_config);
  169. static void hal_validate_shadow_register(struct hal_soc *hal,
  170. uint32_t *destination,
  171. uint32_t *shadow_address)
  172. {
  173. unsigned int index;
  174. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  175. int destination_ba_offset =
  176. ((char *)destination) - (char *)hal->dev_base_addr;
  177. index = shadow_address - shadow_0_offset;
  178. if (index >= MAX_SHADOW_REGISTERS) {
  179. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  180. "%s: index %x out of bounds", __func__, index);
  181. goto error;
  182. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  183. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  184. "%s: sanity check failure, expected %x, found %x",
  185. __func__, destination_ba_offset,
  186. hal->shadow_config[index].addr);
  187. goto error;
  188. }
  189. return;
  190. error:
  191. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  192. __func__, hal->dev_base_addr, destination, shadow_address,
  193. shadow_0_offset, index);
  194. QDF_BUG(0);
  195. return;
  196. }
  197. static void hal_target_based_configure(struct hal_soc *hal)
  198. {
  199. switch (hal->target_type) {
  200. #ifdef QCA_WIFI_QCA6290
  201. case TARGET_TYPE_QCA6290:
  202. hal->use_register_windowing = true;
  203. hal_qca6290_attach(hal);
  204. break;
  205. #endif
  206. #ifdef QCA_WIFI_QCA6390
  207. case TARGET_TYPE_QCA6390:
  208. hal->use_register_windowing = true;
  209. hal_qca6390_attach(hal);
  210. break;
  211. #endif
  212. #ifdef QCA_WIFI_QCA6490
  213. case TARGET_TYPE_QCA6490:
  214. hal->use_register_windowing = true;
  215. hal_qca6490_attach(hal);
  216. break;
  217. #endif
  218. #if defined(QCA_WIFI_QCA8074) && defined(WIFI_TARGET_TYPE_3_0)
  219. case TARGET_TYPE_QCA8074:
  220. hal_qca8074_attach(hal);
  221. break;
  222. #endif
  223. #if defined(QCA_WIFI_QCA8074V2)
  224. case TARGET_TYPE_QCA8074V2:
  225. hal_qca8074v2_attach(hal);
  226. break;
  227. #endif
  228. #if defined(QCA_WIFI_QCA6018)
  229. case TARGET_TYPE_QCA6018:
  230. hal_qca8074v2_attach(hal);
  231. break;
  232. #endif
  233. #ifdef QCA_WIFI_QCN9000
  234. case TARGET_TYPE_QCN9000:
  235. hal->use_register_windowing = true;
  236. /*
  237. * Static window map is enabled for qcn9000 to use 2mb bar
  238. * size and use multiple windows to write into registers.
  239. */
  240. hal->static_window_map = true;
  241. hal_qcn9000_attach(hal);
  242. break;
  243. #endif
  244. default:
  245. break;
  246. }
  247. }
  248. uint32_t hal_get_target_type(hal_soc_handle_t hal_soc_hdl)
  249. {
  250. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  251. struct hif_target_info *tgt_info =
  252. hif_get_target_info_handle(hal_soc->hif_handle);
  253. return tgt_info->target_type;
  254. }
  255. qdf_export_symbol(hal_get_target_type);
  256. /**
  257. * hal_attach - Initialize HAL layer
  258. * @hif_handle: Opaque HIF handle
  259. * @qdf_dev: QDF device
  260. *
  261. * Return: Opaque HAL SOC handle
  262. * NULL on failure (if given ring is not available)
  263. *
  264. * This function should be called as part of HIF initialization (for accessing
  265. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  266. *
  267. */
  268. void *hal_attach(struct hif_opaque_softc *hif_handle, qdf_device_t qdf_dev)
  269. {
  270. struct hal_soc *hal;
  271. int i;
  272. hal = qdf_mem_malloc(sizeof(*hal));
  273. if (!hal) {
  274. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  275. "%s: hal_soc allocation failed", __func__);
  276. goto fail0;
  277. }
  278. qdf_minidump_log(hal, sizeof(*hal), "hal_soc");
  279. hal->hif_handle = hif_handle;
  280. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  281. hal->qdf_dev = qdf_dev;
  282. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  283. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  284. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  285. if (!hal->shadow_rdptr_mem_paddr) {
  286. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  287. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  288. __func__);
  289. goto fail1;
  290. }
  291. qdf_mem_zero(hal->shadow_rdptr_mem_vaddr,
  292. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX);
  293. hal->shadow_wrptr_mem_vaddr =
  294. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  295. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  296. &(hal->shadow_wrptr_mem_paddr));
  297. if (!hal->shadow_wrptr_mem_vaddr) {
  298. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  299. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  300. __func__);
  301. goto fail2;
  302. }
  303. qdf_mem_zero(hal->shadow_wrptr_mem_vaddr,
  304. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS);
  305. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  306. hal->srng_list[i].initialized = 0;
  307. hal->srng_list[i].ring_id = i;
  308. }
  309. qdf_spinlock_create(&hal->register_access_lock);
  310. hal->register_window = 0;
  311. hal->target_type = hal_get_target_type(hal_soc_to_hal_soc_handle(hal));
  312. hal_target_based_configure(hal);
  313. /**
  314. * Indicate Initialization of srngs to avoid force wake
  315. * as umac power collapse is not enabled yet
  316. */
  317. hal->init_phase = true;
  318. return (void *)hal;
  319. fail2:
  320. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  321. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  322. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  323. fail1:
  324. qdf_mem_free(hal);
  325. fail0:
  326. return NULL;
  327. }
  328. qdf_export_symbol(hal_attach);
  329. /**
  330. * hal_mem_info - Retrieve hal memory base address
  331. *
  332. * @hal_soc: Opaque HAL SOC handle
  333. * @mem: pointer to structure to be updated with hal mem info
  334. */
  335. void hal_get_meminfo(hal_soc_handle_t hal_soc_hdl, struct hal_mem_info *mem)
  336. {
  337. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  338. mem->dev_base_addr = (void *)hal->dev_base_addr;
  339. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  340. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  341. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  342. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  343. hif_read_phy_mem_base((void *)hal->hif_handle,
  344. (qdf_dma_addr_t *)&mem->dev_base_paddr);
  345. return;
  346. }
  347. qdf_export_symbol(hal_get_meminfo);
  348. /**
  349. * hal_detach - Detach HAL layer
  350. * @hal_soc: HAL SOC handle
  351. *
  352. * Return: Opaque HAL SOC handle
  353. * NULL on failure (if given ring is not available)
  354. *
  355. * This function should be called as part of HIF initialization (for accessing
  356. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  357. *
  358. */
  359. extern void hal_detach(void *hal_soc)
  360. {
  361. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  362. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  363. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  364. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  365. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  366. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  367. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  368. qdf_minidump_remove(hal);
  369. qdf_mem_free(hal);
  370. return;
  371. }
  372. qdf_export_symbol(hal_detach);
  373. /**
  374. * hal_ce_dst_setup - Initialize CE destination ring registers
  375. * @hal_soc: HAL SOC handle
  376. * @srng: SRNG ring pointer
  377. */
  378. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  379. int ring_num)
  380. {
  381. uint32_t reg_val = 0;
  382. uint32_t reg_addr;
  383. struct hal_hw_srng_config *ring_config =
  384. HAL_SRNG_CONFIG(hal, CE_DST);
  385. /* set DEST_MAX_LENGTH according to ce assignment */
  386. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  387. ring_config->reg_start[R0_INDEX] +
  388. (ring_num * ring_config->reg_size[R0_INDEX]));
  389. reg_val = HAL_REG_READ(hal, reg_addr);
  390. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  391. reg_val |= srng->u.dst_ring.max_buffer_length &
  392. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  393. HAL_REG_WRITE(hal, reg_addr, reg_val);
  394. }
  395. /**
  396. * hal_reo_read_write_ctrl_ix - Read or write REO_DESTINATION_RING_CTRL_IX
  397. * @hal: HAL SOC handle
  398. * @read: boolean value to indicate if read or write
  399. * @ix0: pointer to store IX0 reg value
  400. * @ix1: pointer to store IX1 reg value
  401. * @ix2: pointer to store IX2 reg value
  402. * @ix3: pointer to store IX3 reg value
  403. */
  404. void hal_reo_read_write_ctrl_ix(hal_soc_handle_t hal_soc_hdl, bool read,
  405. uint32_t *ix0, uint32_t *ix1,
  406. uint32_t *ix2, uint32_t *ix3)
  407. {
  408. uint32_t reg_offset;
  409. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  410. if (read) {
  411. if (ix0) {
  412. reg_offset =
  413. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  414. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  415. *ix0 = HAL_REG_READ(hal, reg_offset);
  416. }
  417. if (ix1) {
  418. reg_offset =
  419. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  420. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  421. *ix1 = HAL_REG_READ(hal, reg_offset);
  422. }
  423. if (ix2) {
  424. reg_offset =
  425. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  426. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  427. *ix2 = HAL_REG_READ(hal, reg_offset);
  428. }
  429. if (ix3) {
  430. reg_offset =
  431. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  432. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  433. *ix3 = HAL_REG_READ(hal, reg_offset);
  434. }
  435. } else {
  436. if (ix0) {
  437. reg_offset =
  438. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  439. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  440. HAL_REG_WRITE_CONFIRM(hal, reg_offset, *ix0);
  441. }
  442. if (ix1) {
  443. reg_offset =
  444. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  445. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  446. HAL_REG_WRITE(hal, reg_offset, *ix1);
  447. }
  448. if (ix2) {
  449. reg_offset =
  450. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  451. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  452. HAL_REG_WRITE(hal, reg_offset, *ix2);
  453. }
  454. if (ix3) {
  455. reg_offset =
  456. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  457. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  458. HAL_REG_WRITE(hal, reg_offset, *ix3);
  459. }
  460. }
  461. }
  462. /**
  463. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  464. * @srng: sring pointer
  465. * @paddr: physical address
  466. */
  467. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  468. uint64_t paddr)
  469. {
  470. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  471. paddr & 0xffffffff);
  472. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  473. paddr >> 32);
  474. }
  475. /**
  476. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  477. * @srng: sring pointer
  478. * @vaddr: virtual address
  479. */
  480. void hal_srng_dst_init_hp(struct hal_srng *srng,
  481. uint32_t *vaddr)
  482. {
  483. if (!srng)
  484. return;
  485. srng->u.dst_ring.hp_addr = vaddr;
  486. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  487. if (vaddr) {
  488. *srng->u.dst_ring.hp_addr = srng->u.dst_ring.cached_hp;
  489. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  490. "hp_addr=%pK, cached_hp=%d, hp=%d",
  491. (void *)srng->u.dst_ring.hp_addr,
  492. srng->u.dst_ring.cached_hp,
  493. *srng->u.dst_ring.hp_addr);
  494. }
  495. }
  496. /**
  497. * hal_srng_hw_init - Private function to initialize SRNG HW
  498. * @hal_soc: HAL SOC handle
  499. * @srng: SRNG ring pointer
  500. */
  501. static inline void hal_srng_hw_init(struct hal_soc *hal,
  502. struct hal_srng *srng)
  503. {
  504. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  505. hal_srng_src_hw_init(hal, srng);
  506. else
  507. hal_srng_dst_hw_init(hal, srng);
  508. }
  509. #ifdef CONFIG_SHADOW_V2
  510. #define ignore_shadow false
  511. #define CHECK_SHADOW_REGISTERS true
  512. #else
  513. #define ignore_shadow true
  514. #define CHECK_SHADOW_REGISTERS false
  515. #endif
  516. /**
  517. * hal_srng_setup - Initialize HW SRNG ring.
  518. * @hal_soc: Opaque HAL SOC handle
  519. * @ring_type: one of the types from hal_ring_type
  520. * @ring_num: Ring number if there are multiple rings of same type (staring
  521. * from 0)
  522. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  523. * @ring_params: SRNG ring params in hal_srng_params structure.
  524. * Callers are expected to allocate contiguous ring memory of size
  525. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  526. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  527. * hal_srng_params structure. Ring base address should be 8 byte aligned
  528. * and size of each ring entry should be queried using the API
  529. * hal_srng_get_entrysize
  530. *
  531. * Return: Opaque pointer to ring on success
  532. * NULL on failure (if given ring is not available)
  533. */
  534. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  535. int mac_id, struct hal_srng_params *ring_params)
  536. {
  537. int ring_id;
  538. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  539. struct hal_srng *srng;
  540. struct hal_hw_srng_config *ring_config =
  541. HAL_SRNG_CONFIG(hal, ring_type);
  542. void *dev_base_addr;
  543. int i;
  544. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  545. if (ring_id < 0)
  546. return NULL;
  547. hal_verbose_debug("mac_id %d ring_id %d", mac_id, ring_id);
  548. srng = hal_get_srng(hal_soc, ring_id);
  549. if (srng->initialized) {
  550. hal_verbose_debug("Ring (ring_type, ring_num) already initialized");
  551. return NULL;
  552. }
  553. dev_base_addr = hal->dev_base_addr;
  554. srng->ring_id = ring_id;
  555. srng->ring_dir = ring_config->ring_dir;
  556. srng->ring_base_paddr = ring_params->ring_base_paddr;
  557. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  558. srng->entry_size = ring_config->entry_size;
  559. srng->num_entries = ring_params->num_entries;
  560. srng->ring_size = srng->num_entries * srng->entry_size;
  561. srng->ring_size_mask = srng->ring_size - 1;
  562. srng->msi_addr = ring_params->msi_addr;
  563. srng->msi_data = ring_params->msi_data;
  564. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  565. srng->intr_batch_cntr_thres_entries =
  566. ring_params->intr_batch_cntr_thres_entries;
  567. srng->hal_soc = hal_soc;
  568. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  569. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  570. + (ring_num * ring_config->reg_size[i]);
  571. }
  572. /* Zero out the entire ring memory */
  573. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  574. srng->num_entries) << 2);
  575. srng->flags = ring_params->flags;
  576. #ifdef BIG_ENDIAN_HOST
  577. /* TODO: See if we should we get these flags from caller */
  578. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  579. srng->flags |= HAL_SRNG_MSI_SWAP;
  580. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  581. #endif
  582. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  583. srng->u.src_ring.hp = 0;
  584. srng->u.src_ring.reap_hp = srng->ring_size -
  585. srng->entry_size;
  586. srng->u.src_ring.tp_addr =
  587. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  588. srng->u.src_ring.low_threshold =
  589. ring_params->low_threshold * srng->entry_size;
  590. if (ring_config->lmac_ring) {
  591. /* For LMAC rings, head pointer updates will be done
  592. * through FW by writing to a shared memory location
  593. */
  594. srng->u.src_ring.hp_addr =
  595. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  596. HAL_SRNG_LMAC1_ID_START]);
  597. srng->flags |= HAL_SRNG_LMAC_RING;
  598. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  599. srng->u.src_ring.hp_addr =
  600. hal_get_window_address(hal,
  601. SRNG_SRC_ADDR(srng, HP));
  602. if (CHECK_SHADOW_REGISTERS) {
  603. QDF_TRACE(QDF_MODULE_ID_TXRX,
  604. QDF_TRACE_LEVEL_ERROR,
  605. "%s: Ring (%d, %d) missing shadow config",
  606. __func__, ring_type, ring_num);
  607. }
  608. } else {
  609. hal_validate_shadow_register(hal,
  610. SRNG_SRC_ADDR(srng, HP),
  611. srng->u.src_ring.hp_addr);
  612. }
  613. } else {
  614. /* During initialization loop count in all the descriptors
  615. * will be set to zero, and HW will set it to 1 on completing
  616. * descriptor update in first loop, and increments it by 1 on
  617. * subsequent loops (loop count wraps around after reaching
  618. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  619. * loop count in descriptors updated by HW (to be processed
  620. * by SW).
  621. */
  622. srng->u.dst_ring.loop_cnt = 1;
  623. srng->u.dst_ring.tp = 0;
  624. srng->u.dst_ring.hp_addr =
  625. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  626. if (ring_config->lmac_ring) {
  627. /* For LMAC rings, tail pointer updates will be done
  628. * through FW by writing to a shared memory location
  629. */
  630. srng->u.dst_ring.tp_addr =
  631. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  632. HAL_SRNG_LMAC1_ID_START]);
  633. srng->flags |= HAL_SRNG_LMAC_RING;
  634. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  635. srng->u.dst_ring.tp_addr =
  636. hal_get_window_address(hal,
  637. SRNG_DST_ADDR(srng, TP));
  638. if (CHECK_SHADOW_REGISTERS) {
  639. QDF_TRACE(QDF_MODULE_ID_TXRX,
  640. QDF_TRACE_LEVEL_ERROR,
  641. "%s: Ring (%d, %d) missing shadow config",
  642. __func__, ring_type, ring_num);
  643. }
  644. } else {
  645. hal_validate_shadow_register(hal,
  646. SRNG_DST_ADDR(srng, TP),
  647. srng->u.dst_ring.tp_addr);
  648. }
  649. }
  650. if (!(ring_config->lmac_ring)) {
  651. hal_srng_hw_init(hal, srng);
  652. if (ring_type == CE_DST) {
  653. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  654. hal_ce_dst_setup(hal, srng, ring_num);
  655. }
  656. }
  657. SRNG_LOCK_INIT(&srng->lock);
  658. srng->srng_event = 0;
  659. srng->initialized = true;
  660. return (void *)srng;
  661. }
  662. qdf_export_symbol(hal_srng_setup);
  663. /**
  664. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  665. * @hal_soc: Opaque HAL SOC handle
  666. * @hal_srng: Opaque HAL SRNG pointer
  667. */
  668. void hal_srng_cleanup(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  669. {
  670. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  671. SRNG_LOCK_DESTROY(&srng->lock);
  672. srng->initialized = 0;
  673. }
  674. qdf_export_symbol(hal_srng_cleanup);
  675. /**
  676. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  677. * @hal_soc: Opaque HAL SOC handle
  678. * @ring_type: one of the types from hal_ring_type
  679. *
  680. */
  681. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  682. {
  683. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  684. struct hal_hw_srng_config *ring_config =
  685. HAL_SRNG_CONFIG(hal, ring_type);
  686. return ring_config->entry_size << 2;
  687. }
  688. qdf_export_symbol(hal_srng_get_entrysize);
  689. /**
  690. * hal_srng_max_entries - Returns maximum possible number of ring entries
  691. * @hal_soc: Opaque HAL SOC handle
  692. * @ring_type: one of the types from hal_ring_type
  693. *
  694. * Return: Maximum number of entries for the given ring_type
  695. */
  696. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  697. {
  698. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  699. struct hal_hw_srng_config *ring_config =
  700. HAL_SRNG_CONFIG(hal, ring_type);
  701. return ring_config->max_size / ring_config->entry_size;
  702. }
  703. qdf_export_symbol(hal_srng_max_entries);
  704. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  705. {
  706. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  707. struct hal_hw_srng_config *ring_config =
  708. HAL_SRNG_CONFIG(hal, ring_type);
  709. return ring_config->ring_dir;
  710. }
  711. /**
  712. * hal_srng_dump - Dump ring status
  713. * @srng: hal srng pointer
  714. */
  715. void hal_srng_dump(struct hal_srng *srng)
  716. {
  717. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  718. hal_debug("=== SRC RING %d ===", srng->ring_id);
  719. hal_debug("hp %u, reap_hp %u, tp %u, cached tp %u",
  720. srng->u.src_ring.hp,
  721. srng->u.src_ring.reap_hp,
  722. *srng->u.src_ring.tp_addr,
  723. srng->u.src_ring.cached_tp);
  724. } else {
  725. hal_debug("=== DST RING %d ===", srng->ring_id);
  726. hal_debug("tp %u, hp %u, cached tp %u, loop_cnt %u",
  727. srng->u.dst_ring.tp,
  728. *srng->u.dst_ring.hp_addr,
  729. srng->u.dst_ring.cached_hp,
  730. srng->u.dst_ring.loop_cnt);
  731. }
  732. }
  733. /**
  734. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  735. *
  736. * @hal_soc: Opaque HAL SOC handle
  737. * @hal_ring: Ring pointer (Source or Destination ring)
  738. * @ring_params: SRNG parameters will be returned through this structure
  739. */
  740. extern void hal_get_srng_params(hal_soc_handle_t hal_soc_hdl,
  741. hal_ring_handle_t hal_ring_hdl,
  742. struct hal_srng_params *ring_params)
  743. {
  744. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  745. int i =0;
  746. ring_params->ring_id = srng->ring_id;
  747. ring_params->ring_dir = srng->ring_dir;
  748. ring_params->entry_size = srng->entry_size;
  749. ring_params->ring_base_paddr = srng->ring_base_paddr;
  750. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  751. ring_params->num_entries = srng->num_entries;
  752. ring_params->msi_addr = srng->msi_addr;
  753. ring_params->msi_data = srng->msi_data;
  754. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  755. ring_params->intr_batch_cntr_thres_entries =
  756. srng->intr_batch_cntr_thres_entries;
  757. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  758. ring_params->flags = srng->flags;
  759. ring_params->ring_id = srng->ring_id;
  760. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  761. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  762. }
  763. qdf_export_symbol(hal_get_srng_params);
  764. #ifdef FORCE_WAKE
  765. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase)
  766. {
  767. struct hal_soc *hal_soc = (struct hal_soc *)soc;
  768. hal_soc->init_phase = init_phase;
  769. }
  770. #endif /* FORCE_WAKE */