sde_encoder.c 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. unsigned int num_encs;
  466. if (!drm_enc) {
  467. SDE_ERROR("invalid encoder\n");
  468. return;
  469. }
  470. sde_enc = to_sde_encoder_virt(drm_enc);
  471. SDE_DEBUG_ENC(sde_enc, "\n");
  472. num_encs = sde_enc->num_phys_encs;
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < num_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_vid_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_cmd_encs[i] = NULL;
  488. }
  489. phys = sde_enc->phys_encs[i];
  490. if (phys && phys->ops.destroy) {
  491. phys->ops.destroy(phys);
  492. --sde_enc->num_phys_encs;
  493. sde_enc->phys_encs[i] = NULL;
  494. }
  495. }
  496. if (sde_enc->num_phys_encs)
  497. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  498. sde_enc->num_phys_encs);
  499. sde_enc->num_phys_encs = 0;
  500. mutex_unlock(&sde_enc->enc_lock);
  501. drm_encoder_cleanup(drm_enc);
  502. mutex_destroy(&sde_enc->enc_lock);
  503. kfree(sde_enc->input_handler);
  504. sde_enc->input_handler = NULL;
  505. kfree(sde_enc);
  506. }
  507. void sde_encoder_helper_update_intf_cfg(
  508. struct sde_encoder_phys *phys_enc)
  509. {
  510. struct sde_encoder_virt *sde_enc;
  511. struct sde_hw_intf_cfg_v1 *intf_cfg;
  512. enum sde_3d_blend_mode mode_3d;
  513. if (!phys_enc || !phys_enc->hw_pp) {
  514. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  515. return;
  516. }
  517. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  518. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  519. SDE_DEBUG_ENC(sde_enc,
  520. "intf_cfg updated for %d at idx %d\n",
  521. phys_enc->intf_idx,
  522. intf_cfg->intf_count);
  523. /* setup interface configuration */
  524. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  525. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  526. return;
  527. }
  528. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  529. if (phys_enc == sde_enc->cur_master) {
  530. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  531. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  532. else
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  534. }
  535. /* configure this interface as master for split display */
  536. if (phys_enc->split_role == ENC_ROLE_MASTER)
  537. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  538. /* setup which pp blk will connect to this intf */
  539. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  540. phys_enc->hw_intf->ops.bind_pingpong_blk(
  541. phys_enc->hw_intf,
  542. true,
  543. phys_enc->hw_pp->idx);
  544. /*setup merge_3d configuration */
  545. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  546. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  547. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  548. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  549. phys_enc->hw_pp->merge_3d->idx;
  550. if (phys_enc->hw_pp->ops.setup_3d_mode)
  551. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  552. mode_3d);
  553. }
  554. void sde_encoder_helper_split_config(
  555. struct sde_encoder_phys *phys_enc,
  556. enum sde_intf interface)
  557. {
  558. struct sde_encoder_virt *sde_enc;
  559. struct split_pipe_cfg *cfg;
  560. struct sde_hw_mdp *hw_mdptop;
  561. enum sde_rm_topology_name topology;
  562. struct msm_display_info *disp_info;
  563. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  564. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  568. hw_mdptop = phys_enc->hw_mdptop;
  569. disp_info = &sde_enc->disp_info;
  570. cfg = &phys_enc->hw_intf->cfg;
  571. memset(cfg, 0, sizeof(*cfg));
  572. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  573. return;
  574. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  575. cfg->split_link_en = true;
  576. /**
  577. * disable split modes since encoder will be operating in as the only
  578. * encoder, either for the entire use case in the case of, for example,
  579. * single DSI, or for this frame in the case of left/right only partial
  580. * update.
  581. */
  582. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  583. if (hw_mdptop->ops.setup_split_pipe)
  584. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  585. if (hw_mdptop->ops.setup_pp_split)
  586. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  587. return;
  588. }
  589. cfg->en = true;
  590. cfg->mode = phys_enc->intf_mode;
  591. cfg->intf = interface;
  592. if (cfg->en && phys_enc->ops.needs_single_flush &&
  593. phys_enc->ops.needs_single_flush(phys_enc))
  594. cfg->split_flush_en = true;
  595. topology = sde_connector_get_topology_name(phys_enc->connector);
  596. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  597. cfg->pp_split_slave = cfg->intf;
  598. else
  599. cfg->pp_split_slave = INTF_MAX;
  600. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  601. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  602. if (hw_mdptop->ops.setup_split_pipe)
  603. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  604. } else if (sde_enc->hw_pp[0]) {
  605. /*
  606. * slave encoder
  607. * - determine split index from master index,
  608. * assume master is first pp
  609. */
  610. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  611. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  612. cfg->pp_split_index);
  613. if (hw_mdptop->ops.setup_pp_split)
  614. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  615. }
  616. }
  617. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc;
  620. int i = 0;
  621. if (!drm_enc)
  622. return false;
  623. sde_enc = to_sde_encoder_virt(drm_enc);
  624. if (!sde_enc)
  625. return false;
  626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  628. if (phys && phys->in_clone_mode)
  629. return true;
  630. }
  631. return false;
  632. }
  633. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  634. struct drm_crtc *crtc)
  635. {
  636. struct sde_encoder_virt *sde_enc;
  637. int i;
  638. if (!drm_enc)
  639. return false;
  640. sde_enc = to_sde_encoder_virt(drm_enc);
  641. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  642. return false;
  643. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  644. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  645. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  646. return true;
  647. }
  648. return false;
  649. }
  650. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  651. struct drm_crtc_state *crtc_state,
  652. struct drm_connector_state *conn_state)
  653. {
  654. const struct drm_display_mode *mode;
  655. struct drm_display_mode *adj_mode;
  656. int i = 0;
  657. int ret = 0;
  658. mode = &crtc_state->mode;
  659. adj_mode = &crtc_state->adjusted_mode;
  660. /* perform atomic check on the first physical encoder (master) */
  661. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  662. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  663. if (phys && phys->ops.atomic_check)
  664. ret = phys->ops.atomic_check(phys, crtc_state,
  665. conn_state);
  666. else if (phys && phys->ops.mode_fixup)
  667. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  668. ret = -EINVAL;
  669. if (ret) {
  670. SDE_ERROR_ENC(sde_enc,
  671. "mode unsupported, phys idx %d\n", i);
  672. break;
  673. }
  674. }
  675. return ret;
  676. }
  677. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  678. struct drm_crtc_state *crtc_state,
  679. struct drm_connector_state *conn_state,
  680. struct sde_connector_state *sde_conn_state,
  681. struct sde_crtc_state *sde_crtc_state)
  682. {
  683. int ret = 0;
  684. if (crtc_state->mode_changed || crtc_state->active_changed) {
  685. struct sde_rect mode_roi, roi;
  686. mode_roi.x = 0;
  687. mode_roi.y = 0;
  688. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  689. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  690. if (sde_conn_state->rois.num_rects) {
  691. sde_kms_rect_merge_rectangles(
  692. &sde_conn_state->rois, &roi);
  693. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  694. SDE_ERROR_ENC(sde_enc,
  695. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  696. roi.x, roi.y, roi.w, roi.h);
  697. ret = -EINVAL;
  698. }
  699. }
  700. if (sde_crtc_state->user_roi_list.num_rects) {
  701. sde_kms_rect_merge_rectangles(
  702. &sde_crtc_state->user_roi_list, &roi);
  703. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  704. SDE_ERROR_ENC(sde_enc,
  705. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  706. roi.x, roi.y, roi.w, roi.h);
  707. ret = -EINVAL;
  708. }
  709. }
  710. }
  711. return ret;
  712. }
  713. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  714. struct drm_crtc_state *crtc_state,
  715. struct drm_connector_state *conn_state,
  716. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  717. struct sde_connector *sde_conn,
  718. struct sde_connector_state *sde_conn_state)
  719. {
  720. int ret = 0;
  721. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  722. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  723. struct msm_display_topology *topology = NULL;
  724. ret = sde_connector_get_mode_info(&sde_conn->base,
  725. adj_mode, &sde_conn_state->mode_info);
  726. if (ret) {
  727. SDE_ERROR_ENC(sde_enc,
  728. "failed to get mode info, rc = %d\n", ret);
  729. return ret;
  730. }
  731. if (sde_conn_state->mode_info.comp_info.comp_type &&
  732. sde_conn_state->mode_info.comp_info.comp_ratio >=
  733. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  734. SDE_ERROR_ENC(sde_enc,
  735. "invalid compression ratio: %d\n",
  736. sde_conn_state->mode_info.comp_info.comp_ratio);
  737. ret = -EINVAL;
  738. return ret;
  739. }
  740. /* Reserve dynamic resources, indicating atomic_check phase */
  741. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  742. conn_state, true);
  743. if (ret) {
  744. SDE_ERROR_ENC(sde_enc,
  745. "RM failed to reserve resources, rc = %d\n",
  746. ret);
  747. return ret;
  748. }
  749. /**
  750. * Update connector state with the topology selected for the
  751. * resource set validated. Reset the topology if we are
  752. * de-activating crtc.
  753. */
  754. if (crtc_state->active)
  755. topology = &sde_conn_state->mode_info.topology;
  756. ret = sde_rm_update_topology(&sde_kms->rm,
  757. conn_state, topology);
  758. if (ret) {
  759. SDE_ERROR_ENC(sde_enc,
  760. "RM failed to update topology, rc: %d\n", ret);
  761. return ret;
  762. }
  763. ret = sde_connector_set_blob_data(conn_state->connector,
  764. conn_state,
  765. CONNECTOR_PROP_SDE_INFO);
  766. if (ret) {
  767. SDE_ERROR_ENC(sde_enc,
  768. "connector failed to update info, rc: %d\n",
  769. ret);
  770. return ret;
  771. }
  772. }
  773. return ret;
  774. }
  775. static int sde_encoder_virt_atomic_check(
  776. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  777. struct drm_connector_state *conn_state)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. struct sde_kms *sde_kms;
  781. const struct drm_display_mode *mode;
  782. struct drm_display_mode *adj_mode;
  783. struct sde_connector *sde_conn = NULL;
  784. struct sde_connector_state *sde_conn_state = NULL;
  785. struct sde_crtc_state *sde_crtc_state = NULL;
  786. enum sde_rm_topology_name old_top;
  787. int ret = 0;
  788. if (!drm_enc || !crtc_state || !conn_state) {
  789. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  790. !drm_enc, !crtc_state, !conn_state);
  791. return -EINVAL;
  792. }
  793. sde_enc = to_sde_encoder_virt(drm_enc);
  794. SDE_DEBUG_ENC(sde_enc, "\n");
  795. sde_kms = sde_encoder_get_kms(drm_enc);
  796. if (!sde_kms)
  797. return -EINVAL;
  798. mode = &crtc_state->mode;
  799. adj_mode = &crtc_state->adjusted_mode;
  800. sde_conn = to_sde_connector(conn_state->connector);
  801. sde_conn_state = to_sde_connector_state(conn_state);
  802. sde_crtc_state = to_sde_crtc_state(crtc_state);
  803. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  804. crtc_state->active_changed, crtc_state->connectors_changed);
  805. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  806. conn_state);
  807. if (ret)
  808. return ret;
  809. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  810. conn_state, sde_conn_state, sde_crtc_state);
  811. if (ret)
  812. return ret;
  813. /**
  814. * record topology in previous atomic state to be able to handle
  815. * topology transitions correctly.
  816. */
  817. old_top = sde_connector_get_property(conn_state,
  818. CONNECTOR_PROP_TOPOLOGY_NAME);
  819. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  820. if (ret)
  821. return ret;
  822. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  823. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  824. if (ret)
  825. return ret;
  826. ret = sde_connector_roi_v1_check_roi(conn_state);
  827. if (ret) {
  828. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  829. ret);
  830. return ret;
  831. }
  832. drm_mode_set_crtcinfo(adj_mode, 0);
  833. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags,
  834. old_top, adj_mode->vrefresh, adj_mode->hdisplay,
  835. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  836. return ret;
  837. }
  838. static void _sde_encoder_get_connector_roi(
  839. struct sde_encoder_virt *sde_enc,
  840. struct sde_rect *merged_conn_roi)
  841. {
  842. struct drm_connector *drm_conn;
  843. struct sde_connector_state *c_state;
  844. if (!sde_enc || !merged_conn_roi)
  845. return;
  846. drm_conn = sde_enc->phys_encs[0]->connector;
  847. if (!drm_conn || !drm_conn->state)
  848. return;
  849. c_state = to_sde_connector_state(drm_conn->state);
  850. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  851. }
  852. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  853. {
  854. struct sde_encoder_virt *sde_enc;
  855. struct drm_connector *drm_conn;
  856. struct drm_display_mode *adj_mode;
  857. struct sde_rect roi;
  858. if (!drm_enc) {
  859. SDE_ERROR("invalid encoder parameter\n");
  860. return -EINVAL;
  861. }
  862. sde_enc = to_sde_encoder_virt(drm_enc);
  863. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  864. SDE_ERROR("invalid crtc parameter\n");
  865. return -EINVAL;
  866. }
  867. if (!sde_enc->cur_master) {
  868. SDE_ERROR("invalid cur_master parameter\n");
  869. return -EINVAL;
  870. }
  871. adj_mode = &sde_enc->cur_master->cached_mode;
  872. drm_conn = sde_enc->cur_master->connector;
  873. _sde_encoder_get_connector_roi(sde_enc, &roi);
  874. if (sde_kms_rect_is_null(&roi)) {
  875. roi.w = adj_mode->hdisplay;
  876. roi.h = adj_mode->vdisplay;
  877. }
  878. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  879. sizeof(sde_enc->prv_conn_roi));
  880. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  881. return 0;
  882. }
  883. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  884. u32 vsync_source, bool is_dummy)
  885. {
  886. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  887. struct sde_kms *sde_kms;
  888. struct sde_hw_mdp *hw_mdptop;
  889. struct sde_encoder_virt *sde_enc;
  890. int i;
  891. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  892. if (!sde_enc) {
  893. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  894. return;
  895. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  896. SDE_ERROR("invalid num phys enc %d/%d\n",
  897. sde_enc->num_phys_encs,
  898. (int) ARRAY_SIZE(sde_enc->hw_pp));
  899. return;
  900. }
  901. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  902. if (!sde_kms) {
  903. SDE_ERROR("invalid sde_kms\n");
  904. return;
  905. }
  906. hw_mdptop = sde_kms->hw_mdp;
  907. if (!hw_mdptop) {
  908. SDE_ERROR("invalid mdptop\n");
  909. return;
  910. }
  911. if (hw_mdptop->ops.setup_vsync_source) {
  912. for (i = 0; i < sde_enc->num_phys_encs; i++)
  913. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  914. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  915. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  916. vsync_cfg.vsync_source = vsync_source;
  917. vsync_cfg.is_dummy = is_dummy;
  918. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  919. }
  920. }
  921. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  922. struct msm_display_info *disp_info, bool is_dummy)
  923. {
  924. struct sde_encoder_phys *phys;
  925. int i;
  926. u32 vsync_source;
  927. if (!sde_enc || !disp_info) {
  928. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  929. sde_enc != NULL, disp_info != NULL);
  930. return;
  931. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  932. SDE_ERROR("invalid num phys enc %d/%d\n",
  933. sde_enc->num_phys_encs,
  934. (int) ARRAY_SIZE(sde_enc->hw_pp));
  935. return;
  936. }
  937. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  938. if (is_dummy)
  939. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  940. sde_enc->te_source;
  941. else if (disp_info->is_te_using_watchdog_timer)
  942. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  943. sde_enc->te_source;
  944. else
  945. vsync_source = sde_enc->te_source;
  946. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  947. disp_info->is_te_using_watchdog_timer);
  948. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  949. phys = sde_enc->phys_encs[i];
  950. if (phys && phys->ops.setup_vsync_source)
  951. phys->ops.setup_vsync_source(phys,
  952. vsync_source, is_dummy);
  953. }
  954. }
  955. }
  956. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  957. bool watchdog_te)
  958. {
  959. struct sde_encoder_virt *sde_enc;
  960. struct msm_display_info disp_info;
  961. if (!drm_enc) {
  962. pr_err("invalid drm encoder\n");
  963. return -EINVAL;
  964. }
  965. sde_enc = to_sde_encoder_virt(drm_enc);
  966. sde_encoder_control_te(drm_enc, false);
  967. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  968. disp_info.is_te_using_watchdog_timer = watchdog_te;
  969. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  970. sde_encoder_control_te(drm_enc, true);
  971. return 0;
  972. }
  973. static int _sde_encoder_rsc_client_update_vsync_wait(
  974. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  975. int wait_vblank_crtc_id)
  976. {
  977. int wait_refcount = 0, ret = 0;
  978. int pipe = -1;
  979. int wait_count = 0;
  980. struct drm_crtc *primary_crtc;
  981. struct drm_crtc *crtc;
  982. crtc = sde_enc->crtc;
  983. if (wait_vblank_crtc_id)
  984. wait_refcount =
  985. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  986. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  987. SDE_EVTLOG_FUNC_ENTRY);
  988. if (crtc->base.id != wait_vblank_crtc_id) {
  989. primary_crtc = drm_crtc_find(drm_enc->dev,
  990. NULL, wait_vblank_crtc_id);
  991. if (!primary_crtc) {
  992. SDE_ERROR_ENC(sde_enc,
  993. "failed to find primary crtc id %d\n",
  994. wait_vblank_crtc_id);
  995. return -EINVAL;
  996. }
  997. pipe = drm_crtc_index(primary_crtc);
  998. }
  999. /**
  1000. * note: VBLANK is expected to be enabled at this point in
  1001. * resource control state machine if on primary CRTC
  1002. */
  1003. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1004. if (sde_rsc_client_is_state_update_complete(
  1005. sde_enc->rsc_client))
  1006. break;
  1007. if (crtc->base.id == wait_vblank_crtc_id)
  1008. ret = sde_encoder_wait_for_event(drm_enc,
  1009. MSM_ENC_VBLANK);
  1010. else
  1011. drm_wait_one_vblank(drm_enc->dev, pipe);
  1012. if (ret) {
  1013. SDE_ERROR_ENC(sde_enc,
  1014. "wait for vblank failed ret:%d\n", ret);
  1015. /**
  1016. * rsc hardware may hang without vsync. avoid rsc hang
  1017. * by generating the vsync from watchdog timer.
  1018. */
  1019. if (crtc->base.id == wait_vblank_crtc_id)
  1020. sde_encoder_helper_switch_vsync(drm_enc, true);
  1021. }
  1022. }
  1023. if (wait_count >= MAX_RSC_WAIT)
  1024. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1025. SDE_EVTLOG_ERROR);
  1026. if (wait_refcount)
  1027. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1028. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1029. SDE_EVTLOG_FUNC_EXIT);
  1030. return ret;
  1031. }
  1032. static int _sde_encoder_update_rsc_client(
  1033. struct drm_encoder *drm_enc, bool enable)
  1034. {
  1035. struct sde_encoder_virt *sde_enc;
  1036. struct drm_crtc *crtc;
  1037. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1038. struct sde_rsc_cmd_config *rsc_config;
  1039. int ret;
  1040. struct msm_display_info *disp_info;
  1041. struct msm_mode_info *mode_info;
  1042. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1043. u32 qsync_mode = 0, v_front_porch;
  1044. struct drm_display_mode *mode;
  1045. bool is_vid_mode;
  1046. struct drm_encoder *enc;
  1047. if (!drm_enc || !drm_enc->dev) {
  1048. SDE_ERROR("invalid encoder arguments\n");
  1049. return -EINVAL;
  1050. }
  1051. sde_enc = to_sde_encoder_virt(drm_enc);
  1052. mode_info = &sde_enc->mode_info;
  1053. crtc = sde_enc->crtc;
  1054. if (!sde_enc->crtc) {
  1055. SDE_ERROR("invalid crtc parameter\n");
  1056. return -EINVAL;
  1057. }
  1058. disp_info = &sde_enc->disp_info;
  1059. rsc_config = &sde_enc->rsc_config;
  1060. if (!sde_enc->rsc_client) {
  1061. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1062. return 0;
  1063. }
  1064. /**
  1065. * only primary command mode panel without Qsync can request CMD state.
  1066. * all other panels/displays can request for VID state including
  1067. * secondary command mode panel.
  1068. * Clone mode encoder can request CLK STATE only.
  1069. */
  1070. if (sde_enc->cur_master)
  1071. qsync_mode = sde_connector_get_qsync_mode(
  1072. sde_enc->cur_master->connector);
  1073. /* left primary encoder keep vote */
  1074. if (sde_encoder_in_clone_mode(drm_enc)) {
  1075. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1076. return 0;
  1077. }
  1078. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1079. (disp_info->display_type && qsync_mode))
  1080. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1081. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1082. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1083. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1084. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1085. drm_for_each_encoder(enc, drm_enc->dev) {
  1086. if (enc->base.id != drm_enc->base.id &&
  1087. sde_encoder_in_cont_splash(enc))
  1088. rsc_state = SDE_RSC_CLK_STATE;
  1089. }
  1090. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1091. MSM_DISPLAY_VIDEO_MODE);
  1092. mode = &sde_enc->crtc->state->mode;
  1093. v_front_porch = mode->vsync_start - mode->vdisplay;
  1094. /* compare specific items and reconfigure the rsc */
  1095. if ((rsc_config->fps != mode_info->frame_rate) ||
  1096. (rsc_config->vtotal != mode_info->vtotal) ||
  1097. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1098. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1099. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1100. rsc_config->fps = mode_info->frame_rate;
  1101. rsc_config->vtotal = mode_info->vtotal;
  1102. /*
  1103. * for video mode, prefill lines should not go beyond vertical
  1104. * front porch for RSCC configuration. This will ensure bw
  1105. * downvotes are not sent within the active region. Additional
  1106. * -1 is to give one line time for rscc mode min_threshold.
  1107. */
  1108. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1109. rsc_config->prefill_lines = v_front_porch - 1;
  1110. else
  1111. rsc_config->prefill_lines = mode_info->prefill_lines;
  1112. rsc_config->jitter_numer = mode_info->jitter_numer;
  1113. rsc_config->jitter_denom = mode_info->jitter_denom;
  1114. sde_enc->rsc_state_init = false;
  1115. }
  1116. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1117. rsc_config->fps, sde_enc->rsc_state_init);
  1118. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1119. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1120. /* update it only once */
  1121. sde_enc->rsc_state_init = true;
  1122. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1123. rsc_state, rsc_config, crtc->base.id,
  1124. &wait_vblank_crtc_id);
  1125. } else {
  1126. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1127. rsc_state, NULL, crtc->base.id,
  1128. &wait_vblank_crtc_id);
  1129. }
  1130. /**
  1131. * if RSC performed a state change that requires a VBLANK wait, it will
  1132. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1133. *
  1134. * if we are the primary display, we will need to enable and wait
  1135. * locally since we hold the commit thread
  1136. *
  1137. * if we are an external display, we must send a signal to the primary
  1138. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1139. * by the primary panel's VBLANK signals
  1140. */
  1141. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1142. if (ret) {
  1143. SDE_ERROR_ENC(sde_enc,
  1144. "sde rsc client update failed ret:%d\n", ret);
  1145. return ret;
  1146. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1147. return ret;
  1148. }
  1149. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1150. sde_enc, wait_vblank_crtc_id);
  1151. return ret;
  1152. }
  1153. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1154. {
  1155. struct sde_encoder_virt *sde_enc;
  1156. int i;
  1157. if (!drm_enc) {
  1158. SDE_ERROR("invalid encoder\n");
  1159. return;
  1160. }
  1161. sde_enc = to_sde_encoder_virt(drm_enc);
  1162. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1163. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1164. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1165. if (phys && phys->ops.irq_control)
  1166. phys->ops.irq_control(phys, enable);
  1167. }
  1168. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1169. }
  1170. /* keep track of the userspace vblank during modeset */
  1171. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1172. u32 sw_event)
  1173. {
  1174. struct sde_encoder_virt *sde_enc;
  1175. bool enable;
  1176. int i;
  1177. if (!drm_enc) {
  1178. SDE_ERROR("invalid encoder\n");
  1179. return;
  1180. }
  1181. sde_enc = to_sde_encoder_virt(drm_enc);
  1182. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1183. sw_event, sde_enc->vblank_enabled);
  1184. /* nothing to do if vblank not enabled by userspace */
  1185. if (!sde_enc->vblank_enabled)
  1186. return;
  1187. /* disable vblank on pre_modeset */
  1188. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1189. enable = false;
  1190. /* enable vblank on post_modeset */
  1191. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1192. enable = true;
  1193. else
  1194. return;
  1195. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1196. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1197. if (phys && phys->ops.control_vblank_irq)
  1198. phys->ops.control_vblank_irq(phys, enable);
  1199. }
  1200. }
  1201. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1202. {
  1203. struct sde_encoder_virt *sde_enc;
  1204. if (!drm_enc)
  1205. return NULL;
  1206. sde_enc = to_sde_encoder_virt(drm_enc);
  1207. return sde_enc->rsc_client;
  1208. }
  1209. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1210. bool enable)
  1211. {
  1212. struct sde_kms *sde_kms;
  1213. struct sde_encoder_virt *sde_enc;
  1214. int rc;
  1215. sde_enc = to_sde_encoder_virt(drm_enc);
  1216. sde_kms = sde_encoder_get_kms(drm_enc);
  1217. if (!sde_kms)
  1218. return -EINVAL;
  1219. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1220. SDE_EVT32(DRMID(drm_enc), enable);
  1221. if (!sde_enc->cur_master) {
  1222. SDE_ERROR("encoder master not set\n");
  1223. return -EINVAL;
  1224. }
  1225. if (enable) {
  1226. /* enable SDE core clks */
  1227. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1228. if (rc < 0) {
  1229. SDE_ERROR("failed to enable power resource %d\n", rc);
  1230. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1231. return rc;
  1232. }
  1233. sde_enc->elevated_ahb_vote = true;
  1234. /* enable DSI clks */
  1235. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1236. true);
  1237. if (rc) {
  1238. SDE_ERROR("failed to enable clk control %d\n", rc);
  1239. pm_runtime_put_sync(drm_enc->dev->dev);
  1240. return rc;
  1241. }
  1242. /* enable all the irq */
  1243. sde_encoder_irq_control(drm_enc, true);
  1244. _sde_encoder_pm_qos_add_request(drm_enc);
  1245. } else {
  1246. _sde_encoder_pm_qos_remove_request(drm_enc);
  1247. /* disable all the irq */
  1248. sde_encoder_irq_control(drm_enc, false);
  1249. /* disable DSI clks */
  1250. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1251. /* disable SDE core clks */
  1252. pm_runtime_put_sync(drm_enc->dev->dev);
  1253. }
  1254. return 0;
  1255. }
  1256. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1257. bool enable, u32 frame_count)
  1258. {
  1259. struct sde_encoder_virt *sde_enc;
  1260. int i;
  1261. if (!drm_enc) {
  1262. SDE_ERROR("invalid encoder\n");
  1263. return;
  1264. }
  1265. sde_enc = to_sde_encoder_virt(drm_enc);
  1266. if (!sde_enc->misr_reconfigure)
  1267. return;
  1268. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1269. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1270. if (!phys || !phys->ops.setup_misr)
  1271. continue;
  1272. phys->ops.setup_misr(phys, enable, frame_count);
  1273. }
  1274. sde_enc->misr_reconfigure = false;
  1275. }
  1276. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1277. unsigned int type, unsigned int code, int value)
  1278. {
  1279. struct drm_encoder *drm_enc = NULL;
  1280. struct sde_encoder_virt *sde_enc = NULL;
  1281. struct msm_drm_thread *disp_thread = NULL;
  1282. struct msm_drm_private *priv = NULL;
  1283. if (!handle || !handle->handler || !handle->handler->private) {
  1284. SDE_ERROR("invalid encoder for the input event\n");
  1285. return;
  1286. }
  1287. drm_enc = (struct drm_encoder *)handle->handler->private;
  1288. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1289. SDE_ERROR("invalid parameters\n");
  1290. return;
  1291. }
  1292. priv = drm_enc->dev->dev_private;
  1293. sde_enc = to_sde_encoder_virt(drm_enc);
  1294. if (!sde_enc->crtc || (sde_enc->crtc->index
  1295. >= ARRAY_SIZE(priv->disp_thread))) {
  1296. SDE_DEBUG_ENC(sde_enc,
  1297. "invalid cached CRTC: %d or crtc index: %d\n",
  1298. sde_enc->crtc == NULL,
  1299. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1300. return;
  1301. }
  1302. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1303. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1304. kthread_queue_work(&disp_thread->worker,
  1305. &sde_enc->input_event_work);
  1306. }
  1307. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1308. {
  1309. struct sde_encoder_virt *sde_enc;
  1310. if (!drm_enc) {
  1311. SDE_ERROR("invalid encoder\n");
  1312. return;
  1313. }
  1314. sde_enc = to_sde_encoder_virt(drm_enc);
  1315. /* return early if there is no state change */
  1316. if (sde_enc->idle_pc_enabled == enable)
  1317. return;
  1318. sde_enc->idle_pc_enabled = enable;
  1319. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1320. SDE_EVT32(sde_enc->idle_pc_enabled);
  1321. }
  1322. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1323. u32 sw_event)
  1324. {
  1325. struct drm_encoder *drm_enc = &sde_enc->base;
  1326. struct msm_drm_private *priv;
  1327. unsigned int lp, idle_pc_duration;
  1328. struct msm_drm_thread *disp_thread;
  1329. /* set idle timeout based on master connector's lp value */
  1330. if (sde_enc->cur_master)
  1331. lp = sde_connector_get_lp(
  1332. sde_enc->cur_master->connector);
  1333. else
  1334. lp = SDE_MODE_DPMS_ON;
  1335. if (lp == SDE_MODE_DPMS_LP2)
  1336. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1337. else
  1338. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1339. priv = drm_enc->dev->dev_private;
  1340. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1341. kthread_mod_delayed_work(
  1342. &disp_thread->worker,
  1343. &sde_enc->delayed_off_work,
  1344. msecs_to_jiffies(idle_pc_duration));
  1345. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1346. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1347. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1348. sw_event);
  1349. }
  1350. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1351. u32 sw_event)
  1352. {
  1353. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1354. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1355. sw_event);
  1356. }
  1357. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1358. u32 sw_event)
  1359. {
  1360. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1361. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1362. else
  1363. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1364. }
  1365. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1366. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1367. {
  1368. int ret = 0;
  1369. mutex_lock(&sde_enc->rc_lock);
  1370. /* return if the resource control is already in ON state */
  1371. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1372. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1373. sw_event);
  1374. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1375. SDE_EVTLOG_FUNC_CASE1);
  1376. goto end;
  1377. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1378. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1379. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1380. sw_event, sde_enc->rc_state);
  1381. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1382. SDE_EVTLOG_ERROR);
  1383. goto end;
  1384. }
  1385. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1386. sde_encoder_irq_control(drm_enc, true);
  1387. } else {
  1388. /* enable all the clks and resources */
  1389. ret = _sde_encoder_resource_control_helper(drm_enc,
  1390. true);
  1391. if (ret) {
  1392. SDE_ERROR_ENC(sde_enc,
  1393. "sw_event:%d, rc in state %d\n",
  1394. sw_event, sde_enc->rc_state);
  1395. SDE_EVT32(DRMID(drm_enc), sw_event,
  1396. sde_enc->rc_state,
  1397. SDE_EVTLOG_ERROR);
  1398. goto end;
  1399. }
  1400. _sde_encoder_update_rsc_client(drm_enc, true);
  1401. }
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1404. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1405. end:
  1406. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1407. mutex_unlock(&sde_enc->rc_lock);
  1408. return ret;
  1409. }
  1410. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1411. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1412. {
  1413. /* cancel delayed off work, if any */
  1414. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1415. mutex_lock(&sde_enc->rc_lock);
  1416. if (is_vid_mode &&
  1417. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1418. sde_encoder_irq_control(drm_enc, true);
  1419. }
  1420. /* skip if is already OFF or IDLE, resources are off already */
  1421. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1422. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1423. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1424. sw_event, sde_enc->rc_state);
  1425. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1426. SDE_EVTLOG_FUNC_CASE3);
  1427. goto end;
  1428. }
  1429. /**
  1430. * IRQs are still enabled currently, which allows wait for
  1431. * VBLANK which RSC may require to correctly transition to OFF
  1432. */
  1433. _sde_encoder_update_rsc_client(drm_enc, false);
  1434. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1435. SDE_ENC_RC_STATE_PRE_OFF,
  1436. SDE_EVTLOG_FUNC_CASE3);
  1437. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1438. end:
  1439. mutex_unlock(&sde_enc->rc_lock);
  1440. return 0;
  1441. }
  1442. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1443. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1444. {
  1445. int ret = 0;
  1446. mutex_lock(&sde_enc->rc_lock);
  1447. /* return if the resource control is already in OFF state */
  1448. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1449. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1450. sw_event);
  1451. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1452. SDE_EVTLOG_FUNC_CASE4);
  1453. goto end;
  1454. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1455. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1456. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1457. sw_event, sde_enc->rc_state);
  1458. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1459. SDE_EVTLOG_ERROR);
  1460. ret = -EINVAL;
  1461. goto end;
  1462. }
  1463. /**
  1464. * expect to arrive here only if in either idle state or pre-off
  1465. * and in IDLE state the resources are already disabled
  1466. */
  1467. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1468. _sde_encoder_resource_control_helper(drm_enc, false);
  1469. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1470. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1471. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1472. end:
  1473. mutex_unlock(&sde_enc->rc_lock);
  1474. return ret;
  1475. }
  1476. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1477. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1478. {
  1479. int ret = 0;
  1480. /* cancel delayed off work, if any */
  1481. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1482. mutex_lock(&sde_enc->rc_lock);
  1483. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1484. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1485. sw_event);
  1486. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1487. SDE_EVTLOG_FUNC_CASE5);
  1488. goto end;
  1489. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1490. /* enable all the clks and resources */
  1491. ret = _sde_encoder_resource_control_helper(drm_enc,
  1492. true);
  1493. if (ret) {
  1494. SDE_ERROR_ENC(sde_enc,
  1495. "sw_event:%d, rc in state %d\n",
  1496. sw_event, sde_enc->rc_state);
  1497. SDE_EVT32(DRMID(drm_enc), sw_event,
  1498. sde_enc->rc_state,
  1499. SDE_EVTLOG_ERROR);
  1500. goto end;
  1501. }
  1502. _sde_encoder_update_rsc_client(drm_enc, true);
  1503. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1504. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1505. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1506. }
  1507. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1508. if (ret && ret != -EWOULDBLOCK) {
  1509. SDE_ERROR_ENC(sde_enc,
  1510. "wait for commit done returned %d\n",
  1511. ret);
  1512. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1513. ret, SDE_EVTLOG_ERROR);
  1514. ret = -EINVAL;
  1515. goto end;
  1516. }
  1517. sde_encoder_irq_control(drm_enc, false);
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1520. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1521. _sde_encoder_pm_qos_remove_request(drm_enc);
  1522. end:
  1523. mutex_unlock(&sde_enc->rc_lock);
  1524. return ret;
  1525. }
  1526. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1527. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1528. {
  1529. int ret = 0;
  1530. mutex_lock(&sde_enc->rc_lock);
  1531. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1532. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1533. sw_event);
  1534. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1535. SDE_EVTLOG_FUNC_CASE5);
  1536. goto end;
  1537. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1538. SDE_ERROR_ENC(sde_enc,
  1539. "sw_event:%d, rc:%d !MODESET state\n",
  1540. sw_event, sde_enc->rc_state);
  1541. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1542. SDE_EVTLOG_ERROR);
  1543. ret = -EINVAL;
  1544. goto end;
  1545. }
  1546. sde_encoder_irq_control(drm_enc, true);
  1547. _sde_encoder_update_rsc_client(drm_enc, true);
  1548. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1549. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1550. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1551. _sde_encoder_pm_qos_add_request(drm_enc);
  1552. end:
  1553. mutex_unlock(&sde_enc->rc_lock);
  1554. return ret;
  1555. }
  1556. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1557. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1558. {
  1559. struct msm_drm_private *priv;
  1560. struct sde_kms *sde_kms;
  1561. struct drm_crtc *crtc = drm_enc->crtc;
  1562. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1563. priv = drm_enc->dev->dev_private;
  1564. sde_kms = to_sde_kms(priv->kms);
  1565. mutex_lock(&sde_enc->rc_lock);
  1566. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1567. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1568. sw_event, sde_enc->rc_state);
  1569. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1570. SDE_EVTLOG_ERROR);
  1571. goto end;
  1572. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1573. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1574. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1575. sde_crtc_frame_pending(sde_enc->crtc),
  1576. SDE_EVTLOG_ERROR);
  1577. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1578. goto end;
  1579. }
  1580. if (is_vid_mode) {
  1581. sde_encoder_irq_control(drm_enc, false);
  1582. } else {
  1583. /* disable all the clks and resources */
  1584. _sde_encoder_update_rsc_client(drm_enc, false);
  1585. _sde_encoder_resource_control_helper(drm_enc, false);
  1586. if (!sde_kms->perf.bw_vote_mode)
  1587. memset(&sde_crtc->cur_perf, 0,
  1588. sizeof(struct sde_core_perf_params));
  1589. }
  1590. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1591. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1592. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1593. end:
  1594. mutex_unlock(&sde_enc->rc_lock);
  1595. return 0;
  1596. }
  1597. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1598. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1599. struct msm_drm_private *priv, bool is_vid_mode)
  1600. {
  1601. bool autorefresh_enabled = false;
  1602. struct msm_drm_thread *disp_thread;
  1603. int ret = 0;
  1604. if (!sde_enc->crtc ||
  1605. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1606. SDE_DEBUG_ENC(sde_enc,
  1607. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1608. sde_enc->crtc == NULL,
  1609. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1610. sw_event);
  1611. return -EINVAL;
  1612. }
  1613. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1614. mutex_lock(&sde_enc->rc_lock);
  1615. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1616. if (sde_enc->cur_master &&
  1617. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1618. autorefresh_enabled =
  1619. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1620. sde_enc->cur_master);
  1621. if (autorefresh_enabled) {
  1622. SDE_DEBUG_ENC(sde_enc,
  1623. "not handling early wakeup since auto refresh is enabled\n");
  1624. goto end;
  1625. }
  1626. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1627. kthread_mod_delayed_work(&disp_thread->worker,
  1628. &sde_enc->delayed_off_work,
  1629. msecs_to_jiffies(
  1630. IDLE_POWERCOLLAPSE_DURATION));
  1631. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1632. /* enable all the clks and resources */
  1633. ret = _sde_encoder_resource_control_helper(drm_enc,
  1634. true);
  1635. if (ret) {
  1636. SDE_ERROR_ENC(sde_enc,
  1637. "sw_event:%d, rc in state %d\n",
  1638. sw_event, sde_enc->rc_state);
  1639. SDE_EVT32(DRMID(drm_enc), sw_event,
  1640. sde_enc->rc_state,
  1641. SDE_EVTLOG_ERROR);
  1642. goto end;
  1643. }
  1644. _sde_encoder_update_rsc_client(drm_enc, true);
  1645. /*
  1646. * In some cases, commit comes with slight delay
  1647. * (> 80 ms)after early wake up, prevent clock switch
  1648. * off to avoid jank in next update. So, increase the
  1649. * command mode idle timeout sufficiently to prevent
  1650. * such case.
  1651. */
  1652. kthread_mod_delayed_work(&disp_thread->worker,
  1653. &sde_enc->delayed_off_work,
  1654. msecs_to_jiffies(
  1655. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1656. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1657. }
  1658. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1659. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1660. end:
  1661. mutex_unlock(&sde_enc->rc_lock);
  1662. return ret;
  1663. }
  1664. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1665. u32 sw_event)
  1666. {
  1667. struct sde_encoder_virt *sde_enc;
  1668. struct msm_drm_private *priv;
  1669. int ret = 0;
  1670. bool is_vid_mode = false;
  1671. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1672. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1673. sw_event);
  1674. return -EINVAL;
  1675. }
  1676. sde_enc = to_sde_encoder_virt(drm_enc);
  1677. priv = drm_enc->dev->dev_private;
  1678. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1679. is_vid_mode = true;
  1680. /*
  1681. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1682. * events and return early for other events (ie wb display).
  1683. */
  1684. if (!sde_enc->idle_pc_enabled &&
  1685. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1686. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1687. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1688. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1689. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1690. return 0;
  1691. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1692. sw_event, sde_enc->idle_pc_enabled);
  1693. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1694. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1695. switch (sw_event) {
  1696. case SDE_ENC_RC_EVENT_KICKOFF:
  1697. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1698. is_vid_mode);
  1699. break;
  1700. case SDE_ENC_RC_EVENT_PRE_STOP:
  1701. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1702. is_vid_mode);
  1703. break;
  1704. case SDE_ENC_RC_EVENT_STOP:
  1705. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1706. break;
  1707. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1708. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1709. break;
  1710. case SDE_ENC_RC_EVENT_POST_MODESET:
  1711. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1712. break;
  1713. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1714. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1715. is_vid_mode);
  1716. break;
  1717. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1718. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1719. priv, is_vid_mode);
  1720. break;
  1721. default:
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1723. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1724. break;
  1725. }
  1726. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1727. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1728. return ret;
  1729. }
  1730. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1731. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1732. {
  1733. int i = 0;
  1734. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1735. if (intf_mode == INTF_MODE_CMD)
  1736. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1737. else if (intf_mode == INTF_MODE_VIDEO)
  1738. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1739. _sde_encoder_update_rsc_client(drm_enc, true);
  1740. if (intf_mode == INTF_MODE_CMD) {
  1741. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1742. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1743. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1744. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1745. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE1);
  1746. } else if (intf_mode == INTF_MODE_VIDEO) {
  1747. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1748. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1749. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1750. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1751. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE2);
  1752. }
  1753. }
  1754. static struct drm_connector *_sde_encoder_get_connector(
  1755. struct drm_device *dev, struct drm_encoder *drm_enc)
  1756. {
  1757. struct drm_connector_list_iter conn_iter;
  1758. struct drm_connector *conn = NULL, *conn_search;
  1759. drm_connector_list_iter_begin(dev, &conn_iter);
  1760. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1761. if (conn_search->encoder == drm_enc) {
  1762. conn = conn_search;
  1763. break;
  1764. }
  1765. }
  1766. drm_connector_list_iter_end(&conn_iter);
  1767. return conn;
  1768. }
  1769. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1770. {
  1771. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1772. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1773. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1774. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1775. struct sde_rm_hw_request request_hw;
  1776. int i, j;
  1777. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1778. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1779. sde_enc->hw_pp[i] = NULL;
  1780. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1781. break;
  1782. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1783. }
  1784. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1785. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1786. if (phys) {
  1787. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1788. SDE_HW_BLK_QDSS);
  1789. for (j = 0; j < QDSS_MAX; j++) {
  1790. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1791. phys->hw_qdss =
  1792. (struct sde_hw_qdss *)qdss_iter.hw;
  1793. break;
  1794. }
  1795. }
  1796. }
  1797. }
  1798. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1799. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1800. sde_enc->hw_dsc[i] = NULL;
  1801. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1802. break;
  1803. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1804. }
  1805. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1806. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1807. sde_enc->hw_vdc[i] = NULL;
  1808. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1809. break;
  1810. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1811. }
  1812. /* Get PP for DSC configuration */
  1813. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1814. struct sde_hw_pingpong *pp = NULL;
  1815. unsigned long features = 0;
  1816. if (!sde_enc->hw_dsc[i])
  1817. continue;
  1818. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1819. request_hw.type = SDE_HW_BLK_PINGPONG;
  1820. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1821. break;
  1822. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1823. features = pp->ops.get_hw_caps(pp);
  1824. if (test_bit(SDE_PINGPONG_DSC, &features))
  1825. sde_enc->hw_dsc_pp[i] = pp;
  1826. else
  1827. sde_enc->hw_dsc_pp[i] = NULL;
  1828. }
  1829. }
  1830. static bool sde_encoder_detect_panel_mode_switch(
  1831. struct drm_display_mode *adj_mode, enum sde_intf_mode intf_mode)
  1832. {
  1833. /* don't rely on POMS flag as it may not be set for power-on modeset */
  1834. if ((intf_mode == INTF_MODE_CMD &&
  1835. adj_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL) ||
  1836. (intf_mode == INTF_MODE_VIDEO &&
  1837. adj_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL))
  1838. return true;
  1839. return false;
  1840. }
  1841. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1842. struct drm_display_mode *adj_mode, bool pre_modeset)
  1843. {
  1844. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1845. enum sde_intf_mode intf_mode;
  1846. int ret;
  1847. bool is_cmd_mode = false;
  1848. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1849. is_cmd_mode = true;
  1850. if (pre_modeset) {
  1851. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1852. if (msm_is_mode_seamless_dms(adj_mode) ||
  1853. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1854. is_cmd_mode)) {
  1855. /* restore resource state before releasing them */
  1856. ret = sde_encoder_resource_control(drm_enc,
  1857. SDE_ENC_RC_EVENT_PRE_MODESET);
  1858. if (ret) {
  1859. SDE_ERROR_ENC(sde_enc,
  1860. "sde resource control failed: %d\n",
  1861. ret);
  1862. return ret;
  1863. }
  1864. /*
  1865. * Disable dce before switching the mode and after pre-
  1866. * modeset to guarantee previous kickoff has finished.
  1867. */
  1868. sde_encoder_dce_disable(sde_enc);
  1869. } else if (sde_encoder_detect_panel_mode_switch(adj_mode,
  1870. intf_mode)) {
  1871. _sde_encoder_modeset_helper_locked(drm_enc,
  1872. SDE_ENC_RC_EVENT_PRE_MODESET);
  1873. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1874. adj_mode);
  1875. }
  1876. } else {
  1877. if (msm_is_mode_seamless_dms(adj_mode) ||
  1878. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1879. is_cmd_mode))
  1880. sde_encoder_resource_control(&sde_enc->base,
  1881. SDE_ENC_RC_EVENT_POST_MODESET);
  1882. else if (msm_is_mode_seamless_poms(adj_mode))
  1883. _sde_encoder_modeset_helper_locked(drm_enc,
  1884. SDE_ENC_RC_EVENT_POST_MODESET);
  1885. }
  1886. return 0;
  1887. }
  1888. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1889. struct drm_display_mode *mode,
  1890. struct drm_display_mode *adj_mode)
  1891. {
  1892. struct sde_encoder_virt *sde_enc;
  1893. struct sde_kms *sde_kms;
  1894. struct drm_connector *conn;
  1895. int i = 0, ret;
  1896. int num_lm, num_intf, num_pp_per_intf;
  1897. if (!drm_enc) {
  1898. SDE_ERROR("invalid encoder\n");
  1899. return;
  1900. }
  1901. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1902. SDE_ERROR("power resource is not enabled\n");
  1903. return;
  1904. }
  1905. sde_kms = sde_encoder_get_kms(drm_enc);
  1906. if (!sde_kms)
  1907. return;
  1908. sde_enc = to_sde_encoder_virt(drm_enc);
  1909. SDE_DEBUG_ENC(sde_enc, "\n");
  1910. SDE_EVT32(DRMID(drm_enc));
  1911. /*
  1912. * cache the crtc in sde_enc on enable for duration of use case
  1913. * for correctly servicing asynchronous irq events and timers
  1914. */
  1915. if (!drm_enc->crtc) {
  1916. SDE_ERROR("invalid crtc\n");
  1917. return;
  1918. }
  1919. sde_enc->crtc = drm_enc->crtc;
  1920. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1921. /* get and store the mode_info */
  1922. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1923. if (!conn) {
  1924. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1925. return;
  1926. } else if (!conn->state) {
  1927. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1928. return;
  1929. }
  1930. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1931. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1932. /* release resources before seamless mode change */
  1933. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1934. if (ret)
  1935. return;
  1936. /* reserve dynamic resources now, indicating non test-only */
  1937. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1938. conn->state, false);
  1939. if (ret) {
  1940. SDE_ERROR_ENC(sde_enc,
  1941. "failed to reserve hw resources, %d\n", ret);
  1942. return;
  1943. }
  1944. /* assign the reserved HW blocks to this encoder */
  1945. _sde_encoder_virt_populate_hw_res(drm_enc);
  1946. /* determine left HW PP block to map to INTF */
  1947. num_lm = sde_enc->mode_info.topology.num_lm;
  1948. num_intf = sde_enc->mode_info.topology.num_intf;
  1949. num_pp_per_intf = num_lm / num_intf;
  1950. if (!num_pp_per_intf)
  1951. num_pp_per_intf = 1;
  1952. /* perform mode_set on phys_encs */
  1953. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1954. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1955. if (phys) {
  1956. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1957. sde_enc->topology.num_intf) {
  1958. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1959. i * num_pp_per_intf);
  1960. return;
  1961. }
  1962. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1963. phys->connector = conn->state->connector;
  1964. if (phys->ops.mode_set)
  1965. phys->ops.mode_set(phys, mode, adj_mode);
  1966. }
  1967. }
  1968. /* update resources after seamless mode change */
  1969. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1970. }
  1971. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1972. {
  1973. struct sde_encoder_virt *sde_enc;
  1974. struct sde_encoder_phys *phys;
  1975. int i;
  1976. if (!drm_enc) {
  1977. SDE_ERROR("invalid parameters\n");
  1978. return;
  1979. }
  1980. sde_enc = to_sde_encoder_virt(drm_enc);
  1981. if (!sde_enc) {
  1982. SDE_ERROR("invalid sde encoder\n");
  1983. return;
  1984. }
  1985. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1986. phys = sde_enc->phys_encs[i];
  1987. if (phys && phys->ops.control_te)
  1988. phys->ops.control_te(phys, enable);
  1989. }
  1990. }
  1991. static int _sde_encoder_input_connect(struct input_handler *handler,
  1992. struct input_dev *dev, const struct input_device_id *id)
  1993. {
  1994. struct input_handle *handle;
  1995. int rc = 0;
  1996. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1997. if (!handle)
  1998. return -ENOMEM;
  1999. handle->dev = dev;
  2000. handle->handler = handler;
  2001. handle->name = handler->name;
  2002. rc = input_register_handle(handle);
  2003. if (rc) {
  2004. pr_err("failed to register input handle\n");
  2005. goto error;
  2006. }
  2007. rc = input_open_device(handle);
  2008. if (rc) {
  2009. pr_err("failed to open input device\n");
  2010. goto error_unregister;
  2011. }
  2012. return 0;
  2013. error_unregister:
  2014. input_unregister_handle(handle);
  2015. error:
  2016. kfree(handle);
  2017. return rc;
  2018. }
  2019. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2020. {
  2021. input_close_device(handle);
  2022. input_unregister_handle(handle);
  2023. kfree(handle);
  2024. }
  2025. /**
  2026. * Structure for specifying event parameters on which to receive callbacks.
  2027. * This structure will trigger a callback in case of a touch event (specified by
  2028. * EV_ABS) where there is a change in X and Y coordinates,
  2029. */
  2030. static const struct input_device_id sde_input_ids[] = {
  2031. {
  2032. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2033. .evbit = { BIT_MASK(EV_ABS) },
  2034. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2035. BIT_MASK(ABS_MT_POSITION_X) |
  2036. BIT_MASK(ABS_MT_POSITION_Y) },
  2037. },
  2038. { },
  2039. };
  2040. static void _sde_encoder_input_handler_register(
  2041. struct drm_encoder *drm_enc)
  2042. {
  2043. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2044. int rc;
  2045. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2046. !sde_enc->input_event_enabled)
  2047. return;
  2048. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2049. sde_enc->input_handler->private = sde_enc;
  2050. /* register input handler if not already registered */
  2051. rc = input_register_handler(sde_enc->input_handler);
  2052. if (rc) {
  2053. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2054. rc);
  2055. kfree(sde_enc->input_handler);
  2056. }
  2057. }
  2058. }
  2059. static void _sde_encoder_input_handler_unregister(
  2060. struct drm_encoder *drm_enc)
  2061. {
  2062. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2063. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2064. !sde_enc->input_event_enabled)
  2065. return;
  2066. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2067. input_unregister_handler(sde_enc->input_handler);
  2068. sde_enc->input_handler->private = NULL;
  2069. }
  2070. }
  2071. static int _sde_encoder_input_handler(
  2072. struct sde_encoder_virt *sde_enc)
  2073. {
  2074. struct input_handler *input_handler = NULL;
  2075. int rc = 0;
  2076. if (sde_enc->input_handler) {
  2077. SDE_ERROR_ENC(sde_enc,
  2078. "input_handle is active. unexpected\n");
  2079. return -EINVAL;
  2080. }
  2081. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2082. if (!input_handler)
  2083. return -ENOMEM;
  2084. input_handler->event = sde_encoder_input_event_handler;
  2085. input_handler->connect = _sde_encoder_input_connect;
  2086. input_handler->disconnect = _sde_encoder_input_disconnect;
  2087. input_handler->name = "sde";
  2088. input_handler->id_table = sde_input_ids;
  2089. sde_enc->input_handler = input_handler;
  2090. return rc;
  2091. }
  2092. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2093. {
  2094. struct sde_encoder_virt *sde_enc = NULL;
  2095. struct sde_kms *sde_kms;
  2096. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2097. SDE_ERROR("invalid parameters\n");
  2098. return;
  2099. }
  2100. sde_kms = sde_encoder_get_kms(drm_enc);
  2101. if (!sde_kms)
  2102. return;
  2103. sde_enc = to_sde_encoder_virt(drm_enc);
  2104. if (!sde_enc || !sde_enc->cur_master) {
  2105. SDE_DEBUG("invalid sde encoder/master\n");
  2106. return;
  2107. }
  2108. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2109. sde_enc->cur_master->hw_mdptop &&
  2110. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2111. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2112. sde_enc->cur_master->hw_mdptop);
  2113. if (sde_enc->cur_master->hw_mdptop &&
  2114. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2115. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2116. sde_enc->cur_master->hw_mdptop,
  2117. sde_kms->catalog);
  2118. if (sde_enc->cur_master->hw_ctl &&
  2119. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2120. !sde_enc->cur_master->cont_splash_enabled)
  2121. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2122. sde_enc->cur_master->hw_ctl,
  2123. &sde_enc->cur_master->intf_cfg_v1);
  2124. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2125. sde_encoder_control_te(drm_enc, true);
  2126. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2127. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2128. }
  2129. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2130. {
  2131. struct sde_kms *sde_kms;
  2132. void *dither_cfg = NULL;
  2133. int ret = 0, i = 0;
  2134. size_t len = 0;
  2135. enum sde_rm_topology_name topology;
  2136. struct drm_encoder *drm_enc;
  2137. struct msm_display_dsc_info *dsc = NULL;
  2138. struct sde_encoder_virt *sde_enc;
  2139. struct sde_hw_pingpong *hw_pp;
  2140. u32 bpp, bpc;
  2141. int num_lm;
  2142. if (!phys || !phys->connector || !phys->hw_pp ||
  2143. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2144. return;
  2145. sde_kms = sde_encoder_get_kms(phys->parent);
  2146. if (!sde_kms)
  2147. return;
  2148. topology = sde_connector_get_topology_name(phys->connector);
  2149. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2150. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2151. (phys->split_role == ENC_ROLE_SLAVE)))
  2152. return;
  2153. drm_enc = phys->parent;
  2154. sde_enc = to_sde_encoder_virt(drm_enc);
  2155. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2156. bpc = dsc->config.bits_per_component;
  2157. bpp = dsc->config.bits_per_pixel;
  2158. /* disable dither for 10 bpp or 10bpc dsc config */
  2159. if (bpp == 10 || bpc == 10) {
  2160. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2161. return;
  2162. }
  2163. ret = sde_connector_get_dither_cfg(phys->connector,
  2164. phys->connector->state, &dither_cfg,
  2165. &len, sde_enc->idle_pc_restore);
  2166. /* skip reg writes when return values are invalid or no data */
  2167. if (ret && ret == -ENODATA)
  2168. return;
  2169. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2170. for (i = 0; i < num_lm; i++) {
  2171. hw_pp = sde_enc->hw_pp[i];
  2172. phys->hw_pp->ops.setup_dither(hw_pp,
  2173. dither_cfg, len);
  2174. }
  2175. }
  2176. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2177. {
  2178. struct sde_encoder_virt *sde_enc = NULL;
  2179. int i;
  2180. if (!drm_enc) {
  2181. SDE_ERROR("invalid encoder\n");
  2182. return;
  2183. }
  2184. sde_enc = to_sde_encoder_virt(drm_enc);
  2185. if (!sde_enc->cur_master) {
  2186. SDE_DEBUG("virt encoder has no master\n");
  2187. return;
  2188. }
  2189. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2190. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2191. sde_enc->idle_pc_restore = true;
  2192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2194. if (!phys)
  2195. continue;
  2196. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2197. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2198. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2199. phys->ops.restore(phys);
  2200. _sde_encoder_setup_dither(phys);
  2201. }
  2202. if (sde_enc->cur_master->ops.restore)
  2203. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2204. _sde_encoder_virt_enable_helper(drm_enc);
  2205. }
  2206. static void sde_encoder_off_work(struct kthread_work *work)
  2207. {
  2208. struct sde_encoder_virt *sde_enc = container_of(work,
  2209. struct sde_encoder_virt, delayed_off_work.work);
  2210. struct drm_encoder *drm_enc;
  2211. if (!sde_enc) {
  2212. SDE_ERROR("invalid sde encoder\n");
  2213. return;
  2214. }
  2215. drm_enc = &sde_enc->base;
  2216. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2217. sde_encoder_idle_request(drm_enc);
  2218. SDE_ATRACE_END("sde_encoder_off_work");
  2219. }
  2220. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2221. {
  2222. struct sde_encoder_virt *sde_enc = NULL;
  2223. int i, ret = 0;
  2224. struct msm_compression_info *comp_info = NULL;
  2225. struct drm_display_mode *cur_mode = NULL;
  2226. struct msm_display_info *disp_info;
  2227. if (!drm_enc || !drm_enc->crtc) {
  2228. SDE_ERROR("invalid encoder\n");
  2229. return;
  2230. }
  2231. sde_enc = to_sde_encoder_virt(drm_enc);
  2232. disp_info = &sde_enc->disp_info;
  2233. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2234. SDE_ERROR("power resource is not enabled\n");
  2235. return;
  2236. }
  2237. if (!sde_enc->crtc)
  2238. sde_enc->crtc = drm_enc->crtc;
  2239. comp_info = &sde_enc->mode_info.comp_info;
  2240. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2241. SDE_DEBUG_ENC(sde_enc, "\n");
  2242. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2243. sde_enc->cur_master = NULL;
  2244. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2245. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2246. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2247. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2248. sde_enc->cur_master = phys;
  2249. break;
  2250. }
  2251. }
  2252. if (!sde_enc->cur_master) {
  2253. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2254. return;
  2255. }
  2256. _sde_encoder_input_handler_register(drm_enc);
  2257. if ((drm_enc->crtc->state->connectors_changed &&
  2258. sde_encoder_in_clone_mode(drm_enc)) ||
  2259. !(msm_is_mode_seamless_vrr(cur_mode)
  2260. || msm_is_mode_seamless_dms(cur_mode)
  2261. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2262. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2263. sde_encoder_off_work);
  2264. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2265. if (ret) {
  2266. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2267. ret);
  2268. return;
  2269. }
  2270. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2271. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2272. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2273. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2274. if (!phys)
  2275. continue;
  2276. phys->comp_type = comp_info->comp_type;
  2277. phys->comp_ratio = comp_info->comp_ratio;
  2278. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2279. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2280. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2281. phys->dsc_extra_pclk_cycle_cnt =
  2282. comp_info->dsc_info.pclk_per_line;
  2283. phys->dsc_extra_disp_width =
  2284. comp_info->dsc_info.extra_width;
  2285. phys->dce_bytes_per_line =
  2286. comp_info->dsc_info.bytes_per_pkt *
  2287. comp_info->dsc_info.pkt_per_line;
  2288. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2289. phys->dce_bytes_per_line =
  2290. comp_info->vdc_info.bytes_per_pkt *
  2291. comp_info->vdc_info.pkt_per_line;
  2292. }
  2293. if (phys != sde_enc->cur_master) {
  2294. /**
  2295. * on DMS request, the encoder will be enabled
  2296. * already. Invoke restore to reconfigure the
  2297. * new mode.
  2298. */
  2299. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2300. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2301. phys->ops.restore)
  2302. phys->ops.restore(phys);
  2303. else if (phys->ops.enable)
  2304. phys->ops.enable(phys);
  2305. }
  2306. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2307. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2308. phys->ops.setup_misr(phys, true,
  2309. sde_enc->misr_frame_count);
  2310. }
  2311. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2312. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2313. sde_enc->cur_master->ops.restore)
  2314. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2315. else if (sde_enc->cur_master->ops.enable)
  2316. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2317. _sde_encoder_virt_enable_helper(drm_enc);
  2318. }
  2319. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2320. {
  2321. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2322. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2323. int i = 0;
  2324. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2325. if (sde_enc->phys_encs[i]) {
  2326. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2327. sde_enc->phys_encs[i]->connector = NULL;
  2328. }
  2329. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2330. }
  2331. sde_enc->cur_master = NULL;
  2332. /*
  2333. * clear the cached crtc in sde_enc on use case finish, after all the
  2334. * outstanding events and timers have been completed
  2335. */
  2336. sde_enc->crtc = NULL;
  2337. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2338. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2339. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2340. }
  2341. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2342. {
  2343. struct sde_encoder_virt *sde_enc = NULL;
  2344. struct sde_kms *sde_kms;
  2345. enum sde_intf_mode intf_mode;
  2346. int i = 0;
  2347. if (!drm_enc) {
  2348. SDE_ERROR("invalid encoder\n");
  2349. return;
  2350. } else if (!drm_enc->dev) {
  2351. SDE_ERROR("invalid dev\n");
  2352. return;
  2353. } else if (!drm_enc->dev->dev_private) {
  2354. SDE_ERROR("invalid dev_private\n");
  2355. return;
  2356. }
  2357. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2358. SDE_ERROR("power resource is not enabled\n");
  2359. return;
  2360. }
  2361. sde_enc = to_sde_encoder_virt(drm_enc);
  2362. SDE_DEBUG_ENC(sde_enc, "\n");
  2363. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2364. if (!sde_kms)
  2365. return;
  2366. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2367. SDE_EVT32(DRMID(drm_enc));
  2368. /* wait for idle */
  2369. if (!sde_encoder_in_clone_mode(drm_enc))
  2370. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2371. _sde_encoder_input_handler_unregister(drm_enc);
  2372. /*
  2373. * For primary command mode and video mode encoders, execute the
  2374. * resource control pre-stop operations before the physical encoders
  2375. * are disabled, to allow the rsc to transition its states properly.
  2376. *
  2377. * For other encoder types, rsc should not be enabled until after
  2378. * they have been fully disabled, so delay the pre-stop operations
  2379. * until after the physical disable calls have returned.
  2380. */
  2381. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2382. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2383. sde_encoder_resource_control(drm_enc,
  2384. SDE_ENC_RC_EVENT_PRE_STOP);
  2385. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2386. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2387. if (phys && phys->ops.disable)
  2388. phys->ops.disable(phys);
  2389. }
  2390. } else {
  2391. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2392. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2393. if (phys && phys->ops.disable)
  2394. phys->ops.disable(phys);
  2395. }
  2396. sde_encoder_resource_control(drm_enc,
  2397. SDE_ENC_RC_EVENT_PRE_STOP);
  2398. }
  2399. /*
  2400. * disable dce after the transfer is complete (for command mode)
  2401. * and after physical encoder is disabled, to make sure timing
  2402. * engine is already disabled (for video mode).
  2403. */
  2404. if (!sde_in_trusted_vm(sde_kms))
  2405. sde_encoder_dce_disable(sde_enc);
  2406. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2407. if (!sde_encoder_in_clone_mode(drm_enc))
  2408. sde_encoder_virt_reset(drm_enc);
  2409. }
  2410. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2411. struct sde_encoder_phys_wb *wb_enc)
  2412. {
  2413. struct sde_encoder_virt *sde_enc;
  2414. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2415. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2416. if (wb_enc) {
  2417. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2418. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2419. false, phys_enc->hw_pp->idx);
  2420. if (phys_enc->hw_ctl->ops.update_bitmask)
  2421. phys_enc->hw_ctl->ops.update_bitmask(
  2422. phys_enc->hw_ctl,
  2423. SDE_HW_FLUSH_WB,
  2424. wb_enc->hw_wb->idx, true);
  2425. }
  2426. } else {
  2427. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2428. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2429. phys_enc->hw_intf, false,
  2430. phys_enc->hw_pp->idx);
  2431. if (phys_enc->hw_ctl->ops.update_bitmask)
  2432. phys_enc->hw_ctl->ops.update_bitmask(
  2433. phys_enc->hw_ctl,
  2434. SDE_HW_FLUSH_INTF,
  2435. phys_enc->hw_intf->idx, true);
  2436. }
  2437. }
  2438. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2439. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2440. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2441. phys_enc->hw_pp->merge_3d)
  2442. phys_enc->hw_ctl->ops.update_bitmask(
  2443. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2444. phys_enc->hw_pp->merge_3d->idx, true);
  2445. }
  2446. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2447. phys_enc->hw_pp) {
  2448. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2449. false, phys_enc->hw_pp->idx);
  2450. if (phys_enc->hw_ctl->ops.update_bitmask)
  2451. phys_enc->hw_ctl->ops.update_bitmask(
  2452. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2453. phys_enc->hw_cdm->idx, true);
  2454. }
  2455. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2456. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2457. phys_enc->hw_ctl->ops.reset_post_disable)
  2458. phys_enc->hw_ctl->ops.reset_post_disable(
  2459. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2460. phys_enc->hw_pp->merge_3d ?
  2461. phys_enc->hw_pp->merge_3d->idx : 0);
  2462. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2463. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2464. }
  2465. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2466. enum sde_intf_type type, u32 controller_id)
  2467. {
  2468. int i = 0;
  2469. for (i = 0; i < catalog->intf_count; i++) {
  2470. if (catalog->intf[i].type == type
  2471. && catalog->intf[i].controller_id == controller_id) {
  2472. return catalog->intf[i].id;
  2473. }
  2474. }
  2475. return INTF_MAX;
  2476. }
  2477. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2478. enum sde_intf_type type, u32 controller_id)
  2479. {
  2480. if (controller_id < catalog->wb_count)
  2481. return catalog->wb[controller_id].id;
  2482. return WB_MAX;
  2483. }
  2484. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2485. struct drm_crtc *crtc)
  2486. {
  2487. struct sde_hw_uidle *uidle;
  2488. struct sde_uidle_cntr cntr;
  2489. struct sde_uidle_status status;
  2490. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2491. pr_err("invalid params %d %d\n",
  2492. !sde_kms, !crtc);
  2493. return;
  2494. }
  2495. /* check if perf counters are enabled and setup */
  2496. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2497. return;
  2498. uidle = sde_kms->hw_uidle;
  2499. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2500. && uidle->ops.uidle_get_status) {
  2501. uidle->ops.uidle_get_status(uidle, &status);
  2502. trace_sde_perf_uidle_status(
  2503. crtc->base.id,
  2504. status.uidle_danger_status_0,
  2505. status.uidle_danger_status_1,
  2506. status.uidle_safe_status_0,
  2507. status.uidle_safe_status_1,
  2508. status.uidle_idle_status_0,
  2509. status.uidle_idle_status_1,
  2510. status.uidle_fal_status_0,
  2511. status.uidle_fal_status_1,
  2512. status.uidle_status,
  2513. status.uidle_en_fal10);
  2514. }
  2515. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2516. && uidle->ops.uidle_get_cntr) {
  2517. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2518. trace_sde_perf_uidle_cntr(
  2519. crtc->base.id,
  2520. cntr.fal1_gate_cntr,
  2521. cntr.fal10_gate_cntr,
  2522. cntr.fal_wait_gate_cntr,
  2523. cntr.fal1_num_transitions_cntr,
  2524. cntr.fal10_num_transitions_cntr,
  2525. cntr.min_gate_cntr,
  2526. cntr.max_gate_cntr);
  2527. }
  2528. }
  2529. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2530. struct sde_encoder_phys *phy_enc)
  2531. {
  2532. struct sde_encoder_virt *sde_enc = NULL;
  2533. unsigned long lock_flags;
  2534. if (!drm_enc || !phy_enc)
  2535. return;
  2536. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2537. sde_enc = to_sde_encoder_virt(drm_enc);
  2538. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2539. if (sde_enc->crtc_vblank_cb)
  2540. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2541. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2542. if (phy_enc->sde_kms &&
  2543. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2544. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2545. atomic_inc(&phy_enc->vsync_cnt);
  2546. SDE_ATRACE_END("encoder_vblank_callback");
  2547. }
  2548. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2549. struct sde_encoder_phys *phy_enc)
  2550. {
  2551. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2552. if (!phy_enc)
  2553. return;
  2554. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2555. atomic_inc(&phy_enc->underrun_cnt);
  2556. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2557. if (sde_enc->cur_master &&
  2558. sde_enc->cur_master->ops.get_underrun_line_count)
  2559. sde_enc->cur_master->ops.get_underrun_line_count(
  2560. sde_enc->cur_master);
  2561. trace_sde_encoder_underrun(DRMID(drm_enc),
  2562. atomic_read(&phy_enc->underrun_cnt));
  2563. SDE_DBG_CTRL("stop_ftrace");
  2564. SDE_DBG_CTRL("panic_underrun");
  2565. SDE_ATRACE_END("encoder_underrun_callback");
  2566. }
  2567. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2568. void (*vbl_cb)(void *), void *vbl_data)
  2569. {
  2570. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2571. unsigned long lock_flags;
  2572. bool enable;
  2573. int i;
  2574. enable = vbl_cb ? true : false;
  2575. if (!drm_enc) {
  2576. SDE_ERROR("invalid encoder\n");
  2577. return;
  2578. }
  2579. SDE_DEBUG_ENC(sde_enc, "\n");
  2580. SDE_EVT32(DRMID(drm_enc), enable);
  2581. if (sde_encoder_in_clone_mode(drm_enc)) {
  2582. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2583. return;
  2584. }
  2585. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2586. sde_enc->crtc_vblank_cb = vbl_cb;
  2587. sde_enc->crtc_vblank_cb_data = vbl_data;
  2588. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2589. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2590. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2591. if (phys && phys->ops.control_vblank_irq)
  2592. phys->ops.control_vblank_irq(phys, enable);
  2593. }
  2594. sde_enc->vblank_enabled = enable;
  2595. }
  2596. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2597. void (*frame_event_cb)(void *, u32 event),
  2598. struct drm_crtc *crtc)
  2599. {
  2600. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2601. unsigned long lock_flags;
  2602. bool enable;
  2603. enable = frame_event_cb ? true : false;
  2604. if (!drm_enc) {
  2605. SDE_ERROR("invalid encoder\n");
  2606. return;
  2607. }
  2608. SDE_DEBUG_ENC(sde_enc, "\n");
  2609. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2610. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2611. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2612. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2613. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2614. }
  2615. static void sde_encoder_frame_done_callback(
  2616. struct drm_encoder *drm_enc,
  2617. struct sde_encoder_phys *ready_phys, u32 event)
  2618. {
  2619. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2620. unsigned int i;
  2621. bool trigger = true;
  2622. bool is_cmd_mode = false;
  2623. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2624. if (!drm_enc || !sde_enc->cur_master) {
  2625. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2626. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2627. return;
  2628. }
  2629. sde_enc->crtc_frame_event_cb_data.connector =
  2630. sde_enc->cur_master->connector;
  2631. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2632. is_cmd_mode = true;
  2633. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2634. | SDE_ENCODER_FRAME_EVENT_ERROR
  2635. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2636. if (ready_phys->connector)
  2637. topology = sde_connector_get_topology_name(
  2638. ready_phys->connector);
  2639. /* One of the physical encoders has become idle */
  2640. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2641. if (sde_enc->phys_encs[i] == ready_phys) {
  2642. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2643. atomic_read(&sde_enc->frame_done_cnt[i]));
  2644. if (!atomic_add_unless(
  2645. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2646. SDE_EVT32(DRMID(drm_enc), event,
  2647. ready_phys->intf_idx,
  2648. SDE_EVTLOG_ERROR);
  2649. SDE_ERROR_ENC(sde_enc,
  2650. "intf idx:%d, event:%d\n",
  2651. ready_phys->intf_idx, event);
  2652. return;
  2653. }
  2654. }
  2655. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2656. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2657. trigger = false;
  2658. }
  2659. if (trigger) {
  2660. if (sde_enc->crtc_frame_event_cb)
  2661. sde_enc->crtc_frame_event_cb(
  2662. &sde_enc->crtc_frame_event_cb_data,
  2663. event);
  2664. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2665. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2666. -1, 0);
  2667. }
  2668. } else if (sde_enc->crtc_frame_event_cb) {
  2669. sde_enc->crtc_frame_event_cb(
  2670. &sde_enc->crtc_frame_event_cb_data, event);
  2671. }
  2672. }
  2673. static void sde_encoder_get_qsync_fps_callback(
  2674. struct drm_encoder *drm_enc,
  2675. u32 *qsync_fps, u32 vrr_fps)
  2676. {
  2677. struct msm_display_info *disp_info;
  2678. struct sde_encoder_virt *sde_enc;
  2679. int rc = 0;
  2680. struct sde_connector *sde_conn;
  2681. if (!qsync_fps)
  2682. return;
  2683. *qsync_fps = 0;
  2684. if (!drm_enc) {
  2685. SDE_ERROR("invalid drm encoder\n");
  2686. return;
  2687. }
  2688. sde_enc = to_sde_encoder_virt(drm_enc);
  2689. disp_info = &sde_enc->disp_info;
  2690. *qsync_fps = disp_info->qsync_min_fps;
  2691. /**
  2692. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2693. * the qsync min fps corresponding to the fps in dfps list
  2694. */
  2695. if (disp_info->has_qsync_min_fps_list) {
  2696. if (!sde_enc->cur_master ||
  2697. !(sde_enc->disp_info.capabilities &
  2698. MSM_DISPLAY_CAP_VID_MODE)) {
  2699. SDE_ERROR("invalid qsync settings %b\n",
  2700. !sde_enc->cur_master);
  2701. return;
  2702. }
  2703. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2704. if (sde_conn->ops.get_qsync_min_fps)
  2705. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2706. vrr_fps);
  2707. if (rc <= 0) {
  2708. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2709. return;
  2710. }
  2711. *qsync_fps = rc;
  2712. }
  2713. }
  2714. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2715. {
  2716. struct sde_encoder_virt *sde_enc;
  2717. if (!drm_enc) {
  2718. SDE_ERROR("invalid drm encoder\n");
  2719. return -EINVAL;
  2720. }
  2721. sde_enc = to_sde_encoder_virt(drm_enc);
  2722. sde_encoder_resource_control(&sde_enc->base,
  2723. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2724. return 0;
  2725. }
  2726. /**
  2727. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2728. * drm_enc: Pointer to drm encoder structure
  2729. * phys: Pointer to physical encoder structure
  2730. * extra_flush: Additional bit mask to include in flush trigger
  2731. * config_changed: if true new config is applied, avoid increment of retire
  2732. * count if false
  2733. */
  2734. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2735. struct sde_encoder_phys *phys,
  2736. struct sde_ctl_flush_cfg *extra_flush,
  2737. bool config_changed)
  2738. {
  2739. struct sde_hw_ctl *ctl;
  2740. unsigned long lock_flags;
  2741. struct sde_encoder_virt *sde_enc;
  2742. int pend_ret_fence_cnt;
  2743. struct sde_connector *c_conn;
  2744. if (!drm_enc || !phys) {
  2745. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2746. !drm_enc, !phys);
  2747. return;
  2748. }
  2749. sde_enc = to_sde_encoder_virt(drm_enc);
  2750. c_conn = to_sde_connector(phys->connector);
  2751. if (!phys->hw_pp) {
  2752. SDE_ERROR("invalid pingpong hw\n");
  2753. return;
  2754. }
  2755. ctl = phys->hw_ctl;
  2756. if (!ctl || !phys->ops.trigger_flush) {
  2757. SDE_ERROR("missing ctl/trigger cb\n");
  2758. return;
  2759. }
  2760. if (phys->split_role == ENC_ROLE_SKIP) {
  2761. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2762. "skip flush pp%d ctl%d\n",
  2763. phys->hw_pp->idx - PINGPONG_0,
  2764. ctl->idx - CTL_0);
  2765. return;
  2766. }
  2767. /* update pending counts and trigger kickoff ctl flush atomically */
  2768. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2769. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2770. atomic_inc(&phys->pending_retire_fence_cnt);
  2771. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2772. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2773. ctl->ops.update_bitmask) {
  2774. /* perform peripheral flush on every frame update for dp dsc */
  2775. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2776. phys->comp_ratio && c_conn->ops.update_pps) {
  2777. c_conn->ops.update_pps(phys->connector, NULL,
  2778. c_conn->display);
  2779. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2780. phys->hw_intf->idx, 1);
  2781. }
  2782. if (sde_enc->dynamic_hdr_updated)
  2783. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2784. phys->hw_intf->idx, 1);
  2785. }
  2786. if ((extra_flush && extra_flush->pending_flush_mask)
  2787. && ctl->ops.update_pending_flush)
  2788. ctl->ops.update_pending_flush(ctl, extra_flush);
  2789. phys->ops.trigger_flush(phys);
  2790. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2791. if (ctl->ops.get_pending_flush) {
  2792. struct sde_ctl_flush_cfg pending_flush = {0,};
  2793. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2794. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2795. ctl->idx - CTL_0,
  2796. pending_flush.pending_flush_mask,
  2797. pend_ret_fence_cnt);
  2798. } else {
  2799. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2800. ctl->idx - CTL_0,
  2801. pend_ret_fence_cnt);
  2802. }
  2803. }
  2804. /**
  2805. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2806. * phys: Pointer to physical encoder structure
  2807. */
  2808. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2809. {
  2810. struct sde_hw_ctl *ctl;
  2811. struct sde_encoder_virt *sde_enc;
  2812. if (!phys) {
  2813. SDE_ERROR("invalid argument(s)\n");
  2814. return;
  2815. }
  2816. if (!phys->hw_pp) {
  2817. SDE_ERROR("invalid pingpong hw\n");
  2818. return;
  2819. }
  2820. if (!phys->parent) {
  2821. SDE_ERROR("invalid parent\n");
  2822. return;
  2823. }
  2824. /* avoid ctrl start for encoder in clone mode */
  2825. if (phys->in_clone_mode)
  2826. return;
  2827. ctl = phys->hw_ctl;
  2828. sde_enc = to_sde_encoder_virt(phys->parent);
  2829. if (phys->split_role == ENC_ROLE_SKIP) {
  2830. SDE_DEBUG_ENC(sde_enc,
  2831. "skip start pp%d ctl%d\n",
  2832. phys->hw_pp->idx - PINGPONG_0,
  2833. ctl->idx - CTL_0);
  2834. return;
  2835. }
  2836. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2837. phys->ops.trigger_start(phys);
  2838. }
  2839. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2840. {
  2841. struct sde_hw_ctl *ctl;
  2842. if (!phys_enc) {
  2843. SDE_ERROR("invalid encoder\n");
  2844. return;
  2845. }
  2846. ctl = phys_enc->hw_ctl;
  2847. if (ctl && ctl->ops.trigger_flush)
  2848. ctl->ops.trigger_flush(ctl);
  2849. }
  2850. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2851. {
  2852. struct sde_hw_ctl *ctl;
  2853. if (!phys_enc) {
  2854. SDE_ERROR("invalid encoder\n");
  2855. return;
  2856. }
  2857. ctl = phys_enc->hw_ctl;
  2858. if (ctl && ctl->ops.trigger_start) {
  2859. ctl->ops.trigger_start(ctl);
  2860. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2861. }
  2862. }
  2863. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2864. {
  2865. struct sde_encoder_virt *sde_enc;
  2866. struct sde_connector *sde_con;
  2867. void *sde_con_disp;
  2868. struct sde_hw_ctl *ctl;
  2869. int rc;
  2870. if (!phys_enc) {
  2871. SDE_ERROR("invalid encoder\n");
  2872. return;
  2873. }
  2874. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2875. ctl = phys_enc->hw_ctl;
  2876. if (!ctl || !ctl->ops.reset)
  2877. return;
  2878. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2879. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2880. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2881. phys_enc->connector) {
  2882. sde_con = to_sde_connector(phys_enc->connector);
  2883. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2884. if (sde_con->ops.soft_reset) {
  2885. rc = sde_con->ops.soft_reset(sde_con_disp);
  2886. if (rc) {
  2887. SDE_ERROR_ENC(sde_enc,
  2888. "connector soft reset failure\n");
  2889. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2890. "panic");
  2891. }
  2892. }
  2893. }
  2894. phys_enc->enable_state = SDE_ENC_ENABLED;
  2895. }
  2896. /**
  2897. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2898. * Iterate through the physical encoders and perform consolidated flush
  2899. * and/or control start triggering as needed. This is done in the virtual
  2900. * encoder rather than the individual physical ones in order to handle
  2901. * use cases that require visibility into multiple physical encoders at
  2902. * a time.
  2903. * sde_enc: Pointer to virtual encoder structure
  2904. * config_changed: if true new config is applied. Avoid regdma_flush and
  2905. * incrementing the retire count if false.
  2906. */
  2907. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2908. bool config_changed)
  2909. {
  2910. struct sde_hw_ctl *ctl;
  2911. uint32_t i;
  2912. struct sde_ctl_flush_cfg pending_flush = {0,};
  2913. u32 pending_kickoff_cnt;
  2914. struct msm_drm_private *priv = NULL;
  2915. struct sde_kms *sde_kms = NULL;
  2916. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2917. bool is_regdma_blocking = false, is_vid_mode = false;
  2918. struct sde_crtc *sde_crtc;
  2919. if (!sde_enc) {
  2920. SDE_ERROR("invalid encoder\n");
  2921. return;
  2922. }
  2923. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2924. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2925. is_vid_mode = true;
  2926. is_regdma_blocking = (is_vid_mode ||
  2927. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2928. /* don't perform flush/start operations for slave encoders */
  2929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2930. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2931. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2932. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2933. continue;
  2934. ctl = phys->hw_ctl;
  2935. if (!ctl)
  2936. continue;
  2937. if (phys->connector)
  2938. topology = sde_connector_get_topology_name(
  2939. phys->connector);
  2940. if (!phys->ops.needs_single_flush ||
  2941. !phys->ops.needs_single_flush(phys)) {
  2942. if (config_changed && ctl->ops.reg_dma_flush)
  2943. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2944. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2945. config_changed);
  2946. } else if (ctl->ops.get_pending_flush) {
  2947. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2948. }
  2949. }
  2950. /* for split flush, combine pending flush masks and send to master */
  2951. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2952. ctl = sde_enc->cur_master->hw_ctl;
  2953. if (config_changed && ctl->ops.reg_dma_flush)
  2954. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2955. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2956. &pending_flush,
  2957. config_changed);
  2958. }
  2959. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2960. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2961. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2962. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2963. continue;
  2964. if (!phys->ops.needs_single_flush ||
  2965. !phys->ops.needs_single_flush(phys)) {
  2966. pending_kickoff_cnt =
  2967. sde_encoder_phys_inc_pending(phys);
  2968. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2969. } else {
  2970. pending_kickoff_cnt =
  2971. sde_encoder_phys_inc_pending(phys);
  2972. SDE_EVT32(pending_kickoff_cnt,
  2973. pending_flush.pending_flush_mask,
  2974. SDE_EVTLOG_FUNC_CASE2);
  2975. }
  2976. }
  2977. if (sde_enc->misr_enable)
  2978. sde_encoder_misr_configure(&sde_enc->base, true,
  2979. sde_enc->misr_frame_count);
  2980. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2981. if (crtc_misr_info.misr_enable && sde_crtc &&
  2982. sde_crtc->misr_reconfigure) {
  2983. sde_crtc_misr_setup(sde_enc->crtc, true,
  2984. crtc_misr_info.misr_frame_count);
  2985. sde_crtc->misr_reconfigure = false;
  2986. }
  2987. _sde_encoder_trigger_start(sde_enc->cur_master);
  2988. if (sde_enc->elevated_ahb_vote) {
  2989. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2990. priv = sde_enc->base.dev->dev_private;
  2991. if (sde_kms != NULL) {
  2992. sde_power_scale_reg_bus(&priv->phandle,
  2993. VOTE_INDEX_LOW,
  2994. false);
  2995. }
  2996. sde_enc->elevated_ahb_vote = false;
  2997. }
  2998. }
  2999. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3000. struct drm_encoder *drm_enc,
  3001. unsigned long *affected_displays,
  3002. int num_active_phys)
  3003. {
  3004. struct sde_encoder_virt *sde_enc;
  3005. struct sde_encoder_phys *master;
  3006. enum sde_rm_topology_name topology;
  3007. bool is_right_only;
  3008. if (!drm_enc || !affected_displays)
  3009. return;
  3010. sde_enc = to_sde_encoder_virt(drm_enc);
  3011. master = sde_enc->cur_master;
  3012. if (!master || !master->connector)
  3013. return;
  3014. topology = sde_connector_get_topology_name(master->connector);
  3015. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3016. return;
  3017. /*
  3018. * For pingpong split, the slave pingpong won't generate IRQs. For
  3019. * right-only updates, we can't swap pingpongs, or simply swap the
  3020. * master/slave assignment, we actually have to swap the interfaces
  3021. * so that the master physical encoder will use a pingpong/interface
  3022. * that generates irqs on which to wait.
  3023. */
  3024. is_right_only = !test_bit(0, affected_displays) &&
  3025. test_bit(1, affected_displays);
  3026. if (is_right_only && !sde_enc->intfs_swapped) {
  3027. /* right-only update swap interfaces */
  3028. swap(sde_enc->phys_encs[0]->intf_idx,
  3029. sde_enc->phys_encs[1]->intf_idx);
  3030. sde_enc->intfs_swapped = true;
  3031. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3032. /* left-only or full update, swap back */
  3033. swap(sde_enc->phys_encs[0]->intf_idx,
  3034. sde_enc->phys_encs[1]->intf_idx);
  3035. sde_enc->intfs_swapped = false;
  3036. }
  3037. SDE_DEBUG_ENC(sde_enc,
  3038. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3039. is_right_only, sde_enc->intfs_swapped,
  3040. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3041. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3042. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3043. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3044. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3045. *affected_displays);
  3046. /* ppsplit always uses master since ppslave invalid for irqs*/
  3047. if (num_active_phys == 1)
  3048. *affected_displays = BIT(0);
  3049. }
  3050. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3051. struct sde_encoder_kickoff_params *params)
  3052. {
  3053. struct sde_encoder_virt *sde_enc;
  3054. struct sde_encoder_phys *phys;
  3055. int i, num_active_phys;
  3056. bool master_assigned = false;
  3057. if (!drm_enc || !params)
  3058. return;
  3059. sde_enc = to_sde_encoder_virt(drm_enc);
  3060. if (sde_enc->num_phys_encs <= 1)
  3061. return;
  3062. /* count bits set */
  3063. num_active_phys = hweight_long(params->affected_displays);
  3064. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3065. params->affected_displays, num_active_phys);
  3066. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3067. num_active_phys);
  3068. /* for left/right only update, ppsplit master switches interface */
  3069. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3070. &params->affected_displays, num_active_phys);
  3071. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3072. enum sde_enc_split_role prv_role, new_role;
  3073. bool active = false;
  3074. phys = sde_enc->phys_encs[i];
  3075. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3076. continue;
  3077. active = test_bit(i, &params->affected_displays);
  3078. prv_role = phys->split_role;
  3079. if (active && num_active_phys == 1)
  3080. new_role = ENC_ROLE_SOLO;
  3081. else if (active && !master_assigned)
  3082. new_role = ENC_ROLE_MASTER;
  3083. else if (active)
  3084. new_role = ENC_ROLE_SLAVE;
  3085. else
  3086. new_role = ENC_ROLE_SKIP;
  3087. phys->ops.update_split_role(phys, new_role);
  3088. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3089. sde_enc->cur_master = phys;
  3090. master_assigned = true;
  3091. }
  3092. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3093. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3094. phys->split_role, active);
  3095. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3096. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3097. phys->split_role, active, num_active_phys);
  3098. }
  3099. }
  3100. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3101. {
  3102. struct sde_encoder_virt *sde_enc;
  3103. struct msm_display_info *disp_info;
  3104. if (!drm_enc) {
  3105. SDE_ERROR("invalid encoder\n");
  3106. return false;
  3107. }
  3108. sde_enc = to_sde_encoder_virt(drm_enc);
  3109. disp_info = &sde_enc->disp_info;
  3110. return (disp_info->curr_panel_mode == mode);
  3111. }
  3112. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3113. {
  3114. struct sde_encoder_virt *sde_enc;
  3115. struct sde_encoder_phys *phys;
  3116. unsigned int i;
  3117. struct sde_hw_ctl *ctl;
  3118. if (!drm_enc) {
  3119. SDE_ERROR("invalid encoder\n");
  3120. return;
  3121. }
  3122. sde_enc = to_sde_encoder_virt(drm_enc);
  3123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3124. phys = sde_enc->phys_encs[i];
  3125. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3126. sde_encoder_check_curr_mode(drm_enc,
  3127. MSM_DISPLAY_CMD_MODE)) {
  3128. ctl = phys->hw_ctl;
  3129. if (ctl->ops.trigger_pending)
  3130. /* update only for command mode primary ctl */
  3131. ctl->ops.trigger_pending(ctl);
  3132. }
  3133. }
  3134. sde_enc->idle_pc_restore = false;
  3135. }
  3136. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3137. {
  3138. struct sde_encoder_virt *sde_enc = container_of(work,
  3139. struct sde_encoder_virt, esd_trigger_work);
  3140. if (!sde_enc) {
  3141. SDE_ERROR("invalid sde encoder\n");
  3142. return;
  3143. }
  3144. sde_encoder_resource_control(&sde_enc->base,
  3145. SDE_ENC_RC_EVENT_KICKOFF);
  3146. }
  3147. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3148. {
  3149. struct sde_encoder_virt *sde_enc = container_of(work,
  3150. struct sde_encoder_virt, input_event_work);
  3151. if (!sde_enc) {
  3152. SDE_ERROR("invalid sde encoder\n");
  3153. return;
  3154. }
  3155. sde_encoder_resource_control(&sde_enc->base,
  3156. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3157. }
  3158. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3159. {
  3160. struct sde_encoder_virt *sde_enc = container_of(work,
  3161. struct sde_encoder_virt, early_wakeup_work);
  3162. if (!sde_enc) {
  3163. SDE_ERROR("invalid sde encoder\n");
  3164. return;
  3165. }
  3166. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3167. sde_encoder_resource_control(&sde_enc->base,
  3168. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3169. SDE_ATRACE_END("encoder_early_wakeup");
  3170. }
  3171. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3172. {
  3173. struct sde_encoder_virt *sde_enc = NULL;
  3174. struct msm_drm_thread *disp_thread = NULL;
  3175. struct msm_drm_private *priv = NULL;
  3176. priv = drm_enc->dev->dev_private;
  3177. sde_enc = to_sde_encoder_virt(drm_enc);
  3178. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3179. SDE_DEBUG_ENC(sde_enc,
  3180. "should only early wake up command mode display\n");
  3181. return;
  3182. }
  3183. if (!sde_enc->crtc || (sde_enc->crtc->index
  3184. >= ARRAY_SIZE(priv->event_thread))) {
  3185. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3186. sde_enc->crtc == NULL,
  3187. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3188. return;
  3189. }
  3190. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3191. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3192. kthread_queue_work(&disp_thread->worker,
  3193. &sde_enc->early_wakeup_work);
  3194. SDE_ATRACE_END("queue_early_wakeup_work");
  3195. }
  3196. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3197. {
  3198. static const uint64_t timeout_us = 50000;
  3199. static const uint64_t sleep_us = 20;
  3200. struct sde_encoder_virt *sde_enc;
  3201. ktime_t cur_ktime, exp_ktime;
  3202. uint32_t line_count, tmp, i;
  3203. if (!drm_enc) {
  3204. SDE_ERROR("invalid encoder\n");
  3205. return -EINVAL;
  3206. }
  3207. sde_enc = to_sde_encoder_virt(drm_enc);
  3208. if (!sde_enc->cur_master ||
  3209. !sde_enc->cur_master->ops.get_line_count) {
  3210. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3211. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3212. return -EINVAL;
  3213. }
  3214. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3215. line_count = sde_enc->cur_master->ops.get_line_count(
  3216. sde_enc->cur_master);
  3217. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3218. tmp = line_count;
  3219. line_count = sde_enc->cur_master->ops.get_line_count(
  3220. sde_enc->cur_master);
  3221. if (line_count < tmp) {
  3222. SDE_EVT32(DRMID(drm_enc), line_count);
  3223. return 0;
  3224. }
  3225. cur_ktime = ktime_get();
  3226. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3227. break;
  3228. usleep_range(sleep_us / 2, sleep_us);
  3229. }
  3230. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3231. return -ETIMEDOUT;
  3232. }
  3233. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3234. {
  3235. struct drm_encoder *drm_enc;
  3236. struct sde_rm_hw_iter rm_iter;
  3237. bool lm_valid = false;
  3238. bool intf_valid = false;
  3239. if (!phys_enc || !phys_enc->parent) {
  3240. SDE_ERROR("invalid encoder\n");
  3241. return -EINVAL;
  3242. }
  3243. drm_enc = phys_enc->parent;
  3244. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3245. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3246. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3247. phys_enc->has_intf_te)) {
  3248. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3249. SDE_HW_BLK_INTF);
  3250. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3251. struct sde_hw_intf *hw_intf =
  3252. (struct sde_hw_intf *)rm_iter.hw;
  3253. if (!hw_intf)
  3254. continue;
  3255. if (phys_enc->hw_ctl->ops.update_bitmask)
  3256. phys_enc->hw_ctl->ops.update_bitmask(
  3257. phys_enc->hw_ctl,
  3258. SDE_HW_FLUSH_INTF,
  3259. hw_intf->idx, 1);
  3260. intf_valid = true;
  3261. }
  3262. if (!intf_valid) {
  3263. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3264. "intf not found to flush\n");
  3265. return -EFAULT;
  3266. }
  3267. } else {
  3268. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3269. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3270. struct sde_hw_mixer *hw_lm =
  3271. (struct sde_hw_mixer *)rm_iter.hw;
  3272. if (!hw_lm)
  3273. continue;
  3274. /* update LM flush for HW without INTF TE */
  3275. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3276. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3277. phys_enc->hw_ctl,
  3278. hw_lm->idx, 1);
  3279. lm_valid = true;
  3280. }
  3281. if (!lm_valid) {
  3282. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3283. "lm not found to flush\n");
  3284. return -EFAULT;
  3285. }
  3286. }
  3287. return 0;
  3288. }
  3289. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3290. struct sde_encoder_virt *sde_enc)
  3291. {
  3292. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3293. struct sde_hw_mdp *mdptop = NULL;
  3294. sde_enc->dynamic_hdr_updated = false;
  3295. if (sde_enc->cur_master) {
  3296. mdptop = sde_enc->cur_master->hw_mdptop;
  3297. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3298. sde_enc->cur_master->connector);
  3299. }
  3300. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3301. return;
  3302. if (mdptop->ops.set_hdr_plus_metadata) {
  3303. sde_enc->dynamic_hdr_updated = true;
  3304. mdptop->ops.set_hdr_plus_metadata(
  3305. mdptop, dhdr_meta->dynamic_hdr_payload,
  3306. dhdr_meta->dynamic_hdr_payload_size,
  3307. sde_enc->cur_master->intf_idx == INTF_0 ?
  3308. 0 : 1);
  3309. }
  3310. }
  3311. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3312. {
  3313. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3314. struct sde_encoder_phys *phys;
  3315. int i;
  3316. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3317. phys = sde_enc->phys_encs[i];
  3318. if (phys && phys->ops.hw_reset)
  3319. phys->ops.hw_reset(phys);
  3320. }
  3321. }
  3322. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3323. struct sde_encoder_kickoff_params *params)
  3324. {
  3325. struct sde_encoder_virt *sde_enc;
  3326. struct sde_encoder_phys *phys;
  3327. struct sde_kms *sde_kms = NULL;
  3328. struct sde_crtc *sde_crtc;
  3329. bool needs_hw_reset = false, is_cmd_mode;
  3330. int i, rc, ret = 0;
  3331. struct msm_display_info *disp_info;
  3332. if (!drm_enc || !params || !drm_enc->dev ||
  3333. !drm_enc->dev->dev_private) {
  3334. SDE_ERROR("invalid args\n");
  3335. return -EINVAL;
  3336. }
  3337. sde_enc = to_sde_encoder_virt(drm_enc);
  3338. sde_kms = sde_encoder_get_kms(drm_enc);
  3339. if (!sde_kms)
  3340. return -EINVAL;
  3341. disp_info = &sde_enc->disp_info;
  3342. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3343. SDE_DEBUG_ENC(sde_enc, "\n");
  3344. SDE_EVT32(DRMID(drm_enc));
  3345. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3346. MSM_DISPLAY_CMD_MODE);
  3347. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3348. && is_cmd_mode)
  3349. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3350. sde_enc->cur_master->connector->state,
  3351. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3352. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3353. /* prepare for next kickoff, may include waiting on previous kickoff */
  3354. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3355. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3356. phys = sde_enc->phys_encs[i];
  3357. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3358. params->recovery_events_enabled =
  3359. sde_enc->recovery_events_enabled;
  3360. if (phys) {
  3361. if (phys->ops.prepare_for_kickoff) {
  3362. rc = phys->ops.prepare_for_kickoff(
  3363. phys, params);
  3364. if (rc)
  3365. ret = rc;
  3366. }
  3367. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3368. needs_hw_reset = true;
  3369. _sde_encoder_setup_dither(phys);
  3370. if (sde_enc->cur_master &&
  3371. sde_connector_is_qsync_updated(
  3372. sde_enc->cur_master->connector)) {
  3373. _helper_flush_qsync(phys);
  3374. if (is_cmd_mode)
  3375. _sde_encoder_update_rsc_client(drm_enc,
  3376. true);
  3377. }
  3378. }
  3379. }
  3380. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3381. if (rc) {
  3382. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3383. ret = rc;
  3384. goto end;
  3385. }
  3386. /* if any phys needs reset, reset all phys, in-order */
  3387. if (needs_hw_reset)
  3388. sde_encoder_needs_hw_reset(drm_enc);
  3389. _sde_encoder_update_master(drm_enc, params);
  3390. _sde_encoder_update_roi(drm_enc);
  3391. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3392. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3393. if (rc) {
  3394. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3395. sde_enc->cur_master->connector->base.id,
  3396. rc);
  3397. ret = rc;
  3398. }
  3399. }
  3400. if (sde_enc->cur_master &&
  3401. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3402. !sde_enc->cur_master->cont_splash_enabled)) {
  3403. rc = sde_encoder_dce_setup(sde_enc, params);
  3404. if (rc) {
  3405. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3406. ret = rc;
  3407. }
  3408. }
  3409. sde_encoder_dce_flush(sde_enc);
  3410. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3411. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3412. sde_enc->cur_master, sde_kms->qdss_enabled);
  3413. end:
  3414. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3415. return ret;
  3416. }
  3417. /**
  3418. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3419. * with the specified encoder, and unstage all pipes from it
  3420. * @encoder: encoder pointer
  3421. * Returns: 0 on success
  3422. */
  3423. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct sde_encoder_phys *phys;
  3427. unsigned int i;
  3428. int rc = 0;
  3429. if (!drm_enc) {
  3430. SDE_ERROR("invalid encoder\n");
  3431. return -EINVAL;
  3432. }
  3433. sde_enc = to_sde_encoder_virt(drm_enc);
  3434. SDE_ATRACE_BEGIN("encoder_release_lm");
  3435. SDE_DEBUG_ENC(sde_enc, "\n");
  3436. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3437. phys = sde_enc->phys_encs[i];
  3438. if (!phys)
  3439. continue;
  3440. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3441. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3442. if (rc)
  3443. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3444. }
  3445. SDE_ATRACE_END("encoder_release_lm");
  3446. return rc;
  3447. }
  3448. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3449. bool config_changed)
  3450. {
  3451. struct sde_encoder_virt *sde_enc;
  3452. struct sde_encoder_phys *phys;
  3453. unsigned int i;
  3454. if (!drm_enc) {
  3455. SDE_ERROR("invalid encoder\n");
  3456. return;
  3457. }
  3458. SDE_ATRACE_BEGIN("encoder_kickoff");
  3459. sde_enc = to_sde_encoder_virt(drm_enc);
  3460. SDE_DEBUG_ENC(sde_enc, "\n");
  3461. /* create a 'no pipes' commit to release buffers on errors */
  3462. if (is_error)
  3463. _sde_encoder_reset_ctl_hw(drm_enc);
  3464. /* All phys encs are ready to go, trigger the kickoff */
  3465. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3466. /* allow phys encs to handle any post-kickoff business */
  3467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3468. phys = sde_enc->phys_encs[i];
  3469. if (phys && phys->ops.handle_post_kickoff)
  3470. phys->ops.handle_post_kickoff(phys);
  3471. }
  3472. SDE_ATRACE_END("encoder_kickoff");
  3473. }
  3474. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3475. struct sde_hw_pp_vsync_info *info)
  3476. {
  3477. struct sde_encoder_virt *sde_enc;
  3478. struct sde_encoder_phys *phys;
  3479. int i, ret;
  3480. if (!drm_enc || !info)
  3481. return;
  3482. sde_enc = to_sde_encoder_virt(drm_enc);
  3483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3484. phys = sde_enc->phys_encs[i];
  3485. if (phys && phys->hw_intf && phys->hw_pp
  3486. && phys->hw_intf->ops.get_vsync_info) {
  3487. ret = phys->hw_intf->ops.get_vsync_info(
  3488. phys->hw_intf, &info[i]);
  3489. if (!ret) {
  3490. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3491. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3492. }
  3493. }
  3494. }
  3495. }
  3496. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3497. u32 *transfer_time_us)
  3498. {
  3499. struct sde_encoder_virt *sde_enc;
  3500. struct msm_mode_info *info;
  3501. if (!drm_enc || !transfer_time_us) {
  3502. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3503. !transfer_time_us);
  3504. return;
  3505. }
  3506. sde_enc = to_sde_encoder_virt(drm_enc);
  3507. info = &sde_enc->mode_info;
  3508. *transfer_time_us = info->mdp_transfer_time_us;
  3509. }
  3510. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3511. struct drm_framebuffer *fb)
  3512. {
  3513. struct drm_encoder *drm_enc;
  3514. struct sde_hw_mixer_cfg mixer;
  3515. struct sde_rm_hw_iter lm_iter;
  3516. bool lm_valid = false;
  3517. if (!phys_enc || !phys_enc->parent) {
  3518. SDE_ERROR("invalid encoder\n");
  3519. return -EINVAL;
  3520. }
  3521. drm_enc = phys_enc->parent;
  3522. memset(&mixer, 0, sizeof(mixer));
  3523. /* reset associated CTL/LMs */
  3524. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3525. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3526. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3527. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3528. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3529. if (!hw_lm)
  3530. continue;
  3531. /* need to flush LM to remove it */
  3532. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3533. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3534. phys_enc->hw_ctl,
  3535. hw_lm->idx, 1);
  3536. if (fb) {
  3537. /* assume a single LM if targeting a frame buffer */
  3538. if (lm_valid)
  3539. continue;
  3540. mixer.out_height = fb->height;
  3541. mixer.out_width = fb->width;
  3542. if (hw_lm->ops.setup_mixer_out)
  3543. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3544. }
  3545. lm_valid = true;
  3546. /* only enable border color on LM */
  3547. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3548. phys_enc->hw_ctl->ops.setup_blendstage(
  3549. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3550. }
  3551. if (!lm_valid) {
  3552. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3553. return -EFAULT;
  3554. }
  3555. return 0;
  3556. }
  3557. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3558. {
  3559. struct sde_encoder_virt *sde_enc;
  3560. struct sde_encoder_phys *phys;
  3561. int i, rc = 0, ret = 0;
  3562. struct sde_hw_ctl *ctl;
  3563. if (!drm_enc) {
  3564. SDE_ERROR("invalid encoder\n");
  3565. return -EINVAL;
  3566. }
  3567. sde_enc = to_sde_encoder_virt(drm_enc);
  3568. /* update the qsync parameters for the current frame */
  3569. if (sde_enc->cur_master)
  3570. sde_connector_set_qsync_params(
  3571. sde_enc->cur_master->connector);
  3572. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3573. phys = sde_enc->phys_encs[i];
  3574. if (phys && phys->ops.prepare_commit)
  3575. phys->ops.prepare_commit(phys);
  3576. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3577. ret = -ETIMEDOUT;
  3578. if (phys && phys->hw_ctl) {
  3579. ctl = phys->hw_ctl;
  3580. /*
  3581. * avoid clearing the pending flush during the first
  3582. * frame update after idle power collpase as the
  3583. * restore path would have updated the pending flush
  3584. */
  3585. if (!sde_enc->idle_pc_restore &&
  3586. ctl->ops.clear_pending_flush)
  3587. ctl->ops.clear_pending_flush(ctl);
  3588. }
  3589. }
  3590. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3591. rc = sde_connector_prepare_commit(
  3592. sde_enc->cur_master->connector);
  3593. if (rc)
  3594. SDE_ERROR_ENC(sde_enc,
  3595. "prepare commit failed conn %d rc %d\n",
  3596. sde_enc->cur_master->connector->base.id,
  3597. rc);
  3598. }
  3599. return ret;
  3600. }
  3601. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3602. bool enable, u32 frame_count)
  3603. {
  3604. if (!phys_enc)
  3605. return;
  3606. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3607. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3608. enable, frame_count);
  3609. }
  3610. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3611. bool nonblock, u32 *misr_value)
  3612. {
  3613. if (!phys_enc)
  3614. return -EINVAL;
  3615. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3616. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3617. nonblock, misr_value) : -ENOTSUPP;
  3618. }
  3619. #ifdef CONFIG_DEBUG_FS
  3620. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3621. {
  3622. struct sde_encoder_virt *sde_enc;
  3623. int i;
  3624. if (!s || !s->private)
  3625. return -EINVAL;
  3626. sde_enc = s->private;
  3627. mutex_lock(&sde_enc->enc_lock);
  3628. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3629. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3630. if (!phys)
  3631. continue;
  3632. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3633. phys->intf_idx - INTF_0,
  3634. atomic_read(&phys->vsync_cnt),
  3635. atomic_read(&phys->underrun_cnt));
  3636. switch (phys->intf_mode) {
  3637. case INTF_MODE_VIDEO:
  3638. seq_puts(s, "mode: video\n");
  3639. break;
  3640. case INTF_MODE_CMD:
  3641. seq_puts(s, "mode: command\n");
  3642. break;
  3643. case INTF_MODE_WB_BLOCK:
  3644. seq_puts(s, "mode: wb block\n");
  3645. break;
  3646. case INTF_MODE_WB_LINE:
  3647. seq_puts(s, "mode: wb line\n");
  3648. break;
  3649. default:
  3650. seq_puts(s, "mode: ???\n");
  3651. break;
  3652. }
  3653. }
  3654. mutex_unlock(&sde_enc->enc_lock);
  3655. return 0;
  3656. }
  3657. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3658. struct file *file)
  3659. {
  3660. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3661. }
  3662. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3663. const char __user *user_buf, size_t count, loff_t *ppos)
  3664. {
  3665. struct sde_encoder_virt *sde_enc;
  3666. char buf[MISR_BUFF_SIZE + 1];
  3667. size_t buff_copy;
  3668. u32 frame_count, enable;
  3669. struct sde_kms *sde_kms = NULL;
  3670. struct drm_encoder *drm_enc;
  3671. if (!file || !file->private_data)
  3672. return -EINVAL;
  3673. sde_enc = file->private_data;
  3674. if (!sde_enc)
  3675. return -EINVAL;
  3676. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3677. if (!sde_kms)
  3678. return -EINVAL;
  3679. drm_enc = &sde_enc->base;
  3680. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3681. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3682. return -ENOTSUPP;
  3683. }
  3684. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3685. if (copy_from_user(buf, user_buf, buff_copy))
  3686. return -EINVAL;
  3687. buf[buff_copy] = 0; /* end of string */
  3688. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3689. return -EINVAL;
  3690. sde_enc->misr_enable = enable;
  3691. sde_enc->misr_reconfigure = true;
  3692. sde_enc->misr_frame_count = frame_count;
  3693. return count;
  3694. }
  3695. static ssize_t _sde_encoder_misr_read(struct file *file,
  3696. char __user *user_buff, size_t count, loff_t *ppos)
  3697. {
  3698. struct sde_encoder_virt *sde_enc;
  3699. struct sde_kms *sde_kms = NULL;
  3700. struct drm_encoder *drm_enc;
  3701. int i = 0, len = 0;
  3702. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3703. int rc;
  3704. if (*ppos)
  3705. return 0;
  3706. if (!file || !file->private_data)
  3707. return -EINVAL;
  3708. sde_enc = file->private_data;
  3709. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3710. if (!sde_kms)
  3711. return -EINVAL;
  3712. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3713. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3714. return -ENOTSUPP;
  3715. }
  3716. drm_enc = &sde_enc->base;
  3717. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3718. if (rc < 0)
  3719. return rc;
  3720. if (!sde_enc->misr_enable) {
  3721. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3722. "disabled\n");
  3723. goto buff_check;
  3724. }
  3725. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3726. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3727. u32 misr_value = 0;
  3728. if (!phys || !phys->ops.collect_misr) {
  3729. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3730. "invalid\n");
  3731. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3732. continue;
  3733. }
  3734. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3735. if (rc) {
  3736. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3737. "invalid\n");
  3738. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3739. rc);
  3740. continue;
  3741. } else {
  3742. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3743. "Intf idx:%d\n",
  3744. phys->intf_idx - INTF_0);
  3745. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3746. "0x%x\n", misr_value);
  3747. }
  3748. }
  3749. buff_check:
  3750. if (count <= len) {
  3751. len = 0;
  3752. goto end;
  3753. }
  3754. if (copy_to_user(user_buff, buf, len)) {
  3755. len = -EFAULT;
  3756. goto end;
  3757. }
  3758. *ppos += len; /* increase offset */
  3759. end:
  3760. pm_runtime_put_sync(drm_enc->dev->dev);
  3761. return len;
  3762. }
  3763. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3764. {
  3765. struct sde_encoder_virt *sde_enc;
  3766. struct sde_kms *sde_kms;
  3767. int i;
  3768. static const struct file_operations debugfs_status_fops = {
  3769. .open = _sde_encoder_debugfs_status_open,
  3770. .read = seq_read,
  3771. .llseek = seq_lseek,
  3772. .release = single_release,
  3773. };
  3774. static const struct file_operations debugfs_misr_fops = {
  3775. .open = simple_open,
  3776. .read = _sde_encoder_misr_read,
  3777. .write = _sde_encoder_misr_setup,
  3778. };
  3779. char name[SDE_NAME_SIZE];
  3780. if (!drm_enc) {
  3781. SDE_ERROR("invalid encoder\n");
  3782. return -EINVAL;
  3783. }
  3784. sde_enc = to_sde_encoder_virt(drm_enc);
  3785. sde_kms = sde_encoder_get_kms(drm_enc);
  3786. if (!sde_kms) {
  3787. SDE_ERROR("invalid sde_kms\n");
  3788. return -EINVAL;
  3789. }
  3790. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3791. /* create overall sub-directory for the encoder */
  3792. sde_enc->debugfs_root = debugfs_create_dir(name,
  3793. drm_enc->dev->primary->debugfs_root);
  3794. if (!sde_enc->debugfs_root)
  3795. return -ENOMEM;
  3796. /* don't error check these */
  3797. debugfs_create_file("status", 0400,
  3798. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3799. debugfs_create_file("misr_data", 0600,
  3800. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3801. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3802. &sde_enc->idle_pc_enabled);
  3803. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3804. &sde_enc->frame_trigger_mode);
  3805. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3806. if (sde_enc->phys_encs[i] &&
  3807. sde_enc->phys_encs[i]->ops.late_register)
  3808. sde_enc->phys_encs[i]->ops.late_register(
  3809. sde_enc->phys_encs[i],
  3810. sde_enc->debugfs_root);
  3811. return 0;
  3812. }
  3813. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3814. {
  3815. struct sde_encoder_virt *sde_enc;
  3816. if (!drm_enc)
  3817. return;
  3818. sde_enc = to_sde_encoder_virt(drm_enc);
  3819. debugfs_remove_recursive(sde_enc->debugfs_root);
  3820. }
  3821. #else
  3822. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3823. {
  3824. return 0;
  3825. }
  3826. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3827. {
  3828. }
  3829. #endif
  3830. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3831. {
  3832. return _sde_encoder_init_debugfs(encoder);
  3833. }
  3834. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3835. {
  3836. _sde_encoder_destroy_debugfs(encoder);
  3837. }
  3838. static int sde_encoder_virt_add_phys_encs(
  3839. struct msm_display_info *disp_info,
  3840. struct sde_encoder_virt *sde_enc,
  3841. struct sde_enc_phys_init_params *params)
  3842. {
  3843. struct sde_encoder_phys *enc = NULL;
  3844. u32 display_caps = disp_info->capabilities;
  3845. SDE_DEBUG_ENC(sde_enc, "\n");
  3846. /*
  3847. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3848. * in this function, check up-front.
  3849. */
  3850. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3851. ARRAY_SIZE(sde_enc->phys_encs)) {
  3852. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3853. sde_enc->num_phys_encs);
  3854. return -EINVAL;
  3855. }
  3856. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3857. enc = sde_encoder_phys_vid_init(params);
  3858. if (IS_ERR_OR_NULL(enc)) {
  3859. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3860. PTR_ERR(enc));
  3861. return !enc ? -EINVAL : PTR_ERR(enc);
  3862. }
  3863. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3864. }
  3865. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3866. enc = sde_encoder_phys_cmd_init(params);
  3867. if (IS_ERR_OR_NULL(enc)) {
  3868. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3869. PTR_ERR(enc));
  3870. return !enc ? -EINVAL : PTR_ERR(enc);
  3871. }
  3872. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3873. }
  3874. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3875. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3876. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3877. else
  3878. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3879. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3880. ++sde_enc->num_phys_encs;
  3881. return 0;
  3882. }
  3883. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3884. struct sde_enc_phys_init_params *params)
  3885. {
  3886. struct sde_encoder_phys *enc = NULL;
  3887. if (!sde_enc) {
  3888. SDE_ERROR("invalid encoder\n");
  3889. return -EINVAL;
  3890. }
  3891. SDE_DEBUG_ENC(sde_enc, "\n");
  3892. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3893. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3894. sde_enc->num_phys_encs);
  3895. return -EINVAL;
  3896. }
  3897. enc = sde_encoder_phys_wb_init(params);
  3898. if (IS_ERR_OR_NULL(enc)) {
  3899. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3900. PTR_ERR(enc));
  3901. return !enc ? -EINVAL : PTR_ERR(enc);
  3902. }
  3903. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3904. ++sde_enc->num_phys_encs;
  3905. return 0;
  3906. }
  3907. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3908. struct sde_kms *sde_kms,
  3909. struct msm_display_info *disp_info,
  3910. int *drm_enc_mode)
  3911. {
  3912. int ret = 0;
  3913. int i = 0;
  3914. enum sde_intf_type intf_type;
  3915. struct sde_encoder_virt_ops parent_ops = {
  3916. sde_encoder_vblank_callback,
  3917. sde_encoder_underrun_callback,
  3918. sde_encoder_frame_done_callback,
  3919. sde_encoder_get_qsync_fps_callback,
  3920. };
  3921. struct sde_enc_phys_init_params phys_params;
  3922. if (!sde_enc || !sde_kms) {
  3923. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3924. !sde_enc, !sde_kms);
  3925. return -EINVAL;
  3926. }
  3927. memset(&phys_params, 0, sizeof(phys_params));
  3928. phys_params.sde_kms = sde_kms;
  3929. phys_params.parent = &sde_enc->base;
  3930. phys_params.parent_ops = parent_ops;
  3931. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3932. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3933. SDE_DEBUG("\n");
  3934. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3935. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3936. intf_type = INTF_DSI;
  3937. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3938. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3939. intf_type = INTF_HDMI;
  3940. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3941. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3942. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3943. else
  3944. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3945. intf_type = INTF_DP;
  3946. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3947. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3948. intf_type = INTF_WB;
  3949. } else {
  3950. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3951. return -EINVAL;
  3952. }
  3953. WARN_ON(disp_info->num_of_h_tiles < 1);
  3954. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3955. sde_enc->te_source = disp_info->te_source;
  3956. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3957. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3958. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3959. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3960. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3961. mutex_lock(&sde_enc->enc_lock);
  3962. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3963. /*
  3964. * Left-most tile is at index 0, content is controller id
  3965. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3966. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3967. */
  3968. u32 controller_id = disp_info->h_tile_instance[i];
  3969. if (disp_info->num_of_h_tiles > 1) {
  3970. if (i == 0)
  3971. phys_params.split_role = ENC_ROLE_MASTER;
  3972. else
  3973. phys_params.split_role = ENC_ROLE_SLAVE;
  3974. } else {
  3975. phys_params.split_role = ENC_ROLE_SOLO;
  3976. }
  3977. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3978. i, controller_id, phys_params.split_role);
  3979. if (sde_enc->ops.phys_init) {
  3980. struct sde_encoder_phys *enc;
  3981. enc = sde_enc->ops.phys_init(intf_type,
  3982. controller_id,
  3983. &phys_params);
  3984. if (enc) {
  3985. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3986. enc;
  3987. ++sde_enc->num_phys_encs;
  3988. } else
  3989. SDE_ERROR_ENC(sde_enc,
  3990. "failed to add phys encs\n");
  3991. continue;
  3992. }
  3993. if (intf_type == INTF_WB) {
  3994. phys_params.intf_idx = INTF_MAX;
  3995. phys_params.wb_idx = sde_encoder_get_wb(
  3996. sde_kms->catalog,
  3997. intf_type, controller_id);
  3998. if (phys_params.wb_idx == WB_MAX) {
  3999. SDE_ERROR_ENC(sde_enc,
  4000. "could not get wb: type %d, id %d\n",
  4001. intf_type, controller_id);
  4002. ret = -EINVAL;
  4003. }
  4004. } else {
  4005. phys_params.wb_idx = WB_MAX;
  4006. phys_params.intf_idx = sde_encoder_get_intf(
  4007. sde_kms->catalog, intf_type,
  4008. controller_id);
  4009. if (phys_params.intf_idx == INTF_MAX) {
  4010. SDE_ERROR_ENC(sde_enc,
  4011. "could not get wb: type %d, id %d\n",
  4012. intf_type, controller_id);
  4013. ret = -EINVAL;
  4014. }
  4015. }
  4016. if (!ret) {
  4017. if (intf_type == INTF_WB)
  4018. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4019. &phys_params);
  4020. else
  4021. ret = sde_encoder_virt_add_phys_encs(
  4022. disp_info,
  4023. sde_enc,
  4024. &phys_params);
  4025. if (ret)
  4026. SDE_ERROR_ENC(sde_enc,
  4027. "failed to add phys encs\n");
  4028. }
  4029. }
  4030. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4031. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4032. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4033. if (vid_phys) {
  4034. atomic_set(&vid_phys->vsync_cnt, 0);
  4035. atomic_set(&vid_phys->underrun_cnt, 0);
  4036. }
  4037. if (cmd_phys) {
  4038. atomic_set(&cmd_phys->vsync_cnt, 0);
  4039. atomic_set(&cmd_phys->underrun_cnt, 0);
  4040. }
  4041. }
  4042. mutex_unlock(&sde_enc->enc_lock);
  4043. return ret;
  4044. }
  4045. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4046. .mode_set = sde_encoder_virt_mode_set,
  4047. .disable = sde_encoder_virt_disable,
  4048. .enable = sde_encoder_virt_enable,
  4049. .atomic_check = sde_encoder_virt_atomic_check,
  4050. };
  4051. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4052. .destroy = sde_encoder_destroy,
  4053. .late_register = sde_encoder_late_register,
  4054. .early_unregister = sde_encoder_early_unregister,
  4055. };
  4056. struct drm_encoder *sde_encoder_init_with_ops(
  4057. struct drm_device *dev,
  4058. struct msm_display_info *disp_info,
  4059. const struct sde_encoder_ops *ops)
  4060. {
  4061. struct msm_drm_private *priv = dev->dev_private;
  4062. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4063. struct drm_encoder *drm_enc = NULL;
  4064. struct sde_encoder_virt *sde_enc = NULL;
  4065. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4066. char name[SDE_NAME_SIZE];
  4067. int ret = 0, i, intf_index = INTF_MAX;
  4068. struct sde_encoder_phys *phys = NULL;
  4069. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4070. if (!sde_enc) {
  4071. ret = -ENOMEM;
  4072. goto fail;
  4073. }
  4074. if (ops)
  4075. sde_enc->ops = *ops;
  4076. mutex_init(&sde_enc->enc_lock);
  4077. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4078. &drm_enc_mode);
  4079. if (ret)
  4080. goto fail;
  4081. sde_enc->cur_master = NULL;
  4082. spin_lock_init(&sde_enc->enc_spinlock);
  4083. mutex_init(&sde_enc->vblank_ctl_lock);
  4084. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4085. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4086. drm_enc = &sde_enc->base;
  4087. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4088. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4089. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4090. phys = sde_enc->phys_encs[i];
  4091. if (!phys)
  4092. continue;
  4093. if (phys->ops.is_master && phys->ops.is_master(phys))
  4094. intf_index = phys->intf_idx - INTF_0;
  4095. }
  4096. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4097. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4098. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4099. SDE_RSC_PRIMARY_DISP_CLIENT :
  4100. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4101. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4102. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4103. PTR_ERR(sde_enc->rsc_client));
  4104. sde_enc->rsc_client = NULL;
  4105. }
  4106. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4107. sde_enc->input_event_enabled) {
  4108. ret = _sde_encoder_input_handler(sde_enc);
  4109. if (ret)
  4110. SDE_ERROR(
  4111. "input handler registration failed, rc = %d\n", ret);
  4112. }
  4113. mutex_init(&sde_enc->rc_lock);
  4114. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4115. sde_encoder_off_work);
  4116. sde_enc->vblank_enabled = false;
  4117. sde_enc->qdss_status = false;
  4118. kthread_init_work(&sde_enc->input_event_work,
  4119. sde_encoder_input_event_work_handler);
  4120. kthread_init_work(&sde_enc->early_wakeup_work,
  4121. sde_encoder_early_wakeup_work_handler);
  4122. kthread_init_work(&sde_enc->esd_trigger_work,
  4123. sde_encoder_esd_trigger_work_handler);
  4124. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4125. SDE_DEBUG_ENC(sde_enc, "created\n");
  4126. return drm_enc;
  4127. fail:
  4128. SDE_ERROR("failed to create encoder\n");
  4129. if (drm_enc)
  4130. sde_encoder_destroy(drm_enc);
  4131. return ERR_PTR(ret);
  4132. }
  4133. struct drm_encoder *sde_encoder_init(
  4134. struct drm_device *dev,
  4135. struct msm_display_info *disp_info)
  4136. {
  4137. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4138. }
  4139. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4140. enum msm_event_wait event)
  4141. {
  4142. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4143. struct sde_encoder_virt *sde_enc = NULL;
  4144. int i, ret = 0;
  4145. char atrace_buf[32];
  4146. if (!drm_enc) {
  4147. SDE_ERROR("invalid encoder\n");
  4148. return -EINVAL;
  4149. }
  4150. sde_enc = to_sde_encoder_virt(drm_enc);
  4151. SDE_DEBUG_ENC(sde_enc, "\n");
  4152. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4153. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4154. switch (event) {
  4155. case MSM_ENC_COMMIT_DONE:
  4156. fn_wait = phys->ops.wait_for_commit_done;
  4157. break;
  4158. case MSM_ENC_TX_COMPLETE:
  4159. fn_wait = phys->ops.wait_for_tx_complete;
  4160. break;
  4161. case MSM_ENC_VBLANK:
  4162. fn_wait = phys->ops.wait_for_vblank;
  4163. break;
  4164. case MSM_ENC_ACTIVE_REGION:
  4165. fn_wait = phys->ops.wait_for_active;
  4166. break;
  4167. default:
  4168. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4169. event);
  4170. return -EINVAL;
  4171. }
  4172. if (phys && fn_wait) {
  4173. snprintf(atrace_buf, sizeof(atrace_buf),
  4174. "wait_completion_event_%d", event);
  4175. SDE_ATRACE_BEGIN(atrace_buf);
  4176. ret = fn_wait(phys);
  4177. SDE_ATRACE_END(atrace_buf);
  4178. if (ret)
  4179. return ret;
  4180. }
  4181. }
  4182. return ret;
  4183. }
  4184. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4185. u64 *l_bound, u64 *u_bound)
  4186. {
  4187. struct sde_encoder_virt *sde_enc;
  4188. u64 jitter_ns, frametime_ns;
  4189. struct msm_mode_info *info;
  4190. if (!drm_enc) {
  4191. SDE_ERROR("invalid encoder\n");
  4192. return;
  4193. }
  4194. sde_enc = to_sde_encoder_virt(drm_enc);
  4195. info = &sde_enc->mode_info;
  4196. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4197. jitter_ns = info->jitter_numer * frametime_ns;
  4198. do_div(jitter_ns, info->jitter_denom * 100);
  4199. *l_bound = frametime_ns - jitter_ns;
  4200. *u_bound = frametime_ns + jitter_ns;
  4201. }
  4202. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4203. {
  4204. struct sde_encoder_virt *sde_enc;
  4205. if (!drm_enc) {
  4206. SDE_ERROR("invalid encoder\n");
  4207. return 0;
  4208. }
  4209. sde_enc = to_sde_encoder_virt(drm_enc);
  4210. return sde_enc->mode_info.frame_rate;
  4211. }
  4212. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4213. {
  4214. struct sde_encoder_virt *sde_enc = NULL;
  4215. int i;
  4216. if (!encoder) {
  4217. SDE_ERROR("invalid encoder\n");
  4218. return INTF_MODE_NONE;
  4219. }
  4220. sde_enc = to_sde_encoder_virt(encoder);
  4221. if (sde_enc->cur_master)
  4222. return sde_enc->cur_master->intf_mode;
  4223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4224. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4225. if (phys)
  4226. return phys->intf_mode;
  4227. }
  4228. return INTF_MODE_NONE;
  4229. }
  4230. static void _sde_encoder_cache_hw_res_cont_splash(
  4231. struct drm_encoder *encoder,
  4232. struct sde_kms *sde_kms)
  4233. {
  4234. int i, idx;
  4235. struct sde_encoder_virt *sde_enc;
  4236. struct sde_encoder_phys *phys_enc;
  4237. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4238. sde_enc = to_sde_encoder_virt(encoder);
  4239. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4240. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4241. sde_enc->hw_pp[i] = NULL;
  4242. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4243. break;
  4244. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4245. }
  4246. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4247. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4248. sde_enc->hw_dsc[i] = NULL;
  4249. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4250. break;
  4251. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4252. }
  4253. /*
  4254. * If we have multiple phys encoders with one controller, make
  4255. * sure to populate the controller pointer in both phys encoders.
  4256. */
  4257. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4258. phys_enc = sde_enc->phys_encs[idx];
  4259. phys_enc->hw_ctl = NULL;
  4260. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4261. SDE_HW_BLK_CTL);
  4262. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4263. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4264. phys_enc->hw_ctl =
  4265. (struct sde_hw_ctl *) ctl_iter.hw;
  4266. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4267. phys_enc->intf_idx, phys_enc->hw_ctl);
  4268. }
  4269. }
  4270. }
  4271. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4272. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4273. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4274. phys->hw_intf = NULL;
  4275. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4276. break;
  4277. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4278. }
  4279. }
  4280. /**
  4281. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4282. * device bootup when cont_splash is enabled
  4283. * @drm_enc: Pointer to drm encoder structure
  4284. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4285. * @enable: boolean indicates enable or displae state of splash
  4286. * @Return: true if successful in updating the encoder structure
  4287. */
  4288. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4289. struct sde_splash_display *splash_display, bool enable)
  4290. {
  4291. struct sde_encoder_virt *sde_enc;
  4292. struct msm_drm_private *priv;
  4293. struct sde_kms *sde_kms;
  4294. struct drm_connector *conn = NULL;
  4295. struct sde_connector *sde_conn = NULL;
  4296. struct sde_connector_state *sde_conn_state = NULL;
  4297. struct drm_display_mode *drm_mode = NULL;
  4298. struct sde_encoder_phys *phys_enc;
  4299. int ret = 0, i;
  4300. if (!encoder) {
  4301. SDE_ERROR("invalid drm enc\n");
  4302. return -EINVAL;
  4303. }
  4304. sde_enc = to_sde_encoder_virt(encoder);
  4305. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4306. if (!sde_kms) {
  4307. SDE_ERROR("invalid sde_kms\n");
  4308. return -EINVAL;
  4309. }
  4310. priv = encoder->dev->dev_private;
  4311. if (!priv->num_connectors) {
  4312. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4313. return -EINVAL;
  4314. }
  4315. SDE_DEBUG_ENC(sde_enc,
  4316. "num of connectors: %d\n", priv->num_connectors);
  4317. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4318. if (!enable) {
  4319. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4320. phys_enc = sde_enc->phys_encs[i];
  4321. if (phys_enc)
  4322. phys_enc->cont_splash_enabled = false;
  4323. }
  4324. return ret;
  4325. }
  4326. if (!splash_display) {
  4327. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4328. return -EINVAL;
  4329. }
  4330. for (i = 0; i < priv->num_connectors; i++) {
  4331. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4332. priv->connectors[i]->base.id);
  4333. sde_conn = to_sde_connector(priv->connectors[i]);
  4334. if (!sde_conn->encoder) {
  4335. SDE_DEBUG_ENC(sde_enc,
  4336. "encoder not attached to connector\n");
  4337. continue;
  4338. }
  4339. if (sde_conn->encoder->base.id
  4340. == encoder->base.id) {
  4341. conn = (priv->connectors[i]);
  4342. break;
  4343. }
  4344. }
  4345. if (!conn || !conn->state) {
  4346. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4347. return -EINVAL;
  4348. }
  4349. sde_conn_state = to_sde_connector_state(conn->state);
  4350. if (!sde_conn->ops.get_mode_info) {
  4351. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4352. return -EINVAL;
  4353. }
  4354. ret = sde_connector_get_mode_info(&sde_conn->base,
  4355. &encoder->crtc->state->adjusted_mode,
  4356. &sde_conn_state->mode_info);
  4357. if (ret) {
  4358. SDE_ERROR_ENC(sde_enc,
  4359. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4360. return ret;
  4361. }
  4362. if (sde_conn->encoder) {
  4363. conn->state->best_encoder = sde_conn->encoder;
  4364. SDE_DEBUG_ENC(sde_enc,
  4365. "configured cstate->best_encoder to ID = %d\n",
  4366. conn->state->best_encoder->base.id);
  4367. } else {
  4368. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4369. conn->base.id);
  4370. }
  4371. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4372. conn->state, false);
  4373. if (ret) {
  4374. SDE_ERROR_ENC(sde_enc,
  4375. "failed to reserve hw resources, %d\n", ret);
  4376. return ret;
  4377. }
  4378. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4379. sde_connector_get_topology_name(conn));
  4380. drm_mode = &encoder->crtc->state->adjusted_mode;
  4381. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4382. drm_mode->hdisplay, drm_mode->vdisplay);
  4383. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4384. if (encoder->bridge) {
  4385. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4386. /*
  4387. * For cont-splash use case, we update the mode
  4388. * configurations manually. This will skip the
  4389. * usually mode set call when actual frame is
  4390. * pushed from framework. The bridge needs to
  4391. * be updated with the current drm mode by
  4392. * calling the bridge mode set ops.
  4393. */
  4394. if (encoder->bridge->funcs) {
  4395. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4396. encoder->bridge->funcs->mode_set(encoder->bridge,
  4397. drm_mode, drm_mode);
  4398. }
  4399. } else {
  4400. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4401. }
  4402. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4404. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4405. if (!phys) {
  4406. SDE_ERROR_ENC(sde_enc,
  4407. "phys encoders not initialized\n");
  4408. return -EINVAL;
  4409. }
  4410. /* update connector for master and slave phys encoders */
  4411. phys->connector = conn;
  4412. phys->cont_splash_enabled = true;
  4413. phys->hw_pp = sde_enc->hw_pp[i];
  4414. if (phys->ops.cont_splash_mode_set)
  4415. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4416. if (phys->ops.is_master && phys->ops.is_master(phys))
  4417. sde_enc->cur_master = phys;
  4418. }
  4419. return ret;
  4420. }
  4421. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4422. bool skip_pre_kickoff)
  4423. {
  4424. struct msm_drm_thread *event_thread = NULL;
  4425. struct msm_drm_private *priv = NULL;
  4426. struct sde_encoder_virt *sde_enc = NULL;
  4427. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4428. SDE_ERROR("invalid parameters\n");
  4429. return -EINVAL;
  4430. }
  4431. priv = enc->dev->dev_private;
  4432. sde_enc = to_sde_encoder_virt(enc);
  4433. if (!sde_enc->crtc || (sde_enc->crtc->index
  4434. >= ARRAY_SIZE(priv->event_thread))) {
  4435. SDE_DEBUG_ENC(sde_enc,
  4436. "invalid cached CRTC: %d or crtc index: %d\n",
  4437. sde_enc->crtc == NULL,
  4438. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4439. return -EINVAL;
  4440. }
  4441. SDE_EVT32_VERBOSE(DRMID(enc));
  4442. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4443. if (!skip_pre_kickoff) {
  4444. kthread_queue_work(&event_thread->worker,
  4445. &sde_enc->esd_trigger_work);
  4446. kthread_flush_work(&sde_enc->esd_trigger_work);
  4447. }
  4448. /*
  4449. * panel may stop generating te signal (vsync) during esd failure. rsc
  4450. * hardware may hang without vsync. Avoid rsc hang by generating the
  4451. * vsync from watchdog timer instead of panel.
  4452. */
  4453. sde_encoder_helper_switch_vsync(enc, true);
  4454. if (!skip_pre_kickoff)
  4455. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4456. return 0;
  4457. }
  4458. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4459. {
  4460. struct sde_encoder_virt *sde_enc;
  4461. if (!encoder) {
  4462. SDE_ERROR("invalid drm enc\n");
  4463. return false;
  4464. }
  4465. sde_enc = to_sde_encoder_virt(encoder);
  4466. return sde_enc->recovery_events_enabled;
  4467. }
  4468. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4469. bool enabled)
  4470. {
  4471. struct sde_encoder_virt *sde_enc;
  4472. if (!encoder) {
  4473. SDE_ERROR("invalid drm enc\n");
  4474. return;
  4475. }
  4476. sde_enc = to_sde_encoder_virt(encoder);
  4477. sde_enc->recovery_events_enabled = enabled;
  4478. }