sde_crtc.c 184 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static ssize_t retire_frame_event_show(struct device *device,
  317. struct device_attribute *attr, char *buf)
  318. {
  319. struct drm_crtc *crtc;
  320. struct sde_crtc *sde_crtc;
  321. if (!device || !buf) {
  322. SDE_ERROR("invalid input param(s)\n");
  323. return -EAGAIN;
  324. }
  325. crtc = dev_get_drvdata(device);
  326. sde_crtc = to_sde_crtc(crtc);
  327. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  328. ktime_to_ns(sde_crtc->retire_frame_event_time));
  329. }
  330. static DEVICE_ATTR_RO(vsync_event);
  331. static DEVICE_ATTR_RO(measured_fps);
  332. static DEVICE_ATTR_RW(fps_periodicity_ms);
  333. static DEVICE_ATTR_RO(retire_frame_event);
  334. static struct attribute *sde_crtc_dev_attrs[] = {
  335. &dev_attr_vsync_event.attr,
  336. &dev_attr_measured_fps.attr,
  337. &dev_attr_fps_periodicity_ms.attr,
  338. &dev_attr_retire_frame_event.attr,
  339. NULL
  340. };
  341. static const struct attribute_group sde_crtc_attr_group = {
  342. .attrs = sde_crtc_dev_attrs,
  343. };
  344. static const struct attribute_group *sde_crtc_attr_groups[] = {
  345. &sde_crtc_attr_group,
  346. NULL,
  347. };
  348. static void sde_crtc_destroy(struct drm_crtc *crtc)
  349. {
  350. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  351. SDE_DEBUG("\n");
  352. if (!crtc)
  353. return;
  354. if (sde_crtc->vsync_event_sf)
  355. sysfs_put(sde_crtc->vsync_event_sf);
  356. if (sde_crtc->retire_frame_event_sf)
  357. sysfs_put(sde_crtc->retire_frame_event_sf);
  358. if (sde_crtc->sysfs_dev)
  359. device_unregister(sde_crtc->sysfs_dev);
  360. if (sde_crtc->blob_info)
  361. drm_property_blob_put(sde_crtc->blob_info);
  362. msm_property_destroy(&sde_crtc->property_info);
  363. sde_cp_crtc_destroy_properties(crtc);
  364. sde_fence_deinit(sde_crtc->output_fence);
  365. _sde_crtc_deinit_events(sde_crtc);
  366. drm_crtc_cleanup(crtc);
  367. mutex_destroy(&sde_crtc->crtc_lock);
  368. kfree(sde_crtc);
  369. }
  370. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  371. const struct drm_display_mode *mode,
  372. struct drm_display_mode *adjusted_mode)
  373. {
  374. SDE_DEBUG("\n");
  375. if ((msm_is_mode_seamless(adjusted_mode) ||
  376. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  377. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  378. (!crtc->enabled)) {
  379. SDE_ERROR("crtc state prevents seamless transition\n");
  380. return false;
  381. }
  382. return true;
  383. }
  384. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  385. struct sde_plane_state *pstate, struct sde_format *format)
  386. {
  387. uint32_t blend_op, fg_alpha, bg_alpha;
  388. uint32_t blend_type;
  389. struct sde_hw_mixer *lm = mixer->hw_lm;
  390. /* default to opaque blending */
  391. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  392. bg_alpha = 0xFF - fg_alpha;
  393. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  394. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  395. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  396. switch (blend_type) {
  397. case SDE_DRM_BLEND_OP_OPAQUE:
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  399. SDE_BLEND_BG_ALPHA_BG_CONST;
  400. break;
  401. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  402. if (format->alpha_enable) {
  403. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  404. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  405. if (fg_alpha != 0xff) {
  406. bg_alpha = fg_alpha;
  407. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  408. SDE_BLEND_BG_INV_MOD_ALPHA;
  409. } else {
  410. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  411. }
  412. }
  413. break;
  414. case SDE_DRM_BLEND_OP_COVERAGE:
  415. if (format->alpha_enable) {
  416. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  417. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  418. if (fg_alpha != 0xff) {
  419. bg_alpha = fg_alpha;
  420. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  421. SDE_BLEND_BG_MOD_ALPHA |
  422. SDE_BLEND_BG_INV_MOD_ALPHA;
  423. } else {
  424. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  425. }
  426. }
  427. break;
  428. default:
  429. /* do nothing */
  430. break;
  431. }
  432. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  433. bg_alpha, blend_op);
  434. SDE_DEBUG(
  435. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  436. (char *) &format->base.pixel_format,
  437. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  438. }
  439. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  440. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  441. struct sde_hw_dim_layer *dim_layer)
  442. {
  443. struct sde_crtc_state *cstate;
  444. struct sde_hw_mixer *lm;
  445. struct sde_hw_dim_layer split_dim_layer;
  446. int i;
  447. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  448. SDE_DEBUG("empty dim_layer\n");
  449. return;
  450. }
  451. cstate = to_sde_crtc_state(crtc->state);
  452. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  453. dim_layer->flags, dim_layer->stage);
  454. split_dim_layer.stage = dim_layer->stage;
  455. split_dim_layer.color_fill = dim_layer->color_fill;
  456. /*
  457. * traverse through the layer mixers attached to crtc and find the
  458. * intersecting dim layer rect in each LM and program accordingly.
  459. */
  460. for (i = 0; i < sde_crtc->num_mixers; i++) {
  461. split_dim_layer.flags = dim_layer->flags;
  462. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  463. &split_dim_layer.rect);
  464. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  465. /*
  466. * no extra programming required for non-intersecting
  467. * layer mixers with INCLUSIVE dim layer
  468. */
  469. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  470. continue;
  471. /*
  472. * program the other non-intersecting layer mixers with
  473. * INCLUSIVE dim layer of full size for uniformity
  474. * with EXCLUSIVE dim layer config.
  475. */
  476. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  477. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  478. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  479. sizeof(split_dim_layer.rect));
  480. } else {
  481. split_dim_layer.rect.x =
  482. split_dim_layer.rect.x -
  483. cstate->lm_roi[i].x;
  484. split_dim_layer.rect.y =
  485. split_dim_layer.rect.y -
  486. cstate->lm_roi[i].y;
  487. }
  488. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  489. cstate->lm_roi[i].x,
  490. cstate->lm_roi[i].y,
  491. cstate->lm_roi[i].w,
  492. cstate->lm_roi[i].h,
  493. dim_layer->rect.x,
  494. dim_layer->rect.y,
  495. dim_layer->rect.w,
  496. dim_layer->rect.h,
  497. split_dim_layer.rect.x,
  498. split_dim_layer.rect.y,
  499. split_dim_layer.rect.w,
  500. split_dim_layer.rect.h);
  501. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  502. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  503. split_dim_layer.rect.w, split_dim_layer.rect.h);
  504. lm = mixer[i].hw_lm;
  505. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  506. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  507. }
  508. }
  509. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  510. const struct sde_rect **crtc_roi)
  511. {
  512. struct sde_crtc_state *crtc_state;
  513. if (!state || !crtc_roi)
  514. return;
  515. crtc_state = to_sde_crtc_state(state);
  516. *crtc_roi = &crtc_state->crtc_roi;
  517. }
  518. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  519. {
  520. struct sde_crtc_state *cstate;
  521. struct sde_crtc *sde_crtc;
  522. if (!state || !state->crtc)
  523. return false;
  524. sde_crtc = to_sde_crtc(state->crtc);
  525. cstate = to_sde_crtc_state(state);
  526. return msm_property_is_dirty(&sde_crtc->property_info,
  527. &cstate->property_state, CRTC_PROP_ROI_V1);
  528. }
  529. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  530. void __user *usr_ptr)
  531. {
  532. struct drm_crtc *crtc;
  533. struct sde_crtc_state *cstate;
  534. struct sde_drm_roi_v1 roi_v1;
  535. int i;
  536. if (!state) {
  537. SDE_ERROR("invalid args\n");
  538. return -EINVAL;
  539. }
  540. cstate = to_sde_crtc_state(state);
  541. crtc = cstate->base.crtc;
  542. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  543. if (!usr_ptr) {
  544. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  545. return 0;
  546. }
  547. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  548. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  549. return -EINVAL;
  550. }
  551. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  552. if (roi_v1.num_rects == 0) {
  553. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  554. return 0;
  555. }
  556. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  557. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  558. roi_v1.num_rects);
  559. return -EINVAL;
  560. }
  561. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  562. for (i = 0; i < roi_v1.num_rects; ++i) {
  563. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  564. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  565. DRMID(crtc), i,
  566. cstate->user_roi_list.roi[i].x1,
  567. cstate->user_roi_list.roi[i].y1,
  568. cstate->user_roi_list.roi[i].x2,
  569. cstate->user_roi_list.roi[i].y2);
  570. SDE_EVT32_VERBOSE(DRMID(crtc),
  571. cstate->user_roi_list.roi[i].x1,
  572. cstate->user_roi_list.roi[i].y1,
  573. cstate->user_roi_list.roi[i].x2,
  574. cstate->user_roi_list.roi[i].y2);
  575. }
  576. return 0;
  577. }
  578. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  579. struct drm_crtc_state *state)
  580. {
  581. struct drm_connector *conn;
  582. struct drm_connector_state *conn_state;
  583. struct sde_crtc *sde_crtc;
  584. struct sde_crtc_state *crtc_state;
  585. struct sde_rect *crtc_roi;
  586. struct msm_mode_info mode_info;
  587. int i = 0;
  588. int rc;
  589. bool is_crtc_roi_dirty;
  590. bool is_any_conn_roi_dirty;
  591. if (!crtc || !state)
  592. return -EINVAL;
  593. sde_crtc = to_sde_crtc(crtc);
  594. crtc_state = to_sde_crtc_state(state);
  595. crtc_roi = &crtc_state->crtc_roi;
  596. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  597. is_any_conn_roi_dirty = false;
  598. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  599. struct sde_connector *sde_conn;
  600. struct sde_connector_state *sde_conn_state;
  601. struct sde_rect conn_roi;
  602. if (!conn_state || conn_state->crtc != crtc)
  603. continue;
  604. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  605. if (rc) {
  606. SDE_ERROR("failed to get mode info\n");
  607. return -EINVAL;
  608. }
  609. sde_conn = to_sde_connector(conn_state->connector);
  610. sde_conn_state = to_sde_connector_state(conn_state);
  611. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  612. msm_property_is_dirty(
  613. &sde_conn->property_info,
  614. &sde_conn_state->property_state,
  615. CONNECTOR_PROP_ROI_V1);
  616. if (!mode_info.roi_caps.enabled)
  617. continue;
  618. /*
  619. * current driver only supports same connector and crtc size,
  620. * but if support for different sizes is added, driver needs
  621. * to check the connector roi here to make sure is full screen
  622. * for dsc 3d-mux topology that doesn't support partial update.
  623. */
  624. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  625. sizeof(crtc_state->user_roi_list))) {
  626. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  627. sde_crtc->name);
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  631. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  635. conn_roi.x, conn_roi.y,
  636. conn_roi.w, conn_roi.h);
  637. }
  638. /*
  639. * Check against CRTC ROI and Connector ROI not being updated together.
  640. * This restriction should be relaxed when Connector ROI scaling is
  641. * supported.
  642. */
  643. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  644. SDE_ERROR("connector/crtc rois not updated together\n");
  645. return -EINVAL;
  646. }
  647. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  648. /* clear the ROI to null if it matches full screen anyways */
  649. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  650. crtc_roi->w == state->adjusted_mode.hdisplay &&
  651. crtc_roi->h == state->adjusted_mode.vdisplay)
  652. memset(crtc_roi, 0, sizeof(*crtc_roi));
  653. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  654. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  655. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  656. crtc_roi->h);
  657. return 0;
  658. }
  659. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  660. struct drm_crtc_state *state)
  661. {
  662. struct sde_crtc *sde_crtc;
  663. struct sde_crtc_state *crtc_state;
  664. struct drm_connector *conn;
  665. struct drm_connector_state *conn_state;
  666. int i;
  667. if (!crtc || !state)
  668. return -EINVAL;
  669. sde_crtc = to_sde_crtc(crtc);
  670. crtc_state = to_sde_crtc_state(state);
  671. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  672. return 0;
  673. /* partial update active, check if autorefresh is also requested */
  674. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  675. uint64_t autorefresh;
  676. if (!conn_state || conn_state->crtc != crtc)
  677. continue;
  678. autorefresh = sde_connector_get_property(conn_state,
  679. CONNECTOR_PROP_AUTOREFRESH);
  680. if (autorefresh) {
  681. SDE_ERROR(
  682. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  683. sde_crtc->name, autorefresh);
  684. return -EINVAL;
  685. }
  686. }
  687. return 0;
  688. }
  689. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  690. struct drm_crtc_state *state, int lm_idx)
  691. {
  692. struct sde_kms *sde_kms;
  693. struct sde_crtc *sde_crtc;
  694. struct sde_crtc_state *crtc_state;
  695. const struct sde_rect *crtc_roi;
  696. const struct sde_rect *lm_bounds;
  697. struct sde_rect *lm_roi;
  698. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  699. return -EINVAL;
  700. sde_kms = _sde_crtc_get_kms(crtc);
  701. if (!sde_kms || !sde_kms->catalog) {
  702. SDE_ERROR("invalid parameters\n");
  703. return -EINVAL;
  704. }
  705. sde_crtc = to_sde_crtc(crtc);
  706. crtc_state = to_sde_crtc_state(state);
  707. crtc_roi = &crtc_state->crtc_roi;
  708. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  709. lm_roi = &crtc_state->lm_roi[lm_idx];
  710. if (sde_kms_rect_is_null(crtc_roi))
  711. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  712. else
  713. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  714. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  715. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  716. /*
  717. * partial update is not supported with 3dmux dsc or dest scaler.
  718. * hence, crtc roi must match the mixer dimensions.
  719. */
  720. if (crtc_state->num_ds_enabled ||
  721. sde_rm_topology_is_group(&sde_kms->rm, state,
  722. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  723. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  724. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  725. return -EINVAL;
  726. }
  727. }
  728. /* if any dimension is zero, clear all dimensions for clarity */
  729. if (sde_kms_rect_is_null(lm_roi))
  730. memset(lm_roi, 0, sizeof(*lm_roi));
  731. return 0;
  732. }
  733. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  734. struct drm_crtc_state *state)
  735. {
  736. struct sde_crtc *sde_crtc;
  737. struct sde_crtc_state *crtc_state;
  738. u32 disp_bitmask = 0;
  739. int i;
  740. if (!crtc || !state) {
  741. pr_err("Invalid crtc or state\n");
  742. return 0;
  743. }
  744. sde_crtc = to_sde_crtc(crtc);
  745. crtc_state = to_sde_crtc_state(state);
  746. /* pingpong split: one ROI, one LM, two physical displays */
  747. if (crtc_state->is_ppsplit) {
  748. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  749. struct sde_rect *roi = &crtc_state->lm_roi[0];
  750. if (sde_kms_rect_is_null(roi))
  751. disp_bitmask = 0;
  752. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  753. disp_bitmask = BIT(0); /* left only */
  754. else if (roi->x >= lm_split_width)
  755. disp_bitmask = BIT(1); /* right only */
  756. else
  757. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  758. } else if (sde_crtc->mixers_swapped) {
  759. disp_bitmask = BIT(0);
  760. } else {
  761. for (i = 0; i < sde_crtc->num_mixers; i++) {
  762. if (!sde_kms_rect_is_null(
  763. &crtc_state->lm_roi[i]))
  764. disp_bitmask |= BIT(i);
  765. }
  766. }
  767. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  768. return disp_bitmask;
  769. }
  770. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  771. struct drm_crtc_state *state)
  772. {
  773. struct sde_crtc *sde_crtc;
  774. struct sde_crtc_state *crtc_state;
  775. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  776. if (!crtc || !state)
  777. return -EINVAL;
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  781. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  782. sde_crtc->name, sde_crtc->num_mixers);
  783. return -EINVAL;
  784. }
  785. /*
  786. * If using pingpong split: one ROI, one LM, two physical displays
  787. * then the ROI must be centered on the panel split boundary and
  788. * be of equal width across the split.
  789. */
  790. if (crtc_state->is_ppsplit) {
  791. u16 panel_split_width;
  792. u32 display_mask;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. if (sde_kms_rect_is_null(roi[0]))
  795. return 0;
  796. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  797. if (display_mask != (BIT(0) | BIT(1)))
  798. return 0;
  799. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  800. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  801. SDE_ERROR("%s: roi x %d w %d split %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. panel_split_width);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /*
  809. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  810. * LMs and be of equal width.
  811. */
  812. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  813. return 0;
  814. roi[0] = &crtc_state->lm_roi[0];
  815. roi[1] = &crtc_state->lm_roi[1];
  816. /* if one of the roi is null it's a left/right-only update */
  817. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  818. return 0;
  819. /* check lm rois are equal width & first roi ends at 2nd roi */
  820. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  821. SDE_ERROR(
  822. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  823. sde_crtc->name, roi[0]->x, roi[0]->w,
  824. roi[1]->x, roi[1]->w);
  825. return -EINVAL;
  826. }
  827. return 0;
  828. }
  829. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  830. struct drm_crtc_state *state)
  831. {
  832. struct sde_crtc *sde_crtc;
  833. struct sde_crtc_state *crtc_state;
  834. const struct sde_rect *crtc_roi;
  835. const struct drm_plane_state *pstate;
  836. struct drm_plane *plane;
  837. if (!crtc || !state)
  838. return -EINVAL;
  839. /*
  840. * Reject commit if a Plane CRTC destination coordinates fall outside
  841. * the partial CRTC ROI. LM output is determined via connector ROIs,
  842. * if they are specified, not Plane CRTC ROIs.
  843. */
  844. sde_crtc = to_sde_crtc(crtc);
  845. crtc_state = to_sde_crtc_state(state);
  846. crtc_roi = &crtc_state->crtc_roi;
  847. if (sde_kms_rect_is_null(crtc_roi))
  848. return 0;
  849. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  850. struct sde_rect plane_roi, intersection;
  851. if (IS_ERR_OR_NULL(pstate)) {
  852. int rc = PTR_ERR(pstate);
  853. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  854. sde_crtc->name, plane->base.id, rc);
  855. return rc;
  856. }
  857. plane_roi.x = pstate->crtc_x;
  858. plane_roi.y = pstate->crtc_y;
  859. plane_roi.w = pstate->crtc_w;
  860. plane_roi.h = pstate->crtc_h;
  861. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  862. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  863. SDE_ERROR(
  864. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  865. sde_crtc->name, plane->base.id,
  866. plane_roi.x, plane_roi.y,
  867. plane_roi.w, plane_roi.h,
  868. crtc_roi->x, crtc_roi->y,
  869. crtc_roi->w, crtc_roi->h);
  870. return -E2BIG;
  871. }
  872. }
  873. return 0;
  874. }
  875. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  876. struct drm_crtc_state *state)
  877. {
  878. struct sde_crtc *sde_crtc;
  879. struct sde_crtc_state *sde_crtc_state;
  880. struct msm_mode_info mode_info;
  881. int rc, lm_idx, i;
  882. if (!crtc || !state)
  883. return -EINVAL;
  884. memset(&mode_info, 0, sizeof(mode_info));
  885. sde_crtc = to_sde_crtc(crtc);
  886. sde_crtc_state = to_sde_crtc_state(state);
  887. /*
  888. * check connector array cached at modeset time since incoming atomic
  889. * state may not include any connectors if they aren't modified
  890. */
  891. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  892. struct drm_connector *conn = sde_crtc_state->connectors[i];
  893. if (!conn || !conn->state)
  894. continue;
  895. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  896. if (rc) {
  897. SDE_ERROR("failed to get mode info\n");
  898. return -EINVAL;
  899. }
  900. if (!mode_info.roi_caps.enabled)
  901. continue;
  902. if (sde_crtc_state->user_roi_list.num_rects >
  903. mode_info.roi_caps.num_roi) {
  904. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  905. sde_crtc_state->user_roi_list.num_rects,
  906. mode_info.roi_caps.num_roi);
  907. return -E2BIG;
  908. }
  909. rc = _sde_crtc_set_crtc_roi(crtc, state);
  910. if (rc)
  911. return rc;
  912. rc = _sde_crtc_check_autorefresh(crtc, state);
  913. if (rc)
  914. return rc;
  915. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  916. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  917. if (rc)
  918. return rc;
  919. }
  920. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  921. if (rc)
  922. return rc;
  923. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  924. if (rc)
  925. return rc;
  926. }
  927. return 0;
  928. }
  929. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *cstate;
  933. const struct sde_rect *lm_roi;
  934. struct sde_hw_mixer *hw_lm;
  935. bool right_mixer = false;
  936. bool lm_updated = false;
  937. int lm_idx;
  938. if (!crtc)
  939. return;
  940. sde_crtc = to_sde_crtc(crtc);
  941. cstate = to_sde_crtc_state(crtc->state);
  942. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  943. struct sde_hw_mixer_cfg cfg;
  944. lm_roi = &cstate->lm_roi[lm_idx];
  945. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  946. if (!sde_crtc->mixers_swapped)
  947. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  948. if (lm_roi->w != hw_lm->cfg.out_width ||
  949. lm_roi->h != hw_lm->cfg.out_height ||
  950. right_mixer != hw_lm->cfg.right_mixer) {
  951. hw_lm->cfg.out_width = lm_roi->w;
  952. hw_lm->cfg.out_height = lm_roi->h;
  953. hw_lm->cfg.right_mixer = right_mixer;
  954. cfg.out_width = lm_roi->w;
  955. cfg.out_height = lm_roi->h;
  956. cfg.right_mixer = right_mixer;
  957. cfg.flags = 0;
  958. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  959. lm_updated = true;
  960. }
  961. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  962. lm_roi->h, right_mixer, lm_updated);
  963. }
  964. if (lm_updated)
  965. sde_cp_crtc_res_change(crtc);
  966. }
  967. struct plane_state {
  968. struct sde_plane_state *sde_pstate;
  969. const struct drm_plane_state *drm_pstate;
  970. int stage;
  971. u32 pipe_id;
  972. };
  973. static int pstate_cmp(const void *a, const void *b)
  974. {
  975. struct plane_state *pa = (struct plane_state *)a;
  976. struct plane_state *pb = (struct plane_state *)b;
  977. int rc = 0;
  978. int pa_zpos, pb_zpos;
  979. enum sde_layout pa_layout, pb_layout;
  980. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  981. return rc;
  982. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  983. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  984. pa_layout = pa->sde_pstate->layout;
  985. pb_layout = pb->sde_pstate->layout;
  986. if (pa_zpos != pb_zpos)
  987. rc = pa_zpos - pb_zpos;
  988. else if (pa_layout != pb_layout)
  989. rc = pa_layout - pb_layout;
  990. else
  991. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  992. return rc;
  993. }
  994. /*
  995. * validate and set source split:
  996. * use pstates sorted by stage to check planes on same stage
  997. * we assume that all pipes are in source split so its valid to compare
  998. * without taking into account left/right mixer placement
  999. */
  1000. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1001. struct plane_state *pstates, int cnt)
  1002. {
  1003. struct plane_state *prv_pstate, *cur_pstate;
  1004. enum sde_layout prev_layout, cur_layout;
  1005. struct sde_rect left_rect, right_rect;
  1006. struct sde_kms *sde_kms;
  1007. int32_t left_pid, right_pid;
  1008. int32_t stage;
  1009. int i, rc = 0;
  1010. sde_kms = _sde_crtc_get_kms(crtc);
  1011. if (!sde_kms || !sde_kms->catalog) {
  1012. SDE_ERROR("invalid parameters\n");
  1013. return -EINVAL;
  1014. }
  1015. for (i = 1; i < cnt; i++) {
  1016. prv_pstate = &pstates[i - 1];
  1017. cur_pstate = &pstates[i];
  1018. prev_layout = prv_pstate->sde_pstate->layout;
  1019. cur_layout = cur_pstate->sde_pstate->layout;
  1020. if (prv_pstate->stage != cur_pstate->stage ||
  1021. prev_layout != cur_layout)
  1022. continue;
  1023. stage = cur_pstate->stage;
  1024. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1025. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1026. prv_pstate->drm_pstate->crtc_y,
  1027. prv_pstate->drm_pstate->crtc_w,
  1028. prv_pstate->drm_pstate->crtc_h, false);
  1029. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1030. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1031. cur_pstate->drm_pstate->crtc_y,
  1032. cur_pstate->drm_pstate->crtc_w,
  1033. cur_pstate->drm_pstate->crtc_h, false);
  1034. if (right_rect.x < left_rect.x) {
  1035. swap(left_pid, right_pid);
  1036. swap(left_rect, right_rect);
  1037. swap(prv_pstate, cur_pstate);
  1038. }
  1039. /*
  1040. * - planes are enumerated in pipe-priority order such that
  1041. * planes with lower drm_id must be left-most in a shared
  1042. * blend-stage when using source split.
  1043. * - planes in source split must be contiguous in width
  1044. * - planes in source split must have same dest yoff and height
  1045. */
  1046. if ((right_pid < left_pid) &&
  1047. !sde_kms->catalog->pipe_order_type) {
  1048. SDE_ERROR(
  1049. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1050. stage, left_pid, right_pid);
  1051. return -EINVAL;
  1052. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1053. SDE_ERROR(
  1054. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1055. stage, left_rect.x, left_rect.w,
  1056. right_rect.x, right_rect.w);
  1057. return -EINVAL;
  1058. } else if ((left_rect.y != right_rect.y) ||
  1059. (left_rect.h != right_rect.h)) {
  1060. SDE_ERROR(
  1061. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1062. stage, left_rect.y, left_rect.h,
  1063. right_rect.y, right_rect.h);
  1064. return -EINVAL;
  1065. }
  1066. }
  1067. return rc;
  1068. }
  1069. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1070. struct plane_state *pstates, int cnt)
  1071. {
  1072. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1073. enum sde_layout prev_layout, cur_layout;
  1074. struct sde_kms *sde_kms;
  1075. struct sde_rect left_rect, right_rect;
  1076. int32_t left_pid, right_pid;
  1077. int32_t stage;
  1078. int i;
  1079. sde_kms = _sde_crtc_get_kms(crtc);
  1080. if (!sde_kms || !sde_kms->catalog) {
  1081. SDE_ERROR("invalid parameters\n");
  1082. return;
  1083. }
  1084. if (!sde_kms->catalog->pipe_order_type)
  1085. return;
  1086. for (i = 0; i < cnt; i++) {
  1087. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1088. cur_pstate = &pstates[i];
  1089. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1090. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1091. SDE_LAYOUT_NONE;
  1092. cur_layout = cur_pstate->sde_pstate->layout;
  1093. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1094. || (prev_layout != cur_layout)) {
  1095. /*
  1096. * reset if prv or nxt pipes are not in the same stage
  1097. * as the cur pipe
  1098. */
  1099. if ((!nxt_pstate)
  1100. || (nxt_pstate->stage != cur_pstate->stage)
  1101. || (nxt_pstate->sde_pstate->layout !=
  1102. cur_pstate->sde_pstate->layout))
  1103. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1104. continue;
  1105. }
  1106. stage = cur_pstate->stage;
  1107. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1108. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1109. prv_pstate->drm_pstate->crtc_y,
  1110. prv_pstate->drm_pstate->crtc_w,
  1111. prv_pstate->drm_pstate->crtc_h, false);
  1112. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1113. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1114. cur_pstate->drm_pstate->crtc_y,
  1115. cur_pstate->drm_pstate->crtc_w,
  1116. cur_pstate->drm_pstate->crtc_h, false);
  1117. if (right_rect.x < left_rect.x) {
  1118. swap(left_pid, right_pid);
  1119. swap(left_rect, right_rect);
  1120. swap(prv_pstate, cur_pstate);
  1121. }
  1122. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1123. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1124. }
  1125. for (i = 0; i < cnt; i++) {
  1126. cur_pstate = &pstates[i];
  1127. sde_plane_setup_src_split_order(
  1128. cur_pstate->drm_pstate->plane,
  1129. cur_pstate->sde_pstate->multirect_index,
  1130. cur_pstate->sde_pstate->pipe_order_flags);
  1131. }
  1132. }
  1133. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1134. int num_mixers, struct plane_state *pstates, int cnt)
  1135. {
  1136. int i, lm_idx;
  1137. struct sde_format *format;
  1138. bool blend_stage[SDE_STAGE_MAX] = { false };
  1139. u32 blend_type;
  1140. for (i = cnt - 1; i >= 0; i--) {
  1141. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1142. PLANE_PROP_BLEND_OP);
  1143. /* stage has already been programmed or BLEND_OP_SKIP type */
  1144. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1145. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1146. continue;
  1147. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1148. format = to_sde_format(msm_framebuffer_format(
  1149. pstates[i].sde_pstate->base.fb));
  1150. if (!format) {
  1151. SDE_ERROR("invalid format\n");
  1152. return;
  1153. }
  1154. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1155. pstates[i].sde_pstate, format);
  1156. blend_stage[pstates[i].sde_pstate->stage] = true;
  1157. }
  1158. }
  1159. }
  1160. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1161. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1162. struct sde_crtc_mixer *mixer)
  1163. {
  1164. struct drm_plane *plane;
  1165. struct drm_framebuffer *fb;
  1166. struct drm_plane_state *state;
  1167. struct sde_crtc_state *cstate;
  1168. struct sde_plane_state *pstate = NULL;
  1169. struct plane_state *pstates = NULL;
  1170. struct sde_format *format;
  1171. struct sde_hw_ctl *ctl;
  1172. struct sde_hw_mixer *lm;
  1173. struct sde_hw_stage_cfg *stage_cfg;
  1174. struct sde_rect plane_crtc_roi;
  1175. uint32_t stage_idx, lm_idx, layout_idx;
  1176. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1177. int i, mode, cnt = 0;
  1178. bool bg_alpha_enable = false;
  1179. u32 blend_type;
  1180. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1181. if (!sde_crtc || !crtc->state || !mixer) {
  1182. SDE_ERROR("invalid sde_crtc or mixer\n");
  1183. return;
  1184. }
  1185. ctl = mixer->hw_ctl;
  1186. lm = mixer->hw_lm;
  1187. cstate = to_sde_crtc_state(crtc->state);
  1188. pstates = kcalloc(SDE_PSTATES_MAX,
  1189. sizeof(struct plane_state), GFP_KERNEL);
  1190. if (!pstates)
  1191. return;
  1192. memset(fetch_active, 0, sizeof(fetch_active));
  1193. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1194. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1195. state = plane->state;
  1196. if (!state)
  1197. continue;
  1198. plane_crtc_roi.x = state->crtc_x;
  1199. plane_crtc_roi.y = state->crtc_y;
  1200. plane_crtc_roi.w = state->crtc_w;
  1201. plane_crtc_roi.h = state->crtc_h;
  1202. pstate = to_sde_plane_state(state);
  1203. fb = state->fb;
  1204. mode = sde_plane_get_property(pstate,
  1205. PLANE_PROP_FB_TRANSLATION_MODE);
  1206. set_bit(sde_plane_pipe(plane), fetch_active);
  1207. sde_plane_ctl_flush(plane, ctl, true);
  1208. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1209. crtc->base.id,
  1210. pstate->stage,
  1211. plane->base.id,
  1212. sde_plane_pipe(plane) - SSPP_VIG0,
  1213. state->fb ? state->fb->base.id : -1);
  1214. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1215. if (!format) {
  1216. SDE_ERROR("invalid format\n");
  1217. goto end;
  1218. }
  1219. blend_type = sde_plane_get_property(pstate,
  1220. PLANE_PROP_BLEND_OP);
  1221. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1222. if (pstate->stage == SDE_STAGE_BASE &&
  1223. format->alpha_enable)
  1224. bg_alpha_enable = true;
  1225. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1226. state->fb ? state->fb->base.id : -1,
  1227. state->src_x >> 16, state->src_y >> 16,
  1228. state->src_w >> 16, state->src_h >> 16,
  1229. state->crtc_x, state->crtc_y,
  1230. state->crtc_w, state->crtc_h,
  1231. pstate->rotation, mode);
  1232. /*
  1233. * none or left layout will program to layer mixer
  1234. * group 0, right layout will program to layer mixer
  1235. * group 1.
  1236. */
  1237. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1238. layout_idx = 0;
  1239. else
  1240. layout_idx = 1;
  1241. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1242. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1243. stage_cfg->stage[pstate->stage][stage_idx] =
  1244. sde_plane_pipe(plane);
  1245. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1246. pstate->multirect_index;
  1247. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1248. sde_plane_pipe(plane) - SSPP_VIG0,
  1249. pstate->stage,
  1250. pstate->multirect_index,
  1251. pstate->multirect_mode,
  1252. format->base.pixel_format,
  1253. fb ? fb->modifier : 0,
  1254. layout_idx);
  1255. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1256. lm_idx++) {
  1257. if (bg_alpha_enable && !format->alpha_enable)
  1258. mixer[lm_idx].mixer_op_mode = 0;
  1259. else
  1260. mixer[lm_idx].mixer_op_mode |=
  1261. 1 << pstate->stage;
  1262. }
  1263. }
  1264. if (cnt >= SDE_PSTATES_MAX)
  1265. continue;
  1266. pstates[cnt].sde_pstate = pstate;
  1267. pstates[cnt].drm_pstate = state;
  1268. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1269. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1270. else
  1271. pstates[cnt].stage = sde_plane_get_property(
  1272. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1273. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1274. cnt++;
  1275. }
  1276. /* blend config update */
  1277. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1278. pstates, cnt);
  1279. if (ctl->ops.set_active_pipes)
  1280. ctl->ops.set_active_pipes(ctl, fetch_active);
  1281. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1282. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1283. if (lm && lm->ops.setup_dim_layer) {
  1284. cstate = to_sde_crtc_state(crtc->state);
  1285. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1286. for (i = 0; i < cstate->num_dim_layers; i++)
  1287. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1288. mixer, &cstate->dim_layer[i]);
  1289. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1290. }
  1291. }
  1292. end:
  1293. kfree(pstates);
  1294. }
  1295. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1296. struct drm_crtc *crtc)
  1297. {
  1298. struct sde_crtc *sde_crtc;
  1299. struct sde_crtc_state *cstate;
  1300. struct drm_encoder *drm_enc;
  1301. bool is_right_only;
  1302. bool encoder_in_dsc_merge = false;
  1303. if (!crtc || !crtc->state)
  1304. return;
  1305. sde_crtc = to_sde_crtc(crtc);
  1306. cstate = to_sde_crtc_state(crtc->state);
  1307. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1308. return;
  1309. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1310. crtc->state->encoder_mask) {
  1311. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1312. encoder_in_dsc_merge = true;
  1313. break;
  1314. }
  1315. }
  1316. /**
  1317. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1318. * This is due to two reasons:
  1319. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1320. * the left DSC must be used, right DSC cannot be used alone.
  1321. * For right-only partial update, this means swap layer mixers to map
  1322. * Left LM to Right INTF. On later HW this was relaxed.
  1323. * - In DSC Merge mode, the physical encoder has already registered
  1324. * PP0 as the master, to switch to right-only we would have to
  1325. * reprogram to be driven by PP1 instead.
  1326. * To support both cases, we prefer to support the mixer swap solution.
  1327. */
  1328. if (!encoder_in_dsc_merge) {
  1329. if (sde_crtc->mixers_swapped) {
  1330. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1331. sde_crtc->mixers_swapped = false;
  1332. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1333. }
  1334. return;
  1335. }
  1336. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1337. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1338. if (is_right_only && !sde_crtc->mixers_swapped) {
  1339. /* right-only update swap mixers */
  1340. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1341. sde_crtc->mixers_swapped = true;
  1342. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1343. /* left-only or full update, swap back */
  1344. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1345. sde_crtc->mixers_swapped = false;
  1346. }
  1347. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1348. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1349. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1350. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1351. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1352. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1353. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1354. }
  1355. /**
  1356. * _sde_crtc_blend_setup - configure crtc mixers
  1357. * @crtc: Pointer to drm crtc structure
  1358. * @old_state: Pointer to old crtc state
  1359. * @add_planes: Whether or not to add planes to mixers
  1360. */
  1361. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1362. struct drm_crtc_state *old_state, bool add_planes)
  1363. {
  1364. struct sde_crtc *sde_crtc;
  1365. struct sde_crtc_state *sde_crtc_state;
  1366. struct sde_crtc_mixer *mixer;
  1367. struct sde_hw_ctl *ctl;
  1368. struct sde_hw_mixer *lm;
  1369. struct sde_ctl_flush_cfg cfg = {0,};
  1370. int i;
  1371. if (!crtc)
  1372. return;
  1373. sde_crtc = to_sde_crtc(crtc);
  1374. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1375. mixer = sde_crtc->mixers;
  1376. SDE_DEBUG("%s\n", sde_crtc->name);
  1377. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1378. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1379. return;
  1380. }
  1381. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1382. if (!mixer[i].hw_lm) {
  1383. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1384. return;
  1385. }
  1386. mixer[i].mixer_op_mode = 0;
  1387. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1388. sde_crtc_state->dirty)) {
  1389. /* clear dim_layer settings */
  1390. lm = mixer[i].hw_lm;
  1391. if (lm->ops.clear_dim_layer)
  1392. lm->ops.clear_dim_layer(lm);
  1393. }
  1394. }
  1395. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1396. /* initialize stage cfg */
  1397. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1398. if (add_planes)
  1399. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1400. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1401. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1402. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1403. ctl = mixer[i].hw_ctl;
  1404. lm = mixer[i].hw_lm;
  1405. if (sde_kms_rect_is_null(lm_roi))
  1406. sde_crtc->mixers[i].mixer_op_mode = 0;
  1407. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1408. /* stage config flush mask */
  1409. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1410. ctl->ops.get_pending_flush(ctl, &cfg);
  1411. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1412. mixer[i].hw_lm->idx - LM_0,
  1413. mixer[i].mixer_op_mode,
  1414. ctl->idx - CTL_0,
  1415. cfg.pending_flush_mask);
  1416. if (sde_kms_rect_is_null(lm_roi)) {
  1417. SDE_DEBUG(
  1418. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1419. sde_crtc->name, lm->idx - LM_0,
  1420. ctl->idx - CTL_0);
  1421. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1422. NULL, true);
  1423. } else {
  1424. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1425. &sde_crtc->stage_cfg[lm_layout],
  1426. false);
  1427. }
  1428. }
  1429. _sde_crtc_program_lm_output_roi(crtc);
  1430. }
  1431. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1432. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1433. {
  1434. struct drm_plane *plane;
  1435. struct sde_plane_state *sde_pstate;
  1436. uint32_t mode = 0;
  1437. int rc;
  1438. if (!crtc) {
  1439. SDE_ERROR("invalid state\n");
  1440. return -EINVAL;
  1441. }
  1442. *fb_ns = 0;
  1443. *fb_sec = 0;
  1444. *fb_sec_dir = 0;
  1445. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1446. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1447. rc = PTR_ERR(plane);
  1448. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1449. DRMID(crtc), DRMID(plane), rc);
  1450. return rc;
  1451. }
  1452. sde_pstate = to_sde_plane_state(plane->state);
  1453. mode = sde_plane_get_property(sde_pstate,
  1454. PLANE_PROP_FB_TRANSLATION_MODE);
  1455. switch (mode) {
  1456. case SDE_DRM_FB_NON_SEC:
  1457. (*fb_ns)++;
  1458. break;
  1459. case SDE_DRM_FB_SEC:
  1460. (*fb_sec)++;
  1461. break;
  1462. case SDE_DRM_FB_SEC_DIR_TRANS:
  1463. (*fb_sec_dir)++;
  1464. break;
  1465. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1466. break;
  1467. default:
  1468. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1469. DRMID(plane), mode);
  1470. return -EINVAL;
  1471. }
  1472. }
  1473. return 0;
  1474. }
  1475. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1476. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1477. {
  1478. struct drm_plane *plane;
  1479. const struct drm_plane_state *pstate;
  1480. struct sde_plane_state *sde_pstate;
  1481. uint32_t mode = 0;
  1482. int rc;
  1483. if (!state) {
  1484. SDE_ERROR("invalid state\n");
  1485. return -EINVAL;
  1486. }
  1487. *fb_ns = 0;
  1488. *fb_sec = 0;
  1489. *fb_sec_dir = 0;
  1490. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1491. if (IS_ERR_OR_NULL(pstate)) {
  1492. rc = PTR_ERR(pstate);
  1493. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1494. DRMID(state->crtc), DRMID(plane), rc);
  1495. return rc;
  1496. }
  1497. sde_pstate = to_sde_plane_state(pstate);
  1498. mode = sde_plane_get_property(sde_pstate,
  1499. PLANE_PROP_FB_TRANSLATION_MODE);
  1500. switch (mode) {
  1501. case SDE_DRM_FB_NON_SEC:
  1502. (*fb_ns)++;
  1503. break;
  1504. case SDE_DRM_FB_SEC:
  1505. (*fb_sec)++;
  1506. break;
  1507. case SDE_DRM_FB_SEC_DIR_TRANS:
  1508. (*fb_sec_dir)++;
  1509. break;
  1510. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1511. break;
  1512. default:
  1513. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1514. DRMID(plane), mode);
  1515. return -EINVAL;
  1516. }
  1517. }
  1518. return 0;
  1519. }
  1520. static void _sde_drm_fb_sec_dir_trans(
  1521. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1522. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1523. {
  1524. /* secure display usecase */
  1525. if ((smmu_state->state == ATTACHED)
  1526. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1527. smmu_state->state = catalog->sui_ns_allowed ?
  1528. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1529. smmu_state->secure_level = secure_level;
  1530. smmu_state->transition_type = PRE_COMMIT;
  1531. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1532. if (old_valid_fb)
  1533. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1534. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1535. if (catalog->sui_misr_supported)
  1536. smmu_state->sui_misr_state =
  1537. SUI_MISR_ENABLE_REQ;
  1538. /* secure camera usecase */
  1539. } else if (smmu_state->state == ATTACHED) {
  1540. smmu_state->state = DETACH_SEC_REQ;
  1541. smmu_state->secure_level = secure_level;
  1542. smmu_state->transition_type = PRE_COMMIT;
  1543. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1544. }
  1545. }
  1546. static void _sde_drm_fb_transactions(
  1547. struct sde_kms_smmu_state_data *smmu_state,
  1548. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1549. int *ops)
  1550. {
  1551. if (((smmu_state->state == DETACHED)
  1552. || (smmu_state->state == DETACH_ALL_REQ))
  1553. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1554. && ((smmu_state->state == DETACHED_SEC)
  1555. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1556. smmu_state->state = catalog->sui_ns_allowed ?
  1557. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1558. smmu_state->transition_type = post_commit ?
  1559. POST_COMMIT : PRE_COMMIT;
  1560. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1561. if (old_valid_fb)
  1562. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1563. if (catalog->sui_misr_supported)
  1564. smmu_state->sui_misr_state =
  1565. SUI_MISR_DISABLE_REQ;
  1566. } else if ((smmu_state->state == DETACHED_SEC)
  1567. || (smmu_state->state == DETACH_SEC_REQ)) {
  1568. smmu_state->state = ATTACH_SEC_REQ;
  1569. smmu_state->transition_type = post_commit ?
  1570. POST_COMMIT : PRE_COMMIT;
  1571. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1572. if (old_valid_fb)
  1573. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1574. }
  1575. }
  1576. /**
  1577. * sde_crtc_get_secure_transition_ops - determines the operations that
  1578. * need to be performed before transitioning to secure state
  1579. * This function should be called after swapping the new state
  1580. * @crtc: Pointer to drm crtc structure
  1581. * Returns the bitmask of operations need to be performed, -Error in
  1582. * case of error cases
  1583. */
  1584. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1585. struct drm_crtc_state *old_crtc_state,
  1586. bool old_valid_fb)
  1587. {
  1588. struct drm_plane *plane;
  1589. struct drm_encoder *encoder;
  1590. struct sde_crtc *sde_crtc;
  1591. struct sde_kms *sde_kms;
  1592. struct sde_mdss_cfg *catalog;
  1593. struct sde_kms_smmu_state_data *smmu_state;
  1594. uint32_t translation_mode = 0, secure_level;
  1595. int ops = 0;
  1596. bool post_commit = false;
  1597. if (!crtc || !crtc->state) {
  1598. SDE_ERROR("invalid crtc\n");
  1599. return -EINVAL;
  1600. }
  1601. sde_kms = _sde_crtc_get_kms(crtc);
  1602. if (!sde_kms)
  1603. return -EINVAL;
  1604. smmu_state = &sde_kms->smmu_state;
  1605. smmu_state->prev_state = smmu_state->state;
  1606. smmu_state->prev_secure_level = smmu_state->secure_level;
  1607. sde_crtc = to_sde_crtc(crtc);
  1608. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1609. catalog = sde_kms->catalog;
  1610. /*
  1611. * SMMU operations need to be delayed in case of video mode panels
  1612. * when switching back to non_secure mode
  1613. */
  1614. drm_for_each_encoder_mask(encoder, crtc->dev,
  1615. crtc->state->encoder_mask) {
  1616. if (sde_encoder_is_dsi_display(encoder))
  1617. post_commit |= sde_encoder_check_curr_mode(encoder,
  1618. MSM_DISPLAY_VIDEO_MODE);
  1619. }
  1620. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1621. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1622. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1623. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1624. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1625. if (!plane->state)
  1626. continue;
  1627. translation_mode = sde_plane_get_property(
  1628. to_sde_plane_state(plane->state),
  1629. PLANE_PROP_FB_TRANSLATION_MODE);
  1630. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1631. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1632. DRMID(crtc), translation_mode);
  1633. return -EINVAL;
  1634. }
  1635. /* we can break if we find sec_dir plane */
  1636. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1637. break;
  1638. }
  1639. mutex_lock(&sde_kms->secure_transition_lock);
  1640. switch (translation_mode) {
  1641. case SDE_DRM_FB_SEC_DIR_TRANS:
  1642. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1643. catalog, old_valid_fb, &ops);
  1644. break;
  1645. case SDE_DRM_FB_SEC:
  1646. case SDE_DRM_FB_NON_SEC:
  1647. _sde_drm_fb_transactions(smmu_state, catalog,
  1648. old_valid_fb, post_commit, &ops);
  1649. break;
  1650. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1651. ops = 0;
  1652. break;
  1653. default:
  1654. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1655. DRMID(crtc), translation_mode);
  1656. ops = -EINVAL;
  1657. }
  1658. /* log only during actual transition times */
  1659. if (ops) {
  1660. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1661. DRMID(crtc), smmu_state->state,
  1662. secure_level, smmu_state->secure_level,
  1663. smmu_state->transition_type, ops);
  1664. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1665. smmu_state->state, smmu_state->transition_type,
  1666. smmu_state->secure_level, old_valid_fb,
  1667. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1668. }
  1669. mutex_unlock(&sde_kms->secure_transition_lock);
  1670. return ops;
  1671. }
  1672. /**
  1673. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1674. * LUTs are configured only once during boot
  1675. * @sde_crtc: Pointer to sde crtc
  1676. * @cstate: Pointer to sde crtc state
  1677. */
  1678. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1679. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1680. {
  1681. struct sde_hw_scaler3_lut_cfg *cfg;
  1682. struct sde_kms *sde_kms;
  1683. u32 *lut_data = NULL;
  1684. size_t len = 0;
  1685. int ret = 0;
  1686. if (!sde_crtc || !cstate) {
  1687. SDE_ERROR("invalid args\n");
  1688. return -EINVAL;
  1689. }
  1690. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1691. if (!sde_kms)
  1692. return -EINVAL;
  1693. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1694. return 0;
  1695. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1696. &cstate->property_state, &len, lut_idx);
  1697. if (!lut_data || !len) {
  1698. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1699. lut_idx, lut_data, len);
  1700. lut_data = NULL;
  1701. len = 0;
  1702. }
  1703. cfg = &cstate->scl3_lut_cfg;
  1704. switch (lut_idx) {
  1705. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1706. cfg->dir_lut = lut_data;
  1707. cfg->dir_len = len;
  1708. break;
  1709. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1710. cfg->cir_lut = lut_data;
  1711. cfg->cir_len = len;
  1712. break;
  1713. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1714. cfg->sep_lut = lut_data;
  1715. cfg->sep_len = len;
  1716. break;
  1717. default:
  1718. ret = -EINVAL;
  1719. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1720. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1721. break;
  1722. }
  1723. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1724. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1725. cfg->is_configured);
  1726. return ret;
  1727. }
  1728. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1729. {
  1730. struct sde_crtc *sde_crtc;
  1731. if (!crtc) {
  1732. SDE_ERROR("invalid crtc\n");
  1733. return;
  1734. }
  1735. sde_crtc = to_sde_crtc(crtc);
  1736. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1737. }
  1738. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1739. {
  1740. int i;
  1741. /**
  1742. * Check if sufficient hw resources are
  1743. * available as per target caps & topology
  1744. */
  1745. if (!sde_crtc) {
  1746. SDE_ERROR("invalid argument\n");
  1747. return -EINVAL;
  1748. }
  1749. if (!sde_crtc->num_mixers ||
  1750. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1751. SDE_ERROR("%s: invalid number mixers: %d\n",
  1752. sde_crtc->name, sde_crtc->num_mixers);
  1753. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1754. SDE_EVTLOG_ERROR);
  1755. return -EINVAL;
  1756. }
  1757. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1758. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1759. || !sde_crtc->mixers[i].hw_ds) {
  1760. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1761. sde_crtc->name, i);
  1762. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1763. i, sde_crtc->mixers[i].hw_lm,
  1764. sde_crtc->mixers[i].hw_ctl,
  1765. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1766. return -EINVAL;
  1767. }
  1768. }
  1769. return 0;
  1770. }
  1771. /**
  1772. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1773. * @crtc: Pointer to drm crtc
  1774. */
  1775. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1776. {
  1777. struct sde_crtc *sde_crtc;
  1778. struct sde_crtc_state *cstate;
  1779. struct sde_hw_mixer *hw_lm;
  1780. struct sde_hw_ctl *hw_ctl;
  1781. struct sde_hw_ds *hw_ds;
  1782. struct sde_hw_ds_cfg *cfg;
  1783. struct sde_kms *kms;
  1784. u32 op_mode = 0;
  1785. u32 lm_idx = 0, num_mixers = 0;
  1786. int i, count = 0;
  1787. if (!crtc)
  1788. return;
  1789. sde_crtc = to_sde_crtc(crtc);
  1790. cstate = to_sde_crtc_state(crtc->state);
  1791. kms = _sde_crtc_get_kms(crtc);
  1792. num_mixers = sde_crtc->num_mixers;
  1793. count = cstate->num_ds;
  1794. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1795. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1796. cstate->num_ds_enabled);
  1797. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1798. SDE_DEBUG("no change in settings, skip commit\n");
  1799. } else if (!kms || !kms->catalog) {
  1800. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1801. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1802. SDE_DEBUG("dest scaler feature not supported\n");
  1803. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1804. //do nothing
  1805. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1806. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1807. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1808. } else {
  1809. for (i = 0; i < count; i++) {
  1810. cfg = &cstate->ds_cfg[i];
  1811. if (!cfg->flags)
  1812. continue;
  1813. lm_idx = cfg->idx;
  1814. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1815. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1816. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1817. /* Setup op mode - Dual/single */
  1818. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1819. op_mode |= BIT(hw_ds->idx - DS_0);
  1820. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1821. op_mode |= (cstate->num_ds_enabled ==
  1822. CRTC_DUAL_MIXERS_ONLY) ?
  1823. SDE_DS_OP_MODE_DUAL : 0;
  1824. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1825. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1826. }
  1827. /* Setup scaler */
  1828. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1829. (cfg->flags &
  1830. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1831. if (hw_ds->ops.setup_scaler)
  1832. hw_ds->ops.setup_scaler(hw_ds,
  1833. &cfg->scl3_cfg,
  1834. &cstate->scl3_lut_cfg);
  1835. }
  1836. /*
  1837. * Dest scaler shares the flush bit of the LM in control
  1838. */
  1839. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1840. hw_ctl->ops.update_bitmask_mixer(
  1841. hw_ctl, hw_lm->idx, 1);
  1842. }
  1843. }
  1844. }
  1845. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1846. {
  1847. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1848. struct sde_crtc *sde_crtc;
  1849. struct msm_drm_private *priv;
  1850. struct sde_crtc_frame_event *fevent;
  1851. struct sde_kms_frame_event_cb_data *cb_data;
  1852. struct drm_plane *plane;
  1853. u32 ubwc_error;
  1854. unsigned long flags;
  1855. u32 crtc_id;
  1856. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1857. if (!data) {
  1858. SDE_ERROR("invalid parameters\n");
  1859. return;
  1860. }
  1861. crtc = cb_data->crtc;
  1862. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1863. SDE_ERROR("invalid parameters\n");
  1864. return;
  1865. }
  1866. sde_crtc = to_sde_crtc(crtc);
  1867. priv = crtc->dev->dev_private;
  1868. crtc_id = drm_crtc_index(crtc);
  1869. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1870. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1871. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1872. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1873. struct sde_crtc_frame_event, list);
  1874. if (fevent)
  1875. list_del_init(&fevent->list);
  1876. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1877. if (!fevent) {
  1878. SDE_ERROR("crtc%d event %d overflow\n",
  1879. crtc->base.id, event);
  1880. SDE_EVT32(DRMID(crtc), event);
  1881. return;
  1882. }
  1883. /* log and clear plane ubwc errors if any */
  1884. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1885. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1886. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1887. drm_for_each_plane_mask(plane, crtc->dev,
  1888. sde_crtc->plane_mask_old) {
  1889. ubwc_error = sde_plane_get_ubwc_error(plane);
  1890. if (ubwc_error) {
  1891. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1892. ubwc_error, SDE_EVTLOG_ERROR);
  1893. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1894. DRMID(crtc), DRMID(plane),
  1895. ubwc_error);
  1896. sde_plane_clear_ubwc_error(plane);
  1897. }
  1898. }
  1899. }
  1900. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1901. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1902. sde_crtc->retire_frame_event_time = ktime_get();
  1903. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1904. }
  1905. fevent->event = event;
  1906. fevent->crtc = crtc;
  1907. fevent->connector = cb_data->connector;
  1908. fevent->ts = ktime_get();
  1909. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1910. }
  1911. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1912. struct drm_crtc_state *old_state)
  1913. {
  1914. struct drm_device *dev;
  1915. struct sde_crtc *sde_crtc;
  1916. struct sde_crtc_state *cstate;
  1917. struct drm_connector *conn;
  1918. struct drm_encoder *encoder;
  1919. struct drm_connector_list_iter conn_iter;
  1920. if (!crtc || !crtc->state) {
  1921. SDE_ERROR("invalid crtc\n");
  1922. return;
  1923. }
  1924. dev = crtc->dev;
  1925. sde_crtc = to_sde_crtc(crtc);
  1926. cstate = to_sde_crtc_state(crtc->state);
  1927. SDE_EVT32_VERBOSE(DRMID(crtc));
  1928. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1929. /* identify connectors attached to this crtc */
  1930. cstate->num_connectors = 0;
  1931. drm_connector_list_iter_begin(dev, &conn_iter);
  1932. drm_for_each_connector_iter(conn, &conn_iter)
  1933. if (conn->state && conn->state->crtc == crtc &&
  1934. cstate->num_connectors < MAX_CONNECTORS) {
  1935. encoder = conn->state->best_encoder;
  1936. if (encoder)
  1937. sde_encoder_register_frame_event_callback(
  1938. encoder,
  1939. sde_crtc_frame_event_cb,
  1940. crtc);
  1941. cstate->connectors[cstate->num_connectors++] = conn;
  1942. sde_connector_prepare_fence(conn);
  1943. }
  1944. drm_connector_list_iter_end(&conn_iter);
  1945. /* prepare main output fence */
  1946. sde_fence_prepare(sde_crtc->output_fence);
  1947. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1948. }
  1949. /**
  1950. * sde_crtc_complete_flip - signal pending page_flip events
  1951. * Any pending vblank events are added to the vblank_event_list
  1952. * so that the next vblank interrupt shall signal them.
  1953. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1954. * This API signals any pending PAGE_FLIP events requested through
  1955. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1956. * if file!=NULL, this is preclose potential cancel-flip path
  1957. * @crtc: Pointer to drm crtc structure
  1958. * @file: Pointer to drm file
  1959. */
  1960. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1961. struct drm_file *file)
  1962. {
  1963. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1964. struct drm_device *dev = crtc->dev;
  1965. struct drm_pending_vblank_event *event;
  1966. unsigned long flags;
  1967. spin_lock_irqsave(&dev->event_lock, flags);
  1968. event = sde_crtc->event;
  1969. if (!event)
  1970. goto end;
  1971. /*
  1972. * if regular vblank case (!file) or if cancel-flip from
  1973. * preclose on file that requested flip, then send the
  1974. * event:
  1975. */
  1976. if (!file || (event->base.file_priv == file)) {
  1977. sde_crtc->event = NULL;
  1978. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1979. sde_crtc->name, event);
  1980. SDE_EVT32_VERBOSE(DRMID(crtc));
  1981. drm_crtc_send_vblank_event(crtc, event);
  1982. }
  1983. end:
  1984. spin_unlock_irqrestore(&dev->event_lock, flags);
  1985. }
  1986. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1987. struct drm_crtc_state *cstate)
  1988. {
  1989. struct drm_encoder *encoder;
  1990. if (!crtc || !crtc->dev || !cstate) {
  1991. SDE_ERROR("invalid crtc\n");
  1992. return INTF_MODE_NONE;
  1993. }
  1994. drm_for_each_encoder_mask(encoder, crtc->dev,
  1995. cstate->encoder_mask) {
  1996. /* continue if copy encoder is encountered */
  1997. if (sde_encoder_in_clone_mode(encoder))
  1998. continue;
  1999. return sde_encoder_get_intf_mode(encoder);
  2000. }
  2001. return INTF_MODE_NONE;
  2002. }
  2003. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2004. {
  2005. struct drm_encoder *encoder;
  2006. if (!crtc || !crtc->dev) {
  2007. SDE_ERROR("invalid crtc\n");
  2008. return INTF_MODE_NONE;
  2009. }
  2010. drm_for_each_encoder(encoder, crtc->dev)
  2011. if ((encoder->crtc == crtc)
  2012. && !sde_encoder_in_cont_splash(encoder))
  2013. return sde_encoder_get_fps(encoder);
  2014. return 0;
  2015. }
  2016. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2017. {
  2018. struct drm_encoder *encoder;
  2019. if (!crtc || !crtc->dev) {
  2020. SDE_ERROR("invalid crtc\n");
  2021. return 0;
  2022. }
  2023. drm_for_each_encoder_mask(encoder, crtc->dev,
  2024. crtc->state->encoder_mask) {
  2025. if (!sde_encoder_in_cont_splash(encoder))
  2026. return sde_encoder_get_dfps_maxfps(encoder);
  2027. }
  2028. return 0;
  2029. }
  2030. static void sde_crtc_vblank_cb(void *data)
  2031. {
  2032. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2033. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2034. /* keep statistics on vblank callback - with auto reset via debugfs */
  2035. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2036. sde_crtc->vblank_cb_time = ktime_get();
  2037. else
  2038. sde_crtc->vblank_cb_count++;
  2039. sde_crtc->vblank_last_cb_time = ktime_get();
  2040. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2041. drm_crtc_handle_vblank(crtc);
  2042. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2043. SDE_EVT32_VERBOSE(DRMID(crtc));
  2044. }
  2045. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2046. ktime_t ts, enum sde_fence_event fence_event)
  2047. {
  2048. if (!connector) {
  2049. SDE_ERROR("invalid param\n");
  2050. return;
  2051. }
  2052. SDE_ATRACE_BEGIN("signal_retire_fence");
  2053. sde_connector_complete_commit(connector, ts, fence_event);
  2054. SDE_ATRACE_END("signal_retire_fence");
  2055. }
  2056. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2057. {
  2058. struct msm_drm_private *priv;
  2059. struct sde_crtc_frame_event *fevent;
  2060. struct drm_crtc *crtc;
  2061. struct sde_crtc *sde_crtc;
  2062. struct sde_kms *sde_kms;
  2063. unsigned long flags;
  2064. bool in_clone_mode = false;
  2065. if (!work) {
  2066. SDE_ERROR("invalid work handle\n");
  2067. return;
  2068. }
  2069. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2070. if (!fevent->crtc || !fevent->crtc->state) {
  2071. SDE_ERROR("invalid crtc\n");
  2072. return;
  2073. }
  2074. crtc = fevent->crtc;
  2075. sde_crtc = to_sde_crtc(crtc);
  2076. sde_kms = _sde_crtc_get_kms(crtc);
  2077. if (!sde_kms) {
  2078. SDE_ERROR("invalid kms handle\n");
  2079. return;
  2080. }
  2081. priv = sde_kms->dev->dev_private;
  2082. SDE_ATRACE_BEGIN("crtc_frame_event");
  2083. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2084. ktime_to_ns(fevent->ts));
  2085. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2086. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2087. true : false;
  2088. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2089. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2090. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2091. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2092. /* this should not happen */
  2093. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2094. crtc->base.id,
  2095. ktime_to_ns(fevent->ts),
  2096. atomic_read(&sde_crtc->frame_pending));
  2097. SDE_EVT32(DRMID(crtc), fevent->event,
  2098. SDE_EVTLOG_FUNC_CASE1);
  2099. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2100. /* release bandwidth and other resources */
  2101. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2102. crtc->base.id,
  2103. ktime_to_ns(fevent->ts));
  2104. SDE_EVT32(DRMID(crtc), fevent->event,
  2105. SDE_EVTLOG_FUNC_CASE2);
  2106. sde_core_perf_crtc_release_bw(crtc);
  2107. } else {
  2108. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2109. SDE_EVTLOG_FUNC_CASE3);
  2110. }
  2111. }
  2112. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2113. SDE_ATRACE_BEGIN("signal_release_fence");
  2114. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2115. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2116. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2117. SDE_ATRACE_END("signal_release_fence");
  2118. }
  2119. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2120. /* this api should be called without spin_lock */
  2121. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2122. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2123. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2124. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2125. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2126. crtc->base.id, ktime_to_ns(fevent->ts));
  2127. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2128. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2129. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2130. SDE_ATRACE_END("crtc_frame_event");
  2131. }
  2132. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2133. struct drm_crtc_state *old_state)
  2134. {
  2135. struct sde_crtc *sde_crtc;
  2136. if (!crtc || !crtc->state) {
  2137. SDE_ERROR("invalid crtc\n");
  2138. return;
  2139. }
  2140. sde_crtc = to_sde_crtc(crtc);
  2141. SDE_EVT32_VERBOSE(DRMID(crtc));
  2142. sde_core_perf_crtc_update(crtc, 0, false);
  2143. }
  2144. /**
  2145. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2146. * @cstate: Pointer to sde crtc state
  2147. */
  2148. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2149. {
  2150. if (!cstate) {
  2151. SDE_ERROR("invalid cstate\n");
  2152. return;
  2153. }
  2154. cstate->input_fence_timeout_ns =
  2155. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2156. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2157. }
  2158. /**
  2159. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2160. * @cstate: Pointer to sde crtc state
  2161. */
  2162. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2163. {
  2164. u32 i;
  2165. if (!cstate)
  2166. return;
  2167. for (i = 0; i < cstate->num_dim_layers; i++)
  2168. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2169. cstate->num_dim_layers = 0;
  2170. }
  2171. /**
  2172. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2173. * @cstate: Pointer to sde crtc state
  2174. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2175. */
  2176. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2177. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2178. {
  2179. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2180. struct sde_drm_dim_layer_cfg *user_cfg;
  2181. struct sde_hw_dim_layer *dim_layer;
  2182. u32 count, i;
  2183. struct sde_kms *kms;
  2184. if (!crtc || !cstate) {
  2185. SDE_ERROR("invalid crtc or cstate\n");
  2186. return;
  2187. }
  2188. dim_layer = cstate->dim_layer;
  2189. if (!usr_ptr) {
  2190. /* usr_ptr is null when setting the default property value */
  2191. _sde_crtc_clear_dim_layers_v1(cstate);
  2192. SDE_DEBUG("dim_layer data removed\n");
  2193. goto clear;
  2194. }
  2195. kms = _sde_crtc_get_kms(crtc);
  2196. if (!kms || !kms->catalog) {
  2197. SDE_ERROR("invalid kms\n");
  2198. return;
  2199. }
  2200. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2201. SDE_ERROR("failed to copy dim_layer data\n");
  2202. return;
  2203. }
  2204. count = dim_layer_v1.num_layers;
  2205. if (count > SDE_MAX_DIM_LAYERS) {
  2206. SDE_ERROR("invalid number of dim_layers:%d", count);
  2207. return;
  2208. }
  2209. /* populate from user space */
  2210. cstate->num_dim_layers = count;
  2211. for (i = 0; i < count; i++) {
  2212. user_cfg = &dim_layer_v1.layer_cfg[i];
  2213. dim_layer[i].flags = user_cfg->flags;
  2214. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2215. user_cfg->stage : user_cfg->stage +
  2216. SDE_STAGE_0;
  2217. dim_layer[i].rect.x = user_cfg->rect.x1;
  2218. dim_layer[i].rect.y = user_cfg->rect.y1;
  2219. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2220. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2221. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2222. user_cfg->color_fill.color_0,
  2223. user_cfg->color_fill.color_1,
  2224. user_cfg->color_fill.color_2,
  2225. user_cfg->color_fill.color_3,
  2226. };
  2227. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2228. i, dim_layer[i].flags, dim_layer[i].stage);
  2229. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2230. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2231. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2232. dim_layer[i].color_fill.color_0,
  2233. dim_layer[i].color_fill.color_1,
  2234. dim_layer[i].color_fill.color_2,
  2235. dim_layer[i].color_fill.color_3);
  2236. }
  2237. clear:
  2238. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2239. }
  2240. /**
  2241. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2242. * @sde_crtc : Pointer to sde crtc
  2243. * @cstate : Pointer to sde crtc state
  2244. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2245. */
  2246. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2247. struct sde_crtc_state *cstate,
  2248. void __user *usr_ptr)
  2249. {
  2250. struct sde_drm_dest_scaler_data ds_data;
  2251. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2252. struct sde_drm_scaler_v2 scaler_v2;
  2253. void __user *scaler_v2_usr;
  2254. int i, count;
  2255. if (!sde_crtc || !cstate) {
  2256. SDE_ERROR("invalid sde_crtc/state\n");
  2257. return -EINVAL;
  2258. }
  2259. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2260. if (!usr_ptr) {
  2261. SDE_DEBUG("ds data removed\n");
  2262. return 0;
  2263. }
  2264. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2265. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2266. sde_crtc->name);
  2267. return -EINVAL;
  2268. }
  2269. count = ds_data.num_dest_scaler;
  2270. if (!count) {
  2271. SDE_DEBUG("no ds data available\n");
  2272. return 0;
  2273. }
  2274. if (count > SDE_MAX_DS_COUNT) {
  2275. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2276. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2277. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2278. return -EINVAL;
  2279. }
  2280. /* Populate from user space */
  2281. for (i = 0; i < count; i++) {
  2282. ds_cfg_usr = &ds_data.ds_cfg[i];
  2283. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2284. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2285. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2286. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2287. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2288. if (ds_cfg_usr->scaler_cfg) {
  2289. scaler_v2_usr =
  2290. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2291. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2292. sizeof(scaler_v2))) {
  2293. SDE_ERROR("%s:scaler: copy from user failed\n",
  2294. sde_crtc->name);
  2295. return -EINVAL;
  2296. }
  2297. }
  2298. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2299. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2300. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2301. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2302. scaler_v2.dst_width, scaler_v2.dst_height);
  2303. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2304. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2305. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2306. scaler_v2.dst_width, scaler_v2.dst_height);
  2307. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2308. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2309. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2310. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2311. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2312. ds_cfg_usr->lm_height);
  2313. }
  2314. cstate->num_ds = count;
  2315. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2316. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2317. return 0;
  2318. }
  2319. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2320. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2321. struct sde_hw_ds_cfg *prev_cfg)
  2322. {
  2323. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2324. || !cfg->lm_width || !cfg->lm_height) {
  2325. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2326. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2327. hdisplay, mode->vdisplay);
  2328. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2329. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2330. return -E2BIG;
  2331. }
  2332. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2333. cfg->lm_height != prev_cfg->lm_height)) {
  2334. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2335. crtc->base.id, cfg->lm_width,
  2336. cfg->lm_height, prev_cfg->lm_width,
  2337. prev_cfg->lm_height);
  2338. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2339. prev_cfg->lm_width, prev_cfg->lm_height,
  2340. SDE_EVTLOG_ERROR);
  2341. return -EINVAL;
  2342. }
  2343. return 0;
  2344. }
  2345. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2346. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2347. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2348. u32 max_in_width, u32 max_out_width)
  2349. {
  2350. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2351. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2352. /**
  2353. * Scaler src and dst width shouldn't exceed the maximum
  2354. * width limitation. Also, if there is no partial update
  2355. * dst width and height must match display resolution.
  2356. */
  2357. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2358. cfg->scl3_cfg.dst_width > max_out_width ||
  2359. !cfg->scl3_cfg.src_width[0] ||
  2360. !cfg->scl3_cfg.dst_width ||
  2361. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2362. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2363. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2364. SDE_ERROR("crtc%d: ", crtc->base.id);
  2365. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2366. cfg->scl3_cfg.src_width[0],
  2367. cfg->scl3_cfg.dst_width,
  2368. cfg->scl3_cfg.dst_height,
  2369. hdisplay, mode->vdisplay);
  2370. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2371. sde_crtc->num_mixers, cfg->flags,
  2372. hw_ds->idx - DS_0);
  2373. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2374. cfg->scl3_cfg.enable,
  2375. cfg->scl3_cfg.de.enable);
  2376. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2377. cfg->scl3_cfg.de.enable, cfg->flags,
  2378. max_in_width, max_out_width,
  2379. cfg->scl3_cfg.src_width[0],
  2380. cfg->scl3_cfg.dst_width,
  2381. cfg->scl3_cfg.dst_height, hdisplay,
  2382. mode->vdisplay, sde_crtc->num_mixers,
  2383. SDE_EVTLOG_ERROR);
  2384. cfg->flags &=
  2385. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2386. cfg->flags &=
  2387. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2388. return -EINVAL;
  2389. }
  2390. }
  2391. return 0;
  2392. }
  2393. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2394. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2395. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2396. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2397. {
  2398. int i, ret;
  2399. u32 lm_idx;
  2400. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2401. for (i = 0; i < cstate->num_ds; i++) {
  2402. cfg = &cstate->ds_cfg[i];
  2403. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2404. lm_idx = cfg->idx;
  2405. /**
  2406. * Validate against topology
  2407. * No of dest scalers should match the num of mixers
  2408. * unless it is partial update left only/right only use case
  2409. */
  2410. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2411. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2412. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2413. crtc->base.id, i, lm_idx, cfg->flags);
  2414. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2415. SDE_EVTLOG_ERROR);
  2416. return -EINVAL;
  2417. }
  2418. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2419. if (!max_in_width && !max_out_width) {
  2420. max_in_width = hw_ds->scl->top->maxinputwidth;
  2421. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2422. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2423. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2424. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2425. max_in_width, max_out_width, cstate->num_ds);
  2426. }
  2427. /* Check LM width and height */
  2428. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2429. prev_cfg);
  2430. if (ret)
  2431. return ret;
  2432. /* Check scaler data */
  2433. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2434. hw_ds, cfg, hdisplay,
  2435. max_in_width, max_out_width);
  2436. if (ret)
  2437. return ret;
  2438. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2439. (*num_ds_enable)++;
  2440. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2441. hw_ds->idx - DS_0, cfg->flags);
  2442. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2443. }
  2444. return 0;
  2445. }
  2446. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2447. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2448. {
  2449. struct sde_hw_ds_cfg *cfg;
  2450. int i;
  2451. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2452. cstate->num_ds_enabled, num_ds_enable);
  2453. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2454. cstate->num_ds, cstate->dirty[0]);
  2455. if (cstate->num_ds_enabled != num_ds_enable) {
  2456. /* Disabling destination scaler */
  2457. if (!num_ds_enable) {
  2458. for (i = 0; i < cstate->num_ds; i++) {
  2459. cfg = &cstate->ds_cfg[i];
  2460. cfg->idx = i;
  2461. /* Update scaler settings in disable case */
  2462. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2463. cfg->scl3_cfg.enable = 0;
  2464. cfg->scl3_cfg.de.enable = 0;
  2465. }
  2466. }
  2467. cstate->num_ds_enabled = num_ds_enable;
  2468. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2469. } else {
  2470. if (!cstate->num_ds_enabled)
  2471. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2472. }
  2473. }
  2474. /**
  2475. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2476. * @crtc : Pointer to drm crtc
  2477. * @state : Pointer to drm crtc state
  2478. */
  2479. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2480. struct drm_crtc_state *state)
  2481. {
  2482. struct sde_crtc *sde_crtc;
  2483. struct sde_crtc_state *cstate;
  2484. struct drm_display_mode *mode;
  2485. struct sde_kms *kms;
  2486. struct sde_hw_ds *hw_ds = NULL;
  2487. u32 ret = 0;
  2488. u32 num_ds_enable = 0, hdisplay = 0;
  2489. u32 max_in_width = 0, max_out_width = 0;
  2490. if (!crtc || !state)
  2491. return -EINVAL;
  2492. sde_crtc = to_sde_crtc(crtc);
  2493. cstate = to_sde_crtc_state(state);
  2494. kms = _sde_crtc_get_kms(crtc);
  2495. mode = &state->adjusted_mode;
  2496. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2497. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2498. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2499. return 0;
  2500. }
  2501. if (!kms || !kms->catalog) {
  2502. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2503. return -EINVAL;
  2504. }
  2505. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2506. SDE_DEBUG("dest scaler feature not supported\n");
  2507. return 0;
  2508. }
  2509. if (!sde_crtc->num_mixers) {
  2510. SDE_DEBUG("mixers not allocated\n");
  2511. return 0;
  2512. }
  2513. ret = _sde_validate_hw_resources(sde_crtc);
  2514. if (ret)
  2515. goto err;
  2516. /**
  2517. * No of dest scalers shouldn't exceed hw ds block count and
  2518. * also, match the num of mixers unless it is partial update
  2519. * left only/right only use case - currently PU + DS is not supported
  2520. */
  2521. if (cstate->num_ds > kms->catalog->ds_count ||
  2522. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2523. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2524. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2525. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2526. cstate->ds_cfg[0].flags);
  2527. ret = -EINVAL;
  2528. goto err;
  2529. }
  2530. /**
  2531. * Check if DS needs to be enabled or disabled
  2532. * In case of enable, validate the data
  2533. */
  2534. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2535. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2536. cstate->num_ds, cstate->ds_cfg[0].flags);
  2537. goto disable;
  2538. }
  2539. /* Display resolution */
  2540. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2541. /* Validate the DS data */
  2542. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2543. mode, hw_ds, hdisplay, &num_ds_enable,
  2544. max_in_width, max_out_width);
  2545. if (ret)
  2546. goto err;
  2547. disable:
  2548. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2549. return 0;
  2550. err:
  2551. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2552. return ret;
  2553. }
  2554. /**
  2555. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2556. * @crtc: Pointer to CRTC object
  2557. */
  2558. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2559. {
  2560. struct drm_plane *plane = NULL;
  2561. uint32_t wait_ms = 1;
  2562. ktime_t kt_end, kt_wait;
  2563. int rc = 0;
  2564. SDE_DEBUG("\n");
  2565. if (!crtc || !crtc->state) {
  2566. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2567. return;
  2568. }
  2569. /* use monotonic timer to limit total fence wait time */
  2570. kt_end = ktime_add_ns(ktime_get(),
  2571. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2572. /*
  2573. * Wait for fences sequentially, as all of them need to be signalled
  2574. * before we can proceed.
  2575. *
  2576. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2577. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2578. * that each plane can check its fence status and react appropriately
  2579. * if its fence has timed out. Call input fence wait multiple times if
  2580. * fence wait is interrupted due to interrupt call.
  2581. */
  2582. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2583. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2584. do {
  2585. kt_wait = ktime_sub(kt_end, ktime_get());
  2586. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2587. wait_ms = ktime_to_ms(kt_wait);
  2588. else
  2589. wait_ms = 0;
  2590. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2591. } while (wait_ms && rc == -ERESTARTSYS);
  2592. }
  2593. SDE_ATRACE_END("plane_wait_input_fence");
  2594. }
  2595. static void _sde_crtc_setup_mixer_for_encoder(
  2596. struct drm_crtc *crtc,
  2597. struct drm_encoder *enc)
  2598. {
  2599. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2600. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2601. struct sde_rm *rm = &sde_kms->rm;
  2602. struct sde_crtc_mixer *mixer;
  2603. struct sde_hw_ctl *last_valid_ctl = NULL;
  2604. int i;
  2605. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2606. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2607. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2608. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2609. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2610. /* Set up all the mixers and ctls reserved by this encoder */
  2611. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2612. mixer = &sde_crtc->mixers[i];
  2613. if (!sde_rm_get_hw(rm, &lm_iter))
  2614. break;
  2615. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2616. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2617. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2618. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2619. mixer->hw_lm->idx - LM_0);
  2620. mixer->hw_ctl = last_valid_ctl;
  2621. } else {
  2622. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2623. last_valid_ctl = mixer->hw_ctl;
  2624. sde_crtc->num_ctls++;
  2625. }
  2626. /* Shouldn't happen, mixers are always >= ctls */
  2627. if (!mixer->hw_ctl) {
  2628. SDE_ERROR("no valid ctls found for lm %d\n",
  2629. mixer->hw_lm->idx - LM_0);
  2630. return;
  2631. }
  2632. /* Dspp may be null */
  2633. (void) sde_rm_get_hw(rm, &dspp_iter);
  2634. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2635. /* DS may be null */
  2636. (void) sde_rm_get_hw(rm, &ds_iter);
  2637. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2638. mixer->encoder = enc;
  2639. sde_crtc->num_mixers++;
  2640. SDE_DEBUG("setup mixer %d: lm %d\n",
  2641. i, mixer->hw_lm->idx - LM_0);
  2642. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2643. i, mixer->hw_ctl->idx - CTL_0);
  2644. if (mixer->hw_ds)
  2645. SDE_DEBUG("setup mixer %d: ds %d\n",
  2646. i, mixer->hw_ds->idx - DS_0);
  2647. }
  2648. }
  2649. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2650. {
  2651. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2652. struct drm_encoder *enc;
  2653. sde_crtc->num_ctls = 0;
  2654. sde_crtc->num_mixers = 0;
  2655. sde_crtc->mixers_swapped = false;
  2656. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2657. mutex_lock(&sde_crtc->crtc_lock);
  2658. /* Check for mixers on all encoders attached to this crtc */
  2659. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2660. if (enc->crtc != crtc)
  2661. continue;
  2662. /* avoid overwriting mixers info from a copy encoder */
  2663. if (sde_encoder_in_clone_mode(enc))
  2664. continue;
  2665. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2666. }
  2667. mutex_unlock(&sde_crtc->crtc_lock);
  2668. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2669. }
  2670. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2671. {
  2672. int i;
  2673. struct sde_crtc_state *cstate;
  2674. cstate = to_sde_crtc_state(state);
  2675. cstate->is_ppsplit = false;
  2676. for (i = 0; i < cstate->num_connectors; i++) {
  2677. struct drm_connector *conn = cstate->connectors[i];
  2678. if (sde_connector_get_topology_name(conn) ==
  2679. SDE_RM_TOPOLOGY_PPSPLIT)
  2680. cstate->is_ppsplit = true;
  2681. }
  2682. }
  2683. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2684. struct drm_crtc_state *state)
  2685. {
  2686. struct sde_crtc *sde_crtc;
  2687. struct sde_crtc_state *cstate;
  2688. struct drm_display_mode *adj_mode;
  2689. u32 crtc_split_width;
  2690. int i;
  2691. if (!crtc || !state) {
  2692. SDE_ERROR("invalid args\n");
  2693. return;
  2694. }
  2695. sde_crtc = to_sde_crtc(crtc);
  2696. cstate = to_sde_crtc_state(state);
  2697. adj_mode = &state->adjusted_mode;
  2698. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2699. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2700. cstate->lm_bounds[i].x = crtc_split_width * i;
  2701. cstate->lm_bounds[i].y = 0;
  2702. cstate->lm_bounds[i].w = crtc_split_width;
  2703. cstate->lm_bounds[i].h =
  2704. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2705. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2706. sizeof(cstate->lm_roi[i]));
  2707. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2708. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2709. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2710. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2711. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2712. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2713. }
  2714. drm_mode_debug_printmodeline(adj_mode);
  2715. }
  2716. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2717. {
  2718. struct sde_crtc_mixer mixer;
  2719. /*
  2720. * Use mixer[0] to get hw_ctl which will use ops to clear
  2721. * all blendstages. Clear all blendstages will iterate through
  2722. * all mixers.
  2723. */
  2724. if (sde_crtc->num_mixers) {
  2725. mixer = sde_crtc->mixers[0];
  2726. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2727. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2728. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2729. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2730. }
  2731. }
  2732. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2733. struct drm_crtc_state *old_state)
  2734. {
  2735. struct sde_crtc *sde_crtc;
  2736. struct drm_encoder *encoder;
  2737. struct drm_device *dev;
  2738. struct sde_kms *sde_kms;
  2739. struct drm_plane *plane;
  2740. struct sde_splash_display *splash_display;
  2741. bool cont_splash_enabled = false, apply_cp_prop = false;
  2742. size_t i;
  2743. if (!crtc) {
  2744. SDE_ERROR("invalid crtc\n");
  2745. return;
  2746. }
  2747. if (!crtc->state->enable) {
  2748. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2749. crtc->base.id, crtc->state->enable);
  2750. return;
  2751. }
  2752. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2753. SDE_ERROR("power resource is not enabled\n");
  2754. return;
  2755. }
  2756. sde_kms = _sde_crtc_get_kms(crtc);
  2757. if (!sde_kms)
  2758. return;
  2759. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2760. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2761. sde_crtc = to_sde_crtc(crtc);
  2762. dev = crtc->dev;
  2763. if (!sde_crtc->num_mixers) {
  2764. _sde_crtc_setup_mixers(crtc);
  2765. _sde_crtc_setup_is_ppsplit(crtc->state);
  2766. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2767. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2768. }
  2769. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2770. if (encoder->crtc != crtc)
  2771. continue;
  2772. /* encoder will trigger pending mask now */
  2773. sde_encoder_trigger_kickoff_pending(encoder);
  2774. }
  2775. /* update performance setting */
  2776. sde_core_perf_crtc_update(crtc, 1, false);
  2777. /*
  2778. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2779. * it means we are trying to flush a CRTC whose state is disabled:
  2780. * nothing else needs to be done.
  2781. */
  2782. if (unlikely(!sde_crtc->num_mixers))
  2783. goto end;
  2784. _sde_crtc_blend_setup(crtc, old_state, true);
  2785. _sde_crtc_dest_scaler_setup(crtc);
  2786. if (old_state->mode_changed) {
  2787. sde_core_perf_crtc_update_uidle(crtc, true);
  2788. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2789. if (plane->state && plane->state->fb)
  2790. _sde_plane_set_qos_lut(plane, crtc,
  2791. plane->state->fb);
  2792. }
  2793. }
  2794. /*
  2795. * Since CP properties use AXI buffer to program the
  2796. * HW, check if context bank is in attached state,
  2797. * apply color processing properties only if
  2798. * smmu state is attached,
  2799. */
  2800. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2801. splash_display = &sde_kms->splash_data.splash_display[i];
  2802. if (splash_display->cont_splash_enabled &&
  2803. splash_display->encoder &&
  2804. crtc == splash_display->encoder->crtc)
  2805. cont_splash_enabled = true;
  2806. }
  2807. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2808. true : sde_crtc->enabled;
  2809. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2810. (cont_splash_enabled || apply_cp_prop))
  2811. sde_cp_crtc_apply_properties(crtc);
  2812. /*
  2813. * PP_DONE irq is only used by command mode for now.
  2814. * It is better to request pending before FLUSH and START trigger
  2815. * to make sure no pp_done irq missed.
  2816. * This is safe because no pp_done will happen before SW trigger
  2817. * in command mode.
  2818. */
  2819. end:
  2820. SDE_ATRACE_END("crtc_atomic_begin");
  2821. }
  2822. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2823. struct drm_crtc_state *old_crtc_state)
  2824. {
  2825. struct drm_encoder *encoder;
  2826. struct sde_crtc *sde_crtc;
  2827. struct drm_device *dev;
  2828. struct drm_plane *plane;
  2829. struct msm_drm_private *priv;
  2830. struct sde_crtc_state *cstate;
  2831. struct sde_kms *sde_kms;
  2832. int i;
  2833. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2834. SDE_ERROR("invalid crtc\n");
  2835. return;
  2836. }
  2837. if (!crtc->state->enable) {
  2838. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2839. crtc->base.id, crtc->state->enable);
  2840. return;
  2841. }
  2842. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2843. SDE_ERROR("power resource is not enabled\n");
  2844. return;
  2845. }
  2846. sde_kms = _sde_crtc_get_kms(crtc);
  2847. if (!sde_kms) {
  2848. SDE_ERROR("invalid kms\n");
  2849. return;
  2850. }
  2851. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2852. sde_crtc = to_sde_crtc(crtc);
  2853. cstate = to_sde_crtc_state(crtc->state);
  2854. dev = crtc->dev;
  2855. priv = dev->dev_private;
  2856. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2857. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2858. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2859. false);
  2860. else
  2861. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2862. /*
  2863. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2864. * it means we are trying to flush a CRTC whose state is disabled:
  2865. * nothing else needs to be done.
  2866. */
  2867. if (unlikely(!sde_crtc->num_mixers))
  2868. return;
  2869. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2870. /*
  2871. * For planes without commit update, drm framework will not add
  2872. * those planes to current state since hardware update is not
  2873. * required. However, if those planes were power collapsed since
  2874. * last commit cycle, driver has to restore the hardware state
  2875. * of those planes explicitly here prior to plane flush.
  2876. * Also use this iteration to see if any plane requires cache,
  2877. * so during the perf update driver can activate/deactivate
  2878. * the cache accordingly.
  2879. */
  2880. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2881. sde_crtc->new_perf.llcc_active[i] = false;
  2882. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2883. sde_plane_restore(plane);
  2884. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2885. if (sde_plane_is_cache_required(plane, i))
  2886. sde_crtc->new_perf.llcc_active[i] = true;
  2887. }
  2888. }
  2889. sde_core_perf_crtc_update_llcc(crtc);
  2890. /* wait for acquire fences before anything else is done */
  2891. _sde_crtc_wait_for_fences(crtc);
  2892. if (!cstate->rsc_update) {
  2893. drm_for_each_encoder_mask(encoder, dev,
  2894. crtc->state->encoder_mask) {
  2895. cstate->rsc_client =
  2896. sde_encoder_get_rsc_client(encoder);
  2897. }
  2898. cstate->rsc_update = true;
  2899. }
  2900. /*
  2901. * Final plane updates: Give each plane a chance to complete all
  2902. * required writes/flushing before crtc's "flush
  2903. * everything" call below.
  2904. */
  2905. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2906. if (sde_kms->smmu_state.transition_error)
  2907. sde_plane_set_error(plane, true);
  2908. sde_plane_flush(plane);
  2909. }
  2910. /* Kickoff will be scheduled by outer layer */
  2911. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2912. }
  2913. /**
  2914. * sde_crtc_destroy_state - state destroy hook
  2915. * @crtc: drm CRTC
  2916. * @state: CRTC state object to release
  2917. */
  2918. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2919. struct drm_crtc_state *state)
  2920. {
  2921. struct sde_crtc *sde_crtc;
  2922. struct sde_crtc_state *cstate;
  2923. struct drm_encoder *enc;
  2924. struct sde_kms *sde_kms;
  2925. if (!crtc || !state) {
  2926. SDE_ERROR("invalid argument(s)\n");
  2927. return;
  2928. }
  2929. sde_crtc = to_sde_crtc(crtc);
  2930. cstate = to_sde_crtc_state(state);
  2931. sde_kms = _sde_crtc_get_kms(crtc);
  2932. if (!sde_kms) {
  2933. SDE_ERROR("invalid sde_kms\n");
  2934. return;
  2935. }
  2936. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2937. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2938. sde_rm_release(&sde_kms->rm, enc, true);
  2939. __drm_atomic_helper_crtc_destroy_state(state);
  2940. /* destroy value helper */
  2941. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2942. &cstate->property_state);
  2943. }
  2944. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2945. {
  2946. struct sde_crtc *sde_crtc;
  2947. int i;
  2948. if (!crtc) {
  2949. SDE_ERROR("invalid argument\n");
  2950. return -EINVAL;
  2951. }
  2952. sde_crtc = to_sde_crtc(crtc);
  2953. if (!atomic_read(&sde_crtc->frame_pending)) {
  2954. SDE_DEBUG("no frames pending\n");
  2955. return 0;
  2956. }
  2957. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2958. /*
  2959. * flush all the event thread work to make sure all the
  2960. * FRAME_EVENTS from encoder are propagated to crtc
  2961. */
  2962. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2963. if (list_empty(&sde_crtc->frame_events[i].list))
  2964. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2965. }
  2966. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2967. return 0;
  2968. }
  2969. /**
  2970. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2971. * @crtc: Pointer to crtc structure
  2972. */
  2973. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2974. {
  2975. struct drm_plane *plane;
  2976. struct drm_plane_state *state;
  2977. struct sde_crtc *sde_crtc;
  2978. struct sde_crtc_mixer *mixer;
  2979. struct sde_hw_ctl *ctl;
  2980. if (!crtc)
  2981. return;
  2982. sde_crtc = to_sde_crtc(crtc);
  2983. mixer = sde_crtc->mixers;
  2984. if (!mixer)
  2985. return;
  2986. ctl = mixer->hw_ctl;
  2987. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2988. state = plane->state;
  2989. if (!state)
  2990. continue;
  2991. /* clear plane flush bitmask */
  2992. sde_plane_ctl_flush(plane, ctl, false);
  2993. }
  2994. }
  2995. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2996. struct drm_crtc_state *old_state)
  2997. {
  2998. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2999. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  3000. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3001. struct msm_drm_private *priv;
  3002. struct msm_drm_thread *event_thread;
  3003. int idle_time = 0;
  3004. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3005. return;
  3006. priv = sde_kms->dev->dev_private;
  3007. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3008. if (!idle_time ||
  3009. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3010. MSM_DISPLAY_VIDEO_MODE) ||
  3011. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3012. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3013. return;
  3014. /* schedule the idle notify delayed work */
  3015. event_thread = &priv->event_thread[crtc->index];
  3016. kthread_mod_delayed_work(&event_thread->worker,
  3017. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3018. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3019. }
  3020. /**
  3021. * sde_crtc_reset_hw - attempt hardware reset on errors
  3022. * @crtc: Pointer to DRM crtc instance
  3023. * @old_state: Pointer to crtc state for previous commit
  3024. * @recovery_events: Whether or not recovery events are enabled
  3025. * Returns: Zero if current commit should still be attempted
  3026. */
  3027. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3028. bool recovery_events)
  3029. {
  3030. struct drm_plane *plane_halt[MAX_PLANES];
  3031. struct drm_plane *plane;
  3032. struct drm_encoder *encoder;
  3033. struct sde_crtc *sde_crtc;
  3034. struct sde_crtc_state *cstate;
  3035. struct sde_hw_ctl *ctl;
  3036. signed int i, plane_count;
  3037. int rc;
  3038. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3039. return -EINVAL;
  3040. sde_crtc = to_sde_crtc(crtc);
  3041. cstate = to_sde_crtc_state(crtc->state);
  3042. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3043. /* optionally generate a panic instead of performing a h/w reset */
  3044. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3045. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3046. ctl = sde_crtc->mixers[i].hw_ctl;
  3047. if (!ctl || !ctl->ops.reset)
  3048. continue;
  3049. rc = ctl->ops.reset(ctl);
  3050. if (rc) {
  3051. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3052. crtc->base.id, ctl->idx - CTL_0);
  3053. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3054. SDE_EVTLOG_ERROR);
  3055. break;
  3056. }
  3057. }
  3058. /* Early out if simple ctl reset succeeded */
  3059. if (i == sde_crtc->num_ctls)
  3060. return 0;
  3061. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3062. /* force all components in the system into reset at the same time */
  3063. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3064. ctl = sde_crtc->mixers[i].hw_ctl;
  3065. if (!ctl || !ctl->ops.hard_reset)
  3066. continue;
  3067. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3068. ctl->ops.hard_reset(ctl, true);
  3069. }
  3070. plane_count = 0;
  3071. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3072. if (plane_count >= ARRAY_SIZE(plane_halt))
  3073. break;
  3074. plane_halt[plane_count++] = plane;
  3075. sde_plane_halt_requests(plane, true);
  3076. sde_plane_set_revalidate(plane, true);
  3077. }
  3078. /* provide safe "border color only" commit configuration for later */
  3079. _sde_crtc_remove_pipe_flush(crtc);
  3080. _sde_crtc_blend_setup(crtc, old_state, false);
  3081. /* take h/w components out of reset */
  3082. for (i = plane_count - 1; i >= 0; --i)
  3083. sde_plane_halt_requests(plane_halt[i], false);
  3084. /* attempt to poll for start of frame cycle before reset release */
  3085. list_for_each_entry(encoder,
  3086. &crtc->dev->mode_config.encoder_list, head) {
  3087. if (encoder->crtc != crtc)
  3088. continue;
  3089. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3090. sde_encoder_poll_line_counts(encoder);
  3091. }
  3092. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3093. ctl = sde_crtc->mixers[i].hw_ctl;
  3094. if (!ctl || !ctl->ops.hard_reset)
  3095. continue;
  3096. ctl->ops.hard_reset(ctl, false);
  3097. }
  3098. list_for_each_entry(encoder,
  3099. &crtc->dev->mode_config.encoder_list, head) {
  3100. if (encoder->crtc != crtc)
  3101. continue;
  3102. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3103. sde_encoder_kickoff(encoder, false, true);
  3104. }
  3105. /* panic the device if VBIF is not in good state */
  3106. return !recovery_events ? 0 : -EAGAIN;
  3107. }
  3108. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3109. struct drm_crtc_state *old_state)
  3110. {
  3111. struct drm_encoder *encoder;
  3112. struct drm_device *dev;
  3113. struct sde_crtc *sde_crtc;
  3114. struct sde_kms *sde_kms;
  3115. struct sde_crtc_state *cstate;
  3116. bool is_error = false;
  3117. unsigned long flags;
  3118. enum sde_crtc_idle_pc_state idle_pc_state;
  3119. struct sde_encoder_kickoff_params params = { 0 };
  3120. if (!crtc) {
  3121. SDE_ERROR("invalid argument\n");
  3122. return;
  3123. }
  3124. dev = crtc->dev;
  3125. sde_crtc = to_sde_crtc(crtc);
  3126. sde_kms = _sde_crtc_get_kms(crtc);
  3127. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3128. SDE_ERROR("invalid argument\n");
  3129. return;
  3130. }
  3131. cstate = to_sde_crtc_state(crtc->state);
  3132. /*
  3133. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3134. * it means we are trying to start a CRTC whose state is disabled:
  3135. * nothing else needs to be done.
  3136. */
  3137. if (unlikely(!sde_crtc->num_mixers))
  3138. return;
  3139. SDE_ATRACE_BEGIN("crtc_commit");
  3140. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3141. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3142. if (encoder->crtc != crtc)
  3143. continue;
  3144. /*
  3145. * Encoder will flush/start now, unless it has a tx pending.
  3146. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3147. */
  3148. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3149. crtc->state);
  3150. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3151. sde_crtc->needs_hw_reset = true;
  3152. if (idle_pc_state != IDLE_PC_NONE)
  3153. sde_encoder_control_idle_pc(encoder,
  3154. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3155. }
  3156. /*
  3157. * Optionally attempt h/w recovery if any errors were detected while
  3158. * preparing for the kickoff
  3159. */
  3160. if (sde_crtc->needs_hw_reset) {
  3161. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3162. if (sde_crtc->frame_trigger_mode
  3163. != FRAME_DONE_WAIT_POSTED_START &&
  3164. sde_crtc_reset_hw(crtc, old_state,
  3165. params.recovery_events_enabled))
  3166. is_error = true;
  3167. sde_crtc->needs_hw_reset = false;
  3168. }
  3169. sde_crtc_calc_fps(sde_crtc);
  3170. SDE_ATRACE_BEGIN("flush_event_thread");
  3171. _sde_crtc_flush_event_thread(crtc);
  3172. SDE_ATRACE_END("flush_event_thread");
  3173. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3174. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3175. /* acquire bandwidth and other resources */
  3176. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3177. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3178. } else {
  3179. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3180. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3181. }
  3182. sde_crtc->play_count++;
  3183. sde_vbif_clear_errors(sde_kms);
  3184. if (is_error) {
  3185. _sde_crtc_remove_pipe_flush(crtc);
  3186. _sde_crtc_blend_setup(crtc, old_state, false);
  3187. }
  3188. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3189. if (encoder->crtc != crtc)
  3190. continue;
  3191. sde_encoder_kickoff(encoder, false, true);
  3192. }
  3193. /* store the event after frame trigger */
  3194. if (sde_crtc->event) {
  3195. WARN_ON(sde_crtc->event);
  3196. } else {
  3197. spin_lock_irqsave(&dev->event_lock, flags);
  3198. sde_crtc->event = crtc->state->event;
  3199. spin_unlock_irqrestore(&dev->event_lock, flags);
  3200. }
  3201. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3202. SDE_ATRACE_END("crtc_commit");
  3203. }
  3204. /**
  3205. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3206. * @sde_crtc: Pointer to sde crtc structure
  3207. * @enable: Whether to enable/disable vblanks
  3208. *
  3209. * @Return: error code
  3210. */
  3211. static int _sde_crtc_vblank_enable_no_lock(
  3212. struct sde_crtc *sde_crtc, bool enable)
  3213. {
  3214. struct drm_crtc *crtc;
  3215. struct drm_encoder *enc;
  3216. if (!sde_crtc) {
  3217. SDE_ERROR("invalid crtc\n");
  3218. return -EINVAL;
  3219. }
  3220. crtc = &sde_crtc->base;
  3221. if (enable) {
  3222. int ret;
  3223. /* drop lock since power crtc cb may try to re-acquire lock */
  3224. mutex_unlock(&sde_crtc->crtc_lock);
  3225. ret = pm_runtime_get_sync(crtc->dev->dev);
  3226. mutex_lock(&sde_crtc->crtc_lock);
  3227. if (ret < 0)
  3228. return ret;
  3229. drm_for_each_encoder_mask(enc, crtc->dev,
  3230. crtc->state->encoder_mask) {
  3231. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3232. sde_crtc->enabled);
  3233. sde_encoder_register_vblank_callback(enc,
  3234. sde_crtc_vblank_cb, (void *)crtc);
  3235. }
  3236. } else {
  3237. drm_for_each_encoder_mask(enc, crtc->dev,
  3238. crtc->state->encoder_mask) {
  3239. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3240. sde_crtc->enabled);
  3241. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3242. }
  3243. /* drop lock since power crtc cb may try to re-acquire lock */
  3244. mutex_unlock(&sde_crtc->crtc_lock);
  3245. pm_runtime_put_sync(crtc->dev->dev);
  3246. mutex_lock(&sde_crtc->crtc_lock);
  3247. }
  3248. return 0;
  3249. }
  3250. /**
  3251. * sde_crtc_duplicate_state - state duplicate hook
  3252. * @crtc: Pointer to drm crtc structure
  3253. * @Returns: Pointer to new drm_crtc_state structure
  3254. */
  3255. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3256. {
  3257. struct sde_crtc *sde_crtc;
  3258. struct sde_crtc_state *cstate, *old_cstate;
  3259. if (!crtc || !crtc->state) {
  3260. SDE_ERROR("invalid argument(s)\n");
  3261. return NULL;
  3262. }
  3263. sde_crtc = to_sde_crtc(crtc);
  3264. old_cstate = to_sde_crtc_state(crtc->state);
  3265. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3266. if (!cstate) {
  3267. SDE_ERROR("failed to allocate state\n");
  3268. return NULL;
  3269. }
  3270. /* duplicate value helper */
  3271. msm_property_duplicate_state(&sde_crtc->property_info,
  3272. old_cstate, cstate,
  3273. &cstate->property_state, cstate->property_values);
  3274. /* duplicate base helper */
  3275. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3276. return &cstate->base;
  3277. }
  3278. /**
  3279. * sde_crtc_reset - reset hook for CRTCs
  3280. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3281. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3282. * @crtc: Pointer to drm crtc structure
  3283. */
  3284. static void sde_crtc_reset(struct drm_crtc *crtc)
  3285. {
  3286. struct sde_crtc *sde_crtc;
  3287. struct sde_crtc_state *cstate;
  3288. if (!crtc) {
  3289. SDE_ERROR("invalid crtc\n");
  3290. return;
  3291. }
  3292. /* revert suspend actions, if necessary */
  3293. if (!sde_crtc_is_reset_required(crtc)) {
  3294. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3295. return;
  3296. }
  3297. /* remove previous state, if present */
  3298. if (crtc->state) {
  3299. sde_crtc_destroy_state(crtc, crtc->state);
  3300. crtc->state = 0;
  3301. }
  3302. sde_crtc = to_sde_crtc(crtc);
  3303. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3304. if (!cstate) {
  3305. SDE_ERROR("failed to allocate state\n");
  3306. return;
  3307. }
  3308. /* reset value helper */
  3309. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3310. &cstate->property_state,
  3311. cstate->property_values);
  3312. _sde_crtc_set_input_fence_timeout(cstate);
  3313. cstate->base.crtc = crtc;
  3314. crtc->state = &cstate->base;
  3315. }
  3316. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3317. {
  3318. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3319. struct sde_hw_mixer *hw_lm;
  3320. int lm_idx;
  3321. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3322. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3323. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3324. hw_lm->cfg.out_width = 0;
  3325. hw_lm->cfg.out_height = 0;
  3326. }
  3327. SDE_EVT32(DRMID(crtc));
  3328. }
  3329. static void sde_crtc_reset_sw_state_for_ipc(struct drm_crtc *crtc)
  3330. {
  3331. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3332. struct drm_plane *plane;
  3333. /* mark planes, mixers, and other blocks dirty for next update */
  3334. drm_atomic_crtc_for_each_plane(plane, crtc)
  3335. sde_plane_set_revalidate(plane, true);
  3336. /* mark mixers dirty for next update */
  3337. sde_crtc_clear_cached_mixer_cfg(crtc);
  3338. /* mark other properties which need to be dirty for next update */
  3339. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3340. if (cstate->num_ds_enabled)
  3341. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3342. }
  3343. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3344. {
  3345. struct sde_crtc *sde_crtc;
  3346. struct sde_crtc_state *cstate;
  3347. struct drm_encoder *encoder;
  3348. sde_crtc = to_sde_crtc(crtc);
  3349. cstate = to_sde_crtc_state(crtc->state);
  3350. /* restore encoder; crtc will be programmed during commit */
  3351. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3352. sde_encoder_virt_restore(encoder);
  3353. /* restore UIDLE */
  3354. sde_core_perf_crtc_update_uidle(crtc, true);
  3355. sde_cp_crtc_post_ipc(crtc);
  3356. }
  3357. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3358. {
  3359. struct drm_crtc *crtc = arg;
  3360. struct sde_crtc *sde_crtc;
  3361. struct drm_encoder *encoder;
  3362. u32 power_on;
  3363. unsigned long flags;
  3364. struct sde_crtc_irq_info *node = NULL;
  3365. int ret = 0;
  3366. struct drm_event event;
  3367. if (!crtc) {
  3368. SDE_ERROR("invalid crtc\n");
  3369. return;
  3370. }
  3371. sde_crtc = to_sde_crtc(crtc);
  3372. mutex_lock(&sde_crtc->crtc_lock);
  3373. SDE_EVT32(DRMID(crtc), event_type);
  3374. switch (event_type) {
  3375. case SDE_POWER_EVENT_POST_ENABLE:
  3376. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3377. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3378. ret = 0;
  3379. if (node->func)
  3380. ret = node->func(crtc, true, &node->irq);
  3381. if (ret)
  3382. SDE_ERROR("%s failed to enable event %x\n",
  3383. sde_crtc->name, node->event);
  3384. }
  3385. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3386. sde_crtc_post_ipc(crtc);
  3387. break;
  3388. case SDE_POWER_EVENT_PRE_DISABLE:
  3389. drm_for_each_encoder_mask(encoder, crtc->dev,
  3390. crtc->state->encoder_mask) {
  3391. /*
  3392. * disable the vsync source after updating the
  3393. * rsc state. rsc state update might have vsync wait
  3394. * and vsync source must be disabled after it.
  3395. * It will avoid generating any vsync from this point
  3396. * till mode-2 entry. It is SW workaround for HW
  3397. * limitation and should not be removed without
  3398. * checking the updated design.
  3399. */
  3400. sde_encoder_control_te(encoder, false);
  3401. }
  3402. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3403. node = NULL;
  3404. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3405. ret = 0;
  3406. if (node->func)
  3407. ret = node->func(crtc, false, &node->irq);
  3408. if (ret)
  3409. SDE_ERROR("%s failed to disable event %x\n",
  3410. sde_crtc->name, node->event);
  3411. }
  3412. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3413. sde_cp_crtc_pre_ipc(crtc);
  3414. break;
  3415. case SDE_POWER_EVENT_POST_DISABLE:
  3416. sde_crtc_reset_sw_state_for_ipc(crtc);
  3417. sde_cp_crtc_suspend(crtc);
  3418. event.type = DRM_EVENT_SDE_POWER;
  3419. event.length = sizeof(power_on);
  3420. power_on = 0;
  3421. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3422. (u8 *)&power_on);
  3423. break;
  3424. default:
  3425. SDE_DEBUG("event:%d not handled\n", event_type);
  3426. break;
  3427. }
  3428. mutex_unlock(&sde_crtc->crtc_lock);
  3429. }
  3430. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3431. {
  3432. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3433. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3434. /* mark mixer cfgs dirty before wiping them */
  3435. sde_crtc_clear_cached_mixer_cfg(crtc);
  3436. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3437. sde_crtc->num_mixers = 0;
  3438. sde_crtc->mixers_swapped = false;
  3439. /* disable clk & bw control until clk & bw properties are set */
  3440. cstate->bw_control = false;
  3441. cstate->bw_split_vote = false;
  3442. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3443. }
  3444. static void sde_crtc_disable(struct drm_crtc *crtc)
  3445. {
  3446. struct sde_kms *sde_kms;
  3447. struct sde_crtc *sde_crtc;
  3448. struct sde_crtc_state *cstate;
  3449. struct drm_encoder *encoder;
  3450. struct msm_drm_private *priv;
  3451. unsigned long flags;
  3452. struct sde_crtc_irq_info *node = NULL;
  3453. struct drm_event event;
  3454. u32 power_on;
  3455. bool in_cont_splash = false;
  3456. int ret, i;
  3457. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3458. SDE_ERROR("invalid crtc\n");
  3459. return;
  3460. }
  3461. sde_kms = _sde_crtc_get_kms(crtc);
  3462. if (!sde_kms) {
  3463. SDE_ERROR("invalid kms\n");
  3464. return;
  3465. }
  3466. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3467. SDE_ERROR("power resource is not enabled\n");
  3468. return;
  3469. }
  3470. sde_crtc = to_sde_crtc(crtc);
  3471. cstate = to_sde_crtc_state(crtc->state);
  3472. priv = crtc->dev->dev_private;
  3473. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3474. drm_crtc_vblank_off(crtc);
  3475. mutex_lock(&sde_crtc->crtc_lock);
  3476. SDE_EVT32_VERBOSE(DRMID(crtc));
  3477. /* update color processing on suspend */
  3478. event.type = DRM_EVENT_CRTC_POWER;
  3479. event.length = sizeof(u32);
  3480. sde_cp_crtc_suspend(crtc);
  3481. power_on = 0;
  3482. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3483. (u8 *)&power_on);
  3484. if (atomic_read(&sde_crtc->frame_pending)) {
  3485. mutex_unlock(&sde_crtc->crtc_lock);
  3486. _sde_crtc_flush_event_thread(crtc);
  3487. mutex_lock(&sde_crtc->crtc_lock);
  3488. }
  3489. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3490. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3491. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3492. crtc->state->active, crtc->state->enable);
  3493. sde_crtc->enabled = false;
  3494. /* Try to disable uidle */
  3495. sde_core_perf_crtc_update_uidle(crtc, false);
  3496. if (atomic_read(&sde_crtc->frame_pending)) {
  3497. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3498. atomic_read(&sde_crtc->frame_pending));
  3499. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3500. SDE_EVTLOG_FUNC_CASE2);
  3501. sde_core_perf_crtc_release_bw(crtc);
  3502. atomic_set(&sde_crtc->frame_pending, 0);
  3503. }
  3504. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3505. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3506. ret = 0;
  3507. if (node->func)
  3508. ret = node->func(crtc, false, &node->irq);
  3509. if (ret)
  3510. SDE_ERROR("%s failed to disable event %x\n",
  3511. sde_crtc->name, node->event);
  3512. }
  3513. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3514. drm_for_each_encoder_mask(encoder, crtc->dev,
  3515. crtc->state->encoder_mask) {
  3516. if (sde_encoder_in_cont_splash(encoder)) {
  3517. in_cont_splash = true;
  3518. break;
  3519. }
  3520. }
  3521. /* avoid clk/bw downvote if cont-splash is enabled */
  3522. if (!in_cont_splash)
  3523. sde_core_perf_crtc_update(crtc, 0, true);
  3524. drm_for_each_encoder_mask(encoder, crtc->dev,
  3525. crtc->state->encoder_mask) {
  3526. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3527. cstate->rsc_client = NULL;
  3528. cstate->rsc_update = false;
  3529. /*
  3530. * reset idle power-collapse to original state during suspend;
  3531. * user-mode will change the state on resume, if required
  3532. */
  3533. if (sde_kms->catalog->has_idle_pc)
  3534. sde_encoder_control_idle_pc(encoder, true);
  3535. }
  3536. if (sde_crtc->power_event) {
  3537. sde_power_handle_unregister_event(&priv->phandle,
  3538. sde_crtc->power_event);
  3539. sde_crtc->power_event = NULL;
  3540. }
  3541. /**
  3542. * All callbacks are unregistered and frame done waits are complete
  3543. * at this point. No buffers are accessed by hardware.
  3544. * reset the fence timeline if crtc will not be enabled for this commit
  3545. */
  3546. if (!crtc->state->active || !crtc->state->enable) {
  3547. sde_fence_signal(sde_crtc->output_fence,
  3548. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3549. for (i = 0; i < cstate->num_connectors; ++i)
  3550. sde_connector_commit_reset(cstate->connectors[i],
  3551. ktime_get());
  3552. }
  3553. _sde_crtc_reset(crtc);
  3554. sde_cp_crtc_disable(crtc);
  3555. mutex_unlock(&sde_crtc->crtc_lock);
  3556. }
  3557. static void sde_crtc_enable(struct drm_crtc *crtc,
  3558. struct drm_crtc_state *old_crtc_state)
  3559. {
  3560. struct sde_crtc *sde_crtc;
  3561. struct drm_encoder *encoder;
  3562. struct msm_drm_private *priv;
  3563. unsigned long flags;
  3564. struct sde_crtc_irq_info *node = NULL;
  3565. struct drm_event event;
  3566. u32 power_on;
  3567. int ret, i;
  3568. struct sde_crtc_state *cstate;
  3569. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3570. SDE_ERROR("invalid crtc\n");
  3571. return;
  3572. }
  3573. priv = crtc->dev->dev_private;
  3574. cstate = to_sde_crtc_state(crtc->state);
  3575. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3576. SDE_ERROR("power resource is not enabled\n");
  3577. return;
  3578. }
  3579. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3580. SDE_EVT32_VERBOSE(DRMID(crtc));
  3581. sde_crtc = to_sde_crtc(crtc);
  3582. /*
  3583. * Avoid drm_crtc_vblank_on during seamless DMS case
  3584. * when CRTC is already in enabled state
  3585. */
  3586. if (!sde_crtc->enabled)
  3587. drm_crtc_vblank_on(crtc);
  3588. mutex_lock(&sde_crtc->crtc_lock);
  3589. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3590. /*
  3591. * Try to enable uidle (if possible), we do this before the call
  3592. * to return early during seamless dms mode, so any fps
  3593. * change is also consider to enable/disable UIDLE
  3594. */
  3595. sde_core_perf_crtc_update_uidle(crtc, true);
  3596. /* return early if crtc is already enabled, do this after UIDLE check */
  3597. if (sde_crtc->enabled) {
  3598. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3599. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3600. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3601. sde_crtc->name);
  3602. else
  3603. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3604. mutex_unlock(&sde_crtc->crtc_lock);
  3605. return;
  3606. }
  3607. drm_for_each_encoder_mask(encoder, crtc->dev,
  3608. crtc->state->encoder_mask) {
  3609. sde_encoder_register_frame_event_callback(encoder,
  3610. sde_crtc_frame_event_cb, crtc);
  3611. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3612. sde_encoder_check_curr_mode(encoder,
  3613. MSM_DISPLAY_VIDEO_MODE));
  3614. }
  3615. sde_crtc->enabled = true;
  3616. sde_cp_crtc_enable(crtc);
  3617. /* update color processing on resume */
  3618. event.type = DRM_EVENT_CRTC_POWER;
  3619. event.length = sizeof(u32);
  3620. sde_cp_crtc_resume(crtc);
  3621. power_on = 1;
  3622. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3623. (u8 *)&power_on);
  3624. mutex_unlock(&sde_crtc->crtc_lock);
  3625. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3626. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3627. ret = 0;
  3628. if (node->func)
  3629. ret = node->func(crtc, true, &node->irq);
  3630. if (ret)
  3631. SDE_ERROR("%s failed to enable event %x\n",
  3632. sde_crtc->name, node->event);
  3633. }
  3634. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3635. sde_crtc->power_event = sde_power_handle_register_event(
  3636. &priv->phandle,
  3637. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3638. SDE_POWER_EVENT_PRE_DISABLE,
  3639. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3640. /* Enable ESD thread */
  3641. for (i = 0; i < cstate->num_connectors; i++)
  3642. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3643. }
  3644. /* no input validation - caller API has all the checks */
  3645. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3646. struct plane_state pstates[], int cnt)
  3647. {
  3648. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3649. struct drm_display_mode *mode = &state->adjusted_mode;
  3650. const struct drm_plane_state *pstate;
  3651. struct sde_plane_state *sde_pstate;
  3652. int rc = 0, i;
  3653. /* Check dim layer rect bounds and stage */
  3654. for (i = 0; i < cstate->num_dim_layers; i++) {
  3655. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3656. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3657. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3658. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3659. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3660. (!cstate->dim_layer[i].rect.w) ||
  3661. (!cstate->dim_layer[i].rect.h)) {
  3662. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3663. cstate->dim_layer[i].rect.x,
  3664. cstate->dim_layer[i].rect.y,
  3665. cstate->dim_layer[i].rect.w,
  3666. cstate->dim_layer[i].rect.h,
  3667. cstate->dim_layer[i].stage);
  3668. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3669. mode->vdisplay);
  3670. rc = -E2BIG;
  3671. goto end;
  3672. }
  3673. }
  3674. /* log all src and excl_rect, useful for debugging */
  3675. for (i = 0; i < cnt; i++) {
  3676. pstate = pstates[i].drm_pstate;
  3677. sde_pstate = to_sde_plane_state(pstate);
  3678. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3679. pstate->plane->base.id, pstates[i].stage,
  3680. pstate->crtc_x, pstate->crtc_y,
  3681. pstate->crtc_w, pstate->crtc_h,
  3682. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3683. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3684. }
  3685. end:
  3686. return rc;
  3687. }
  3688. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3689. struct drm_crtc_state *state, struct plane_state pstates[],
  3690. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3691. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3692. {
  3693. struct drm_plane *plane;
  3694. int i;
  3695. if (secure == SDE_DRM_SEC_ONLY) {
  3696. /*
  3697. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3698. * - fb_sec_dir is for secure camera preview and
  3699. * secure display use case
  3700. * - fb_sec is for secure video playback
  3701. * - fb_ns is for normal non secure use cases
  3702. */
  3703. if (fb_ns || fb_sec) {
  3704. SDE_ERROR(
  3705. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3706. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3707. return -EINVAL;
  3708. }
  3709. /*
  3710. * - only one blending stage is allowed in sec_crtc
  3711. * - validate if pipe is allowed for sec-ui updates
  3712. */
  3713. for (i = 1; i < cnt; i++) {
  3714. if (!pstates[i].drm_pstate
  3715. || !pstates[i].drm_pstate->plane) {
  3716. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3717. DRMID(crtc), i);
  3718. return -EINVAL;
  3719. }
  3720. plane = pstates[i].drm_pstate->plane;
  3721. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3722. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3723. DRMID(crtc), plane->base.id);
  3724. return -EINVAL;
  3725. } else if (pstates[i].stage != pstates[i-1].stage) {
  3726. SDE_ERROR(
  3727. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3728. DRMID(crtc), i, pstates[i].stage,
  3729. i-1, pstates[i-1].stage);
  3730. return -EINVAL;
  3731. }
  3732. }
  3733. /* check if all the dim_layers are in the same stage */
  3734. for (i = 1; i < cstate->num_dim_layers; i++) {
  3735. if (cstate->dim_layer[i].stage !=
  3736. cstate->dim_layer[i-1].stage) {
  3737. SDE_ERROR(
  3738. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3739. DRMID(crtc),
  3740. i, cstate->dim_layer[i].stage,
  3741. i-1, cstate->dim_layer[i-1].stage);
  3742. return -EINVAL;
  3743. }
  3744. }
  3745. /*
  3746. * if secure-ui supported blendstage is specified,
  3747. * - fail empty commit
  3748. * - validate dim_layer or plane is staged in the supported
  3749. * blendstage
  3750. */
  3751. if (sde_kms->catalog->sui_supported_blendstage) {
  3752. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3753. cstate->dim_layer[0].stage;
  3754. if (!sde_kms->catalog->has_base_layer)
  3755. sec_stage -= SDE_STAGE_0;
  3756. if ((!cnt && !cstate->num_dim_layers) ||
  3757. (sde_kms->catalog->sui_supported_blendstage
  3758. != sec_stage)) {
  3759. SDE_ERROR(
  3760. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3761. DRMID(crtc), cnt,
  3762. cstate->num_dim_layers, sec_stage);
  3763. return -EINVAL;
  3764. }
  3765. }
  3766. }
  3767. return 0;
  3768. }
  3769. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3770. struct drm_crtc_state *state, int fb_sec_dir)
  3771. {
  3772. struct drm_encoder *encoder;
  3773. int encoder_cnt = 0;
  3774. if (fb_sec_dir) {
  3775. drm_for_each_encoder_mask(encoder, crtc->dev,
  3776. state->encoder_mask)
  3777. encoder_cnt++;
  3778. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3779. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3780. DRMID(crtc), encoder_cnt);
  3781. return -EINVAL;
  3782. }
  3783. }
  3784. return 0;
  3785. }
  3786. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3787. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3788. int fb_ns, int fb_sec, int fb_sec_dir)
  3789. {
  3790. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3791. struct drm_encoder *encoder;
  3792. int is_video_mode = false;
  3793. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3794. if (sde_encoder_is_dsi_display(encoder))
  3795. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3796. MSM_DISPLAY_VIDEO_MODE);
  3797. }
  3798. /*
  3799. * Secure display to secure camera needs without direct
  3800. * transition is currently not allowed
  3801. */
  3802. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3803. smmu_state->state != ATTACHED &&
  3804. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3805. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3806. smmu_state->state, smmu_state->secure_level,
  3807. secure);
  3808. goto sec_err;
  3809. }
  3810. /*
  3811. * In video mode check for null commit before transition
  3812. * from secure to non secure and vice versa
  3813. */
  3814. if (is_video_mode && smmu_state &&
  3815. state->plane_mask && crtc->state->plane_mask &&
  3816. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3817. (secure == SDE_DRM_SEC_ONLY))) ||
  3818. (fb_ns && ((smmu_state->state == DETACHED) ||
  3819. (smmu_state->state == DETACH_ALL_REQ))) ||
  3820. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3821. (smmu_state->state == DETACH_SEC_REQ)) &&
  3822. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3823. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3824. smmu_state->state, smmu_state->secure_level,
  3825. secure, crtc->state->plane_mask, state->plane_mask);
  3826. goto sec_err;
  3827. }
  3828. return 0;
  3829. sec_err:
  3830. SDE_ERROR(
  3831. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3832. DRMID(crtc), secure, smmu_state->state,
  3833. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3834. return -EINVAL;
  3835. }
  3836. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3837. struct drm_crtc_state *state, uint32_t fb_sec)
  3838. {
  3839. bool conn_secure = false, is_wb = false;
  3840. struct drm_connector *conn;
  3841. struct drm_connector_state *conn_state;
  3842. int i;
  3843. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3844. if (conn_state && conn_state->crtc == crtc) {
  3845. if (conn->connector_type ==
  3846. DRM_MODE_CONNECTOR_VIRTUAL)
  3847. is_wb = true;
  3848. if (sde_connector_get_property(conn_state,
  3849. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3850. SDE_DRM_FB_SEC)
  3851. conn_secure = true;
  3852. }
  3853. }
  3854. /*
  3855. * If any input buffers are secure for wb,
  3856. * the output buffer must also be secure.
  3857. */
  3858. if (is_wb && fb_sec && !conn_secure) {
  3859. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3860. DRMID(crtc), fb_sec, conn_secure);
  3861. return -EINVAL;
  3862. }
  3863. return 0;
  3864. }
  3865. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3866. struct drm_crtc_state *state, struct plane_state pstates[],
  3867. int cnt)
  3868. {
  3869. struct sde_crtc_state *cstate;
  3870. struct sde_kms *sde_kms;
  3871. uint32_t secure;
  3872. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3873. int rc;
  3874. if (!crtc || !state) {
  3875. SDE_ERROR("invalid arguments\n");
  3876. return -EINVAL;
  3877. }
  3878. sde_kms = _sde_crtc_get_kms(crtc);
  3879. if (!sde_kms || !sde_kms->catalog) {
  3880. SDE_ERROR("invalid kms\n");
  3881. return -EINVAL;
  3882. }
  3883. cstate = to_sde_crtc_state(state);
  3884. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3885. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3886. &fb_sec, &fb_sec_dir);
  3887. if (rc)
  3888. return rc;
  3889. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3890. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3891. if (rc)
  3892. return rc;
  3893. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3894. if (rc)
  3895. return rc;
  3896. /*
  3897. * secure_crtc is not allowed in a shared toppolgy
  3898. * across different encoders.
  3899. */
  3900. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3901. if (rc)
  3902. return rc;
  3903. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3904. secure, fb_ns, fb_sec, fb_sec_dir);
  3905. if (rc)
  3906. return rc;
  3907. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3908. return 0;
  3909. }
  3910. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3911. struct drm_crtc_state *state,
  3912. struct drm_display_mode *mode,
  3913. struct plane_state *pstates,
  3914. struct drm_plane *plane,
  3915. struct sde_multirect_plane_states *multirect_plane,
  3916. int *cnt)
  3917. {
  3918. struct sde_crtc *sde_crtc;
  3919. struct sde_crtc_state *cstate;
  3920. const struct drm_plane_state *pstate;
  3921. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3922. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3923. int inc_sde_stage = 0;
  3924. struct sde_kms *kms;
  3925. sde_crtc = to_sde_crtc(crtc);
  3926. cstate = to_sde_crtc_state(state);
  3927. kms = _sde_crtc_get_kms(crtc);
  3928. if (!kms || !kms->catalog) {
  3929. SDE_ERROR("invalid kms\n");
  3930. return -EINVAL;
  3931. }
  3932. memset(pipe_staged, 0, sizeof(pipe_staged));
  3933. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3934. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3935. if (cstate->num_ds_enabled)
  3936. mixer_width = mixer_width * cstate->num_ds_enabled;
  3937. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3938. if (IS_ERR_OR_NULL(pstate)) {
  3939. rc = PTR_ERR(pstate);
  3940. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3941. sde_crtc->name, plane->base.id, rc);
  3942. return rc;
  3943. }
  3944. if (*cnt >= SDE_PSTATES_MAX)
  3945. continue;
  3946. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3947. pstates[*cnt].drm_pstate = pstate;
  3948. pstates[*cnt].stage = sde_plane_get_property(
  3949. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3950. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3951. if (!kms->catalog->has_base_layer)
  3952. inc_sde_stage = SDE_STAGE_0;
  3953. /* check dim layer stage with every plane */
  3954. for (i = 0; i < cstate->num_dim_layers; i++) {
  3955. if (cstate->dim_layer[i].stage ==
  3956. (pstates[*cnt].stage + inc_sde_stage)) {
  3957. SDE_ERROR(
  3958. "plane:%d/dim_layer:%i-same stage:%d\n",
  3959. plane->base.id, i,
  3960. cstate->dim_layer[i].stage);
  3961. return -EINVAL;
  3962. }
  3963. }
  3964. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3965. multirect_plane[multirect_count].r0 =
  3966. pipe_staged[pstates[*cnt].pipe_id];
  3967. multirect_plane[multirect_count].r1 = pstate;
  3968. multirect_count++;
  3969. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3970. } else {
  3971. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3972. }
  3973. (*cnt)++;
  3974. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3975. mode->vdisplay) ||
  3976. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3977. mode->hdisplay)) {
  3978. SDE_ERROR("invalid vertical/horizontal destination\n");
  3979. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3980. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3981. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3982. return -E2BIG;
  3983. }
  3984. if (cstate->num_ds_enabled &&
  3985. ((pstate->crtc_h > mixer_height) ||
  3986. (pstate->crtc_w > mixer_width))) {
  3987. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3988. pstate->crtc_w, pstate->crtc_h,
  3989. mixer_width, mixer_height);
  3990. return -E2BIG;
  3991. }
  3992. }
  3993. for (i = 1; i < SSPP_MAX; i++) {
  3994. if (pipe_staged[i]) {
  3995. sde_plane_clear_multirect(pipe_staged[i]);
  3996. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3997. struct sde_plane_state *psde_state;
  3998. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3999. pipe_staged[i]->plane->base.id);
  4000. psde_state = to_sde_plane_state(
  4001. pipe_staged[i]);
  4002. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4003. }
  4004. }
  4005. }
  4006. for (i = 0; i < multirect_count; i++) {
  4007. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4008. SDE_ERROR(
  4009. "multirect validation failed for planes (%d - %d)\n",
  4010. multirect_plane[i].r0->plane->base.id,
  4011. multirect_plane[i].r1->plane->base.id);
  4012. return -EINVAL;
  4013. }
  4014. }
  4015. return rc;
  4016. }
  4017. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4018. struct sde_crtc *sde_crtc,
  4019. struct plane_state *pstates,
  4020. struct sde_crtc_state *cstate,
  4021. struct drm_display_mode *mode,
  4022. int cnt)
  4023. {
  4024. int rc = 0, i, z_pos;
  4025. u32 zpos_cnt = 0;
  4026. struct drm_crtc *crtc;
  4027. struct sde_kms *kms;
  4028. enum sde_layout layout;
  4029. crtc = &sde_crtc->base;
  4030. kms = _sde_crtc_get_kms(crtc);
  4031. if (!kms || !kms->catalog) {
  4032. SDE_ERROR("Invalid kms\n");
  4033. return -EINVAL;
  4034. }
  4035. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4036. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4037. if (rc)
  4038. return rc;
  4039. if (!sde_is_custom_client()) {
  4040. int stage_old = pstates[0].stage;
  4041. z_pos = 0;
  4042. for (i = 0; i < cnt; i++) {
  4043. if (stage_old != pstates[i].stage)
  4044. ++z_pos;
  4045. stage_old = pstates[i].stage;
  4046. pstates[i].stage = z_pos;
  4047. }
  4048. }
  4049. z_pos = -1;
  4050. layout = SDE_LAYOUT_NONE;
  4051. for (i = 0; i < cnt; i++) {
  4052. /* reset counts at every new blend stage */
  4053. if (pstates[i].stage != z_pos ||
  4054. pstates[i].sde_pstate->layout != layout) {
  4055. zpos_cnt = 0;
  4056. z_pos = pstates[i].stage;
  4057. layout = pstates[i].sde_pstate->layout;
  4058. }
  4059. /* verify z_pos setting before using it */
  4060. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4061. SDE_ERROR("> %d plane stages assigned\n",
  4062. SDE_STAGE_MAX - SDE_STAGE_0);
  4063. return -EINVAL;
  4064. } else if (zpos_cnt == 2) {
  4065. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4066. return -EINVAL;
  4067. } else {
  4068. zpos_cnt++;
  4069. }
  4070. if (!kms->catalog->has_base_layer)
  4071. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4072. else
  4073. pstates[i].sde_pstate->stage = z_pos;
  4074. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4075. z_pos);
  4076. }
  4077. return rc;
  4078. }
  4079. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4080. struct drm_crtc_state *state,
  4081. struct plane_state *pstates,
  4082. struct sde_multirect_plane_states *multirect_plane)
  4083. {
  4084. struct sde_crtc *sde_crtc;
  4085. struct sde_crtc_state *cstate;
  4086. struct sde_kms *kms;
  4087. struct drm_plane *plane = NULL;
  4088. struct drm_display_mode *mode;
  4089. int rc = 0, cnt = 0;
  4090. kms = _sde_crtc_get_kms(crtc);
  4091. if (!kms || !kms->catalog) {
  4092. SDE_ERROR("invalid parameters\n");
  4093. return -EINVAL;
  4094. }
  4095. sde_crtc = to_sde_crtc(crtc);
  4096. cstate = to_sde_crtc_state(state);
  4097. mode = &state->adjusted_mode;
  4098. /* get plane state for all drm planes associated with crtc state */
  4099. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4100. plane, multirect_plane, &cnt);
  4101. if (rc)
  4102. return rc;
  4103. /* assign mixer stages based on sorted zpos property */
  4104. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4105. if (rc)
  4106. return rc;
  4107. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4108. if (rc)
  4109. return rc;
  4110. /*
  4111. * validate and set source split:
  4112. * use pstates sorted by stage to check planes on same stage
  4113. * we assume that all pipes are in source split so its valid to compare
  4114. * without taking into account left/right mixer placement
  4115. */
  4116. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4117. if (rc)
  4118. return rc;
  4119. return 0;
  4120. }
  4121. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4122. struct drm_crtc_state *crtc_state)
  4123. {
  4124. struct sde_kms *kms;
  4125. struct drm_plane *plane;
  4126. struct drm_plane_state *plane_state;
  4127. struct sde_plane_state *pstate;
  4128. int layout_split;
  4129. kms = _sde_crtc_get_kms(crtc);
  4130. if (!kms || !kms->catalog) {
  4131. SDE_ERROR("invalid parameters\n");
  4132. return -EINVAL;
  4133. }
  4134. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4135. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4136. return 0;
  4137. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4138. plane_state = drm_atomic_get_existing_plane_state(
  4139. crtc_state->state, plane);
  4140. if (!plane_state)
  4141. continue;
  4142. pstate = to_sde_plane_state(plane_state);
  4143. layout_split = crtc_state->mode.hdisplay >> 1;
  4144. if (plane_state->crtc_x >= layout_split) {
  4145. plane_state->crtc_x -= layout_split;
  4146. pstate->layout_offset = layout_split;
  4147. pstate->layout = SDE_LAYOUT_RIGHT;
  4148. } else {
  4149. pstate->layout_offset = -1;
  4150. pstate->layout = SDE_LAYOUT_LEFT;
  4151. }
  4152. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4153. DRMID(plane), plane_state->crtc_x,
  4154. pstate->layout);
  4155. /* check layout boundary */
  4156. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4157. plane_state->crtc_w, layout_split)) {
  4158. SDE_ERROR("invalid horizontal destination\n");
  4159. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4160. plane_state->crtc_x,
  4161. plane_state->crtc_w,
  4162. layout_split, pstate->layout);
  4163. return -E2BIG;
  4164. }
  4165. }
  4166. return 0;
  4167. }
  4168. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4169. struct drm_crtc_state *state)
  4170. {
  4171. struct drm_device *dev;
  4172. struct sde_crtc *sde_crtc;
  4173. struct plane_state *pstates = NULL;
  4174. struct sde_crtc_state *cstate;
  4175. struct drm_display_mode *mode;
  4176. int rc = 0;
  4177. struct sde_multirect_plane_states *multirect_plane = NULL;
  4178. struct drm_connector *conn;
  4179. struct drm_connector_list_iter conn_iter;
  4180. if (!crtc) {
  4181. SDE_ERROR("invalid crtc\n");
  4182. return -EINVAL;
  4183. }
  4184. dev = crtc->dev;
  4185. sde_crtc = to_sde_crtc(crtc);
  4186. cstate = to_sde_crtc_state(state);
  4187. if (!state->enable || !state->active) {
  4188. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4189. crtc->base.id, state->enable, state->active);
  4190. goto end;
  4191. }
  4192. pstates = kcalloc(SDE_PSTATES_MAX,
  4193. sizeof(struct plane_state), GFP_KERNEL);
  4194. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4195. sizeof(struct sde_multirect_plane_states),
  4196. GFP_KERNEL);
  4197. if (!pstates || !multirect_plane) {
  4198. rc = -ENOMEM;
  4199. goto end;
  4200. }
  4201. mode = &state->adjusted_mode;
  4202. SDE_DEBUG("%s: check", sde_crtc->name);
  4203. /* force a full mode set if active state changed */
  4204. if (state->active_changed)
  4205. state->mode_changed = true;
  4206. /* identify connectors attached to this crtc */
  4207. cstate->num_connectors = 0;
  4208. drm_connector_list_iter_begin(dev, &conn_iter);
  4209. drm_for_each_connector_iter(conn, &conn_iter)
  4210. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4211. && cstate->num_connectors < MAX_CONNECTORS) {
  4212. cstate->connectors[cstate->num_connectors++] = conn;
  4213. }
  4214. drm_connector_list_iter_end(&conn_iter);
  4215. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4216. if (rc) {
  4217. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4218. crtc->base.id, rc);
  4219. goto end;
  4220. }
  4221. rc = _sde_crtc_check_plane_layout(crtc, state);
  4222. if (rc) {
  4223. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4224. crtc->base.id, rc);
  4225. goto end;
  4226. }
  4227. _sde_crtc_setup_is_ppsplit(state);
  4228. _sde_crtc_setup_lm_bounds(crtc, state);
  4229. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4230. multirect_plane);
  4231. if (rc) {
  4232. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4233. goto end;
  4234. }
  4235. rc = sde_core_perf_crtc_check(crtc, state);
  4236. if (rc) {
  4237. SDE_ERROR("crtc%d failed performance check %d\n",
  4238. crtc->base.id, rc);
  4239. goto end;
  4240. }
  4241. rc = _sde_crtc_check_rois(crtc, state);
  4242. if (rc) {
  4243. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4244. goto end;
  4245. }
  4246. rc = sde_cp_crtc_check_properties(crtc, state);
  4247. if (rc) {
  4248. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4249. crtc->base.id, rc);
  4250. goto end;
  4251. }
  4252. end:
  4253. kfree(pstates);
  4254. kfree(multirect_plane);
  4255. return rc;
  4256. }
  4257. /**
  4258. * sde_crtc_get_num_datapath - get the number of datapath active
  4259. * of primary connector
  4260. * @crtc: Pointer to DRM crtc object
  4261. * @connector: Pointer to DRM connector object of WB in CWB case
  4262. */
  4263. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4264. struct drm_connector *connector)
  4265. {
  4266. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4267. struct sde_connector_state *sde_conn_state = NULL;
  4268. struct drm_connector *conn;
  4269. struct drm_connector_list_iter conn_iter;
  4270. if (!sde_crtc || !connector) {
  4271. SDE_DEBUG("Invalid argument\n");
  4272. return 0;
  4273. }
  4274. if (sde_crtc->num_mixers)
  4275. return sde_crtc->num_mixers;
  4276. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4277. drm_for_each_connector_iter(conn, &conn_iter) {
  4278. if (conn->state && conn->state->crtc == crtc &&
  4279. conn != connector)
  4280. sde_conn_state = to_sde_connector_state(conn->state);
  4281. }
  4282. drm_connector_list_iter_end(&conn_iter);
  4283. if (sde_conn_state)
  4284. return sde_conn_state->mode_info.topology.num_lm;
  4285. return 0;
  4286. }
  4287. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4288. {
  4289. struct sde_crtc *sde_crtc;
  4290. int ret;
  4291. if (!crtc) {
  4292. SDE_ERROR("invalid crtc\n");
  4293. return -EINVAL;
  4294. }
  4295. sde_crtc = to_sde_crtc(crtc);
  4296. mutex_lock(&sde_crtc->crtc_lock);
  4297. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4298. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4299. if (ret)
  4300. SDE_ERROR("%s vblank enable failed: %d\n",
  4301. sde_crtc->name, ret);
  4302. mutex_unlock(&sde_crtc->crtc_lock);
  4303. return 0;
  4304. }
  4305. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4306. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4307. {
  4308. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4309. catalog->mdp[0].has_dest_scaler);
  4310. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4311. catalog->ds_count);
  4312. if (catalog->ds[0].top) {
  4313. sde_kms_info_add_keyint(info,
  4314. "max_dest_scaler_input_width",
  4315. catalog->ds[0].top->maxinputwidth);
  4316. sde_kms_info_add_keyint(info,
  4317. "max_dest_scaler_output_width",
  4318. catalog->ds[0].top->maxoutputwidth);
  4319. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4320. catalog->ds[0].top->maxupscale);
  4321. }
  4322. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4323. msm_property_install_volatile_range(
  4324. &sde_crtc->property_info, "dest_scaler",
  4325. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4326. msm_property_install_blob(&sde_crtc->property_info,
  4327. "ds_lut_ed", 0,
  4328. CRTC_PROP_DEST_SCALER_LUT_ED);
  4329. msm_property_install_blob(&sde_crtc->property_info,
  4330. "ds_lut_cir", 0,
  4331. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4332. msm_property_install_blob(&sde_crtc->property_info,
  4333. "ds_lut_sep", 0,
  4334. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4335. } else if (catalog->ds[0].features
  4336. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4337. msm_property_install_volatile_range(
  4338. &sde_crtc->property_info, "dest_scaler",
  4339. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4340. }
  4341. }
  4342. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4343. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4344. struct sde_kms_info *info)
  4345. {
  4346. msm_property_install_range(&sde_crtc->property_info,
  4347. "core_clk", 0x0, 0, U64_MAX,
  4348. sde_kms->perf.max_core_clk_rate,
  4349. CRTC_PROP_CORE_CLK);
  4350. msm_property_install_range(&sde_crtc->property_info,
  4351. "core_ab", 0x0, 0, U64_MAX,
  4352. catalog->perf.max_bw_high * 1000ULL,
  4353. CRTC_PROP_CORE_AB);
  4354. msm_property_install_range(&sde_crtc->property_info,
  4355. "core_ib", 0x0, 0, U64_MAX,
  4356. catalog->perf.max_bw_high * 1000ULL,
  4357. CRTC_PROP_CORE_IB);
  4358. msm_property_install_range(&sde_crtc->property_info,
  4359. "llcc_ab", 0x0, 0, U64_MAX,
  4360. catalog->perf.max_bw_high * 1000ULL,
  4361. CRTC_PROP_LLCC_AB);
  4362. msm_property_install_range(&sde_crtc->property_info,
  4363. "llcc_ib", 0x0, 0, U64_MAX,
  4364. catalog->perf.max_bw_high * 1000ULL,
  4365. CRTC_PROP_LLCC_IB);
  4366. msm_property_install_range(&sde_crtc->property_info,
  4367. "dram_ab", 0x0, 0, U64_MAX,
  4368. catalog->perf.max_bw_high * 1000ULL,
  4369. CRTC_PROP_DRAM_AB);
  4370. msm_property_install_range(&sde_crtc->property_info,
  4371. "dram_ib", 0x0, 0, U64_MAX,
  4372. catalog->perf.max_bw_high * 1000ULL,
  4373. CRTC_PROP_DRAM_IB);
  4374. msm_property_install_range(&sde_crtc->property_info,
  4375. "rot_prefill_bw", 0, 0, U64_MAX,
  4376. catalog->perf.max_bw_high * 1000ULL,
  4377. CRTC_PROP_ROT_PREFILL_BW);
  4378. msm_property_install_range(&sde_crtc->property_info,
  4379. "rot_clk", 0, 0, U64_MAX,
  4380. sde_kms->perf.max_core_clk_rate,
  4381. CRTC_PROP_ROT_CLK);
  4382. if (catalog->perf.max_bw_low)
  4383. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4384. catalog->perf.max_bw_low * 1000LL);
  4385. if (catalog->perf.max_bw_high)
  4386. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4387. catalog->perf.max_bw_high * 1000LL);
  4388. if (catalog->perf.min_core_ib)
  4389. sde_kms_info_add_keyint(info, "min_core_ib",
  4390. catalog->perf.min_core_ib * 1000LL);
  4391. if (catalog->perf.min_llcc_ib)
  4392. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4393. catalog->perf.min_llcc_ib * 1000LL);
  4394. if (catalog->perf.min_dram_ib)
  4395. sde_kms_info_add_keyint(info, "min_dram_ib",
  4396. catalog->perf.min_dram_ib * 1000LL);
  4397. if (sde_kms->perf.max_core_clk_rate)
  4398. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4399. sde_kms->perf.max_core_clk_rate);
  4400. }
  4401. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4402. struct sde_mdss_cfg *catalog)
  4403. {
  4404. sde_kms_info_reset(info);
  4405. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4406. sde_kms_info_add_keyint(info, "max_linewidth",
  4407. catalog->max_mixer_width);
  4408. sde_kms_info_add_keyint(info, "max_blendstages",
  4409. catalog->max_mixer_blendstages);
  4410. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4411. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4412. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4413. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4414. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4415. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4416. if (catalog->ubwc_version) {
  4417. sde_kms_info_add_keyint(info, "UBWC version",
  4418. catalog->ubwc_version);
  4419. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4420. catalog->macrotile_mode);
  4421. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4422. catalog->mdp[0].highest_bank_bit);
  4423. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4424. catalog->mdp[0].ubwc_swizzle);
  4425. }
  4426. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4427. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4428. else
  4429. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4430. if (sde_is_custom_client()) {
  4431. /* No support for SMART_DMA_V1 yet */
  4432. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4433. sde_kms_info_add_keystr(info,
  4434. "smart_dma_rev", "smart_dma_v2");
  4435. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4436. sde_kms_info_add_keystr(info,
  4437. "smart_dma_rev", "smart_dma_v2p5");
  4438. }
  4439. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4440. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4441. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4442. if (catalog->uidle_cfg.uidle_rev)
  4443. sde_kms_info_add_keyint(info, "has_uidle",
  4444. true);
  4445. sde_kms_info_add_keystr(info, "core_ib_ff",
  4446. catalog->perf.core_ib_ff);
  4447. sde_kms_info_add_keystr(info, "core_clk_ff",
  4448. catalog->perf.core_clk_ff);
  4449. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4450. catalog->perf.comp_ratio_rt);
  4451. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4452. catalog->perf.comp_ratio_nrt);
  4453. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4454. catalog->perf.dest_scale_prefill_lines);
  4455. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4456. catalog->perf.undersized_prefill_lines);
  4457. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4458. catalog->perf.macrotile_prefill_lines);
  4459. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4460. catalog->perf.yuv_nv12_prefill_lines);
  4461. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4462. catalog->perf.linear_prefill_lines);
  4463. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4464. catalog->perf.downscaling_prefill_lines);
  4465. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4466. catalog->perf.xtra_prefill_lines);
  4467. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4468. catalog->perf.amortizable_threshold);
  4469. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4470. catalog->perf.min_prefill_lines);
  4471. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4472. catalog->perf.num_mnoc_ports);
  4473. sde_kms_info_add_keyint(info, "axi_bus_width",
  4474. catalog->perf.axi_bus_width);
  4475. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4476. catalog->sui_supported_blendstage);
  4477. if (catalog->ubwc_bw_calc_version)
  4478. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4479. catalog->ubwc_bw_calc_version);
  4480. }
  4481. /**
  4482. * sde_crtc_install_properties - install all drm properties for crtc
  4483. * @crtc: Pointer to drm crtc structure
  4484. */
  4485. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4486. struct sde_mdss_cfg *catalog)
  4487. {
  4488. struct sde_crtc *sde_crtc;
  4489. struct sde_kms_info *info;
  4490. struct sde_kms *sde_kms;
  4491. static const struct drm_prop_enum_list e_secure_level[] = {
  4492. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4493. {SDE_DRM_SEC_ONLY, "sec_only"},
  4494. };
  4495. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4496. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4497. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4498. };
  4499. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4500. {IDLE_PC_NONE, "idle_pc_none"},
  4501. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4502. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4503. };
  4504. static const struct drm_prop_enum_list e_cache_state[] = {
  4505. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4506. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4507. };
  4508. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4509. {VM_REQ_NONE, "vm_req_none"},
  4510. {VM_REQ_RELEASE, "vm_req_release"},
  4511. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4512. };
  4513. SDE_DEBUG("\n");
  4514. if (!crtc || !catalog) {
  4515. SDE_ERROR("invalid crtc or catalog\n");
  4516. return;
  4517. }
  4518. sde_crtc = to_sde_crtc(crtc);
  4519. sde_kms = _sde_crtc_get_kms(crtc);
  4520. if (!sde_kms) {
  4521. SDE_ERROR("invalid argument\n");
  4522. return;
  4523. }
  4524. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4525. if (!info) {
  4526. SDE_ERROR("failed to allocate info memory\n");
  4527. return;
  4528. }
  4529. sde_crtc_setup_capabilities_blob(info, catalog);
  4530. msm_property_install_range(&sde_crtc->property_info,
  4531. "input_fence_timeout", 0x0, 0,
  4532. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4533. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4534. msm_property_install_volatile_range(&sde_crtc->property_info,
  4535. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4536. msm_property_install_range(&sde_crtc->property_info,
  4537. "output_fence_offset", 0x0, 0, 1, 0,
  4538. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4539. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4540. msm_property_install_range(&sde_crtc->property_info,
  4541. "idle_time", 0, 0, U64_MAX, 0,
  4542. CRTC_PROP_IDLE_TIMEOUT);
  4543. if (catalog->has_trusted_vm_support) {
  4544. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4545. msm_property_install_enum(&sde_crtc->property_info,
  4546. "vm_request_state", 0x0, 0, e_vm_req_state,
  4547. ARRAY_SIZE(e_vm_req_state), init_idx,
  4548. CRTC_PROP_VM_REQ_STATE);
  4549. }
  4550. if (catalog->has_idle_pc)
  4551. msm_property_install_enum(&sde_crtc->property_info,
  4552. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4553. ARRAY_SIZE(e_idle_pc_state), 0,
  4554. CRTC_PROP_IDLE_PC_STATE);
  4555. if (catalog->has_cwb_support)
  4556. msm_property_install_enum(&sde_crtc->property_info,
  4557. "capture_mode", 0, 0, e_cwb_data_points,
  4558. ARRAY_SIZE(e_cwb_data_points), 0,
  4559. CRTC_PROP_CAPTURE_OUTPUT);
  4560. msm_property_install_volatile_range(&sde_crtc->property_info,
  4561. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4562. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4563. 0x0, 0, e_secure_level,
  4564. ARRAY_SIZE(e_secure_level), 0,
  4565. CRTC_PROP_SECURITY_LEVEL);
  4566. if (catalog->syscache_supported)
  4567. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4568. 0x0, 0, e_cache_state,
  4569. ARRAY_SIZE(e_cache_state), 0,
  4570. CRTC_PROP_CACHE_STATE);
  4571. if (catalog->has_dim_layer) {
  4572. msm_property_install_volatile_range(&sde_crtc->property_info,
  4573. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4574. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4575. SDE_MAX_DIM_LAYERS);
  4576. }
  4577. if (catalog->mdp[0].has_dest_scaler)
  4578. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4579. info);
  4580. if (catalog->dspp_count && catalog->rc_count)
  4581. sde_kms_info_add_keyint(info, "rc_mem_size",
  4582. catalog->dspp[0].sblk->rc.mem_total_size);
  4583. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4584. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4585. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4586. catalog->has_base_layer);
  4587. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4588. info->data, SDE_KMS_INFO_DATALEN(info),
  4589. CRTC_PROP_INFO);
  4590. kfree(info);
  4591. }
  4592. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4593. const struct drm_crtc_state *state, uint64_t *val)
  4594. {
  4595. struct sde_crtc *sde_crtc;
  4596. struct sde_crtc_state *cstate;
  4597. uint32_t offset;
  4598. bool is_vid = false;
  4599. struct drm_encoder *encoder;
  4600. sde_crtc = to_sde_crtc(crtc);
  4601. cstate = to_sde_crtc_state(state);
  4602. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4603. if (sde_encoder_check_curr_mode(encoder,
  4604. MSM_DISPLAY_VIDEO_MODE))
  4605. is_vid = true;
  4606. if (is_vid)
  4607. break;
  4608. }
  4609. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4610. /*
  4611. * Increment trigger offset for vidoe mode alone as its release fence
  4612. * can be triggered only after the next frame-update. For cmd mode &
  4613. * virtual displays the release fence for the current frame can be
  4614. * triggered right after PP_DONE/WB_DONE interrupt
  4615. */
  4616. if (is_vid)
  4617. offset++;
  4618. /*
  4619. * Hwcomposer now queries the fences using the commit list in atomic
  4620. * commit ioctl. The offset should be set to next timeline
  4621. * which will be incremented during the prepare commit phase
  4622. */
  4623. offset++;
  4624. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4625. }
  4626. /**
  4627. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4628. * @crtc: Pointer to drm crtc structure
  4629. * @state: Pointer to drm crtc state structure
  4630. * @property: Pointer to targeted drm property
  4631. * @val: Updated property value
  4632. * @Returns: Zero on success
  4633. */
  4634. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4635. struct drm_crtc_state *state,
  4636. struct drm_property *property,
  4637. uint64_t val)
  4638. {
  4639. struct sde_crtc *sde_crtc;
  4640. struct sde_crtc_state *cstate;
  4641. int idx, ret;
  4642. uint64_t fence_user_fd;
  4643. uint64_t __user prev_user_fd;
  4644. if (!crtc || !state || !property) {
  4645. SDE_ERROR("invalid argument(s)\n");
  4646. return -EINVAL;
  4647. }
  4648. sde_crtc = to_sde_crtc(crtc);
  4649. cstate = to_sde_crtc_state(state);
  4650. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4651. /* check with cp property system first */
  4652. ret = sde_cp_crtc_set_property(crtc, property, val);
  4653. if (ret != -ENOENT)
  4654. goto exit;
  4655. /* if not handled by cp, check msm_property system */
  4656. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4657. &cstate->property_state, property, val);
  4658. if (ret)
  4659. goto exit;
  4660. idx = msm_property_index(&sde_crtc->property_info, property);
  4661. switch (idx) {
  4662. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4663. _sde_crtc_set_input_fence_timeout(cstate);
  4664. break;
  4665. case CRTC_PROP_DIM_LAYER_V1:
  4666. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4667. (void __user *)(uintptr_t)val);
  4668. break;
  4669. case CRTC_PROP_ROI_V1:
  4670. ret = _sde_crtc_set_roi_v1(state,
  4671. (void __user *)(uintptr_t)val);
  4672. break;
  4673. case CRTC_PROP_DEST_SCALER:
  4674. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4675. (void __user *)(uintptr_t)val);
  4676. break;
  4677. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4678. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4679. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4680. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4681. break;
  4682. case CRTC_PROP_CORE_CLK:
  4683. case CRTC_PROP_CORE_AB:
  4684. case CRTC_PROP_CORE_IB:
  4685. cstate->bw_control = true;
  4686. break;
  4687. case CRTC_PROP_LLCC_AB:
  4688. case CRTC_PROP_LLCC_IB:
  4689. case CRTC_PROP_DRAM_AB:
  4690. case CRTC_PROP_DRAM_IB:
  4691. cstate->bw_control = true;
  4692. cstate->bw_split_vote = true;
  4693. break;
  4694. case CRTC_PROP_OUTPUT_FENCE:
  4695. if (!val)
  4696. goto exit;
  4697. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4698. sizeof(uint64_t));
  4699. if (ret) {
  4700. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4701. ret = -EFAULT;
  4702. goto exit;
  4703. }
  4704. /*
  4705. * client is expected to reset the property to -1 before
  4706. * requesting for the release fence
  4707. */
  4708. if (prev_user_fd == -1) {
  4709. ret = _sde_crtc_get_output_fence(crtc, state,
  4710. &fence_user_fd);
  4711. if (ret) {
  4712. SDE_ERROR("fence create failed rc:%d\n", ret);
  4713. goto exit;
  4714. }
  4715. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4716. &fence_user_fd, sizeof(uint64_t));
  4717. if (ret) {
  4718. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4719. put_unused_fd(fence_user_fd);
  4720. ret = -EFAULT;
  4721. goto exit;
  4722. }
  4723. }
  4724. break;
  4725. default:
  4726. /* nothing to do */
  4727. break;
  4728. }
  4729. exit:
  4730. if (ret) {
  4731. if (ret != -EPERM)
  4732. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4733. crtc->name, DRMID(property),
  4734. property->name, ret);
  4735. else
  4736. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4737. crtc->name, DRMID(property),
  4738. property->name, ret);
  4739. } else {
  4740. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4741. property->base.id, val);
  4742. }
  4743. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4744. return ret;
  4745. }
  4746. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4747. {
  4748. struct drm_plane *plane;
  4749. struct drm_plane_state *state;
  4750. struct sde_plane_state *pstate;
  4751. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4752. state = plane->state;
  4753. if (!state)
  4754. continue;
  4755. pstate = to_sde_plane_state(state);
  4756. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4757. }
  4758. }
  4759. /**
  4760. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4761. * @crtc: Pointer to drm crtc structure
  4762. * @state: Pointer to drm crtc state structure
  4763. * @property: Pointer to targeted drm property
  4764. * @val: Pointer to variable for receiving property value
  4765. * @Returns: Zero on success
  4766. */
  4767. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4768. const struct drm_crtc_state *state,
  4769. struct drm_property *property,
  4770. uint64_t *val)
  4771. {
  4772. struct sde_crtc *sde_crtc;
  4773. struct sde_crtc_state *cstate;
  4774. int ret = -EINVAL, i;
  4775. if (!crtc || !state) {
  4776. SDE_ERROR("invalid argument(s)\n");
  4777. goto end;
  4778. }
  4779. sde_crtc = to_sde_crtc(crtc);
  4780. cstate = to_sde_crtc_state(state);
  4781. i = msm_property_index(&sde_crtc->property_info, property);
  4782. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4783. *val = ~0;
  4784. ret = 0;
  4785. } else {
  4786. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4787. &cstate->property_state, property, val);
  4788. if (ret)
  4789. ret = sde_cp_crtc_get_property(crtc, property, val);
  4790. }
  4791. if (ret)
  4792. DRM_ERROR("get property failed\n");
  4793. end:
  4794. return ret;
  4795. }
  4796. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4797. struct drm_crtc_state *crtc_state)
  4798. {
  4799. struct sde_crtc *sde_crtc;
  4800. struct sde_crtc_state *cstate;
  4801. struct drm_property *drm_prop;
  4802. enum msm_mdp_crtc_property prop_idx;
  4803. if (!crtc || !crtc_state) {
  4804. SDE_ERROR("invalid params\n");
  4805. return -EINVAL;
  4806. }
  4807. sde_crtc = to_sde_crtc(crtc);
  4808. cstate = to_sde_crtc_state(crtc_state);
  4809. sde_cp_crtc_clear(crtc);
  4810. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4811. uint64_t val = cstate->property_values[prop_idx].value;
  4812. uint64_t def;
  4813. int ret;
  4814. drm_prop = msm_property_index_to_drm_property(
  4815. &sde_crtc->property_info, prop_idx);
  4816. if (!drm_prop) {
  4817. /* not all props will be installed, based on caps */
  4818. SDE_DEBUG("%s: invalid property index %d\n",
  4819. sde_crtc->name, prop_idx);
  4820. continue;
  4821. }
  4822. def = msm_property_get_default(&sde_crtc->property_info,
  4823. prop_idx);
  4824. if (val == def)
  4825. continue;
  4826. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4827. sde_crtc->name, drm_prop->name, prop_idx, val,
  4828. def);
  4829. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4830. def);
  4831. if (ret) {
  4832. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4833. sde_crtc->name, prop_idx, ret);
  4834. continue;
  4835. }
  4836. }
  4837. /* disable clk and bw control until clk & bw properties are set */
  4838. cstate->bw_control = false;
  4839. cstate->bw_split_vote = false;
  4840. return 0;
  4841. }
  4842. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4843. {
  4844. struct sde_crtc *sde_crtc;
  4845. struct sde_crtc_mixer *m;
  4846. int i;
  4847. if (!crtc) {
  4848. SDE_ERROR("invalid argument\n");
  4849. return;
  4850. }
  4851. sde_crtc = to_sde_crtc(crtc);
  4852. sde_crtc->misr_enable_sui = enable;
  4853. sde_crtc->misr_frame_count = frame_count;
  4854. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4855. m = &sde_crtc->mixers[i];
  4856. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4857. continue;
  4858. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4859. }
  4860. }
  4861. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4862. struct sde_crtc_misr_info *crtc_misr_info)
  4863. {
  4864. struct sde_crtc *sde_crtc;
  4865. struct sde_kms *sde_kms;
  4866. if (!crtc_misr_info) {
  4867. SDE_ERROR("invalid misr info\n");
  4868. return;
  4869. }
  4870. crtc_misr_info->misr_enable = false;
  4871. crtc_misr_info->misr_frame_count = 0;
  4872. if (!crtc) {
  4873. SDE_ERROR("invalid crtc\n");
  4874. return;
  4875. }
  4876. sde_kms = _sde_crtc_get_kms(crtc);
  4877. if (!sde_kms) {
  4878. SDE_ERROR("invalid sde_kms\n");
  4879. return;
  4880. }
  4881. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4882. return;
  4883. sde_crtc = to_sde_crtc(crtc);
  4884. crtc_misr_info->misr_enable =
  4885. sde_crtc->misr_enable_debugfs ? true : false;
  4886. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4887. }
  4888. #ifdef CONFIG_DEBUG_FS
  4889. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4890. {
  4891. struct sde_crtc *sde_crtc;
  4892. struct sde_plane_state *pstate = NULL;
  4893. struct sde_crtc_mixer *m;
  4894. struct drm_crtc *crtc;
  4895. struct drm_plane *plane;
  4896. struct drm_display_mode *mode;
  4897. struct drm_framebuffer *fb;
  4898. struct drm_plane_state *state;
  4899. struct sde_crtc_state *cstate;
  4900. int i, out_width, out_height;
  4901. if (!s || !s->private)
  4902. return -EINVAL;
  4903. sde_crtc = s->private;
  4904. crtc = &sde_crtc->base;
  4905. cstate = to_sde_crtc_state(crtc->state);
  4906. mutex_lock(&sde_crtc->crtc_lock);
  4907. mode = &crtc->state->adjusted_mode;
  4908. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4909. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4910. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4911. mode->hdisplay, mode->vdisplay);
  4912. seq_puts(s, "\n");
  4913. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4914. m = &sde_crtc->mixers[i];
  4915. if (!m->hw_lm)
  4916. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4917. else if (!m->hw_ctl)
  4918. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4919. else
  4920. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4921. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4922. out_width, out_height);
  4923. }
  4924. seq_puts(s, "\n");
  4925. for (i = 0; i < cstate->num_dim_layers; i++) {
  4926. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4927. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4928. i, dim_layer->stage, dim_layer->flags);
  4929. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4930. dim_layer->rect.x, dim_layer->rect.y,
  4931. dim_layer->rect.w, dim_layer->rect.h);
  4932. seq_printf(s,
  4933. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4934. dim_layer->color_fill.color_0,
  4935. dim_layer->color_fill.color_1,
  4936. dim_layer->color_fill.color_2,
  4937. dim_layer->color_fill.color_3);
  4938. seq_puts(s, "\n");
  4939. }
  4940. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4941. pstate = to_sde_plane_state(plane->state);
  4942. state = plane->state;
  4943. if (!pstate || !state)
  4944. continue;
  4945. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4946. plane->base.id, pstate->stage, pstate->rotation);
  4947. if (plane->state->fb) {
  4948. fb = plane->state->fb;
  4949. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4950. fb->base.id, (char *) &fb->format->format,
  4951. fb->width, fb->height);
  4952. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4953. seq_printf(s, "cpp[%d]:%u ",
  4954. i, fb->format->cpp[i]);
  4955. seq_puts(s, "\n\t");
  4956. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4957. seq_puts(s, "\n");
  4958. seq_puts(s, "\t");
  4959. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4960. seq_printf(s, "pitches[%d]:%8u ", i,
  4961. fb->pitches[i]);
  4962. seq_puts(s, "\n");
  4963. seq_puts(s, "\t");
  4964. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4965. seq_printf(s, "offsets[%d]:%8u ", i,
  4966. fb->offsets[i]);
  4967. seq_puts(s, "\n");
  4968. }
  4969. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4970. state->src_x >> 16, state->src_y >> 16,
  4971. state->src_w >> 16, state->src_h >> 16);
  4972. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4973. state->crtc_x, state->crtc_y, state->crtc_w,
  4974. state->crtc_h);
  4975. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4976. pstate->multirect_mode, pstate->multirect_index);
  4977. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4978. pstate->excl_rect.x, pstate->excl_rect.y,
  4979. pstate->excl_rect.w, pstate->excl_rect.h);
  4980. seq_puts(s, "\n");
  4981. }
  4982. if (sde_crtc->vblank_cb_count) {
  4983. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4984. u32 diff_ms = ktime_to_ms(diff);
  4985. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4986. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4987. seq_printf(s,
  4988. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4989. fps, sde_crtc->vblank_cb_count,
  4990. ktime_to_ms(diff), sde_crtc->play_count);
  4991. /* reset time & count for next measurement */
  4992. sde_crtc->vblank_cb_count = 0;
  4993. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4994. }
  4995. mutex_unlock(&sde_crtc->crtc_lock);
  4996. return 0;
  4997. }
  4998. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4999. {
  5000. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5001. }
  5002. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5003. const char __user *user_buf, size_t count, loff_t *ppos)
  5004. {
  5005. struct drm_crtc *crtc;
  5006. struct sde_crtc *sde_crtc;
  5007. char buf[MISR_BUFF_SIZE + 1];
  5008. u32 frame_count, enable;
  5009. size_t buff_copy;
  5010. struct sde_kms *sde_kms;
  5011. if (!file || !file->private_data)
  5012. return -EINVAL;
  5013. sde_crtc = file->private_data;
  5014. crtc = &sde_crtc->base;
  5015. sde_kms = _sde_crtc_get_kms(crtc);
  5016. if (!sde_kms) {
  5017. SDE_ERROR("invalid sde_kms\n");
  5018. return -EINVAL;
  5019. }
  5020. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5021. if (copy_from_user(buf, user_buf, buff_copy)) {
  5022. SDE_ERROR("buffer copy failed\n");
  5023. return -EINVAL;
  5024. }
  5025. buf[buff_copy] = 0; /* end of string */
  5026. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5027. return -EINVAL;
  5028. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5029. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5030. DRMID(crtc));
  5031. return -EINVAL;
  5032. }
  5033. sde_crtc->misr_enable_debugfs = enable;
  5034. sde_crtc->misr_frame_count = frame_count;
  5035. sde_crtc->misr_reconfigure = true;
  5036. return count;
  5037. }
  5038. static ssize_t _sde_crtc_misr_read(struct file *file,
  5039. char __user *user_buff, size_t count, loff_t *ppos)
  5040. {
  5041. struct drm_crtc *crtc;
  5042. struct sde_crtc *sde_crtc;
  5043. struct sde_kms *sde_kms;
  5044. struct sde_crtc_mixer *m;
  5045. int i = 0, rc;
  5046. ssize_t len = 0;
  5047. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5048. if (*ppos)
  5049. return 0;
  5050. if (!file || !file->private_data)
  5051. return -EINVAL;
  5052. sde_crtc = file->private_data;
  5053. crtc = &sde_crtc->base;
  5054. sde_kms = _sde_crtc_get_kms(crtc);
  5055. if (!sde_kms)
  5056. return -EINVAL;
  5057. rc = pm_runtime_get_sync(crtc->dev->dev);
  5058. if (rc < 0)
  5059. return rc;
  5060. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5061. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5062. goto end;
  5063. }
  5064. if (!sde_crtc->misr_enable_debugfs) {
  5065. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5066. "disabled\n");
  5067. goto buff_check;
  5068. }
  5069. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5070. u32 misr_value = 0;
  5071. m = &sde_crtc->mixers[i];
  5072. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5073. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5074. "invalid\n");
  5075. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5076. continue;
  5077. }
  5078. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5079. if (rc) {
  5080. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5081. "invalid\n");
  5082. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5083. DRMID(crtc), rc);
  5084. continue;
  5085. } else {
  5086. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5087. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5088. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5089. "0x%x\n", misr_value);
  5090. }
  5091. }
  5092. buff_check:
  5093. if (count <= len) {
  5094. len = 0;
  5095. goto end;
  5096. }
  5097. if (copy_to_user(user_buff, buf, len)) {
  5098. len = -EFAULT;
  5099. goto end;
  5100. }
  5101. *ppos += len; /* increase offset */
  5102. end:
  5103. pm_runtime_put_sync(crtc->dev->dev);
  5104. return len;
  5105. }
  5106. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5107. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5108. { \
  5109. return single_open(file, __prefix ## _show, inode->i_private); \
  5110. } \
  5111. static const struct file_operations __prefix ## _fops = { \
  5112. .owner = THIS_MODULE, \
  5113. .open = __prefix ## _open, \
  5114. .release = single_release, \
  5115. .read = seq_read, \
  5116. .llseek = seq_lseek, \
  5117. }
  5118. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5119. {
  5120. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5121. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5122. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5123. int i;
  5124. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5125. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5126. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5127. crtc->state));
  5128. seq_printf(s, "core_clk_rate: %llu\n",
  5129. sde_crtc->cur_perf.core_clk_rate);
  5130. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5131. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5132. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5133. sde_power_handle_get_dbus_name(i),
  5134. sde_crtc->cur_perf.bw_ctl[i]);
  5135. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5136. sde_power_handle_get_dbus_name(i),
  5137. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5138. }
  5139. return 0;
  5140. }
  5141. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5142. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5143. {
  5144. struct drm_crtc *crtc;
  5145. struct drm_plane *plane;
  5146. struct drm_connector *conn;
  5147. struct drm_mode_object *drm_obj;
  5148. struct sde_crtc *sde_crtc;
  5149. struct sde_crtc_state *cstate;
  5150. struct sde_fence_context *ctx;
  5151. struct drm_connector_list_iter conn_iter;
  5152. struct drm_device *dev;
  5153. if (!s || !s->private)
  5154. return -EINVAL;
  5155. sde_crtc = s->private;
  5156. crtc = &sde_crtc->base;
  5157. dev = crtc->dev;
  5158. cstate = to_sde_crtc_state(crtc->state);
  5159. /* Dump input fence info */
  5160. seq_puts(s, "===Input fence===\n");
  5161. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5162. struct sde_plane_state *pstate;
  5163. struct dma_fence *fence;
  5164. pstate = to_sde_plane_state(plane->state);
  5165. if (!pstate)
  5166. continue;
  5167. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5168. pstate->stage);
  5169. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5170. if (pstate->input_fence) {
  5171. rcu_read_lock();
  5172. fence = dma_fence_get_rcu(pstate->input_fence);
  5173. rcu_read_unlock();
  5174. if (fence) {
  5175. sde_fence_list_dump(fence, &s);
  5176. dma_fence_put(fence);
  5177. }
  5178. }
  5179. }
  5180. /* Dump release fence info */
  5181. seq_puts(s, "\n");
  5182. seq_puts(s, "===Release fence===\n");
  5183. ctx = sde_crtc->output_fence;
  5184. drm_obj = &crtc->base;
  5185. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5186. seq_puts(s, "\n");
  5187. /* Dump retire fence info */
  5188. seq_puts(s, "===Retire fence===\n");
  5189. drm_connector_list_iter_begin(dev, &conn_iter);
  5190. drm_for_each_connector_iter(conn, &conn_iter)
  5191. if (conn->state && conn->state->crtc == crtc &&
  5192. cstate->num_connectors < MAX_CONNECTORS) {
  5193. struct sde_connector *c_conn;
  5194. c_conn = to_sde_connector(conn);
  5195. ctx = c_conn->retire_fence;
  5196. drm_obj = &conn->base;
  5197. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5198. }
  5199. drm_connector_list_iter_end(&conn_iter);
  5200. seq_puts(s, "\n");
  5201. return 0;
  5202. }
  5203. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5204. {
  5205. return single_open(file, _sde_debugfs_fence_status_show,
  5206. inode->i_private);
  5207. }
  5208. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5209. {
  5210. struct sde_crtc *sde_crtc;
  5211. struct sde_kms *sde_kms;
  5212. static const struct file_operations debugfs_status_fops = {
  5213. .open = _sde_debugfs_status_open,
  5214. .read = seq_read,
  5215. .llseek = seq_lseek,
  5216. .release = single_release,
  5217. };
  5218. static const struct file_operations debugfs_misr_fops = {
  5219. .open = simple_open,
  5220. .read = _sde_crtc_misr_read,
  5221. .write = _sde_crtc_misr_setup,
  5222. };
  5223. static const struct file_operations debugfs_fps_fops = {
  5224. .open = _sde_debugfs_fps_status,
  5225. .read = seq_read,
  5226. };
  5227. static const struct file_operations debugfs_fence_fops = {
  5228. .open = _sde_debugfs_fence_status,
  5229. .read = seq_read,
  5230. };
  5231. if (!crtc)
  5232. return -EINVAL;
  5233. sde_crtc = to_sde_crtc(crtc);
  5234. sde_kms = _sde_crtc_get_kms(crtc);
  5235. if (!sde_kms)
  5236. return -EINVAL;
  5237. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5238. crtc->dev->primary->debugfs_root);
  5239. if (!sde_crtc->debugfs_root)
  5240. return -ENOMEM;
  5241. /* don't error check these */
  5242. debugfs_create_file("status", 0400,
  5243. sde_crtc->debugfs_root,
  5244. sde_crtc, &debugfs_status_fops);
  5245. debugfs_create_file("state", 0400,
  5246. sde_crtc->debugfs_root,
  5247. &sde_crtc->base,
  5248. &sde_crtc_debugfs_state_fops);
  5249. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5250. sde_crtc, &debugfs_misr_fops);
  5251. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5252. sde_crtc, &debugfs_fps_fops);
  5253. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5254. sde_crtc, &debugfs_fence_fops);
  5255. return 0;
  5256. }
  5257. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5258. {
  5259. struct sde_crtc *sde_crtc;
  5260. if (!crtc)
  5261. return;
  5262. sde_crtc = to_sde_crtc(crtc);
  5263. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5264. }
  5265. #else
  5266. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5267. {
  5268. return 0;
  5269. }
  5270. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5271. {
  5272. }
  5273. #endif /* CONFIG_DEBUG_FS */
  5274. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5275. {
  5276. return _sde_crtc_init_debugfs(crtc);
  5277. }
  5278. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5279. {
  5280. _sde_crtc_destroy_debugfs(crtc);
  5281. }
  5282. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5283. .set_config = drm_atomic_helper_set_config,
  5284. .destroy = sde_crtc_destroy,
  5285. .page_flip = drm_atomic_helper_page_flip,
  5286. .atomic_set_property = sde_crtc_atomic_set_property,
  5287. .atomic_get_property = sde_crtc_atomic_get_property,
  5288. .reset = sde_crtc_reset,
  5289. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5290. .atomic_destroy_state = sde_crtc_destroy_state,
  5291. .late_register = sde_crtc_late_register,
  5292. .early_unregister = sde_crtc_early_unregister,
  5293. };
  5294. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5295. .mode_fixup = sde_crtc_mode_fixup,
  5296. .disable = sde_crtc_disable,
  5297. .atomic_enable = sde_crtc_enable,
  5298. .atomic_check = sde_crtc_atomic_check,
  5299. .atomic_begin = sde_crtc_atomic_begin,
  5300. .atomic_flush = sde_crtc_atomic_flush,
  5301. };
  5302. static void _sde_crtc_event_cb(struct kthread_work *work)
  5303. {
  5304. struct sde_crtc_event *event;
  5305. struct sde_crtc *sde_crtc;
  5306. unsigned long irq_flags;
  5307. if (!work) {
  5308. SDE_ERROR("invalid work item\n");
  5309. return;
  5310. }
  5311. event = container_of(work, struct sde_crtc_event, kt_work);
  5312. /* set sde_crtc to NULL for static work structures */
  5313. sde_crtc = event->sde_crtc;
  5314. if (!sde_crtc)
  5315. return;
  5316. if (event->cb_func)
  5317. event->cb_func(&sde_crtc->base, event->usr);
  5318. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5319. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5320. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5321. }
  5322. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5323. void (*func)(struct drm_crtc *crtc, void *usr),
  5324. void *usr, bool color_processing_event)
  5325. {
  5326. unsigned long irq_flags;
  5327. struct sde_crtc *sde_crtc;
  5328. struct msm_drm_private *priv;
  5329. struct sde_crtc_event *event = NULL;
  5330. u32 crtc_id;
  5331. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5332. SDE_ERROR("invalid parameters\n");
  5333. return -EINVAL;
  5334. }
  5335. sde_crtc = to_sde_crtc(crtc);
  5336. priv = crtc->dev->dev_private;
  5337. crtc_id = drm_crtc_index(crtc);
  5338. /*
  5339. * Obtain an event struct from the private cache. This event
  5340. * queue may be called from ISR contexts, so use a private
  5341. * cache to avoid calling any memory allocation functions.
  5342. */
  5343. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5344. if (!list_empty(&sde_crtc->event_free_list)) {
  5345. event = list_first_entry(&sde_crtc->event_free_list,
  5346. struct sde_crtc_event, list);
  5347. list_del_init(&event->list);
  5348. }
  5349. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5350. if (!event)
  5351. return -ENOMEM;
  5352. /* populate event node */
  5353. event->sde_crtc = sde_crtc;
  5354. event->cb_func = func;
  5355. event->usr = usr;
  5356. /* queue new event request */
  5357. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5358. if (color_processing_event)
  5359. kthread_queue_work(&priv->pp_event_worker,
  5360. &event->kt_work);
  5361. else
  5362. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5363. &event->kt_work);
  5364. return 0;
  5365. }
  5366. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5367. {
  5368. int i, rc = 0;
  5369. if (!sde_crtc) {
  5370. SDE_ERROR("invalid crtc\n");
  5371. return -EINVAL;
  5372. }
  5373. spin_lock_init(&sde_crtc->event_lock);
  5374. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5375. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5376. list_add_tail(&sde_crtc->event_cache[i].list,
  5377. &sde_crtc->event_free_list);
  5378. return rc;
  5379. }
  5380. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5381. enum sde_crtc_cache_state state,
  5382. bool is_vidmode)
  5383. {
  5384. struct drm_plane *plane;
  5385. struct sde_crtc *sde_crtc;
  5386. struct sde_kms *sde_kms;
  5387. if (!crtc || !crtc->dev)
  5388. return;
  5389. sde_kms = _sde_crtc_get_kms(crtc);
  5390. if (!sde_kms || !sde_kms->catalog) {
  5391. SDE_ERROR("invalid params\n");
  5392. return;
  5393. }
  5394. if (!sde_kms->catalog->syscache_supported) {
  5395. SDE_DEBUG("syscache not supported\n");
  5396. return;
  5397. }
  5398. sde_crtc = to_sde_crtc(crtc);
  5399. if (sde_crtc->cache_state == state)
  5400. return;
  5401. switch (state) {
  5402. case CACHE_STATE_NORMAL:
  5403. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5404. && !is_vidmode)
  5405. return;
  5406. kthread_cancel_delayed_work_sync(
  5407. &sde_crtc->static_cache_read_work);
  5408. break;
  5409. case CACHE_STATE_PRE_CACHE:
  5410. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5411. return;
  5412. break;
  5413. case CACHE_STATE_FRAME_WRITE:
  5414. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5415. return;
  5416. break;
  5417. case CACHE_STATE_FRAME_READ:
  5418. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5419. return;
  5420. break;
  5421. case CACHE_STATE_DISABLED:
  5422. break;
  5423. default:
  5424. return;
  5425. }
  5426. sde_crtc->cache_state = state;
  5427. drm_atomic_crtc_for_each_plane(plane, crtc)
  5428. sde_plane_static_img_control(plane, state);
  5429. }
  5430. /*
  5431. * __sde_crtc_static_cache_read_work - transition to cache read
  5432. */
  5433. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5434. {
  5435. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5436. static_cache_read_work.work);
  5437. struct drm_crtc *crtc = &sde_crtc->base;
  5438. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5439. struct drm_encoder *enc, *drm_enc = NULL;
  5440. struct drm_plane *plane;
  5441. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5442. return;
  5443. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5444. drm_enc = enc;
  5445. if (sde_encoder_in_clone_mode(drm_enc))
  5446. return;
  5447. }
  5448. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5449. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5450. !ctl);
  5451. return;
  5452. }
  5453. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5454. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5455. /* flush only the sys-cache enabled SSPPs */
  5456. if (ctl->ops.clear_pending_flush)
  5457. ctl->ops.clear_pending_flush(ctl);
  5458. drm_atomic_crtc_for_each_plane(plane, crtc)
  5459. sde_plane_ctl_flush(plane, ctl, true);
  5460. /* kickoff encoder and wait for VBLANK */
  5461. sde_encoder_kickoff(drm_enc, false, false);
  5462. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5463. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5464. }
  5465. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5466. {
  5467. struct drm_device *dev;
  5468. struct msm_drm_private *priv;
  5469. struct msm_drm_thread *disp_thread;
  5470. struct sde_crtc *sde_crtc;
  5471. struct sde_crtc_state *cstate;
  5472. u32 msecs_fps = 0;
  5473. if (!crtc)
  5474. return;
  5475. dev = crtc->dev;
  5476. sde_crtc = to_sde_crtc(crtc);
  5477. cstate = to_sde_crtc_state(crtc->state);
  5478. if (!dev || !dev->dev_private || !sde_crtc)
  5479. return;
  5480. priv = dev->dev_private;
  5481. disp_thread = &priv->disp_thread[crtc->index];
  5482. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5483. return;
  5484. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5485. /* Kickoff transition to read state after next vblank */
  5486. kthread_queue_delayed_work(&disp_thread->worker,
  5487. &sde_crtc->static_cache_read_work,
  5488. msecs_to_jiffies(msecs_fps));
  5489. }
  5490. /*
  5491. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5492. */
  5493. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5494. {
  5495. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5496. idle_notify_work.work);
  5497. struct drm_crtc *crtc;
  5498. struct drm_event event;
  5499. int ret = 0;
  5500. if (!sde_crtc) {
  5501. SDE_ERROR("invalid sde crtc\n");
  5502. } else {
  5503. crtc = &sde_crtc->base;
  5504. event.type = DRM_EVENT_IDLE_NOTIFY;
  5505. event.length = sizeof(u32);
  5506. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5507. &event, (u8 *)&ret);
  5508. SDE_EVT32(DRMID(crtc));
  5509. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5510. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5511. }
  5512. }
  5513. /* initialize crtc */
  5514. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5515. {
  5516. struct drm_crtc *crtc = NULL;
  5517. struct sde_crtc *sde_crtc = NULL;
  5518. struct msm_drm_private *priv = NULL;
  5519. struct sde_kms *kms = NULL;
  5520. int i, rc;
  5521. priv = dev->dev_private;
  5522. kms = to_sde_kms(priv->kms);
  5523. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5524. if (!sde_crtc)
  5525. return ERR_PTR(-ENOMEM);
  5526. crtc = &sde_crtc->base;
  5527. crtc->dev = dev;
  5528. mutex_init(&sde_crtc->crtc_lock);
  5529. spin_lock_init(&sde_crtc->spin_lock);
  5530. atomic_set(&sde_crtc->frame_pending, 0);
  5531. sde_crtc->enabled = false;
  5532. /* Below parameters are for fps calculation for sysfs node */
  5533. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5534. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5535. sizeof(ktime_t), GFP_KERNEL);
  5536. if (!sde_crtc->fps_info.time_buf)
  5537. SDE_ERROR("invalid buffer\n");
  5538. else
  5539. memset(sde_crtc->fps_info.time_buf, 0,
  5540. sizeof(*(sde_crtc->fps_info.time_buf)));
  5541. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5542. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5543. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5544. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5545. list_add(&sde_crtc->frame_events[i].list,
  5546. &sde_crtc->frame_event_list);
  5547. kthread_init_work(&sde_crtc->frame_events[i].work,
  5548. sde_crtc_frame_event_work);
  5549. }
  5550. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5551. NULL);
  5552. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5553. /* save user friendly CRTC name for later */
  5554. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5555. /* initialize event handling */
  5556. rc = _sde_crtc_init_events(sde_crtc);
  5557. if (rc) {
  5558. drm_crtc_cleanup(crtc);
  5559. kfree(sde_crtc);
  5560. return ERR_PTR(rc);
  5561. }
  5562. /* initialize output fence support */
  5563. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5564. if (IS_ERR(sde_crtc->output_fence)) {
  5565. rc = PTR_ERR(sde_crtc->output_fence);
  5566. SDE_ERROR("failed to init fence, %d\n", rc);
  5567. drm_crtc_cleanup(crtc);
  5568. kfree(sde_crtc);
  5569. return ERR_PTR(rc);
  5570. }
  5571. /* create CRTC properties */
  5572. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5573. priv->crtc_property, sde_crtc->property_data,
  5574. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5575. sizeof(struct sde_crtc_state));
  5576. sde_crtc_install_properties(crtc, kms->catalog);
  5577. /* Install color processing properties */
  5578. sde_cp_crtc_init(crtc);
  5579. sde_cp_crtc_install_properties(crtc);
  5580. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5581. sde_crtc->cur_perf.llcc_active[i] = false;
  5582. sde_crtc->new_perf.llcc_active[i] = false;
  5583. }
  5584. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5585. __sde_crtc_idle_notify_work);
  5586. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5587. __sde_crtc_static_cache_read_work);
  5588. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5589. crtc->base.id,
  5590. sde_crtc->new_perf.llcc_active,
  5591. sde_crtc->cur_perf.llcc_active);
  5592. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5593. return crtc;
  5594. }
  5595. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5596. {
  5597. struct sde_crtc *sde_crtc;
  5598. int rc = 0;
  5599. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5600. SDE_ERROR("invalid input param(s)\n");
  5601. rc = -EINVAL;
  5602. goto end;
  5603. }
  5604. sde_crtc = to_sde_crtc(crtc);
  5605. sde_crtc->sysfs_dev = device_create_with_groups(
  5606. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5607. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5608. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5609. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5610. PTR_ERR(sde_crtc->sysfs_dev));
  5611. if (!sde_crtc->sysfs_dev)
  5612. rc = -EINVAL;
  5613. else
  5614. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5615. goto end;
  5616. }
  5617. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5618. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5619. if (!sde_crtc->vsync_event_sf)
  5620. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5621. crtc->base.id);
  5622. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5623. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5624. if (!sde_crtc->retire_frame_event_sf)
  5625. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5626. crtc->base.id);
  5627. end:
  5628. return rc;
  5629. }
  5630. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5631. struct drm_crtc *crtc_drm, u32 event)
  5632. {
  5633. struct sde_crtc *crtc = NULL;
  5634. struct sde_crtc_irq_info *node;
  5635. unsigned long flags;
  5636. bool found = false;
  5637. int ret, i = 0;
  5638. bool add_event = false;
  5639. crtc = to_sde_crtc(crtc_drm);
  5640. spin_lock_irqsave(&crtc->spin_lock, flags);
  5641. list_for_each_entry(node, &crtc->user_event_list, list) {
  5642. if (node->event == event) {
  5643. found = true;
  5644. break;
  5645. }
  5646. }
  5647. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5648. /* event already enabled */
  5649. if (found)
  5650. return 0;
  5651. node = NULL;
  5652. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5653. if (custom_events[i].event == event &&
  5654. custom_events[i].func) {
  5655. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5656. if (!node)
  5657. return -ENOMEM;
  5658. INIT_LIST_HEAD(&node->list);
  5659. INIT_LIST_HEAD(&node->irq.list);
  5660. node->func = custom_events[i].func;
  5661. node->event = event;
  5662. node->state = IRQ_NOINIT;
  5663. spin_lock_init(&node->state_lock);
  5664. break;
  5665. }
  5666. }
  5667. if (!node) {
  5668. SDE_ERROR("unsupported event %x\n", event);
  5669. return -EINVAL;
  5670. }
  5671. ret = 0;
  5672. if (crtc_drm->enabled) {
  5673. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5674. if (ret < 0) {
  5675. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5676. kfree(node);
  5677. return ret;
  5678. }
  5679. INIT_LIST_HEAD(&node->irq.list);
  5680. mutex_lock(&crtc->crtc_lock);
  5681. ret = node->func(crtc_drm, true, &node->irq);
  5682. if (!ret) {
  5683. spin_lock_irqsave(&crtc->spin_lock, flags);
  5684. list_add_tail(&node->list, &crtc->user_event_list);
  5685. add_event = true;
  5686. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5687. }
  5688. mutex_unlock(&crtc->crtc_lock);
  5689. pm_runtime_put_sync(crtc_drm->dev->dev);
  5690. }
  5691. if (add_event)
  5692. return 0;
  5693. if (!ret) {
  5694. spin_lock_irqsave(&crtc->spin_lock, flags);
  5695. list_add_tail(&node->list, &crtc->user_event_list);
  5696. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5697. } else {
  5698. kfree(node);
  5699. }
  5700. return ret;
  5701. }
  5702. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5703. struct drm_crtc *crtc_drm, u32 event)
  5704. {
  5705. struct sde_crtc *crtc = NULL;
  5706. struct sde_crtc_irq_info *node = NULL;
  5707. unsigned long flags;
  5708. bool found = false;
  5709. int ret;
  5710. crtc = to_sde_crtc(crtc_drm);
  5711. spin_lock_irqsave(&crtc->spin_lock, flags);
  5712. list_for_each_entry(node, &crtc->user_event_list, list) {
  5713. if (node->event == event) {
  5714. list_del_init(&node->list);
  5715. found = true;
  5716. break;
  5717. }
  5718. }
  5719. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5720. /* event already disabled */
  5721. if (!found)
  5722. return 0;
  5723. /**
  5724. * crtc is disabled interrupts are cleared remove from the list,
  5725. * no need to disable/de-register.
  5726. */
  5727. if (!crtc_drm->enabled) {
  5728. kfree(node);
  5729. return 0;
  5730. }
  5731. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5732. if (ret < 0) {
  5733. SDE_ERROR("failed to enable power resource %d\n", ret);
  5734. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5735. kfree(node);
  5736. return ret;
  5737. }
  5738. ret = node->func(crtc_drm, false, &node->irq);
  5739. if (ret) {
  5740. spin_lock_irqsave(&crtc->spin_lock, flags);
  5741. list_add_tail(&node->list, &crtc->user_event_list);
  5742. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5743. } else {
  5744. kfree(node);
  5745. }
  5746. pm_runtime_put_sync(crtc_drm->dev->dev);
  5747. return ret;
  5748. }
  5749. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5750. struct drm_crtc *crtc_drm, u32 event, bool en)
  5751. {
  5752. struct sde_crtc *crtc = NULL;
  5753. int ret;
  5754. crtc = to_sde_crtc(crtc_drm);
  5755. if (!crtc || !kms || !kms->dev) {
  5756. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5757. kms, ((kms) ? (kms->dev) : NULL));
  5758. return -EINVAL;
  5759. }
  5760. if (en)
  5761. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5762. else
  5763. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5764. return ret;
  5765. }
  5766. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5767. bool en, struct sde_irq_callback *irq)
  5768. {
  5769. return 0;
  5770. }
  5771. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5772. struct sde_irq_callback *noirq)
  5773. {
  5774. /*
  5775. * IRQ object noirq is not being used here since there is
  5776. * no crtc irq from pm event.
  5777. */
  5778. return 0;
  5779. }
  5780. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5781. bool en, struct sde_irq_callback *irq)
  5782. {
  5783. return 0;
  5784. }
  5785. /**
  5786. * sde_crtc_update_cont_splash_settings - update mixer settings
  5787. * and initial clk during device bootup for cont_splash use case
  5788. * @crtc: Pointer to drm crtc structure
  5789. */
  5790. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5791. {
  5792. struct sde_kms *kms = NULL;
  5793. struct msm_drm_private *priv;
  5794. struct sde_crtc *sde_crtc;
  5795. u64 rate;
  5796. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5797. SDE_ERROR("invalid crtc\n");
  5798. return;
  5799. }
  5800. priv = crtc->dev->dev_private;
  5801. kms = to_sde_kms(priv->kms);
  5802. if (!kms || !kms->catalog) {
  5803. SDE_ERROR("invalid parameters\n");
  5804. return;
  5805. }
  5806. _sde_crtc_setup_mixers(crtc);
  5807. crtc->enabled = true;
  5808. /* update core clk value for initial state with cont-splash */
  5809. sde_crtc = to_sde_crtc(crtc);
  5810. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5811. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5812. rate : kms->perf.max_core_clk_rate;
  5813. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5814. }