hal_5018.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  63. STATUS_HEADER_REO_STATUS_NUMBER
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  65. STATUS_HEADER_TIMESTAMP
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  75. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  102. #define CE_WINDOW_ADDRESS_5018 \
  103. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  104. #define UMAC_WINDOW_ADDRESS_5018 \
  105. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define WINDOW_CONFIGURATION_VALUE_5018 \
  107. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  108. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  109. WINDOW_ENABLE_BIT)
  110. #include <hal_5018_tx.h>
  111. #include <hal_5018_rx.h>
  112. #include <hal_generic_api.h>
  113. #include <hal_wbm.h>
  114. /**
  115. * hal_rx_msdu_start_nss_get_5018(): API to get the NSS
  116. * Interval from rx_msdu_start
  117. *
  118. * @buf: pointer to the start of RX PKT TLV header
  119. * Return: uint32_t(nss)
  120. */
  121. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_5018(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. /**
  163. * hal_get_link_desc_size_5018(): API to get the link desc size
  164. *
  165. * Return: uint32_t
  166. */
  167. static uint32_t hal_get_link_desc_size_5018(void)
  168. {
  169. return LINK_DESC_SIZE;
  170. }
  171. /**
  172. * hal_rx_get_tlv_5018(): API to get the tlv
  173. *
  174. * @rx_tlv: TLV data extracted from the rx packet
  175. * Return: uint8_t
  176. */
  177. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  178. {
  179. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  180. }
  181. /**
  182. * hal_rx_mpdu_start_tlv_tag_valid_5018 () - API to check if RX_MPDU_START
  183. * tlv tag is valid
  184. *
  185. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  186. *
  187. * Return: true if RX_MPDU_START is valied, else false.
  188. */
  189. uint8_t hal_rx_mpdu_start_tlv_tag_valid_5018(void *rx_tlv_hdr)
  190. {
  191. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  192. uint32_t tlv_tag;
  193. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  194. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  195. }
  196. /**
  197. * hal_rx_proc_phyrx_other_receive_info_tlv_5018(): API to get tlv info
  198. *
  199. * Return: uint32_t
  200. */
  201. static inline
  202. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  203. void *ppdu_info_hdl)
  204. {
  205. }
  206. /**
  207. * hal_rx_dump_msdu_start_tlv_5018() : dump RX msdu_start TLV in structured
  208. * human readable format.
  209. * @ msdu_start: pointer the msdu_start TLV in pkt.
  210. * @ dbg_level: log level.
  211. *
  212. * Return: void
  213. */
  214. static void hal_rx_dump_msdu_start_tlv_5018(void *msdustart,
  215. uint8_t dbg_level)
  216. {
  217. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  218. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  219. "rx_msdu_start tlv - "
  220. "rxpcu_mpdu_filter_in_category: %d "
  221. "sw_frame_group_id: %d "
  222. "phy_ppdu_id: %d "
  223. "msdu_length: %d "
  224. "ipsec_esp: %d "
  225. "l3_offset: %d "
  226. "ipsec_ah: %d "
  227. "l4_offset: %d "
  228. "msdu_number: %d "
  229. "decap_format: %d "
  230. "ipv4_proto: %d "
  231. "ipv6_proto: %d "
  232. "tcp_proto: %d "
  233. "udp_proto: %d "
  234. "ip_frag: %d "
  235. "tcp_only_ack: %d "
  236. "da_is_bcast_mcast: %d "
  237. "ip4_protocol_ip6_next_header: %d "
  238. "toeplitz_hash_2_or_4: %d "
  239. "flow_id_toeplitz: %d "
  240. "user_rssi: %d "
  241. "pkt_type: %d "
  242. "stbc: %d "
  243. "sgi: %d "
  244. "rate_mcs: %d "
  245. "receive_bandwidth: %d "
  246. "reception_type: %d "
  247. "ppdu_start_timestamp: %d "
  248. "sw_phy_meta_data: %d ",
  249. msdu_start->rxpcu_mpdu_filter_in_category,
  250. msdu_start->sw_frame_group_id,
  251. msdu_start->phy_ppdu_id,
  252. msdu_start->msdu_length,
  253. msdu_start->ipsec_esp,
  254. msdu_start->l3_offset,
  255. msdu_start->ipsec_ah,
  256. msdu_start->l4_offset,
  257. msdu_start->msdu_number,
  258. msdu_start->decap_format,
  259. msdu_start->ipv4_proto,
  260. msdu_start->ipv6_proto,
  261. msdu_start->tcp_proto,
  262. msdu_start->udp_proto,
  263. msdu_start->ip_frag,
  264. msdu_start->tcp_only_ack,
  265. msdu_start->da_is_bcast_mcast,
  266. msdu_start->ip4_protocol_ip6_next_header,
  267. msdu_start->toeplitz_hash_2_or_4,
  268. msdu_start->flow_id_toeplitz,
  269. msdu_start->user_rssi,
  270. msdu_start->pkt_type,
  271. msdu_start->stbc,
  272. msdu_start->sgi,
  273. msdu_start->rate_mcs,
  274. msdu_start->receive_bandwidth,
  275. msdu_start->reception_type,
  276. msdu_start->ppdu_start_timestamp,
  277. msdu_start->sw_phy_meta_data);
  278. }
  279. /**
  280. * hal_rx_dump_msdu_end_tlv_5018: dump RX msdu_end TLV in structured
  281. * human readable format.
  282. * @ msdu_end: pointer the msdu_end TLV in pkt.
  283. * @ dbg_level: log level.
  284. *
  285. * Return: void
  286. */
  287. static void hal_rx_dump_msdu_end_tlv_5018(void *msduend,
  288. uint8_t dbg_level)
  289. {
  290. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  291. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  292. "rx_msdu_end tlv - "
  293. "rxpcu_mpdu_filter_in_category: %d "
  294. "sw_frame_group_id: %d "
  295. "phy_ppdu_id: %d "
  296. "ip_hdr_chksum: %d "
  297. "reported_mpdu_length: %d "
  298. "key_id_octet: %d "
  299. "cce_super_rule: %d "
  300. "cce_classify_not_done_truncat: %d "
  301. "cce_classify_not_done_cce_dis: %d "
  302. "rule_indication_31_0: %d "
  303. "rule_indication_63_32: %d "
  304. "da_offset: %d "
  305. "sa_offset: %d "
  306. "da_offset_valid: %d "
  307. "sa_offset_valid: %d "
  308. "ipv6_options_crc: %d "
  309. "tcp_seq_number: %d "
  310. "tcp_ack_number: %d "
  311. "tcp_flag: %d "
  312. "lro_eligible: %d "
  313. "window_size: %d "
  314. "tcp_udp_chksum: %d "
  315. "sa_idx_timeout: %d "
  316. "da_idx_timeout: %d "
  317. "msdu_limit_error: %d "
  318. "flow_idx_timeout: %d "
  319. "flow_idx_invalid: %d "
  320. "wifi_parser_error: %d "
  321. "amsdu_parser_error: %d "
  322. "sa_is_valid: %d "
  323. "da_is_valid: %d "
  324. "da_is_mcbc: %d "
  325. "l3_header_padding: %d "
  326. "first_msdu: %d "
  327. "last_msdu: %d "
  328. "sa_idx: %d "
  329. "msdu_drop: %d "
  330. "reo_destination_indication: %d "
  331. "flow_idx: %d "
  332. "fse_metadata: %d "
  333. "cce_metadata: %d "
  334. "sa_sw_peer_id: %d ",
  335. msdu_end->rxpcu_mpdu_filter_in_category,
  336. msdu_end->sw_frame_group_id,
  337. msdu_end->phy_ppdu_id,
  338. msdu_end->ip_hdr_chksum,
  339. msdu_end->reported_mpdu_length,
  340. msdu_end->key_id_octet,
  341. msdu_end->cce_super_rule,
  342. msdu_end->cce_classify_not_done_truncate,
  343. msdu_end->cce_classify_not_done_cce_dis,
  344. msdu_end->rule_indication_31_0,
  345. msdu_end->rule_indication_63_32,
  346. msdu_end->da_offset,
  347. msdu_end->sa_offset,
  348. msdu_end->da_offset_valid,
  349. msdu_end->sa_offset_valid,
  350. msdu_end->ipv6_options_crc,
  351. msdu_end->tcp_seq_number,
  352. msdu_end->tcp_ack_number,
  353. msdu_end->tcp_flag,
  354. msdu_end->lro_eligible,
  355. msdu_end->window_size,
  356. msdu_end->tcp_udp_chksum,
  357. msdu_end->sa_idx_timeout,
  358. msdu_end->da_idx_timeout,
  359. msdu_end->msdu_limit_error,
  360. msdu_end->flow_idx_timeout,
  361. msdu_end->flow_idx_invalid,
  362. msdu_end->wifi_parser_error,
  363. msdu_end->amsdu_parser_error,
  364. msdu_end->sa_is_valid,
  365. msdu_end->da_is_valid,
  366. msdu_end->da_is_mcbc,
  367. msdu_end->l3_header_padding,
  368. msdu_end->first_msdu,
  369. msdu_end->last_msdu,
  370. msdu_end->sa_idx,
  371. msdu_end->msdu_drop,
  372. msdu_end->reo_destination_indication,
  373. msdu_end->flow_idx,
  374. msdu_end->fse_metadata,
  375. msdu_end->cce_metadata,
  376. msdu_end->sa_sw_peer_id);
  377. }
  378. /**
  379. * hal_rx_mpdu_start_tid_get_5018(): API to get tid
  380. * from rx_msdu_start
  381. *
  382. * @buf: pointer to the start of RX PKT TLV header
  383. * Return: uint32_t(tid value)
  384. */
  385. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  386. {
  387. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  388. struct rx_mpdu_start *mpdu_start =
  389. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  390. uint32_t tid;
  391. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  392. return tid;
  393. }
  394. /**
  395. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  396. * Interval from rx_msdu_start
  397. *
  398. * @buf: pointer to the start of RX PKT TLV header
  399. * Return: uint32_t(reception_type)
  400. */
  401. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  402. {
  403. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  404. struct rx_msdu_start *msdu_start =
  405. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  406. uint32_t reception_type;
  407. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  408. return reception_type;
  409. }
  410. /**
  411. * hal_rx_msdu_end_da_idx_get_5018: API to get da_idx
  412. * from rx_msdu_end TLV
  413. *
  414. * @ buf: pointer to the start of RX PKT TLV headers
  415. * Return: da index
  416. */
  417. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  418. {
  419. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  420. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  421. uint16_t da_idx;
  422. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  423. return da_idx;
  424. }
  425. /**
  426. * hal_rx_get_rx_fragment_number_5018(): Function to retrieve rx fragment number
  427. *
  428. * @nbuf: Network buffer
  429. * Returns: rx fragment number
  430. */
  431. static
  432. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  433. {
  434. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  435. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  436. /* Return first 4 bits as fragment number */
  437. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  438. DOT11_SEQ_FRAG_MASK);
  439. }
  440. /**
  441. * hal_rx_msdu_end_da_is_mcbc_get_5018(): API to check if pkt is MCBC
  442. * from rx_msdu_end TLV
  443. *
  444. * @ buf: pointer to the start of RX PKT TLV headers
  445. * Return: da_is_mcbc
  446. */
  447. static uint8_t
  448. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  449. {
  450. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  451. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  452. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  453. }
  454. /**
  455. * hal_rx_msdu_end_sa_is_valid_get_5018(): API to get_5018 the
  456. * sa_is_valid bit from rx_msdu_end TLV
  457. *
  458. * @ buf: pointer to the start of RX PKT TLV headers
  459. * Return: sa_is_valid bit
  460. */
  461. static uint8_t
  462. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  463. {
  464. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  465. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  466. uint8_t sa_is_valid;
  467. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  468. return sa_is_valid;
  469. }
  470. /**
  471. * hal_rx_msdu_end_sa_idx_get_5018(): API to get_5018 the
  472. * sa_idx from rx_msdu_end TLV
  473. *
  474. * @ buf: pointer to the start of RX PKT TLV headers
  475. * Return: sa_idx (SA AST index)
  476. */
  477. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  478. {
  479. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  480. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  481. uint16_t sa_idx;
  482. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  483. return sa_idx;
  484. }
  485. /**
  486. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  487. *
  488. * @hal_soc_hdl: hal_soc handle
  489. * @hw_desc_addr: hardware descriptor address
  490. *
  491. * Return: 0 - success/ non-zero failure
  492. */
  493. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  494. {
  495. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  496. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  497. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  498. }
  499. /**
  500. * hal_rx_msdu_end_l3_hdr_padding_get_5018(): API to get_5018 the
  501. * l3_header padding from rx_msdu_end TLV
  502. *
  503. * @ buf: pointer to the start of RX PKT TLV headers
  504. * Return: number of l3 header padding bytes
  505. */
  506. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  507. {
  508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  509. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  510. uint32_t l3_header_padding;
  511. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  512. return l3_header_padding;
  513. }
  514. /**
  515. * @ hal_rx_encryption_info_valid_5018: Returns encryption type.
  516. *
  517. * @ buf: rx_tlv_hdr of the received packet
  518. * @ Return: encryption type
  519. */
  520. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  521. {
  522. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  523. struct rx_mpdu_start *mpdu_start =
  524. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  525. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  526. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  527. return encryption_info;
  528. }
  529. /*
  530. * @ hal_rx_print_pn_5018: Prints the PN of rx packet.
  531. *
  532. * @ buf: rx_tlv_hdr of the received packet
  533. * @ Return: void
  534. */
  535. static void hal_rx_print_pn_5018(uint8_t *buf)
  536. {
  537. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  538. struct rx_mpdu_start *mpdu_start =
  539. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  540. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  541. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  542. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  543. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  544. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  545. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  546. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  547. }
  548. /**
  549. * hal_rx_msdu_end_first_msdu_get_5018: API to get first msdu status
  550. * from rx_msdu_end TLV
  551. *
  552. * @ buf: pointer to the start of RX PKT TLV headers
  553. * Return: first_msdu
  554. */
  555. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  556. {
  557. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  558. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  559. uint8_t first_msdu;
  560. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  561. return first_msdu;
  562. }
  563. /**
  564. * hal_rx_msdu_end_da_is_valid_get_5018: API to check if da is valid
  565. * from rx_msdu_end TLV
  566. *
  567. * @ buf: pointer to the start of RX PKT TLV headers
  568. * Return: da_is_valid
  569. */
  570. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  571. {
  572. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  573. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  574. uint8_t da_is_valid;
  575. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  576. return da_is_valid;
  577. }
  578. /**
  579. * hal_rx_msdu_end_last_msdu_get_5018: API to get last msdu status
  580. * from rx_msdu_end TLV
  581. *
  582. * @ buf: pointer to the start of RX PKT TLV headers
  583. * Return: last_msdu
  584. */
  585. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  586. {
  587. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  588. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  589. uint8_t last_msdu;
  590. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  591. return last_msdu;
  592. }
  593. /*
  594. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  595. *
  596. * @nbuf: Network buffer
  597. * Returns: value of mpdu 4th address valid field
  598. */
  599. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  600. {
  601. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  602. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  603. bool ad4_valid = 0;
  604. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  605. return ad4_valid;
  606. }
  607. /**
  608. * hal_rx_mpdu_start_sw_peer_id_get_5018: Retrieve sw peer_id
  609. * @buf: network buffer
  610. *
  611. * Return: sw peer_id
  612. */
  613. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_mpdu_start *mpdu_start =
  617. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  618. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  619. &mpdu_start->rx_mpdu_info_details);
  620. }
  621. /*
  622. * hal_rx_mpdu_get_to_ds_5018(): API to get the tods info
  623. * from rx_mpdu_start
  624. *
  625. * @buf: pointer to the start of RX PKT TLV header
  626. * Return: uint32_t(to_ds)
  627. */
  628. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  629. {
  630. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  631. struct rx_mpdu_start *mpdu_start =
  632. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  633. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  634. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  635. }
  636. /*
  637. * hal_rx_mpdu_get_fr_ds_5018(): API to get the from ds info
  638. * from rx_mpdu_start
  639. *
  640. * @buf: pointer to the start of RX PKT TLV header
  641. * Return: uint32_t(fr_ds)
  642. */
  643. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  646. struct rx_mpdu_start *mpdu_start =
  647. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  648. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  649. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  650. }
  651. /*
  652. * hal_rx_get_mpdu_frame_control_valid_5018(): Retrieves mpdu
  653. * frame control valid
  654. *
  655. * @nbuf: Network buffer
  656. * Returns: value of frame control valid field
  657. */
  658. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  659. {
  660. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  661. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  662. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  663. }
  664. /*
  665. * hal_rx_mpdu_get_addr1_5018(): API to check get address1 of the mpdu
  666. *
  667. * @buf: pointer to the start of RX PKT TLV headera
  668. * @mac_addr: pointer to mac address
  669. * Return: success/failure
  670. */
  671. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  672. uint8_t *mac_addr)
  673. {
  674. struct __attribute__((__packed__)) hal_addr1 {
  675. uint32_t ad1_31_0;
  676. uint16_t ad1_47_32;
  677. };
  678. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  679. struct rx_mpdu_start *mpdu_start =
  680. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  681. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  682. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  683. uint32_t mac_addr_ad1_valid;
  684. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  685. if (mac_addr_ad1_valid) {
  686. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  687. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  688. return QDF_STATUS_SUCCESS;
  689. }
  690. return QDF_STATUS_E_FAILURE;
  691. }
  692. /*
  693. * hal_rx_mpdu_get_addr2_5018(): API to check get address2 of the mpdu
  694. * in the packet
  695. *
  696. * @buf: pointer to the start of RX PKT TLV header
  697. * @mac_addr: pointer to mac address
  698. * Return: success/failure
  699. */
  700. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  701. {
  702. struct __attribute__((__packed__)) hal_addr2 {
  703. uint16_t ad2_15_0;
  704. uint32_t ad2_47_16;
  705. };
  706. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  707. struct rx_mpdu_start *mpdu_start =
  708. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  709. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  710. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  711. uint32_t mac_addr_ad2_valid;
  712. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  713. if (mac_addr_ad2_valid) {
  714. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  715. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  716. return QDF_STATUS_SUCCESS;
  717. }
  718. return QDF_STATUS_E_FAILURE;
  719. }
  720. /*
  721. * hal_rx_mpdu_get_addr3_5018(): API to get address3 of the mpdu
  722. * in the packet
  723. *
  724. * @buf: pointer to the start of RX PKT TLV header
  725. * @mac_addr: pointer to mac address
  726. * Return: success/failure
  727. */
  728. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  729. {
  730. struct __attribute__((__packed__)) hal_addr3 {
  731. uint32_t ad3_31_0;
  732. uint16_t ad3_47_32;
  733. };
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_mpdu_start *mpdu_start =
  736. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  737. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  738. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  739. uint32_t mac_addr_ad3_valid;
  740. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  741. if (mac_addr_ad3_valid) {
  742. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  743. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  744. return QDF_STATUS_SUCCESS;
  745. }
  746. return QDF_STATUS_E_FAILURE;
  747. }
  748. /*
  749. * hal_rx_mpdu_get_addr4_5018(): API to get address4 of the mpdu
  750. * in the packet
  751. *
  752. * @buf: pointer to the start of RX PKT TLV header
  753. * @mac_addr: pointer to mac address
  754. * Return: success/failure
  755. */
  756. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  757. {
  758. struct __attribute__((__packed__)) hal_addr4 {
  759. uint32_t ad4_31_0;
  760. uint16_t ad4_47_32;
  761. };
  762. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  763. struct rx_mpdu_start *mpdu_start =
  764. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  765. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  766. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  767. uint32_t mac_addr_ad4_valid;
  768. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  769. if (mac_addr_ad4_valid) {
  770. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  771. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  772. return QDF_STATUS_SUCCESS;
  773. }
  774. return QDF_STATUS_E_FAILURE;
  775. }
  776. /*
  777. * hal_rx_get_mpdu_sequence_control_valid_5018(): Get mpdu
  778. * sequence control valid
  779. *
  780. * @nbuf: Network buffer
  781. * Returns: value of sequence control valid field
  782. */
  783. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  784. {
  785. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  786. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  787. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  788. }
  789. /**
  790. * hal_rx_is_unicast_5018: check packet is unicast frame or not.
  791. *
  792. * @ buf: pointer to rx pkt TLV.
  793. *
  794. * Return: true on unicast.
  795. */
  796. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  799. struct rx_mpdu_start *mpdu_start =
  800. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  801. uint32_t grp_id;
  802. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  803. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  804. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  805. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  806. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  807. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  808. }
  809. /**
  810. * hal_rx_tid_get_5018: get tid based on qos control valid.
  811. * @hal_soc_hdl: hal soc handle
  812. * @buf: pointer to rx pkt TLV.
  813. *
  814. * Return: tid
  815. */
  816. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  817. {
  818. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  819. struct rx_mpdu_start *mpdu_start =
  820. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  821. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  822. uint8_t qos_control_valid =
  823. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  824. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  825. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  826. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  827. if (qos_control_valid)
  828. return hal_rx_mpdu_start_tid_get_5018(buf);
  829. return HAL_RX_NON_QOS_TID;
  830. }
  831. /**
  832. * hal_rx_hw_desc_get_ppduid_get_5018(): retrieve ppdu id
  833. * @rx_tlv_hdr: rx tlv header
  834. * @rxdma_dst_ring_desc: rxdma HW descriptor
  835. *
  836. * Return: ppdu id
  837. */
  838. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *rx_tlv_hdr,
  839. void *rxdma_dst_ring_desc)
  840. {
  841. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  842. return HAL_RX_REO_ENT_PHY_PPDU_ID_GET(reo_ent);
  843. }
  844. /**
  845. * hal_reo_status_get_header_5018 - Process reo desc info
  846. * @d - Pointer to reo descriptior
  847. * @b - tlv type info
  848. * @h1 - Pointer to hal_reo_status_header where info to be stored
  849. *
  850. * Return - none.
  851. *
  852. */
  853. static void hal_reo_status_get_header_5018(uint32_t *d, int b, void *h1)
  854. {
  855. uint32_t val1 = 0;
  856. struct hal_reo_status_header *h =
  857. (struct hal_reo_status_header *)h1;
  858. switch (b) {
  859. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  860. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  861. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  862. break;
  863. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  864. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  865. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  866. break;
  867. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  868. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  869. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  870. break;
  871. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  872. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  873. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  874. break;
  875. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  876. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  877. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  878. break;
  879. case HAL_REO_DESC_THRES_STATUS_TLV:
  880. val1 =
  881. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  882. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  883. break;
  884. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  885. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  886. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  887. break;
  888. default:
  889. qdf_nofl_err("ERROR: Unknown tlv\n");
  890. break;
  891. }
  892. h->cmd_num =
  893. HAL_GET_FIELD(
  894. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  895. val1);
  896. h->exec_time =
  897. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  898. CMD_EXECUTION_TIME, val1);
  899. h->status =
  900. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  901. REO_CMD_EXECUTION_STATUS, val1);
  902. switch (b) {
  903. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  904. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  905. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  906. break;
  907. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  908. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  909. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  910. break;
  911. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  912. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  913. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  914. break;
  915. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  916. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  917. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  918. break;
  919. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  920. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  921. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  922. break;
  923. case HAL_REO_DESC_THRES_STATUS_TLV:
  924. val1 =
  925. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  926. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  927. break;
  928. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  929. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  930. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  931. break;
  932. default:
  933. qdf_nofl_err("ERROR: Unknown tlv\n");
  934. break;
  935. }
  936. h->tstamp =
  937. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  938. }
  939. /**
  940. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  941. * Retrieve qos control valid bit from the tlv.
  942. * @buf: pointer to rx pkt TLV.
  943. *
  944. * Return: qos control value.
  945. */
  946. static inline uint32_t
  947. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  948. {
  949. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  950. struct rx_mpdu_start *mpdu_start =
  951. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  952. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  953. &mpdu_start->rx_mpdu_info_details);
  954. }
  955. /**
  956. * hal_rx_msdu_end_sa_sw_peer_id_get_5018(): API to get the
  957. * sa_sw_peer_id from rx_msdu_end TLV
  958. * @buf: pointer to the start of RX PKT TLV headers
  959. *
  960. * Return: sa_sw_peer_id index
  961. */
  962. static inline uint32_t
  963. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  964. {
  965. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  966. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  967. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  968. }
  969. /**
  970. * hal_tx_desc_set_mesh_en_5018 - Set mesh_enable flag in Tx descriptor
  971. * @desc: Handle to Tx Descriptor
  972. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  973. * enabling the interpretation of the 'Mesh Control Present' bit
  974. * (bit 8) of QoS Control (otherwise this bit is ignored),
  975. * For native WiFi frames, this indicates that a 'Mesh Control' field
  976. * is present between the header and the LLC.
  977. *
  978. * Return: void
  979. */
  980. static inline
  981. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  982. {
  983. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  984. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  985. }
  986. static
  987. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  988. {
  989. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  990. }
  991. static
  992. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  993. {
  994. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  995. }
  996. static
  997. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  998. {
  999. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1000. }
  1001. static
  1002. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  1003. {
  1004. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1005. }
  1006. static
  1007. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  1008. {
  1009. return HAL_RX_GET_FC_VALID(buf);
  1010. }
  1011. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  1012. {
  1013. return HAL_RX_GET_TO_DS_FLAG(buf);
  1014. }
  1015. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1016. {
  1017. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1018. }
  1019. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1020. {
  1021. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1022. }
  1023. static uint32_t
  1024. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1025. {
  1026. struct rx_mpdu_info *rx_mpdu_info;
  1027. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1028. rx_mpdu_info =
  1029. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1030. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1031. }
  1032. /**
  1033. * hal_reo_config_5018(): Set reo config parameters
  1034. * @soc: hal soc handle
  1035. * @reg_val: value to be set
  1036. * @reo_params: reo parameters
  1037. *
  1038. * Return: void
  1039. */
  1040. static void
  1041. hal_reo_config_5018(struct hal_soc *soc,
  1042. uint32_t reg_val,
  1043. struct hal_reo_params *reo_params)
  1044. {
  1045. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1046. }
  1047. /**
  1048. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1049. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1050. *
  1051. * Return - Pointer to rx_msdu_desc_info structure.
  1052. *
  1053. */
  1054. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1055. {
  1056. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1057. }
  1058. /**
  1059. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1060. * @link_desc - Pointer to link desc
  1061. *
  1062. * Return - Pointer to rx_msdu_details structure
  1063. *
  1064. */
  1065. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1066. {
  1067. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1068. }
  1069. /**
  1070. * hal_rx_msdu_flow_idx_get_5018: API to get flow index
  1071. * from rx_msdu_end TLV
  1072. * @buf: pointer to the start of RX PKT TLV headers
  1073. *
  1074. * Return: flow index value from MSDU END TLV
  1075. */
  1076. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1077. {
  1078. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1079. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1080. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1081. }
  1082. /**
  1083. * hal_rx_msdu_flow_idx_invalid_5018: API to get flow index invalid
  1084. * from rx_msdu_end TLV
  1085. * @buf: pointer to the start of RX PKT TLV headers
  1086. *
  1087. * Return: flow index invalid value from MSDU END TLV
  1088. */
  1089. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1093. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1094. }
  1095. /**
  1096. * hal_rx_msdu_flow_idx_timeout_5018: API to get flow index timeout
  1097. * from rx_msdu_end TLV
  1098. * @buf: pointer to the start of RX PKT TLV headers
  1099. *
  1100. * Return: flow index timeout value from MSDU END TLV
  1101. */
  1102. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1103. {
  1104. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1105. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1106. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1107. }
  1108. /**
  1109. * hal_rx_msdu_fse_metadata_get_5018: API to get FSE metadata
  1110. * from rx_msdu_end TLV
  1111. * @buf: pointer to the start of RX PKT TLV headers
  1112. *
  1113. * Return: fse metadata value from MSDU END TLV
  1114. */
  1115. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1116. {
  1117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1118. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1119. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1120. }
  1121. /**
  1122. * hal_rx_msdu_cce_metadata_get_5018: API to get CCE metadata
  1123. * from rx_msdu_end TLV
  1124. * @buf: pointer to the start of RX PKT TLV headers
  1125. *
  1126. * Return: cce_metadata
  1127. */
  1128. static uint16_t
  1129. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1130. {
  1131. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1132. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1133. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1134. }
  1135. /**
  1136. * hal_rx_msdu_get_flow_params_5018: API to get flow index, flow index invalid
  1137. * and flow index timeout from rx_msdu_end TLV
  1138. * @buf: pointer to the start of RX PKT TLV headers
  1139. * @flow_invalid: pointer to return value of flow_idx_valid
  1140. * @flow_timeout: pointer to return value of flow_idx_timeout
  1141. * @flow_index: pointer to return value of flow_idx
  1142. *
  1143. * Return: none
  1144. */
  1145. static inline void
  1146. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1147. bool *flow_invalid,
  1148. bool *flow_timeout,
  1149. uint32_t *flow_index)
  1150. {
  1151. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1152. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1153. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1154. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1155. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1156. }
  1157. /**
  1158. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1159. * @buf: rx_tlv_hdr
  1160. *
  1161. * Return: tcp checksum
  1162. */
  1163. static uint16_t
  1164. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1165. {
  1166. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1167. }
  1168. /**
  1169. * hal_rx_get_rx_sequence_5018(): Function to retrieve rx sequence number
  1170. *
  1171. * @nbuf: Network buffer
  1172. * Returns: rx sequence number
  1173. */
  1174. static
  1175. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1176. {
  1177. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1178. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1179. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1180. }
  1181. /**
  1182. * hal_get_window_address_5018(): Function to get hp/tp address
  1183. * @hal_soc: Pointer to hal_soc
  1184. * @addr: address offset of register
  1185. *
  1186. * Return: modified address offset of register
  1187. */
  1188. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1189. qdf_iomem_t addr)
  1190. {
  1191. uint32_t offset = addr - hal_soc->dev_base_addr;
  1192. qdf_iomem_t new_offset;
  1193. /*
  1194. * If offset lies within DP register range, use 3rd window to write
  1195. * into DP region.
  1196. */
  1197. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1198. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1199. (offset & WINDOW_RANGE_MASK));
  1200. /*
  1201. * If offset lies within CE register range, use 2nd window to write
  1202. * into CE region.
  1203. */
  1204. } else if ((offset ^ WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1205. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1206. (offset & WINDOW_RANGE_MASK));
  1207. } else {
  1208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1209. "%s: ERROR: Accessing Wrong register\n", __func__);
  1210. qdf_assert_always(0);
  1211. return 0;
  1212. }
  1213. return new_offset;
  1214. }
  1215. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1216. {
  1217. /* Write value into window configuration register */
  1218. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1219. WINDOW_CONFIGURATION_VALUE_5018);
  1220. }
  1221. /**
  1222. * hal_rx_msdu_packet_metadata_get_5018(): API to get the
  1223. * msdu information from rx_msdu_end TLV
  1224. *
  1225. * @ buf: pointer to the start of RX PKT TLV headers
  1226. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1227. */
  1228. static void
  1229. hal_rx_msdu_packet_metadata_get_5018(uint8_t *buf,
  1230. void *msdu_pkt_metadata)
  1231. {
  1232. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1233. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1234. struct hal_rx_msdu_metadata *msdu_metadata =
  1235. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1236. msdu_metadata->l3_hdr_pad =
  1237. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1238. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1239. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1240. msdu_metadata->sa_sw_peer_id =
  1241. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1242. }
  1243. struct hal_hw_txrx_ops qca5018_hal_hw_txrx_ops = {
  1244. /* init and setup */
  1245. hal_srng_dst_hw_init_generic,
  1246. hal_srng_src_hw_init_generic,
  1247. hal_get_hw_hptp_generic,
  1248. hal_reo_setup_generic,
  1249. hal_setup_link_idle_list_generic,
  1250. hal_get_window_address_5018,
  1251. NULL,
  1252. /* tx */
  1253. hal_tx_desc_set_dscp_tid_table_id_5018,
  1254. hal_tx_set_dscp_tid_map_5018,
  1255. hal_tx_update_dscp_tid_5018,
  1256. hal_tx_desc_set_lmac_id_5018,
  1257. hal_tx_desc_set_buf_addr_generic,
  1258. hal_tx_desc_set_search_type_generic,
  1259. hal_tx_desc_set_search_index_generic,
  1260. hal_tx_desc_set_cache_set_num_generic,
  1261. hal_tx_comp_get_status_generic,
  1262. hal_tx_comp_get_release_reason_generic,
  1263. hal_get_wbm_internal_error_generic,
  1264. hal_tx_desc_set_mesh_en_5018,
  1265. hal_tx_init_cmd_credit_ring_5018,
  1266. /* rx */
  1267. hal_rx_msdu_start_nss_get_5018,
  1268. hal_rx_mon_hw_desc_get_mpdu_status_5018,
  1269. hal_rx_get_tlv_5018,
  1270. hal_rx_proc_phyrx_other_receive_info_tlv_5018,
  1271. hal_rx_dump_msdu_start_tlv_5018,
  1272. hal_rx_dump_msdu_end_tlv_5018,
  1273. hal_get_link_desc_size_5018,
  1274. hal_rx_mpdu_start_tid_get_5018,
  1275. hal_rx_msdu_start_reception_type_get_5018,
  1276. hal_rx_msdu_end_da_idx_get_5018,
  1277. hal_rx_msdu_desc_info_get_ptr_5018,
  1278. hal_rx_link_desc_msdu0_ptr_5018,
  1279. hal_reo_status_get_header_5018,
  1280. hal_rx_status_get_tlv_info_generic,
  1281. hal_rx_wbm_err_info_get_generic,
  1282. hal_rx_dump_mpdu_start_tlv_generic,
  1283. hal_tx_set_pcp_tid_map_generic,
  1284. hal_tx_update_pcp_tid_generic,
  1285. hal_tx_update_tidmap_prty_generic,
  1286. hal_rx_get_rx_fragment_number_5018,
  1287. hal_rx_msdu_end_da_is_mcbc_get_5018,
  1288. hal_rx_msdu_end_sa_is_valid_get_5018,
  1289. hal_rx_msdu_end_sa_idx_get_5018,
  1290. hal_rx_desc_is_first_msdu_5018,
  1291. hal_rx_msdu_end_l3_hdr_padding_get_5018,
  1292. hal_rx_encryption_info_valid_5018,
  1293. hal_rx_print_pn_5018,
  1294. hal_rx_msdu_end_first_msdu_get_5018,
  1295. hal_rx_msdu_end_da_is_valid_get_5018,
  1296. hal_rx_msdu_end_last_msdu_get_5018,
  1297. hal_rx_get_mpdu_mac_ad4_valid_5018,
  1298. hal_rx_mpdu_start_sw_peer_id_get_5018,
  1299. hal_rx_mpdu_get_to_ds_5018,
  1300. hal_rx_mpdu_get_fr_ds_5018,
  1301. hal_rx_get_mpdu_frame_control_valid_5018,
  1302. hal_rx_mpdu_get_addr1_5018,
  1303. hal_rx_mpdu_get_addr2_5018,
  1304. hal_rx_mpdu_get_addr3_5018,
  1305. hal_rx_mpdu_get_addr4_5018,
  1306. hal_rx_get_mpdu_sequence_control_valid_5018,
  1307. hal_rx_is_unicast_5018,
  1308. hal_rx_tid_get_5018,
  1309. hal_rx_hw_desc_get_ppduid_get_5018,
  1310. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018,
  1311. hal_rx_msdu_end_sa_sw_peer_id_get_5018,
  1312. hal_rx_msdu0_buffer_addr_lsb_5018,
  1313. hal_rx_msdu_desc_info_ptr_get_5018,
  1314. hal_ent_mpdu_desc_info_5018,
  1315. hal_dst_mpdu_desc_info_5018,
  1316. hal_rx_get_fc_valid_5018,
  1317. hal_rx_get_to_ds_flag_5018,
  1318. hal_rx_get_mac_addr2_valid_5018,
  1319. hal_rx_get_filter_category_5018,
  1320. hal_rx_get_ppdu_id_5018,
  1321. hal_reo_config_5018,
  1322. hal_rx_msdu_flow_idx_get_5018,
  1323. hal_rx_msdu_flow_idx_invalid_5018,
  1324. hal_rx_msdu_flow_idx_timeout_5018,
  1325. hal_rx_msdu_fse_metadata_get_5018,
  1326. hal_rx_msdu_cce_metadata_get_5018,
  1327. hal_rx_msdu_get_flow_params_5018,
  1328. hal_rx_tlv_get_tcp_chksum_5018,
  1329. hal_rx_get_rx_sequence_5018,
  1330. NULL,
  1331. NULL,
  1332. /* rx - msdu fast path info fields */
  1333. hal_rx_msdu_packet_metadata_get_5018,
  1334. NULL,
  1335. NULL,
  1336. NULL,
  1337. NULL,
  1338. NULL,
  1339. NULL,
  1340. hal_rx_mpdu_start_tlv_tag_valid_5018,
  1341. NULL,
  1342. NULL,
  1343. /* rx - TLV struct offsets */
  1344. hal_rx_msdu_end_offset_get_generic,
  1345. hal_rx_attn_offset_get_generic,
  1346. hal_rx_msdu_start_offset_get_generic,
  1347. hal_rx_mpdu_start_offset_get_generic,
  1348. hal_rx_mpdu_end_offset_get_generic
  1349. };
  1350. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1351. /* TODO: max_rings can populated by querying HW capabilities */
  1352. { /* REO_DST */
  1353. .start_ring_id = HAL_SRNG_REO2SW1,
  1354. .max_rings = 4,
  1355. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1356. .lmac_ring = FALSE,
  1357. .ring_dir = HAL_SRNG_DST_RING,
  1358. .reg_start = {
  1359. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1360. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1361. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1362. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1363. },
  1364. .reg_size = {
  1365. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1366. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1367. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1368. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1369. },
  1370. .max_size =
  1371. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1372. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1373. },
  1374. { /* REO_EXCEPTION */
  1375. /* Designating REO2TCL ring as exception ring. This ring is
  1376. * similar to other REO2SW rings though it is named as REO2TCL.
  1377. * Any of theREO2SW rings can be used as exception ring.
  1378. */
  1379. .start_ring_id = HAL_SRNG_REO2TCL,
  1380. .max_rings = 1,
  1381. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1382. .lmac_ring = FALSE,
  1383. .ring_dir = HAL_SRNG_DST_RING,
  1384. .reg_start = {
  1385. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1386. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1387. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1388. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1389. },
  1390. /* Single ring - provide ring size if multiple rings of this
  1391. * type are supported
  1392. */
  1393. .reg_size = {},
  1394. .max_size =
  1395. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1396. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1397. },
  1398. { /* REO_REINJECT */
  1399. .start_ring_id = HAL_SRNG_SW2REO,
  1400. .max_rings = 1,
  1401. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1402. .lmac_ring = FALSE,
  1403. .ring_dir = HAL_SRNG_SRC_RING,
  1404. .reg_start = {
  1405. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1406. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1407. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1408. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1409. },
  1410. /* Single ring - provide ring size if multiple rings of this
  1411. * type are supported
  1412. */
  1413. .reg_size = {},
  1414. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1415. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1416. },
  1417. { /* REO_CMD */
  1418. .start_ring_id = HAL_SRNG_REO_CMD,
  1419. .max_rings = 1,
  1420. .entry_size = (sizeof(struct tlv_32_hdr) +
  1421. sizeof(struct reo_get_queue_stats)) >> 2,
  1422. .lmac_ring = FALSE,
  1423. .ring_dir = HAL_SRNG_SRC_RING,
  1424. .reg_start = {
  1425. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1426. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1427. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1428. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1429. },
  1430. /* Single ring - provide ring size if multiple rings of this
  1431. * type are supported
  1432. */
  1433. .reg_size = {},
  1434. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1435. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1436. },
  1437. { /* REO_STATUS */
  1438. .start_ring_id = HAL_SRNG_REO_STATUS,
  1439. .max_rings = 1,
  1440. .entry_size = (sizeof(struct tlv_32_hdr) +
  1441. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1442. .lmac_ring = FALSE,
  1443. .ring_dir = HAL_SRNG_DST_RING,
  1444. .reg_start = {
  1445. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1446. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1447. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1448. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1449. },
  1450. /* Single ring - provide ring size if multiple rings of this
  1451. * type are supported
  1452. */
  1453. .reg_size = {},
  1454. .max_size =
  1455. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1456. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1457. },
  1458. { /* TCL_DATA */
  1459. .start_ring_id = HAL_SRNG_SW2TCL1,
  1460. .max_rings = 3,
  1461. .entry_size = (sizeof(struct tlv_32_hdr) +
  1462. sizeof(struct tcl_data_cmd)) >> 2,
  1463. .lmac_ring = FALSE,
  1464. .ring_dir = HAL_SRNG_SRC_RING,
  1465. .reg_start = {
  1466. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1467. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1468. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1469. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1470. },
  1471. .reg_size = {
  1472. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1473. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1474. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1475. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1476. },
  1477. .max_size =
  1478. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1479. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1480. },
  1481. { /* TCL_CMD */
  1482. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1483. .max_rings = 1,
  1484. .entry_size = (sizeof(struct tlv_32_hdr) +
  1485. sizeof(struct tcl_data_cmd)) >> 2,
  1486. .lmac_ring = FALSE,
  1487. .ring_dir = HAL_SRNG_SRC_RING,
  1488. .reg_start = {
  1489. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1490. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1491. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1492. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1493. },
  1494. /* Single ring - provide ring size if multiple rings of this
  1495. * type are supported
  1496. */
  1497. .reg_size = {},
  1498. .max_size =
  1499. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1500. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1501. },
  1502. { /* TCL_STATUS */
  1503. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1504. .max_rings = 1,
  1505. .entry_size = (sizeof(struct tlv_32_hdr) +
  1506. sizeof(struct tcl_status_ring)) >> 2,
  1507. .lmac_ring = FALSE,
  1508. .ring_dir = HAL_SRNG_DST_RING,
  1509. .reg_start = {
  1510. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1511. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1512. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1513. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1514. },
  1515. /* Single ring - provide ring size if multiple rings of this
  1516. * type are supported
  1517. */
  1518. .reg_size = {},
  1519. .max_size =
  1520. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1521. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1522. },
  1523. { /* CE_SRC */
  1524. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1525. .max_rings = 12,
  1526. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1527. .lmac_ring = FALSE,
  1528. .ring_dir = HAL_SRNG_SRC_RING,
  1529. .reg_start = {
  1530. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1531. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1532. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1533. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1534. },
  1535. .reg_size = {
  1536. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1537. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1538. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1539. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1540. },
  1541. .max_size =
  1542. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1543. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1544. },
  1545. { /* CE_DST */
  1546. .start_ring_id = HAL_SRNG_CE_0_DST,
  1547. .max_rings = 12,
  1548. .entry_size = 8 >> 2,
  1549. /*TODO: entry_size above should actually be
  1550. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1551. * of struct ce_dst_desc in HW header files
  1552. */
  1553. .lmac_ring = FALSE,
  1554. .ring_dir = HAL_SRNG_SRC_RING,
  1555. .reg_start = {
  1556. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1557. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1558. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1559. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1560. },
  1561. .reg_size = {
  1562. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1563. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1564. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1565. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1566. },
  1567. .max_size =
  1568. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1569. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1570. },
  1571. { /* CE_DST_STATUS */
  1572. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1573. .max_rings = 12,
  1574. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1575. .lmac_ring = FALSE,
  1576. .ring_dir = HAL_SRNG_DST_RING,
  1577. .reg_start = {
  1578. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1579. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1580. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1581. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1582. },
  1583. /* TODO: check destination status ring registers */
  1584. .reg_size = {
  1585. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1586. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1587. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1588. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1589. },
  1590. .max_size =
  1591. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1592. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1593. },
  1594. { /* WBM_IDLE_LINK */
  1595. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1596. .max_rings = 1,
  1597. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1598. .lmac_ring = FALSE,
  1599. .ring_dir = HAL_SRNG_SRC_RING,
  1600. .reg_start = {
  1601. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1602. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1603. },
  1604. /* Single ring - provide ring size if multiple rings of this
  1605. * type are supported
  1606. */
  1607. .reg_size = {},
  1608. .max_size =
  1609. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1610. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1611. },
  1612. { /* SW2WBM_RELEASE */
  1613. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1614. .max_rings = 1,
  1615. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1616. .lmac_ring = FALSE,
  1617. .ring_dir = HAL_SRNG_SRC_RING,
  1618. .reg_start = {
  1619. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1620. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1621. },
  1622. /* Single ring - provide ring size if multiple rings of this
  1623. * type are supported
  1624. */
  1625. .reg_size = {},
  1626. .max_size =
  1627. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1628. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1629. },
  1630. { /* WBM2SW_RELEASE */
  1631. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1632. .max_rings = 4,
  1633. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1634. .lmac_ring = FALSE,
  1635. .ring_dir = HAL_SRNG_DST_RING,
  1636. .reg_start = {
  1637. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1638. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1639. },
  1640. .reg_size = {
  1641. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1642. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1643. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1644. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1645. },
  1646. .max_size =
  1647. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1648. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1649. },
  1650. { /* RXDMA_BUF */
  1651. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1652. #ifdef IPA_OFFLOAD
  1653. .max_rings = 3,
  1654. #else
  1655. .max_rings = 2,
  1656. #endif
  1657. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1658. .lmac_ring = TRUE,
  1659. .ring_dir = HAL_SRNG_SRC_RING,
  1660. /* reg_start is not set because LMAC rings are not accessed
  1661. * from host
  1662. */
  1663. .reg_start = {},
  1664. .reg_size = {},
  1665. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1666. },
  1667. { /* RXDMA_DST */
  1668. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1669. .max_rings = 1,
  1670. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1671. .lmac_ring = TRUE,
  1672. .ring_dir = HAL_SRNG_DST_RING,
  1673. /* reg_start is not set because LMAC rings are not accessed
  1674. * from host
  1675. */
  1676. .reg_start = {},
  1677. .reg_size = {},
  1678. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1679. },
  1680. { /* RXDMA_MONITOR_BUF */
  1681. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1682. .max_rings = 1,
  1683. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1684. .lmac_ring = TRUE,
  1685. .ring_dir = HAL_SRNG_SRC_RING,
  1686. /* reg_start is not set because LMAC rings are not accessed
  1687. * from host
  1688. */
  1689. .reg_start = {},
  1690. .reg_size = {},
  1691. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1692. },
  1693. { /* RXDMA_MONITOR_STATUS */
  1694. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1695. .max_rings = 1,
  1696. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1697. .lmac_ring = TRUE,
  1698. .ring_dir = HAL_SRNG_SRC_RING,
  1699. /* reg_start is not set because LMAC rings are not accessed
  1700. * from host
  1701. */
  1702. .reg_start = {},
  1703. .reg_size = {},
  1704. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1705. },
  1706. { /* RXDMA_MONITOR_DST */
  1707. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1708. .max_rings = 1,
  1709. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1710. .lmac_ring = TRUE,
  1711. .ring_dir = HAL_SRNG_DST_RING,
  1712. /* reg_start is not set because LMAC rings are not accessed
  1713. * from host
  1714. */
  1715. .reg_start = {},
  1716. .reg_size = {},
  1717. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1718. },
  1719. { /* RXDMA_MONITOR_DESC */
  1720. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1721. .max_rings = 1,
  1722. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1723. .lmac_ring = TRUE,
  1724. .ring_dir = HAL_SRNG_SRC_RING,
  1725. /* reg_start is not set because LMAC rings are not accessed
  1726. * from host
  1727. */
  1728. .reg_start = {},
  1729. .reg_size = {},
  1730. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1731. },
  1732. { /* DIR_BUF_RX_DMA_SRC */
  1733. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1734. /* one ring for spectral and one ring for cfr */
  1735. .max_rings = 2,
  1736. .entry_size = 2,
  1737. .lmac_ring = TRUE,
  1738. .ring_dir = HAL_SRNG_SRC_RING,
  1739. /* reg_start is not set because LMAC rings are not accessed
  1740. * from host
  1741. */
  1742. .reg_start = {},
  1743. .reg_size = {},
  1744. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1745. },
  1746. #ifdef WLAN_FEATURE_CIF_CFR
  1747. { /* WIFI_POS_SRC */
  1748. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1749. .max_rings = 1,
  1750. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1751. .lmac_ring = TRUE,
  1752. .ring_dir = HAL_SRNG_SRC_RING,
  1753. /* reg_start is not set because LMAC rings are not accessed
  1754. * from host
  1755. */
  1756. .reg_start = {},
  1757. .reg_size = {},
  1758. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1759. },
  1760. #endif
  1761. };
  1762. int32_t hal_hw_reg_offset_qca5018[] = {
  1763. /* dst */
  1764. REG_OFFSET(DST, HP),
  1765. REG_OFFSET(DST, TP),
  1766. REG_OFFSET(DST, ID),
  1767. REG_OFFSET(DST, MISC),
  1768. REG_OFFSET(DST, HP_ADDR_LSB),
  1769. REG_OFFSET(DST, HP_ADDR_MSB),
  1770. REG_OFFSET(DST, MSI1_BASE_LSB),
  1771. REG_OFFSET(DST, MSI1_BASE_MSB),
  1772. REG_OFFSET(DST, MSI1_DATA),
  1773. REG_OFFSET(DST, BASE_LSB),
  1774. REG_OFFSET(DST, BASE_MSB),
  1775. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1776. /* src */
  1777. REG_OFFSET(SRC, HP),
  1778. REG_OFFSET(SRC, TP),
  1779. REG_OFFSET(SRC, ID),
  1780. REG_OFFSET(SRC, MISC),
  1781. REG_OFFSET(SRC, TP_ADDR_LSB),
  1782. REG_OFFSET(SRC, TP_ADDR_MSB),
  1783. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1784. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1785. REG_OFFSET(SRC, MSI1_DATA),
  1786. REG_OFFSET(SRC, BASE_LSB),
  1787. REG_OFFSET(SRC, BASE_MSB),
  1788. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1789. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1790. };
  1791. /**
  1792. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  1793. * offset and srng table
  1794. * Return: void
  1795. */
  1796. void hal_qca5018_attach(struct hal_soc *hal_soc)
  1797. {
  1798. hal_soc->hw_srng_table = hw_srng_table_5018;
  1799. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca5018;
  1800. hal_soc->ops = &qca5018_hal_hw_txrx_ops;
  1801. if (hal_soc->static_window_map)
  1802. hal_write_window_register(hal_soc);
  1803. }