wsa-macro.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dapm.h>
  11. #include <sound/tlv.h>
  12. #include <soc/swr-common.h>
  13. #include <soc/swr-wcd.h>
  14. #include "bolero-cdc.h"
  15. #include "bolero-cdc-registers.h"
  16. #include "wsa-macro.h"
  17. #include "../msm-cdc-pinctrl.h"
  18. #define WSA_MACRO_MAX_OFFSET 0x1000
  19. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  20. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  21. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  22. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  27. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  28. SNDRV_PCM_RATE_48000)
  29. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define NUM_INTERPOLATORS 2
  33. #define WSA_MACRO_MUX_INP_SHFT 0x3
  34. #define WSA_MACRO_MUX_INP_MASK1 0x38
  35. #define WSA_MACRO_MUX_INP_MASK2 0x38
  36. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  37. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  38. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  39. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  40. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  41. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  42. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  43. #define WSA_MACRO_FS_RATE_MASK 0x0F
  44. #define WSA_MACRO_EC_MIX_TX0_MASK 0x03
  45. #define WSA_MACRO_EC_MIX_TX1_MASK 0x18
  46. enum {
  47. WSA_MACRO_RX0 = 0,
  48. WSA_MACRO_RX1,
  49. WSA_MACRO_RX_MIX,
  50. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  51. WSA_MACRO_RX_MIX1,
  52. WSA_MACRO_RX_MAX,
  53. };
  54. enum {
  55. WSA_MACRO_TX0 = 0,
  56. WSA_MACRO_TX1,
  57. WSA_MACRO_TX_MAX,
  58. };
  59. enum {
  60. WSA_MACRO_EC0_MUX = 0,
  61. WSA_MACRO_EC1_MUX,
  62. WSA_MACRO_EC_MUX_MAX,
  63. };
  64. enum {
  65. WSA_MACRO_COMP1, /* SPK_L */
  66. WSA_MACRO_COMP2, /* SPK_R */
  67. WSA_MACRO_COMP_MAX
  68. };
  69. enum {
  70. WSA_MACRO_SOFTCLIP0, /* RX0 */
  71. WSA_MACRO_SOFTCLIP1, /* RX1 */
  72. WSA_MACRO_SOFTCLIP_MAX
  73. };
  74. struct interp_sample_rate {
  75. int sample_rate;
  76. int rate_val;
  77. };
  78. /*
  79. * Structure used to update codec
  80. * register defaults after reset
  81. */
  82. struct wsa_macro_reg_mask_val {
  83. u16 reg;
  84. u8 mask;
  85. u8 val;
  86. };
  87. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  88. {8000, 0x0}, /* 8K */
  89. {16000, 0x1}, /* 16K */
  90. {24000, -EINVAL},/* 24K */
  91. {32000, 0x3}, /* 32K */
  92. {48000, 0x4}, /* 48K */
  93. {96000, 0x5}, /* 96K */
  94. {192000, 0x6}, /* 192K */
  95. {384000, 0x7}, /* 384K */
  96. {44100, 0x8}, /* 44.1K */
  97. };
  98. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  99. {48000, 0x4}, /* 48K */
  100. {96000, 0x5}, /* 96K */
  101. {192000, 0x6}, /* 192K */
  102. };
  103. #define WSA_MACRO_SWR_STRING_LEN 80
  104. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  105. struct snd_pcm_hw_params *params,
  106. struct snd_soc_dai *dai);
  107. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  108. unsigned int *tx_num, unsigned int *tx_slot,
  109. unsigned int *rx_num, unsigned int *rx_slot);
  110. /* Hold instance to soundwire platform device */
  111. struct wsa_macro_swr_ctrl_data {
  112. struct platform_device *wsa_swr_pdev;
  113. };
  114. struct wsa_macro_swr_ctrl_platform_data {
  115. void *handle; /* holds codec private data */
  116. int (*read)(void *handle, int reg);
  117. int (*write)(void *handle, int reg, int val);
  118. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  119. int (*clk)(void *handle, bool enable);
  120. int (*handle_irq)(void *handle,
  121. irqreturn_t (*swrm_irq_handler)(int irq,
  122. void *data),
  123. void *swrm_handle,
  124. int action);
  125. };
  126. struct wsa_macro_bcl_pmic_params {
  127. u8 id;
  128. u8 sid;
  129. u8 ppid;
  130. };
  131. enum {
  132. WSA_MACRO_AIF_INVALID = 0,
  133. WSA_MACRO_AIF1_PB,
  134. WSA_MACRO_AIF_MIX1_PB,
  135. WSA_MACRO_AIF_VI,
  136. WSA_MACRO_AIF_ECHO,
  137. WSA_MACRO_MAX_DAIS,
  138. };
  139. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  140. /*
  141. * @dev: wsa macro device pointer
  142. * @comp_enabled: compander enable mixer value set
  143. * @ec_hq: echo HQ enable mixer value set
  144. * @prim_int_users: Users of interpolator
  145. * @wsa_mclk_users: WSA MCLK users count
  146. * @swr_clk_users: SWR clk users count
  147. * @vi_feed_value: VI sense mask
  148. * @mclk_lock: to lock mclk operations
  149. * @swr_clk_lock: to lock swr master clock operations
  150. * @swr_ctrl_data: SoundWire data structure
  151. * @swr_plat_data: Soundwire platform data
  152. * @wsa_macro_add_child_devices_work: work for adding child devices
  153. * @wsa_swr_gpio_p: used by pinctrl API
  154. * @wsa_core_clk: MCLK for wsa macro
  155. * @wsa_npl_clk: NPL clock for WSA soundwire
  156. * @component: codec handle
  157. * @rx_0_count: RX0 interpolation users
  158. * @rx_1_count: RX1 interpolation users
  159. * @active_ch_mask: channel mask for all AIF DAIs
  160. * @active_ch_cnt: channel count of all AIF DAIs
  161. * @rx_port_value: mixer ctl value of WSA RX MUXes
  162. * @wsa_io_base: Base address of WSA macro addr space
  163. */
  164. struct wsa_macro_priv {
  165. struct device *dev;
  166. int comp_enabled[WSA_MACRO_COMP_MAX];
  167. int ec_hq[WSA_MACRO_RX1 + 1];
  168. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  169. u16 wsa_mclk_users;
  170. u16 swr_clk_users;
  171. unsigned int vi_feed_value;
  172. struct mutex mclk_lock;
  173. struct mutex swr_clk_lock;
  174. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  175. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  176. struct work_struct wsa_macro_add_child_devices_work;
  177. struct device_node *wsa_swr_gpio_p;
  178. struct clk *wsa_core_clk;
  179. struct clk *wsa_npl_clk;
  180. struct snd_soc_component *component;
  181. int rx_0_count;
  182. int rx_1_count;
  183. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  184. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  185. int rx_port_value[WSA_MACRO_RX_MAX];
  186. char __iomem *wsa_io_base;
  187. struct platform_device *pdev_child_devices
  188. [WSA_MACRO_CHILD_DEVICES_MAX];
  189. int child_count;
  190. int ear_spkr_gain;
  191. int spkr_gain_offset;
  192. int spkr_mode;
  193. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  194. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  195. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  196. };
  197. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  198. struct wsa_macro_priv *wsa_priv,
  199. int event, int gain_reg);
  200. static struct snd_soc_dai_driver wsa_macro_dai[];
  201. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  202. static const char *const rx_text[] = {
  203. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  204. };
  205. static const char *const rx_mix_text[] = {
  206. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  207. };
  208. static const char *const rx_mix_ec_text[] = {
  209. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  210. };
  211. static const char *const rx_mux_text[] = {
  212. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  213. };
  214. static const char *const rx_sidetone_mix_text[] = {
  215. "ZERO", "SRC0"
  216. };
  217. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  218. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  219. "G_4_DB", "G_5_DB", "G_6_DB"
  220. };
  221. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  222. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  223. };
  224. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  225. "OFF", "ON"
  226. };
  227. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  228. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  229. };
  230. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  231. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  232. };
  233. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  234. wsa_macro_ear_spkr_pa_gain_text);
  235. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  236. wsa_macro_speaker_boost_stage_text);
  237. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  238. wsa_macro_vbat_bcl_gsm_mode_text);
  239. /* RX INT0 */
  240. static const struct soc_enum rx0_prim_inp0_chain_enum =
  241. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  242. 0, 7, rx_text);
  243. static const struct soc_enum rx0_prim_inp1_chain_enum =
  244. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  245. 3, 7, rx_text);
  246. static const struct soc_enum rx0_prim_inp2_chain_enum =
  247. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  248. 3, 7, rx_text);
  249. static const struct soc_enum rx0_mix_chain_enum =
  250. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  251. 0, 5, rx_mix_text);
  252. static const struct soc_enum rx0_sidetone_mix_enum =
  253. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  254. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  255. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  256. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  257. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  258. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  259. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  260. static const struct snd_kcontrol_new rx0_mix_mux =
  261. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  262. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  263. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  264. /* RX INT1 */
  265. static const struct soc_enum rx1_prim_inp0_chain_enum =
  266. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  267. 0, 7, rx_text);
  268. static const struct soc_enum rx1_prim_inp1_chain_enum =
  269. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  270. 3, 7, rx_text);
  271. static const struct soc_enum rx1_prim_inp2_chain_enum =
  272. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  273. 3, 7, rx_text);
  274. static const struct soc_enum rx1_mix_chain_enum =
  275. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  276. 0, 5, rx_mix_text);
  277. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  278. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  279. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  280. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  281. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  282. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  283. static const struct snd_kcontrol_new rx1_mix_mux =
  284. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  285. static const struct soc_enum rx_mix_ec0_enum =
  286. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  287. 0, 3, rx_mix_ec_text);
  288. static const struct soc_enum rx_mix_ec1_enum =
  289. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  290. 3, 3, rx_mix_ec_text);
  291. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  292. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  293. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  294. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  295. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  296. .hw_params = wsa_macro_hw_params,
  297. .get_channel_map = wsa_macro_get_channel_map,
  298. };
  299. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  300. {
  301. .name = "wsa_macro_rx1",
  302. .id = WSA_MACRO_AIF1_PB,
  303. .playback = {
  304. .stream_name = "WSA_AIF1 Playback",
  305. .rates = WSA_MACRO_RX_RATES,
  306. .formats = WSA_MACRO_RX_FORMATS,
  307. .rate_max = 384000,
  308. .rate_min = 8000,
  309. .channels_min = 1,
  310. .channels_max = 2,
  311. },
  312. .ops = &wsa_macro_dai_ops,
  313. },
  314. {
  315. .name = "wsa_macro_rx_mix",
  316. .id = WSA_MACRO_AIF_MIX1_PB,
  317. .playback = {
  318. .stream_name = "WSA_AIF_MIX1 Playback",
  319. .rates = WSA_MACRO_RX_MIX_RATES,
  320. .formats = WSA_MACRO_RX_FORMATS,
  321. .rate_max = 192000,
  322. .rate_min = 48000,
  323. .channels_min = 1,
  324. .channels_max = 2,
  325. },
  326. .ops = &wsa_macro_dai_ops,
  327. },
  328. {
  329. .name = "wsa_macro_vifeedback",
  330. .id = WSA_MACRO_AIF_VI,
  331. .capture = {
  332. .stream_name = "WSA_AIF_VI Capture",
  333. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  334. .formats = WSA_MACRO_RX_FORMATS,
  335. .rate_max = 48000,
  336. .rate_min = 8000,
  337. .channels_min = 1,
  338. .channels_max = 4,
  339. },
  340. .ops = &wsa_macro_dai_ops,
  341. },
  342. {
  343. .name = "wsa_macro_echo",
  344. .id = WSA_MACRO_AIF_ECHO,
  345. .capture = {
  346. .stream_name = "WSA_AIF_ECHO Capture",
  347. .rates = WSA_MACRO_ECHO_RATES,
  348. .formats = WSA_MACRO_ECHO_FORMATS,
  349. .rate_max = 48000,
  350. .rate_min = 8000,
  351. .channels_min = 1,
  352. .channels_max = 2,
  353. },
  354. .ops = &wsa_macro_dai_ops,
  355. },
  356. };
  357. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  358. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  359. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  360. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  361. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  362. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  363. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  364. };
  365. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  366. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  367. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  368. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  369. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  370. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  371. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  372. };
  373. static bool wsa_macro_get_data(struct snd_soc_component *component,
  374. struct device **wsa_dev,
  375. struct wsa_macro_priv **wsa_priv,
  376. const char *func_name)
  377. {
  378. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  379. if (!(*wsa_dev)) {
  380. dev_err(component->dev,
  381. "%s: null device for macro!\n", func_name);
  382. return false;
  383. }
  384. *wsa_priv = dev_get_drvdata((*wsa_dev));
  385. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  386. dev_err(component->dev,
  387. "%s: priv is null for macro!\n", func_name);
  388. return false;
  389. }
  390. return true;
  391. }
  392. static int wsa_macro_set_port_map(struct snd_soc_component *component,
  393. u32 usecase, u32 size, void *data)
  394. {
  395. struct device *wsa_dev = NULL;
  396. struct wsa_macro_priv *wsa_priv = NULL;
  397. struct swrm_port_config port_cfg;
  398. int ret = 0;
  399. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  400. return -EINVAL;
  401. memset(&port_cfg, 0, sizeof(port_cfg));
  402. port_cfg.uc = usecase;
  403. port_cfg.size = size;
  404. port_cfg.params = data;
  405. ret = swrm_wcd_notify(
  406. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  407. SWR_SET_PORT_MAP, &port_cfg);
  408. return ret;
  409. }
  410. /**
  411. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  412. * gain with the given offset value.
  413. *
  414. * @component: codec instance
  415. * @offset: Indicates speaker path gain offset value.
  416. *
  417. * Returns 0 on success or -EINVAL on error.
  418. */
  419. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  420. int offset)
  421. {
  422. struct device *wsa_dev = NULL;
  423. struct wsa_macro_priv *wsa_priv = NULL;
  424. if (!component) {
  425. pr_err("%s: NULL component pointer!\n", __func__);
  426. return -EINVAL;
  427. }
  428. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  429. return -EINVAL;
  430. wsa_priv->spkr_gain_offset = offset;
  431. return 0;
  432. }
  433. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  434. /**
  435. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  436. * settings based on speaker mode.
  437. *
  438. * @component: codec instance
  439. * @mode: Indicates speaker configuration mode.
  440. *
  441. * Returns 0 on success or -EINVAL on error.
  442. */
  443. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  444. {
  445. int i;
  446. const struct wsa_macro_reg_mask_val *regs;
  447. int size;
  448. struct device *wsa_dev = NULL;
  449. struct wsa_macro_priv *wsa_priv = NULL;
  450. if (!component) {
  451. pr_err("%s: NULL codec pointer!\n", __func__);
  452. return -EINVAL;
  453. }
  454. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  455. return -EINVAL;
  456. switch (mode) {
  457. case WSA_MACRO_SPKR_MODE_1:
  458. regs = wsa_macro_spkr_mode1;
  459. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  460. break;
  461. default:
  462. regs = wsa_macro_spkr_default;
  463. size = ARRAY_SIZE(wsa_macro_spkr_default);
  464. break;
  465. }
  466. wsa_priv->spkr_mode = mode;
  467. for (i = 0; i < size; i++)
  468. snd_soc_component_update_bits(component, regs[i].reg,
  469. regs[i].mask, regs[i].val);
  470. return 0;
  471. }
  472. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  473. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  474. u8 int_prim_fs_rate_reg_val,
  475. u32 sample_rate)
  476. {
  477. u8 int_1_mix1_inp;
  478. u32 j, port;
  479. u16 int_mux_cfg0, int_mux_cfg1;
  480. u16 int_fs_reg;
  481. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  482. u8 inp0_sel, inp1_sel, inp2_sel;
  483. struct snd_soc_component *component = dai->component;
  484. struct device *wsa_dev = NULL;
  485. struct wsa_macro_priv *wsa_priv = NULL;
  486. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  487. return -EINVAL;
  488. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  489. WSA_MACRO_RX_MAX) {
  490. int_1_mix1_inp = port;
  491. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  492. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  493. dev_err(wsa_dev,
  494. "%s: Invalid RX port, Dai ID is %d\n",
  495. __func__, dai->id);
  496. return -EINVAL;
  497. }
  498. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  499. /*
  500. * Loop through all interpolator MUX inputs and find out
  501. * to which interpolator input, the cdc_dma rx port
  502. * is connected
  503. */
  504. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  505. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  506. int_mux_cfg0_val = snd_soc_component_read32(component,
  507. int_mux_cfg0);
  508. int_mux_cfg1_val = snd_soc_component_read32(component,
  509. int_mux_cfg1);
  510. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  511. inp1_sel = (int_mux_cfg0_val >>
  512. WSA_MACRO_MUX_INP_SHFT) &
  513. WSA_MACRO_MUX_INP_MASK2;
  514. inp2_sel = (int_mux_cfg1_val >>
  515. WSA_MACRO_MUX_INP_SHFT) &
  516. WSA_MACRO_MUX_INP_MASK2;
  517. if ((inp0_sel == int_1_mix1_inp) ||
  518. (inp1_sel == int_1_mix1_inp) ||
  519. (inp2_sel == int_1_mix1_inp)) {
  520. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  521. WSA_MACRO_RX_PATH_OFFSET * j;
  522. dev_dbg(wsa_dev,
  523. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  524. __func__, dai->id, j);
  525. dev_dbg(wsa_dev,
  526. "%s: set INT%u_1 sample rate to %u\n",
  527. __func__, j, sample_rate);
  528. /* sample_rate is in Hz */
  529. snd_soc_component_update_bits(component,
  530. int_fs_reg,
  531. WSA_MACRO_FS_RATE_MASK,
  532. int_prim_fs_rate_reg_val);
  533. }
  534. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  535. }
  536. }
  537. return 0;
  538. }
  539. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  540. u8 int_mix_fs_rate_reg_val,
  541. u32 sample_rate)
  542. {
  543. u8 int_2_inp;
  544. u32 j, port;
  545. u16 int_mux_cfg1, int_fs_reg;
  546. u8 int_mux_cfg1_val;
  547. struct snd_soc_component *component = dai->component;
  548. struct device *wsa_dev = NULL;
  549. struct wsa_macro_priv *wsa_priv = NULL;
  550. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  551. return -EINVAL;
  552. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  553. WSA_MACRO_RX_MAX) {
  554. int_2_inp = port;
  555. if ((int_2_inp < WSA_MACRO_RX0) ||
  556. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  557. dev_err(wsa_dev,
  558. "%s: Invalid RX port, Dai ID is %d\n",
  559. __func__, dai->id);
  560. return -EINVAL;
  561. }
  562. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  563. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  564. int_mux_cfg1_val = snd_soc_component_read32(component,
  565. int_mux_cfg1) &
  566. WSA_MACRO_MUX_INP_MASK1;
  567. if (int_mux_cfg1_val == int_2_inp) {
  568. int_fs_reg =
  569. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  570. WSA_MACRO_RX_PATH_OFFSET * j;
  571. dev_dbg(wsa_dev,
  572. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  573. __func__, dai->id, j);
  574. dev_dbg(wsa_dev,
  575. "%s: set INT%u_2 sample rate to %u\n",
  576. __func__, j, sample_rate);
  577. snd_soc_component_update_bits(component,
  578. int_fs_reg,
  579. WSA_MACRO_FS_RATE_MASK,
  580. int_mix_fs_rate_reg_val);
  581. }
  582. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  583. }
  584. }
  585. return 0;
  586. }
  587. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  588. u32 sample_rate)
  589. {
  590. int rate_val = 0;
  591. int i, ret;
  592. /* set mixing path rate */
  593. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  594. if (sample_rate ==
  595. int_mix_sample_rate_val[i].sample_rate) {
  596. rate_val =
  597. int_mix_sample_rate_val[i].rate_val;
  598. break;
  599. }
  600. }
  601. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  602. (rate_val < 0))
  603. goto prim_rate;
  604. ret = wsa_macro_set_mix_interpolator_rate(dai,
  605. (u8) rate_val, sample_rate);
  606. prim_rate:
  607. /* set primary path sample rate */
  608. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  609. if (sample_rate ==
  610. int_prim_sample_rate_val[i].sample_rate) {
  611. rate_val =
  612. int_prim_sample_rate_val[i].rate_val;
  613. break;
  614. }
  615. }
  616. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  617. (rate_val < 0))
  618. return -EINVAL;
  619. ret = wsa_macro_set_prim_interpolator_rate(dai,
  620. (u8) rate_val, sample_rate);
  621. return ret;
  622. }
  623. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  624. struct snd_pcm_hw_params *params,
  625. struct snd_soc_dai *dai)
  626. {
  627. struct snd_soc_component *component = dai->component;
  628. int ret;
  629. dev_dbg(component->dev,
  630. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  631. dai->name, dai->id, params_rate(params),
  632. params_channels(params));
  633. switch (substream->stream) {
  634. case SNDRV_PCM_STREAM_PLAYBACK:
  635. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  636. if (ret) {
  637. dev_err(component->dev,
  638. "%s: cannot set sample rate: %u\n",
  639. __func__, params_rate(params));
  640. return ret;
  641. }
  642. break;
  643. case SNDRV_PCM_STREAM_CAPTURE:
  644. default:
  645. break;
  646. }
  647. return 0;
  648. }
  649. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  650. unsigned int *tx_num, unsigned int *tx_slot,
  651. unsigned int *rx_num, unsigned int *rx_slot)
  652. {
  653. struct snd_soc_component *component = dai->component;
  654. struct device *wsa_dev = NULL;
  655. struct wsa_macro_priv *wsa_priv = NULL;
  656. u16 val = 0, mask = 0, cnt = 0;
  657. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  658. return -EINVAL;
  659. wsa_priv = dev_get_drvdata(wsa_dev);
  660. if (!wsa_priv)
  661. return -EINVAL;
  662. switch (dai->id) {
  663. case WSA_MACRO_AIF_VI:
  664. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  665. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  666. break;
  667. case WSA_MACRO_AIF1_PB:
  668. case WSA_MACRO_AIF_MIX1_PB:
  669. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  670. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  671. break;
  672. case WSA_MACRO_AIF_ECHO:
  673. val = snd_soc_component_read32(component,
  674. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  675. if (val & WSA_MACRO_EC_MIX_TX1_MASK) {
  676. mask |= 0x2;
  677. cnt++;
  678. }
  679. if (val & WSA_MACRO_EC_MIX_TX0_MASK) {
  680. mask |= 0x1;
  681. cnt++;
  682. }
  683. *tx_slot = mask;
  684. *tx_num = cnt;
  685. break;
  686. default:
  687. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  688. break;
  689. }
  690. return 0;
  691. }
  692. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  693. bool mclk_enable, bool dapm)
  694. {
  695. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  696. int ret = 0;
  697. if (regmap == NULL) {
  698. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  699. return -EINVAL;
  700. }
  701. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  702. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  703. mutex_lock(&wsa_priv->mclk_lock);
  704. if (mclk_enable) {
  705. if (wsa_priv->wsa_mclk_users == 0) {
  706. ret = bolero_request_clock(wsa_priv->dev,
  707. WSA_MACRO, MCLK_MUX0, true);
  708. if (ret < 0) {
  709. dev_err(wsa_priv->dev,
  710. "%s: wsa request clock enable failed\n",
  711. __func__);
  712. goto exit;
  713. }
  714. regcache_mark_dirty(regmap);
  715. regcache_sync_region(regmap,
  716. WSA_START_OFFSET,
  717. WSA_MAX_OFFSET);
  718. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  719. regmap_update_bits(regmap,
  720. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  721. regmap_update_bits(regmap,
  722. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  723. 0x01, 0x01);
  724. regmap_update_bits(regmap,
  725. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  726. 0x01, 0x01);
  727. }
  728. wsa_priv->wsa_mclk_users++;
  729. } else {
  730. if (wsa_priv->wsa_mclk_users <= 0) {
  731. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  732. __func__);
  733. wsa_priv->wsa_mclk_users = 0;
  734. goto exit;
  735. }
  736. wsa_priv->wsa_mclk_users--;
  737. if (wsa_priv->wsa_mclk_users == 0) {
  738. regmap_update_bits(regmap,
  739. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  740. 0x01, 0x00);
  741. regmap_update_bits(regmap,
  742. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  743. 0x01, 0x00);
  744. bolero_request_clock(wsa_priv->dev,
  745. WSA_MACRO, MCLK_MUX0, false);
  746. }
  747. }
  748. exit:
  749. mutex_unlock(&wsa_priv->mclk_lock);
  750. return ret;
  751. }
  752. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  753. struct snd_kcontrol *kcontrol, int event)
  754. {
  755. struct snd_soc_component *component =
  756. snd_soc_dapm_to_component(w->dapm);
  757. int ret = 0;
  758. struct device *wsa_dev = NULL;
  759. struct wsa_macro_priv *wsa_priv = NULL;
  760. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  761. return -EINVAL;
  762. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  763. switch (event) {
  764. case SND_SOC_DAPM_PRE_PMU:
  765. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  766. break;
  767. case SND_SOC_DAPM_POST_PMD:
  768. wsa_macro_mclk_enable(wsa_priv, 0, true);
  769. break;
  770. default:
  771. dev_err(wsa_priv->dev,
  772. "%s: invalid DAPM event %d\n", __func__, event);
  773. ret = -EINVAL;
  774. }
  775. return ret;
  776. }
  777. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  778. {
  779. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  780. int ret = 0;
  781. if (!wsa_priv)
  782. return -EINVAL;
  783. if (enable) {
  784. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  785. if (ret < 0) {
  786. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  787. goto exit;
  788. }
  789. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  790. if (ret < 0) {
  791. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  792. __func__);
  793. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  794. goto exit;
  795. }
  796. } else {
  797. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  798. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  799. }
  800. exit:
  801. return ret;
  802. }
  803. static int wsa_macro_event_handler(struct snd_soc_component *component,
  804. u16 event, u32 data)
  805. {
  806. struct device *wsa_dev = NULL;
  807. struct wsa_macro_priv *wsa_priv = NULL;
  808. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  809. return -EINVAL;
  810. switch (event) {
  811. case BOLERO_MACRO_EVT_SSR_DOWN:
  812. swrm_wcd_notify(
  813. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  814. SWR_DEVICE_SSR_DOWN, NULL);
  815. swrm_wcd_notify(
  816. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  817. SWR_DEVICE_DOWN, NULL);
  818. break;
  819. case BOLERO_MACRO_EVT_SSR_UP:
  820. swrm_wcd_notify(
  821. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  822. SWR_DEVICE_SSR_UP, NULL);
  823. break;
  824. }
  825. return 0;
  826. }
  827. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  828. struct snd_kcontrol *kcontrol,
  829. int event)
  830. {
  831. struct snd_soc_component *component =
  832. snd_soc_dapm_to_component(w->dapm);
  833. struct device *wsa_dev = NULL;
  834. struct wsa_macro_priv *wsa_priv = NULL;
  835. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  836. return -EINVAL;
  837. switch (event) {
  838. case SND_SOC_DAPM_POST_PMU:
  839. if (test_bit(WSA_MACRO_TX0,
  840. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  841. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  842. /* Enable V&I sensing */
  843. snd_soc_component_update_bits(component,
  844. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  845. 0x20, 0x20);
  846. snd_soc_component_update_bits(component,
  847. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  848. 0x20, 0x20);
  849. snd_soc_component_update_bits(component,
  850. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  851. 0x0F, 0x00);
  852. snd_soc_component_update_bits(component,
  853. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  854. 0x0F, 0x00);
  855. snd_soc_component_update_bits(component,
  856. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  857. 0x10, 0x10);
  858. snd_soc_component_update_bits(component,
  859. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  860. 0x10, 0x10);
  861. snd_soc_component_update_bits(component,
  862. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  863. 0x20, 0x00);
  864. snd_soc_component_update_bits(component,
  865. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  866. 0x20, 0x00);
  867. }
  868. if (test_bit(WSA_MACRO_TX1,
  869. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  870. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  871. /* Enable V&I sensing */
  872. snd_soc_component_update_bits(component,
  873. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  874. 0x20, 0x20);
  875. snd_soc_component_update_bits(component,
  876. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  877. 0x20, 0x20);
  878. snd_soc_component_update_bits(component,
  879. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  880. 0x0F, 0x00);
  881. snd_soc_component_update_bits(component,
  882. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  883. 0x0F, 0x00);
  884. snd_soc_component_update_bits(component,
  885. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  886. 0x10, 0x10);
  887. snd_soc_component_update_bits(component,
  888. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  889. 0x10, 0x10);
  890. snd_soc_component_update_bits(component,
  891. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  892. 0x20, 0x00);
  893. snd_soc_component_update_bits(component,
  894. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  895. 0x20, 0x00);
  896. }
  897. break;
  898. case SND_SOC_DAPM_POST_PMD:
  899. if (test_bit(WSA_MACRO_TX0,
  900. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  901. /* Disable V&I sensing */
  902. snd_soc_component_update_bits(component,
  903. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  904. 0x20, 0x20);
  905. snd_soc_component_update_bits(component,
  906. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  907. 0x20, 0x20);
  908. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  909. snd_soc_component_update_bits(component,
  910. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  911. 0x10, 0x00);
  912. snd_soc_component_update_bits(component,
  913. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  914. 0x10, 0x00);
  915. }
  916. if (test_bit(WSA_MACRO_TX1,
  917. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  918. /* Disable V&I sensing */
  919. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  920. snd_soc_component_update_bits(component,
  921. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  922. 0x20, 0x20);
  923. snd_soc_component_update_bits(component,
  924. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  925. 0x20, 0x20);
  926. snd_soc_component_update_bits(component,
  927. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  928. 0x10, 0x00);
  929. snd_soc_component_update_bits(component,
  930. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  931. 0x10, 0x00);
  932. }
  933. break;
  934. }
  935. return 0;
  936. }
  937. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  938. struct snd_kcontrol *kcontrol, int event)
  939. {
  940. struct snd_soc_component *component =
  941. snd_soc_dapm_to_component(w->dapm);
  942. u16 gain_reg;
  943. int offset_val = 0;
  944. int val = 0;
  945. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  946. switch (w->reg) {
  947. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  948. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  949. break;
  950. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  951. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  952. break;
  953. default:
  954. dev_err(component->dev, "%s: No gain register avail for %s\n",
  955. __func__, w->name);
  956. return 0;
  957. }
  958. switch (event) {
  959. case SND_SOC_DAPM_POST_PMU:
  960. val = snd_soc_component_read32(component, gain_reg);
  961. val += offset_val;
  962. snd_soc_component_write(component, gain_reg, val);
  963. break;
  964. case SND_SOC_DAPM_POST_PMD:
  965. break;
  966. }
  967. return 0;
  968. }
  969. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  970. u16 reg, int event)
  971. {
  972. u16 hd2_scale_reg;
  973. u16 hd2_enable_reg = 0;
  974. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  975. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  976. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  977. }
  978. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  979. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  980. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  981. }
  982. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  983. snd_soc_component_update_bits(component, hd2_scale_reg,
  984. 0x3C, 0x10);
  985. snd_soc_component_update_bits(component, hd2_scale_reg,
  986. 0x03, 0x01);
  987. snd_soc_component_update_bits(component, hd2_enable_reg,
  988. 0x04, 0x04);
  989. }
  990. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  991. snd_soc_component_update_bits(component, hd2_enable_reg,
  992. 0x04, 0x00);
  993. snd_soc_component_update_bits(component, hd2_scale_reg,
  994. 0x03, 0x00);
  995. snd_soc_component_update_bits(component, hd2_scale_reg,
  996. 0x3C, 0x00);
  997. }
  998. }
  999. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1000. struct snd_kcontrol *kcontrol, int event)
  1001. {
  1002. struct snd_soc_component *component =
  1003. snd_soc_dapm_to_component(w->dapm);
  1004. int ch_cnt;
  1005. struct device *wsa_dev = NULL;
  1006. struct wsa_macro_priv *wsa_priv = NULL;
  1007. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1008. return -EINVAL;
  1009. switch (event) {
  1010. case SND_SOC_DAPM_PRE_PMU:
  1011. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1012. !wsa_priv->rx_0_count)
  1013. wsa_priv->rx_0_count++;
  1014. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1015. !wsa_priv->rx_1_count)
  1016. wsa_priv->rx_1_count++;
  1017. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1018. swrm_wcd_notify(
  1019. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1020. SWR_DEVICE_UP, NULL);
  1021. swrm_wcd_notify(
  1022. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1023. SWR_SET_NUM_RX_CH, &ch_cnt);
  1024. break;
  1025. case SND_SOC_DAPM_POST_PMD:
  1026. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1027. wsa_priv->rx_0_count)
  1028. wsa_priv->rx_0_count--;
  1029. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1030. wsa_priv->rx_1_count)
  1031. wsa_priv->rx_1_count--;
  1032. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1033. swrm_wcd_notify(
  1034. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1035. SWR_SET_NUM_RX_CH, &ch_cnt);
  1036. break;
  1037. }
  1038. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1039. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1040. return 0;
  1041. }
  1042. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1043. int comp, int event)
  1044. {
  1045. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1046. struct device *wsa_dev = NULL;
  1047. struct wsa_macro_priv *wsa_priv = NULL;
  1048. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1049. return -EINVAL;
  1050. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1051. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1052. if (!wsa_priv->comp_enabled[comp])
  1053. return 0;
  1054. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1055. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1056. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1057. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1058. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1059. /* Enable Compander Clock */
  1060. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1061. 0x01, 0x01);
  1062. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1063. 0x02, 0x02);
  1064. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1065. 0x02, 0x00);
  1066. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1067. 0x02, 0x02);
  1068. }
  1069. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1070. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1071. 0x04, 0x04);
  1072. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1073. 0x02, 0x00);
  1074. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1075. 0x02, 0x02);
  1076. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1077. 0x02, 0x00);
  1078. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1079. 0x01, 0x00);
  1080. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1081. 0x04, 0x00);
  1082. }
  1083. return 0;
  1084. }
  1085. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1086. struct wsa_macro_priv *wsa_priv,
  1087. int path,
  1088. bool enable)
  1089. {
  1090. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1091. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1092. u8 softclip_mux_mask = (1 << path);
  1093. u8 softclip_mux_value = (1 << path);
  1094. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1095. __func__, path, enable);
  1096. if (enable) {
  1097. if (wsa_priv->softclip_clk_users[path] == 0) {
  1098. snd_soc_component_update_bits(component,
  1099. softclip_clk_reg, 0x01, 0x01);
  1100. snd_soc_component_update_bits(component,
  1101. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1102. softclip_mux_mask, softclip_mux_value);
  1103. }
  1104. wsa_priv->softclip_clk_users[path]++;
  1105. } else {
  1106. wsa_priv->softclip_clk_users[path]--;
  1107. if (wsa_priv->softclip_clk_users[path] == 0) {
  1108. snd_soc_component_update_bits(component,
  1109. softclip_clk_reg, 0x01, 0x00);
  1110. snd_soc_component_update_bits(component,
  1111. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1112. softclip_mux_mask, 0x00);
  1113. }
  1114. }
  1115. }
  1116. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1117. int path, int event)
  1118. {
  1119. u16 softclip_ctrl_reg = 0;
  1120. struct device *wsa_dev = NULL;
  1121. struct wsa_macro_priv *wsa_priv = NULL;
  1122. int softclip_path = 0;
  1123. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1124. return -EINVAL;
  1125. if (path == WSA_MACRO_COMP1)
  1126. softclip_path = WSA_MACRO_SOFTCLIP0;
  1127. else if (path == WSA_MACRO_COMP2)
  1128. softclip_path = WSA_MACRO_SOFTCLIP1;
  1129. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1130. __func__, event, softclip_path,
  1131. wsa_priv->is_softclip_on[softclip_path]);
  1132. if (!wsa_priv->is_softclip_on[softclip_path])
  1133. return 0;
  1134. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1135. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1136. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1137. /* Enable Softclip clock and mux */
  1138. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1139. softclip_path, true);
  1140. /* Enable Softclip control */
  1141. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1142. 0x01, 0x01);
  1143. }
  1144. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1145. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1146. 0x01, 0x00);
  1147. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1148. softclip_path, false);
  1149. }
  1150. return 0;
  1151. }
  1152. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1153. {
  1154. u16 prim_int_reg = 0;
  1155. switch (reg) {
  1156. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1157. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1158. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1159. *ind = 0;
  1160. break;
  1161. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1162. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1163. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1164. *ind = 1;
  1165. break;
  1166. }
  1167. return prim_int_reg;
  1168. }
  1169. static int wsa_macro_enable_prim_interpolator(
  1170. struct snd_soc_component *component,
  1171. u16 reg, int event)
  1172. {
  1173. u16 prim_int_reg;
  1174. u16 ind = 0;
  1175. struct device *wsa_dev = NULL;
  1176. struct wsa_macro_priv *wsa_priv = NULL;
  1177. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1178. return -EINVAL;
  1179. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1180. switch (event) {
  1181. case SND_SOC_DAPM_PRE_PMU:
  1182. wsa_priv->prim_int_users[ind]++;
  1183. if (wsa_priv->prim_int_users[ind] == 1) {
  1184. snd_soc_component_update_bits(component,
  1185. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1186. 0x03, 0x03);
  1187. snd_soc_component_update_bits(component, prim_int_reg,
  1188. 0x10, 0x10);
  1189. wsa_macro_hd2_control(component, prim_int_reg, event);
  1190. snd_soc_component_update_bits(component,
  1191. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1192. 0x1, 0x1);
  1193. snd_soc_component_update_bits(component, prim_int_reg,
  1194. 1 << 0x5, 1 << 0x5);
  1195. }
  1196. if ((reg != prim_int_reg) &&
  1197. ((snd_soc_component_read32(
  1198. component, prim_int_reg)) & 0x10))
  1199. snd_soc_component_update_bits(component, reg,
  1200. 0x10, 0x10);
  1201. break;
  1202. case SND_SOC_DAPM_POST_PMD:
  1203. wsa_priv->prim_int_users[ind]--;
  1204. if (wsa_priv->prim_int_users[ind] == 0) {
  1205. snd_soc_component_update_bits(component, prim_int_reg,
  1206. 1 << 0x5, 0 << 0x5);
  1207. snd_soc_component_update_bits(component, prim_int_reg,
  1208. 0x40, 0x40);
  1209. snd_soc_component_update_bits(component, prim_int_reg,
  1210. 0x40, 0x00);
  1211. wsa_macro_hd2_control(component, prim_int_reg, event);
  1212. }
  1213. break;
  1214. }
  1215. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1216. __func__, ind, wsa_priv->prim_int_users[ind]);
  1217. return 0;
  1218. }
  1219. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1220. struct snd_kcontrol *kcontrol,
  1221. int event)
  1222. {
  1223. struct snd_soc_component *component =
  1224. snd_soc_dapm_to_component(w->dapm);
  1225. u16 gain_reg;
  1226. u16 reg;
  1227. int val;
  1228. int offset_val = 0;
  1229. struct device *wsa_dev = NULL;
  1230. struct wsa_macro_priv *wsa_priv = NULL;
  1231. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1232. return -EINVAL;
  1233. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1234. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1235. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1236. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1237. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1238. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1239. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1240. } else {
  1241. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1242. __func__);
  1243. return -EINVAL;
  1244. }
  1245. switch (event) {
  1246. case SND_SOC_DAPM_PRE_PMU:
  1247. /* Reset if needed */
  1248. wsa_macro_enable_prim_interpolator(component, reg, event);
  1249. break;
  1250. case SND_SOC_DAPM_POST_PMU:
  1251. wsa_macro_config_compander(component, w->shift, event);
  1252. wsa_macro_config_softclip(component, w->shift, event);
  1253. /* apply gain after int clk is enabled */
  1254. if ((wsa_priv->spkr_gain_offset ==
  1255. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1256. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1257. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1258. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1259. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1260. snd_soc_component_update_bits(component,
  1261. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1262. 0x01, 0x01);
  1263. snd_soc_component_update_bits(component,
  1264. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1265. 0x01, 0x01);
  1266. snd_soc_component_update_bits(component,
  1267. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1268. 0x01, 0x01);
  1269. snd_soc_component_update_bits(component,
  1270. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1271. 0x01, 0x01);
  1272. offset_val = -2;
  1273. }
  1274. val = snd_soc_component_read32(component, gain_reg);
  1275. val += offset_val;
  1276. snd_soc_component_write(component, gain_reg, val);
  1277. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1278. event, gain_reg);
  1279. break;
  1280. case SND_SOC_DAPM_POST_PMD:
  1281. wsa_macro_config_compander(component, w->shift, event);
  1282. wsa_macro_config_softclip(component, w->shift, event);
  1283. wsa_macro_enable_prim_interpolator(component, reg, event);
  1284. if ((wsa_priv->spkr_gain_offset ==
  1285. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1286. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1287. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1288. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1289. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1290. snd_soc_component_update_bits(component,
  1291. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1292. 0x01, 0x00);
  1293. snd_soc_component_update_bits(component,
  1294. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1295. 0x01, 0x00);
  1296. snd_soc_component_update_bits(component,
  1297. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1298. 0x01, 0x00);
  1299. snd_soc_component_update_bits(component,
  1300. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1301. 0x01, 0x00);
  1302. offset_val = 2;
  1303. val = snd_soc_component_read32(component, gain_reg);
  1304. val += offset_val;
  1305. snd_soc_component_write(component, gain_reg, val);
  1306. }
  1307. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1308. event, gain_reg);
  1309. break;
  1310. }
  1311. return 0;
  1312. }
  1313. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1314. struct wsa_macro_priv *wsa_priv,
  1315. int event, int gain_reg)
  1316. {
  1317. int comp_gain_offset, val;
  1318. switch (wsa_priv->spkr_mode) {
  1319. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1320. case WSA_MACRO_SPKR_MODE_1:
  1321. comp_gain_offset = -12;
  1322. break;
  1323. /* Default case compander gain is 15 dB */
  1324. default:
  1325. comp_gain_offset = -15;
  1326. break;
  1327. }
  1328. switch (event) {
  1329. case SND_SOC_DAPM_POST_PMU:
  1330. /* Apply ear spkr gain only if compander is enabled */
  1331. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1332. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1333. (wsa_priv->ear_spkr_gain != 0)) {
  1334. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1335. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1336. snd_soc_component_write(component, gain_reg, val);
  1337. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1338. __func__, val);
  1339. }
  1340. break;
  1341. case SND_SOC_DAPM_POST_PMD:
  1342. /*
  1343. * Reset RX0 volume to 0 dB if compander is enabled and
  1344. * ear_spkr_gain is non-zero.
  1345. */
  1346. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1347. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1348. (wsa_priv->ear_spkr_gain != 0)) {
  1349. snd_soc_component_write(component, gain_reg, 0x0);
  1350. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1351. __func__);
  1352. }
  1353. break;
  1354. }
  1355. return 0;
  1356. }
  1357. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1358. struct snd_kcontrol *kcontrol,
  1359. int event)
  1360. {
  1361. struct snd_soc_component *component =
  1362. snd_soc_dapm_to_component(w->dapm);
  1363. u16 boost_path_ctl, boost_path_cfg1;
  1364. u16 reg, reg_mix;
  1365. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1366. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1367. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1368. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1369. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1370. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1371. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1372. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1373. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1374. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1375. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1376. } else {
  1377. dev_err(component->dev, "%s: unknown widget: %s\n",
  1378. __func__, w->name);
  1379. return -EINVAL;
  1380. }
  1381. switch (event) {
  1382. case SND_SOC_DAPM_PRE_PMU:
  1383. snd_soc_component_update_bits(component, boost_path_cfg1,
  1384. 0x01, 0x01);
  1385. snd_soc_component_update_bits(component, boost_path_ctl,
  1386. 0x10, 0x10);
  1387. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1388. snd_soc_component_update_bits(component, reg_mix,
  1389. 0x10, 0x00);
  1390. break;
  1391. case SND_SOC_DAPM_POST_PMU:
  1392. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1393. break;
  1394. case SND_SOC_DAPM_POST_PMD:
  1395. snd_soc_component_update_bits(component, boost_path_ctl,
  1396. 0x10, 0x00);
  1397. snd_soc_component_update_bits(component, boost_path_cfg1,
  1398. 0x01, 0x00);
  1399. break;
  1400. }
  1401. return 0;
  1402. }
  1403. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1404. struct snd_kcontrol *kcontrol,
  1405. int event)
  1406. {
  1407. struct snd_soc_component *component =
  1408. snd_soc_dapm_to_component(w->dapm);
  1409. struct device *wsa_dev = NULL;
  1410. struct wsa_macro_priv *wsa_priv = NULL;
  1411. u16 vbat_path_cfg = 0;
  1412. int softclip_path = 0;
  1413. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1414. return -EINVAL;
  1415. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1416. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1417. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1418. softclip_path = WSA_MACRO_SOFTCLIP0;
  1419. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1420. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1421. softclip_path = WSA_MACRO_SOFTCLIP1;
  1422. }
  1423. switch (event) {
  1424. case SND_SOC_DAPM_PRE_PMU:
  1425. /* Enable clock for VBAT block */
  1426. snd_soc_component_update_bits(component,
  1427. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1428. /* Enable VBAT block */
  1429. snd_soc_component_update_bits(component,
  1430. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1431. /* Update interpolator with 384K path */
  1432. snd_soc_component_update_bits(component, vbat_path_cfg,
  1433. 0x80, 0x80);
  1434. /* Use attenuation mode */
  1435. snd_soc_component_update_bits(component,
  1436. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1437. /*
  1438. * BCL block needs softclip clock and mux config to be enabled
  1439. */
  1440. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1441. softclip_path, true);
  1442. /* Enable VBAT at channel level */
  1443. snd_soc_component_update_bits(component, vbat_path_cfg,
  1444. 0x02, 0x02);
  1445. /* Set the ATTK1 gain */
  1446. snd_soc_component_update_bits(component,
  1447. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1448. 0xFF, 0xFF);
  1449. snd_soc_component_update_bits(component,
  1450. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1451. 0xFF, 0x03);
  1452. snd_soc_component_update_bits(component,
  1453. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1454. 0xFF, 0x00);
  1455. /* Set the ATTK2 gain */
  1456. snd_soc_component_update_bits(component,
  1457. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1458. 0xFF, 0xFF);
  1459. snd_soc_component_update_bits(component,
  1460. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1461. 0xFF, 0x03);
  1462. snd_soc_component_update_bits(component,
  1463. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1464. 0xFF, 0x00);
  1465. /* Set the ATTK3 gain */
  1466. snd_soc_component_update_bits(component,
  1467. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1468. 0xFF, 0xFF);
  1469. snd_soc_component_update_bits(component,
  1470. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1471. 0xFF, 0x03);
  1472. snd_soc_component_update_bits(component,
  1473. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1474. 0xFF, 0x00);
  1475. break;
  1476. case SND_SOC_DAPM_POST_PMD:
  1477. snd_soc_component_update_bits(component, vbat_path_cfg,
  1478. 0x80, 0x00);
  1479. snd_soc_component_update_bits(component,
  1480. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1481. 0x02, 0x02);
  1482. snd_soc_component_update_bits(component, vbat_path_cfg,
  1483. 0x02, 0x00);
  1484. snd_soc_component_update_bits(component,
  1485. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1486. 0xFF, 0x00);
  1487. snd_soc_component_update_bits(component,
  1488. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1489. 0xFF, 0x00);
  1490. snd_soc_component_update_bits(component,
  1491. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1492. 0xFF, 0x00);
  1493. snd_soc_component_update_bits(component,
  1494. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1495. 0xFF, 0x00);
  1496. snd_soc_component_update_bits(component,
  1497. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1498. 0xFF, 0x00);
  1499. snd_soc_component_update_bits(component,
  1500. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1501. 0xFF, 0x00);
  1502. snd_soc_component_update_bits(component,
  1503. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1504. 0xFF, 0x00);
  1505. snd_soc_component_update_bits(component,
  1506. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1507. 0xFF, 0x00);
  1508. snd_soc_component_update_bits(component,
  1509. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1510. 0xFF, 0x00);
  1511. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1512. softclip_path, false);
  1513. snd_soc_component_update_bits(component,
  1514. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1515. snd_soc_component_update_bits(component,
  1516. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1517. break;
  1518. default:
  1519. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1520. break;
  1521. }
  1522. return 0;
  1523. }
  1524. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1525. struct snd_kcontrol *kcontrol,
  1526. int event)
  1527. {
  1528. struct snd_soc_component *component =
  1529. snd_soc_dapm_to_component(w->dapm);
  1530. struct device *wsa_dev = NULL;
  1531. struct wsa_macro_priv *wsa_priv = NULL;
  1532. u16 val, ec_tx = 0, ec_hq_reg;
  1533. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1534. return -EINVAL;
  1535. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1536. val = snd_soc_component_read32(component,
  1537. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1538. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1539. ec_tx = (val & 0x07) - 1;
  1540. else
  1541. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1542. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1543. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1544. __func__);
  1545. return -EINVAL;
  1546. }
  1547. if (wsa_priv->ec_hq[ec_tx]) {
  1548. snd_soc_component_update_bits(component,
  1549. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1550. 0x1 << ec_tx, 0x1 << ec_tx);
  1551. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1552. 0x40 * ec_tx;
  1553. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1554. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1555. 0x40 * ec_tx;
  1556. /* default set to 48k */
  1557. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1558. }
  1559. return 0;
  1560. }
  1561. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1562. struct snd_ctl_elem_value *ucontrol)
  1563. {
  1564. struct snd_soc_component *component =
  1565. snd_soc_kcontrol_component(kcontrol);
  1566. int ec_tx = ((struct soc_multi_mixer_control *)
  1567. kcontrol->private_value)->shift;
  1568. struct device *wsa_dev = NULL;
  1569. struct wsa_macro_priv *wsa_priv = NULL;
  1570. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1571. return -EINVAL;
  1572. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1573. return 0;
  1574. }
  1575. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1576. struct snd_ctl_elem_value *ucontrol)
  1577. {
  1578. struct snd_soc_component *component =
  1579. snd_soc_kcontrol_component(kcontrol);
  1580. int ec_tx = ((struct soc_multi_mixer_control *)
  1581. kcontrol->private_value)->shift;
  1582. int value = ucontrol->value.integer.value[0];
  1583. struct device *wsa_dev = NULL;
  1584. struct wsa_macro_priv *wsa_priv = NULL;
  1585. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1586. return -EINVAL;
  1587. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1588. __func__, wsa_priv->ec_hq[ec_tx], value);
  1589. wsa_priv->ec_hq[ec_tx] = value;
  1590. return 0;
  1591. }
  1592. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1593. struct snd_ctl_elem_value *ucontrol)
  1594. {
  1595. struct snd_soc_component *component =
  1596. snd_soc_kcontrol_component(kcontrol);
  1597. int comp = ((struct soc_multi_mixer_control *)
  1598. kcontrol->private_value)->shift;
  1599. struct device *wsa_dev = NULL;
  1600. struct wsa_macro_priv *wsa_priv = NULL;
  1601. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1602. return -EINVAL;
  1603. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1604. return 0;
  1605. }
  1606. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1607. struct snd_ctl_elem_value *ucontrol)
  1608. {
  1609. struct snd_soc_component *component =
  1610. snd_soc_kcontrol_component(kcontrol);
  1611. int comp = ((struct soc_multi_mixer_control *)
  1612. kcontrol->private_value)->shift;
  1613. int value = ucontrol->value.integer.value[0];
  1614. struct device *wsa_dev = NULL;
  1615. struct wsa_macro_priv *wsa_priv = NULL;
  1616. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1617. return -EINVAL;
  1618. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1619. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1620. wsa_priv->comp_enabled[comp] = value;
  1621. return 0;
  1622. }
  1623. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1624. struct snd_ctl_elem_value *ucontrol)
  1625. {
  1626. struct snd_soc_component *component =
  1627. snd_soc_kcontrol_component(kcontrol);
  1628. struct device *wsa_dev = NULL;
  1629. struct wsa_macro_priv *wsa_priv = NULL;
  1630. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1631. return -EINVAL;
  1632. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1633. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1634. __func__, ucontrol->value.integer.value[0]);
  1635. return 0;
  1636. }
  1637. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1638. struct snd_ctl_elem_value *ucontrol)
  1639. {
  1640. struct snd_soc_component *component =
  1641. snd_soc_kcontrol_component(kcontrol);
  1642. struct device *wsa_dev = NULL;
  1643. struct wsa_macro_priv *wsa_priv = NULL;
  1644. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1645. return -EINVAL;
  1646. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1647. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1648. wsa_priv->ear_spkr_gain);
  1649. return 0;
  1650. }
  1651. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1652. struct snd_ctl_elem_value *ucontrol)
  1653. {
  1654. u8 bst_state_max = 0;
  1655. struct snd_soc_component *component =
  1656. snd_soc_kcontrol_component(kcontrol);
  1657. bst_state_max = snd_soc_component_read32(component,
  1658. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1659. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1660. ucontrol->value.integer.value[0] = bst_state_max;
  1661. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1662. __func__, ucontrol->value.integer.value[0]);
  1663. return 0;
  1664. }
  1665. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1666. struct snd_ctl_elem_value *ucontrol)
  1667. {
  1668. u8 bst_state_max;
  1669. struct snd_soc_component *component =
  1670. snd_soc_kcontrol_component(kcontrol);
  1671. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1672. __func__, ucontrol->value.integer.value[0]);
  1673. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1674. snd_soc_component_update_bits(component,
  1675. BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1676. 0x0c, bst_state_max);
  1677. return 0;
  1678. }
  1679. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1680. struct snd_ctl_elem_value *ucontrol)
  1681. {
  1682. u8 bst_state_max = 0;
  1683. struct snd_soc_component *component =
  1684. snd_soc_kcontrol_component(kcontrol);
  1685. bst_state_max = snd_soc_component_read32(component,
  1686. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1687. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1688. ucontrol->value.integer.value[0] = bst_state_max;
  1689. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1690. __func__, ucontrol->value.integer.value[0]);
  1691. return 0;
  1692. }
  1693. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1694. struct snd_ctl_elem_value *ucontrol)
  1695. {
  1696. u8 bst_state_max;
  1697. struct snd_soc_component *component =
  1698. snd_soc_kcontrol_component(kcontrol);
  1699. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1700. __func__, ucontrol->value.integer.value[0]);
  1701. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1702. snd_soc_component_update_bits(component,
  1703. BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1704. 0x0c, bst_state_max);
  1705. return 0;
  1706. }
  1707. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1708. struct snd_ctl_elem_value *ucontrol)
  1709. {
  1710. struct snd_soc_dapm_widget *widget =
  1711. snd_soc_dapm_kcontrol_widget(kcontrol);
  1712. struct snd_soc_component *component =
  1713. snd_soc_dapm_to_component(widget->dapm);
  1714. struct device *wsa_dev = NULL;
  1715. struct wsa_macro_priv *wsa_priv = NULL;
  1716. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1717. return -EINVAL;
  1718. ucontrol->value.integer.value[0] =
  1719. wsa_priv->rx_port_value[widget->shift];
  1720. return 0;
  1721. }
  1722. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1723. struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. struct snd_soc_dapm_widget *widget =
  1726. snd_soc_dapm_kcontrol_widget(kcontrol);
  1727. struct snd_soc_component *component =
  1728. snd_soc_dapm_to_component(widget->dapm);
  1729. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1730. struct snd_soc_dapm_update *update = NULL;
  1731. u32 rx_port_value = ucontrol->value.integer.value[0];
  1732. u32 bit_input = 0;
  1733. u32 aif_rst;
  1734. struct device *wsa_dev = NULL;
  1735. struct wsa_macro_priv *wsa_priv = NULL;
  1736. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1737. return -EINVAL;
  1738. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1739. if (!rx_port_value) {
  1740. if (aif_rst == 0) {
  1741. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1742. return 0;
  1743. }
  1744. }
  1745. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1746. bit_input = widget->shift;
  1747. if (widget->shift >= WSA_MACRO_RX_MIX)
  1748. bit_input %= WSA_MACRO_RX_MIX;
  1749. switch (rx_port_value) {
  1750. case 0:
  1751. clear_bit(bit_input,
  1752. &wsa_priv->active_ch_mask[aif_rst]);
  1753. wsa_priv->active_ch_cnt[aif_rst]--;
  1754. break;
  1755. case 1:
  1756. case 2:
  1757. set_bit(bit_input,
  1758. &wsa_priv->active_ch_mask[rx_port_value]);
  1759. wsa_priv->active_ch_cnt[rx_port_value]++;
  1760. break;
  1761. default:
  1762. dev_err(wsa_dev,
  1763. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1764. return -EINVAL;
  1765. }
  1766. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1767. rx_port_value, e, update);
  1768. return 0;
  1769. }
  1770. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1771. struct snd_ctl_elem_value *ucontrol)
  1772. {
  1773. struct snd_soc_component *component =
  1774. snd_soc_kcontrol_component(kcontrol);
  1775. ucontrol->value.integer.value[0] =
  1776. ((snd_soc_component_read32(
  1777. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1778. 1 : 0);
  1779. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1780. ucontrol->value.integer.value[0]);
  1781. return 0;
  1782. }
  1783. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1784. struct snd_ctl_elem_value *ucontrol)
  1785. {
  1786. struct snd_soc_component *component =
  1787. snd_soc_kcontrol_component(kcontrol);
  1788. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1789. ucontrol->value.integer.value[0]);
  1790. /* Set Vbat register configuration for GSM mode bit based on value */
  1791. if (ucontrol->value.integer.value[0])
  1792. snd_soc_component_update_bits(component,
  1793. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1794. 0x04, 0x04);
  1795. else
  1796. snd_soc_component_update_bits(component,
  1797. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1798. 0x04, 0x00);
  1799. return 0;
  1800. }
  1801. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1802. struct snd_ctl_elem_value *ucontrol)
  1803. {
  1804. struct snd_soc_component *component =
  1805. snd_soc_kcontrol_component(kcontrol);
  1806. struct device *wsa_dev = NULL;
  1807. struct wsa_macro_priv *wsa_priv = NULL;
  1808. int path = ((struct soc_multi_mixer_control *)
  1809. kcontrol->private_value)->shift;
  1810. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1811. return -EINVAL;
  1812. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1813. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1814. __func__, ucontrol->value.integer.value[0]);
  1815. return 0;
  1816. }
  1817. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1818. struct snd_ctl_elem_value *ucontrol)
  1819. {
  1820. struct snd_soc_component *component =
  1821. snd_soc_kcontrol_component(kcontrol);
  1822. struct device *wsa_dev = NULL;
  1823. struct wsa_macro_priv *wsa_priv = NULL;
  1824. int path = ((struct soc_multi_mixer_control *)
  1825. kcontrol->private_value)->shift;
  1826. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1827. return -EINVAL;
  1828. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1829. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1830. path, wsa_priv->is_softclip_on[path]);
  1831. return 0;
  1832. }
  1833. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1834. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1835. wsa_macro_ear_spkr_pa_gain_get,
  1836. wsa_macro_ear_spkr_pa_gain_put),
  1837. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1838. wsa_macro_spkr_boost_stage_enum,
  1839. wsa_macro_spkr_left_boost_stage_get,
  1840. wsa_macro_spkr_left_boost_stage_put),
  1841. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1842. wsa_macro_spkr_boost_stage_enum,
  1843. wsa_macro_spkr_right_boost_stage_get,
  1844. wsa_macro_spkr_right_boost_stage_put),
  1845. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1846. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1847. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1848. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1849. WSA_MACRO_SOFTCLIP0, 1, 0,
  1850. wsa_macro_soft_clip_enable_get,
  1851. wsa_macro_soft_clip_enable_put),
  1852. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1853. WSA_MACRO_SOFTCLIP1, 1, 0,
  1854. wsa_macro_soft_clip_enable_get,
  1855. wsa_macro_soft_clip_enable_put),
  1856. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1857. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1858. 0, -84, 40, digital_gain),
  1859. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1860. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1861. 0, -84, 40, digital_gain),
  1862. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1863. wsa_macro_get_compander, wsa_macro_set_compander),
  1864. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1865. wsa_macro_get_compander, wsa_macro_set_compander),
  1866. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1867. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1868. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1869. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1870. };
  1871. static const struct soc_enum rx_mux_enum =
  1872. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1873. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1874. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1875. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1876. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1877. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1878. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1879. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1880. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1881. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1882. };
  1883. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1884. struct snd_ctl_elem_value *ucontrol)
  1885. {
  1886. struct snd_soc_dapm_widget *widget =
  1887. snd_soc_dapm_kcontrol_widget(kcontrol);
  1888. struct snd_soc_component *component =
  1889. snd_soc_dapm_to_component(widget->dapm);
  1890. struct soc_multi_mixer_control *mixer =
  1891. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1892. u32 dai_id = widget->shift;
  1893. u32 spk_tx_id = mixer->shift;
  1894. struct device *wsa_dev = NULL;
  1895. struct wsa_macro_priv *wsa_priv = NULL;
  1896. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1897. return -EINVAL;
  1898. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1899. ucontrol->value.integer.value[0] = 1;
  1900. else
  1901. ucontrol->value.integer.value[0] = 0;
  1902. return 0;
  1903. }
  1904. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1905. struct snd_ctl_elem_value *ucontrol)
  1906. {
  1907. struct snd_soc_dapm_widget *widget =
  1908. snd_soc_dapm_kcontrol_widget(kcontrol);
  1909. struct snd_soc_component *component =
  1910. snd_soc_dapm_to_component(widget->dapm);
  1911. struct soc_multi_mixer_control *mixer =
  1912. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1913. u32 spk_tx_id = mixer->shift;
  1914. u32 enable = ucontrol->value.integer.value[0];
  1915. struct device *wsa_dev = NULL;
  1916. struct wsa_macro_priv *wsa_priv = NULL;
  1917. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1918. return -EINVAL;
  1919. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1920. if (enable) {
  1921. if (spk_tx_id == WSA_MACRO_TX0 &&
  1922. !test_bit(WSA_MACRO_TX0,
  1923. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1924. set_bit(WSA_MACRO_TX0,
  1925. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1926. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1927. }
  1928. if (spk_tx_id == WSA_MACRO_TX1 &&
  1929. !test_bit(WSA_MACRO_TX1,
  1930. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1931. set_bit(WSA_MACRO_TX1,
  1932. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1933. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1934. }
  1935. } else {
  1936. if (spk_tx_id == WSA_MACRO_TX0 &&
  1937. test_bit(WSA_MACRO_TX0,
  1938. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1939. clear_bit(WSA_MACRO_TX0,
  1940. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1941. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1942. }
  1943. if (spk_tx_id == WSA_MACRO_TX1 &&
  1944. test_bit(WSA_MACRO_TX1,
  1945. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1946. clear_bit(WSA_MACRO_TX1,
  1947. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1948. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1949. }
  1950. }
  1951. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1952. return 0;
  1953. }
  1954. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1955. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1956. wsa_macro_vi_feed_mixer_get,
  1957. wsa_macro_vi_feed_mixer_put),
  1958. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1959. wsa_macro_vi_feed_mixer_get,
  1960. wsa_macro_vi_feed_mixer_put),
  1961. };
  1962. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1963. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1964. SND_SOC_NOPM, 0, 0),
  1965. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1966. SND_SOC_NOPM, 0, 0),
  1967. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1968. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1969. wsa_macro_enable_vi_feedback,
  1970. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1971. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1972. SND_SOC_NOPM, 0, 0),
  1973. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1974. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1975. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1976. WSA_MACRO_EC0_MUX, 0,
  1977. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1979. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1980. WSA_MACRO_EC1_MUX, 0,
  1981. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1983. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1984. &rx_mux[WSA_MACRO_RX0]),
  1985. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1986. &rx_mux[WSA_MACRO_RX1]),
  1987. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1988. &rx_mux[WSA_MACRO_RX_MIX0]),
  1989. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1990. &rx_mux[WSA_MACRO_RX_MIX1]),
  1991. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1992. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1993. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1994. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1995. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1996. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1997. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1998. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1999. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  2000. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2001. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2002. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  2003. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2004. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  2005. &rx0_mix_mux, wsa_macro_enable_mix_path,
  2006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2007. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2008. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  2009. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2010. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2011. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  2012. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2013. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2014. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  2015. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2016. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  2017. &rx1_mix_mux, wsa_macro_enable_mix_path,
  2018. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2019. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2020. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2021. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2022. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2023. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2024. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2025. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  2026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2027. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2028. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2029. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2030. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2031. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  2032. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2033. SND_SOC_DAPM_POST_PMD),
  2034. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2035. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2037. SND_SOC_DAPM_POST_PMD),
  2038. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2039. NULL, 0, wsa_macro_spk_boost_event,
  2040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2041. SND_SOC_DAPM_POST_PMD),
  2042. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2043. NULL, 0, wsa_macro_spk_boost_event,
  2044. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2045. SND_SOC_DAPM_POST_PMD),
  2046. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2047. 0, 0, wsa_int0_vbat_mix_switch,
  2048. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2049. wsa_macro_enable_vbat,
  2050. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2051. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2052. 0, 0, wsa_int1_vbat_mix_switch,
  2053. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2054. wsa_macro_enable_vbat,
  2055. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2056. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2057. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2058. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2059. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2060. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2061. };
  2062. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2063. /* VI Feedback */
  2064. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2065. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2066. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2067. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2068. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2069. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2070. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2071. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2072. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2073. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2074. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2075. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2076. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2077. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2078. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2079. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2080. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2081. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2082. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2083. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2084. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2085. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2086. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2087. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2088. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2089. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2090. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2091. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2092. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2093. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2094. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2095. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2096. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2097. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2098. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2099. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2100. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2101. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2102. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2103. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2104. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2105. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2106. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2107. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2108. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2109. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2110. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2111. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2112. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2113. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2114. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2115. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2116. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2117. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2118. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2119. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2120. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2121. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2122. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2123. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2124. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2125. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2126. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2127. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2128. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2129. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2130. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2131. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2132. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2133. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2134. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2135. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2136. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2137. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2138. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2139. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2140. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2141. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2142. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2143. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2144. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2145. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2146. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2147. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2148. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2149. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2150. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2151. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2152. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2153. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2154. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2155. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2156. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2157. };
  2158. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2159. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2160. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2161. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2162. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2163. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2164. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2165. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2166. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2167. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2168. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2169. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2170. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2171. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2172. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2173. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2174. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2175. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2176. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2177. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2178. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2179. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2180. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2181. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2182. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2183. };
  2184. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2185. {
  2186. struct device *wsa_dev = NULL;
  2187. struct wsa_macro_priv *wsa_priv = NULL;
  2188. if (!component) {
  2189. pr_err("%s: NULL component pointer!\n", __func__);
  2190. return;
  2191. }
  2192. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2193. return;
  2194. switch (wsa_priv->bcl_pmic_params.id) {
  2195. case 0:
  2196. /* Enable ID0 to listen to respective PMIC group interrupts */
  2197. snd_soc_component_update_bits(component,
  2198. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2199. /* Update MC_SID0 */
  2200. snd_soc_component_update_bits(component,
  2201. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2202. wsa_priv->bcl_pmic_params.sid);
  2203. /* Update MC_PPID0 */
  2204. snd_soc_component_update_bits(component,
  2205. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2206. wsa_priv->bcl_pmic_params.ppid);
  2207. break;
  2208. case 1:
  2209. /* Enable ID1 to listen to respective PMIC group interrupts */
  2210. snd_soc_component_update_bits(component,
  2211. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2212. /* Update MC_SID1 */
  2213. snd_soc_component_update_bits(component,
  2214. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2215. wsa_priv->bcl_pmic_params.sid);
  2216. /* Update MC_PPID1 */
  2217. snd_soc_component_update_bits(component,
  2218. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2219. wsa_priv->bcl_pmic_params.ppid);
  2220. break;
  2221. default:
  2222. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2223. __func__, wsa_priv->bcl_pmic_params.id);
  2224. break;
  2225. }
  2226. }
  2227. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2228. {
  2229. int i;
  2230. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2231. snd_soc_component_update_bits(component,
  2232. wsa_macro_reg_init[i].reg,
  2233. wsa_macro_reg_init[i].mask,
  2234. wsa_macro_reg_init[i].val);
  2235. wsa_macro_init_bcl_pmic_reg(component);
  2236. }
  2237. static int wsa_swrm_clock(void *handle, bool enable)
  2238. {
  2239. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2240. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2241. int ret = 0;
  2242. if (regmap == NULL) {
  2243. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2244. return -EINVAL;
  2245. }
  2246. mutex_lock(&wsa_priv->swr_clk_lock);
  2247. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2248. __func__, (enable ? "enable" : "disable"));
  2249. if (enable) {
  2250. if (wsa_priv->swr_clk_users == 0) {
  2251. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2252. if (ret < 0) {
  2253. dev_err(wsa_priv->dev,
  2254. "%s: wsa request clock enable failed\n",
  2255. __func__);
  2256. goto exit;
  2257. }
  2258. regmap_update_bits(regmap,
  2259. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2260. 0x01, 0x01);
  2261. regmap_update_bits(regmap,
  2262. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2263. 0x1C, 0x0C);
  2264. msm_cdc_pinctrl_select_active_state(
  2265. wsa_priv->wsa_swr_gpio_p);
  2266. }
  2267. wsa_priv->swr_clk_users++;
  2268. } else {
  2269. if (wsa_priv->swr_clk_users <= 0) {
  2270. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2271. __func__);
  2272. wsa_priv->swr_clk_users = 0;
  2273. goto exit;
  2274. }
  2275. wsa_priv->swr_clk_users--;
  2276. if (wsa_priv->swr_clk_users == 0) {
  2277. regmap_update_bits(regmap,
  2278. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2279. 0x01, 0x00);
  2280. msm_cdc_pinctrl_select_sleep_state(
  2281. wsa_priv->wsa_swr_gpio_p);
  2282. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2283. }
  2284. }
  2285. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2286. __func__, wsa_priv->swr_clk_users);
  2287. exit:
  2288. mutex_unlock(&wsa_priv->swr_clk_lock);
  2289. return ret;
  2290. }
  2291. static int wsa_macro_init(struct snd_soc_component *component)
  2292. {
  2293. struct snd_soc_dapm_context *dapm =
  2294. snd_soc_component_get_dapm(component);
  2295. int ret;
  2296. struct device *wsa_dev = NULL;
  2297. struct wsa_macro_priv *wsa_priv = NULL;
  2298. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2299. if (!wsa_dev) {
  2300. dev_err(component->dev,
  2301. "%s: null device for macro!\n", __func__);
  2302. return -EINVAL;
  2303. }
  2304. wsa_priv = dev_get_drvdata(wsa_dev);
  2305. if (!wsa_priv) {
  2306. dev_err(component->dev,
  2307. "%s: priv is null for macro!\n", __func__);
  2308. return -EINVAL;
  2309. }
  2310. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2311. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2312. if (ret < 0) {
  2313. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2314. return ret;
  2315. }
  2316. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2317. ARRAY_SIZE(wsa_audio_map));
  2318. if (ret < 0) {
  2319. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2320. return ret;
  2321. }
  2322. ret = snd_soc_dapm_new_widgets(dapm->card);
  2323. if (ret < 0) {
  2324. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2325. return ret;
  2326. }
  2327. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2328. ARRAY_SIZE(wsa_macro_snd_controls));
  2329. if (ret < 0) {
  2330. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2331. return ret;
  2332. }
  2333. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2334. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2335. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2336. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2337. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2338. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2339. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2340. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2341. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2342. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2343. snd_soc_dapm_sync(dapm);
  2344. wsa_priv->component = component;
  2345. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2346. wsa_macro_init_reg(component);
  2347. return 0;
  2348. }
  2349. static int wsa_macro_deinit(struct snd_soc_component *component)
  2350. {
  2351. struct device *wsa_dev = NULL;
  2352. struct wsa_macro_priv *wsa_priv = NULL;
  2353. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2354. return -EINVAL;
  2355. wsa_priv->component = NULL;
  2356. return 0;
  2357. }
  2358. static void wsa_macro_add_child_devices(struct work_struct *work)
  2359. {
  2360. struct wsa_macro_priv *wsa_priv;
  2361. struct platform_device *pdev;
  2362. struct device_node *node;
  2363. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2364. int ret;
  2365. u16 count = 0, ctrl_num = 0;
  2366. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2367. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2368. wsa_priv = container_of(work, struct wsa_macro_priv,
  2369. wsa_macro_add_child_devices_work);
  2370. if (!wsa_priv) {
  2371. pr_err("%s: Memory for wsa_priv does not exist\n",
  2372. __func__);
  2373. return;
  2374. }
  2375. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2376. dev_err(wsa_priv->dev,
  2377. "%s: DT node for wsa_priv does not exist\n", __func__);
  2378. return;
  2379. }
  2380. platdata = &wsa_priv->swr_plat_data;
  2381. wsa_priv->child_count = 0;
  2382. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2383. if (strnstr(node->name, "wsa_swr_master",
  2384. strlen("wsa_swr_master")) != NULL)
  2385. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2386. (WSA_MACRO_SWR_STRING_LEN - 1));
  2387. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2388. strlen("msm_cdc_pinctrl")) != NULL)
  2389. strlcpy(plat_dev_name, node->name,
  2390. (WSA_MACRO_SWR_STRING_LEN - 1));
  2391. else
  2392. continue;
  2393. pdev = platform_device_alloc(plat_dev_name, -1);
  2394. if (!pdev) {
  2395. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2396. __func__);
  2397. ret = -ENOMEM;
  2398. goto err;
  2399. }
  2400. pdev->dev.parent = wsa_priv->dev;
  2401. pdev->dev.of_node = node;
  2402. if (strnstr(node->name, "wsa_swr_master",
  2403. strlen("wsa_swr_master")) != NULL) {
  2404. ret = platform_device_add_data(pdev, platdata,
  2405. sizeof(*platdata));
  2406. if (ret) {
  2407. dev_err(&pdev->dev,
  2408. "%s: cannot add plat data ctrl:%d\n",
  2409. __func__, ctrl_num);
  2410. goto fail_pdev_add;
  2411. }
  2412. }
  2413. ret = platform_device_add(pdev);
  2414. if (ret) {
  2415. dev_err(&pdev->dev,
  2416. "%s: Cannot add platform device\n",
  2417. __func__);
  2418. goto fail_pdev_add;
  2419. }
  2420. if (!strcmp(node->name, "wsa_swr_master")) {
  2421. temp = krealloc(swr_ctrl_data,
  2422. (ctrl_num + 1) * sizeof(
  2423. struct wsa_macro_swr_ctrl_data),
  2424. GFP_KERNEL);
  2425. if (!temp) {
  2426. dev_err(&pdev->dev, "out of memory\n");
  2427. ret = -ENOMEM;
  2428. goto err;
  2429. }
  2430. swr_ctrl_data = temp;
  2431. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2432. ctrl_num++;
  2433. dev_dbg(&pdev->dev,
  2434. "%s: Added soundwire ctrl device(s)\n",
  2435. __func__);
  2436. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2437. }
  2438. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2439. wsa_priv->pdev_child_devices[
  2440. wsa_priv->child_count++] = pdev;
  2441. else
  2442. goto err;
  2443. }
  2444. return;
  2445. fail_pdev_add:
  2446. for (count = 0; count < wsa_priv->child_count; count++)
  2447. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2448. err:
  2449. return;
  2450. }
  2451. static void wsa_macro_init_ops(struct macro_ops *ops,
  2452. char __iomem *wsa_io_base)
  2453. {
  2454. memset(ops, 0, sizeof(struct macro_ops));
  2455. ops->init = wsa_macro_init;
  2456. ops->exit = wsa_macro_deinit;
  2457. ops->io_base = wsa_io_base;
  2458. ops->dai_ptr = wsa_macro_dai;
  2459. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2460. ops->mclk_fn = wsa_macro_mclk_ctrl;
  2461. ops->event_handler = wsa_macro_event_handler;
  2462. ops->set_port_map = wsa_macro_set_port_map;
  2463. }
  2464. static int wsa_macro_probe(struct platform_device *pdev)
  2465. {
  2466. struct macro_ops ops;
  2467. struct wsa_macro_priv *wsa_priv;
  2468. u32 wsa_base_addr;
  2469. char __iomem *wsa_io_base;
  2470. int ret = 0;
  2471. struct clk *wsa_core_clk, *wsa_npl_clk;
  2472. u8 bcl_pmic_params[3];
  2473. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2474. GFP_KERNEL);
  2475. if (!wsa_priv)
  2476. return -ENOMEM;
  2477. wsa_priv->dev = &pdev->dev;
  2478. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2479. &wsa_base_addr);
  2480. if (ret) {
  2481. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2482. __func__, "reg");
  2483. return ret;
  2484. }
  2485. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2486. "qcom,wsa-swr-gpios", 0);
  2487. if (!wsa_priv->wsa_swr_gpio_p) {
  2488. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2489. __func__);
  2490. return -EINVAL;
  2491. }
  2492. wsa_io_base = devm_ioremap(&pdev->dev,
  2493. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2494. if (!wsa_io_base) {
  2495. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2496. return -EINVAL;
  2497. }
  2498. wsa_priv->wsa_io_base = wsa_io_base;
  2499. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2500. wsa_macro_add_child_devices);
  2501. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2502. wsa_priv->swr_plat_data.read = NULL;
  2503. wsa_priv->swr_plat_data.write = NULL;
  2504. wsa_priv->swr_plat_data.bulk_write = NULL;
  2505. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2506. wsa_priv->swr_plat_data.handle_irq = NULL;
  2507. /* Register MCLK for wsa macro */
  2508. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  2509. if (IS_ERR(wsa_core_clk)) {
  2510. ret = PTR_ERR(wsa_core_clk);
  2511. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2512. __func__, "wsa_core_clk");
  2513. return ret;
  2514. }
  2515. wsa_priv->wsa_core_clk = wsa_core_clk;
  2516. /* Register npl clk for soundwire */
  2517. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  2518. if (IS_ERR(wsa_npl_clk)) {
  2519. ret = PTR_ERR(wsa_npl_clk);
  2520. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2521. __func__, "wsa_npl_clk");
  2522. return ret;
  2523. }
  2524. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  2525. ret = of_property_read_u8_array(pdev->dev.of_node,
  2526. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2527. sizeof(bcl_pmic_params));
  2528. if (ret) {
  2529. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2530. __func__, "qcom,wsa-bcl-pmic-params");
  2531. } else {
  2532. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2533. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2534. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2535. }
  2536. dev_set_drvdata(&pdev->dev, wsa_priv);
  2537. mutex_init(&wsa_priv->mclk_lock);
  2538. mutex_init(&wsa_priv->swr_clk_lock);
  2539. wsa_macro_init_ops(&ops, wsa_io_base);
  2540. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2541. if (ret < 0) {
  2542. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2543. goto reg_macro_fail;
  2544. }
  2545. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2546. return ret;
  2547. reg_macro_fail:
  2548. mutex_destroy(&wsa_priv->mclk_lock);
  2549. mutex_destroy(&wsa_priv->swr_clk_lock);
  2550. return ret;
  2551. }
  2552. static int wsa_macro_remove(struct platform_device *pdev)
  2553. {
  2554. struct wsa_macro_priv *wsa_priv;
  2555. u16 count = 0;
  2556. wsa_priv = dev_get_drvdata(&pdev->dev);
  2557. if (!wsa_priv)
  2558. return -EINVAL;
  2559. for (count = 0; count < wsa_priv->child_count &&
  2560. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2561. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2562. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2563. mutex_destroy(&wsa_priv->mclk_lock);
  2564. mutex_destroy(&wsa_priv->swr_clk_lock);
  2565. return 0;
  2566. }
  2567. static const struct of_device_id wsa_macro_dt_match[] = {
  2568. {.compatible = "qcom,wsa-macro"},
  2569. {}
  2570. };
  2571. static struct platform_driver wsa_macro_driver = {
  2572. .driver = {
  2573. .name = "wsa_macro",
  2574. .owner = THIS_MODULE,
  2575. .of_match_table = wsa_macro_dt_match,
  2576. },
  2577. .probe = wsa_macro_probe,
  2578. .remove = wsa_macro_remove,
  2579. };
  2580. module_platform_driver(wsa_macro_driver);
  2581. MODULE_DESCRIPTION("WSA macro driver");
  2582. MODULE_LICENSE("GPL v2");