hal_kiwi.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "reo_destination_ring_with_pn.h"
  36. #include "rx_reo_queue_1k.h"
  37. #include <hal_be_rx.h>
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  44. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  45. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  66. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  67. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  77. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  78. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  79. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  80. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  81. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  99. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  103. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  107. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  113. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  114. #include "hal_kiwi_tx.h"
  115. #include "hal_kiwi_rx.h"
  116. #include "hal_be_rx_tlv.h"
  117. #include <hal_generic_api.h>
  118. #include <hal_be_generic_api.h>
  119. #include "hal_be_api_mon.h"
  120. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  121. #ifdef QCA_GET_TSF_VIA_REG
  122. #define PCIE_PCIE_MHI_TIME_LOW 0xA28
  123. #define PCIE_PCIE_MHI_TIME_HIGH 0xA2C
  124. #define PMM_REG_BASE 0xB500FC
  125. #define FW_QTIME_CYCLES_PER_10_USEC 192
  126. #endif
  127. struct wbm2sw_completion_ring_tx gwbm2sw_tx_comp_symbol __attribute__((used));
  128. struct wbm2sw_completion_ring_rx gwbm2sw_rx_comp_symbol __attribute__((used));
  129. static uint32_t hal_get_link_desc_size_kiwi(void)
  130. {
  131. return LINK_DESC_SIZE;
  132. }
  133. /**
  134. * hal_rx_dump_msdu_end_tlv_kiwi() - dump RX msdu_end TLV in structured
  135. * human readable format.
  136. * @msduend: pointer the msdu_end TLV in pkt.
  137. * @dbg_level: log level.
  138. *
  139. * Return: void
  140. */
  141. #ifdef QCA_WIFI_KIWI_V2
  142. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  143. uint8_t dbg_level)
  144. {
  145. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  146. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  147. "rx_msdu_end tlv (1/5)- "
  148. "rxpcu_mpdu_filter_in_category :%x "
  149. "sw_frame_group_id :%x "
  150. "reserved_0 :%x "
  151. "phy_ppdu_id :%x "
  152. "ip_hdr_chksum :%x "
  153. "reported_mpdu_length :%x "
  154. "reserved_1a :%x "
  155. "reserved_2a :%x "
  156. "cce_super_rule :%x "
  157. "cce_classify_not_done_truncate :%x "
  158. "cce_classify_not_done_cce_dis :%x "
  159. "cumulative_l3_checksum :%x "
  160. "rule_indication_31_0 :%x "
  161. "ipv6_options_crc :%x "
  162. "da_offset :%x "
  163. "sa_offset :%x "
  164. "da_offset_valid :%x "
  165. "sa_offset_valid :%x "
  166. "reserved_5a :%x "
  167. "l3_type :%x",
  168. msdu_end->rxpcu_mpdu_filter_in_category,
  169. msdu_end->sw_frame_group_id,
  170. msdu_end->reserved_0,
  171. msdu_end->phy_ppdu_id,
  172. msdu_end->ip_hdr_chksum,
  173. msdu_end->reported_mpdu_length,
  174. msdu_end->reserved_1a,
  175. msdu_end->reserved_2a,
  176. msdu_end->cce_super_rule,
  177. msdu_end->cce_classify_not_done_truncate,
  178. msdu_end->cce_classify_not_done_cce_dis,
  179. msdu_end->cumulative_l3_checksum,
  180. msdu_end->rule_indication_31_0,
  181. msdu_end->ipv6_options_crc,
  182. msdu_end->da_offset,
  183. msdu_end->sa_offset,
  184. msdu_end->da_offset_valid,
  185. msdu_end->sa_offset_valid,
  186. msdu_end->reserved_5a,
  187. msdu_end->l3_type);
  188. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  189. "rx_msdu_end tlv (2/5)- "
  190. "rule_indication_63_32 :%x "
  191. "tcp_seq_number :%x "
  192. "tcp_ack_number :%x "
  193. "tcp_flag :%x "
  194. "lro_eligible :%x "
  195. "reserved_9a :%x "
  196. "window_size :%x "
  197. "sa_sw_peer_id :%x "
  198. "sa_idx_timeout :%x "
  199. "da_idx_timeout :%x "
  200. "to_ds :%x "
  201. "tid :%x "
  202. "sa_is_valid :%x "
  203. "da_is_valid :%x "
  204. "da_is_mcbc :%x "
  205. "l3_header_padding :%x "
  206. "first_msdu :%x "
  207. "last_msdu :%x "
  208. "fr_ds :%x "
  209. "ip_chksum_fail_copy :%x "
  210. "sa_idx :%x "
  211. "da_idx_or_sw_peer_id :%x",
  212. msdu_end->rule_indication_63_32,
  213. msdu_end->tcp_seq_number,
  214. msdu_end->tcp_ack_number,
  215. msdu_end->tcp_flag,
  216. msdu_end->lro_eligible,
  217. msdu_end->reserved_9a,
  218. msdu_end->window_size,
  219. msdu_end->sa_sw_peer_id,
  220. msdu_end->sa_idx_timeout,
  221. msdu_end->da_idx_timeout,
  222. msdu_end->to_ds,
  223. msdu_end->tid,
  224. msdu_end->sa_is_valid,
  225. msdu_end->da_is_valid,
  226. msdu_end->da_is_mcbc,
  227. msdu_end->l3_header_padding,
  228. msdu_end->first_msdu,
  229. msdu_end->last_msdu,
  230. msdu_end->fr_ds,
  231. msdu_end->ip_chksum_fail_copy,
  232. msdu_end->sa_idx,
  233. msdu_end->da_idx_or_sw_peer_id);
  234. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  235. "rx_msdu_end tlv (3/5)- "
  236. "msdu_drop :%x "
  237. "reo_destination_indication :%x "
  238. "flow_idx :%x "
  239. "use_ppe :%x "
  240. "__reserved_g_0003 :%x "
  241. "vlan_ctag_stripped :%x "
  242. "vlan_stag_stripped :%x "
  243. "fragment_flag :%x "
  244. "fse_metadata :%x "
  245. "cce_metadata :%x "
  246. "tcp_udp_chksum :%x "
  247. "aggregation_count :%x "
  248. "flow_aggregation_continuation :%x "
  249. "fisa_timeout :%x "
  250. "tcp_udp_chksum_fail_copy :%x "
  251. "msdu_limit_error :%x "
  252. "flow_idx_timeout :%x "
  253. "flow_idx_invalid :%x "
  254. "cce_match :%x "
  255. "amsdu_parser_error :%x "
  256. "cumulative_ip_length :%x "
  257. "key_id_octet :%x "
  258. "reserved_16a :%x "
  259. "reserved_17a :%x "
  260. "service_code :%x "
  261. "priority_valid :%x "
  262. "intra_bss :%x "
  263. "dest_chip_id :%x "
  264. "multicast_echo :%x "
  265. "wds_learning_event :%x "
  266. "wds_roaming_event :%x "
  267. "wds_keep_alive_event :%x "
  268. "reserved_17b :%x",
  269. msdu_end->msdu_drop,
  270. msdu_end->reo_destination_indication,
  271. msdu_end->flow_idx,
  272. msdu_end->use_ppe,
  273. msdu_end->__reserved_g_0003,
  274. msdu_end->vlan_ctag_stripped,
  275. msdu_end->vlan_stag_stripped,
  276. msdu_end->fragment_flag,
  277. msdu_end->fse_metadata,
  278. msdu_end->cce_metadata,
  279. msdu_end->tcp_udp_chksum,
  280. msdu_end->aggregation_count,
  281. msdu_end->flow_aggregation_continuation,
  282. msdu_end->fisa_timeout,
  283. msdu_end->tcp_udp_chksum_fail_copy,
  284. msdu_end->msdu_limit_error,
  285. msdu_end->flow_idx_timeout,
  286. msdu_end->flow_idx_invalid,
  287. msdu_end->cce_match,
  288. msdu_end->amsdu_parser_error,
  289. msdu_end->cumulative_ip_length,
  290. msdu_end->key_id_octet,
  291. msdu_end->reserved_16a,
  292. msdu_end->reserved_17a,
  293. msdu_end->service_code,
  294. msdu_end->priority_valid,
  295. msdu_end->intra_bss,
  296. msdu_end->dest_chip_id,
  297. msdu_end->multicast_echo,
  298. msdu_end->wds_learning_event,
  299. msdu_end->wds_roaming_event,
  300. msdu_end->wds_keep_alive_event,
  301. msdu_end->reserved_17b);
  302. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  303. "rx_msdu_end tlv (4/5)- "
  304. "msdu_length :%x "
  305. "stbc :%x "
  306. "ipsec_esp :%x "
  307. "l3_offset :%x "
  308. "ipsec_ah :%x "
  309. "l4_offset :%x "
  310. "msdu_number :%x "
  311. "decap_format :%x "
  312. "ipv4_proto :%x "
  313. "ipv6_proto :%x "
  314. "tcp_proto :%x "
  315. "udp_proto :%x "
  316. "ip_frag :%x "
  317. "tcp_only_ack :%x "
  318. "da_is_bcast_mcast :%x "
  319. "toeplitz_hash_sel :%x "
  320. "ip_fixed_header_valid :%x "
  321. "ip_extn_header_valid :%x "
  322. "tcp_udp_header_valid :%x "
  323. "mesh_control_present :%x "
  324. "ldpc :%x "
  325. "ip4_protocol_ip6_next_header :%x "
  326. "vlan_ctag_ci :%x "
  327. "vlan_stag_ci :%x "
  328. "peer_meta_data :%x "
  329. "user_rssi :%x "
  330. "pkt_type :%x "
  331. "sgi :%x "
  332. "rate_mcs :%x "
  333. "receive_bandwidth :%x "
  334. "reception_type :%x "
  335. "mimo_ss_bitmap :%x "
  336. "msdu_done_copy :%x "
  337. "flow_id_toeplitz :%x",
  338. msdu_end->msdu_length,
  339. msdu_end->stbc,
  340. msdu_end->ipsec_esp,
  341. msdu_end->l3_offset,
  342. msdu_end->ipsec_ah,
  343. msdu_end->l4_offset,
  344. msdu_end->msdu_number,
  345. msdu_end->decap_format,
  346. msdu_end->ipv4_proto,
  347. msdu_end->ipv6_proto,
  348. msdu_end->tcp_proto,
  349. msdu_end->udp_proto,
  350. msdu_end->ip_frag,
  351. msdu_end->tcp_only_ack,
  352. msdu_end->da_is_bcast_mcast,
  353. msdu_end->toeplitz_hash_sel,
  354. msdu_end->ip_fixed_header_valid,
  355. msdu_end->ip_extn_header_valid,
  356. msdu_end->tcp_udp_header_valid,
  357. msdu_end->mesh_control_present,
  358. msdu_end->ldpc,
  359. msdu_end->ip4_protocol_ip6_next_header,
  360. msdu_end->vlan_ctag_ci,
  361. msdu_end->vlan_stag_ci,
  362. msdu_end->peer_meta_data,
  363. msdu_end->user_rssi,
  364. msdu_end->pkt_type,
  365. msdu_end->sgi,
  366. msdu_end->rate_mcs,
  367. msdu_end->receive_bandwidth,
  368. msdu_end->reception_type,
  369. msdu_end->mimo_ss_bitmap,
  370. msdu_end->msdu_done_copy,
  371. msdu_end->flow_id_toeplitz);
  372. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  373. "rx_msdu_end tlv (5/5)- "
  374. "ppdu_start_timestamp_63_32 :%x "
  375. "sw_phy_meta_data :%x "
  376. "ppdu_start_timestamp_31_0 :%x "
  377. "toeplitz_hash_2_or_4 :%x "
  378. "reserved_28a :%x "
  379. "sa_15_0 :%x "
  380. "sa_47_16 :%x "
  381. "first_mpdu :%x "
  382. "reserved_30a :%x "
  383. "mcast_bcast :%x "
  384. "ast_index_not_found :%x "
  385. "ast_index_timeout :%x "
  386. "power_mgmt :%x "
  387. "non_qos :%x "
  388. "null_data :%x "
  389. "mgmt_type :%x "
  390. "ctrl_type :%x "
  391. "more_data :%x "
  392. "eosp :%x "
  393. "a_msdu_error :%x "
  394. "reserved_30b :%x "
  395. "order :%x "
  396. "wifi_parser_error :%x "
  397. "overflow_err :%x "
  398. "msdu_length_err :%x "
  399. "tcp_udp_chksum_fail :%x "
  400. "ip_chksum_fail :%x "
  401. "sa_idx_invalid :%x "
  402. "da_idx_invalid :%x "
  403. "amsdu_addr_mismatch :%x "
  404. "rx_in_tx_decrypt_byp :%x "
  405. "encrypt_required :%x "
  406. "directed :%x "
  407. "buffer_fragment :%x "
  408. "mpdu_length_err :%x "
  409. "tkip_mic_err :%x "
  410. "decrypt_err :%x "
  411. "unencrypted_frame_err :%x "
  412. "fcs_err :%x "
  413. "reserved_31a :%x "
  414. "decrypt_status_code :%x "
  415. "rx_bitmap_not_updated :%x "
  416. "reserved_31b :%x "
  417. "msdu_done :%x",
  418. msdu_end->ppdu_start_timestamp_63_32,
  419. msdu_end->sw_phy_meta_data,
  420. msdu_end->ppdu_start_timestamp_31_0,
  421. msdu_end->toeplitz_hash_2_or_4,
  422. msdu_end->reserved_28a,
  423. msdu_end->sa_15_0,
  424. msdu_end->sa_47_16,
  425. msdu_end->first_mpdu,
  426. msdu_end->reserved_30a,
  427. msdu_end->mcast_bcast,
  428. msdu_end->ast_index_not_found,
  429. msdu_end->ast_index_timeout,
  430. msdu_end->power_mgmt,
  431. msdu_end->non_qos,
  432. msdu_end->null_data,
  433. msdu_end->mgmt_type,
  434. msdu_end->ctrl_type,
  435. msdu_end->more_data,
  436. msdu_end->eosp,
  437. msdu_end->a_msdu_error,
  438. msdu_end->reserved_30b,
  439. msdu_end->order,
  440. msdu_end->wifi_parser_error,
  441. msdu_end->overflow_err,
  442. msdu_end->msdu_length_err,
  443. msdu_end->tcp_udp_chksum_fail,
  444. msdu_end->ip_chksum_fail,
  445. msdu_end->sa_idx_invalid,
  446. msdu_end->da_idx_invalid,
  447. msdu_end->amsdu_addr_mismatch,
  448. msdu_end->rx_in_tx_decrypt_byp,
  449. msdu_end->encrypt_required,
  450. msdu_end->directed,
  451. msdu_end->buffer_fragment,
  452. msdu_end->mpdu_length_err,
  453. msdu_end->tkip_mic_err,
  454. msdu_end->decrypt_err,
  455. msdu_end->unencrypted_frame_err,
  456. msdu_end->fcs_err,
  457. msdu_end->reserved_31a,
  458. msdu_end->decrypt_status_code,
  459. msdu_end->rx_bitmap_not_updated,
  460. msdu_end->reserved_31b,
  461. msdu_end->msdu_done);
  462. }
  463. #else
  464. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  465. uint8_t dbg_level)
  466. {
  467. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  468. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  469. "rx_msdu_end tlv (1/7)- "
  470. "rxpcu_mpdu_filter_in_category :%x"
  471. "sw_frame_group_id :%x"
  472. "reserved_0 :%x"
  473. "phy_ppdu_id :%x"
  474. "ip_hdr_chksum:%x"
  475. "reported_mpdu_length :%x"
  476. "reserved_1a :%x"
  477. "key_id_octet :%x"
  478. "cce_super_rule :%x"
  479. "cce_classify_not_done_truncate :%x"
  480. "cce_classify_not_done_cce_dis:%x"
  481. "cumulative_l3_checksum :%x"
  482. "rule_indication_31_0 :%x"
  483. "rule_indication_63_32:%x"
  484. "da_offset :%x"
  485. "sa_offset :%x"
  486. "da_offset_valid :%x"
  487. "sa_offset_valid :%x"
  488. "reserved_5a :%x"
  489. "l3_type :%x",
  490. msdu_end->rxpcu_mpdu_filter_in_category,
  491. msdu_end->sw_frame_group_id,
  492. msdu_end->reserved_0,
  493. msdu_end->phy_ppdu_id,
  494. msdu_end->ip_hdr_chksum,
  495. msdu_end->reported_mpdu_length,
  496. msdu_end->reserved_1a,
  497. msdu_end->key_id_octet,
  498. msdu_end->cce_super_rule,
  499. msdu_end->cce_classify_not_done_truncate,
  500. msdu_end->cce_classify_not_done_cce_dis,
  501. msdu_end->cumulative_l3_checksum,
  502. msdu_end->rule_indication_31_0,
  503. msdu_end->rule_indication_63_32,
  504. msdu_end->da_offset,
  505. msdu_end->sa_offset,
  506. msdu_end->da_offset_valid,
  507. msdu_end->sa_offset_valid,
  508. msdu_end->reserved_5a,
  509. msdu_end->l3_type);
  510. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  511. "rx_msdu_end tlv (2/7)- "
  512. "ipv6_options_crc :%x"
  513. "tcp_seq_number :%x"
  514. "tcp_ack_number :%x"
  515. "tcp_flag :%x"
  516. "lro_eligible :%x"
  517. "reserved_9a :%x"
  518. "window_size :%x"
  519. "tcp_udp_chksum :%x"
  520. "sa_idx_timeout :%x"
  521. "da_idx_timeout :%x"
  522. "msdu_limit_error :%x"
  523. "flow_idx_timeout :%x"
  524. "flow_idx_invalid :%x"
  525. "wifi_parser_error :%x"
  526. "amsdu_parser_error :%x"
  527. "sa_is_valid :%x"
  528. "da_is_valid :%x"
  529. "da_is_mcbc :%x"
  530. "l3_header_padding :%x"
  531. "first_msdu :%x"
  532. "last_msdu :%x",
  533. msdu_end->ipv6_options_crc,
  534. msdu_end->tcp_seq_number,
  535. msdu_end->tcp_ack_number,
  536. msdu_end->tcp_flag,
  537. msdu_end->lro_eligible,
  538. msdu_end->reserved_9a,
  539. msdu_end->window_size,
  540. msdu_end->tcp_udp_chksum,
  541. msdu_end->sa_idx_timeout,
  542. msdu_end->da_idx_timeout,
  543. msdu_end->msdu_limit_error,
  544. msdu_end->flow_idx_timeout,
  545. msdu_end->flow_idx_invalid,
  546. msdu_end->wifi_parser_error,
  547. msdu_end->amsdu_parser_error,
  548. msdu_end->sa_is_valid,
  549. msdu_end->da_is_valid,
  550. msdu_end->da_is_mcbc,
  551. msdu_end->l3_header_padding,
  552. msdu_end->first_msdu,
  553. msdu_end->last_msdu);
  554. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  555. "rx_msdu_end tlv (3/7)"
  556. "tcp_udp_chksum_fail_copy :%x"
  557. "ip_chksum_fail_copy :%x"
  558. "sa_idx :%x"
  559. "da_idx_or_sw_peer_id :%x"
  560. "msdu_drop :%x"
  561. "reo_destination_indication :%x"
  562. "flow_idx :%x"
  563. "reserved_12a :%x"
  564. "fse_metadata :%x"
  565. "cce_metadata :%x"
  566. "sa_sw_peer_id:%x"
  567. "aggregation_count :%x"
  568. "flow_aggregation_continuation:%x"
  569. "fisa_timeout :%x"
  570. "reserved_15a :%x"
  571. "cumulative_l4_checksum :%x"
  572. "cumulative_ip_length :%x"
  573. "service_code :%x"
  574. "priority_valid :%x",
  575. msdu_end->tcp_udp_chksum_fail_copy,
  576. msdu_end->ip_chksum_fail_copy,
  577. msdu_end->sa_idx,
  578. msdu_end->da_idx_or_sw_peer_id,
  579. msdu_end->msdu_drop,
  580. msdu_end->reo_destination_indication,
  581. msdu_end->flow_idx,
  582. msdu_end->reserved_12a,
  583. msdu_end->fse_metadata,
  584. msdu_end->cce_metadata,
  585. msdu_end->sa_sw_peer_id,
  586. msdu_end->aggregation_count,
  587. msdu_end->flow_aggregation_continuation,
  588. msdu_end->fisa_timeout,
  589. msdu_end->reserved_15a,
  590. msdu_end->cumulative_l4_checksum,
  591. msdu_end->cumulative_ip_length,
  592. msdu_end->service_code,
  593. msdu_end->priority_valid);
  594. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  595. "rx_msdu_end tlv (4/7)"
  596. "reserved_17a :%x"
  597. "msdu_length :%x"
  598. "ipsec_esp :%x"
  599. "l3_offset :%x"
  600. "ipsec_ah :%x"
  601. "l4_offset :%x"
  602. "msdu_number :%x"
  603. "decap_format :%x"
  604. "ipv4_proto :%x"
  605. "ipv6_proto :%x"
  606. "tcp_proto :%x"
  607. "udp_proto :%x"
  608. "ip_frag :%x"
  609. "tcp_only_ack :%x"
  610. "da_is_bcast_mcast :%x"
  611. "toeplitz_hash_sel :%x"
  612. "ip_fixed_header_valid:%x"
  613. "ip_extn_header_valid :%x"
  614. "tcp_udp_header_valid :%x",
  615. msdu_end->reserved_17a,
  616. msdu_end->msdu_length,
  617. msdu_end->ipsec_esp,
  618. msdu_end->l3_offset,
  619. msdu_end->ipsec_ah,
  620. msdu_end->l4_offset,
  621. msdu_end->msdu_number,
  622. msdu_end->decap_format,
  623. msdu_end->ipv4_proto,
  624. msdu_end->ipv6_proto,
  625. msdu_end->tcp_proto,
  626. msdu_end->udp_proto,
  627. msdu_end->ip_frag,
  628. msdu_end->tcp_only_ack,
  629. msdu_end->da_is_bcast_mcast,
  630. msdu_end->toeplitz_hash_sel,
  631. msdu_end->ip_fixed_header_valid,
  632. msdu_end->ip_extn_header_valid,
  633. msdu_end->tcp_udp_header_valid);
  634. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  635. "rx_msdu_end tlv (5/7)"
  636. "mesh_control_present :%x"
  637. "ldpc :%x"
  638. "ip4_protocol_ip6_next_header :%x"
  639. "toeplitz_hash_2_or_4 :%x"
  640. "flow_id_toeplitz :%x"
  641. "user_rssi :%x"
  642. "pkt_type :%x"
  643. "stbc :%x"
  644. "sgi :%x"
  645. "rate_mcs :%x"
  646. "receive_bandwidth :%x"
  647. "reception_type :%x"
  648. "mimo_ss_bitmap :%x"
  649. "ppdu_start_timestamp_31_0 :%x"
  650. "ppdu_start_timestamp_63_32 :%x"
  651. "sw_phy_meta_data :%x"
  652. "vlan_ctag_ci :%x"
  653. "vlan_stag_ci :%x"
  654. "first_mpdu :%x"
  655. "reserved_30a :%x"
  656. "mcast_bcast :%x",
  657. msdu_end->mesh_control_present,
  658. msdu_end->ldpc,
  659. msdu_end->ip4_protocol_ip6_next_header,
  660. msdu_end->toeplitz_hash_2_or_4,
  661. msdu_end->flow_id_toeplitz,
  662. msdu_end->user_rssi,
  663. msdu_end->pkt_type,
  664. msdu_end->stbc,
  665. msdu_end->sgi,
  666. msdu_end->rate_mcs,
  667. msdu_end->receive_bandwidth,
  668. msdu_end->reception_type,
  669. msdu_end->mimo_ss_bitmap,
  670. msdu_end->ppdu_start_timestamp_31_0,
  671. msdu_end->ppdu_start_timestamp_63_32,
  672. msdu_end->sw_phy_meta_data,
  673. msdu_end->vlan_ctag_ci,
  674. msdu_end->vlan_stag_ci,
  675. msdu_end->first_mpdu,
  676. msdu_end->reserved_30a,
  677. msdu_end->mcast_bcast);
  678. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  679. "rx_msdu_end tlv (6/7)"
  680. "ast_index_not_found :%x"
  681. "ast_index_timeout :%x"
  682. "power_mgmt :%x"
  683. "non_qos :%x"
  684. "null_data :%x"
  685. "mgmt_type :%x"
  686. "ctrl_type :%x"
  687. "more_data :%x"
  688. "eosp :%x"
  689. "a_msdu_error :%x"
  690. "fragment_flag:%x"
  691. "order:%x"
  692. "cce_match :%x"
  693. "overflow_err :%x"
  694. "msdu_length_err :%x"
  695. "tcp_udp_chksum_fail :%x"
  696. "ip_chksum_fail :%x"
  697. "sa_idx_invalid :%x"
  698. "da_idx_invalid :%x"
  699. "reserved_30b :%x",
  700. msdu_end->ast_index_not_found,
  701. msdu_end->ast_index_timeout,
  702. msdu_end->power_mgmt,
  703. msdu_end->non_qos,
  704. msdu_end->null_data,
  705. msdu_end->mgmt_type,
  706. msdu_end->ctrl_type,
  707. msdu_end->more_data,
  708. msdu_end->eosp,
  709. msdu_end->a_msdu_error,
  710. msdu_end->fragment_flag,
  711. msdu_end->order,
  712. msdu_end->cce_match,
  713. msdu_end->overflow_err,
  714. msdu_end->msdu_length_err,
  715. msdu_end->tcp_udp_chksum_fail,
  716. msdu_end->ip_chksum_fail,
  717. msdu_end->sa_idx_invalid,
  718. msdu_end->da_idx_invalid,
  719. msdu_end->reserved_30b);
  720. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  721. "rx_msdu_end tlv (7/7)"
  722. "rx_in_tx_decrypt_byp :%x"
  723. "encrypt_required :%x"
  724. "directed :%x"
  725. "buffer_fragment :%x"
  726. "mpdu_length_err :%x"
  727. "tkip_mic_err :%x"
  728. "decrypt_err :%x"
  729. "unencrypted_frame_err:%x"
  730. "fcs_err :%x"
  731. "reserved_31a :%x"
  732. "decrypt_status_code :%x"
  733. "rx_bitmap_not_updated:%x"
  734. "reserved_31b :%x"
  735. "msdu_done :%x",
  736. msdu_end->rx_in_tx_decrypt_byp,
  737. msdu_end->encrypt_required,
  738. msdu_end->directed,
  739. msdu_end->buffer_fragment,
  740. msdu_end->mpdu_length_err,
  741. msdu_end->tkip_mic_err,
  742. msdu_end->decrypt_err,
  743. msdu_end->unencrypted_frame_err,
  744. msdu_end->fcs_err,
  745. msdu_end->reserved_31a,
  746. msdu_end->decrypt_status_code,
  747. msdu_end->rx_bitmap_not_updated,
  748. msdu_end->reserved_31b,
  749. msdu_end->msdu_done);
  750. }
  751. #endif
  752. #ifdef NO_RX_PKT_HDR_TLV
  753. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  754. uint8_t dbg_level)
  755. {
  756. }
  757. static inline
  758. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  759. {
  760. }
  761. static uint8_t *hal_rx_desc_get_80211_hdr_be(void *hw_desc_addr)
  762. {
  763. uint8_t *rx_pkt_hdr;
  764. struct rx_mon_pkt_tlvs *rx_desc =
  765. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  766. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  767. return rx_pkt_hdr;
  768. }
  769. #else
  770. static uint8_t *hal_rx_desc_get_80211_hdr_be(void *hw_desc_addr)
  771. {
  772. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  773. uint8_t *rx_pkt_hdr;
  774. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  775. return rx_pkt_hdr;
  776. }
  777. /**
  778. * hal_rx_dump_pkt_hdr_tlv_kiwi() - dump RX pkt header TLV in hex format
  779. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  780. * @dbg_level: log level.
  781. *
  782. * Return: void
  783. */
  784. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  785. uint8_t dbg_level)
  786. {
  787. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  788. hal_verbose_debug("\n---------------\n"
  789. "rx_pkt_hdr_tlv\n"
  790. "---------------\n"
  791. "phy_ppdu_id %lld ",
  792. pkt_hdr_tlv->phy_ppdu_id);
  793. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  794. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  795. }
  796. /**
  797. * hal_register_rx_pkt_hdr_tlv_api_kiwi: register all rx_pkt_hdr_tlv related api
  798. * @hal_soc: HAL soc handler
  799. *
  800. * Return: none
  801. */
  802. static inline
  803. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  804. {
  805. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  806. hal_rx_pkt_tlv_offset_get_generic;
  807. }
  808. #endif
  809. /**
  810. * hal_rx_dump_mpdu_start_tlv_kiwi(): dump RX mpdu_start TLV in structured
  811. * human readable format.
  812. * @mpdustart: pointer the rx_attention TLV in pkt.
  813. * @dbg_level: log level.
  814. *
  815. * Return: void
  816. */
  817. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  818. uint8_t dbg_level)
  819. {
  820. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  821. struct rx_mpdu_info *mpdu_info =
  822. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  823. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  824. "rx_mpdu_start tlv (1/5) - "
  825. "rx_reo_queue_desc_addr_31_0 :%x"
  826. "rx_reo_queue_desc_addr_39_32 :%x"
  827. "receive_queue_number:%x "
  828. "pre_delim_err_warning:%x "
  829. "first_delim_err:%x "
  830. "reserved_2a:%x "
  831. "pn_31_0:%x "
  832. "pn_63_32:%x "
  833. "pn_95_64:%x "
  834. "pn_127_96:%x "
  835. "epd_en:%x "
  836. "all_frames_shall_be_encrypted :%x"
  837. "encrypt_type:%x "
  838. "wep_key_width_for_variable_key :%x"
  839. "bssid_hit:%x "
  840. "bssid_number:%x "
  841. "tid:%x "
  842. "reserved_7a:%x "
  843. "peer_meta_data:%x ",
  844. mpdu_info->rx_reo_queue_desc_addr_31_0,
  845. mpdu_info->rx_reo_queue_desc_addr_39_32,
  846. mpdu_info->receive_queue_number,
  847. mpdu_info->pre_delim_err_warning,
  848. mpdu_info->first_delim_err,
  849. mpdu_info->reserved_2a,
  850. mpdu_info->pn_31_0,
  851. mpdu_info->pn_63_32,
  852. mpdu_info->pn_95_64,
  853. mpdu_info->pn_127_96,
  854. mpdu_info->epd_en,
  855. mpdu_info->all_frames_shall_be_encrypted,
  856. mpdu_info->encrypt_type,
  857. mpdu_info->wep_key_width_for_variable_key,
  858. mpdu_info->bssid_hit,
  859. mpdu_info->bssid_number,
  860. mpdu_info->tid,
  861. mpdu_info->reserved_7a,
  862. mpdu_info->peer_meta_data);
  863. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  864. "rx_mpdu_start tlv (2/5) - "
  865. "rxpcu_mpdu_filter_in_category :%x"
  866. "sw_frame_group_id:%x "
  867. "ndp_frame:%x "
  868. "phy_err:%x "
  869. "phy_err_during_mpdu_header :%x"
  870. "protocol_version_err:%x "
  871. "ast_based_lookup_valid:%x "
  872. "reserved_9a:%x "
  873. "phy_ppdu_id:%x "
  874. "ast_index:%x "
  875. "sw_peer_id:%x "
  876. "mpdu_frame_control_valid:%x "
  877. "mpdu_duration_valid:%x "
  878. "mac_addr_ad1_valid:%x "
  879. "mac_addr_ad2_valid:%x "
  880. "mac_addr_ad3_valid:%x "
  881. "mac_addr_ad4_valid:%x "
  882. "mpdu_sequence_control_valid :%x"
  883. "mpdu_qos_control_valid:%x "
  884. "mpdu_ht_control_valid:%x "
  885. "frame_encryption_info_valid :%x",
  886. mpdu_info->rxpcu_mpdu_filter_in_category,
  887. mpdu_info->sw_frame_group_id,
  888. mpdu_info->ndp_frame,
  889. mpdu_info->phy_err,
  890. mpdu_info->phy_err_during_mpdu_header,
  891. mpdu_info->protocol_version_err,
  892. mpdu_info->ast_based_lookup_valid,
  893. mpdu_info->reserved_9a,
  894. mpdu_info->phy_ppdu_id,
  895. mpdu_info->ast_index,
  896. mpdu_info->sw_peer_id,
  897. mpdu_info->mpdu_frame_control_valid,
  898. mpdu_info->mpdu_duration_valid,
  899. mpdu_info->mac_addr_ad1_valid,
  900. mpdu_info->mac_addr_ad2_valid,
  901. mpdu_info->mac_addr_ad3_valid,
  902. mpdu_info->mac_addr_ad4_valid,
  903. mpdu_info->mpdu_sequence_control_valid,
  904. mpdu_info->mpdu_qos_control_valid,
  905. mpdu_info->mpdu_ht_control_valid,
  906. mpdu_info->frame_encryption_info_valid);
  907. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  908. "rx_mpdu_start tlv (3/5) - "
  909. "mpdu_fragment_number:%x "
  910. "more_fragment_flag:%x "
  911. "reserved_11a:%x "
  912. "fr_ds:%x "
  913. "to_ds:%x "
  914. "encrypted:%x "
  915. "mpdu_retry:%x "
  916. "mpdu_sequence_number:%x "
  917. "key_id_octet:%x "
  918. "new_peer_entry:%x "
  919. "decrypt_needed:%x "
  920. "decap_type:%x "
  921. "rx_insert_vlan_c_tag_padding :%x"
  922. "rx_insert_vlan_s_tag_padding :%x"
  923. "strip_vlan_c_tag_decap:%x "
  924. "strip_vlan_s_tag_decap:%x "
  925. "pre_delim_count:%x "
  926. "ampdu_flag:%x "
  927. "bar_frame:%x "
  928. "raw_mpdu:%x "
  929. "reserved_12:%x "
  930. "mpdu_length:%x ",
  931. mpdu_info->mpdu_fragment_number,
  932. mpdu_info->more_fragment_flag,
  933. mpdu_info->reserved_11a,
  934. mpdu_info->fr_ds,
  935. mpdu_info->to_ds,
  936. mpdu_info->encrypted,
  937. mpdu_info->mpdu_retry,
  938. mpdu_info->mpdu_sequence_number,
  939. mpdu_info->key_id_octet,
  940. mpdu_info->new_peer_entry,
  941. mpdu_info->decrypt_needed,
  942. mpdu_info->decap_type,
  943. mpdu_info->rx_insert_vlan_c_tag_padding,
  944. mpdu_info->rx_insert_vlan_s_tag_padding,
  945. mpdu_info->strip_vlan_c_tag_decap,
  946. mpdu_info->strip_vlan_s_tag_decap,
  947. mpdu_info->pre_delim_count,
  948. mpdu_info->ampdu_flag,
  949. mpdu_info->bar_frame,
  950. mpdu_info->raw_mpdu,
  951. mpdu_info->reserved_12,
  952. mpdu_info->mpdu_length);
  953. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  954. "rx_mpdu_start tlv (4/5) - "
  955. "mpdu_length:%x "
  956. "first_mpdu:%x "
  957. "mcast_bcast:%x "
  958. "ast_index_not_found:%x "
  959. "ast_index_timeout:%x "
  960. "power_mgmt:%x "
  961. "non_qos:%x "
  962. "null_data:%x "
  963. "mgmt_type:%x "
  964. "ctrl_type:%x "
  965. "more_data:%x "
  966. "eosp:%x "
  967. "fragment_flag:%x "
  968. "order:%x "
  969. "u_apsd_trigger:%x "
  970. "encrypt_required:%x "
  971. "directed:%x "
  972. "amsdu_present:%x "
  973. "reserved_13:%x "
  974. "mpdu_frame_control_field:%x "
  975. "mpdu_duration_field:%x ",
  976. mpdu_info->mpdu_length,
  977. mpdu_info->first_mpdu,
  978. mpdu_info->mcast_bcast,
  979. mpdu_info->ast_index_not_found,
  980. mpdu_info->ast_index_timeout,
  981. mpdu_info->power_mgmt,
  982. mpdu_info->non_qos,
  983. mpdu_info->null_data,
  984. mpdu_info->mgmt_type,
  985. mpdu_info->ctrl_type,
  986. mpdu_info->more_data,
  987. mpdu_info->eosp,
  988. mpdu_info->fragment_flag,
  989. mpdu_info->order,
  990. mpdu_info->u_apsd_trigger,
  991. mpdu_info->encrypt_required,
  992. mpdu_info->directed,
  993. mpdu_info->amsdu_present,
  994. mpdu_info->reserved_13,
  995. mpdu_info->mpdu_frame_control_field,
  996. mpdu_info->mpdu_duration_field);
  997. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  998. "rx_mpdu_start tlv (5/5) - "
  999. "mac_addr_ad1_31_0:%x "
  1000. "mac_addr_ad1_47_32:%x "
  1001. "mac_addr_ad2_15_0:%x "
  1002. "mac_addr_ad2_47_16:%x "
  1003. "mac_addr_ad3_31_0:%x "
  1004. "mac_addr_ad3_47_32:%x "
  1005. "mpdu_sequence_control_field :%x"
  1006. "mac_addr_ad4_31_0:%x "
  1007. "mac_addr_ad4_47_32:%x "
  1008. "mpdu_qos_control_field:%x "
  1009. "mpdu_ht_control_field:%x "
  1010. "vdev_id:%x "
  1011. "service_code:%x "
  1012. "priority_valid:%x "
  1013. "reserved_23a:%x ",
  1014. mpdu_info->mac_addr_ad1_31_0,
  1015. mpdu_info->mac_addr_ad1_47_32,
  1016. mpdu_info->mac_addr_ad2_15_0,
  1017. mpdu_info->mac_addr_ad2_47_16,
  1018. mpdu_info->mac_addr_ad3_31_0,
  1019. mpdu_info->mac_addr_ad3_47_32,
  1020. mpdu_info->mpdu_sequence_control_field,
  1021. mpdu_info->mac_addr_ad4_31_0,
  1022. mpdu_info->mac_addr_ad4_47_32,
  1023. mpdu_info->mpdu_qos_control_field,
  1024. mpdu_info->mpdu_ht_control_field,
  1025. mpdu_info->vdev_id,
  1026. mpdu_info->service_code,
  1027. mpdu_info->priority_valid,
  1028. mpdu_info->reserved_23a);
  1029. }
  1030. /**
  1031. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  1032. * @hal_soc_hdl: hal_soc handle
  1033. * @buf: pointer the pkt buffer
  1034. * @dbg_level: log level
  1035. *
  1036. * Return: void
  1037. */
  1038. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  1039. uint8_t *buf, uint8_t dbg_level)
  1040. {
  1041. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1042. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1043. struct rx_mpdu_start *mpdu_start =
  1044. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1045. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  1046. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  1047. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  1048. }
  1049. /**
  1050. * hal_rx_get_mpdu_flags_from_tlv() - Populate the local mpdu_flags elements
  1051. * from the rx tlvs
  1052. * @mpdu_info: buf address to rx_mpdu_info
  1053. *
  1054. * Return: mpdu_flags.
  1055. */
  1056. static inline uint32_t
  1057. hal_rx_get_mpdu_flags_from_tlv(struct rx_mpdu_info *mpdu_info)
  1058. {
  1059. uint32_t mpdu_flags = 0;
  1060. if (mpdu_info->fragment_flag)
  1061. mpdu_flags |= HAL_MPDU_F_FRAGMENT;
  1062. if (mpdu_info->mpdu_retry)
  1063. mpdu_flags |= HAL_MPDU_F_RETRY_BIT;
  1064. if (mpdu_info->ampdu_flag)
  1065. mpdu_flags |= HAL_MPDU_F_AMPDU_FLAG;
  1066. if (mpdu_info->raw_mpdu)
  1067. mpdu_flags |= HAL_MPDU_F_RAW_AMPDU;
  1068. if (mpdu_info->mpdu_qos_control_valid)
  1069. mpdu_flags |= HAL_MPDU_F_QOS_CONTROL_VALID;
  1070. return mpdu_flags;
  1071. }
  1072. /**
  1073. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  1074. * elements from the rx tlvs
  1075. * @buf: start address of rx tlvs [Validated by caller]
  1076. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  1077. * [To be validated by caller]
  1078. *
  1079. * Return: None
  1080. */
  1081. static void
  1082. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  1083. void *mpdu_desc_info_hdl)
  1084. {
  1085. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  1086. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  1087. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1088. struct rx_mpdu_start *mpdu_start =
  1089. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1090. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1091. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  1092. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags_from_tlv(mpdu_info);
  1093. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  1094. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  1095. }
  1096. /**
  1097. * hal_reo_status_get_header_kiwi() - Process reo desc info
  1098. * @ring_desc: Pointer to reo descriptor
  1099. * @b: tlv type info
  1100. * @h1: Pointer to hal_reo_status_header where info to be stored
  1101. *
  1102. * Return: none.
  1103. *
  1104. */
  1105. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  1106. void *h1)
  1107. {
  1108. uint64_t *d = (uint64_t *)ring_desc;
  1109. uint64_t val1 = 0;
  1110. struct hal_reo_status_header *h =
  1111. (struct hal_reo_status_header *)h1;
  1112. /* Offsets of descriptor fields defined in HW headers start
  1113. * from the field after TLV header
  1114. */
  1115. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1116. switch (b) {
  1117. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1118. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1119. STATUS_HEADER_REO_STATUS_NUMBER)];
  1120. break;
  1121. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1122. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1123. STATUS_HEADER_REO_STATUS_NUMBER)];
  1124. break;
  1125. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1126. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1127. STATUS_HEADER_REO_STATUS_NUMBER)];
  1128. break;
  1129. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1130. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1131. STATUS_HEADER_REO_STATUS_NUMBER)];
  1132. break;
  1133. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1134. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1135. STATUS_HEADER_REO_STATUS_NUMBER)];
  1136. break;
  1137. case HAL_REO_DESC_THRES_STATUS_TLV:
  1138. val1 =
  1139. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1140. STATUS_HEADER_REO_STATUS_NUMBER)];
  1141. break;
  1142. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1143. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1144. STATUS_HEADER_REO_STATUS_NUMBER)];
  1145. break;
  1146. default:
  1147. qdf_nofl_err("ERROR: Unknown tlv\n");
  1148. break;
  1149. }
  1150. h->cmd_num =
  1151. HAL_GET_FIELD(
  1152. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1153. val1);
  1154. h->exec_time =
  1155. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1156. CMD_EXECUTION_TIME, val1);
  1157. h->status =
  1158. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1159. REO_CMD_EXECUTION_STATUS, val1);
  1160. switch (b) {
  1161. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1162. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1163. STATUS_HEADER_TIMESTAMP)];
  1164. break;
  1165. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1166. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1167. STATUS_HEADER_TIMESTAMP)];
  1168. break;
  1169. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1170. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1171. STATUS_HEADER_TIMESTAMP)];
  1172. break;
  1173. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1174. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1175. STATUS_HEADER_TIMESTAMP)];
  1176. break;
  1177. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1178. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1179. STATUS_HEADER_TIMESTAMP)];
  1180. break;
  1181. case HAL_REO_DESC_THRES_STATUS_TLV:
  1182. val1 =
  1183. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1184. STATUS_HEADER_TIMESTAMP)];
  1185. break;
  1186. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1187. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1188. STATUS_HEADER_TIMESTAMP)];
  1189. break;
  1190. default:
  1191. qdf_nofl_err("ERROR: Unknown tlv\n");
  1192. break;
  1193. }
  1194. h->tstamp =
  1195. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1196. }
  1197. static
  1198. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  1199. {
  1200. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1201. }
  1202. static
  1203. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  1204. {
  1205. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1206. }
  1207. static
  1208. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  1209. {
  1210. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1211. }
  1212. static
  1213. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  1214. {
  1215. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1216. }
  1217. /**
  1218. * hal_rx_get_tlv_kiwi() - API to get the tlv
  1219. * @rx_tlv: TLV data extracted from the rx packet
  1220. *
  1221. * Return: uint8_t
  1222. */
  1223. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  1224. {
  1225. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  1226. }
  1227. /**
  1228. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  1229. * - process other receive info TLV
  1230. * @rx_tlv_hdr: pointer to TLV header
  1231. * @ppdu_info_handle: pointer to ppdu_info
  1232. *
  1233. * Return: None
  1234. */
  1235. static
  1236. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  1237. void *ppdu_info_handle)
  1238. {
  1239. uint32_t tlv_tag, tlv_len;
  1240. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  1241. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1242. void *other_tlv_hdr = NULL;
  1243. void *other_tlv = NULL;
  1244. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  1245. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  1246. temp_len = 0;
  1247. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  1248. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  1249. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  1250. temp_len += other_tlv_len;
  1251. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1252. switch (other_tlv_tag) {
  1253. default:
  1254. hal_err_rl("unhandled TLV type: %d, TLV len:%d",
  1255. other_tlv_tag, other_tlv_len);
  1256. break;
  1257. }
  1258. }
  1259. /**
  1260. * hal_reo_config_kiwi(): Set reo config parameters
  1261. * @soc: hal soc handle
  1262. * @reg_val: value to be set
  1263. * @reo_params: reo parameters
  1264. *
  1265. * Return: void
  1266. */
  1267. static
  1268. void hal_reo_config_kiwi(struct hal_soc *soc,
  1269. uint32_t reg_val,
  1270. struct hal_reo_params *reo_params)
  1271. {
  1272. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1273. }
  1274. /**
  1275. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  1276. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1277. *
  1278. * Return: Pointer to rx_msdu_desc_info structure.
  1279. *
  1280. */
  1281. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  1282. {
  1283. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1284. }
  1285. /**
  1286. * hal_rx_link_desc_msdu0_ptr_kiwi() - Get pointer to rx_msdu details
  1287. * @link_desc: Pointer to link desc
  1288. *
  1289. * Return: Pointer to rx_msdu_details structure
  1290. *
  1291. */
  1292. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  1293. {
  1294. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1295. }
  1296. /**
  1297. * hal_get_window_address_kiwi(): Function to get hp/tp address
  1298. * @hal_soc: Pointer to hal_soc
  1299. * @addr: address offset of register
  1300. *
  1301. * Return: modified address offset of register
  1302. */
  1303. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  1304. qdf_iomem_t addr)
  1305. {
  1306. return addr;
  1307. }
  1308. /**
  1309. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  1310. * ring remap register
  1311. * @hal_soc: Pointer to hal_soc
  1312. *
  1313. * Return: none.
  1314. */
  1315. static void
  1316. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  1317. {
  1318. /*
  1319. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1320. * frame routed to REO2SW0 ring.
  1321. */
  1322. uint32_t dst_remap_ix0 =
  1323. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  1324. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  1325. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  1326. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  1327. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  1328. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1329. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1330. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1331. uint32_t dst_remap_ix1 =
  1332. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  1333. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  1334. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  1335. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  1336. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  1337. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  1338. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1339. HAL_REG_WRITE(hal_soc,
  1340. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1341. REO_REG_REG_BASE),
  1342. dst_remap_ix0);
  1343. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1344. HAL_REG_READ(
  1345. hal_soc,
  1346. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1347. REO_REG_REG_BASE)));
  1348. HAL_REG_WRITE(hal_soc,
  1349. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1350. REO_REG_REG_BASE),
  1351. dst_remap_ix1);
  1352. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1353. HAL_REG_READ(
  1354. hal_soc,
  1355. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1356. REO_REG_REG_BASE)));
  1357. }
  1358. /**
  1359. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  1360. * for OOR and 2K-jump frames
  1361. * @hal_soc: HAL SoC handle
  1362. *
  1363. * Return: 1, since the register is set.
  1364. */
  1365. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  1366. {
  1367. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  1368. 1);
  1369. return 1;
  1370. }
  1371. /**
  1372. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  1373. * @rx_fst: Pointer to the Rx Flow Search Table
  1374. * @table_offset: offset into the table where the flow is to be setup
  1375. * @rx_flow: Flow Parameters
  1376. *
  1377. * Flow table entry fields are updated in host byte order, little endian order.
  1378. *
  1379. * Return: Success/Failure
  1380. */
  1381. static void *
  1382. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  1383. uint8_t *rx_flow)
  1384. {
  1385. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1386. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1387. uint8_t *fse;
  1388. bool fse_valid;
  1389. if (table_offset >= fst->max_entries) {
  1390. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1391. "HAL FSE table offset %u exceeds max entries %u",
  1392. table_offset, fst->max_entries);
  1393. return NULL;
  1394. }
  1395. fse = (uint8_t *)fst->base_vaddr +
  1396. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1397. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1398. if (fse_valid) {
  1399. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1400. "HAL FSE %pK already valid", fse);
  1401. return NULL;
  1402. }
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1405. (flow->tuple_info.src_ip_127_96));
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1408. (flow->tuple_info.src_ip_95_64));
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1411. (flow->tuple_info.src_ip_63_32));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1414. (flow->tuple_info.src_ip_31_0));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1417. (flow->tuple_info.dest_ip_127_96));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1420. (flow->tuple_info.dest_ip_95_64));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1423. (flow->tuple_info.dest_ip_63_32));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1426. (flow->tuple_info.dest_ip_31_0));
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1430. (flow->tuple_info.dest_port));
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1434. (flow->tuple_info.src_port));
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1438. flow->tuple_info.l4_protocol);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1442. flow->reo_destination_handler);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1449. (flow->fse_metadata));
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1453. REO_DESTINATION_INDICATION,
  1454. flow->reo_destination_indication);
  1455. /* Reset all the other fields in FSE */
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1458. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1460. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1461. return fse;
  1462. }
  1463. /**
  1464. * hal_rx_flow_setup_cmem_fse_kiwi() - Setup a flow search entry in HW CMEM FST
  1465. * @hal_soc: hal_soc reference
  1466. * @cmem_ba: CMEM base address
  1467. * @table_offset: offset into the table where the flow is to be setup
  1468. * @rx_flow: Flow Parameters
  1469. *
  1470. * Return: Success/Failure
  1471. */
  1472. static uint32_t
  1473. hal_rx_flow_setup_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1474. uint32_t table_offset, uint8_t *rx_flow)
  1475. {
  1476. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1477. uint32_t fse_offset;
  1478. uint32_t value;
  1479. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1480. /* Reset the Valid bit */
  1481. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1482. VALID), 0);
  1483. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1484. (flow->tuple_info.src_ip_127_96));
  1485. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1486. SRC_IP_127_96), value);
  1487. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1488. (flow->tuple_info.src_ip_95_64));
  1489. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1490. SRC_IP_95_64), value);
  1491. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1492. (flow->tuple_info.src_ip_63_32));
  1493. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1494. SRC_IP_63_32), value);
  1495. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1496. (flow->tuple_info.src_ip_31_0));
  1497. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1498. SRC_IP_31_0), value);
  1499. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1500. (flow->tuple_info.dest_ip_127_96));
  1501. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1502. DEST_IP_127_96), value);
  1503. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1504. (flow->tuple_info.dest_ip_95_64));
  1505. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1506. DEST_IP_95_64), value);
  1507. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1508. (flow->tuple_info.dest_ip_63_32));
  1509. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1510. DEST_IP_63_32), value);
  1511. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1512. (flow->tuple_info.dest_ip_31_0));
  1513. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1514. DEST_IP_31_0), value);
  1515. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1516. (flow->tuple_info.dest_port));
  1517. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1518. (flow->tuple_info.src_port));
  1519. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1520. SRC_PORT), value);
  1521. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1522. (flow->fse_metadata));
  1523. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1524. METADATA), value);
  1525. /* Reset all the other fields in FSE */
  1526. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1527. MSDU_COUNT), 0);
  1528. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1529. MSDU_BYTE_COUNT), 0);
  1530. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1531. TIMESTAMP), 0);
  1532. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1533. flow->tuple_info.l4_protocol);
  1534. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1535. flow->reo_destination_handler);
  1536. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1537. REO_DESTINATION_INDICATION,
  1538. flow->reo_destination_indication);
  1539. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1540. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1541. L4_PROTOCOL), value);
  1542. return fse_offset;
  1543. }
  1544. /**
  1545. * hal_rx_flow_get_cmem_fse_ts_kiwi() - Get timestamp field from CMEM FSE
  1546. * @hal_soc: hal_soc reference
  1547. * @fse_offset: CMEM FSE offset
  1548. *
  1549. * Return: Timestamp
  1550. */
  1551. static uint32_t hal_rx_flow_get_cmem_fse_ts_kiwi(struct hal_soc *hal_soc,
  1552. uint32_t fse_offset)
  1553. {
  1554. return HAL_CMEM_READ(hal_soc, fse_offset +
  1555. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY, TIMESTAMP));
  1556. }
  1557. /**
  1558. * hal_rx_flow_get_cmem_fse_kiwi() - Get FSE from CMEM
  1559. * @hal_soc: hal_soc reference
  1560. * @fse_offset: CMEM FSE offset
  1561. * @fse: reference where FSE will be copied
  1562. * @len: length of FSE
  1563. *
  1564. * Return: If read is successful or not
  1565. */
  1566. static void
  1567. hal_rx_flow_get_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t fse_offset,
  1568. uint32_t *fse, qdf_size_t len)
  1569. {
  1570. int i;
  1571. if (len != HAL_RX_FST_ENTRY_SIZE)
  1572. return;
  1573. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1574. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1575. }
  1576. static
  1577. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1578. uint32_t num_rings, uint32_t *remap1,
  1579. uint32_t *remap2)
  1580. {
  1581. switch (num_rings) {
  1582. /* should we have all the different possible ring configs */
  1583. default:
  1584. case 3:
  1585. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1586. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1587. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1588. HAL_REO_REMAP_IX2(ring_map[0], 19) |
  1589. HAL_REO_REMAP_IX2(ring_map[1], 20) |
  1590. HAL_REO_REMAP_IX2(ring_map[2], 21) |
  1591. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1592. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1593. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1594. HAL_REO_REMAP_IX3(ring_map[0], 25) |
  1595. HAL_REO_REMAP_IX3(ring_map[1], 26) |
  1596. HAL_REO_REMAP_IX3(ring_map[2], 27) |
  1597. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1598. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1599. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1600. HAL_REO_REMAP_IX3(ring_map[0], 31);
  1601. break;
  1602. case 4:
  1603. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1604. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1605. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1606. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1607. HAL_REO_REMAP_IX2(ring_map[0], 20) |
  1608. HAL_REO_REMAP_IX2(ring_map[1], 21) |
  1609. HAL_REO_REMAP_IX2(ring_map[2], 22) |
  1610. HAL_REO_REMAP_IX2(ring_map[3], 23);
  1611. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1612. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1613. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1614. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1615. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1616. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1617. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1618. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1619. break;
  1620. case 6:
  1621. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1622. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1623. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1624. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1625. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1626. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1627. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1628. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1629. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1630. HAL_REO_REMAP_IX3(ring_map[3], 25) |
  1631. HAL_REO_REMAP_IX3(ring_map[4], 26) |
  1632. HAL_REO_REMAP_IX3(ring_map[5], 27) |
  1633. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1634. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1635. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1636. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1637. break;
  1638. case 8:
  1639. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1640. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1641. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1642. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1643. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1644. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1645. HAL_REO_REMAP_IX2(ring_map[6], 22) |
  1646. HAL_REO_REMAP_IX2(ring_map[7], 23);
  1647. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1648. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1649. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1650. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1651. HAL_REO_REMAP_IX3(ring_map[4], 28) |
  1652. HAL_REO_REMAP_IX3(ring_map[5], 29) |
  1653. HAL_REO_REMAP_IX3(ring_map[6], 30) |
  1654. HAL_REO_REMAP_IX3(ring_map[7], 31);
  1655. break;
  1656. }
  1657. }
  1658. /* NUM TCL Bank registers in KIWI */
  1659. #define HAL_NUM_TCL_BANKS_KIWI 8
  1660. /**
  1661. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1662. *
  1663. * Returns: number of bank
  1664. */
  1665. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1666. {
  1667. return HAL_NUM_TCL_BANKS_KIWI;
  1668. }
  1669. /**
  1670. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1671. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1672. * @prev_pn: Buffer where the previous PN is to be populated.
  1673. * [To be validated by caller]
  1674. *
  1675. * Return: None
  1676. */
  1677. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1678. uint64_t *prev_pn)
  1679. {
  1680. struct reo_destination_ring_with_pn *reo_desc =
  1681. (struct reo_destination_ring_with_pn *)ring_desc;
  1682. *prev_pn = reo_desc->prev_pn_23_0;
  1683. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1684. }
  1685. /**
  1686. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1687. * @hal_soc_hdl: HAL SOC handle
  1688. * @offset: CMEM address
  1689. * @value: value to write
  1690. *
  1691. * Return: None.
  1692. */
  1693. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1694. uint32_t offset,
  1695. uint32_t value)
  1696. {
  1697. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1698. hal_write32_mb(hal, offset, value);
  1699. }
  1700. /**
  1701. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1702. * @chip_id: mlo chip_id
  1703. *
  1704. * Returns: RBM ID
  1705. */
  1706. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1707. {
  1708. return WBM_IDLE_DESC_LIST;
  1709. }
  1710. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1711. /**
  1712. * hal_get_first_wow_wakeup_packet_kiwi(): Function to get if the buffer
  1713. * is the first one that wakes up host from WoW.
  1714. *
  1715. * @buf: network buffer
  1716. *
  1717. * Dummy function for KIWI
  1718. *
  1719. * Returns: 1 to indicate it is first packet received that wakes up host from
  1720. * WoW. Otherwise 0
  1721. */
  1722. static inline uint8_t hal_get_first_wow_wakeup_packet_kiwi(uint8_t *buf)
  1723. {
  1724. return 0;
  1725. }
  1726. #endif
  1727. static uint16_t hal_get_rx_max_ba_window_kiwi(int tid)
  1728. {
  1729. return HAL_RX_BA_WINDOW_1024;
  1730. }
  1731. /**
  1732. * hal_get_reo_qdesc_size_kiwi()- Get the reo queue descriptor size
  1733. * from the give Block-Ack window size
  1734. * @ba_window_size: Block-Ack window size
  1735. * @tid: TID
  1736. *
  1737. * Return: reo queue descriptor size
  1738. */
  1739. static uint32_t hal_get_reo_qdesc_size_kiwi(uint32_t ba_window_size, int tid)
  1740. {
  1741. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1742. * NON_QOS_TID until HW issues are resolved.
  1743. */
  1744. if (tid != HAL_NON_QOS_TID)
  1745. ba_window_size = hal_get_rx_max_ba_window_kiwi(tid);
  1746. /* Return descriptor size corresponding to window size of 2 since
  1747. * we set ba_window_size to 2 while setting up REO descriptors as
  1748. * a WAR to get 2k jump exception aggregates are received without
  1749. * a BA session.
  1750. */
  1751. if (ba_window_size <= 1) {
  1752. if (tid != HAL_NON_QOS_TID)
  1753. return sizeof(struct rx_reo_queue) +
  1754. sizeof(struct rx_reo_queue_ext);
  1755. else
  1756. return sizeof(struct rx_reo_queue);
  1757. }
  1758. if (ba_window_size <= 105)
  1759. return sizeof(struct rx_reo_queue) +
  1760. sizeof(struct rx_reo_queue_ext);
  1761. if (ba_window_size <= 210)
  1762. return sizeof(struct rx_reo_queue) +
  1763. (2 * sizeof(struct rx_reo_queue_ext));
  1764. if (ba_window_size <= 256)
  1765. return sizeof(struct rx_reo_queue) +
  1766. (3 * sizeof(struct rx_reo_queue_ext));
  1767. return sizeof(struct rx_reo_queue) +
  1768. (10 * sizeof(struct rx_reo_queue_ext)) +
  1769. sizeof(struct rx_reo_queue_1k);
  1770. }
  1771. #ifdef QCA_GET_TSF_VIA_REG
  1772. static inline uint32_t
  1773. hal_tsf_read_scratch_reg(struct hal_soc *soc,
  1774. enum hal_scratch_reg_enum reg_enum)
  1775. {
  1776. return hal_read32_mb(soc, PMM_REG_BASE + (reg_enum * 4));
  1777. }
  1778. static inline
  1779. uint64_t hal_tsf_get_fw_time(struct hal_soc *soc)
  1780. {
  1781. uint64_t fw_time_low;
  1782. uint64_t fw_time_high;
  1783. fw_time_low = hal_read32_mb(soc, PCIE_PCIE_MHI_TIME_LOW);
  1784. fw_time_high = hal_read32_mb(soc, PCIE_PCIE_MHI_TIME_HIGH);
  1785. return (fw_time_high << 32 | fw_time_low);
  1786. }
  1787. static inline
  1788. uint64_t hal_fw_qtime_to_usecs(uint64_t time)
  1789. {
  1790. /*
  1791. * Try to preserve precision by multiplying by 10 first.
  1792. * If that would cause a wrap around, divide first instead.
  1793. */
  1794. if (time * 10 < time) {
  1795. time = qdf_do_div(time, FW_QTIME_CYCLES_PER_10_USEC);
  1796. return time * 10;
  1797. }
  1798. time = time * 10;
  1799. time = qdf_do_div(time, FW_QTIME_CYCLES_PER_10_USEC);
  1800. return time;
  1801. }
  1802. /**
  1803. * hal_get_tsf_time_kiwi() - Get tsf time from scratch register
  1804. * @hal_soc_hdl: HAL soc handle
  1805. * @tsf_id: TSF id
  1806. * @mac_id: mac_id
  1807. * @tsf: pointer to update tsf value
  1808. * @tsf_sync_soc_time: pointer to update tsf sync time
  1809. *
  1810. * Return: None.
  1811. */
  1812. static void
  1813. hal_get_tsf_time_kiwi(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
  1814. uint32_t mac_id, uint64_t *tsf,
  1815. uint64_t *tsf_sync_soc_time)
  1816. {
  1817. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1818. uint64_t global_time_low_offset, global_time_high_offset;
  1819. uint64_t tsf_offset_low, tsf_offset_hi;
  1820. uint64_t fw_time, global_time, sync_time;
  1821. enum hal_scratch_reg_enum tsf_enum_low, tsf_enum_high;
  1822. if (hif_force_wake_request(soc->hif_handle))
  1823. return;
  1824. hal_get_tsf_enum(tsf_id, mac_id, &tsf_enum_low, &tsf_enum_high);
  1825. sync_time = qdf_get_log_timestamp();
  1826. fw_time = hal_tsf_get_fw_time(soc);
  1827. global_time_low_offset =
  1828. hal_tsf_read_scratch_reg(soc, PMM_QTIMER_GLOBAL_OFFSET_LO_US);
  1829. global_time_high_offset =
  1830. hal_tsf_read_scratch_reg(soc, PMM_QTIMER_GLOBAL_OFFSET_HI_US);
  1831. tsf_offset_low = hal_tsf_read_scratch_reg(soc, tsf_enum_low);
  1832. tsf_offset_hi = hal_tsf_read_scratch_reg(soc, tsf_enum_high);
  1833. fw_time = hal_fw_qtime_to_usecs(fw_time);
  1834. global_time = fw_time +
  1835. (global_time_low_offset |
  1836. (global_time_high_offset << 32));
  1837. *tsf = global_time + (tsf_offset_low | (tsf_offset_hi << 32));
  1838. *tsf_sync_soc_time = qdf_log_timestamp_to_usecs(sync_time);
  1839. hif_force_wake_release(soc->hif_handle);
  1840. }
  1841. #else
  1842. static inline void
  1843. hal_get_tsf_time_kiwi(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
  1844. uint32_t mac_id, uint64_t *tsf,
  1845. uint64_t *tsf_sync_soc_time)
  1846. {
  1847. }
  1848. #endif
  1849. static QDF_STATUS hal_rx_reo_ent_get_src_link_id_kiwi(hal_rxdma_desc_t rx_desc,
  1850. uint8_t *src_link_id)
  1851. {
  1852. struct reo_entrance_ring *reo_ent_desc =
  1853. (struct reo_entrance_ring *)rx_desc;
  1854. *src_link_id = reo_ent_desc->src_link_id;
  1855. return QDF_STATUS_SUCCESS;
  1856. }
  1857. #ifdef QCA_WIFI_KIWI_V2
  1858. /**
  1859. * hal_srng_dst_hw_init_misc_1_kiwi() - Function to initialize MISC_1 register
  1860. * of destination ring HW
  1861. * @srng: SRNG ring pointer
  1862. *
  1863. * Return: None
  1864. */
  1865. static inline
  1866. void hal_srng_dst_hw_init_misc_1_kiwi(struct hal_srng *srng)
  1867. {
  1868. uint32_t reg_val = 0;
  1869. /* number threshold for pointer update */
  1870. if (srng->pointer_num_threshold)
  1871. reg_val |= SRNG_SM(SRNG_DST_HW_FLD(MISC_1,
  1872. NUM_THRESHOLD_TO_UPDATE),
  1873. srng->pointer_num_threshold);
  1874. /* timer threshold for pointer update */
  1875. if (srng->pointer_timer_threshold)
  1876. reg_val |= SRNG_SM(SRNG_DST_HW_FLD(MISC_1,
  1877. TIME_THRESHOLD_TO_UPDATE),
  1878. srng->pointer_timer_threshold);
  1879. if (reg_val)
  1880. SRNG_DST_REG_WRITE(srng, MISC_1, reg_val);
  1881. }
  1882. /**
  1883. * hal_srng_hw_reg_offset_init_misc_1_kiwi() - Initialize the HW srng register
  1884. * offset of MISC_1
  1885. * @hal_soc: HAL Soc handle
  1886. *
  1887. * Return: None
  1888. */
  1889. static inline
  1890. void hal_srng_hw_reg_offset_init_misc_1_kiwi(struct hal_soc *hal_soc)
  1891. {
  1892. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1893. hw_reg_offset[DST_MISC_1] = REG_OFFSET(DST, MISC_1);
  1894. }
  1895. #else
  1896. static inline
  1897. void hal_srng_dst_hw_init_misc_1_kiwi(struct hal_srng *srng)
  1898. {
  1899. }
  1900. static inline
  1901. void hal_srng_hw_reg_offset_init_misc_1_kiwi(struct hal_soc *hal_soc)
  1902. {
  1903. }
  1904. #endif
  1905. /**
  1906. * hal_srng_dst_hw_init_kiwi() - Function to initialize SRNG
  1907. * destination ring HW
  1908. * @hal_soc: HAL SOC handle
  1909. * @srng: SRNG ring pointer
  1910. * @idle_check: Check if ring is idle
  1911. * @idx: Ring index
  1912. *
  1913. * Return: None
  1914. */
  1915. static inline
  1916. void hal_srng_dst_hw_init_kiwi(struct hal_soc *hal_soc,
  1917. struct hal_srng *srng,
  1918. bool idle_check,
  1919. uint32_t idx)
  1920. {
  1921. hal_srng_dst_hw_init_misc_1_kiwi(srng);
  1922. hal_srng_dst_hw_init_generic(hal_soc, srng, idle_check, idx);
  1923. }
  1924. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1925. {
  1926. /* init and setup */
  1927. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_kiwi;
  1928. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1929. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1930. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1931. hal_soc->ops->hal_reo_set_err_dst_remap =
  1932. hal_reo_set_err_dst_remap_kiwi;
  1933. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1934. hal_reo_enable_pn_in_dest_kiwi;
  1935. /* Overwrite the default BE ops */
  1936. hal_soc->ops->hal_get_rx_max_ba_window = hal_get_rx_max_ba_window_kiwi;
  1937. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_kiwi;
  1938. /* tx */
  1939. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1940. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1941. hal_soc->ops->hal_tx_comp_get_status =
  1942. hal_tx_comp_get_status_generic_be;
  1943. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1944. hal_tx_init_cmd_credit_ring_kiwi;
  1945. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1946. hal_tx_config_rbm_mapping_be_kiwi;
  1947. /* rx */
  1948. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1949. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1950. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1951. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1952. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1953. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1954. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1955. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1956. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1957. hal_rx_dump_mpdu_start_tlv_kiwi;
  1958. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1959. hal_soc->ops->hal_rx_desc_get_80211_hdr = hal_rx_desc_get_80211_hdr_be;
  1960. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1961. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1962. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1963. hal_rx_tlv_reception_type_get_be;
  1964. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1965. hal_rx_msdu_end_da_idx_get_be;
  1966. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1967. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1968. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1969. hal_rx_link_desc_msdu0_ptr_kiwi;
  1970. hal_soc->ops->hal_reo_status_get_header =
  1971. hal_reo_status_get_header_kiwi;
  1972. hal_soc->ops->hal_rx_status_get_tlv_info =
  1973. hal_rx_status_get_tlv_info_wrapper_be;
  1974. hal_soc->ops->hal_rx_wbm_err_info_get =
  1975. hal_rx_wbm_err_info_get_generic_be;
  1976. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1977. hal_rx_priv_info_set_in_tlv_be;
  1978. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1979. hal_rx_priv_info_get_from_tlv_be;
  1980. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1981. hal_tx_set_pcp_tid_map_generic_be;
  1982. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1983. hal_tx_update_pcp_tid_generic_be;
  1984. hal_soc->ops->hal_tx_set_tidmap_prty =
  1985. hal_tx_update_tidmap_prty_generic_be;
  1986. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1987. hal_rx_get_rx_fragment_number_be;
  1988. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1989. hal_rx_tlv_da_is_mcbc_get_be;
  1990. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1991. hal_rx_tlv_sa_is_valid_get_be;
  1992. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1993. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1994. hal_rx_desc_is_first_msdu_be;
  1995. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1996. hal_rx_tlv_l3_hdr_padding_get_be;
  1997. hal_soc->ops->hal_rx_encryption_info_valid =
  1998. hal_rx_encryption_info_valid_be;
  1999. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  2000. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  2001. hal_rx_tlv_first_msdu_get_be;
  2002. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  2003. hal_rx_tlv_da_is_valid_get_be;
  2004. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  2005. hal_rx_tlv_last_msdu_get_be;
  2006. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  2007. hal_rx_get_mpdu_mac_ad4_valid_be;
  2008. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  2009. hal_rx_mpdu_start_sw_peer_id_get_be;
  2010. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  2011. hal_rx_mpdu_peer_meta_data_get_be;
  2012. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  2013. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  2014. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  2015. hal_rx_get_mpdu_frame_control_valid_be;
  2016. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  2017. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  2018. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  2019. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  2020. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  2021. hal_rx_get_mpdu_sequence_control_valid_be;
  2022. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  2023. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  2024. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  2025. hal_rx_hw_desc_get_ppduid_get_be;
  2026. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  2027. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  2028. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  2029. hal_rx_msdu_desc_info_ptr_get_kiwi;
  2030. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  2031. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  2032. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  2033. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  2034. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  2035. hal_rx_get_mac_addr2_valid_be;
  2036. hal_soc->ops->hal_rx_get_filter_category =
  2037. hal_rx_get_filter_category_be;
  2038. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  2039. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  2040. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  2041. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  2042. hal_rx_msdu_flow_idx_invalid_be;
  2043. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  2044. hal_rx_msdu_flow_idx_timeout_be;
  2045. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  2046. hal_rx_msdu_fse_metadata_get_be;
  2047. hal_soc->ops->hal_rx_msdu_cce_match_get =
  2048. hal_rx_msdu_cce_match_get_be;
  2049. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  2050. hal_rx_msdu_cce_metadata_get_be;
  2051. hal_soc->ops->hal_rx_msdu_get_flow_params =
  2052. hal_rx_msdu_get_flow_params_be;
  2053. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  2054. hal_rx_tlv_get_tcp_chksum_be;
  2055. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  2056. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  2057. defined(WLAN_ENH_CFR_ENABLE)
  2058. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  2059. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  2060. #else
  2061. hal_soc->ops->hal_rx_get_bb_info = NULL;
  2062. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  2063. #endif
  2064. /* rx - msdu end fast path info fields */
  2065. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  2066. hal_rx_msdu_packet_metadata_get_generic_be;
  2067. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  2068. hal_rx_get_fisa_cumulative_l4_checksum_be;
  2069. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  2070. hal_rx_get_fisa_cumulative_ip_length_be;
  2071. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  2072. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  2073. hal_rx_get_flow_agg_continuation_be;
  2074. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  2075. hal_rx_get_flow_agg_count_be;
  2076. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  2077. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  2078. hal_rx_mpdu_start_tlv_tag_valid_be;
  2079. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  2080. /* rx - TLV struct offsets */
  2081. hal_register_rx_pkt_hdr_tlv_api_kiwi(hal_soc);
  2082. hal_soc->ops->hal_rx_msdu_end_offset_get =
  2083. hal_rx_msdu_end_offset_get_generic;
  2084. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  2085. hal_rx_mpdu_start_offset_get_generic;
  2086. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  2087. hal_soc->ops->hal_rx_flow_get_tuple_info =
  2088. hal_rx_flow_get_tuple_info_be;
  2089. hal_soc->ops->hal_rx_flow_delete_entry =
  2090. hal_rx_flow_delete_entry_be;
  2091. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  2092. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  2093. hal_compute_reo_remap_ix2_ix3_kiwi;
  2094. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  2095. hal_rx_flow_setup_cmem_fse_kiwi;
  2096. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  2097. hal_rx_flow_get_cmem_fse_ts_kiwi;
  2098. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_kiwi;
  2099. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  2100. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  2101. hal_rx_msdu_get_reo_destination_indication_be;
  2102. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  2103. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  2104. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  2105. hal_rx_msdu_is_wlan_mcast_generic_be;
  2106. hal_soc->ops->hal_rx_tlv_bw_get =
  2107. hal_rx_tlv_bw_get_be;
  2108. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  2109. hal_rx_tlv_get_is_decrypted_be;
  2110. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  2111. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  2112. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  2113. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  2114. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  2115. hal_rx_tlv_mpdu_len_err_get_be;
  2116. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  2117. hal_rx_tlv_mpdu_fcs_err_get_be;
  2118. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  2119. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  2120. hal_rx_tlv_decrypt_err_get_be;
  2121. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  2122. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  2123. hal_soc->ops->hal_rx_tlv_decap_format_get =
  2124. hal_rx_tlv_decap_format_get_be;
  2125. hal_soc->ops->hal_rx_tlv_get_offload_info =
  2126. hal_rx_tlv_get_offload_info_be;
  2127. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  2128. hal_rx_attn_phy_ppdu_id_get_be;
  2129. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  2130. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  2131. hal_rx_msdu_start_msdu_len_get_be;
  2132. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  2133. hal_rx_get_frame_ctrl_field_be;
  2134. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  2135. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  2136. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  2137. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  2138. hal_rx_mpdu_info_ampdu_flag_get_be;
  2139. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  2140. hal_rx_msdu_start_msdu_len_set_be;
  2141. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  2142. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  2143. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  2144. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  2145. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  2146. hal_get_first_wow_wakeup_packet_kiwi;
  2147. #endif
  2148. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  2149. hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_be;
  2150. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  2151. hal_tx_vdev_mismatch_routing_set_generic_be;
  2152. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  2153. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  2154. hal_soc->ops->hal_get_ba_aging_timeout =
  2155. hal_get_ba_aging_timeout_be_generic;
  2156. hal_soc->ops->hal_setup_link_idle_list =
  2157. hal_setup_link_idle_list_generic_be;
  2158. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  2159. hal_cookie_conversion_reg_cfg_generic_be;
  2160. hal_soc->ops->hal_set_ba_aging_timeout =
  2161. hal_set_ba_aging_timeout_be_generic;
  2162. hal_soc->ops->hal_tx_populate_bank_register =
  2163. hal_tx_populate_bank_register_be;
  2164. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  2165. hal_tx_vdev_mcast_ctrl_set_be;
  2166. hal_soc->ops->hal_get_tsf_time = hal_get_tsf_time_kiwi;
  2167. hal_soc->ops->hal_rx_reo_ent_get_src_link_id =
  2168. hal_rx_reo_ent_get_src_link_id_kiwi;
  2169. #ifdef FEATURE_DIRECT_LINK
  2170. hal_soc->ops->hal_srng_set_msi_config = hal_srng_set_msi_config;
  2171. #endif
  2172. };
  2173. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  2174. /* TODO: max_rings can populated by querying HW capabilities */
  2175. { /* REO_DST */
  2176. .start_ring_id = HAL_SRNG_REO2SW1,
  2177. .max_rings = 8,
  2178. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2179. .lmac_ring = FALSE,
  2180. .ring_dir = HAL_SRNG_DST_RING,
  2181. .nf_irq_support = true,
  2182. .reg_start = {
  2183. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  2184. REO_REG_REG_BASE),
  2185. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  2186. REO_REG_REG_BASE)
  2187. },
  2188. .reg_size = {
  2189. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  2190. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  2191. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  2192. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  2193. },
  2194. .max_size =
  2195. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2196. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  2197. },
  2198. { /* REO_EXCEPTION */
  2199. /* Designating REO2SW0 ring as exception ring. */
  2200. .start_ring_id = HAL_SRNG_REO2SW0,
  2201. .max_rings = 1,
  2202. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2203. .lmac_ring = FALSE,
  2204. .ring_dir = HAL_SRNG_DST_RING,
  2205. .reg_start = {
  2206. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  2207. REO_REG_REG_BASE),
  2208. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  2209. REO_REG_REG_BASE)
  2210. },
  2211. /* Single ring - provide ring size if multiple rings of this
  2212. * type are supported
  2213. */
  2214. .reg_size = {},
  2215. .max_size =
  2216. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  2217. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  2218. },
  2219. { /* REO_REINJECT */
  2220. .start_ring_id = HAL_SRNG_SW2REO,
  2221. .max_rings = 1,
  2222. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2223. .lmac_ring = FALSE,
  2224. .ring_dir = HAL_SRNG_SRC_RING,
  2225. .reg_start = {
  2226. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  2227. REO_REG_REG_BASE),
  2228. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  2229. REO_REG_REG_BASE)
  2230. },
  2231. /* Single ring - provide ring size if multiple rings of this
  2232. * type are supported
  2233. */
  2234. .reg_size = {},
  2235. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  2236. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  2237. },
  2238. { /* REO_CMD */
  2239. .start_ring_id = HAL_SRNG_REO_CMD,
  2240. .max_rings = 1,
  2241. .entry_size = (sizeof(struct tlv_32_hdr) +
  2242. sizeof(struct reo_get_queue_stats)) >> 2,
  2243. .lmac_ring = FALSE,
  2244. .ring_dir = HAL_SRNG_SRC_RING,
  2245. .reg_start = {
  2246. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  2247. REO_REG_REG_BASE),
  2248. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  2249. REO_REG_REG_BASE),
  2250. },
  2251. /* Single ring - provide ring size if multiple rings of this
  2252. * type are supported
  2253. */
  2254. .reg_size = {},
  2255. .max_size =
  2256. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  2257. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  2258. },
  2259. { /* REO_STATUS */
  2260. .start_ring_id = HAL_SRNG_REO_STATUS,
  2261. .max_rings = 1,
  2262. .entry_size = (sizeof(struct tlv_32_hdr) +
  2263. sizeof(struct reo_get_queue_stats_status)) >> 2,
  2264. .lmac_ring = FALSE,
  2265. .ring_dir = HAL_SRNG_DST_RING,
  2266. .reg_start = {
  2267. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  2268. REO_REG_REG_BASE),
  2269. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  2270. REO_REG_REG_BASE),
  2271. },
  2272. /* Single ring - provide ring size if multiple rings of this
  2273. * type are supported
  2274. */
  2275. .reg_size = {},
  2276. .max_size =
  2277. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2278. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2279. },
  2280. { /* TCL_DATA */
  2281. .start_ring_id = HAL_SRNG_SW2TCL1,
  2282. .max_rings = 5,
  2283. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  2284. .lmac_ring = FALSE,
  2285. .ring_dir = HAL_SRNG_SRC_RING,
  2286. .reg_start = {
  2287. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  2288. MAC_TCL_REG_REG_BASE),
  2289. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  2290. MAC_TCL_REG_REG_BASE),
  2291. },
  2292. .reg_size = {
  2293. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  2294. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  2295. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  2296. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  2297. },
  2298. .max_size =
  2299. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2300. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2301. },
  2302. { /* TCL_CMD */
  2303. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2304. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2305. .max_rings = 1,
  2306. #else
  2307. .max_rings = 0,
  2308. #endif
  2309. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  2310. .lmac_ring = FALSE,
  2311. .ring_dir = HAL_SRNG_SRC_RING,
  2312. .reg_start = {
  2313. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2314. MAC_TCL_REG_REG_BASE),
  2315. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2316. MAC_TCL_REG_REG_BASE),
  2317. },
  2318. /* Single ring - provide ring size if multiple rings of this
  2319. * type are supported
  2320. */
  2321. .reg_size = {},
  2322. .max_size =
  2323. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2324. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2325. },
  2326. { /* TCL_STATUS */
  2327. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2328. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2329. .max_rings = 1,
  2330. #else
  2331. .max_rings = 0,
  2332. #endif
  2333. /* confirm that TLV header is needed */
  2334. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  2335. .lmac_ring = FALSE,
  2336. .ring_dir = HAL_SRNG_DST_RING,
  2337. .reg_start = {
  2338. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2339. MAC_TCL_REG_REG_BASE),
  2340. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2341. MAC_TCL_REG_REG_BASE),
  2342. },
  2343. /* Single ring - provide ring size if multiple rings of this
  2344. * type are supported
  2345. */
  2346. .reg_size = {},
  2347. .max_size =
  2348. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2349. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2350. },
  2351. { /* CE_SRC */
  2352. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2353. .max_rings = 12,
  2354. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2355. .lmac_ring = FALSE,
  2356. .ring_dir = HAL_SRNG_SRC_RING,
  2357. .reg_start = {
  2358. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2359. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2360. },
  2361. .reg_size = {
  2362. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2363. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2364. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2365. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2366. },
  2367. .max_size =
  2368. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  2369. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  2370. },
  2371. { /* CE_DST */
  2372. .start_ring_id = HAL_SRNG_CE_0_DST,
  2373. .max_rings = 12,
  2374. .entry_size = 8 >> 2,
  2375. /*TODO: entry_size above should actually be
  2376. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2377. * of struct ce_dst_desc in HW header files
  2378. */
  2379. .lmac_ring = FALSE,
  2380. .ring_dir = HAL_SRNG_SRC_RING,
  2381. .reg_start = {
  2382. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2383. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2384. },
  2385. .reg_size = {
  2386. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2387. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2388. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2389. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2390. },
  2391. .max_size =
  2392. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2393. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  2394. },
  2395. { /* CE_DST_STATUS */
  2396. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2397. .max_rings = 12,
  2398. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2399. .lmac_ring = FALSE,
  2400. .ring_dir = HAL_SRNG_DST_RING,
  2401. .reg_start = {
  2402. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2403. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2404. },
  2405. .reg_size = {
  2406. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2407. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2408. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2409. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2410. },
  2411. .max_size =
  2412. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2413. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2414. },
  2415. { /* WBM_IDLE_LINK */
  2416. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2417. .max_rings = 1,
  2418. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2419. .lmac_ring = FALSE,
  2420. .ring_dir = HAL_SRNG_SRC_RING,
  2421. .reg_start = {
  2422. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2423. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2424. },
  2425. /* Single ring - provide ring size if multiple rings of this
  2426. * type are supported
  2427. */
  2428. .reg_size = {},
  2429. .max_size =
  2430. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2431. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2432. },
  2433. { /* SW2WBM_RELEASE */
  2434. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2435. .max_rings = 1,
  2436. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2437. .lmac_ring = FALSE,
  2438. .ring_dir = HAL_SRNG_SRC_RING,
  2439. .reg_start = {
  2440. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2441. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2442. },
  2443. /* Single ring - provide ring size if multiple rings of this
  2444. * type are supported
  2445. */
  2446. .reg_size = {},
  2447. .max_size =
  2448. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2449. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2450. },
  2451. { /* WBM2SW_RELEASE */
  2452. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2453. .max_rings = 8,
  2454. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2455. .lmac_ring = FALSE,
  2456. .ring_dir = HAL_SRNG_DST_RING,
  2457. .nf_irq_support = true,
  2458. .reg_start = {
  2459. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2460. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2461. },
  2462. .reg_size = {
  2463. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2464. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2465. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2466. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2467. },
  2468. .max_size =
  2469. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2470. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2471. },
  2472. { /* RXDMA_BUF */
  2473. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2474. #if defined(IPA_OFFLOAD) && defined(FEATURE_DIRECT_LINK)
  2475. .max_rings = 4,
  2476. #elif defined(IPA_OFFLOAD) || defined(FEATURE_DIRECT_LINK)
  2477. .max_rings = 3,
  2478. #else
  2479. .max_rings = 2,
  2480. #endif
  2481. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2482. .lmac_ring = TRUE,
  2483. .ring_dir = HAL_SRNG_SRC_RING,
  2484. /* reg_start is not set because LMAC rings are not accessed
  2485. * from host
  2486. */
  2487. .reg_start = {},
  2488. .reg_size = {},
  2489. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2490. },
  2491. { /* RXDMA_DST */
  2492. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2493. .max_rings = 1,
  2494. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2495. .lmac_ring = TRUE,
  2496. .ring_dir = HAL_SRNG_DST_RING,
  2497. /* reg_start is not set because LMAC rings are not accessed
  2498. * from host
  2499. */
  2500. .reg_start = {},
  2501. .reg_size = {},
  2502. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2503. },
  2504. { /* RXDMA_MONITOR_BUF */
  2505. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2506. .max_rings = 1,
  2507. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2508. .lmac_ring = TRUE,
  2509. .ring_dir = HAL_SRNG_SRC_RING,
  2510. /* reg_start is not set because LMAC rings are not accessed
  2511. * from host
  2512. */
  2513. .reg_start = {},
  2514. .reg_size = {},
  2515. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2516. },
  2517. { /* RXDMA_MONITOR_STATUS */
  2518. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2519. .max_rings = 1,
  2520. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2521. .lmac_ring = TRUE,
  2522. .ring_dir = HAL_SRNG_SRC_RING,
  2523. /* reg_start is not set because LMAC rings are not accessed
  2524. * from host
  2525. */
  2526. .reg_start = {},
  2527. .reg_size = {},
  2528. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2529. },
  2530. { /* RXDMA_MONITOR_DST */
  2531. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2532. .max_rings = 1,
  2533. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2534. .lmac_ring = TRUE,
  2535. .ring_dir = HAL_SRNG_DST_RING,
  2536. /* reg_start is not set because LMAC rings are not accessed
  2537. * from host
  2538. */
  2539. .reg_start = {},
  2540. .reg_size = {},
  2541. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2542. },
  2543. { /* RXDMA_MONITOR_DESC */
  2544. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2545. .max_rings = 1,
  2546. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2547. .lmac_ring = TRUE,
  2548. .ring_dir = HAL_SRNG_SRC_RING,
  2549. /* reg_start is not set because LMAC rings are not accessed
  2550. * from host
  2551. */
  2552. .reg_start = {},
  2553. .reg_size = {},
  2554. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2555. },
  2556. { /* DIR_BUF_RX_DMA_SRC */
  2557. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2558. /*
  2559. * one ring is for spectral scan
  2560. * the other is for cfr
  2561. */
  2562. .max_rings = 2,
  2563. .entry_size = 2,
  2564. .lmac_ring = TRUE,
  2565. .ring_dir = HAL_SRNG_SRC_RING,
  2566. /* reg_start is not set because LMAC rings are not accessed
  2567. * from host
  2568. */
  2569. .reg_start = {},
  2570. .reg_size = {},
  2571. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2572. },
  2573. #ifdef WLAN_FEATURE_CIF_CFR
  2574. { /* WIFI_POS_SRC */
  2575. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2576. .max_rings = 1,
  2577. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2578. .lmac_ring = TRUE,
  2579. .ring_dir = HAL_SRNG_SRC_RING,
  2580. /* reg_start is not set because LMAC rings are not accessed
  2581. * from host
  2582. */
  2583. .reg_start = {},
  2584. .reg_size = {},
  2585. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2586. },
  2587. #endif
  2588. { /* REO2PPE */ 0},
  2589. { /* PPE2TCL */ 0},
  2590. { /* PPE_RELEASE */ 0},
  2591. { /* TX_MONITOR_BUF */ 0},
  2592. { /* TX_MONITOR_DST */ 0},
  2593. { /* SW2RXDMA_NEW */ 0},
  2594. };
  2595. /**
  2596. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  2597. * applicable only for KIWI
  2598. * @hal_soc: HAL Soc handle
  2599. *
  2600. * Return: None
  2601. */
  2602. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  2603. {
  2604. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2605. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2606. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2607. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2608. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2609. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2610. hal_srng_hw_reg_offset_init_misc_1_kiwi(hal_soc);
  2611. }
  2612. void hal_kiwi_attach(struct hal_soc *hal_soc)
  2613. {
  2614. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  2615. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2616. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  2617. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2618. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  2619. }