hal_kiwi.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "reo_destination_ring_with_pn.h"
  36. #include "rx_reo_queue_1k.h"
  37. #include <hal_be_rx.h>
  38. struct tcl_data_cmd gtcl_data_symbol __attribute__((used));
  39. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  40. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  41. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  42. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  43. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  44. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  45. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  46. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  47. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  48. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  49. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  50. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  51. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  52. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  57. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  58. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  59. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  60. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  61. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  62. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  63. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  64. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  65. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  66. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  67. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  68. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  69. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  70. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  73. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  76. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  77. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  78. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  79. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  80. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  81. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  82. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  83. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  84. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  85. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  86. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  87. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  88. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  89. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  90. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  92. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  94. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  96. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  98. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  99. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  100. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  101. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  102. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  103. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  104. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  105. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  106. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  107. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  108. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  109. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  110. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  111. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  112. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  113. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  114. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  115. #include "hal_kiwi_tx.h"
  116. #include "hal_kiwi_rx.h"
  117. #include "hal_be_rx_tlv.h"
  118. #include <hal_generic_api.h>
  119. #include <hal_be_generic_api.h>
  120. #include "hal_be_api_mon.h"
  121. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  122. static uint32_t hal_get_link_desc_size_kiwi(void)
  123. {
  124. return LINK_DESC_SIZE;
  125. }
  126. /**
  127. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  128. * human readable format.
  129. * @ msdu_end: pointer the msdu_end TLV in pkt.
  130. * @ dbg_level: log level.
  131. *
  132. * Return: void
  133. */
  134. #ifdef QCA_WIFI_KIWI_V2
  135. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  136. uint8_t dbg_level)
  137. {
  138. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  139. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  140. "rx_msdu_end tlv (1/5)- "
  141. "rxpcu_mpdu_filter_in_category :%x "
  142. "sw_frame_group_id :%x "
  143. "reserved_0 :%x "
  144. "phy_ppdu_id :%x "
  145. "ip_hdr_chksum :%x "
  146. "reported_mpdu_length :%x "
  147. "reserved_1a :%x "
  148. "reserved_2a :%x "
  149. "cce_super_rule :%x "
  150. "cce_classify_not_done_truncate :%x "
  151. "cce_classify_not_done_cce_dis :%x "
  152. "cumulative_l3_checksum :%x "
  153. "rule_indication_31_0 :%x "
  154. "ipv6_options_crc :%x "
  155. "da_offset :%x "
  156. "sa_offset :%x "
  157. "da_offset_valid :%x "
  158. "sa_offset_valid :%x "
  159. "reserved_5a :%x "
  160. "l3_type :%x",
  161. msdu_end->rxpcu_mpdu_filter_in_category,
  162. msdu_end->sw_frame_group_id,
  163. msdu_end->reserved_0,
  164. msdu_end->phy_ppdu_id,
  165. msdu_end->ip_hdr_chksum,
  166. msdu_end->reported_mpdu_length,
  167. msdu_end->reserved_1a,
  168. msdu_end->reserved_2a,
  169. msdu_end->cce_super_rule,
  170. msdu_end->cce_classify_not_done_truncate,
  171. msdu_end->cce_classify_not_done_cce_dis,
  172. msdu_end->cumulative_l3_checksum,
  173. msdu_end->rule_indication_31_0,
  174. msdu_end->ipv6_options_crc,
  175. msdu_end->da_offset,
  176. msdu_end->sa_offset,
  177. msdu_end->da_offset_valid,
  178. msdu_end->sa_offset_valid,
  179. msdu_end->reserved_5a,
  180. msdu_end->l3_type);
  181. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  182. "rx_msdu_end tlv (2/5)- "
  183. "rule_indication_63_32 :%x "
  184. "tcp_seq_number :%x "
  185. "tcp_ack_number :%x "
  186. "tcp_flag :%x "
  187. "lro_eligible :%x "
  188. "reserved_9a :%x "
  189. "window_size :%x "
  190. "sa_sw_peer_id :%x "
  191. "sa_idx_timeout :%x "
  192. "da_idx_timeout :%x "
  193. "to_ds :%x "
  194. "tid :%x "
  195. "sa_is_valid :%x "
  196. "da_is_valid :%x "
  197. "da_is_mcbc :%x "
  198. "l3_header_padding :%x "
  199. "first_msdu :%x "
  200. "last_msdu :%x "
  201. "fr_ds :%x "
  202. "ip_chksum_fail_copy :%x "
  203. "sa_idx :%x "
  204. "da_idx_or_sw_peer_id :%x",
  205. msdu_end->rule_indication_63_32,
  206. msdu_end->tcp_seq_number,
  207. msdu_end->tcp_ack_number,
  208. msdu_end->tcp_flag,
  209. msdu_end->lro_eligible,
  210. msdu_end->reserved_9a,
  211. msdu_end->window_size,
  212. msdu_end->sa_sw_peer_id,
  213. msdu_end->sa_idx_timeout,
  214. msdu_end->da_idx_timeout,
  215. msdu_end->to_ds,
  216. msdu_end->tid,
  217. msdu_end->sa_is_valid,
  218. msdu_end->da_is_valid,
  219. msdu_end->da_is_mcbc,
  220. msdu_end->l3_header_padding,
  221. msdu_end->first_msdu,
  222. msdu_end->last_msdu,
  223. msdu_end->fr_ds,
  224. msdu_end->ip_chksum_fail_copy,
  225. msdu_end->sa_idx,
  226. msdu_end->da_idx_or_sw_peer_id);
  227. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  228. "rx_msdu_end tlv (3/5)- "
  229. "msdu_drop :%x "
  230. "reo_destination_indication :%x "
  231. "flow_idx :%x "
  232. "use_ppe :%x "
  233. "__reserved_g_0003 :%x "
  234. "vlan_ctag_stripped :%x "
  235. "vlan_stag_stripped :%x "
  236. "fragment_flag :%x "
  237. "fse_metadata :%x "
  238. "cce_metadata :%x "
  239. "tcp_udp_chksum :%x "
  240. "aggregation_count :%x "
  241. "flow_aggregation_continuation :%x "
  242. "fisa_timeout :%x "
  243. "tcp_udp_chksum_fail_copy :%x "
  244. "msdu_limit_error :%x "
  245. "flow_idx_timeout :%x "
  246. "flow_idx_invalid :%x "
  247. "cce_match :%x "
  248. "amsdu_parser_error :%x "
  249. "cumulative_ip_length :%x "
  250. "key_id_octet :%x "
  251. "reserved_16a :%x "
  252. "reserved_17a :%x "
  253. "service_code :%x "
  254. "priority_valid :%x "
  255. "intra_bss :%x "
  256. "dest_chip_id :%x "
  257. "multicast_echo :%x "
  258. "wds_learning_event :%x "
  259. "wds_roaming_event :%x "
  260. "wds_keep_alive_event :%x "
  261. "reserved_17b :%x",
  262. msdu_end->msdu_drop,
  263. msdu_end->reo_destination_indication,
  264. msdu_end->flow_idx,
  265. msdu_end->use_ppe,
  266. msdu_end->__reserved_g_0003,
  267. msdu_end->vlan_ctag_stripped,
  268. msdu_end->vlan_stag_stripped,
  269. msdu_end->fragment_flag,
  270. msdu_end->fse_metadata,
  271. msdu_end->cce_metadata,
  272. msdu_end->tcp_udp_chksum,
  273. msdu_end->aggregation_count,
  274. msdu_end->flow_aggregation_continuation,
  275. msdu_end->fisa_timeout,
  276. msdu_end->tcp_udp_chksum_fail_copy,
  277. msdu_end->msdu_limit_error,
  278. msdu_end->flow_idx_timeout,
  279. msdu_end->flow_idx_invalid,
  280. msdu_end->cce_match,
  281. msdu_end->amsdu_parser_error,
  282. msdu_end->cumulative_ip_length,
  283. msdu_end->key_id_octet,
  284. msdu_end->reserved_16a,
  285. msdu_end->reserved_17a,
  286. msdu_end->service_code,
  287. msdu_end->priority_valid,
  288. msdu_end->intra_bss,
  289. msdu_end->dest_chip_id,
  290. msdu_end->multicast_echo,
  291. msdu_end->wds_learning_event,
  292. msdu_end->wds_roaming_event,
  293. msdu_end->wds_keep_alive_event,
  294. msdu_end->reserved_17b);
  295. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  296. "rx_msdu_end tlv (4/5)- "
  297. "msdu_length :%x "
  298. "stbc :%x "
  299. "ipsec_esp :%x "
  300. "l3_offset :%x "
  301. "ipsec_ah :%x "
  302. "l4_offset :%x "
  303. "msdu_number :%x "
  304. "decap_format :%x "
  305. "ipv4_proto :%x "
  306. "ipv6_proto :%x "
  307. "tcp_proto :%x "
  308. "udp_proto :%x "
  309. "ip_frag :%x "
  310. "tcp_only_ack :%x "
  311. "da_is_bcast_mcast :%x "
  312. "toeplitz_hash_sel :%x "
  313. "ip_fixed_header_valid :%x "
  314. "ip_extn_header_valid :%x "
  315. "tcp_udp_header_valid :%x "
  316. "mesh_control_present :%x "
  317. "ldpc :%x "
  318. "ip4_protocol_ip6_next_header :%x "
  319. "vlan_ctag_ci :%x "
  320. "vlan_stag_ci :%x "
  321. "peer_meta_data :%x "
  322. "user_rssi :%x "
  323. "pkt_type :%x "
  324. "sgi :%x "
  325. "rate_mcs :%x "
  326. "receive_bandwidth :%x "
  327. "reception_type :%x "
  328. "mimo_ss_bitmap :%x "
  329. "msdu_done_copy :%x "
  330. "flow_id_toeplitz :%x",
  331. msdu_end->msdu_length,
  332. msdu_end->stbc,
  333. msdu_end->ipsec_esp,
  334. msdu_end->l3_offset,
  335. msdu_end->ipsec_ah,
  336. msdu_end->l4_offset,
  337. msdu_end->msdu_number,
  338. msdu_end->decap_format,
  339. msdu_end->ipv4_proto,
  340. msdu_end->ipv6_proto,
  341. msdu_end->tcp_proto,
  342. msdu_end->udp_proto,
  343. msdu_end->ip_frag,
  344. msdu_end->tcp_only_ack,
  345. msdu_end->da_is_bcast_mcast,
  346. msdu_end->toeplitz_hash_sel,
  347. msdu_end->ip_fixed_header_valid,
  348. msdu_end->ip_extn_header_valid,
  349. msdu_end->tcp_udp_header_valid,
  350. msdu_end->mesh_control_present,
  351. msdu_end->ldpc,
  352. msdu_end->ip4_protocol_ip6_next_header,
  353. msdu_end->vlan_ctag_ci,
  354. msdu_end->vlan_stag_ci,
  355. msdu_end->peer_meta_data,
  356. msdu_end->user_rssi,
  357. msdu_end->pkt_type,
  358. msdu_end->sgi,
  359. msdu_end->rate_mcs,
  360. msdu_end->receive_bandwidth,
  361. msdu_end->reception_type,
  362. msdu_end->mimo_ss_bitmap,
  363. msdu_end->msdu_done_copy,
  364. msdu_end->flow_id_toeplitz);
  365. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  366. "rx_msdu_end tlv (5/5)- "
  367. "ppdu_start_timestamp_63_32 :%x "
  368. "sw_phy_meta_data :%x "
  369. "ppdu_start_timestamp_31_0 :%x "
  370. "toeplitz_hash_2_or_4 :%x "
  371. "reserved_28a :%x "
  372. "sa_15_0 :%x "
  373. "sa_47_16 :%x "
  374. "first_mpdu :%x "
  375. "reserved_30a :%x "
  376. "mcast_bcast :%x "
  377. "ast_index_not_found :%x "
  378. "ast_index_timeout :%x "
  379. "power_mgmt :%x "
  380. "non_qos :%x "
  381. "null_data :%x "
  382. "mgmt_type :%x "
  383. "ctrl_type :%x "
  384. "more_data :%x "
  385. "eosp :%x "
  386. "a_msdu_error :%x "
  387. "reserved_30b :%x "
  388. "order :%x "
  389. "wifi_parser_error :%x "
  390. "overflow_err :%x "
  391. "msdu_length_err :%x "
  392. "tcp_udp_chksum_fail :%x "
  393. "ip_chksum_fail :%x "
  394. "sa_idx_invalid :%x "
  395. "da_idx_invalid :%x "
  396. "amsdu_addr_mismatch :%x "
  397. "rx_in_tx_decrypt_byp :%x "
  398. "encrypt_required :%x "
  399. "directed :%x "
  400. "buffer_fragment :%x "
  401. "mpdu_length_err :%x "
  402. "tkip_mic_err :%x "
  403. "decrypt_err :%x "
  404. "unencrypted_frame_err :%x "
  405. "fcs_err :%x "
  406. "reserved_31a :%x "
  407. "decrypt_status_code :%x "
  408. "rx_bitmap_not_updated :%x "
  409. "reserved_31b :%x "
  410. "msdu_done :%x",
  411. msdu_end->ppdu_start_timestamp_63_32,
  412. msdu_end->sw_phy_meta_data,
  413. msdu_end->ppdu_start_timestamp_31_0,
  414. msdu_end->toeplitz_hash_2_or_4,
  415. msdu_end->reserved_28a,
  416. msdu_end->sa_15_0,
  417. msdu_end->sa_47_16,
  418. msdu_end->first_mpdu,
  419. msdu_end->reserved_30a,
  420. msdu_end->mcast_bcast,
  421. msdu_end->ast_index_not_found,
  422. msdu_end->ast_index_timeout,
  423. msdu_end->power_mgmt,
  424. msdu_end->non_qos,
  425. msdu_end->null_data,
  426. msdu_end->mgmt_type,
  427. msdu_end->ctrl_type,
  428. msdu_end->more_data,
  429. msdu_end->eosp,
  430. msdu_end->a_msdu_error,
  431. msdu_end->reserved_30b,
  432. msdu_end->order,
  433. msdu_end->wifi_parser_error,
  434. msdu_end->overflow_err,
  435. msdu_end->msdu_length_err,
  436. msdu_end->tcp_udp_chksum_fail,
  437. msdu_end->ip_chksum_fail,
  438. msdu_end->sa_idx_invalid,
  439. msdu_end->da_idx_invalid,
  440. msdu_end->amsdu_addr_mismatch,
  441. msdu_end->rx_in_tx_decrypt_byp,
  442. msdu_end->encrypt_required,
  443. msdu_end->directed,
  444. msdu_end->buffer_fragment,
  445. msdu_end->mpdu_length_err,
  446. msdu_end->tkip_mic_err,
  447. msdu_end->decrypt_err,
  448. msdu_end->unencrypted_frame_err,
  449. msdu_end->fcs_err,
  450. msdu_end->reserved_31a,
  451. msdu_end->decrypt_status_code,
  452. msdu_end->rx_bitmap_not_updated,
  453. msdu_end->reserved_31b,
  454. msdu_end->msdu_done);
  455. }
  456. #else
  457. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  458. uint8_t dbg_level)
  459. {
  460. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  461. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  462. "rx_msdu_end tlv (1/7)- "
  463. "rxpcu_mpdu_filter_in_category :%x"
  464. "sw_frame_group_id :%x"
  465. "reserved_0 :%x"
  466. "phy_ppdu_id :%x"
  467. "ip_hdr_chksum:%x"
  468. "reported_mpdu_length :%x"
  469. "reserved_1a :%x"
  470. "key_id_octet :%x"
  471. "cce_super_rule :%x"
  472. "cce_classify_not_done_truncate :%x"
  473. "cce_classify_not_done_cce_dis:%x"
  474. "cumulative_l3_checksum :%x"
  475. "rule_indication_31_0 :%x"
  476. "rule_indication_63_32:%x"
  477. "da_offset :%x"
  478. "sa_offset :%x"
  479. "da_offset_valid :%x"
  480. "sa_offset_valid :%x"
  481. "reserved_5a :%x"
  482. "l3_type :%x",
  483. msdu_end->rxpcu_mpdu_filter_in_category,
  484. msdu_end->sw_frame_group_id,
  485. msdu_end->reserved_0,
  486. msdu_end->phy_ppdu_id,
  487. msdu_end->ip_hdr_chksum,
  488. msdu_end->reported_mpdu_length,
  489. msdu_end->reserved_1a,
  490. msdu_end->key_id_octet,
  491. msdu_end->cce_super_rule,
  492. msdu_end->cce_classify_not_done_truncate,
  493. msdu_end->cce_classify_not_done_cce_dis,
  494. msdu_end->cumulative_l3_checksum,
  495. msdu_end->rule_indication_31_0,
  496. msdu_end->rule_indication_63_32,
  497. msdu_end->da_offset,
  498. msdu_end->sa_offset,
  499. msdu_end->da_offset_valid,
  500. msdu_end->sa_offset_valid,
  501. msdu_end->reserved_5a,
  502. msdu_end->l3_type);
  503. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  504. "rx_msdu_end tlv (2/7)- "
  505. "ipv6_options_crc :%x"
  506. "tcp_seq_number :%x"
  507. "tcp_ack_number :%x"
  508. "tcp_flag :%x"
  509. "lro_eligible :%x"
  510. "reserved_9a :%x"
  511. "window_size :%x"
  512. "tcp_udp_chksum :%x"
  513. "sa_idx_timeout :%x"
  514. "da_idx_timeout :%x"
  515. "msdu_limit_error :%x"
  516. "flow_idx_timeout :%x"
  517. "flow_idx_invalid :%x"
  518. "wifi_parser_error :%x"
  519. "amsdu_parser_error :%x"
  520. "sa_is_valid :%x"
  521. "da_is_valid :%x"
  522. "da_is_mcbc :%x"
  523. "l3_header_padding :%x"
  524. "first_msdu :%x"
  525. "last_msdu :%x",
  526. msdu_end->ipv6_options_crc,
  527. msdu_end->tcp_seq_number,
  528. msdu_end->tcp_ack_number,
  529. msdu_end->tcp_flag,
  530. msdu_end->lro_eligible,
  531. msdu_end->reserved_9a,
  532. msdu_end->window_size,
  533. msdu_end->tcp_udp_chksum,
  534. msdu_end->sa_idx_timeout,
  535. msdu_end->da_idx_timeout,
  536. msdu_end->msdu_limit_error,
  537. msdu_end->flow_idx_timeout,
  538. msdu_end->flow_idx_invalid,
  539. msdu_end->wifi_parser_error,
  540. msdu_end->amsdu_parser_error,
  541. msdu_end->sa_is_valid,
  542. msdu_end->da_is_valid,
  543. msdu_end->da_is_mcbc,
  544. msdu_end->l3_header_padding,
  545. msdu_end->first_msdu,
  546. msdu_end->last_msdu);
  547. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  548. "rx_msdu_end tlv (3/7)"
  549. "tcp_udp_chksum_fail_copy :%x"
  550. "ip_chksum_fail_copy :%x"
  551. "sa_idx :%x"
  552. "da_idx_or_sw_peer_id :%x"
  553. "msdu_drop :%x"
  554. "reo_destination_indication :%x"
  555. "flow_idx :%x"
  556. "reserved_12a :%x"
  557. "fse_metadata :%x"
  558. "cce_metadata :%x"
  559. "sa_sw_peer_id:%x"
  560. "aggregation_count :%x"
  561. "flow_aggregation_continuation:%x"
  562. "fisa_timeout :%x"
  563. "reserved_15a :%x"
  564. "cumulative_l4_checksum :%x"
  565. "cumulative_ip_length :%x"
  566. "service_code :%x"
  567. "priority_valid :%x",
  568. msdu_end->tcp_udp_chksum_fail_copy,
  569. msdu_end->ip_chksum_fail_copy,
  570. msdu_end->sa_idx,
  571. msdu_end->da_idx_or_sw_peer_id,
  572. msdu_end->msdu_drop,
  573. msdu_end->reo_destination_indication,
  574. msdu_end->flow_idx,
  575. msdu_end->reserved_12a,
  576. msdu_end->fse_metadata,
  577. msdu_end->cce_metadata,
  578. msdu_end->sa_sw_peer_id,
  579. msdu_end->aggregation_count,
  580. msdu_end->flow_aggregation_continuation,
  581. msdu_end->fisa_timeout,
  582. msdu_end->reserved_15a,
  583. msdu_end->cumulative_l4_checksum,
  584. msdu_end->cumulative_ip_length,
  585. msdu_end->service_code,
  586. msdu_end->priority_valid);
  587. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  588. "rx_msdu_end tlv (4/7)"
  589. "reserved_17a :%x"
  590. "msdu_length :%x"
  591. "ipsec_esp :%x"
  592. "l3_offset :%x"
  593. "ipsec_ah :%x"
  594. "l4_offset :%x"
  595. "msdu_number :%x"
  596. "decap_format :%x"
  597. "ipv4_proto :%x"
  598. "ipv6_proto :%x"
  599. "tcp_proto :%x"
  600. "udp_proto :%x"
  601. "ip_frag :%x"
  602. "tcp_only_ack :%x"
  603. "da_is_bcast_mcast :%x"
  604. "toeplitz_hash_sel :%x"
  605. "ip_fixed_header_valid:%x"
  606. "ip_extn_header_valid :%x"
  607. "tcp_udp_header_valid :%x",
  608. msdu_end->reserved_17a,
  609. msdu_end->msdu_length,
  610. msdu_end->ipsec_esp,
  611. msdu_end->l3_offset,
  612. msdu_end->ipsec_ah,
  613. msdu_end->l4_offset,
  614. msdu_end->msdu_number,
  615. msdu_end->decap_format,
  616. msdu_end->ipv4_proto,
  617. msdu_end->ipv6_proto,
  618. msdu_end->tcp_proto,
  619. msdu_end->udp_proto,
  620. msdu_end->ip_frag,
  621. msdu_end->tcp_only_ack,
  622. msdu_end->da_is_bcast_mcast,
  623. msdu_end->toeplitz_hash_sel,
  624. msdu_end->ip_fixed_header_valid,
  625. msdu_end->ip_extn_header_valid,
  626. msdu_end->tcp_udp_header_valid);
  627. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  628. "rx_msdu_end tlv (5/7)"
  629. "mesh_control_present :%x"
  630. "ldpc :%x"
  631. "ip4_protocol_ip6_next_header :%x"
  632. "toeplitz_hash_2_or_4 :%x"
  633. "flow_id_toeplitz :%x"
  634. "user_rssi :%x"
  635. "pkt_type :%x"
  636. "stbc :%x"
  637. "sgi :%x"
  638. "rate_mcs :%x"
  639. "receive_bandwidth :%x"
  640. "reception_type :%x"
  641. "mimo_ss_bitmap :%x"
  642. "ppdu_start_timestamp_31_0 :%x"
  643. "ppdu_start_timestamp_63_32 :%x"
  644. "sw_phy_meta_data :%x"
  645. "vlan_ctag_ci :%x"
  646. "vlan_stag_ci :%x"
  647. "first_mpdu :%x"
  648. "reserved_30a :%x"
  649. "mcast_bcast :%x",
  650. msdu_end->mesh_control_present,
  651. msdu_end->ldpc,
  652. msdu_end->ip4_protocol_ip6_next_header,
  653. msdu_end->toeplitz_hash_2_or_4,
  654. msdu_end->flow_id_toeplitz,
  655. msdu_end->user_rssi,
  656. msdu_end->pkt_type,
  657. msdu_end->stbc,
  658. msdu_end->sgi,
  659. msdu_end->rate_mcs,
  660. msdu_end->receive_bandwidth,
  661. msdu_end->reception_type,
  662. msdu_end->mimo_ss_bitmap,
  663. msdu_end->ppdu_start_timestamp_31_0,
  664. msdu_end->ppdu_start_timestamp_63_32,
  665. msdu_end->sw_phy_meta_data,
  666. msdu_end->vlan_ctag_ci,
  667. msdu_end->vlan_stag_ci,
  668. msdu_end->first_mpdu,
  669. msdu_end->reserved_30a,
  670. msdu_end->mcast_bcast);
  671. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  672. "rx_msdu_end tlv (6/7)"
  673. "ast_index_not_found :%x"
  674. "ast_index_timeout :%x"
  675. "power_mgmt :%x"
  676. "non_qos :%x"
  677. "null_data :%x"
  678. "mgmt_type :%x"
  679. "ctrl_type :%x"
  680. "more_data :%x"
  681. "eosp :%x"
  682. "a_msdu_error :%x"
  683. "fragment_flag:%x"
  684. "order:%x"
  685. "cce_match :%x"
  686. "overflow_err :%x"
  687. "msdu_length_err :%x"
  688. "tcp_udp_chksum_fail :%x"
  689. "ip_chksum_fail :%x"
  690. "sa_idx_invalid :%x"
  691. "da_idx_invalid :%x"
  692. "reserved_30b :%x",
  693. msdu_end->ast_index_not_found,
  694. msdu_end->ast_index_timeout,
  695. msdu_end->power_mgmt,
  696. msdu_end->non_qos,
  697. msdu_end->null_data,
  698. msdu_end->mgmt_type,
  699. msdu_end->ctrl_type,
  700. msdu_end->more_data,
  701. msdu_end->eosp,
  702. msdu_end->a_msdu_error,
  703. msdu_end->fragment_flag,
  704. msdu_end->order,
  705. msdu_end->cce_match,
  706. msdu_end->overflow_err,
  707. msdu_end->msdu_length_err,
  708. msdu_end->tcp_udp_chksum_fail,
  709. msdu_end->ip_chksum_fail,
  710. msdu_end->sa_idx_invalid,
  711. msdu_end->da_idx_invalid,
  712. msdu_end->reserved_30b);
  713. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  714. "rx_msdu_end tlv (7/7)"
  715. "rx_in_tx_decrypt_byp :%x"
  716. "encrypt_required :%x"
  717. "directed :%x"
  718. "buffer_fragment :%x"
  719. "mpdu_length_err :%x"
  720. "tkip_mic_err :%x"
  721. "decrypt_err :%x"
  722. "unencrypted_frame_err:%x"
  723. "fcs_err :%x"
  724. "reserved_31a :%x"
  725. "decrypt_status_code :%x"
  726. "rx_bitmap_not_updated:%x"
  727. "reserved_31b :%x"
  728. "msdu_done :%x",
  729. msdu_end->rx_in_tx_decrypt_byp,
  730. msdu_end->encrypt_required,
  731. msdu_end->directed,
  732. msdu_end->buffer_fragment,
  733. msdu_end->mpdu_length_err,
  734. msdu_end->tkip_mic_err,
  735. msdu_end->decrypt_err,
  736. msdu_end->unencrypted_frame_err,
  737. msdu_end->fcs_err,
  738. msdu_end->reserved_31a,
  739. msdu_end->decrypt_status_code,
  740. msdu_end->rx_bitmap_not_updated,
  741. msdu_end->reserved_31b,
  742. msdu_end->msdu_done);
  743. }
  744. #endif
  745. /**
  746. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  747. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  748. * @ dbg_level: log level.
  749. *
  750. * Return: void
  751. */
  752. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  753. uint8_t dbg_level)
  754. {
  755. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  756. hal_verbose_debug("\n---------------\n"
  757. "rx_pkt_hdr_tlv\n"
  758. "---------------\n"
  759. "phy_ppdu_id %lld ",
  760. pkt_hdr_tlv->phy_ppdu_id);
  761. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  762. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  763. }
  764. /**
  765. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  766. * human readable format.
  767. * @mpdu_start: pointer the rx_attention TLV in pkt.
  768. * @dbg_level: log level.
  769. *
  770. * Return: void
  771. */
  772. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  773. uint8_t dbg_level)
  774. {
  775. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  776. struct rx_mpdu_info *mpdu_info =
  777. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  778. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  779. "rx_mpdu_start tlv (1/5) - "
  780. "rx_reo_queue_desc_addr_31_0 :%x"
  781. "rx_reo_queue_desc_addr_39_32 :%x"
  782. "receive_queue_number:%x "
  783. "pre_delim_err_warning:%x "
  784. "first_delim_err:%x "
  785. "reserved_2a:%x "
  786. "pn_31_0:%x "
  787. "pn_63_32:%x "
  788. "pn_95_64:%x "
  789. "pn_127_96:%x "
  790. "epd_en:%x "
  791. "all_frames_shall_be_encrypted :%x"
  792. "encrypt_type:%x "
  793. "wep_key_width_for_variable_key :%x"
  794. "bssid_hit:%x "
  795. "bssid_number:%x "
  796. "tid:%x "
  797. "reserved_7a:%x "
  798. "peer_meta_data:%x ",
  799. mpdu_info->rx_reo_queue_desc_addr_31_0,
  800. mpdu_info->rx_reo_queue_desc_addr_39_32,
  801. mpdu_info->receive_queue_number,
  802. mpdu_info->pre_delim_err_warning,
  803. mpdu_info->first_delim_err,
  804. mpdu_info->reserved_2a,
  805. mpdu_info->pn_31_0,
  806. mpdu_info->pn_63_32,
  807. mpdu_info->pn_95_64,
  808. mpdu_info->pn_127_96,
  809. mpdu_info->epd_en,
  810. mpdu_info->all_frames_shall_be_encrypted,
  811. mpdu_info->encrypt_type,
  812. mpdu_info->wep_key_width_for_variable_key,
  813. mpdu_info->bssid_hit,
  814. mpdu_info->bssid_number,
  815. mpdu_info->tid,
  816. mpdu_info->reserved_7a,
  817. mpdu_info->peer_meta_data);
  818. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  819. "rx_mpdu_start tlv (2/5) - "
  820. "rxpcu_mpdu_filter_in_category :%x"
  821. "sw_frame_group_id:%x "
  822. "ndp_frame:%x "
  823. "phy_err:%x "
  824. "phy_err_during_mpdu_header :%x"
  825. "protocol_version_err:%x "
  826. "ast_based_lookup_valid:%x "
  827. "reserved_9a:%x "
  828. "phy_ppdu_id:%x "
  829. "ast_index:%x "
  830. "sw_peer_id:%x "
  831. "mpdu_frame_control_valid:%x "
  832. "mpdu_duration_valid:%x "
  833. "mac_addr_ad1_valid:%x "
  834. "mac_addr_ad2_valid:%x "
  835. "mac_addr_ad3_valid:%x "
  836. "mac_addr_ad4_valid:%x "
  837. "mpdu_sequence_control_valid :%x"
  838. "mpdu_qos_control_valid:%x "
  839. "mpdu_ht_control_valid:%x "
  840. "frame_encryption_info_valid :%x",
  841. mpdu_info->rxpcu_mpdu_filter_in_category,
  842. mpdu_info->sw_frame_group_id,
  843. mpdu_info->ndp_frame,
  844. mpdu_info->phy_err,
  845. mpdu_info->phy_err_during_mpdu_header,
  846. mpdu_info->protocol_version_err,
  847. mpdu_info->ast_based_lookup_valid,
  848. mpdu_info->reserved_9a,
  849. mpdu_info->phy_ppdu_id,
  850. mpdu_info->ast_index,
  851. mpdu_info->sw_peer_id,
  852. mpdu_info->mpdu_frame_control_valid,
  853. mpdu_info->mpdu_duration_valid,
  854. mpdu_info->mac_addr_ad1_valid,
  855. mpdu_info->mac_addr_ad2_valid,
  856. mpdu_info->mac_addr_ad3_valid,
  857. mpdu_info->mac_addr_ad4_valid,
  858. mpdu_info->mpdu_sequence_control_valid,
  859. mpdu_info->mpdu_qos_control_valid,
  860. mpdu_info->mpdu_ht_control_valid,
  861. mpdu_info->frame_encryption_info_valid);
  862. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  863. "rx_mpdu_start tlv (3/5) - "
  864. "mpdu_fragment_number:%x "
  865. "more_fragment_flag:%x "
  866. "reserved_11a:%x "
  867. "fr_ds:%x "
  868. "to_ds:%x "
  869. "encrypted:%x "
  870. "mpdu_retry:%x "
  871. "mpdu_sequence_number:%x "
  872. "key_id_octet:%x "
  873. "new_peer_entry:%x "
  874. "decrypt_needed:%x "
  875. "decap_type:%x "
  876. "rx_insert_vlan_c_tag_padding :%x"
  877. "rx_insert_vlan_s_tag_padding :%x"
  878. "strip_vlan_c_tag_decap:%x "
  879. "strip_vlan_s_tag_decap:%x "
  880. "pre_delim_count:%x "
  881. "ampdu_flag:%x "
  882. "bar_frame:%x "
  883. "raw_mpdu:%x "
  884. "reserved_12:%x "
  885. "mpdu_length:%x ",
  886. mpdu_info->mpdu_fragment_number,
  887. mpdu_info->more_fragment_flag,
  888. mpdu_info->reserved_11a,
  889. mpdu_info->fr_ds,
  890. mpdu_info->to_ds,
  891. mpdu_info->encrypted,
  892. mpdu_info->mpdu_retry,
  893. mpdu_info->mpdu_sequence_number,
  894. mpdu_info->key_id_octet,
  895. mpdu_info->new_peer_entry,
  896. mpdu_info->decrypt_needed,
  897. mpdu_info->decap_type,
  898. mpdu_info->rx_insert_vlan_c_tag_padding,
  899. mpdu_info->rx_insert_vlan_s_tag_padding,
  900. mpdu_info->strip_vlan_c_tag_decap,
  901. mpdu_info->strip_vlan_s_tag_decap,
  902. mpdu_info->pre_delim_count,
  903. mpdu_info->ampdu_flag,
  904. mpdu_info->bar_frame,
  905. mpdu_info->raw_mpdu,
  906. mpdu_info->reserved_12,
  907. mpdu_info->mpdu_length);
  908. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  909. "rx_mpdu_start tlv (4/5) - "
  910. "mpdu_length:%x "
  911. "first_mpdu:%x "
  912. "mcast_bcast:%x "
  913. "ast_index_not_found:%x "
  914. "ast_index_timeout:%x "
  915. "power_mgmt:%x "
  916. "non_qos:%x "
  917. "null_data:%x "
  918. "mgmt_type:%x "
  919. "ctrl_type:%x "
  920. "more_data:%x "
  921. "eosp:%x "
  922. "fragment_flag:%x "
  923. "order:%x "
  924. "u_apsd_trigger:%x "
  925. "encrypt_required:%x "
  926. "directed:%x "
  927. "amsdu_present:%x "
  928. "reserved_13:%x "
  929. "mpdu_frame_control_field:%x "
  930. "mpdu_duration_field:%x ",
  931. mpdu_info->mpdu_length,
  932. mpdu_info->first_mpdu,
  933. mpdu_info->mcast_bcast,
  934. mpdu_info->ast_index_not_found,
  935. mpdu_info->ast_index_timeout,
  936. mpdu_info->power_mgmt,
  937. mpdu_info->non_qos,
  938. mpdu_info->null_data,
  939. mpdu_info->mgmt_type,
  940. mpdu_info->ctrl_type,
  941. mpdu_info->more_data,
  942. mpdu_info->eosp,
  943. mpdu_info->fragment_flag,
  944. mpdu_info->order,
  945. mpdu_info->u_apsd_trigger,
  946. mpdu_info->encrypt_required,
  947. mpdu_info->directed,
  948. mpdu_info->amsdu_present,
  949. mpdu_info->reserved_13,
  950. mpdu_info->mpdu_frame_control_field,
  951. mpdu_info->mpdu_duration_field);
  952. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  953. "rx_mpdu_start tlv (5/5) - "
  954. "mac_addr_ad1_31_0:%x "
  955. "mac_addr_ad1_47_32:%x "
  956. "mac_addr_ad2_15_0:%x "
  957. "mac_addr_ad2_47_16:%x "
  958. "mac_addr_ad3_31_0:%x "
  959. "mac_addr_ad3_47_32:%x "
  960. "mpdu_sequence_control_field :%x"
  961. "mac_addr_ad4_31_0:%x "
  962. "mac_addr_ad4_47_32:%x "
  963. "mpdu_qos_control_field:%x "
  964. "mpdu_ht_control_field:%x "
  965. "vdev_id:%x "
  966. "service_code:%x "
  967. "priority_valid:%x "
  968. "reserved_23a:%x ",
  969. mpdu_info->mac_addr_ad1_31_0,
  970. mpdu_info->mac_addr_ad1_47_32,
  971. mpdu_info->mac_addr_ad2_15_0,
  972. mpdu_info->mac_addr_ad2_47_16,
  973. mpdu_info->mac_addr_ad3_31_0,
  974. mpdu_info->mac_addr_ad3_47_32,
  975. mpdu_info->mpdu_sequence_control_field,
  976. mpdu_info->mac_addr_ad4_31_0,
  977. mpdu_info->mac_addr_ad4_47_32,
  978. mpdu_info->mpdu_qos_control_field,
  979. mpdu_info->mpdu_ht_control_field,
  980. mpdu_info->vdev_id,
  981. mpdu_info->service_code,
  982. mpdu_info->priority_valid,
  983. mpdu_info->reserved_23a);
  984. }
  985. /**
  986. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  987. * @hal_soc_hdl: hal_soc handle
  988. * @buf: pointer the pkt buffer
  989. * @dbg_level: log level
  990. *
  991. * Return: void
  992. */
  993. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  994. uint8_t *buf, uint8_t dbg_level)
  995. {
  996. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  997. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  998. struct rx_mpdu_start *mpdu_start =
  999. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1000. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  1001. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  1002. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  1003. }
  1004. /**
  1005. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  1006. * elements from the rx tlvs
  1007. * @buf: start address of rx tlvs [Validated by caller]
  1008. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  1009. * [To be validated by caller]
  1010. *
  1011. * Return: None
  1012. */
  1013. static void
  1014. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  1015. void *mpdu_desc_info_hdl)
  1016. {
  1017. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  1018. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  1019. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1020. struct rx_mpdu_start *mpdu_start =
  1021. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1022. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1023. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  1024. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  1025. mpdu_info);
  1026. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  1027. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  1028. }
  1029. /**
  1030. * hal_reo_status_get_header_kiwi - Process reo desc info
  1031. * @d - Pointer to reo descriptior
  1032. * @b - tlv type info
  1033. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1034. *
  1035. * Return - none.
  1036. *
  1037. */
  1038. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  1039. void *h1)
  1040. {
  1041. uint64_t *d = (uint64_t *)ring_desc;
  1042. uint64_t val1 = 0;
  1043. struct hal_reo_status_header *h =
  1044. (struct hal_reo_status_header *)h1;
  1045. /* Offsets of descriptor fields defined in HW headers start
  1046. * from the field after TLV header
  1047. */
  1048. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1049. switch (b) {
  1050. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1051. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1052. STATUS_HEADER_REO_STATUS_NUMBER)];
  1053. break;
  1054. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1055. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1056. STATUS_HEADER_REO_STATUS_NUMBER)];
  1057. break;
  1058. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1059. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1060. STATUS_HEADER_REO_STATUS_NUMBER)];
  1061. break;
  1062. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1063. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1064. STATUS_HEADER_REO_STATUS_NUMBER)];
  1065. break;
  1066. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1067. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1068. STATUS_HEADER_REO_STATUS_NUMBER)];
  1069. break;
  1070. case HAL_REO_DESC_THRES_STATUS_TLV:
  1071. val1 =
  1072. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1073. STATUS_HEADER_REO_STATUS_NUMBER)];
  1074. break;
  1075. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1076. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1077. STATUS_HEADER_REO_STATUS_NUMBER)];
  1078. break;
  1079. default:
  1080. qdf_nofl_err("ERROR: Unknown tlv\n");
  1081. break;
  1082. }
  1083. h->cmd_num =
  1084. HAL_GET_FIELD(
  1085. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1086. val1);
  1087. h->exec_time =
  1088. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1089. CMD_EXECUTION_TIME, val1);
  1090. h->status =
  1091. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1092. REO_CMD_EXECUTION_STATUS, val1);
  1093. switch (b) {
  1094. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1095. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1096. STATUS_HEADER_TIMESTAMP)];
  1097. break;
  1098. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1099. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1100. STATUS_HEADER_TIMESTAMP)];
  1101. break;
  1102. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1103. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1104. STATUS_HEADER_TIMESTAMP)];
  1105. break;
  1106. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1107. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1108. STATUS_HEADER_TIMESTAMP)];
  1109. break;
  1110. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1111. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1112. STATUS_HEADER_TIMESTAMP)];
  1113. break;
  1114. case HAL_REO_DESC_THRES_STATUS_TLV:
  1115. val1 =
  1116. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1117. STATUS_HEADER_TIMESTAMP)];
  1118. break;
  1119. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1120. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1121. STATUS_HEADER_TIMESTAMP)];
  1122. break;
  1123. default:
  1124. qdf_nofl_err("ERROR: Unknown tlv\n");
  1125. break;
  1126. }
  1127. h->tstamp =
  1128. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1129. }
  1130. static
  1131. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  1132. {
  1133. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1134. }
  1135. static
  1136. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  1137. {
  1138. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1139. }
  1140. static
  1141. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  1142. {
  1143. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1144. }
  1145. static
  1146. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  1147. {
  1148. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1149. }
  1150. /*
  1151. * hal_rx_get_tlv_kiwi(): API to get the tlv
  1152. *
  1153. * @rx_tlv: TLV data extracted from the rx packet
  1154. * Return: uint8_t
  1155. */
  1156. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  1157. {
  1158. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  1159. }
  1160. /**
  1161. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  1162. * - process other receive info TLV
  1163. * @rx_tlv_hdr: pointer to TLV header
  1164. * @ppdu_info: pointer to ppdu_info
  1165. *
  1166. * Return: None
  1167. */
  1168. static
  1169. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  1170. void *ppdu_info_handle)
  1171. {
  1172. uint32_t tlv_tag, tlv_len;
  1173. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  1174. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1175. void *other_tlv_hdr = NULL;
  1176. void *other_tlv = NULL;
  1177. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  1178. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  1179. temp_len = 0;
  1180. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  1181. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  1182. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  1183. temp_len += other_tlv_len;
  1184. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1185. switch (other_tlv_tag) {
  1186. default:
  1187. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1188. "%s unhandled TLV type: %d, TLV len:%d",
  1189. __func__, other_tlv_tag, other_tlv_len);
  1190. break;
  1191. }
  1192. }
  1193. /**
  1194. * hal_reo_config_kiwi(): Set reo config parameters
  1195. * @soc: hal soc handle
  1196. * @reg_val: value to be set
  1197. * @reo_params: reo parameters
  1198. *
  1199. * Return: void
  1200. */
  1201. static
  1202. void hal_reo_config_kiwi(struct hal_soc *soc,
  1203. uint32_t reg_val,
  1204. struct hal_reo_params *reo_params)
  1205. {
  1206. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1207. }
  1208. /**
  1209. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  1210. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1211. *
  1212. * Return - Pointer to rx_msdu_desc_info structure.
  1213. *
  1214. */
  1215. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  1216. {
  1217. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1218. }
  1219. /**
  1220. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  1221. * @link_desc - Pointer to link desc
  1222. *
  1223. * Return - Pointer to rx_msdu_details structure
  1224. *
  1225. */
  1226. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  1227. {
  1228. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1229. }
  1230. /**
  1231. * hal_get_window_address_kiwi(): Function to get hp/tp address
  1232. * @hal_soc: Pointer to hal_soc
  1233. * @addr: address offset of register
  1234. *
  1235. * Return: modified address offset of register
  1236. */
  1237. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  1238. qdf_iomem_t addr)
  1239. {
  1240. return addr;
  1241. }
  1242. /**
  1243. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  1244. * ring remap register
  1245. * @hal_soc: Pointer to hal_soc
  1246. *
  1247. * Return: none.
  1248. */
  1249. static void
  1250. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  1251. {
  1252. /*
  1253. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1254. * frame routed to REO2SW0 ring.
  1255. */
  1256. uint32_t dst_remap_ix0 =
  1257. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  1258. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  1259. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  1260. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  1261. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  1262. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1263. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1264. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1265. uint32_t dst_remap_ix1 =
  1266. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  1267. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  1268. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  1269. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  1270. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  1271. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  1272. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1273. HAL_REG_WRITE(hal_soc,
  1274. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1275. REO_REG_REG_BASE),
  1276. dst_remap_ix0);
  1277. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1278. HAL_REG_READ(
  1279. hal_soc,
  1280. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1281. REO_REG_REG_BASE)));
  1282. HAL_REG_WRITE(hal_soc,
  1283. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1284. REO_REG_REG_BASE),
  1285. dst_remap_ix1);
  1286. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1287. HAL_REG_READ(
  1288. hal_soc,
  1289. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1290. REO_REG_REG_BASE)));
  1291. }
  1292. /**
  1293. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  1294. * for OOR and 2K-jump frames
  1295. * @hal_soc: HAL SoC handle
  1296. *
  1297. * Return: 1, since the register is set.
  1298. */
  1299. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  1300. {
  1301. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  1302. 1);
  1303. return 1;
  1304. }
  1305. /**
  1306. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  1307. * @fst: Pointer to the Rx Flow Search Table
  1308. * @table_offset: offset into the table where the flow is to be setup
  1309. * @flow: Flow Parameters
  1310. *
  1311. * Flow table entry fields are updated in host byte order, little endian order.
  1312. *
  1313. * Return: Success/Failure
  1314. */
  1315. static void *
  1316. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  1317. uint8_t *rx_flow)
  1318. {
  1319. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1320. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1321. uint8_t *fse;
  1322. bool fse_valid;
  1323. if (table_offset >= fst->max_entries) {
  1324. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1325. "HAL FSE table offset %u exceeds max entries %u",
  1326. table_offset, fst->max_entries);
  1327. return NULL;
  1328. }
  1329. fse = (uint8_t *)fst->base_vaddr +
  1330. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1331. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1332. if (fse_valid) {
  1333. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1334. "HAL FSE %pK already valid", fse);
  1335. return NULL;
  1336. }
  1337. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1338. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1339. (flow->tuple_info.src_ip_127_96));
  1340. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1341. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1342. (flow->tuple_info.src_ip_95_64));
  1343. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1344. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1345. (flow->tuple_info.src_ip_63_32));
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1348. (flow->tuple_info.src_ip_31_0));
  1349. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1350. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1351. (flow->tuple_info.dest_ip_127_96));
  1352. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1353. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1354. (flow->tuple_info.dest_ip_95_64));
  1355. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1356. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1357. (flow->tuple_info.dest_ip_63_32));
  1358. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1359. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1360. (flow->tuple_info.dest_ip_31_0));
  1361. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1362. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1363. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1364. (flow->tuple_info.dest_port));
  1365. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1366. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1367. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1368. (flow->tuple_info.src_port));
  1369. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1370. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1371. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1372. flow->tuple_info.l4_protocol);
  1373. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1374. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1375. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1376. flow->reo_destination_handler);
  1377. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1378. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1379. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1380. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1381. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1382. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1383. (flow->fse_metadata));
  1384. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1385. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1386. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1387. REO_DESTINATION_INDICATION,
  1388. flow->reo_destination_indication);
  1389. /* Reset all the other fields in FSE */
  1390. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1391. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1392. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1393. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1394. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1395. return fse;
  1396. }
  1397. static
  1398. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1399. uint32_t num_rings, uint32_t *remap1,
  1400. uint32_t *remap2)
  1401. {
  1402. switch (num_rings) {
  1403. /* should we have all the different possible ring configs */
  1404. default:
  1405. case 3:
  1406. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1407. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1408. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1409. HAL_REO_REMAP_IX2(ring_map[0], 19) |
  1410. HAL_REO_REMAP_IX2(ring_map[1], 20) |
  1411. HAL_REO_REMAP_IX2(ring_map[2], 21) |
  1412. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1413. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1414. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1415. HAL_REO_REMAP_IX3(ring_map[0], 25) |
  1416. HAL_REO_REMAP_IX3(ring_map[1], 26) |
  1417. HAL_REO_REMAP_IX3(ring_map[2], 27) |
  1418. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1419. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1420. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1421. HAL_REO_REMAP_IX3(ring_map[0], 31);
  1422. break;
  1423. case 4:
  1424. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1425. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1426. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1427. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1428. HAL_REO_REMAP_IX2(ring_map[0], 20) |
  1429. HAL_REO_REMAP_IX2(ring_map[1], 21) |
  1430. HAL_REO_REMAP_IX2(ring_map[2], 22) |
  1431. HAL_REO_REMAP_IX2(ring_map[3], 23);
  1432. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1433. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1434. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1435. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1436. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1437. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1438. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1439. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1440. break;
  1441. case 6:
  1442. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1443. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1444. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1445. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1446. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1447. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1448. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1449. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1450. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1451. HAL_REO_REMAP_IX3(ring_map[3], 25) |
  1452. HAL_REO_REMAP_IX3(ring_map[4], 26) |
  1453. HAL_REO_REMAP_IX3(ring_map[5], 27) |
  1454. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1455. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1456. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1457. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1458. break;
  1459. case 8:
  1460. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1461. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1462. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1463. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1464. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1465. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1466. HAL_REO_REMAP_IX2(ring_map[6], 22) |
  1467. HAL_REO_REMAP_IX2(ring_map[7], 23);
  1468. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1469. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1470. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1471. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1472. HAL_REO_REMAP_IX3(ring_map[4], 28) |
  1473. HAL_REO_REMAP_IX3(ring_map[5], 29) |
  1474. HAL_REO_REMAP_IX3(ring_map[6], 30) |
  1475. HAL_REO_REMAP_IX3(ring_map[7], 31);
  1476. break;
  1477. }
  1478. }
  1479. /* NUM TCL Bank registers in KIWI */
  1480. #define HAL_NUM_TCL_BANKS_KIWI 8
  1481. /**
  1482. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1483. *
  1484. * Returns: number of bank
  1485. */
  1486. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1487. {
  1488. return HAL_NUM_TCL_BANKS_KIWI;
  1489. }
  1490. /**
  1491. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1492. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1493. * @prev_pn: Buffer where the previous PN is to be populated.
  1494. * [To be validated by caller]
  1495. *
  1496. * Return: None
  1497. */
  1498. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1499. uint64_t *prev_pn)
  1500. {
  1501. struct reo_destination_ring_with_pn *reo_desc =
  1502. (struct reo_destination_ring_with_pn *)ring_desc;
  1503. *prev_pn = reo_desc->prev_pn_23_0;
  1504. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1505. }
  1506. /**
  1507. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1508. * @hal_soc_hdl: HAL SOC handle
  1509. * @offset: CMEM address
  1510. * @value: value to write
  1511. *
  1512. * Return: None.
  1513. */
  1514. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1515. uint32_t offset,
  1516. uint32_t value)
  1517. {
  1518. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1519. hal_write32_mb(hal, offset, value);
  1520. }
  1521. /**
  1522. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1523. * @chip_id: mlo chip_id
  1524. *
  1525. * Returns: RBM ID
  1526. */
  1527. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1528. {
  1529. return WBM_IDLE_DESC_LIST;
  1530. }
  1531. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1532. /**
  1533. * hal_get_first_wow_wakeup_packet_kiwi(): Function to get if the buffer
  1534. * is the first one that wakes up host from WoW.
  1535. *
  1536. * @buf: network buffer
  1537. *
  1538. * Dummy function for KIWI
  1539. *
  1540. * Returns: 1 to indicate it is first packet received that wakes up host from
  1541. * WoW. Otherwise 0
  1542. */
  1543. static inline uint8_t hal_get_first_wow_wakeup_packet_kiwi(uint8_t *buf)
  1544. {
  1545. return 0;
  1546. }
  1547. #endif
  1548. static uint16_t hal_get_rx_max_ba_window_kiwi(int tid)
  1549. {
  1550. return HAL_RX_BA_WINDOW_1024;
  1551. }
  1552. /**
  1553. * hal_get_reo_qdesc_size_kiwi()- Get the reo queue descriptor size
  1554. * from the give Block-Ack window size
  1555. * Return: reo queue descriptor size
  1556. */
  1557. static uint32_t hal_get_reo_qdesc_size_kiwi(uint32_t ba_window_size, int tid)
  1558. {
  1559. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1560. * NON_QOS_TID until HW issues are resolved.
  1561. */
  1562. if (tid != HAL_NON_QOS_TID)
  1563. ba_window_size = hal_get_rx_max_ba_window_kiwi(tid);
  1564. /* Return descriptor size corresponding to window size of 2 since
  1565. * we set ba_window_size to 2 while setting up REO descriptors as
  1566. * a WAR to get 2k jump exception aggregates are received without
  1567. * a BA session.
  1568. */
  1569. if (ba_window_size <= 1) {
  1570. if (tid != HAL_NON_QOS_TID)
  1571. return sizeof(struct rx_reo_queue) +
  1572. sizeof(struct rx_reo_queue_ext);
  1573. else
  1574. return sizeof(struct rx_reo_queue);
  1575. }
  1576. if (ba_window_size <= 105)
  1577. return sizeof(struct rx_reo_queue) +
  1578. sizeof(struct rx_reo_queue_ext);
  1579. if (ba_window_size <= 210)
  1580. return sizeof(struct rx_reo_queue) +
  1581. (2 * sizeof(struct rx_reo_queue_ext));
  1582. if (ba_window_size <= 256)
  1583. return sizeof(struct rx_reo_queue) +
  1584. (3 * sizeof(struct rx_reo_queue_ext));
  1585. return sizeof(struct rx_reo_queue) +
  1586. (10 * sizeof(struct rx_reo_queue_ext)) +
  1587. sizeof(struct rx_reo_queue_1k);
  1588. }
  1589. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1590. {
  1591. /* init and setup */
  1592. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1593. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1594. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1595. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1596. hal_soc->ops->hal_reo_set_err_dst_remap =
  1597. hal_reo_set_err_dst_remap_kiwi;
  1598. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1599. hal_reo_enable_pn_in_dest_kiwi;
  1600. /* Overwrite the default BE ops */
  1601. hal_soc->ops->hal_get_rx_max_ba_window = hal_get_rx_max_ba_window_kiwi;
  1602. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_kiwi;
  1603. /* tx */
  1604. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1605. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1606. hal_soc->ops->hal_tx_comp_get_status =
  1607. hal_tx_comp_get_status_generic_be;
  1608. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1609. hal_tx_init_cmd_credit_ring_kiwi;
  1610. /* rx */
  1611. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1612. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1613. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1614. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1615. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1616. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1617. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1618. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1619. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1620. hal_rx_dump_mpdu_start_tlv_kiwi;
  1621. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1622. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1623. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1624. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1625. hal_rx_tlv_reception_type_get_be;
  1626. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1627. hal_rx_msdu_end_da_idx_get_be;
  1628. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1629. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1630. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1631. hal_rx_link_desc_msdu0_ptr_kiwi;
  1632. hal_soc->ops->hal_reo_status_get_header =
  1633. hal_reo_status_get_header_kiwi;
  1634. hal_soc->ops->hal_rx_status_get_tlv_info =
  1635. hal_rx_status_get_tlv_info_wrapper_be;
  1636. hal_soc->ops->hal_rx_wbm_err_info_get =
  1637. hal_rx_wbm_err_info_get_generic_be;
  1638. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1639. hal_rx_priv_info_set_in_tlv_be;
  1640. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1641. hal_rx_priv_info_get_from_tlv_be;
  1642. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1643. hal_tx_set_pcp_tid_map_generic_be;
  1644. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1645. hal_tx_update_pcp_tid_generic_be;
  1646. hal_soc->ops->hal_tx_set_tidmap_prty =
  1647. hal_tx_update_tidmap_prty_generic_be;
  1648. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1649. hal_rx_get_rx_fragment_number_be;
  1650. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1651. hal_rx_tlv_da_is_mcbc_get_be;
  1652. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1653. hal_rx_tlv_sa_is_valid_get_be;
  1654. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1655. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1656. hal_rx_desc_is_first_msdu_be;
  1657. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1658. hal_rx_tlv_l3_hdr_padding_get_be;
  1659. hal_soc->ops->hal_rx_encryption_info_valid =
  1660. hal_rx_encryption_info_valid_be;
  1661. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1662. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1663. hal_rx_tlv_first_msdu_get_be;
  1664. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1665. hal_rx_tlv_da_is_valid_get_be;
  1666. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1667. hal_rx_tlv_last_msdu_get_be;
  1668. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1669. hal_rx_get_mpdu_mac_ad4_valid_be;
  1670. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1671. hal_rx_mpdu_start_sw_peer_id_get_be;
  1672. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1673. hal_rx_mpdu_peer_meta_data_get_be;
  1674. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1675. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1676. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1677. hal_rx_get_mpdu_frame_control_valid_be;
  1678. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1679. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1680. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1681. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1682. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1683. hal_rx_get_mpdu_sequence_control_valid_be;
  1684. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1685. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1686. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1687. hal_rx_hw_desc_get_ppduid_get_be;
  1688. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1689. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1690. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1691. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1692. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1693. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1694. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1695. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1696. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1697. hal_rx_get_mac_addr2_valid_be;
  1698. hal_soc->ops->hal_rx_get_filter_category =
  1699. hal_rx_get_filter_category_be;
  1700. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1701. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1702. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1703. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1704. hal_rx_msdu_flow_idx_invalid_be;
  1705. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1706. hal_rx_msdu_flow_idx_timeout_be;
  1707. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1708. hal_rx_msdu_fse_metadata_get_be;
  1709. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1710. hal_rx_msdu_cce_match_get_be;
  1711. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1712. hal_rx_msdu_cce_metadata_get_be;
  1713. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1714. hal_rx_msdu_get_flow_params_be;
  1715. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1716. hal_rx_tlv_get_tcp_chksum_be;
  1717. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1718. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1719. defined(WLAN_ENH_CFR_ENABLE)
  1720. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1721. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1722. #else
  1723. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1724. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1725. #endif
  1726. /* rx - msdu end fast path info fields */
  1727. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1728. hal_rx_msdu_packet_metadata_get_generic_be;
  1729. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1730. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1731. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1732. hal_rx_get_fisa_cumulative_ip_length_be;
  1733. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1734. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1735. hal_rx_get_flow_agg_continuation_be;
  1736. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1737. hal_rx_get_flow_agg_count_be;
  1738. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1739. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1740. hal_rx_mpdu_start_tlv_tag_valid_be;
  1741. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  1742. /* rx - TLV struct offsets */
  1743. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1744. hal_rx_msdu_end_offset_get_generic;
  1745. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1746. hal_rx_mpdu_start_offset_get_generic;
  1747. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1748. hal_rx_pkt_tlv_offset_get_generic;
  1749. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  1750. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1751. hal_rx_flow_get_tuple_info_be;
  1752. hal_soc->ops->hal_rx_flow_delete_entry =
  1753. hal_rx_flow_delete_entry_be;
  1754. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1755. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1756. hal_compute_reo_remap_ix2_ix3_kiwi;
  1757. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1758. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1759. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1760. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  1761. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1762. hal_rx_msdu_get_reo_destination_indication_be;
  1763. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  1764. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1765. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1766. hal_rx_msdu_is_wlan_mcast_generic_be;
  1767. hal_soc->ops->hal_rx_tlv_bw_get =
  1768. hal_rx_tlv_bw_get_be;
  1769. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1770. hal_rx_tlv_get_is_decrypted_be;
  1771. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1772. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1773. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1774. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1775. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1776. hal_rx_tlv_mpdu_len_err_get_be;
  1777. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1778. hal_rx_tlv_mpdu_fcs_err_get_be;
  1779. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1780. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1781. hal_rx_tlv_decrypt_err_get_be;
  1782. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1783. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1784. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1785. hal_rx_tlv_decap_format_get_be;
  1786. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1787. hal_rx_tlv_get_offload_info_be;
  1788. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1789. hal_rx_attn_phy_ppdu_id_get_be;
  1790. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1791. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1792. hal_rx_msdu_start_msdu_len_get_be;
  1793. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1794. hal_rx_get_frame_ctrl_field_be;
  1795. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1796. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1797. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1798. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1799. hal_rx_mpdu_info_ampdu_flag_get_be;
  1800. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1801. hal_rx_msdu_start_msdu_len_set_be;
  1802. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1803. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  1804. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1805. hal_rx_tlv_get_pn_num_be;
  1806. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1807. hal_get_reo_ent_desc_qdesc_addr_be;
  1808. hal_soc->ops->hal_rx_get_qdesc_addr =
  1809. hal_rx_get_qdesc_addr_be;
  1810. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1811. hal_set_reo_ent_desc_reo_dest_ind_be;
  1812. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  1813. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1814. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1815. hal_get_first_wow_wakeup_packet_kiwi;
  1816. #endif
  1817. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1818. };
  1819. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  1820. /* TODO: max_rings can populated by querying HW capabilities */
  1821. { /* REO_DST */
  1822. .start_ring_id = HAL_SRNG_REO2SW1,
  1823. .max_rings = 8,
  1824. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1825. .lmac_ring = FALSE,
  1826. .ring_dir = HAL_SRNG_DST_RING,
  1827. .nf_irq_support = true,
  1828. .reg_start = {
  1829. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1830. REO_REG_REG_BASE),
  1831. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1832. REO_REG_REG_BASE)
  1833. },
  1834. .reg_size = {
  1835. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1836. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1837. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1838. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1839. },
  1840. .max_size =
  1841. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1842. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1843. },
  1844. { /* REO_EXCEPTION */
  1845. /* Designating REO2SW0 ring as exception ring. */
  1846. .start_ring_id = HAL_SRNG_REO2SW0,
  1847. .max_rings = 1,
  1848. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1849. .lmac_ring = FALSE,
  1850. .ring_dir = HAL_SRNG_DST_RING,
  1851. .reg_start = {
  1852. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1853. REO_REG_REG_BASE),
  1854. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1855. REO_REG_REG_BASE)
  1856. },
  1857. /* Single ring - provide ring size if multiple rings of this
  1858. * type are supported
  1859. */
  1860. .reg_size = {},
  1861. .max_size =
  1862. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1863. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1864. },
  1865. { /* REO_REINJECT */
  1866. .start_ring_id = HAL_SRNG_SW2REO,
  1867. .max_rings = 1,
  1868. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1869. .lmac_ring = FALSE,
  1870. .ring_dir = HAL_SRNG_SRC_RING,
  1871. .reg_start = {
  1872. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1873. REO_REG_REG_BASE),
  1874. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1875. REO_REG_REG_BASE)
  1876. },
  1877. /* Single ring - provide ring size if multiple rings of this
  1878. * type are supported
  1879. */
  1880. .reg_size = {},
  1881. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1882. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1883. },
  1884. { /* REO_CMD */
  1885. .start_ring_id = HAL_SRNG_REO_CMD,
  1886. .max_rings = 1,
  1887. .entry_size = (sizeof(struct tlv_32_hdr) +
  1888. sizeof(struct reo_get_queue_stats)) >> 2,
  1889. .lmac_ring = FALSE,
  1890. .ring_dir = HAL_SRNG_SRC_RING,
  1891. .reg_start = {
  1892. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1893. REO_REG_REG_BASE),
  1894. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1895. REO_REG_REG_BASE),
  1896. },
  1897. /* Single ring - provide ring size if multiple rings of this
  1898. * type are supported
  1899. */
  1900. .reg_size = {},
  1901. .max_size =
  1902. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1903. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1904. },
  1905. { /* REO_STATUS */
  1906. .start_ring_id = HAL_SRNG_REO_STATUS,
  1907. .max_rings = 1,
  1908. .entry_size = (sizeof(struct tlv_32_hdr) +
  1909. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1910. .lmac_ring = FALSE,
  1911. .ring_dir = HAL_SRNG_DST_RING,
  1912. .reg_start = {
  1913. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1914. REO_REG_REG_BASE),
  1915. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1916. REO_REG_REG_BASE),
  1917. },
  1918. /* Single ring - provide ring size if multiple rings of this
  1919. * type are supported
  1920. */
  1921. .reg_size = {},
  1922. .max_size =
  1923. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1924. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1925. },
  1926. { /* TCL_DATA */
  1927. .start_ring_id = HAL_SRNG_SW2TCL1,
  1928. .max_rings = 5,
  1929. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1930. .lmac_ring = FALSE,
  1931. .ring_dir = HAL_SRNG_SRC_RING,
  1932. .reg_start = {
  1933. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1934. MAC_TCL_REG_REG_BASE),
  1935. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1936. MAC_TCL_REG_REG_BASE),
  1937. },
  1938. .reg_size = {
  1939. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1940. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1941. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1942. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1943. },
  1944. .max_size =
  1945. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1946. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1947. },
  1948. { /* TCL_CMD */
  1949. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1950. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  1951. .max_rings = 1,
  1952. #else
  1953. .max_rings = 0,
  1954. #endif
  1955. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1956. .lmac_ring = FALSE,
  1957. .ring_dir = HAL_SRNG_SRC_RING,
  1958. .reg_start = {
  1959. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1960. MAC_TCL_REG_REG_BASE),
  1961. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1962. MAC_TCL_REG_REG_BASE),
  1963. },
  1964. /* Single ring - provide ring size if multiple rings of this
  1965. * type are supported
  1966. */
  1967. .reg_size = {},
  1968. .max_size =
  1969. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1970. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1971. },
  1972. { /* TCL_STATUS */
  1973. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1974. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  1975. .max_rings = 1,
  1976. #else
  1977. .max_rings = 0,
  1978. #endif
  1979. /* confirm that TLV header is needed */
  1980. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1981. .lmac_ring = FALSE,
  1982. .ring_dir = HAL_SRNG_DST_RING,
  1983. .reg_start = {
  1984. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1985. MAC_TCL_REG_REG_BASE),
  1986. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1987. MAC_TCL_REG_REG_BASE),
  1988. },
  1989. /* Single ring - provide ring size if multiple rings of this
  1990. * type are supported
  1991. */
  1992. .reg_size = {},
  1993. .max_size =
  1994. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1995. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1996. },
  1997. { /* CE_SRC */
  1998. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1999. .max_rings = 12,
  2000. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2001. .lmac_ring = FALSE,
  2002. .ring_dir = HAL_SRNG_SRC_RING,
  2003. .reg_start = {
  2004. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2005. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2006. },
  2007. .reg_size = {
  2008. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2009. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2010. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2011. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2012. },
  2013. .max_size =
  2014. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  2015. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  2016. },
  2017. { /* CE_DST */
  2018. .start_ring_id = HAL_SRNG_CE_0_DST,
  2019. .max_rings = 12,
  2020. .entry_size = 8 >> 2,
  2021. /*TODO: entry_size above should actually be
  2022. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2023. * of struct ce_dst_desc in HW header files
  2024. */
  2025. .lmac_ring = FALSE,
  2026. .ring_dir = HAL_SRNG_SRC_RING,
  2027. .reg_start = {
  2028. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2029. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2030. },
  2031. .reg_size = {
  2032. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2033. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2034. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2035. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2036. },
  2037. .max_size =
  2038. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2039. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  2040. },
  2041. { /* CE_DST_STATUS */
  2042. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2043. .max_rings = 12,
  2044. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2045. .lmac_ring = FALSE,
  2046. .ring_dir = HAL_SRNG_DST_RING,
  2047. .reg_start = {
  2048. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2049. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2050. },
  2051. .reg_size = {
  2052. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2053. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2054. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2055. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2056. },
  2057. .max_size =
  2058. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2059. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2060. },
  2061. { /* WBM_IDLE_LINK */
  2062. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2063. .max_rings = 1,
  2064. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2065. .lmac_ring = FALSE,
  2066. .ring_dir = HAL_SRNG_SRC_RING,
  2067. .reg_start = {
  2068. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2069. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2070. },
  2071. /* Single ring - provide ring size if multiple rings of this
  2072. * type are supported
  2073. */
  2074. .reg_size = {},
  2075. .max_size =
  2076. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2077. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2078. },
  2079. { /* SW2WBM_RELEASE */
  2080. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2081. .max_rings = 1,
  2082. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2083. .lmac_ring = FALSE,
  2084. .ring_dir = HAL_SRNG_SRC_RING,
  2085. .reg_start = {
  2086. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2087. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2088. },
  2089. /* Single ring - provide ring size if multiple rings of this
  2090. * type are supported
  2091. */
  2092. .reg_size = {},
  2093. .max_size =
  2094. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2095. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2096. },
  2097. { /* WBM2SW_RELEASE */
  2098. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2099. .max_rings = 8,
  2100. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2101. .lmac_ring = FALSE,
  2102. .ring_dir = HAL_SRNG_DST_RING,
  2103. .nf_irq_support = true,
  2104. .reg_start = {
  2105. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2106. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2107. },
  2108. .reg_size = {
  2109. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2110. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2111. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2112. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2113. },
  2114. .max_size =
  2115. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2116. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2117. },
  2118. { /* RXDMA_BUF */
  2119. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2120. #ifdef IPA_OFFLOAD
  2121. .max_rings = 3,
  2122. #else
  2123. .max_rings = 2,
  2124. #endif
  2125. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2126. .lmac_ring = TRUE,
  2127. .ring_dir = HAL_SRNG_SRC_RING,
  2128. /* reg_start is not set because LMAC rings are not accessed
  2129. * from host
  2130. */
  2131. .reg_start = {},
  2132. .reg_size = {},
  2133. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2134. },
  2135. { /* RXDMA_DST */
  2136. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2137. .max_rings = 1,
  2138. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2139. .lmac_ring = TRUE,
  2140. .ring_dir = HAL_SRNG_DST_RING,
  2141. /* reg_start is not set because LMAC rings are not accessed
  2142. * from host
  2143. */
  2144. .reg_start = {},
  2145. .reg_size = {},
  2146. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2147. },
  2148. { /* RXDMA_MONITOR_BUF */
  2149. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2150. .max_rings = 1,
  2151. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2152. .lmac_ring = TRUE,
  2153. .ring_dir = HAL_SRNG_SRC_RING,
  2154. /* reg_start is not set because LMAC rings are not accessed
  2155. * from host
  2156. */
  2157. .reg_start = {},
  2158. .reg_size = {},
  2159. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2160. },
  2161. { /* RXDMA_MONITOR_STATUS */
  2162. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2163. .max_rings = 1,
  2164. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2165. .lmac_ring = TRUE,
  2166. .ring_dir = HAL_SRNG_SRC_RING,
  2167. /* reg_start is not set because LMAC rings are not accessed
  2168. * from host
  2169. */
  2170. .reg_start = {},
  2171. .reg_size = {},
  2172. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2173. },
  2174. { /* RXDMA_MONITOR_DST */
  2175. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2176. .max_rings = 1,
  2177. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2178. .lmac_ring = TRUE,
  2179. .ring_dir = HAL_SRNG_DST_RING,
  2180. /* reg_start is not set because LMAC rings are not accessed
  2181. * from host
  2182. */
  2183. .reg_start = {},
  2184. .reg_size = {},
  2185. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2186. },
  2187. { /* RXDMA_MONITOR_DESC */
  2188. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2189. .max_rings = 1,
  2190. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2191. .lmac_ring = TRUE,
  2192. .ring_dir = HAL_SRNG_SRC_RING,
  2193. /* reg_start is not set because LMAC rings are not accessed
  2194. * from host
  2195. */
  2196. .reg_start = {},
  2197. .reg_size = {},
  2198. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2199. },
  2200. { /* DIR_BUF_RX_DMA_SRC */
  2201. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2202. /*
  2203. * one ring is for spectral scan
  2204. * the other is for cfr
  2205. */
  2206. .max_rings = 2,
  2207. .entry_size = 2,
  2208. .lmac_ring = TRUE,
  2209. .ring_dir = HAL_SRNG_SRC_RING,
  2210. /* reg_start is not set because LMAC rings are not accessed
  2211. * from host
  2212. */
  2213. .reg_start = {},
  2214. .reg_size = {},
  2215. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2216. },
  2217. #ifdef WLAN_FEATURE_CIF_CFR
  2218. { /* WIFI_POS_SRC */
  2219. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2220. .max_rings = 1,
  2221. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2222. .lmac_ring = TRUE,
  2223. .ring_dir = HAL_SRNG_SRC_RING,
  2224. /* reg_start is not set because LMAC rings are not accessed
  2225. * from host
  2226. */
  2227. .reg_start = {},
  2228. .reg_size = {},
  2229. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2230. },
  2231. #endif
  2232. { /* REO2PPE */ 0},
  2233. { /* PPE2TCL */ 0},
  2234. { /* PPE_RELEASE */ 0},
  2235. { /* TX_MONITOR_BUF */ 0},
  2236. { /* TX_MONITOR_DST */ 0},
  2237. { /* SW2RXDMA_NEW */ 0},
  2238. };
  2239. /**
  2240. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  2241. * applicable only for KIWI
  2242. * @hal_soc: HAL Soc handle
  2243. *
  2244. * Return: None
  2245. */
  2246. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  2247. {
  2248. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2249. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2250. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2251. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2252. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2253. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2254. }
  2255. /**
  2256. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  2257. * offset and srng table
  2258. */
  2259. void hal_kiwi_attach(struct hal_soc *hal_soc)
  2260. {
  2261. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  2262. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2263. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  2264. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2265. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  2266. }