msm_vidc_internal.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MAX_HEIGHT 4320
  25. #define MAX_WIDTH 8192
  26. #define MIN_SUPPORTED_WIDTH 32
  27. #define MIN_SUPPORTED_HEIGHT 32
  28. #define DEFAULT_FPS 30
  29. #define MINIMUM_FPS 1
  30. #define MAXIMUM_FPS 960
  31. #define SINGLE_INPUT_BUFFER 1
  32. #define SINGLE_OUTPUT_BUFFER 1
  33. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  34. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_SUPPORTED_INSTANCES 16
  36. #define MAX_BSE_VPP_DELAY 6
  37. #define DEFAULT_BSE_VPP_DELAY 2
  38. #define MAX_CAP_PARENTS 16
  39. #define MAX_CAP_CHILDREN 16
  40. /* TODO
  41. * #define MAX_SUPERFRAME_COUNT 32
  42. */
  43. /* Maintains the number of FTB's between each FBD over a window */
  44. #define DCVS_FTB_WINDOW 16
  45. /* Superframe can have maximum of 32 frames */
  46. #define VIDC_SUPERFRAME_MAX 32
  47. #define COLOR_RANGE_UNSPECIFIED (-1)
  48. #define V4L2_EVENT_VIDC_BASE 10
  49. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  50. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  51. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  52. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  53. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  54. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  55. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  56. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  57. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  58. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  59. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  60. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  61. #define NUM_MBS_PER_FRAME(__height, __width) \
  62. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  63. #define IS_PRIV_CTRL(idx) ( \
  64. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  65. V4L2_CTRL_DRIVER_PRIV(idx))
  66. #define BUFFER_ALIGNMENT_SIZE(x) x
  67. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  68. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  69. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  70. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  71. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  72. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  73. /*
  74. * Convert Q16 number into Integer and Fractional part upto 2 places.
  75. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  76. * Integer part = 105752 / 65536 = 1;
  77. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  78. * Fractional part = 40216 * 100 / 65536 = 61;
  79. * Now convert to FP(1, 61, 100).
  80. */
  81. #define Q16_INT(q) ((q) >> 16)
  82. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  83. enum msm_vidc_domain_type {
  84. MSM_VIDC_ENCODER = BIT(0),
  85. MSM_VIDC_DECODER = BIT(1),
  86. };
  87. enum msm_vidc_codec_type {
  88. MSM_VIDC_H264 = BIT(0),
  89. MSM_VIDC_HEVC = BIT(1),
  90. MSM_VIDC_VP9 = BIT(2),
  91. MSM_VIDC_MPEG2 = BIT(3),
  92. };
  93. enum msm_vidc_colorformat_type {
  94. MSM_VIDC_FMT_NONE = 0,
  95. MSM_VIDC_FMT_NV12,
  96. MSM_VIDC_FMT_NV21,
  97. MSM_VIDC_FMT_NV12_UBWC,
  98. MSM_VIDC_FMT_NV12_P010,
  99. MSM_VIDC_FMT_NV12_TP10_UBWC,
  100. MSM_VIDC_FMT_RGBA8888,
  101. MSM_VIDC_FMT_RGBA8888_UBWC,
  102. };
  103. enum msm_vidc_buffer_type {
  104. MSM_VIDC_BUF_NONE = 0,
  105. MSM_VIDC_BUF_INPUT,
  106. MSM_VIDC_BUF_OUTPUT,
  107. MSM_VIDC_BUF_INPUT_META,
  108. MSM_VIDC_BUF_OUTPUT_META,
  109. MSM_VIDC_BUF_QUEUE,
  110. MSM_VIDC_BUF_BIN,
  111. MSM_VIDC_BUF_ARP,
  112. MSM_VIDC_BUF_COMV,
  113. MSM_VIDC_BUF_NON_COMV,
  114. MSM_VIDC_BUF_LINE,
  115. MSM_VIDC_BUF_DPB,
  116. MSM_VIDC_BUF_PERSIST,
  117. MSM_VIDC_BUF_VPSS,
  118. };
  119. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  120. enum msm_vidc_buffer_flags {
  121. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  122. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  123. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  124. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  125. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  126. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  127. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  128. };
  129. enum msm_vidc_buffer_attributes {
  130. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  131. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  132. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  133. MSM_VIDC_ATTR_QUEUED = BIT(3),
  134. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  135. };
  136. enum msm_vidc_buffer_region {
  137. MSM_VIDC_REGION_NONE = 0,
  138. MSM_VIDC_NON_SECURE,
  139. MSM_VIDC_SECURE_PIXEL,
  140. MSM_VIDC_SECURE_NONPIXEL,
  141. MSM_VIDC_SECURE_BITSTREAM,
  142. };
  143. enum msm_vidc_port_type {
  144. INPUT_PORT = 0,
  145. OUTPUT_PORT,
  146. INPUT_META_PORT,
  147. OUTPUT_META_PORT,
  148. MAX_PORT,
  149. };
  150. enum msm_vidc_stage_type {
  151. MSM_VIDC_STAGE_NONE = 0,
  152. MSM_VIDC_STAGE_1 = 1,
  153. MSM_VIDC_STAGE_2 = 2,
  154. };
  155. enum msm_vidc_pipe_type {
  156. MSM_VIDC_PIPE_NONE = 0,
  157. MSM_VIDC_PIPE_1 = 1,
  158. MSM_VIDC_PIPE_2 = 2,
  159. MSM_VIDC_PIPE_4 = 4,
  160. };
  161. enum msm_vidc_core_capability_type {
  162. CORE_CAP_NONE = 0,
  163. ENC_CODECS,
  164. DEC_CODECS,
  165. MAX_SESSION_COUNT,
  166. MAX_SECURE_SESSION_COUNT,
  167. MAX_LOAD,
  168. MAX_MBPF,
  169. MAX_MBPS,
  170. MAX_MBPF_HQ,
  171. MAX_MBPS_HQ,
  172. MAX_MBPF_B_FRAME,
  173. MAX_MBPS_B_FRAME,
  174. NUM_VPP_PIPE,
  175. SW_PC,
  176. SW_PC_DELAY,
  177. FW_UNLOAD,
  178. FW_UNLOAD_DELAY,
  179. HW_RESPONSE_TIMEOUT,
  180. DEBUG_TIMEOUT,
  181. PREFIX_BUF_COUNT_PIX,
  182. PREFIX_BUF_SIZE_PIX,
  183. PREFIX_BUF_COUNT_NON_PIX,
  184. PREFIX_BUF_SIZE_NON_PIX,
  185. PAGEFAULT_NON_FATAL,
  186. PAGETABLE_CACHING,
  187. DCVS,
  188. DECODE_BATCH,
  189. DECODE_BATCH_TIMEOUT,
  190. AV_SYNC_WINDOW_SIZE,
  191. CLK_FREQ_THRESHOLD,
  192. CORE_CAP_MAX,
  193. };
  194. enum msm_vidc_inst_capability_type {
  195. INST_CAP_NONE = 0,
  196. FRAME_WIDTH,
  197. FRAME_HEIGHT,
  198. PIX_FMTS,
  199. MIN_BUFFERS_INPUT,
  200. MIN_BUFFERS_OUTPUT,
  201. MBPF,
  202. MBPS,
  203. FRAME_RATE,
  204. SCALE_X,
  205. SCALE_Y,
  206. B_FRAME,
  207. POWER_SAVE_MBPS,
  208. BATCH_MBPF,
  209. BATCH_FRAME_RATE,
  210. LOSSLESS_FRAME_WIDTH,
  211. LOSSLESS_FRAME_HEIGHT,
  212. LOSSLESS_MBPF,
  213. ALL_INTRA_FRAME_RATE,
  214. HEVC_IMAGE_FRAME_WIDTH,
  215. HEVC_IMAGE_FRAME_HEIGHT,
  216. HEIC_IMAGE_FRAME_WIDTH,
  217. HEIC_IMAGE_FRAME_HEIGHT,
  218. MB_CYCLES_VSP,
  219. MB_CYCLES_VPP,
  220. MB_CYCLES_LP,
  221. MB_CYCLES_FW,
  222. MB_CYCLES_FW_VPP,
  223. HFLIP,
  224. VFLIP,
  225. PREPEND_SPSPPS_TO_IDR,
  226. REQUEST_I_FRAME,
  227. SLICE_INTERFACE,
  228. FRAME_RC,
  229. BITRATE_MODE,
  230. HEADER_MODE,
  231. GOP_SIZE,
  232. GOP_CLOSURE,
  233. BIT_RATE,
  234. SECURE_FRAME_WIDTH,
  235. SECURE_FRAME_HEIGHT,
  236. SECURE_MBPF,
  237. SECURE_MODE,
  238. BLUR_TYPES,
  239. BLUR_RESOLUTION,
  240. CSC_CUSTOM_MATRIX,
  241. HEIC,
  242. LOWLATENCY_MODE,
  243. LTR_COUNT,
  244. USE_LTR,
  245. MARK_LTR,
  246. BASELAYER_PRIORITY,
  247. IR_RANDOM,
  248. AU_DELIMITER,
  249. TIME_DELTA_BASED_RC,
  250. CONTENT_ADAPTIVE_CODING,
  251. BITRATE_BOOST,
  252. ROTATION,
  253. VBV_DELAY,
  254. MIN_FRAME_QP,
  255. MAX_FRAME_QP,
  256. HEVC_HIER_QP,
  257. I_FRAME_QP,
  258. P_FRAME_QP,
  259. I_FRAME_MIN_QP,
  260. I_FRAME_MAX_QP,
  261. P_FRAME_MIN_QP,
  262. P_FRAME_MAX_QP,
  263. B_FRAME_QP,
  264. B_FRAME_MIN_QP,
  265. B_FRAME_MAX_QP,
  266. HIER_CODING_TYPE,
  267. HIER_CODING_LAYER,
  268. L0_QP,
  269. L1_QP,
  270. L2_QP,
  271. L3_QP,
  272. L4_QP,
  273. L5_QP,
  274. PROFILE,
  275. LEVEL,
  276. HEVC_TIER,
  277. LF_MODE,
  278. LF_ALPHA,
  279. LF_BETA,
  280. LF_TC,
  281. LOSSLESS,
  282. L0_BR,
  283. L1_BR,
  284. L2_BR,
  285. L3_BR,
  286. L4_BR,
  287. L5_BR,
  288. SLICE_MAX_BYTES,
  289. SLICE_MAX_MB,
  290. SLICE_MODE,
  291. CABAC_BITRATE,
  292. MB_RC,
  293. TRANSFORM_8X8,
  294. ENTROPY_MODE,
  295. HIER_CODING,
  296. HIER_LAYER_QP,
  297. CHROMA_QP_INDEX_OFFSET,
  298. DISPLAY_DELAY_ENABLE,
  299. DISPLAY_DELAY,
  300. CONCEAL_COLOR_8BIT,
  301. CONCEAL_COLOR_10BIT,
  302. STAGE,
  303. PIPE,
  304. POC,
  305. CODED_FRAMES,
  306. BIT_DEPTH,
  307. CODEC_CONFIG,
  308. INST_CAP_MAX,
  309. };
  310. enum msm_vidc_inst_capability_flags {
  311. CAP_FLAG_NONE = 0,
  312. CAP_FLAG_ROOT = BIT(0),
  313. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  314. CAP_FLAG_MENU = BIT(2),
  315. CAP_FLAG_INPUT_PORT = BIT(3),
  316. CAP_FLAG_OUTPUT_PORT = BIT(4),
  317. };
  318. struct msm_vidc_inst_cap {
  319. enum msm_vidc_inst_capability_type cap;
  320. s32 min;
  321. s32 max;
  322. u32 step_or_mask;
  323. s32 value;
  324. u32 v4l2_id;
  325. u32 hfi_id;
  326. enum msm_vidc_inst_capability_flags flags;
  327. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  328. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  329. int (*adjust)(void *inst,
  330. struct v4l2_ctrl *ctrl);
  331. int (*set)(void *inst,
  332. enum msm_vidc_inst_capability_type cap_id);
  333. };
  334. struct msm_vidc_inst_capability {
  335. enum msm_vidc_domain_type domain;
  336. enum msm_vidc_codec_type codec;
  337. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  338. };
  339. struct msm_vidc_core_capability {
  340. enum msm_vidc_core_capability_type type;
  341. u32 value;
  342. };
  343. struct msm_vidc_inst_cap_entry {
  344. /* list of struct msm_vidc_inst_cap_entry */
  345. struct list_head list;
  346. enum msm_vidc_inst_capability_type cap_id;
  347. };
  348. enum efuse_purpose {
  349. SKU_VERSION = 0,
  350. };
  351. enum sku_version {
  352. SKU_VERSION_0 = 0,
  353. SKU_VERSION_1,
  354. SKU_VERSION_2,
  355. };
  356. enum msm_vidc_ssr_trigger_type {
  357. SSR_ERR_FATAL = 1,
  358. SSR_SW_DIV_BY_ZERO,
  359. SSR_HW_WDOG_IRQ,
  360. };
  361. enum msm_vidc_cache_op {
  362. MSM_VIDC_CACHE_CLEAN,
  363. MSM_VIDC_CACHE_INVALIDATE,
  364. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  365. };
  366. enum msm_vidc_dcvs_flags {
  367. MSM_VIDC_DCVS_INCR = BIT(0),
  368. MSM_VIDC_DCVS_DECR = BIT(1),
  369. };
  370. enum msm_vidc_clock_properties {
  371. CLOCK_PROP_HAS_SCALING = BIT(0),
  372. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  373. };
  374. enum profiling_points {
  375. FRAME_PROCESSING = 0,
  376. MAX_PROFILING_POINTS,
  377. };
  378. enum signal_session_response {
  379. SIGNAL_CMD_STOP_INPUT = 0,
  380. SIGNAL_CMD_STOP_OUTPUT,
  381. SIGNAL_CMD_CLOSE,
  382. MAX_SIGNAL,
  383. };
  384. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  385. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  386. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  387. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  388. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  389. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  390. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  391. #define HFI_MASK_QHDR_STATUS 0x000000FF
  392. #define VIDC_IFACEQ_NUMQ 3
  393. #define VIDC_IFACEQ_CMDQ_IDX 0
  394. #define VIDC_IFACEQ_MSGQ_IDX 1
  395. #define VIDC_IFACEQ_DBGQ_IDX 2
  396. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  397. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  398. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  399. struct hfi_queue_table_header {
  400. u32 qtbl_version;
  401. u32 qtbl_size;
  402. u32 qtbl_qhdr0_offset;
  403. u32 qtbl_qhdr_size;
  404. u32 qtbl_num_q;
  405. u32 qtbl_num_active_q;
  406. void *device_addr;
  407. char name[256];
  408. };
  409. struct hfi_queue_header {
  410. u32 qhdr_status;
  411. u32 qhdr_start_addr;
  412. u32 qhdr_type;
  413. u32 qhdr_q_size;
  414. u32 qhdr_pkt_size;
  415. u32 qhdr_pkt_drop_cnt;
  416. u32 qhdr_rx_wm;
  417. u32 qhdr_tx_wm;
  418. u32 qhdr_rx_req;
  419. u32 qhdr_tx_req;
  420. u32 qhdr_rx_irq_status;
  421. u32 qhdr_tx_irq_status;
  422. u32 qhdr_read_idx;
  423. u32 qhdr_write_idx;
  424. };
  425. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  426. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  427. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  428. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  429. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  430. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  431. (i * sizeof(struct hfi_queue_header)))
  432. #define QDSS_SIZE 4096
  433. #define SFR_SIZE 4096
  434. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  435. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  436. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  437. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  438. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  439. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  440. ALIGNED_QDSS_SIZE, SZ_1M)
  441. struct buf_count {
  442. u32 etb;
  443. u32 ftb;
  444. u32 fbd;
  445. u32 ebd;
  446. };
  447. struct profile_data {
  448. u32 start;
  449. u32 stop;
  450. u32 cumulative;
  451. char name[64];
  452. u32 sampling;
  453. u32 average;
  454. };
  455. struct msm_vidc_debug {
  456. struct profile_data pdata[MAX_PROFILING_POINTS];
  457. u32 profile;
  458. u32 samples;
  459. struct buf_count count;
  460. };
  461. struct msm_vidc_input_cr_data {
  462. struct list_head list;
  463. u32 index;
  464. u32 input_cr;
  465. };
  466. struct msm_vidc_timestamps {
  467. struct list_head list;
  468. u64 timestamp_us;
  469. u32 framerate;
  470. bool is_valid;
  471. };
  472. struct msm_vidc_session_idle {
  473. bool idle;
  474. u64 last_activity_time_ns;
  475. };
  476. struct msm_vidc_color_info {
  477. u32 colorspace;
  478. u32 ycbcr_enc;
  479. u32 xfer_func;
  480. u32 quantization;
  481. };
  482. struct msm_vidc_crop {
  483. u32 left;
  484. u32 top;
  485. u32 width;
  486. u32 height;
  487. };
  488. struct msm_vidc_properties {
  489. u32 frame_rate;
  490. u32 operating_rate;
  491. };
  492. struct msm_vidc_subscription_params {
  493. u32 bitstream_resolution;
  494. u64 crop_offsets;
  495. u32 bit_depth;
  496. u32 cabac;
  497. u32 coded_frames;
  498. u32 fw_min_count;
  499. u32 pic_order_cnt;
  500. u32 color_info;
  501. u32 profile;
  502. u32 level;
  503. u32 tier;
  504. };
  505. struct msm_vidc_decode_vpp_delay {
  506. bool enable;
  507. u32 size;
  508. };
  509. struct msm_vidc_decode_batch {
  510. bool enable;
  511. u32 size;
  512. struct delayed_work work;
  513. };
  514. struct msm_vidc_power {
  515. u32 buffer_counter;
  516. u32 min_threshold;
  517. u32 nom_threshold;
  518. u32 max_threshold;
  519. bool dcvs_mode;
  520. u32 dcvs_window;
  521. u64 min_freq;
  522. u64 curr_freq;
  523. u32 ddr_bw;
  524. u32 sys_cache_bw;
  525. u32 dcvs_flags;
  526. };
  527. struct msm_vidc_alloc {
  528. struct list_head list;
  529. enum msm_vidc_buffer_type type;
  530. enum msm_vidc_buffer_region region;
  531. u32 size;
  532. u8 cached:1;
  533. u8 secure:1;
  534. u8 map_kernel:1;
  535. struct dma_buf *dmabuf;
  536. void *kvaddr;
  537. };
  538. struct msm_vidc_allocations {
  539. struct list_head list; // list of "struct msm_vidc_alloc"
  540. };
  541. struct msm_vidc_map {
  542. struct list_head list;
  543. bool valid;
  544. enum msm_vidc_buffer_type type;
  545. enum msm_vidc_buffer_region region;
  546. struct dma_buf *dmabuf;
  547. u32 refcount;
  548. u64 device_addr;
  549. struct sg_table *table;
  550. struct dma_buf_attachment *attach;
  551. };
  552. struct msm_vidc_mappings {
  553. struct list_head list; // list of "struct msm_vidc_map"
  554. };
  555. struct msm_vidc_buffer {
  556. struct list_head list;
  557. bool valid;
  558. enum msm_vidc_buffer_type type;
  559. u32 index;
  560. int fd;
  561. u32 buffer_size;
  562. u32 data_offset;
  563. u32 data_size;
  564. u64 device_addr;
  565. void *dmabuf;
  566. u32 flags;
  567. u64 timestamp;
  568. enum msm_vidc_buffer_attributes attr;
  569. };
  570. struct msm_vidc_buffers {
  571. struct list_head list; // list of "struct msm_vidc_buffer"
  572. u32 min_count;
  573. u32 extra_count;
  574. u32 actual_count;
  575. u32 size;
  576. };
  577. struct msm_vidc_ssr {
  578. bool trigger;
  579. enum msm_vidc_ssr_trigger_type ssr_type;
  580. };
  581. #define call_mem_op(c, op, ...) \
  582. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  583. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  584. struct msm_vidc_memory_ops {
  585. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  586. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  587. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  588. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  589. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  590. enum msm_vidc_cache_op cache_op);
  591. };
  592. #endif // _MSM_VIDC_INTERNAL_H_