sde_encoder.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __SDE_ENCODER_H__
  20. #define __SDE_ENCODER_H__
  21. #include <drm/drm_crtc.h>
  22. #include <drm/drm_bridge.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_prop.h"
  25. #include "sde_hw_mdss.h"
  26. #include "sde_kms.h"
  27. #include "sde_connector.h"
  28. #include "sde_power_handle.h"
  29. /*
  30. * Two to anticipate panels that can do cmd/vid dynamic switching
  31. * plan is to create all possible physical encoder types, and switch between
  32. * them at runtime
  33. */
  34. #define NUM_PHYS_ENCODER_TYPES 2
  35. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  36. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  37. #define MAX_CHANNELS_PER_ENC 4
  38. #define SDE_ENCODER_FRAME_EVENT_DONE BIT(0)
  39. #define SDE_ENCODER_FRAME_EVENT_ERROR BIT(1)
  40. #define SDE_ENCODER_FRAME_EVENT_PANEL_DEAD BIT(2)
  41. #define SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE BIT(3)
  42. #define SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE BIT(4)
  43. #define SDE_ENCODER_FRAME_EVENT_CWB_DONE BIT(5)
  44. #define IDLE_POWERCOLLAPSE_DURATION (66 - 16/2)
  45. #define IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP (200 - 16/2)
  46. /* below this fps limit, timeouts are adjusted based on fps */
  47. #define DEFAULT_TIMEOUT_FPS_THRESHOLD 24
  48. #define SDE_ENC_IRQ_REGISTERED(phys_enc, idx) \
  49. ((!(phys_enc) || ((idx) < 0) || ((idx) >= INTR_IDX_MAX)) ? \
  50. 0 : ((phys_enc)->irq[(idx)].irq_idx >= 0))
  51. #define DEFAULT_MIN_FPS 10
  52. /**
  53. * Encoder functions and data types
  54. * @intfs: Interfaces this encoder is using, INTF_MODE_NONE if unused
  55. * @wbs: Writebacks this encoder is using, INTF_MODE_NONE if unused
  56. * @needs_cdm: Encoder requests a CDM based on pixel format conversion needs
  57. * @display_num_of_h_tiles: Number of horizontal tiles in case of split
  58. * interface
  59. * @display_type: Type of the display
  60. * @topology: Topology of the display
  61. * @comp_info: Compression parameters information
  62. */
  63. struct sde_encoder_hw_resources {
  64. enum sde_intf_mode intfs[INTF_MAX];
  65. enum sde_intf_mode wbs[WB_MAX];
  66. bool needs_cdm;
  67. u32 display_num_of_h_tiles;
  68. enum sde_connector_display display_type;
  69. struct msm_display_topology topology;
  70. struct msm_compression_info *comp_info;
  71. };
  72. /**
  73. * sde_encoder_kickoff_params - info encoder requires at kickoff
  74. * @affected_displays: bitmask, bit set means the ROI of the commit lies within
  75. * the bounds of the physical display at the bit index
  76. * @recovery_events_enabled: indicates status of client for recoovery events
  77. * @frame_trigger_mode: indicates frame trigger mode
  78. */
  79. struct sde_encoder_kickoff_params {
  80. unsigned long affected_displays;
  81. bool recovery_events_enabled;
  82. enum frame_trigger_mode_type frame_trigger_mode;
  83. };
  84. /*
  85. * enum sde_enc_rc_states - states that the resource control maintains
  86. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  87. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  88. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  89. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  90. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  91. */
  92. enum sde_enc_rc_states {
  93. SDE_ENC_RC_STATE_OFF,
  94. SDE_ENC_RC_STATE_PRE_OFF,
  95. SDE_ENC_RC_STATE_ON,
  96. SDE_ENC_RC_STATE_MODESET,
  97. SDE_ENC_RC_STATE_IDLE
  98. };
  99. /*
  100. * enum sde_sim_qsync_frame - simulated QSYNC frame type
  101. * @SDE_SIM_QSYNC_FRAME_NOMINAL: Frame is triggered early and TE must come at nominal frame rate.
  102. * @SDE_SIM_QSYNC_FRAME_EARLY_OR_LATE: Frame could be triggered early or late and TE must adjust
  103. * accordingly.
  104. * @SDE_SIM_QSYNC_FRAME_TIMEOUT: Frame is triggered too late and TE must adjust to the
  105. * minimum QSYNC FPS.
  106. */
  107. enum sde_sim_qsync_frame {
  108. SDE_SIM_QSYNC_FRAME_NOMINAL,
  109. SDE_SIM_QSYNC_FRAME_EARLY_OR_LATE,
  110. SDE_SIM_QSYNC_FRAME_TIMEOUT
  111. };
  112. /*
  113. * enum sde_sim_qsync_event - events that simulates a QSYNC panel
  114. * @SDE_SIM_QSYNC_EVENT_FRAME_DETECTED: Event when DDIC is detecting a frame.
  115. * @SDE_SIM_QSYNC_EVENT_TE_TRIGGER: Event when DDIC is triggering TE signal.
  116. */
  117. enum sde_sim_qsync_event {
  118. SDE_SIM_QSYNC_EVENT_FRAME_DETECTED,
  119. SDE_SIM_QSYNC_EVENT_TE_TRIGGER
  120. };
  121. /* Frame rate value to trigger the watchdog TE in 200 us */
  122. #define SDE_SIM_QSYNC_IMMEDIATE_FPS 5000
  123. /**
  124. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  125. * encoders. Virtual encoder manages one "logical" display. Physical
  126. * encoders manage one intf block, tied to a specific panel/sub-panel.
  127. * Virtual encoder defers as much as possible to the physical encoders.
  128. * Virtual encoder registers itself with the DRM Framework as the encoder.
  129. * @base: drm_encoder base class for registration with DRM
  130. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  131. * @bus_scaling_client: Client handle to the bus scaling interface
  132. * @te_source: vsync source pin information
  133. * @num_phys_encs: Actual number of physical encoders contained.
  134. * @phys_encs: Container of physical encoders managed.
  135. * @phys_vid_encs: Video physical encoders for panel mode switch.
  136. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  137. * @cur_master: Pointer to the current master in this mode. Optimization
  138. * Only valid after enable. Cleared as disable.
  139. * @hw_pp Handle to the pingpong blocks used for the display. No.
  140. * pingpong blocks can be different than num_phys_encs.
  141. * @hw_dsc: Array of DSC block handles used for the display.
  142. * @hw_vdc: Array of VDC block handles used for the display.
  143. * @cur_channel_cnt Number of data channels currently used for the display
  144. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  145. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  146. * for partial update right-only cases, such as pingpong
  147. * split where virtual pingpong does not generate IRQs
  148. * @qdss_status: indicate if qdss is modified since last update
  149. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  150. * notification of the VBLANK
  151. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  152. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  153. * all CTL paths
  154. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  155. * @debugfs_root: Debug file system root file node
  156. * @enc_lock: Lock around physical encoder create/destroy and
  157. access.
  158. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  159. * done with frame processing
  160. * @crtc_frame_event_cb: callback handler for frame event
  161. * @crtc_frame_event_cb_data: callback handler private data
  162. * @rsc_client: rsc client pointer
  163. * @rsc_state_init: boolean to indicate rsc config init
  164. * @disp_info: local copy of msm_display_info struct
  165. * @misr_enable: misr enable/disable status
  166. * @misr_reconfigure: boolean entry indicates misr reconfigure status
  167. * @misr_frame_count: misr frame count before start capturing the data
  168. * @idle_pc_enabled: indicate if idle power collapse is enabled
  169. * currently. This can be controlled by user-mode
  170. * @restore_te_rd_ptr: flag to indicate that te read pointer value must
  171. * be restored after idle power collapse
  172. * @rc_lock: resource control mutex lock to protect
  173. * virt encoder over various state changes
  174. * @rc_state: resource controller state
  175. * @delayed_off_work: delayed worker to schedule disabling of
  176. * clks and resources after IDLE_TIMEOUT time.
  177. * @early_wakeup_work: worker to handle early wakeup event
  178. * @input_event_work: worker to handle input device touch events
  179. * @esd_trigger_work: worker to handle esd trigger events
  180. * @input_handler: handler for input device events
  181. * @topology: topology of the display
  182. * @vblank_enabled: boolean to track userspace vblank vote
  183. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  184. * @frame_trigger_mode: frame trigger mode indication for command mode
  185. * display
  186. * @dynamic_hdr_updated: flag to indicate if mempool was unchanged
  187. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  188. * @cur_conn_roi: current connector roi
  189. * @prv_conn_roi: previous connector roi to optimize if unchanged
  190. * @crtc pointer to drm_crtc
  191. * @fal10_veto_override: software override for micro idle fal10 veto
  192. * @recovery_events_enabled: status of hw recovery feature enable by client
  193. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  194. * after power collapse
  195. * @pm_qos_cpu_req: qos request for all cpu core frequency
  196. * @valid_cpu_mask: actual voted cpu core mask
  197. * @mode_info: stores the current mode and should be used
  198. * only in commit phase
  199. * @delay_kickoff boolean to delay the kickoff, used in case
  200. * of esd attack to ensure esd workqueue detects
  201. * the previous frame transfer completion before
  202. * next update is triggered.
  203. * @autorefresh_solver_disable It tracks if solver state is disabled from this
  204. * encoder due to autorefresh concurrency.
  205. * @ctl_done_supported boolean flag to indicate the availability of
  206. * ctl done irq support for the hardware
  207. * @dynamic_irqs_config bitmask config to enable encoder dynamic irqs
  208. */
  209. struct sde_encoder_virt {
  210. struct drm_encoder base;
  211. spinlock_t enc_spinlock;
  212. struct mutex vblank_ctl_lock;
  213. uint32_t bus_scaling_client;
  214. uint32_t display_num_of_h_tiles;
  215. uint32_t te_source;
  216. unsigned int num_phys_encs;
  217. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  218. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  219. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  220. struct sde_encoder_phys *cur_master;
  221. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  222. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  223. struct sde_hw_vdc *hw_vdc[MAX_CHANNELS_PER_ENC];
  224. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  225. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  226. enum sde_vdc dirty_vdc_ids[MAX_CHANNELS_PER_ENC];
  227. u32 cur_channel_cnt;
  228. bool intfs_swapped;
  229. bool qdss_status;
  230. void (*crtc_vblank_cb)(void *data, ktime_t ts);
  231. void *crtc_vblank_cb_data;
  232. struct dentry *debugfs_root;
  233. struct mutex enc_lock;
  234. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  235. void (*crtc_frame_event_cb)(void *data, u32 event, ktime_t ts);
  236. struct sde_kms_frame_event_cb_data crtc_frame_event_cb_data;
  237. struct sde_rsc_client *rsc_client;
  238. bool rsc_state_init;
  239. struct msm_display_info disp_info;
  240. atomic_t misr_enable;
  241. bool misr_reconfigure;
  242. u32 misr_frame_count;
  243. bool idle_pc_enabled;
  244. bool input_event_enabled;
  245. struct mutex rc_lock;
  246. enum sde_enc_rc_states rc_state;
  247. struct kthread_delayed_work delayed_off_work;
  248. struct kthread_work early_wakeup_work;
  249. struct kthread_work input_event_work;
  250. struct kthread_work esd_trigger_work;
  251. struct input_handler *input_handler;
  252. bool vblank_enabled;
  253. bool idle_pc_restore;
  254. bool restore_te_rd_ptr;
  255. enum frame_trigger_mode_type frame_trigger_mode;
  256. bool dynamic_hdr_updated;
  257. struct sde_rsc_cmd_config rsc_config;
  258. struct sde_rect cur_conn_roi;
  259. struct sde_rect prv_conn_roi;
  260. struct drm_crtc *crtc;
  261. bool fal10_veto_override;
  262. bool recovery_events_enabled;
  263. bool elevated_ahb_vote;
  264. struct dev_pm_qos_request pm_qos_cpu_req[NR_CPUS];
  265. struct cpumask valid_cpu_mask;
  266. struct msm_mode_info mode_info;
  267. bool delay_kickoff;
  268. bool autorefresh_solver_disable;
  269. bool ctl_done_supported;
  270. unsigned long dynamic_irqs_config;
  271. };
  272. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  273. /**
  274. * sde_encoder_get_hw_resources - Populate table of required hardware resources
  275. * @encoder: encoder pointer
  276. * @hw_res: resource table to populate with encoder required resources
  277. * @conn_state: report hw reqs based on this proposed connector state
  278. */
  279. void sde_encoder_get_hw_resources(struct drm_encoder *encoder,
  280. struct sde_encoder_hw_resources *hw_res,
  281. struct drm_connector_state *conn_state);
  282. /**
  283. * sde_encoder_early_wakeup - early wake up display
  284. * @encoder: encoder pointer
  285. */
  286. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc);
  287. /**
  288. * sde_encoder_register_vblank_callback - provide callback to encoder that
  289. * will be called on the next vblank.
  290. * @encoder: encoder pointer
  291. * @cb: callback pointer, provide NULL to deregister and disable IRQs
  292. * @data: user data provided to callback
  293. */
  294. void sde_encoder_register_vblank_callback(struct drm_encoder *encoder,
  295. void (*cb)(void *, ktime_t), void *data);
  296. /**
  297. * sde_encoder_register_frame_event_callback - provide callback to encoder that
  298. * will be called after the request is complete, or other events.
  299. * @encoder: encoder pointer
  300. * @cb: callback pointer, provide NULL to deregister
  301. * @crtc: pointer to drm_crtc object interested in frame events
  302. */
  303. void sde_encoder_register_frame_event_callback(struct drm_encoder *encoder,
  304. void (*cb)(void *, u32, ktime_t), struct drm_crtc *crtc);
  305. /**
  306. * sde_encoder_get_rsc_client - gets the rsc client state for primary
  307. * for primary display.
  308. * @encoder: encoder pointer
  309. */
  310. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *encoder);
  311. /**
  312. * sde_encoder_poll_line_counts - poll encoder line counts for start of frame
  313. * @encoder: encoder pointer
  314. * @Returns: zero on success
  315. */
  316. int sde_encoder_poll_line_counts(struct drm_encoder *encoder);
  317. /**
  318. * sde_encoder_prepare_for_kickoff - schedule double buffer flip of the ctl
  319. * path (i.e. ctl flush and start) at next appropriate time.
  320. * Immediately: if no previous commit is outstanding.
  321. * Delayed: Block until next trigger can be issued.
  322. * @encoder: encoder pointer
  323. * @params: kickoff time parameters
  324. * @Returns: Zero on success, last detected error otherwise
  325. */
  326. int sde_encoder_prepare_for_kickoff(struct drm_encoder *encoder,
  327. struct sde_encoder_kickoff_params *params);
  328. /**
  329. * sde_encoder_trigger_kickoff_pending - Clear the flush bits from previous
  330. * kickoff and trigger the ctl prepare progress for command mode display.
  331. * @encoder: encoder pointer
  332. */
  333. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *encoder);
  334. /**
  335. * sde_encoder_kickoff - trigger a double buffer flip of the ctl path
  336. * (i.e. ctl flush and start) immediately.
  337. * @encoder: encoder pointer
  338. * @config_changed: if true new configuration is applied on the control path
  339. */
  340. void sde_encoder_kickoff(struct drm_encoder *encoder, bool config_changed);
  341. /**
  342. * sde_encoder_wait_for_event - Waits for encoder events
  343. * @encoder: encoder pointer
  344. * @event: event to wait for
  345. * MSM_ENC_COMMIT_DONE - Wait for hardware to have flushed the current pending
  346. * frames to hardware at a vblank or wr_ptr_start
  347. * Encoders will map this differently depending on the
  348. * panel type.
  349. * vid mode -> vsync_irq
  350. * cmd mode -> wr_ptr_start_irq
  351. * MSM_ENC_TX_COMPLETE - Wait for the hardware to transfer all the pixels to
  352. * the panel. Encoders will map this differently
  353. * depending on the panel type.
  354. * vid mode -> vsync_irq
  355. * cmd mode -> pp_done
  356. * Returns: 0 on success, -EWOULDBLOCK if already signaled, error otherwise
  357. */
  358. int sde_encoder_wait_for_event(struct drm_encoder *drm_encoder,
  359. enum msm_event_wait event);
  360. /**
  361. * sde_encoder_idle_request - request for idle request to avoid 4 vsync cycle
  362. * to turn off the clocks.
  363. * @encoder: encoder pointer
  364. * Returns: 0 on success, errorcode otherwise
  365. */
  366. int sde_encoder_idle_request(struct drm_encoder *drm_enc);
  367. /*
  368. * sde_encoder_get_fps - get interface frame rate of the given encoder
  369. * @encoder: Pointer to drm encoder object
  370. */
  371. u32 sde_encoder_get_fps(struct drm_encoder *encoder);
  372. /*
  373. * sde_encoder_get_intf_mode - get interface mode of the given encoder
  374. * @encoder: Pointer to drm encoder object
  375. */
  376. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder);
  377. /*
  378. * sde_encoder_get_frame_count - get hardware frame count of the given encoder
  379. * @encoder: Pointer to drm encoder object
  380. */
  381. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder);
  382. /**
  383. * sde_encoder_get_avr_status - get combined avr_status from all intfs for given virt encoder
  384. * @drm_enc: Pointer to drm encoder structure
  385. */
  386. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc);
  387. /*
  388. * sde_encoder_get_vblank_timestamp - get the last vsync timestamp
  389. * @encoder: Pointer to drm encoder object
  390. * @tvblank: vblank timestamp
  391. */
  392. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  393. ktime_t *tvblank);
  394. /**
  395. * sde_encoder_idle_pc_enter - control enable/disable VSYNC_IN_EN & cache display status at ipc
  396. * @encoder: encoder pointer
  397. */
  398. void sde_encoder_idle_pc_enter(struct drm_encoder *encoder);
  399. /**
  400. * sde_encoder_virt_restore - restore the encoder configs
  401. * @encoder: encoder pointer
  402. */
  403. void sde_encoder_virt_restore(struct drm_encoder *encoder);
  404. /**
  405. * sde_encoder_is_dsc_merge - check if encoder is in DSC merge mode
  406. * @drm_enc: Pointer to drm encoder object
  407. * @Return: true if encoder is in DSC merge mode
  408. */
  409. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc);
  410. /**
  411. * sde_encoder_check_curr_mode - check if given mode is supported or not
  412. * @drm_enc: Pointer to drm encoder object
  413. * @mode: Mode to be checked
  414. * @Return: true if it is cmd mode
  415. */
  416. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode);
  417. /**
  418. * sde_encoder_init - initialize virtual encoder object
  419. * @dev: Pointer to drm device structure
  420. * @disp_info: Pointer to display information structure
  421. * Returns: Pointer to newly created drm encoder
  422. */
  423. struct drm_encoder *sde_encoder_init(
  424. struct drm_device *dev,
  425. struct msm_display_info *disp_info);
  426. /**
  427. * sde_encoder_destroy - destroy previously initialized virtual encoder
  428. * @drm_enc: Pointer to previously created drm encoder structure
  429. */
  430. void sde_encoder_destroy(struct drm_encoder *drm_enc);
  431. /**
  432. * sde_encoder_prepare_commit - prepare encoder at the very beginning of an
  433. * atomic commit, before any registers are written
  434. * @drm_enc: Pointer to previously created drm encoder structure
  435. */
  436. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc);
  437. /**
  438. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  439. * device bootup when cont_splash is enabled
  440. * @drm_enc: Pointer to drm encoder structure
  441. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  442. * @enable: boolean indicates enable or displae state of splash
  443. * @Return: true if successful in updating the encoder structure
  444. */
  445. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  446. struct sde_splash_display *splash_display, bool enable);
  447. /**
  448. * sde_encoder_display_failure_notification - update sde encoder state for
  449. * esd timeout or other display failure notification. This event flows from
  450. * dsi, sde_connector to sde_encoder.
  451. *
  452. * This api must not be called from crtc_commit (display) thread because it
  453. * requests the flush work on same thread. It is called from esd check thread
  454. * based on current design.
  455. *
  456. * TODO: manage the event at sde_kms level for forward processing.
  457. * @drm_enc: Pointer to drm encoder structure
  458. * @skip_pre_kickoff: Caller can avoid pre_kickoff if it is triggering this
  459. * event only to switch the panel TE to watchdog mode.
  460. * @Return: true if successful in updating the encoder structure
  461. */
  462. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  463. bool skip_pre_kickoff);
  464. /**
  465. * sde_encoder_recovery_events_enabled - checks if client has enabled
  466. * sw recovery mechanism for this connector
  467. * @drm_enc: Pointer to drm encoder structure
  468. * @Return: true if enabled
  469. */
  470. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder);
  471. /**
  472. * sde_encoder_enable_recovery_event - handler to enable the sw recovery
  473. * for this connector
  474. * @drm_enc: Pointer to drm encoder structure
  475. */
  476. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder);
  477. /**
  478. * sde_encoder_in_clone_mode - checks if underlying phys encoder is in clone
  479. * mode or independent display mode. ref@ WB in Concurrent writeback mode.
  480. * @drm_enc: Pointer to drm encoder structure
  481. * @Return: true if successful in updating the encoder structure
  482. */
  483. bool sde_encoder_in_clone_mode(struct drm_encoder *enc);
  484. /**
  485. * sde_encoder_set_clone_mode - cwb in wb phys enc is enabled.
  486. * drm_enc: Pointer to drm encoder structure
  487. * drm_crtc_state: Pointer to drm_crtc_state
  488. */
  489. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  490. struct drm_crtc_state *crtc_state);
  491. /*
  492. * sde_encoder_is_cwb_disabling - check if cwb encoder disable is pending
  493. * @drm_enc: Pointer to drm encoder structure
  494. * @drm_crtc: Pointer to drm crtc structure
  495. * @Return: true if cwb encoder disable is pending
  496. */
  497. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  498. struct drm_crtc *drm_crtc);
  499. /**
  500. * sde_encoder_is_primary_display - checks if underlying display is primary
  501. * display or not.
  502. * @drm_enc: Pointer to drm encoder structure
  503. * @Return: true if it is primary display. false otherwise
  504. */
  505. bool sde_encoder_is_primary_display(struct drm_encoder *enc);
  506. /**
  507. * sde_encoder_is_built_in_display - checks if underlying display is built in
  508. * display or not.
  509. * @drm_enc: Pointer to drm encoder structure
  510. * @Return: true if it is a built in display. false otherwise
  511. */
  512. bool sde_encoder_is_built_in_display(struct drm_encoder *enc);
  513. /**
  514. * sde_encoder_check_ctl_done_support - checks if ctl_done irq is available
  515. * for the display
  516. * @drm_enc: Pointer to drm encoder structure
  517. * @Return: true if scheduler update is enabled
  518. */
  519. static inline bool sde_encoder_check_ctl_done_support(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  522. return sde_enc && sde_enc->ctl_done_supported;
  523. }
  524. /**
  525. * sde_encoder_is_dsi_display - checks if underlying display is DSI
  526. * display or not.
  527. * @drm_enc: Pointer to drm encoder structure
  528. * @Return: true if it is a dsi display. false otherwise
  529. */
  530. bool sde_encoder_is_dsi_display(struct drm_encoder *enc);
  531. /**
  532. * sde_encoder_control_idle_pc - control enable/disable of idle power collapse
  533. * @drm_enc: Pointer to drm encoder structure
  534. * @enable: enable/disable flag
  535. */
  536. void sde_encoder_control_idle_pc(struct drm_encoder *enc, bool enable);
  537. /**
  538. * sde_encoder_in_cont_splash - checks if display is in continuous splash
  539. * @drm_enc: Pointer to drm encoder structure
  540. * @Return: true if display in continuous splash
  541. */
  542. int sde_encoder_in_cont_splash(struct drm_encoder *enc);
  543. /**
  544. * sde_encoder_helper_hw_reset - hw reset helper function
  545. * @drm_enc: Pointer to drm encoder structure
  546. */
  547. void sde_encoder_needs_hw_reset(struct drm_encoder *enc);
  548. /**
  549. * sde_encoder_uidle_enable - control enable/disable of uidle
  550. * @drm_enc: Pointer to drm encoder structure
  551. * @enable: enable/disable flag
  552. */
  553. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable);
  554. /**
  555. * sde_encoder_irq_control - control enable/disable of IRQ's
  556. * @drm_enc: Pointer to drm encoder structure
  557. * @enable: enable/disable flag
  558. */
  559. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable);
  560. /**sde_encoder_get_connector - get connector corresponding to encoder
  561. * @dev: Pointer to drm device structure
  562. * @drm_enc: Pointer to drm encoder structure
  563. * Returns: drm connector if found, null if not found
  564. */
  565. struct drm_connector *sde_encoder_get_connector(struct drm_device *dev,
  566. struct drm_encoder *drm_enc);
  567. /**sde_encoder_needs_dsc_disable - indicates if dsc should be disabled
  568. * based on previous topology
  569. * @drm_enc: Pointer to drm encoder structure
  570. */
  571. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc);
  572. /**
  573. * sde_encoder_get_transfer_time - get the mdp transfer time in usecs
  574. * @drm_enc: Pointer to drm encoder structure
  575. * @transfer_time_us: Pointer to store the output value
  576. */
  577. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  578. u32 *transfer_time_us);
  579. /**
  580. * sde_encoder_helper_update_out_fence_txq - updates hw-fence tx queue
  581. * @sde_enc: Pointer to sde encoder structure
  582. * @is_vid: Boolean to indicate if is video-mode
  583. */
  584. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid);
  585. /*
  586. * sde_encoder_get_dfps_maxfps - get dynamic FPS max frame rate of
  587. the given encoder
  588. * @encoder: Pointer to drm encoder object
  589. */
  590. static inline u32 sde_encoder_get_dfps_maxfps(struct drm_encoder *drm_enc)
  591. {
  592. struct sde_encoder_virt *sde_enc;
  593. if (!drm_enc) {
  594. SDE_ERROR("invalid encoder\n");
  595. return 0;
  596. }
  597. sde_enc = to_sde_encoder_virt(drm_enc);
  598. return sde_enc->mode_info.dfps_maxfps;
  599. }
  600. /**
  601. * sde_encoder_virt_reset - delay encoder virt reset
  602. * @drm_enc: Pointer to drm encoder structure
  603. */
  604. void sde_encoder_virt_reset(struct drm_encoder *drm_enc);
  605. /**
  606. * sde_encoder_calc_last_vsync_timestamp - read last HW vsync timestamp counter
  607. * and calculate the corresponding vsync ktime. Return ktime_get
  608. * when HW support is not available
  609. * @drm_enc: Pointer to drm encoder structure
  610. */
  611. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc);
  612. /**
  613. * sde_encoder_cancel_delayed_work - cancel delayed off work for encoder
  614. * @drm_enc: Pointer to drm encoder structure
  615. */
  616. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder);
  617. /**
  618. * sde_encoder_get_kms - retrieve the kms from encoder
  619. * @drm_enc: Pointer to drm encoder structure
  620. */
  621. static inline struct sde_kms *sde_encoder_get_kms(struct drm_encoder *drm_enc)
  622. {
  623. struct msm_drm_private *priv;
  624. if (!drm_enc || !drm_enc->dev) {
  625. SDE_ERROR("invalid encoder\n");
  626. return NULL;
  627. }
  628. priv = drm_enc->dev->dev_private;
  629. if (!priv || !priv->kms) {
  630. SDE_ERROR("invalid kms\n");
  631. return NULL;
  632. }
  633. return to_sde_kms(priv->kms);
  634. }
  635. /*
  636. * sde_encoder_is_widebus_enabled - check if widebus is enabled for current mode
  637. * @drm_enc: Pointer to drm encoder structure
  638. * @Return: true if widebus is enabled for current mode
  639. */
  640. static inline bool sde_encoder_is_widebus_enabled(struct drm_encoder *drm_enc)
  641. {
  642. struct sde_encoder_virt *sde_enc;
  643. if (!drm_enc)
  644. return false;
  645. sde_enc = to_sde_encoder_virt(drm_enc);
  646. return sde_enc->mode_info.wide_bus_en;
  647. }
  648. /*
  649. * sde_encoder_is_line_insertion_supported - get line insertion
  650. * feature bit value from panel
  651. * @drm_enc: Pointer to drm encoder structure
  652. * @Return: line insertion support status
  653. */
  654. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc);
  655. /**
  656. * sde_encoder_get_hw_ctl - gets hw ctl from the connector
  657. * @c_conn: sde connector
  658. * @Return: pointer to the hw ctl from the encoder upon success, otherwise null
  659. */
  660. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn);
  661. /*
  662. * sde_encoder_get_programmed_fetch_time - gets the programmable fetch time for video encoders
  663. * @drm_enc: Pointer to drm encoder structure
  664. * @Return: programmable fetch time in microseconds
  665. */
  666. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *encoder);
  667. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc);
  668. /**
  669. * sde_encoder_misr_sign_event_notify - collect MISR, check with previous value
  670. * if change then notify to client with custom event
  671. * @drm_enc: pointer to drm encoder
  672. */
  673. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc);
  674. /**
  675. * sde_encoder_register_misr_event - register or deregister MISR event
  676. * @drm_enc: pointer to drm encoder
  677. * @val: indicates register or deregister
  678. */
  679. static inline int sde_encoder_register_misr_event(struct drm_encoder *drm_enc, bool val)
  680. {
  681. struct sde_encoder_virt *sde_enc = NULL;
  682. if (!drm_enc)
  683. return -EINVAL;
  684. sde_enc = to_sde_encoder_virt(drm_enc);
  685. atomic_set(&sde_enc->misr_enable, val);
  686. /*
  687. * To setup MISR ctl reg, set misr_reconfigure as true.
  688. * MISR is calculated for the specific number of frames.
  689. */
  690. if (atomic_read(&sde_enc->misr_enable)) {
  691. sde_enc->misr_reconfigure = true;
  692. sde_enc->misr_frame_count = 1;
  693. }
  694. return 0;
  695. }
  696. #endif /* __SDE_ENCODER_H__ */