dp_tx.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /*
  47. * default_dscp_tid_map - Default DSCP-TID mapping
  48. *
  49. * DSCP TID AC
  50. * 000000 0 WME_AC_BE
  51. * 001000 1 WME_AC_BK
  52. * 010000 1 WME_AC_BK
  53. * 011000 0 WME_AC_BE
  54. * 100000 5 WME_AC_VI
  55. * 101000 5 WME_AC_VI
  56. * 110000 6 WME_AC_VO
  57. * 111000 6 WME_AC_VO
  58. */
  59. static uint8_t default_dscp_tid_map[64] = {
  60. 0, 0, 0, 0, 0, 0, 0, 0,
  61. 1, 1, 1, 1, 1, 1, 1, 1,
  62. 1, 1, 1, 1, 1, 1, 1, 1,
  63. 0, 0, 0, 0, 0, 0, 0, 0,
  64. 5, 5, 5, 5, 5, 5, 5, 5,
  65. 5, 5, 5, 5, 5, 5, 5, 5,
  66. 6, 6, 6, 6, 6, 6, 6, 6,
  67. 6, 6, 6, 6, 6, 6, 6, 6,
  68. };
  69. /**
  70. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  71. * @vdev: DP Virtual device handle
  72. * @nbuf: Buffer pointer
  73. * @queue: queue ids container for nbuf
  74. *
  75. * TX packet queue has 2 instances, software descriptors id and dma ring id
  76. * Based on tx feature and hardware configuration queue id combination could be
  77. * different.
  78. * For example -
  79. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  80. * With no XPS,lock based resource protection, Descriptor pool ids are different
  81. * for each vdev, dma ring id will be same as single pdev id
  82. *
  83. * Return: None
  84. */
  85. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  86. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  87. {
  88. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  89. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  90. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  91. "%s, pool_id:%d ring_id: %d\n",
  92. __func__, queue->desc_pool_id, queue->ring_id);
  93. return;
  94. }
  95. /**
  96. * dp_tx_desc_release() - Release Tx Descriptor
  97. * @tx_desc : Tx Descriptor
  98. * @desc_pool_id: Descriptor Pool ID
  99. *
  100. * Deallocate all resources attached to Tx descriptor and free the Tx
  101. * descriptor.
  102. *
  103. * Return:
  104. */
  105. static void
  106. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  107. {
  108. struct dp_pdev *pdev = tx_desc->pdev;
  109. struct dp_soc *soc;
  110. uint8_t comp_status = 0;
  111. qdf_assert(pdev);
  112. soc = pdev->soc;
  113. DP_STATS_INC(tx_desc->vdev, tx_i.freed.num, 1);
  114. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  115. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  116. qdf_atomic_dec(&pdev->num_tx_outstanding);
  117. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  118. qdf_atomic_dec(&pdev->num_tx_exception);
  119. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  120. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  121. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  122. else
  123. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  124. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  125. "Tx Completion Release desc %d status %d outstanding %d\n",
  126. tx_desc->id, comp_status,
  127. qdf_atomic_read(&pdev->num_tx_outstanding));
  128. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  129. return;
  130. }
  131. /**
  132. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  133. * @vdev: DP vdev Handle
  134. * @nbuf: skb
  135. * @align_pad: Alignment Pad bytes to be added in frame header before adding HTT
  136. * metadata
  137. *
  138. * Prepares and fills HTT metadata in the frame pre-header for special frames
  139. * that should be transmitted using varying transmit parameters.
  140. * There are 2 VDEV modes that currently needs this special metadata -
  141. * 1) Mesh Mode
  142. * 2) DSRC Mode
  143. *
  144. * Return: HTT metadata size
  145. *
  146. */
  147. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  148. uint8_t align_pad, uint32_t *meta_data)
  149. {
  150. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  151. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  152. uint8_t htt_desc_size = 0;
  153. uint8_t *hdr = NULL;
  154. qdf_nbuf_unshare(nbuf);
  155. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  156. /*
  157. * Metadata - HTT MSDU Extension header
  158. */
  159. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  160. if (vdev->mesh_vdev) {
  161. /* Fill and add HTT metaheader */
  162. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size + align_pad);
  163. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  164. } else if (vdev->opmode == wlan_op_mode_ocb) {
  165. /* Todo - Add support for DSRC */
  166. }
  167. return htt_desc_size;
  168. }
  169. /**
  170. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  171. * @tso_seg: TSO segment to process
  172. * @ext_desc: Pointer to MSDU extension descriptor
  173. *
  174. * Return: void
  175. */
  176. #if defined(FEATURE_TSO)
  177. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  178. void *ext_desc)
  179. {
  180. uint8_t num_frag;
  181. uint32_t *buf_ptr;
  182. uint32_t tso_flags;
  183. /*
  184. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  185. * tcp_flag_mask
  186. *
  187. * Checksum enable flags are set in TCL descriptor and not in Extension
  188. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  189. */
  190. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  191. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  192. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  193. tso_seg->tso_flags.ip_len);
  194. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  195. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  196. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  197. uint32_t lo = 0;
  198. uint32_t hi = 0;
  199. qdf_dmaaddr_to_32s(
  200. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  201. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  202. tso_seg->tso_frags[num_frag].length);
  203. }
  204. return;
  205. }
  206. #else
  207. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  208. void *ext_desc)
  209. {
  210. return;
  211. }
  212. #endif
  213. /**
  214. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  215. * @vdev: virtual device handle
  216. * @msdu: network buffer
  217. * @msdu_info: meta data associated with the msdu
  218. *
  219. * Return: QDF_STATUS_SUCCESS success
  220. */
  221. #if defined(FEATURE_TSO)
  222. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  223. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  224. {
  225. struct qdf_tso_seg_elem_t *tso_seg;
  226. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  227. struct dp_soc *soc = vdev->pdev->soc;
  228. struct qdf_tso_info_t *tso_info;
  229. tso_info = &msdu_info->u.tso_info;
  230. tso_info->curr_seg = NULL;
  231. tso_info->tso_seg_list = NULL;
  232. tso_info->num_segs = num_seg;
  233. msdu_info->frm_type = dp_tx_frm_tso;
  234. while (num_seg) {
  235. tso_seg = dp_tx_tso_desc_alloc(
  236. soc, msdu_info->tx_queue.desc_pool_id);
  237. if (tso_seg) {
  238. tso_seg->next = tso_info->tso_seg_list;
  239. tso_info->tso_seg_list = tso_seg;
  240. num_seg--;
  241. } else {
  242. struct qdf_tso_seg_elem_t *next_seg;
  243. struct qdf_tso_seg_elem_t *free_seg =
  244. tso_info->tso_seg_list;
  245. while (free_seg) {
  246. next_seg = free_seg->next;
  247. dp_tx_tso_desc_free(soc,
  248. msdu_info->tx_queue.desc_pool_id,
  249. free_seg);
  250. free_seg = next_seg;
  251. }
  252. return QDF_STATUS_E_NOMEM;
  253. }
  254. }
  255. msdu_info->num_seg =
  256. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  257. tso_info->curr_seg = tso_info->tso_seg_list;
  258. return QDF_STATUS_SUCCESS;
  259. }
  260. #else
  261. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  262. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  263. {
  264. return QDF_STATUS_E_NOMEM;
  265. }
  266. #endif
  267. /**
  268. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  269. * @vdev: DP Vdev handle
  270. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  271. * @desc_pool_id: Descriptor Pool ID
  272. *
  273. * Return:
  274. */
  275. static
  276. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  277. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  278. {
  279. uint8_t i;
  280. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  281. struct dp_tx_seg_info_s *seg_info;
  282. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  283. struct dp_soc *soc = vdev->pdev->soc;
  284. /* Allocate an extension descriptor */
  285. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  286. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  287. if (!msdu_ext_desc)
  288. return NULL;
  289. if (qdf_unlikely(vdev->mesh_vdev)) {
  290. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  291. &msdu_info->meta_data[0],
  292. sizeof(struct htt_tx_msdu_desc_ext2_t));
  293. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  294. }
  295. switch (msdu_info->frm_type) {
  296. case dp_tx_frm_sg:
  297. case dp_tx_frm_me:
  298. case dp_tx_frm_raw:
  299. seg_info = msdu_info->u.sg_info.curr_seg;
  300. /* Update the buffer pointers in MSDU Extension Descriptor */
  301. for (i = 0; i < seg_info->frag_cnt; i++) {
  302. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  303. seg_info->frags[i].paddr_lo,
  304. seg_info->frags[i].paddr_hi,
  305. seg_info->frags[i].len);
  306. }
  307. break;
  308. case dp_tx_frm_tso:
  309. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  310. &cached_ext_desc[0]);
  311. break;
  312. default:
  313. break;
  314. }
  315. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  316. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  317. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  318. msdu_ext_desc->vaddr);
  319. return msdu_ext_desc;
  320. }
  321. /**
  322. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  323. * @vdev: DP vdev handle
  324. * @nbuf: skb
  325. * @desc_pool_id: Descriptor pool ID
  326. * Allocate and prepare Tx descriptor with msdu information.
  327. *
  328. * Return: Pointer to Tx Descriptor on success,
  329. * NULL on failure
  330. */
  331. static
  332. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  333. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  334. uint32_t *meta_data)
  335. {
  336. QDF_STATUS status;
  337. uint8_t align_pad;
  338. uint8_t is_exception = 0;
  339. uint8_t htt_hdr_size;
  340. struct ether_header *eh;
  341. struct dp_tx_desc_s *tx_desc;
  342. struct dp_pdev *pdev = vdev->pdev;
  343. struct dp_soc *soc = pdev->soc;
  344. /* Flow control/Congestion Control processing */
  345. status = dp_tx_flow_control(vdev);
  346. if (QDF_STATUS_E_RESOURCES == status) {
  347. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  348. "%s Tx Resource Full\n", __func__);
  349. /* TODO Stop Tx Queues */
  350. }
  351. /* Allocate software Tx descriptor */
  352. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  353. if (qdf_unlikely(!tx_desc)) {
  354. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  355. "%s Tx Desc Alloc Failed\n", __func__);
  356. return NULL;
  357. }
  358. /* Flow control/Congestion Control counters */
  359. qdf_atomic_inc(&pdev->num_tx_outstanding);
  360. /* Initialize the SW tx descriptor */
  361. tx_desc->nbuf = nbuf;
  362. tx_desc->frm_type = dp_tx_frm_std;
  363. tx_desc->tx_encap_type = vdev->tx_encap_type;
  364. tx_desc->vdev = vdev;
  365. tx_desc->pdev = pdev;
  366. tx_desc->msdu_ext_desc = NULL;
  367. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  368. qdf_nbuf_map_nbytes_single(soc->osdev, nbuf,
  369. QDF_DMA_TO_DEVICE, qdf_nbuf_len(nbuf)))) {
  370. /* Handle failure */
  371. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  372. "qdf_nbuf_map_nbytes_single failed\n");
  373. goto failure;
  374. }
  375. align_pad = ((unsigned long) qdf_nbuf_mapped_paddr_get(nbuf)) & 0x7;
  376. tx_desc->pkt_offset = align_pad;
  377. /*
  378. * For special modes (vdev_type == ocb or mesh), data frames should be
  379. * transmitted using varying transmit parameters (tx spec) which include
  380. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  381. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  382. * These frames are sent as exception packets to firmware.
  383. */
  384. if (qdf_unlikely(vdev->mesh_vdev ||
  385. (vdev->opmode == wlan_op_mode_ocb))) {
  386. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  387. align_pad, meta_data);
  388. tx_desc->pkt_offset += htt_hdr_size;
  389. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  390. is_exception = 1;
  391. }
  392. if (qdf_unlikely(vdev->nawds_enabled)) {
  393. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  394. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  395. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  396. is_exception = 1;
  397. }
  398. }
  399. #if !TQM_BYPASS_WAR
  400. if (is_exception)
  401. #endif
  402. {
  403. /* Temporary WAR due to TQM VP issues */
  404. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  405. qdf_atomic_inc(&pdev->num_tx_exception);
  406. }
  407. return tx_desc;
  408. failure:
  409. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  410. qdf_nbuf_len(nbuf));
  411. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  412. dp_tx_desc_release(tx_desc, desc_pool_id);
  413. return NULL;
  414. }
  415. /**
  416. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  417. * @vdev: DP vdev handle
  418. * @nbuf: skb
  419. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  420. * @desc_pool_id : Descriptor Pool ID
  421. *
  422. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  423. * information. For frames wth fragments, allocate and prepare
  424. * an MSDU extension descriptor
  425. *
  426. * Return: Pointer to Tx Descriptor on success,
  427. * NULL on failure
  428. */
  429. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  430. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  431. uint8_t desc_pool_id)
  432. {
  433. struct dp_tx_desc_s *tx_desc;
  434. QDF_STATUS status;
  435. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  436. struct dp_pdev *pdev = vdev->pdev;
  437. struct dp_soc *soc = pdev->soc;
  438. /* Flow control/Congestion Control processing */
  439. status = dp_tx_flow_control(vdev);
  440. if (QDF_STATUS_E_RESOURCES == status) {
  441. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  442. "%s Tx Resource Full\n", __func__);
  443. /* TODO Stop Tx Queues */
  444. }
  445. /* Allocate software Tx descriptor */
  446. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  447. if (!tx_desc)
  448. return NULL;
  449. /* Flow control/Congestion Control counters */
  450. qdf_atomic_inc(&pdev->num_tx_outstanding);
  451. /* Initialize the SW tx descriptor */
  452. tx_desc->nbuf = nbuf;
  453. tx_desc->frm_type = msdu_info->frm_type;
  454. tx_desc->tx_encap_type = vdev->tx_encap_type;
  455. tx_desc->vdev = vdev;
  456. tx_desc->pdev = pdev;
  457. tx_desc->pkt_offset = 0;
  458. /* Handle scattered frames - TSO/SG/ME */
  459. /* Allocate and prepare an extension descriptor for scattered frames */
  460. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  461. if (!msdu_ext_desc) {
  462. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  463. "%s Tx Extension Descriptor Alloc Fail\n",
  464. __func__);
  465. goto failure;
  466. }
  467. #if TQM_BYPASS_WAR
  468. /* Temporary WAR due to TQM VP issues */
  469. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  470. qdf_atomic_inc(&pdev->num_tx_exception);
  471. #endif
  472. if (qdf_unlikely(vdev->mesh_vdev))
  473. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  474. tx_desc->msdu_ext_desc = msdu_ext_desc;
  475. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  476. return tx_desc;
  477. failure:
  478. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  479. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  480. qdf_nbuf_len(nbuf));
  481. dp_tx_desc_release(tx_desc, desc_pool_id);
  482. return NULL;
  483. }
  484. /**
  485. * dp_tx_prepare_raw() - Prepare RAW packet TX
  486. * @vdev: DP vdev handle
  487. * @nbuf: buffer pointer
  488. * @seg_info: Pointer to Segment info Descriptor to be prepared
  489. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  490. * descriptor
  491. *
  492. * Return:
  493. */
  494. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  495. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  496. {
  497. qdf_nbuf_t curr_nbuf = NULL;
  498. uint16_t total_len = 0;
  499. int32_t i;
  500. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  501. if (QDF_STATUS_SUCCESS != qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  502. QDF_DMA_TO_DEVICE,
  503. qdf_nbuf_len(nbuf))) {
  504. qdf_print("dma map error\n");
  505. qdf_nbuf_free(nbuf);
  506. return NULL;
  507. }
  508. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  509. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  510. seg_info->frags[i].paddr_lo =
  511. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  512. seg_info->frags[i].paddr_hi = 0x0;
  513. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  514. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  515. total_len += qdf_nbuf_len(curr_nbuf);
  516. }
  517. seg_info->frag_cnt = i;
  518. seg_info->total_len = total_len;
  519. seg_info->next = NULL;
  520. sg_info->curr_seg = seg_info;
  521. msdu_info->frm_type = dp_tx_frm_raw;
  522. msdu_info->num_seg = 1;
  523. return nbuf;
  524. }
  525. /**
  526. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  527. * @soc: DP Soc Handle
  528. * @vdev: DP vdev handle
  529. * @tx_desc: Tx Descriptor Handle
  530. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  531. * @fw_metadata: Metadata to send to Target Firmware along with frame
  532. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  533. *
  534. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  535. * from software Tx descriptor
  536. *
  537. * Return:
  538. */
  539. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  540. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  541. uint16_t fw_metadata, uint8_t ring_id)
  542. {
  543. uint8_t type;
  544. uint16_t length;
  545. void *hal_tx_desc, *hal_tx_desc_cached;
  546. qdf_dma_addr_t dma_addr;
  547. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  548. /* Return Buffer Manager ID */
  549. uint8_t bm_id = ring_id;
  550. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  551. hal_tx_desc_cached = (void *) cached_desc;
  552. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  553. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  554. length = HAL_TX_EXTENSION_DESC_LEN_BYTES;
  555. type = HAL_TX_BUF_TYPE_EXT_DESC;
  556. dma_addr = tx_desc->msdu_ext_desc->paddr;
  557. } else {
  558. length = qdf_nbuf_len(tx_desc->nbuf);
  559. type = HAL_TX_BUF_TYPE_BUFFER;
  560. /**
  561. * For non-scatter regular frames, buffer pointer is directly
  562. * programmed in TCL input descriptor instead of using an MSDU
  563. * extension descriptor.For the direct buffer pointer case, HW
  564. * requirement is that descriptor should always point to a
  565. * 8-byte aligned address.
  566. * Alignment padding is already accounted in pkt_offset
  567. *
  568. */
  569. dma_addr = (qdf_nbuf_mapped_paddr_get(tx_desc->nbuf) -
  570. tx_desc->pkt_offset);
  571. }
  572. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  573. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  574. dma_addr , bm_id, tx_desc->id, type);
  575. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  576. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  577. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  578. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  579. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  580. __func__, length, type, (uint64_t)dma_addr,
  581. tx_desc->pkt_offset);
  582. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  583. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  584. /*
  585. * TODO
  586. * Fix this , this should be based on vdev opmode (AP or STA)
  587. * Enable both AddrX and AddrY flags for now
  588. */
  589. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  590. HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  591. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  592. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  593. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  594. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  595. }
  596. if (tid != HTT_TX_EXT_TID_INVALID)
  597. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  598. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  599. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  600. /* Sync cached descriptor with HW */
  601. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  602. if (!hal_tx_desc) {
  603. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  604. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  605. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  606. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  607. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  608. length);
  609. hal_srng_access_end(soc->hal_soc,
  610. soc->tcl_data_ring[ring_id].hal_srng);
  611. return QDF_STATUS_E_RESOURCES;
  612. }
  613. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  614. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  615. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  616. return QDF_STATUS_SUCCESS;
  617. }
  618. /**
  619. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  620. * @vdev: DP vdev handle
  621. * @nbuf: skb
  622. *
  623. * Extract the DSCP or PCP information from frame and map into TID value.
  624. * Software based TID classification is required when more than 2 DSCP-TID
  625. * mapping tables are needed.
  626. * Hardware supports 2 DSCP-TID mapping tables.
  627. *
  628. * Return:
  629. */
  630. static int dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  631. struct dp_tx_msdu_info_s *msdu_info)
  632. {
  633. /* TODO */
  634. return 0;
  635. }
  636. /**
  637. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  638. * @vdev: DP vdev handle
  639. * @nbuf: skb
  640. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  641. * @tx_q: Tx queue to be used for this Tx frame
  642. *
  643. * Return: NULL on success,
  644. * nbuf when it fails to send
  645. */
  646. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  647. uint8_t tid, struct dp_tx_queue *tx_q,
  648. uint32_t *meta_data)
  649. {
  650. struct dp_pdev *pdev = vdev->pdev;
  651. struct dp_soc *soc = pdev->soc;
  652. struct dp_tx_desc_s *tx_desc;
  653. QDF_STATUS status;
  654. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  655. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  656. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  657. if (!tx_desc) {
  658. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  659. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  660. __func__, vdev, tx_q->desc_pool_id);
  661. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  662. goto fail_return;
  663. }
  664. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  665. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  666. "%s %d : HAL RING Access Failed -- %p\n",
  667. __func__, __LINE__, hal_srng);
  668. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  669. goto fail_return;
  670. }
  671. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  672. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  673. vdev->htt_tcl_metadata, tx_q->ring_id);
  674. if (status != QDF_STATUS_SUCCESS) {
  675. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  676. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  677. __func__, tx_desc, tx_q->ring_id);
  678. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  679. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  680. goto fail_return;
  681. }
  682. hal_srng_access_end(soc->hal_soc, hal_srng);
  683. return NULL;
  684. fail_return:
  685. DP_STATS_INC_PKT(pdev, tx_i.dropped.dropped_pkt, 1,
  686. qdf_nbuf_len(nbuf));
  687. return nbuf;
  688. }
  689. /**
  690. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  691. * @vdev: DP vdev handle
  692. * @nbuf: skb
  693. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  694. *
  695. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  696. *
  697. * Return: NULL on success,
  698. * nbuf when it fails to send
  699. */
  700. #if QDF_LOCK_STATS
  701. static noinline
  702. #else
  703. static
  704. #endif
  705. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  706. struct dp_tx_msdu_info_s *msdu_info)
  707. {
  708. uint8_t i;
  709. struct dp_pdev *pdev = vdev->pdev;
  710. struct dp_soc *soc = pdev->soc;
  711. struct dp_tx_desc_s *tx_desc;
  712. QDF_STATUS status;
  713. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  714. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  715. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  716. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  717. "%s %d : HAL RING Access Failed -- %p\n",
  718. __func__, __LINE__, hal_srng);
  719. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  720. DP_STATS_INC_PKT(vdev,
  721. tx_i.dropped.dropped_pkt, 1,
  722. qdf_nbuf_len(tx_desc->nbuf));
  723. return nbuf;
  724. }
  725. i = 0;
  726. /*
  727. * For each segment (maps to 1 MSDU) , prepare software and hardware
  728. * descriptors using information in msdu_info
  729. */
  730. while (i < msdu_info->num_seg) {
  731. /*
  732. * Setup Tx descriptor for an MSDU, and MSDU extension
  733. * descriptor
  734. */
  735. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  736. tx_q->desc_pool_id);
  737. if (!tx_desc) {
  738. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  739. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  740. __func__, vdev, tx_q->desc_pool_id);
  741. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  742. DP_STATS_INC_PKT(vdev,
  743. tx_i.dropped.dropped_pkt, 1,
  744. qdf_nbuf_len(tx_desc->nbuf));
  745. goto done;
  746. }
  747. /*
  748. * Enqueue the Tx MSDU descriptor to HW for transmit
  749. */
  750. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  751. vdev->htt_tcl_metadata, tx_q->ring_id);
  752. if (status != QDF_STATUS_SUCCESS) {
  753. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  754. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  755. __func__, tx_desc, tx_q->ring_id);
  756. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  757. DP_STATS_INC_PKT(pdev,
  758. tx_i.dropped.dropped_pkt, 1,
  759. qdf_nbuf_len(tx_desc->nbuf));
  760. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  761. goto done;
  762. }
  763. /*
  764. * TODO
  765. * if tso_info structure can be modified to have curr_seg
  766. * as first element, following 2 blocks of code (for TSO and SG)
  767. * can be combined into 1
  768. */
  769. /*
  770. * For frames with multiple segments (TSO, ME), jump to next
  771. * segment.
  772. */
  773. if (msdu_info->frm_type == dp_tx_frm_tso) {
  774. if (msdu_info->u.tso_info.curr_seg->next) {
  775. msdu_info->u.tso_info.curr_seg =
  776. msdu_info->u.tso_info.curr_seg->next;
  777. /*
  778. * If this is a jumbo nbuf, then increment the number of
  779. * nbuf users for each additional segment of the msdu.
  780. * This will ensure that the skb is freed only after
  781. * receiving tx completion for all segments of an nbuf
  782. */
  783. qdf_nbuf_inc_users(nbuf);
  784. /* Check with MCL if this is needed */
  785. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  786. }
  787. }
  788. /*
  789. * For Multicast-Unicast converted packets,
  790. * each converted frame (for a client) is represented as
  791. * 1 segment
  792. */
  793. if (msdu_info->frm_type == dp_tx_frm_sg) {
  794. if (msdu_info->u.sg_info.curr_seg->next) {
  795. msdu_info->u.sg_info.curr_seg =
  796. msdu_info->u.sg_info.curr_seg->next;
  797. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  798. }
  799. }
  800. i++;
  801. }
  802. nbuf = NULL;
  803. done:
  804. hal_srng_access_end(soc->hal_soc, hal_srng);
  805. return nbuf;
  806. }
  807. /**
  808. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  809. * for SG frames
  810. * @vdev: DP vdev handle
  811. * @nbuf: skb
  812. * @seg_info: Pointer to Segment info Descriptor to be prepared
  813. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  814. *
  815. * Return: NULL on success,
  816. * nbuf when it fails to send
  817. */
  818. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  819. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  820. {
  821. uint32_t cur_frag, nr_frags;
  822. qdf_dma_addr_t paddr;
  823. struct dp_tx_sg_info_s *sg_info;
  824. sg_info = &msdu_info->u.sg_info;
  825. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  826. if (QDF_STATUS_SUCCESS != qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  827. QDF_DMA_TO_DEVICE,
  828. qdf_nbuf_headlen(nbuf))) {
  829. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  830. "dma map error\n");
  831. qdf_nbuf_free(nbuf);
  832. return NULL;
  833. }
  834. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  835. seg_info->frags[0].paddr_hi = 0;
  836. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  837. seg_info->frags[0].vaddr = (void *) nbuf;
  838. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  839. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  840. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  841. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  842. "frag dma map error\n");
  843. qdf_nbuf_free(nbuf);
  844. return NULL;
  845. }
  846. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  847. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  848. seg_info->frags[cur_frag + 1].paddr_hi =
  849. ((uint64_t) paddr) >> 32;
  850. seg_info->frags[cur_frag + 1].len =
  851. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  852. }
  853. seg_info->frag_cnt = (cur_frag + 1);
  854. seg_info->total_len = qdf_nbuf_len(nbuf);
  855. seg_info->next = NULL;
  856. sg_info->curr_seg = seg_info;
  857. msdu_info->frm_type = dp_tx_frm_sg;
  858. msdu_info->num_seg = 1;
  859. return nbuf;
  860. }
  861. #ifdef MESH_MODE_SUPPORT
  862. /**
  863. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  864. and prepare msdu_info for mesh frames.
  865. * @vdev: DP vdev handle
  866. * @nbuf: skb
  867. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  868. *
  869. * Return: void
  870. */
  871. static
  872. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  873. struct dp_tx_msdu_info_s *msdu_info)
  874. {
  875. struct meta_hdr_s *mhdr;
  876. struct htt_tx_msdu_desc_ext2_t *meta_data =
  877. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  878. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  879. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  880. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  881. meta_data->power = mhdr->power;
  882. meta_data->mcs_mask = mhdr->rates[0] & 0xF;
  883. meta_data->nss_mask = (mhdr->rates[0] >> 4) & 0x3;
  884. meta_data->pream_type = (mhdr->rates[0] >> 6) & 0x3;
  885. meta_data->retry_limit = mhdr->max_tries[0];
  886. meta_data->dyn_bw = 1;
  887. meta_data->valid_pwr = 1;
  888. meta_data->valid_mcs_mask = 1;
  889. meta_data->valid_nss_mask = 1;
  890. meta_data->valid_preamble_type = 1;
  891. meta_data->valid_retries = 1;
  892. meta_data->valid_bw_info = 1;
  893. }
  894. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  895. meta_data->encrypt_type = 0;
  896. meta_data->valid_encrypt_type = 1;
  897. }
  898. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  899. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  900. else
  901. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  902. meta_data->valid_key_flags = 1;
  903. meta_data->key_flags = (mhdr->keyix & 0x3);
  904. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  905. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  906. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  907. __func__, msdu_info->meta_data[0],
  908. msdu_info->meta_data[1],
  909. msdu_info->meta_data[2],
  910. msdu_info->meta_data[3],
  911. msdu_info->meta_data[4]);
  912. return;
  913. }
  914. #else
  915. static
  916. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  917. struct dp_tx_msdu_info_s *msdu_info)
  918. {
  919. }
  920. #endif
  921. /**
  922. * dp_tx_send() - Transmit a frame on a given VAP
  923. * @vap_dev: DP vdev handle
  924. * @nbuf: skb
  925. *
  926. * Entry point for Core Tx layer (DP_TX) invoked from
  927. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  928. * cases
  929. *
  930. * Return: NULL on success,
  931. * nbuf when it fails to send
  932. */
  933. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  934. {
  935. struct ether_header *eh;
  936. struct dp_tx_msdu_info_s msdu_info;
  937. struct dp_tx_seg_info_s seg_info;
  938. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  939. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  940. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  941. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  942. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  943. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  944. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  945. /*
  946. * Set Default Host TID value to invalid TID
  947. * (TID override disabled)
  948. */
  949. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  950. DP_STATS_INC_PKT(vdev->pdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  951. if (qdf_unlikely(vdev->mesh_vdev))
  952. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  953. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  954. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  955. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  956. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  957. /*
  958. * Get HW Queue to use for this frame.
  959. * TCL supports upto 4 DMA rings, out of which 3 rings are
  960. * dedicated for data and 1 for command.
  961. * "queue_id" maps to one hardware ring.
  962. * With each ring, we also associate a unique Tx descriptor pool
  963. * to minimize lock contention for these resources.
  964. */
  965. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  966. /*
  967. * TCL H/W supports 2 DSCP-TID mapping tables.
  968. * Table 1 - Default DSCP-TID mapping table
  969. * Table 2 - 1 DSCP-TID override table
  970. *
  971. * If we need a different DSCP-TID mapping for this vap,
  972. * call tid_classify to extract DSCP/ToS from frame and
  973. * map to a TID and store in msdu_info. This is later used
  974. * to fill in TCL Input descriptor (per-packet TID override).
  975. */
  976. if (vdev->dscp_tid_map_id > 1)
  977. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  978. /* Reset the control block */
  979. qdf_nbuf_reset_ctxt(nbuf);
  980. /*
  981. * Classify the frame and call corresponding
  982. * "prepare" function which extracts the segment (TSO)
  983. * and fragmentation information (for TSO , SG, ME, or Raw)
  984. * into MSDU_INFO structure which is later used to fill
  985. * SW and HW descriptors.
  986. */
  987. if (qdf_nbuf_is_tso(nbuf)) {
  988. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  989. "%s TSO frame %p\n", __func__, vdev);
  990. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  991. qdf_nbuf_len(nbuf));
  992. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  993. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  994. "%s tso_prepare fail vdev_id:%d\n",
  995. __func__, vdev->vdev_id);
  996. return nbuf;
  997. }
  998. goto send_multiple;
  999. }
  1000. /* SG */
  1001. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1002. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1003. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1004. "%s non-TSO SG frame %p\n", __func__, vdev);
  1005. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1006. qdf_nbuf_len(nbuf));
  1007. goto send_multiple;
  1008. }
  1009. /* Mcast to Ucast Conversion*/
  1010. if (qdf_unlikely(vdev->mcast_enhancement_en == 1)) {
  1011. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1012. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1013. nbuf = dp_tx_prepare_me(vdev, nbuf, &msdu_info);
  1014. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1015. "%s Mcast frm for ME %p\n", __func__, vdev);
  1016. DP_STATS_INC_PKT(vdev,
  1017. tx_i.mcast_en.mcast_pkt, 1,
  1018. qdf_nbuf_len(nbuf));
  1019. goto send_multiple;
  1020. }
  1021. }
  1022. /* RAW */
  1023. if (qdf_unlikely(vdev->tx_encap_type == htt_pkt_type_raw)) {
  1024. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1025. if (nbuf == NULL)
  1026. return NULL;
  1027. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1028. "%s Raw frame %p\n", __func__, vdev);
  1029. DP_STATS_INC_PKT(vdev, tx_i.raw_pkt, 1,
  1030. qdf_nbuf_len(nbuf));
  1031. goto send_multiple;
  1032. }
  1033. /* Single linear frame */
  1034. /*
  1035. * If nbuf is a simple linear frame, use send_single function to
  1036. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1037. * SRNG. There is no need to setup a MSDU extension descriptor.
  1038. */
  1039. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1040. &msdu_info.tx_queue, msdu_info.meta_data);
  1041. return nbuf;
  1042. send_multiple:
  1043. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1044. return nbuf;
  1045. }
  1046. /**
  1047. * dp_tx_reinject_handler() - Tx Reinject Handler
  1048. * @tx_desc: software descriptor head pointer
  1049. * @status : Tx completion status from HTT descriptor
  1050. *
  1051. * This function reinjects frames back to Target.
  1052. * Todo - Host queue needs to be added
  1053. *
  1054. * Return: none
  1055. */
  1056. static
  1057. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1058. {
  1059. struct dp_vdev *vdev;
  1060. vdev = tx_desc->vdev;
  1061. qdf_assert(vdev);
  1062. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1063. "%s Tx reinject path\n", __func__);
  1064. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1065. qdf_nbuf_len(tx_desc->nbuf));
  1066. if (qdf_unlikely(vdev->mesh_vdev)) {
  1067. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1068. } else
  1069. dp_tx_send(vdev, tx_desc->nbuf);
  1070. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1071. }
  1072. /**
  1073. * dp_tx_inspect_handler() - Tx Inspect Handler
  1074. * @tx_desc: software descriptor head pointer
  1075. * @status : Tx completion status from HTT descriptor
  1076. *
  1077. * Handles Tx frames sent back to Host for inspection
  1078. * (ProxyARP)
  1079. *
  1080. * Return: none
  1081. */
  1082. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1083. {
  1084. struct dp_soc *soc;
  1085. struct dp_pdev *pdev = tx_desc->pdev;
  1086. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1087. "%s Tx inspect path\n",
  1088. __func__);
  1089. qdf_assert(pdev);
  1090. soc = pdev->soc;
  1091. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1092. qdf_nbuf_len(tx_desc->nbuf));
  1093. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1094. }
  1095. /**
  1096. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1097. * @tx_desc: software descriptor head pointer
  1098. * @status : Tx completion status from HTT descriptor
  1099. *
  1100. * This function will process HTT Tx indication messages from Target
  1101. *
  1102. * Return: none
  1103. */
  1104. static
  1105. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1106. {
  1107. uint8_t tx_status;
  1108. struct dp_pdev *pdev;
  1109. struct dp_soc *soc;
  1110. uint32_t *htt_status_word = (uint32_t *) status;
  1111. qdf_assert(tx_desc->pdev);
  1112. pdev = tx_desc->pdev;
  1113. soc = pdev->soc;
  1114. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1115. switch (tx_status) {
  1116. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1117. {
  1118. qdf_atomic_dec(&pdev->num_tx_exception);
  1119. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1120. break;
  1121. }
  1122. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1123. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1124. {
  1125. qdf_atomic_dec(&pdev->num_tx_exception);
  1126. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.dropped.dropped_pkt,
  1127. 1, qdf_nbuf_len(tx_desc->nbuf));
  1128. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1129. break;
  1130. }
  1131. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1132. {
  1133. dp_tx_reinject_handler(tx_desc, status);
  1134. break;
  1135. }
  1136. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1137. {
  1138. dp_tx_inspect_handler(tx_desc, status);
  1139. break;
  1140. }
  1141. default:
  1142. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1143. "%s Invalid HTT tx_status %d\n",
  1144. __func__, tx_status);
  1145. break;
  1146. }
  1147. }
  1148. #ifdef MESH_MODE_SUPPORT
  1149. /**
  1150. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1151. * in mesh meta header
  1152. * @tx_desc: software descriptor head pointer
  1153. * @ts: pointer to tx completion stats
  1154. * Return: none
  1155. */
  1156. static
  1157. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1158. struct hal_tx_completion_status *ts)
  1159. {
  1160. struct meta_hdr_s *mhdr;
  1161. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1162. if (!tx_desc->msdu_ext_desc) {
  1163. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1164. }
  1165. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1166. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1167. mhdr->rssi = ts->ack_frame_rssi;
  1168. }
  1169. #else
  1170. static
  1171. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1172. struct hal_tx_completion_status *ts)
  1173. {
  1174. }
  1175. #endif
  1176. /**
  1177. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1178. * @tx_desc: software descriptor head pointer
  1179. * @length: packet length
  1180. *
  1181. * Return: none
  1182. */
  1183. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1184. uint32_t length)
  1185. {
  1186. struct hal_tx_completion_status ts;
  1187. struct dp_soc *soc = NULL;
  1188. struct dp_vdev *vdev = tx_desc->vdev;
  1189. struct dp_peer *peer = NULL;
  1190. uint8_t comp_status = 0;
  1191. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1192. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1193. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1194. "-------------------- \n"
  1195. "Tx Completion Stats: \n"
  1196. "-------------------- \n"
  1197. "ack_frame_rssi = %d \n"
  1198. "first_msdu = %d \n"
  1199. "last_msdu = %d \n"
  1200. "msdu_part_of_amsdu = %d \n"
  1201. "rate_stats valid = %d \n"
  1202. "bw = %d \n"
  1203. "pkt_type = %d \n"
  1204. "stbc = %d \n"
  1205. "ldpc = %d \n"
  1206. "sgi = %d \n"
  1207. "mcs = %d \n"
  1208. "ofdma = %d \n"
  1209. "tones_in_ru = %d \n"
  1210. "tsf = %d \n"
  1211. "ppdu_id = %d \n"
  1212. "transmit_cnt = %d \n"
  1213. "tid = %d \n"
  1214. "peer_id = %d \n",
  1215. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1216. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1217. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1218. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1219. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1220. ts.peer_id);
  1221. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1222. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1223. if (!vdev) {
  1224. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1225. "invalid peer");
  1226. goto fail;
  1227. }
  1228. soc = tx_desc->vdev->pdev->soc;
  1229. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1230. if (!peer) {
  1231. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1232. "invalid peer");
  1233. DP_STATS_INC_PKT(vdev->pdev, dropped.no_peer, 1, length);
  1234. goto out;
  1235. }
  1236. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1237. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1238. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1239. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1240. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1241. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1242. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1243. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1244. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1245. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1246. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1247. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1248. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1249. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1250. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1251. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1252. mcs_count[MAX_MCS], 1,
  1253. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1254. == DOT11_A)));
  1255. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1256. mcs_count[ts.mcs], 1,
  1257. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1258. == DOT11_A)));
  1259. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1260. mcs_count[MAX_MCS], 1,
  1261. ((ts.mcs >= MAX_MCS_11B)
  1262. && (ts.pkt_type == DOT11_B)));
  1263. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1264. mcs_count[ts.mcs], 1,
  1265. ((ts.mcs <= MAX_MCS_11B)
  1266. && (ts.pkt_type == DOT11_B)));
  1267. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1268. mcs_count[MAX_MCS], 1,
  1269. ((ts.mcs >= MAX_MCS_11A)
  1270. && (ts.pkt_type == DOT11_N)));
  1271. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1272. mcs_count[ts.mcs], 1,
  1273. ((ts.mcs <= MAX_MCS_11A)
  1274. && (ts.pkt_type == DOT11_N)));
  1275. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1276. mcs_count[MAX_MCS], 1,
  1277. ((ts.mcs >= MAX_MCS_11AC)
  1278. && (ts.pkt_type == DOT11_AC)));
  1279. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1280. mcs_count[ts.mcs], 1,
  1281. ((ts.mcs <= MAX_MCS_11AC)
  1282. && (ts.pkt_type == DOT11_AC)));
  1283. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1284. mcs_count[MAX_MCS], 1,
  1285. ((ts.mcs >= MAX_MCS)
  1286. && (ts.pkt_type == DOT11_AX)));
  1287. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1288. mcs_count[ts.mcs], 1,
  1289. ((ts.mcs <= MAX_MCS)
  1290. && (ts.pkt_type == DOT11_AX)));
  1291. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1292. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1293. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1294. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1295. , 1);
  1296. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1297. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1298. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1299. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1300. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1301. (ts.first_msdu && ts.last_msdu));
  1302. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1303. !(ts.first_msdu && ts.last_msdu));
  1304. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1305. }
  1306. }
  1307. /* TODO: This call is temporary.
  1308. * Stats update has to be attached to the HTT PPDU message
  1309. */
  1310. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1311. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1312. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1313. out:
  1314. dp_aggregate_vdev_stats(tx_desc->vdev);
  1315. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1316. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1317. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1318. fail:
  1319. return;
  1320. }
  1321. /**
  1322. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1323. * @soc: core txrx main context
  1324. * @comp_head: software descriptor head pointer
  1325. *
  1326. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1327. * and release the software descriptors after processing is complete
  1328. *
  1329. * Return: none
  1330. */
  1331. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1332. struct dp_tx_desc_s *comp_head)
  1333. {
  1334. struct dp_tx_desc_s *desc;
  1335. struct dp_tx_desc_s *next;
  1336. struct hal_tx_completion_status ts = {0};
  1337. uint32_t length;
  1338. struct dp_peer *peer;
  1339. desc = comp_head;
  1340. while (desc) {
  1341. hal_tx_comp_get_status(&desc->comp, &ts);
  1342. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1343. length = qdf_nbuf_len(desc->nbuf);
  1344. /* Error Handling */
  1345. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1346. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1347. dp_tx_comp_process_exception(desc);
  1348. desc = desc->next;
  1349. continue;
  1350. }
  1351. /* Process Tx status in descriptor */
  1352. if (soc->process_tx_status ||
  1353. (desc->vdev && desc->vdev->mesh_vdev))
  1354. dp_tx_comp_process_tx_status(desc, length);
  1355. /* 0 : MSDU buffer, 1 : MLE */
  1356. if (desc->msdu_ext_desc) {
  1357. /* TSO free */
  1358. if (hal_tx_ext_desc_get_tso_enable(
  1359. desc->msdu_ext_desc->vaddr)) {
  1360. /* If remaining number of segment is 0
  1361. * actual TSO may unmap and free */
  1362. if (!DP_DESC_NUM_FRAG(desc)) {
  1363. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1364. QDF_DMA_TO_DEVICE);
  1365. qdf_nbuf_free(desc->nbuf);
  1366. }
  1367. } else {
  1368. /* SG free */
  1369. /* Free buffer */
  1370. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1371. desc->nbuf);
  1372. }
  1373. } else {
  1374. /* Free buffer */
  1375. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1376. }
  1377. next = desc->next;
  1378. dp_tx_desc_release(desc, desc->pool_id);
  1379. desc = next;
  1380. }
  1381. }
  1382. /**
  1383. * dp_tx_comp_handler() - Tx completion handler
  1384. * @soc: core txrx main context
  1385. * @ring_id: completion ring id
  1386. * @budget: No. of packets/descriptors that can be serviced in one loop
  1387. *
  1388. * This function will collect hardware release ring element contents and
  1389. * handle descriptor contents. Based on contents, free packet or handle error
  1390. * conditions
  1391. *
  1392. * Return: none
  1393. */
  1394. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1395. uint32_t budget)
  1396. {
  1397. void *tx_comp_hal_desc;
  1398. uint8_t buffer_src;
  1399. uint8_t pool_id;
  1400. uint32_t tx_desc_id;
  1401. struct dp_tx_desc_s *tx_desc = NULL;
  1402. struct dp_tx_desc_s *head_desc = NULL;
  1403. struct dp_tx_desc_s *tail_desc = NULL;
  1404. uint32_t num_processed;
  1405. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1406. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1407. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1408. "%s %d : HAL RING Access Failed -- %p\n",
  1409. __func__, __LINE__, hal_srng);
  1410. return 0;
  1411. }
  1412. num_processed = 0;
  1413. /* Find head descriptor from completion ring */
  1414. while (qdf_likely(tx_comp_hal_desc =
  1415. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1416. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1417. /* If this buffer was not released by TQM or FW, then it is not
  1418. * Tx completion indication, skip to next descriptor */
  1419. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1420. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1421. QDF_TRACE(QDF_MODULE_ID_DP,
  1422. QDF_TRACE_LEVEL_ERROR,
  1423. "Tx comp release_src != TQM | FW");
  1424. /* TODO Handle Freeing of the buffer in descriptor */
  1425. continue;
  1426. }
  1427. /* Get descriptor id */
  1428. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1429. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1430. DP_TX_DESC_ID_POOL_OS;
  1431. /* Pool ID is out of limit. Error */
  1432. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1433. soc->wlan_cfg_ctx)) {
  1434. QDF_TRACE(QDF_MODULE_ID_DP,
  1435. QDF_TRACE_LEVEL_FATAL,
  1436. "TX COMP pool id %d not valid",
  1437. pool_id);
  1438. /* Check if assert aborts execution, if not handle
  1439. * return here */
  1440. QDF_ASSERT(0);
  1441. }
  1442. /* Find Tx descriptor */
  1443. tx_desc = dp_tx_desc_find(soc, pool_id,
  1444. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1445. DP_TX_DESC_ID_PAGE_OS,
  1446. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1447. DP_TX_DESC_ID_OFFSET_OS);
  1448. /* Pool id is not matching. Error */
  1449. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1450. QDF_TRACE(QDF_MODULE_ID_DP,
  1451. QDF_TRACE_LEVEL_FATAL,
  1452. "Tx Comp pool id %d not matched %d",
  1453. pool_id, tx_desc->pool_id);
  1454. /* Check if assert aborts execution, if not handle
  1455. * return here */
  1456. QDF_ASSERT(0);
  1457. }
  1458. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1459. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1460. QDF_TRACE(QDF_MODULE_ID_DP,
  1461. QDF_TRACE_LEVEL_FATAL,
  1462. "Txdesc invalid, flgs = %x,id = %d",
  1463. tx_desc->flags, tx_desc_id);
  1464. /* TODO Handle Freeing of the buffer in this invalid
  1465. * descriptor */
  1466. continue;
  1467. }
  1468. /*
  1469. * If the release source is FW, process the HTT
  1470. * status
  1471. */
  1472. if (qdf_unlikely(buffer_src ==
  1473. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1474. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1475. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1476. htt_tx_status);
  1477. dp_tx_process_htt_completion(tx_desc,
  1478. htt_tx_status);
  1479. } else {
  1480. tx_desc->next = NULL;
  1481. /* First ring descriptor on the cycle */
  1482. if (!head_desc) {
  1483. head_desc = tx_desc;
  1484. } else {
  1485. tail_desc->next = tx_desc;
  1486. }
  1487. tail_desc = tx_desc;
  1488. /* Collect hw completion contents */
  1489. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1490. &tx_desc->comp, soc->process_tx_status);
  1491. }
  1492. num_processed++;
  1493. /*
  1494. * Processed packet count is more than given quota
  1495. * stop to processing
  1496. */
  1497. if (num_processed >= budget)
  1498. break;
  1499. }
  1500. hal_srng_access_end(soc->hal_soc, hal_srng);
  1501. /* Process the reaped descriptors */
  1502. if (head_desc)
  1503. dp_tx_comp_process_desc(soc, head_desc);
  1504. return num_processed;
  1505. }
  1506. /**
  1507. * dp_tx_vdev_attach() - attach vdev to dp tx
  1508. * @vdev: virtual device instance
  1509. *
  1510. * Return: QDF_STATUS_SUCCESS: success
  1511. * QDF_STATUS_E_RESOURCES: Error return
  1512. */
  1513. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1514. {
  1515. /*
  1516. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1517. */
  1518. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1519. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1520. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1521. vdev->vdev_id);
  1522. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1523. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1524. /*
  1525. * Set HTT Extension Valid bit to 0 by default
  1526. */
  1527. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1528. return QDF_STATUS_SUCCESS;
  1529. }
  1530. /**
  1531. * dp_tx_vdev_detach() - detach vdev from dp tx
  1532. * @vdev: virtual device instance
  1533. *
  1534. * Return: QDF_STATUS_SUCCESS: success
  1535. * QDF_STATUS_E_RESOURCES: Error return
  1536. */
  1537. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1538. {
  1539. return QDF_STATUS_SUCCESS;
  1540. }
  1541. /**
  1542. * dp_tx_pdev_attach() - attach pdev to dp tx
  1543. * @pdev: physical device instance
  1544. *
  1545. * Return: QDF_STATUS_SUCCESS: success
  1546. * QDF_STATUS_E_RESOURCES: Error return
  1547. */
  1548. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1549. {
  1550. struct dp_soc *soc = pdev->soc;
  1551. /* Initialize Flow control counters */
  1552. qdf_atomic_init(&pdev->num_tx_exception);
  1553. qdf_atomic_init(&pdev->num_tx_outstanding);
  1554. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1555. /* Initialize descriptors in TCL Ring */
  1556. hal_tx_init_data_ring(soc->hal_soc,
  1557. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1558. }
  1559. return QDF_STATUS_SUCCESS;
  1560. }
  1561. /**
  1562. * dp_tx_pdev_detach() - detach pdev from dp tx
  1563. * @pdev: physical device instance
  1564. *
  1565. * Return: QDF_STATUS_SUCCESS: success
  1566. * QDF_STATUS_E_RESOURCES: Error return
  1567. */
  1568. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1569. {
  1570. /* What should do here? */
  1571. return QDF_STATUS_SUCCESS;
  1572. }
  1573. /**
  1574. * dp_tx_soc_detach() - detach soc from dp tx
  1575. * @soc: core txrx main context
  1576. *
  1577. * This function will detach dp tx into main device context
  1578. * will free dp tx resource and initialize resources
  1579. *
  1580. * Return: QDF_STATUS_SUCCESS: success
  1581. * QDF_STATUS_E_RESOURCES: Error return
  1582. */
  1583. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1584. {
  1585. uint8_t num_pool;
  1586. uint16_t num_desc;
  1587. uint16_t num_ext_desc;
  1588. uint8_t i;
  1589. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1590. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1591. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1592. for (i = 0; i < num_pool; i++) {
  1593. if (dp_tx_desc_pool_free(soc, i)) {
  1594. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1595. "%s Tx Desc Pool Free failed\n",
  1596. __func__);
  1597. return QDF_STATUS_E_RESOURCES;
  1598. }
  1599. }
  1600. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1601. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1602. __func__, num_pool, num_desc);
  1603. for (i = 0; i < num_pool; i++) {
  1604. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1605. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1606. "%s Tx Ext Desc Pool Free failed\n",
  1607. __func__);
  1608. return QDF_STATUS_E_RESOURCES;
  1609. }
  1610. }
  1611. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1612. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1613. __func__, num_pool, num_ext_desc);
  1614. for (i = 0; i < num_pool; i++) {
  1615. dp_tx_tso_desc_pool_free(soc, i);
  1616. }
  1617. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1618. "%s TSO Desc Pool %d Free descs = %d\n",
  1619. __func__, num_pool, num_desc);
  1620. return QDF_STATUS_SUCCESS;
  1621. }
  1622. /**
  1623. * dp_tx_soc_attach() - attach soc to dp tx
  1624. * @soc: core txrx main context
  1625. *
  1626. * This function will attach dp tx into main device context
  1627. * will allocate dp tx resource and initialize resources
  1628. *
  1629. * Return: QDF_STATUS_SUCCESS: success
  1630. * QDF_STATUS_E_RESOURCES: Error return
  1631. */
  1632. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1633. {
  1634. uint8_t num_pool;
  1635. uint32_t num_desc;
  1636. uint32_t num_ext_desc;
  1637. uint8_t i;
  1638. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1639. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1640. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1641. /* Allocate software Tx descriptor pools */
  1642. for (i = 0; i < num_pool; i++) {
  1643. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1644. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1645. "%s Tx Desc Pool alloc %d failed %p\n",
  1646. __func__, i, soc);
  1647. goto fail;
  1648. }
  1649. }
  1650. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1651. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1652. __func__, num_pool, num_desc);
  1653. /* Allocate extension tx descriptor pools */
  1654. for (i = 0; i < num_pool; i++) {
  1655. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1656. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1657. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1658. i, soc);
  1659. goto fail;
  1660. }
  1661. }
  1662. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1663. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1664. __func__, num_pool, num_ext_desc);
  1665. for (i = 0; i < num_pool; i++) {
  1666. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1667. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1668. "TSO Desc Pool alloc %d failed %p\n",
  1669. i, soc);
  1670. goto fail;
  1671. }
  1672. }
  1673. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1674. "%s TSO Desc Alloc %d, descs = %d\n",
  1675. __func__, num_pool, num_desc);
  1676. /* Initialize descriptors in TCL Rings */
  1677. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1678. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1679. hal_tx_init_data_ring(soc->hal_soc,
  1680. soc->tcl_data_ring[i].hal_srng);
  1681. }
  1682. }
  1683. /*
  1684. * todo - Add a runtime config option to enable this.
  1685. */
  1686. /*
  1687. * Due to multiple issues on NPR EMU, enable it selectively
  1688. * only for NPR EMU, should be removed, once NPR platforms
  1689. * are stable.
  1690. */
  1691. soc->process_tx_status = 1;
  1692. /* Initialize Default DSCP-TID mapping table in TCL */
  1693. hal_tx_set_dscp_tid_map(soc->hal_soc, default_dscp_tid_map,
  1694. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT);
  1695. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1696. "%s HAL Tx init Success\n", __func__);
  1697. return QDF_STATUS_SUCCESS;
  1698. fail:
  1699. /* Detach will take care of freeing only allocated resources */
  1700. dp_tx_soc_detach(soc);
  1701. return QDF_STATUS_E_RESOURCES;
  1702. }