dsi_drm.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #include "msm_drv.h"
  13. #include "sde_encoder.h"
  14. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  15. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  16. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  17. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  18. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  19. #define DEFAULT_PANEL_PREFILL_LINES 25
  20. static struct dsi_display_mode_priv_info default_priv_info = {
  21. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  22. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  23. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  24. .dsc_enabled = false,
  25. };
  26. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  27. struct dsi_display_mode *dsi_mode)
  28. {
  29. memset(dsi_mode, 0, sizeof(*dsi_mode));
  30. dsi_mode->timing.h_active = drm_mode->hdisplay;
  31. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  32. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  33. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  34. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  35. drm_mode->hdisplay;
  36. dsi_mode->timing.h_skew = drm_mode->hskew;
  37. dsi_mode->timing.v_active = drm_mode->vdisplay;
  38. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  39. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  40. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  41. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  42. drm_mode->vdisplay;
  43. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  44. dsi_mode->timing.h_sync_polarity =
  45. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  46. dsi_mode->timing.v_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  48. }
  49. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  50. struct dsi_display_mode *dsi_mode)
  51. {
  52. dsi_mode->priv_info =
  53. (struct dsi_display_mode_priv_info *)msm_mode->private;
  54. if (dsi_mode->priv_info) {
  55. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  56. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  57. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  58. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  59. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  60. }
  61. if (msm_is_mode_seamless(msm_mode))
  62. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  63. if (msm_is_mode_dynamic_fps(msm_mode))
  64. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  65. if (msm_needs_vblank_pre_modeset(msm_mode))
  66. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  67. if (msm_is_mode_seamless_dms(msm_mode))
  68. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  69. if (msm_is_mode_seamless_vrr(msm_mode))
  70. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  71. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  72. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  73. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  74. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  75. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  76. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  77. }
  78. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  79. struct drm_display_mode *drm_mode)
  80. {
  81. char *panel_caps = "vid";
  82. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  83. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  84. panel_caps = "vid_cmd";
  85. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  86. panel_caps = "vid";
  87. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  88. panel_caps = "cmd";
  89. memset(drm_mode, 0, sizeof(*drm_mode));
  90. drm_mode->hdisplay = dsi_mode->timing.h_active;
  91. drm_mode->hsync_start = drm_mode->hdisplay +
  92. dsi_mode->timing.h_front_porch;
  93. drm_mode->hsync_end = drm_mode->hsync_start +
  94. dsi_mode->timing.h_sync_width;
  95. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  96. drm_mode->hskew = dsi_mode->timing.h_skew;
  97. drm_mode->vdisplay = dsi_mode->timing.v_active;
  98. drm_mode->vsync_start = drm_mode->vdisplay +
  99. dsi_mode->timing.v_front_porch;
  100. drm_mode->vsync_end = drm_mode->vsync_start +
  101. dsi_mode->timing.v_sync_width;
  102. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  103. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  104. drm_mode->clock /= 1000;
  105. if (dsi_mode->timing.h_sync_polarity)
  106. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  107. if (dsi_mode->timing.v_sync_polarity)
  108. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  109. /* set mode name */
  110. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  111. drm_mode->hdisplay, drm_mode->vdisplay,
  112. drm_mode_vrefresh(drm_mode), panel_caps);
  113. }
  114. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  115. struct msm_display_mode *msm_mode)
  116. {
  117. msm_mode->private_flags = 0;
  118. msm_mode->private = (int *)dsi_mode->priv_info;
  119. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  120. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  121. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  122. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  123. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  124. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  125. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  126. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  127. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  128. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  129. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  130. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  131. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  132. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  133. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  134. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  135. }
  136. static int dsi_bridge_attach(struct drm_bridge *bridge,
  137. enum drm_bridge_attach_flags flags)
  138. {
  139. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  140. if (!bridge) {
  141. DSI_ERR("Invalid params\n");
  142. return -EINVAL;
  143. }
  144. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  145. return 0;
  146. }
  147. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  148. {
  149. int rc = 0;
  150. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  151. if (!bridge) {
  152. DSI_ERR("Invalid params\n");
  153. return;
  154. }
  155. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  156. DSI_ERR("Incorrect bridge details\n");
  157. return;
  158. }
  159. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  160. /* By this point mode should have been validated through mode_fixup */
  161. rc = dsi_display_set_mode(c_bridge->display,
  162. &(c_bridge->dsi_mode), 0x0);
  163. if (rc) {
  164. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  165. c_bridge->id, rc);
  166. return;
  167. }
  168. if (c_bridge->dsi_mode.dsi_mode_flags &
  169. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  170. DSI_MODE_FLAG_DYN_CLK)) {
  171. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  172. return;
  173. }
  174. SDE_ATRACE_BEGIN("dsi_display_prepare");
  175. rc = dsi_display_prepare(c_bridge->display);
  176. if (rc) {
  177. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  178. c_bridge->id, rc);
  179. SDE_ATRACE_END("dsi_display_prepare");
  180. return;
  181. }
  182. SDE_ATRACE_END("dsi_display_prepare");
  183. SDE_ATRACE_BEGIN("dsi_display_enable");
  184. rc = dsi_display_enable(c_bridge->display);
  185. if (rc) {
  186. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  187. c_bridge->id, rc);
  188. (void)dsi_display_unprepare(c_bridge->display);
  189. }
  190. SDE_ATRACE_END("dsi_display_enable");
  191. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  192. if (rc)
  193. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  194. rc);
  195. }
  196. static void dsi_bridge_enable(struct drm_bridge *bridge)
  197. {
  198. int rc = 0;
  199. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  200. struct dsi_display *display;
  201. if (!bridge) {
  202. DSI_ERR("Invalid params\n");
  203. return;
  204. }
  205. if (c_bridge->dsi_mode.dsi_mode_flags &
  206. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  207. DSI_MODE_FLAG_DYN_CLK)) {
  208. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  209. return;
  210. }
  211. display = c_bridge->display;
  212. rc = dsi_display_post_enable(display);
  213. if (rc)
  214. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  215. c_bridge->id, rc);
  216. if (display)
  217. display->enabled = true;
  218. if (display && display->drm_conn) {
  219. sde_connector_helper_bridge_enable(display->drm_conn);
  220. if (display->poms_pending) {
  221. display->poms_pending = false;
  222. sde_connector_schedule_status_work(display->drm_conn,
  223. true);
  224. }
  225. }
  226. }
  227. static void dsi_bridge_disable(struct drm_bridge *bridge)
  228. {
  229. int rc = 0;
  230. struct dsi_display *display;
  231. struct sde_connector_state *conn_state;
  232. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  233. if (!bridge) {
  234. DSI_ERR("Invalid params\n");
  235. return;
  236. }
  237. display = c_bridge->display;
  238. if (display)
  239. display->enabled = false;
  240. if (display && display->drm_conn) {
  241. conn_state = to_sde_connector_state(display->drm_conn->state);
  242. if (!conn_state) {
  243. DSI_ERR("invalid params\n");
  244. return;
  245. }
  246. display->poms_pending = msm_is_mode_seamless_poms(
  247. &conn_state->msm_mode);
  248. sde_connector_helper_bridge_disable(display->drm_conn);
  249. }
  250. rc = dsi_display_pre_disable(c_bridge->display);
  251. if (rc) {
  252. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  253. c_bridge->id, rc);
  254. }
  255. }
  256. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  257. {
  258. int rc = 0;
  259. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  260. if (!bridge) {
  261. DSI_ERR("Invalid params\n");
  262. return;
  263. }
  264. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  265. SDE_ATRACE_BEGIN("dsi_display_disable");
  266. rc = dsi_display_disable(c_bridge->display);
  267. if (rc) {
  268. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  269. c_bridge->id, rc);
  270. SDE_ATRACE_END("dsi_display_disable");
  271. return;
  272. }
  273. SDE_ATRACE_END("dsi_display_disable");
  274. rc = dsi_display_unprepare(c_bridge->display);
  275. if (rc) {
  276. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  277. c_bridge->id, rc);
  278. SDE_ATRACE_END("dsi_bridge_post_disable");
  279. return;
  280. }
  281. SDE_ATRACE_END("dsi_bridge_post_disable");
  282. }
  283. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  284. const struct drm_display_mode *mode,
  285. const struct drm_display_mode *adjusted_mode)
  286. {
  287. int rc = 0;
  288. struct dsi_bridge *c_bridge = NULL;
  289. struct dsi_display *display;
  290. struct drm_connector *conn;
  291. struct sde_connector_state *conn_state;
  292. if (!bridge || !mode || !adjusted_mode) {
  293. DSI_ERR("Invalid params\n");
  294. return;
  295. }
  296. c_bridge = to_dsi_bridge(bridge);
  297. if (!c_bridge) {
  298. DSI_ERR("invalid dsi bridge\n");
  299. return;
  300. }
  301. display = c_bridge->display;
  302. if (!display || !display->drm_conn || !display->drm_conn->state) {
  303. DSI_ERR("invalid display\n");
  304. return;
  305. }
  306. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  307. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  308. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  309. if (!conn)
  310. return;
  311. conn_state = to_sde_connector_state(conn->state);
  312. if (!conn_state) {
  313. DSI_ERR("invalid connector state\n");
  314. return;
  315. }
  316. msm_parse_mode_priv_info(&conn_state->msm_mode,
  317. &(c_bridge->dsi_mode));
  318. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  319. if (rc) {
  320. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  321. return;
  322. }
  323. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  324. }
  325. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  326. const struct drm_display_mode *mode,
  327. struct drm_display_mode *adjusted_mode)
  328. {
  329. int rc = 0;
  330. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  331. struct dsi_display *display;
  332. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  333. struct drm_crtc_state *crtc_state;
  334. struct drm_connector_state *drm_conn_state;
  335. struct sde_connector_state *conn_state, *old_conn_state;
  336. struct msm_sub_mode new_sub_mode;
  337. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  338. if (!bridge || !mode || !adjusted_mode) {
  339. DSI_ERR("invalid params\n");
  340. return false;
  341. }
  342. display = c_bridge->display;
  343. if (!display || !display->drm_conn || !display->drm_conn->state) {
  344. DSI_ERR("invalid params\n");
  345. return false;
  346. }
  347. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  348. display->drm_conn);
  349. conn_state = to_sde_connector_state(drm_conn_state);
  350. if (!conn_state) {
  351. DSI_ERR("invalid params\n");
  352. return false;
  353. }
  354. /*
  355. * if no timing defined in panel, it must be external mode
  356. * and we'll use empty priv info to populate the mode
  357. */
  358. if (display->panel && !display->panel->num_timing_nodes) {
  359. *adjusted_mode = *mode;
  360. conn_state->msm_mode.base = adjusted_mode;
  361. conn_state->msm_mode.private = (int *)&default_priv_info;
  362. conn_state->msm_mode.private_flags = 0;
  363. return true;
  364. }
  365. convert_to_dsi_mode(mode, &dsi_mode);
  366. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  367. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  368. CONNECTOR_PROP_DSC_MODE);
  369. /*
  370. * retrieve dsi mode from dsi driver's cache since not safe to take
  371. * the drm mode config mutex in all paths
  372. */
  373. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  374. &panel_dsi_mode);
  375. if (rc)
  376. return rc;
  377. /* propagate the private info to the adjusted_mode derived dsi mode */
  378. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  379. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  380. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  381. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  382. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  383. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  384. if (rc) {
  385. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  386. return false;
  387. }
  388. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  389. if (rc) {
  390. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  391. return false;
  392. }
  393. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  394. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  395. if (rc) {
  396. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  397. return false;
  398. }
  399. if (bridge->encoder && bridge->encoder->crtc &&
  400. crtc_state->crtc) {
  401. const struct drm_display_mode *cur_mode =
  402. &crtc_state->crtc->state->mode;
  403. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  404. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  405. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  406. rc = dsi_display_validate_mode_change(c_bridge->display,
  407. &cur_dsi_mode, &dsi_mode);
  408. if (rc) {
  409. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  410. c_bridge->display->name, rc);
  411. return false;
  412. }
  413. /* No DMS/VRR when drm pipeline is changing */
  414. if (!drm_mode_equal(cur_mode, adjusted_mode) &&
  415. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  416. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  417. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  418. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  419. (!crtc_state->active_changed ||
  420. display->is_cont_splash_enabled)) {
  421. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  422. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  423. dsi_mode.timing.h_active,
  424. dsi_mode.timing.v_active,
  425. dsi_mode.timing.refresh_rate,
  426. dsi_mode.pixel_clk_khz,
  427. dsi_mode.panel_mode_caps);
  428. }
  429. }
  430. /* Reject seamless transition when active changed */
  431. if (crtc_state->active_changed &&
  432. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  433. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  434. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  435. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  436. DSI_INFO("seamless upon active changed 0x%x %d\n",
  437. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  438. return false;
  439. }
  440. /* convert back to drm mode, propagating the private info & flags */
  441. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  442. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  443. return true;
  444. }
  445. u32 dsi_drm_get_dfps_maxfps(void *display)
  446. {
  447. u32 dfps_maxfps = 0;
  448. struct dsi_display *dsi_display = display;
  449. /*
  450. * The time of SDE transmitting one frame active data
  451. * will not be changed, if frame rate is adjusted with
  452. * VFP method.
  453. * So only return max fps of DFPS for UIDLE update, if DFPS
  454. * is enabled with VFP.
  455. */
  456. if (dsi_display && dsi_display->panel &&
  457. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  458. dsi_display->panel->dfps_caps.type ==
  459. DSI_DFPS_IMMEDIATE_VFP)
  460. dfps_maxfps =
  461. dsi_display->panel->dfps_caps.max_refresh_rate;
  462. return dfps_maxfps;
  463. }
  464. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  465. {
  466. struct dsi_display *dsi_display = display;
  467. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  468. int rc = -EINVAL;
  469. if (!dsi_display || !drm_mode) {
  470. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  471. return rc;
  472. }
  473. convert_to_dsi_mode(drm_mode, &dsi_mode);
  474. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  475. if (rc) {
  476. DSI_ERR("mode not found %d\n", rc);
  477. drm_mode_debug_printmodeline(drm_mode);
  478. return rc;
  479. }
  480. return panel_dsi_mode->priv_info->topology.num_lm;
  481. }
  482. int dsi_conn_get_mode_info(struct drm_connector *connector,
  483. const struct drm_display_mode *drm_mode,
  484. struct msm_sub_mode *sub_mode,
  485. struct msm_mode_info *mode_info,
  486. void *display, const struct msm_resource_caps_info *avail_res)
  487. {
  488. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  489. struct dsi_mode_info *timing;
  490. int src_bpp, tar_bpp, rc = 0;
  491. if (!drm_mode || !mode_info)
  492. return -EINVAL;
  493. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  494. rc = dsi_display_find_mode(display, &partial_dsi_mode, sub_mode, &dsi_mode);
  495. if (rc || !dsi_mode->priv_info)
  496. return -EINVAL;
  497. memset(mode_info, 0, sizeof(*mode_info));
  498. timing = &dsi_mode->timing;
  499. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  500. mode_info->vtotal = DSI_V_TOTAL(timing);
  501. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  502. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  503. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  504. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  505. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  506. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  507. mode_info->mdp_transfer_time_us =
  508. dsi_mode->priv_info->mdp_transfer_time_us;
  509. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  510. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  511. sizeof(struct msm_display_topology));
  512. if (dsi_mode->priv_info->bit_clk_list.count) {
  513. mode_info->bit_clk_rates =
  514. dsi_mode->priv_info->bit_clk_list.rates;
  515. mode_info->bit_clk_count =
  516. dsi_mode->priv_info->bit_clk_list.count;
  517. }
  518. if (dsi_mode->priv_info->dsc_enabled) {
  519. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  520. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  521. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  522. sizeof(dsi_mode->priv_info->dsc));
  523. } else if (dsi_mode->priv_info->vdc_enabled) {
  524. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  525. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  526. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  527. sizeof(dsi_mode->priv_info->vdc));
  528. }
  529. if (mode_info->comp_info.comp_type) {
  530. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  531. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  532. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  533. tar_bpp);
  534. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  535. }
  536. if (dsi_mode->priv_info->roi_caps.enabled) {
  537. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  538. sizeof(dsi_mode->priv_info->roi_caps));
  539. }
  540. mode_info->allowed_mode_switches =
  541. dsi_mode->priv_info->allowed_mode_switch;
  542. return 0;
  543. }
  544. static const struct drm_bridge_funcs dsi_bridge_ops = {
  545. .attach = dsi_bridge_attach,
  546. .mode_fixup = dsi_bridge_mode_fixup,
  547. .pre_enable = dsi_bridge_pre_enable,
  548. .enable = dsi_bridge_enable,
  549. .disable = dsi_bridge_disable,
  550. .post_disable = dsi_bridge_post_disable,
  551. .mode_set = dsi_bridge_mode_set,
  552. };
  553. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  554. {
  555. u32 i;
  556. int idx = 0;
  557. size_t buff_sz = PAGE_SIZE;
  558. char *buff;
  559. buff = kzalloc(buff_sz, GFP_KERNEL);
  560. if (!buff)
  561. return -ENOMEM;
  562. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  563. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  564. panel->avr_caps.avr_step_fps_list[i],
  565. panel->dfps_caps.dfps_list[i]);
  566. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  567. kfree(buff);
  568. return 0;
  569. }
  570. int dsi_conn_set_info_blob(struct drm_connector *connector,
  571. void *info, void *display, struct msm_mode_info *mode_info)
  572. {
  573. struct dsi_display *dsi_display = display;
  574. struct dsi_panel *panel;
  575. enum dsi_pixel_format fmt;
  576. u32 bpp;
  577. if (!info || !dsi_display)
  578. return -EINVAL;
  579. dsi_display->drm_conn = connector;
  580. sde_kms_info_add_keystr(info,
  581. "display type", dsi_display->display_type);
  582. switch (dsi_display->type) {
  583. case DSI_DISPLAY_SINGLE:
  584. sde_kms_info_add_keystr(info, "display config",
  585. "single display");
  586. break;
  587. case DSI_DISPLAY_EXT_BRIDGE:
  588. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  589. break;
  590. case DSI_DISPLAY_SPLIT:
  591. sde_kms_info_add_keystr(info, "display config",
  592. "split display");
  593. break;
  594. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  595. sde_kms_info_add_keystr(info, "display config",
  596. "split ext bridge");
  597. break;
  598. default:
  599. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  600. break;
  601. }
  602. if (!dsi_display->panel) {
  603. DSI_DEBUG("invalid panel data\n");
  604. goto end;
  605. }
  606. panel = dsi_display->panel;
  607. sde_kms_info_add_keystr(info, "panel name", panel->name);
  608. switch (panel->panel_mode) {
  609. case DSI_OP_VIDEO_MODE:
  610. sde_kms_info_add_keystr(info, "panel mode", "video");
  611. if (panel->avr_caps.avr_step_fps_list_len)
  612. dsi_conn_set_avr_step_info(panel, info);
  613. break;
  614. case DSI_OP_CMD_MODE:
  615. sde_kms_info_add_keystr(info, "panel mode", "command");
  616. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  617. mode_info->mdp_transfer_time_us);
  618. break;
  619. default:
  620. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  621. break;
  622. }
  623. sde_kms_info_add_keystr(info, "qsync support",
  624. panel->qsync_caps.qsync_min_fps ?
  625. "true" : "false");
  626. if (panel->qsync_caps.qsync_min_fps)
  627. sde_kms_info_add_keyint(info, "qsync_fps",
  628. panel->qsync_caps.qsync_min_fps);
  629. sde_kms_info_add_keystr(info, "dfps support",
  630. panel->dfps_caps.dfps_support ? "true" : "false");
  631. if (panel->dfps_caps.dfps_support) {
  632. sde_kms_info_add_keyint(info, "min_fps",
  633. panel->dfps_caps.min_refresh_rate);
  634. sde_kms_info_add_keyint(info, "max_fps",
  635. panel->dfps_caps.max_refresh_rate);
  636. }
  637. sde_kms_info_add_keystr(info, "dyn bitclk support",
  638. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  639. switch (panel->phy_props.rotation) {
  640. case DSI_PANEL_ROTATE_NONE:
  641. sde_kms_info_add_keystr(info, "panel orientation", "none");
  642. break;
  643. case DSI_PANEL_ROTATE_H_FLIP:
  644. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  645. break;
  646. case DSI_PANEL_ROTATE_V_FLIP:
  647. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  648. break;
  649. case DSI_PANEL_ROTATE_HV_FLIP:
  650. sde_kms_info_add_keystr(info, "panel orientation",
  651. "horz & vert flip");
  652. break;
  653. default:
  654. DSI_DEBUG("invalid panel rotation:%d\n",
  655. panel->phy_props.rotation);
  656. break;
  657. }
  658. switch (panel->bl_config.type) {
  659. case DSI_BACKLIGHT_PWM:
  660. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  661. break;
  662. case DSI_BACKLIGHT_WLED:
  663. sde_kms_info_add_keystr(info, "backlight type", "wled");
  664. break;
  665. case DSI_BACKLIGHT_DCS:
  666. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  667. break;
  668. default:
  669. DSI_DEBUG("invalid panel backlight type:%d\n",
  670. panel->bl_config.type);
  671. break;
  672. }
  673. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  674. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  675. if (panel->spr_info.enable)
  676. sde_kms_info_add_keystr(info, "spr_pack_type",
  677. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  678. if (mode_info && mode_info->roi_caps.enabled) {
  679. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  680. mode_info->roi_caps.num_roi);
  681. sde_kms_info_add_keyint(info, "partial_update_xstart",
  682. mode_info->roi_caps.align.xstart_pix_align);
  683. sde_kms_info_add_keyint(info, "partial_update_walign",
  684. mode_info->roi_caps.align.width_pix_align);
  685. sde_kms_info_add_keyint(info, "partial_update_wmin",
  686. mode_info->roi_caps.align.min_width);
  687. sde_kms_info_add_keyint(info, "partial_update_ystart",
  688. mode_info->roi_caps.align.ystart_pix_align);
  689. sde_kms_info_add_keyint(info, "partial_update_halign",
  690. mode_info->roi_caps.align.height_pix_align);
  691. sde_kms_info_add_keyint(info, "partial_update_hmin",
  692. mode_info->roi_caps.align.min_height);
  693. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  694. mode_info->roi_caps.merge_rois);
  695. }
  696. fmt = dsi_display->config.common_config.dst_format;
  697. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  698. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  699. end:
  700. return 0;
  701. }
  702. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  703. void *info, void *display, struct drm_display_mode *drm_mode)
  704. {
  705. struct dsi_display *dsi_display = display;
  706. struct dsi_display_mode partial_dsi_mode;
  707. int count, i;
  708. int preferred_submode_idx = -EINVAL;
  709. if (!conn || !display || !drm_mode) {
  710. DSI_ERR("Invalid params\n");
  711. return;
  712. }
  713. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  714. mutex_lock(&dsi_display->display_lock);
  715. count = dsi_display->panel->num_display_modes;
  716. for (i = 0; i < count; i++) {
  717. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  718. u32 panel_mode_caps = 0;
  719. const char *topo_name = NULL;
  720. if (dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  721. DSI_MODE_MATCH_FULL_TIMINGS)) {
  722. sde_kms_info_add_keyint(info, "submode_idx", i);
  723. if (dsi_mode->is_preferred)
  724. preferred_submode_idx = i;
  725. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  726. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  727. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  728. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  729. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  730. panel_mode_caps);
  731. sde_kms_info_add_keyint(info, "dsc_mode",
  732. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  733. MSM_DISPLAY_DSC_MODE_DISABLED);
  734. topo_name = sde_conn_get_topology_name(conn,
  735. dsi_mode->priv_info->topology);
  736. if (topo_name)
  737. sde_kms_info_add_keystr(info, "topology", topo_name);
  738. if (dsi_mode->priv_info->bit_clk_list.count > 0)
  739. sde_kms_info_add_list(info, "dyn_bitclk_list",
  740. dsi_mode->priv_info->bit_clk_list.rates,
  741. dsi_mode->priv_info->bit_clk_list.count);
  742. }
  743. }
  744. if (preferred_submode_idx >= 0)
  745. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  746. preferred_submode_idx);
  747. mutex_unlock(&dsi_display->display_lock);
  748. }
  749. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  750. bool force,
  751. void *display)
  752. {
  753. enum drm_connector_status status = connector_status_unknown;
  754. struct msm_display_info info;
  755. int rc;
  756. if (!conn || !display)
  757. return status;
  758. /* get display dsi_info */
  759. memset(&info, 0x0, sizeof(info));
  760. rc = dsi_display_get_info(conn, &info, display);
  761. if (rc) {
  762. DSI_ERR("failed to get display info, rc=%d\n", rc);
  763. return connector_status_disconnected;
  764. }
  765. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  766. status = (info.is_connected ? connector_status_connected :
  767. connector_status_disconnected);
  768. else
  769. status = connector_status_connected;
  770. conn->display_info.width_mm = info.width_mm;
  771. conn->display_info.height_mm = info.height_mm;
  772. return status;
  773. }
  774. void dsi_connector_put_modes(struct drm_connector *connector,
  775. void *display)
  776. {
  777. struct dsi_display *dsi_display;
  778. int count, i;
  779. if (!connector || !display)
  780. return;
  781. dsi_display = display;
  782. count = dsi_display->panel->num_display_modes;
  783. for (i = 0; i < count; i++) {
  784. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  785. dsi_display_put_mode(dsi_display, dsi_mode);
  786. }
  787. /* free the display structure modes also */
  788. kfree(dsi_display->modes);
  789. dsi_display->modes = NULL;
  790. }
  791. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  792. {
  793. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  794. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  795. u32 dtd_size = 18;
  796. u32 header_size = sizeof(standard_header);
  797. if (!name)
  798. return -EINVAL;
  799. /* Fill standard header */
  800. memcpy(dtd, standard_header, header_size);
  801. dtd_size -= header_size;
  802. dtd_size = min_t(u32, dtd_size, strlen(name));
  803. memcpy(dtd + header_size, name, dtd_size);
  804. return 0;
  805. }
  806. static void dsi_drm_update_dtd(struct edid *edid,
  807. struct dsi_display_mode *modes, u32 modes_count)
  808. {
  809. u32 i;
  810. u32 count = min_t(u32, modes_count, 3);
  811. for (i = 0; i < count; i++) {
  812. struct detailed_timing *dtd = &edid->detailed_timings[i];
  813. struct dsi_display_mode *mode = &modes[i];
  814. struct dsi_mode_info *timing = &mode->timing;
  815. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  816. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  817. timing->h_back_porch;
  818. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  819. timing->v_back_porch;
  820. u32 h_img = 0, v_img = 0;
  821. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  822. pd->hactive_lo = timing->h_active & 0xFF;
  823. pd->hblank_lo = h_blank & 0xFF;
  824. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  825. ((timing->h_active >> 8) & 0xF) << 4;
  826. pd->vactive_lo = timing->v_active & 0xFF;
  827. pd->vblank_lo = v_blank & 0xFF;
  828. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  829. ((timing->v_active >> 8) & 0xF) << 4;
  830. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  831. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  832. pd->vsync_offset_pulse_width_lo =
  833. ((timing->v_front_porch & 0xF) << 4) |
  834. (timing->v_sync_width & 0xF);
  835. pd->hsync_vsync_offset_pulse_width_hi =
  836. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  837. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  838. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  839. (((timing->v_sync_width >> 4) & 0x3) << 0);
  840. pd->width_mm_lo = h_img & 0xFF;
  841. pd->height_mm_lo = v_img & 0xFF;
  842. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  843. ((v_img >> 8) & 0xF);
  844. pd->hborder = 0;
  845. pd->vborder = 0;
  846. pd->misc = 0;
  847. }
  848. }
  849. static void dsi_drm_update_checksum(struct edid *edid)
  850. {
  851. u8 *data = (u8 *)edid;
  852. u32 i, sum = 0;
  853. for (i = 0; i < EDID_LENGTH - 1; i++)
  854. sum += data[i];
  855. edid->checksum = 0x100 - (sum & 0xFF);
  856. }
  857. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  858. const struct msm_resource_caps_info *avail_res)
  859. {
  860. int rc, i;
  861. u32 count = 0, edid_size;
  862. struct dsi_display_mode *modes = NULL;
  863. struct drm_display_mode drm_mode;
  864. struct dsi_display *display = data;
  865. struct edid edid;
  866. unsigned int width_mm = connector->display_info.width_mm;
  867. unsigned int height_mm = connector->display_info.height_mm;
  868. const u8 edid_buf[EDID_LENGTH] = {
  869. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  870. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  871. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  872. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  873. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  874. 0x01, 0x01, 0x01, 0x01,
  875. };
  876. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  877. memcpy(&edid, edid_buf, edid_size);
  878. rc = dsi_display_get_mode_count(display, &count);
  879. if (rc) {
  880. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  881. goto end;
  882. }
  883. rc = dsi_display_get_modes(display, &modes);
  884. if (rc) {
  885. DSI_ERR("failed to get modes, rc=%d\n", rc);
  886. count = 0;
  887. goto end;
  888. }
  889. for (i = 0; i < count; i++) {
  890. struct drm_display_mode *m;
  891. memset(&drm_mode, 0x0, sizeof(drm_mode));
  892. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  893. m = drm_mode_duplicate(connector->dev, &drm_mode);
  894. if (!m) {
  895. DSI_ERR("failed to add mode %ux%u\n",
  896. drm_mode.hdisplay,
  897. drm_mode.vdisplay);
  898. count = -ENOMEM;
  899. goto end;
  900. }
  901. m->width_mm = connector->display_info.width_mm;
  902. m->height_mm = connector->display_info.height_mm;
  903. if (display->cmdline_timing != NO_OVERRIDE) {
  904. /* get the preferred mode from dsi display mode */
  905. if (modes[i].is_preferred)
  906. m->type |= DRM_MODE_TYPE_PREFERRED;
  907. } else if (modes[i].mode_idx == 0) {
  908. /* set the first mode in device tree list as preferred */
  909. m->type |= DRM_MODE_TYPE_PREFERRED;
  910. }
  911. drm_mode_probed_add(connector, m);
  912. }
  913. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  914. if (rc) {
  915. count = 0;
  916. goto end;
  917. }
  918. edid.width_cm = (connector->display_info.width_mm) / 10;
  919. edid.height_cm = (connector->display_info.height_mm) / 10;
  920. dsi_drm_update_dtd(&edid, modes, count);
  921. dsi_drm_update_checksum(&edid);
  922. rc = drm_connector_update_edid_property(connector, &edid);
  923. if (rc)
  924. count = 0;
  925. /*
  926. * DRM EDID structure maintains panel physical dimensions in
  927. * centimeters, we will be losing the precision anything below cm.
  928. * Changing DRM framework will effect other clients at this
  929. * moment, overriding the values back to millimeter.
  930. */
  931. connector->display_info.width_mm = width_mm;
  932. connector->display_info.height_mm = height_mm;
  933. end:
  934. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  935. return count;
  936. }
  937. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  938. struct drm_display_mode *mode,
  939. void *display, const struct msm_resource_caps_info *avail_res)
  940. {
  941. struct dsi_display_mode dsi_mode;
  942. struct dsi_display_mode *full_dsi_mode = NULL;
  943. struct sde_connector_state *conn_state;
  944. int rc;
  945. if (!connector || !mode) {
  946. DSI_ERR("Invalid params\n");
  947. return MODE_ERROR;
  948. }
  949. convert_to_dsi_mode(mode, &dsi_mode);
  950. conn_state = to_sde_connector_state(connector->state);
  951. if (conn_state)
  952. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  953. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  954. if (rc) {
  955. DSI_ERR("could not find mode %s\n", mode->name);
  956. return MODE_ERROR;
  957. }
  958. rc = dsi_display_validate_mode(display, full_dsi_mode,
  959. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  960. if (rc) {
  961. DSI_ERR("mode not supported, rc=%d\n", rc);
  962. return MODE_BAD;
  963. }
  964. return MODE_OK;
  965. }
  966. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  967. void *display,
  968. struct msm_display_kickoff_params *params)
  969. {
  970. if (!connector || !display || !params) {
  971. DSI_ERR("Invalid params\n");
  972. return -EINVAL;
  973. }
  974. return dsi_display_pre_kickoff(connector, display, params);
  975. }
  976. int dsi_conn_prepare_commit(void *display,
  977. struct msm_display_conn_params *params)
  978. {
  979. if (!display || !params) {
  980. pr_err("Invalid params\n");
  981. return -EINVAL;
  982. }
  983. return dsi_display_pre_commit(display, params);
  984. }
  985. void dsi_conn_enable_event(struct drm_connector *connector,
  986. uint32_t event_idx, bool enable, void *display)
  987. {
  988. struct dsi_event_cb_info event_info;
  989. memset(&event_info, 0, sizeof(event_info));
  990. event_info.event_cb = sde_connector_trigger_event;
  991. event_info.event_usr_ptr = connector;
  992. dsi_display_enable_event(connector, display,
  993. event_idx, &event_info, enable);
  994. }
  995. int dsi_conn_post_kickoff(struct drm_connector *connector,
  996. struct msm_display_conn_params *params)
  997. {
  998. struct drm_encoder *encoder;
  999. struct drm_bridge *bridge;
  1000. struct dsi_bridge *c_bridge;
  1001. struct dsi_display_mode adj_mode;
  1002. struct dsi_display *display;
  1003. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1004. int i, rc = 0, ctrl_version;
  1005. bool enable;
  1006. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1007. if (!connector || !connector->state) {
  1008. DSI_ERR("invalid connector or connector state\n");
  1009. return -EINVAL;
  1010. }
  1011. encoder = connector->state->best_encoder;
  1012. if (!encoder) {
  1013. DSI_DEBUG("best encoder is not available\n");
  1014. return 0;
  1015. }
  1016. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1017. if (!bridge) {
  1018. DSI_DEBUG("bridge is not available\n");
  1019. return 0;
  1020. }
  1021. c_bridge = to_dsi_bridge(bridge);
  1022. adj_mode = c_bridge->dsi_mode;
  1023. display = c_bridge->display;
  1024. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1025. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1026. m_ctrl = &display->ctrl[display->clk_master_idx];
  1027. ctrl_version = m_ctrl->ctrl->version;
  1028. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1029. if (rc) {
  1030. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1031. display->name, rc);
  1032. return -EINVAL;
  1033. }
  1034. /*
  1035. * When both DFPS and dynamic clock switch with constant
  1036. * fps features are enabled, wait for dynamic refresh done
  1037. * only in case of clock switch.
  1038. * In case where only fps changes, clock remains same.
  1039. * So, wait for dynamic refresh done is not required.
  1040. */
  1041. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1042. (dyn_clk_caps->maintain_const_fps) &&
  1043. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1044. display_for_each_ctrl(i, display) {
  1045. ctrl = &display->ctrl[i];
  1046. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1047. ctrl->ctrl);
  1048. if (rc)
  1049. DSI_ERR("wait4dfps refresh failed\n");
  1050. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1051. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1052. }
  1053. }
  1054. /* Update the rest of the controllers */
  1055. display_for_each_ctrl(i, display) {
  1056. ctrl = &display->ctrl[i];
  1057. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1058. continue;
  1059. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1060. if (rc) {
  1061. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1062. display->name, rc);
  1063. return -EINVAL;
  1064. }
  1065. }
  1066. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1067. }
  1068. /* ensure dynamic clk switch flag is reset */
  1069. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1070. if (params->qsync_update) {
  1071. enable = (params->qsync_mode > 0) ? true : false;
  1072. display_for_each_ctrl(i, display)
  1073. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1074. }
  1075. return 0;
  1076. }
  1077. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1078. struct drm_device *dev,
  1079. struct drm_encoder *encoder)
  1080. {
  1081. int rc = 0;
  1082. struct dsi_bridge *bridge;
  1083. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1084. if (!bridge) {
  1085. rc = -ENOMEM;
  1086. goto error;
  1087. }
  1088. bridge->display = display;
  1089. bridge->base.funcs = &dsi_bridge_ops;
  1090. bridge->base.encoder = encoder;
  1091. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  1092. if (rc) {
  1093. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1094. goto error_free_bridge;
  1095. }
  1096. return bridge;
  1097. error_free_bridge:
  1098. kfree(bridge);
  1099. error:
  1100. return ERR_PTR(rc);
  1101. }
  1102. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1103. {
  1104. kfree(bridge);
  1105. }
  1106. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1107. struct dsi_display_mode *mode_b)
  1108. {
  1109. /*
  1110. * POMS cannot happen in conjunction with any other type of mode set.
  1111. * Check to ensure FPS remains same between the modes and also
  1112. * resolution.
  1113. */
  1114. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1115. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1116. (mode_a->timing.h_active == mode_b->timing.h_active));
  1117. }
  1118. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1119. void *display)
  1120. {
  1121. u32 mode_idx = 0, cmp_mode_idx = 0;
  1122. u32 common_mode_caps = 0;
  1123. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1124. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1125. struct list_head *mode_list = &connector->modes;
  1126. struct dsi_display *disp = display;
  1127. struct dsi_panel *panel;
  1128. int mode_count = 0, rc = 0;
  1129. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1130. bool allow_switch = false;
  1131. if (!disp || !disp->panel) {
  1132. DSI_ERR("invalid parameters");
  1133. return;
  1134. }
  1135. panel = disp->panel;
  1136. list_for_each_entry(drm_mode, &connector->modes, head)
  1137. mode_count++;
  1138. list_for_each_entry(drm_mode, &connector->modes, head) {
  1139. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1140. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1141. if (rc)
  1142. return;
  1143. dsi_mode_info = panel_dsi_mode->priv_info;
  1144. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1145. if (mode_idx == mode_count - 1)
  1146. break;
  1147. mode_list = mode_list->next;
  1148. cmp_mode_idx = 1;
  1149. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1150. if (&cmp_drm_mode->head == &connector->modes)
  1151. continue;
  1152. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1153. rc = dsi_display_find_mode(display, &dsi_mode,
  1154. NULL, &cmp_panel_dsi_mode);
  1155. if (rc)
  1156. return;
  1157. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1158. allow_switch = false;
  1159. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1160. cmp_panel_dsi_mode->panel_mode_caps);
  1161. /*
  1162. * FPS switch among video modes, is only supported
  1163. * if DFPS or dynamic clocks are specified.
  1164. * Reject any mode switches between video mode timing
  1165. * nodes if support for those features is not present.
  1166. */
  1167. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1168. allow_switch = true;
  1169. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1170. (panel->dfps_caps.dfps_support ||
  1171. panel->dyn_clk_caps.dyn_clk_support)) {
  1172. allow_switch = true;
  1173. } else {
  1174. if (is_valid_poms_switch(panel_dsi_mode,
  1175. cmp_panel_dsi_mode))
  1176. allow_switch = true;
  1177. }
  1178. if (allow_switch) {
  1179. dsi_mode_info->allowed_mode_switch |=
  1180. BIT(mode_idx + cmp_mode_idx);
  1181. cmp_dsi_mode_info->allowed_mode_switch |=
  1182. BIT(mode_idx);
  1183. }
  1184. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1185. break;
  1186. cmp_mode_idx++;
  1187. }
  1188. mode_idx++;
  1189. }
  1190. }
  1191. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1192. {
  1193. struct sde_connector *c_conn = NULL;
  1194. struct dsi_display *display;
  1195. if (!connector) {
  1196. DSI_ERR("invalid connector\n");
  1197. return -EINVAL;
  1198. }
  1199. c_conn = to_sde_connector(connector);
  1200. display = (struct dsi_display *) c_conn->display;
  1201. display->dyn_bit_clk = value;
  1202. display->dyn_bit_clk_pending = true;
  1203. SDE_EVT32(display->dyn_bit_clk);
  1204. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1205. return 0;
  1206. }