dsi_clk_manager.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of.h>
  6. #include <linux/delay.h>
  7. #include <linux/slab.h>
  8. #include <linux/pm_runtime.h>
  9. #include "dsi_clk.h"
  10. #include "dsi_defs.h"
  11. struct dsi_core_clks {
  12. struct dsi_core_clk_info clks;
  13. };
  14. struct dsi_link_clks {
  15. struct dsi_link_hs_clk_info hs_clks;
  16. struct dsi_link_lp_clk_info lp_clks;
  17. struct link_clk_freq freq;
  18. };
  19. struct dsi_clk_mngr {
  20. char name[MAX_STRING_LEN];
  21. struct mutex clk_mutex;
  22. struct list_head client_list;
  23. u32 dsi_ctrl_count;
  24. u32 master_ndx;
  25. struct dsi_core_clks core_clks[MAX_DSI_CTRL];
  26. struct dsi_link_clks link_clks[MAX_DSI_CTRL];
  27. u32 ctrl_index[MAX_DSI_CTRL];
  28. u32 core_clk_state;
  29. u32 link_clk_state;
  30. pre_clockoff_cb pre_clkoff_cb;
  31. post_clockoff_cb post_clkoff_cb;
  32. post_clockon_cb post_clkon_cb;
  33. pre_clockon_cb pre_clkon_cb;
  34. bool is_cont_splash_enabled;
  35. void *priv_data;
  36. };
  37. struct dsi_clk_client_info {
  38. char name[MAX_STRING_LEN];
  39. u32 core_refcount;
  40. u32 link_refcount;
  41. u32 core_clk_state;
  42. u32 link_clk_state;
  43. struct list_head list;
  44. struct dsi_clk_mngr *mngr;
  45. };
  46. static int _get_clk_mngr_index(struct dsi_clk_mngr *mngr,
  47. u32 dsi_ctrl_index,
  48. u32 *clk_mngr_index)
  49. {
  50. int i;
  51. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  52. if (mngr->ctrl_index[i] == dsi_ctrl_index) {
  53. *clk_mngr_index = i;
  54. return 0;
  55. }
  56. }
  57. return -EINVAL;
  58. }
  59. /**
  60. * dsi_clk_set_link_frequencies() - set frequencies for link clks
  61. * @clks: Link clock information
  62. * @pixel_clk: pixel clock frequency in KHz.
  63. * @byte_clk: Byte clock frequency in KHz.
  64. * @esc_clk: Escape clock frequency in KHz.
  65. *
  66. * return: error code in case of failure or 0 for success.
  67. */
  68. int dsi_clk_set_link_frequencies(void *client, struct link_clk_freq freq,
  69. u32 index)
  70. {
  71. int rc = 0, clk_mngr_index = 0;
  72. struct dsi_clk_client_info *c = client;
  73. struct dsi_clk_mngr *mngr;
  74. if (!client) {
  75. DSI_ERR("invalid params\n");
  76. return -EINVAL;
  77. }
  78. mngr = c->mngr;
  79. rc = _get_clk_mngr_index(mngr, index, &clk_mngr_index);
  80. if (rc) {
  81. DSI_ERR("failed to map control index %d\n", index);
  82. return -EINVAL;
  83. }
  84. memcpy(&mngr->link_clks[clk_mngr_index].freq, &freq,
  85. sizeof(struct link_clk_freq));
  86. return rc;
  87. }
  88. /**
  89. * dsi_clk_set_pixel_clk_rate() - set frequency for pixel clock
  90. * @clks: DSI link clock information.
  91. * @pixel_clk: Pixel clock rate in KHz.
  92. * @index: Index of the DSI controller.
  93. *
  94. * return: error code in case of failure or 0 for success.
  95. */
  96. int dsi_clk_set_pixel_clk_rate(void *client, u64 pixel_clk, u32 index)
  97. {
  98. int rc = 0;
  99. struct dsi_clk_client_info *c = client;
  100. struct dsi_clk_mngr *mngr;
  101. mngr = c->mngr;
  102. rc = clk_set_rate(mngr->link_clks[index].hs_clks.pixel_clk, pixel_clk);
  103. if (rc)
  104. DSI_ERR("failed to set clk rate for pixel clk, rc=%d\n", rc);
  105. else
  106. mngr->link_clks[index].freq.pix_clk_rate = pixel_clk;
  107. return rc;
  108. }
  109. /**
  110. * dsi_clk_set_byte_clk_rate() - set frequency for byte clock
  111. * @client: DSI clock client pointer.
  112. * @byte_clk: Byte clock rate in Hz.
  113. * @index: Index of the DSI controller.
  114. * return: error code in case of failure or 0 for success.
  115. */
  116. int dsi_clk_set_byte_clk_rate(void *client, u64 byte_clk, u32 index)
  117. {
  118. int rc = 0;
  119. struct dsi_clk_client_info *c = client;
  120. struct dsi_clk_mngr *mngr;
  121. u64 byte_intf_rate;
  122. mngr = c->mngr;
  123. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_clk, byte_clk);
  124. if (rc)
  125. DSI_ERR("failed to set clk rate for byte clk, rc=%d\n", rc);
  126. else
  127. mngr->link_clks[index].freq.byte_clk_rate = byte_clk;
  128. if (mngr->link_clks[index].hs_clks.byte_intf_clk) {
  129. byte_intf_rate = mngr->link_clks[index].freq.byte_clk_rate / 2;
  130. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_intf_clk,
  131. byte_intf_rate);
  132. if (rc)
  133. DSI_ERR("failed to set clk rate for byte intf clk=%d\n",
  134. rc);
  135. }
  136. return rc;
  137. }
  138. /**
  139. * dsi_clk_update_parent() - update parent clocks for specified clock
  140. * @parent: link clock pair which are set as parent.
  141. * @child: link clock pair whose parent has to be set.
  142. */
  143. int dsi_clk_update_parent(struct dsi_clk_link_set *parent,
  144. struct dsi_clk_link_set *child)
  145. {
  146. int rc = 0;
  147. rc = clk_set_parent(child->byte_clk, parent->byte_clk);
  148. if (rc) {
  149. DSI_ERR("failed to set byte clk parent\n");
  150. goto error;
  151. }
  152. rc = clk_set_parent(child->pixel_clk, parent->pixel_clk);
  153. if (rc) {
  154. DSI_ERR("failed to set pixel clk parent\n");
  155. goto error;
  156. }
  157. error:
  158. return rc;
  159. }
  160. /**
  161. * dsi_clk_prepare_enable() - prepare and enable dsi src clocks
  162. * @clk: list of src clocks.
  163. *
  164. * @return: Zero on success and err no on failure.
  165. */
  166. int dsi_clk_prepare_enable(struct dsi_clk_link_set *clk)
  167. {
  168. int rc;
  169. rc = clk_prepare_enable(clk->byte_clk);
  170. if (rc) {
  171. DSI_ERR("failed to enable byte src clk %d\n", rc);
  172. return rc;
  173. }
  174. rc = clk_prepare_enable(clk->pixel_clk);
  175. if (rc) {
  176. DSI_ERR("failed to enable pixel src clk %d\n", rc);
  177. return rc;
  178. }
  179. return 0;
  180. }
  181. /**
  182. * dsi_clk_disable_unprepare() - disable and unprepare dsi src clocks
  183. * @clk: list of src clocks.
  184. */
  185. void dsi_clk_disable_unprepare(struct dsi_clk_link_set *clk)
  186. {
  187. clk_disable_unprepare(clk->pixel_clk);
  188. clk_disable_unprepare(clk->byte_clk);
  189. }
  190. int dsi_core_clk_start(struct dsi_core_clks *c_clks)
  191. {
  192. int rc = 0;
  193. if (c_clks->clks.mdp_core_clk) {
  194. rc = clk_prepare_enable(c_clks->clks.mdp_core_clk);
  195. if (rc) {
  196. DSI_ERR("failed to enable mdp_core_clk, rc=%d\n", rc);
  197. goto error;
  198. }
  199. }
  200. if (c_clks->clks.mnoc_clk) {
  201. rc = clk_prepare_enable(c_clks->clks.mnoc_clk);
  202. if (rc) {
  203. DSI_ERR("failed to enable mnoc_clk, rc=%d\n", rc);
  204. goto error_disable_core_clk;
  205. }
  206. }
  207. if (c_clks->clks.iface_clk) {
  208. rc = clk_prepare_enable(c_clks->clks.iface_clk);
  209. if (rc) {
  210. DSI_ERR("failed to enable iface_clk, rc=%d\n", rc);
  211. goto error_disable_mnoc_clk;
  212. }
  213. }
  214. if (c_clks->clks.bus_clk) {
  215. rc = clk_prepare_enable(c_clks->clks.bus_clk);
  216. if (rc) {
  217. DSI_ERR("failed to enable bus_clk, rc=%d\n", rc);
  218. goto error_disable_iface_clk;
  219. }
  220. }
  221. if (c_clks->clks.core_mmss_clk) {
  222. rc = clk_prepare_enable(c_clks->clks.core_mmss_clk);
  223. if (rc) {
  224. DSI_ERR("failed to enable core_mmss_clk, rc=%d\n", rc);
  225. goto error_disable_bus_clk;
  226. }
  227. }
  228. return rc;
  229. error_disable_bus_clk:
  230. if (c_clks->clks.bus_clk)
  231. clk_disable_unprepare(c_clks->clks.bus_clk);
  232. error_disable_iface_clk:
  233. if (c_clks->clks.iface_clk)
  234. clk_disable_unprepare(c_clks->clks.iface_clk);
  235. error_disable_mnoc_clk:
  236. if (c_clks->clks.mnoc_clk)
  237. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  238. error_disable_core_clk:
  239. if (c_clks->clks.mdp_core_clk)
  240. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  241. error:
  242. return rc;
  243. }
  244. int dsi_core_clk_stop(struct dsi_core_clks *c_clks)
  245. {
  246. int rc = 0;
  247. if (c_clks->clks.core_mmss_clk)
  248. clk_disable_unprepare(c_clks->clks.core_mmss_clk);
  249. if (c_clks->clks.bus_clk)
  250. clk_disable_unprepare(c_clks->clks.bus_clk);
  251. if (c_clks->clks.iface_clk)
  252. clk_disable_unprepare(c_clks->clks.iface_clk);
  253. if (c_clks->clks.mnoc_clk)
  254. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  255. if (c_clks->clks.mdp_core_clk)
  256. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  257. return rc;
  258. }
  259. static int dsi_link_hs_clk_set_rate(struct dsi_link_hs_clk_info *link_hs_clks,
  260. int index)
  261. {
  262. int rc = 0;
  263. struct dsi_clk_mngr *mngr;
  264. struct dsi_link_clks *l_clks;
  265. if (index >= MAX_DSI_CTRL) {
  266. DSI_ERR("Invalid DSI ctrl index\n");
  267. return -EINVAL;
  268. }
  269. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  270. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  271. /*
  272. * In an ideal world, cont_splash_enabled should not be required inside
  273. * the clock manager. But, in the current driver cont_splash_enabled
  274. * flag is set inside mdp driver and there is no interface event
  275. * associated with this flag setting.
  276. */
  277. if (mngr->is_cont_splash_enabled)
  278. return 0;
  279. rc = clk_set_rate(link_hs_clks->byte_clk,
  280. l_clks->freq.byte_clk_rate);
  281. if (rc) {
  282. DSI_ERR("clk_set_rate failed for byte_clk rc = %d\n", rc);
  283. goto error;
  284. }
  285. rc = clk_set_rate(link_hs_clks->pixel_clk,
  286. l_clks->freq.pix_clk_rate);
  287. if (rc) {
  288. DSI_ERR("clk_set_rate failed for pixel_clk rc = %d\n", rc);
  289. goto error;
  290. }
  291. /*
  292. * If byte_intf_clk is present, set rate for that too.
  293. * For DPHY: byte_intf_clk_rate = byte_clk_rate / 2
  294. * todo: this needs to be revisited when support for CPHY is added
  295. */
  296. if (link_hs_clks->byte_intf_clk) {
  297. rc = clk_set_rate(link_hs_clks->byte_intf_clk,
  298. (l_clks->freq.byte_clk_rate / 2));
  299. if (rc) {
  300. DSI_ERR("set_rate failed for byte_intf_clk rc = %d\n",
  301. rc);
  302. goto error;
  303. }
  304. }
  305. error:
  306. return rc;
  307. }
  308. static int dsi_link_hs_clk_prepare(struct dsi_link_hs_clk_info *link_hs_clks)
  309. {
  310. int rc = 0;
  311. rc = clk_prepare(link_hs_clks->byte_clk);
  312. if (rc) {
  313. DSI_ERR("Failed to prepare dsi byte clk, rc=%d\n", rc);
  314. goto byte_clk_err;
  315. }
  316. rc = clk_prepare(link_hs_clks->pixel_clk);
  317. if (rc) {
  318. DSI_ERR("Failed to prepare dsi pixel clk, rc=%d\n", rc);
  319. goto pixel_clk_err;
  320. }
  321. if (link_hs_clks->byte_intf_clk) {
  322. rc = clk_prepare(link_hs_clks->byte_intf_clk);
  323. if (rc) {
  324. DSI_ERR("Failed to prepare dsi byte intf clk, rc=%d\n",
  325. rc);
  326. goto byte_intf_clk_err;
  327. }
  328. }
  329. return rc;
  330. byte_intf_clk_err:
  331. clk_unprepare(link_hs_clks->pixel_clk);
  332. pixel_clk_err:
  333. clk_unprepare(link_hs_clks->byte_clk);
  334. byte_clk_err:
  335. return rc;
  336. }
  337. static void dsi_link_hs_clk_unprepare(struct dsi_link_hs_clk_info *link_hs_clks)
  338. {
  339. if (link_hs_clks->byte_intf_clk)
  340. clk_unprepare(link_hs_clks->byte_intf_clk);
  341. clk_unprepare(link_hs_clks->pixel_clk);
  342. clk_unprepare(link_hs_clks->byte_clk);
  343. }
  344. static int dsi_link_hs_clk_enable(struct dsi_link_hs_clk_info *link_hs_clks)
  345. {
  346. int rc = 0;
  347. rc = clk_enable(link_hs_clks->byte_clk);
  348. if (rc) {
  349. DSI_ERR("Failed to enable dsi byte clk, rc=%d\n", rc);
  350. goto byte_clk_err;
  351. }
  352. rc = clk_enable(link_hs_clks->pixel_clk);
  353. if (rc) {
  354. DSI_ERR("Failed to enable dsi pixel clk, rc=%d\n", rc);
  355. goto pixel_clk_err;
  356. }
  357. if (link_hs_clks->byte_intf_clk) {
  358. rc = clk_enable(link_hs_clks->byte_intf_clk);
  359. if (rc) {
  360. DSI_ERR("Failed to enable dsi byte intf clk, rc=%d\n",
  361. rc);
  362. goto byte_intf_clk_err;
  363. }
  364. }
  365. return rc;
  366. byte_intf_clk_err:
  367. clk_disable(link_hs_clks->pixel_clk);
  368. pixel_clk_err:
  369. clk_disable(link_hs_clks->byte_clk);
  370. byte_clk_err:
  371. return rc;
  372. }
  373. static void dsi_link_hs_clk_disable(struct dsi_link_hs_clk_info *link_hs_clks)
  374. {
  375. if (link_hs_clks->byte_intf_clk)
  376. clk_disable(link_hs_clks->byte_intf_clk);
  377. clk_disable(link_hs_clks->pixel_clk);
  378. clk_disable(link_hs_clks->byte_clk);
  379. }
  380. /**
  381. * dsi_link_clk_start() - enable dsi link clocks
  382. */
  383. static int dsi_link_hs_clk_start(struct dsi_link_hs_clk_info *link_hs_clks,
  384. enum dsi_link_clk_op_type op_type, int index)
  385. {
  386. int rc = 0;
  387. if (index >= MAX_DSI_CTRL) {
  388. DSI_ERR("Invalid DSI ctrl index\n");
  389. return -EINVAL;
  390. }
  391. if (op_type & DSI_LINK_CLK_SET_RATE) {
  392. rc = dsi_link_hs_clk_set_rate(link_hs_clks, index);
  393. if (rc) {
  394. DSI_ERR("failed to set HS clk rates, rc = %d\n", rc);
  395. goto error;
  396. }
  397. }
  398. if (op_type & DSI_LINK_CLK_PREPARE) {
  399. rc = dsi_link_hs_clk_prepare(link_hs_clks);
  400. if (rc) {
  401. DSI_ERR("failed to prepare link HS clks, rc = %d\n",
  402. rc);
  403. goto error;
  404. }
  405. }
  406. if (op_type & DSI_LINK_CLK_ENABLE) {
  407. rc = dsi_link_hs_clk_enable(link_hs_clks);
  408. if (rc) {
  409. DSI_ERR("failed to enable link HS clks, rc = %d\n", rc);
  410. goto error_unprepare;
  411. }
  412. }
  413. DSI_DEBUG("HS Link clocks are enabled\n");
  414. return rc;
  415. error_unprepare:
  416. dsi_link_hs_clk_unprepare(link_hs_clks);
  417. error:
  418. return rc;
  419. }
  420. /**
  421. * dsi_link_clk_stop() - Stop DSI link clocks.
  422. */
  423. static int dsi_link_hs_clk_stop(struct dsi_link_hs_clk_info *link_hs_clks)
  424. {
  425. struct dsi_link_clks *l_clks;
  426. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  427. dsi_link_hs_clk_disable(link_hs_clks);
  428. dsi_link_hs_clk_unprepare(link_hs_clks);
  429. DSI_DEBUG("HS Link clocks disabled\n");
  430. return 0;
  431. }
  432. static int dsi_link_lp_clk_start(struct dsi_link_lp_clk_info *link_lp_clks,
  433. int index)
  434. {
  435. int rc = 0;
  436. struct dsi_clk_mngr *mngr;
  437. struct dsi_link_clks *l_clks;
  438. if (index >= MAX_DSI_CTRL) {
  439. DSI_ERR("Invalid DSI ctrl index\n");
  440. return -EINVAL;
  441. }
  442. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  443. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  444. if (!mngr)
  445. return -EINVAL;
  446. /*
  447. * In an ideal world, cont_splash_enabled should not be required inside
  448. * the clock manager. But, in the current driver cont_splash_enabled
  449. * flag is set inside mdp driver and there is no interface event
  450. * associated with this flag setting. Also, set rate for clock need not
  451. * be called for every enable call. It should be done only once when
  452. * coming out of suspend.
  453. */
  454. if (mngr->is_cont_splash_enabled)
  455. goto prepare;
  456. rc = clk_set_rate(link_lp_clks->esc_clk, l_clks->freq.esc_clk_rate);
  457. if (rc) {
  458. DSI_ERR("clk_set_rate failed for esc_clk rc = %d\n", rc);
  459. goto error;
  460. }
  461. prepare:
  462. rc = clk_prepare_enable(link_lp_clks->esc_clk);
  463. if (rc) {
  464. DSI_ERR("Failed to enable dsi esc clk\n");
  465. clk_unprepare(l_clks->lp_clks.esc_clk);
  466. }
  467. error:
  468. DSI_DEBUG("LP Link clocks are enabled\n");
  469. return rc;
  470. }
  471. static int dsi_link_lp_clk_stop(
  472. struct dsi_link_lp_clk_info *link_lp_clks)
  473. {
  474. struct dsi_link_clks *l_clks;
  475. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  476. clk_disable_unprepare(l_clks->lp_clks.esc_clk);
  477. DSI_DEBUG("LP Link clocks are disabled\n");
  478. return 0;
  479. }
  480. static int dsi_display_core_clk_enable(struct dsi_core_clks *clks,
  481. u32 ctrl_count, u32 master_ndx)
  482. {
  483. int rc = 0;
  484. int i;
  485. struct dsi_core_clks *clk, *m_clks;
  486. /*
  487. * In case of split DSI usecases, the clock for master controller should
  488. * be enabled before the other controller. Master controller in the
  489. * clock context refers to the controller that sources the clock.
  490. */
  491. m_clks = &clks[master_ndx];
  492. rc = pm_runtime_get_sync(m_clks->clks.drm->dev);
  493. if (rc < 0) {
  494. DSI_ERR("Power resource enable failed, rc=%d\n", rc);
  495. goto error;
  496. }
  497. rc = dsi_core_clk_start(m_clks);
  498. if (rc) {
  499. DSI_ERR("failed to turn on master clocks, rc=%d\n", rc);
  500. goto error_disable_master_resource;
  501. }
  502. /* Turn on rest of the core clocks */
  503. for (i = 0; i < ctrl_count; i++) {
  504. clk = &clks[i];
  505. if (!clk || (clk == m_clks))
  506. continue;
  507. rc = pm_runtime_get_sync(m_clks->clks.drm->dev);
  508. if (rc < 0) {
  509. DSI_ERR("Power resource enable failed, rc=%d\n", rc);
  510. goto error_disable_master;
  511. }
  512. rc = dsi_core_clk_start(clk);
  513. if (rc) {
  514. DSI_ERR("failed to turn on clocks, rc=%d\n", rc);
  515. pm_runtime_put_sync(m_clks->clks.drm->dev);
  516. goto error_disable_master;
  517. }
  518. }
  519. return rc;
  520. error_disable_master:
  521. (void)dsi_core_clk_stop(m_clks);
  522. error_disable_master_resource:
  523. pm_runtime_put_sync(m_clks->clks.drm->dev);
  524. error:
  525. return rc;
  526. }
  527. static int dsi_display_link_clk_enable(struct dsi_link_clks *clks,
  528. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  529. {
  530. int rc = 0;
  531. int i;
  532. struct dsi_link_clks *clk, *m_clks;
  533. /*
  534. * In case of split DSI usecases, the clock for master controller should
  535. * be enabled before the other controller. Master controller in the
  536. * clock context refers to the controller that sources the clock.
  537. */
  538. m_clks = &clks[master_ndx];
  539. if (l_type & DSI_LINK_LP_CLK) {
  540. rc = dsi_link_lp_clk_start(&m_clks->lp_clks, master_ndx);
  541. if (rc) {
  542. DSI_ERR("failed to turn on master lp link clocks, rc=%d\n",
  543. rc);
  544. goto error;
  545. }
  546. }
  547. if (l_type & DSI_LINK_HS_CLK) {
  548. rc = dsi_link_hs_clk_start(&m_clks->hs_clks,
  549. DSI_LINK_CLK_START, master_ndx);
  550. if (rc) {
  551. DSI_ERR("failed to turn on master hs link clocks, rc=%d\n",
  552. rc);
  553. goto error;
  554. }
  555. }
  556. for (i = 0; i < ctrl_count; i++) {
  557. clk = &clks[i];
  558. if (!clk || (clk == m_clks))
  559. continue;
  560. if (l_type & DSI_LINK_LP_CLK) {
  561. rc = dsi_link_lp_clk_start(&clk->lp_clks, i);
  562. if (rc) {
  563. DSI_ERR("failed to turn on lp link clocks, rc=%d\n",
  564. rc);
  565. goto error_disable_master;
  566. }
  567. }
  568. if (l_type & DSI_LINK_HS_CLK) {
  569. rc = dsi_link_hs_clk_start(&clk->hs_clks,
  570. DSI_LINK_CLK_START, i);
  571. if (rc) {
  572. DSI_ERR("failed to turn on hs link clocks, rc=%d\n",
  573. rc);
  574. goto error_disable_master;
  575. }
  576. }
  577. }
  578. return rc;
  579. error_disable_master:
  580. if (l_type == DSI_LINK_LP_CLK)
  581. (void)dsi_link_lp_clk_stop(&m_clks->lp_clks);
  582. else if (l_type == DSI_LINK_HS_CLK)
  583. (void)dsi_link_hs_clk_stop(&m_clks->hs_clks);
  584. error:
  585. return rc;
  586. }
  587. static int dsi_display_core_clk_disable(struct dsi_core_clks *clks,
  588. u32 ctrl_count, u32 master_ndx)
  589. {
  590. int rc = 0;
  591. int i;
  592. struct dsi_core_clks *clk, *m_clks;
  593. /*
  594. * In case of split DSI usecases, clock for slave DSI controllers should
  595. * be disabled first before disabling clock for master controller. Slave
  596. * controllers in the clock context refer to controller which source
  597. * clock from another controller.
  598. */
  599. m_clks = &clks[master_ndx];
  600. /* Turn off non-master core clocks */
  601. for (i = 0; i < ctrl_count; i++) {
  602. clk = &clks[i];
  603. if (!clk || (clk == m_clks))
  604. continue;
  605. rc = dsi_core_clk_stop(clk);
  606. if (rc) {
  607. DSI_DEBUG("failed to turn off clocks, rc=%d\n", rc);
  608. goto error;
  609. }
  610. pm_runtime_put_sync(m_clks->clks.drm->dev);
  611. }
  612. rc = dsi_core_clk_stop(m_clks);
  613. if (rc) {
  614. DSI_ERR("failed to turn off master clocks, rc=%d\n", rc);
  615. goto error;
  616. }
  617. pm_runtime_put_sync(m_clks->clks.drm->dev);
  618. error:
  619. return rc;
  620. }
  621. static int dsi_display_link_clk_disable(struct dsi_link_clks *clks,
  622. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  623. {
  624. int rc = 0;
  625. int i;
  626. struct dsi_link_clks *clk, *m_clks;
  627. /*
  628. * In case of split DSI usecases, clock for slave DSI controllers should
  629. * be disabled first before disabling clock for master controller. Slave
  630. * controllers in the clock context refer to controller which source
  631. * clock from another controller.
  632. */
  633. m_clks = &clks[master_ndx];
  634. /* Turn off non-master link clocks */
  635. for (i = 0; i < ctrl_count; i++) {
  636. clk = &clks[i];
  637. if (!clk || (clk == m_clks))
  638. continue;
  639. if (l_type & DSI_LINK_LP_CLK) {
  640. rc = dsi_link_lp_clk_stop(&clk->lp_clks);
  641. if (rc)
  642. DSI_ERR("failed to turn off lp link clocks, rc=%d\n",
  643. rc);
  644. }
  645. if (l_type & DSI_LINK_HS_CLK) {
  646. rc = dsi_link_hs_clk_stop(&clk->hs_clks);
  647. if (rc)
  648. DSI_ERR("failed to turn off hs link clocks, rc=%d\n",
  649. rc);
  650. }
  651. }
  652. if (l_type & DSI_LINK_LP_CLK) {
  653. rc = dsi_link_lp_clk_stop(&m_clks->lp_clks);
  654. if (rc)
  655. DSI_ERR("failed to turn off master lp link clocks, rc=%d\n",
  656. rc);
  657. }
  658. if (l_type & DSI_LINK_HS_CLK) {
  659. rc = dsi_link_hs_clk_stop(&m_clks->hs_clks);
  660. if (rc)
  661. DSI_ERR("failed to turn off master hs link clocks, rc=%d\n",
  662. rc);
  663. }
  664. return rc;
  665. }
  666. static int dsi_clk_update_link_clk_state(struct dsi_clk_mngr *mngr,
  667. struct dsi_link_clks *l_clks, enum dsi_lclk_type l_type, u32 l_state,
  668. bool enable)
  669. {
  670. int rc = 0;
  671. if (!mngr)
  672. return -EINVAL;
  673. if (enable) {
  674. if (mngr->pre_clkon_cb) {
  675. rc = mngr->pre_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  676. l_type, l_state);
  677. if (rc) {
  678. DSI_ERR("pre link clk on cb failed for type %d\n",
  679. l_type);
  680. goto error;
  681. }
  682. }
  683. rc = dsi_display_link_clk_enable(l_clks, l_type,
  684. mngr->dsi_ctrl_count, mngr->master_ndx);
  685. if (rc) {
  686. DSI_ERR("failed to start link clk type %d rc=%d\n",
  687. l_type, rc);
  688. goto error;
  689. }
  690. if (mngr->post_clkon_cb) {
  691. rc = mngr->post_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  692. l_type, l_state);
  693. if (rc) {
  694. DSI_ERR("post link clk on cb failed for type %d\n",
  695. l_type);
  696. goto error;
  697. }
  698. }
  699. } else {
  700. if (mngr->pre_clkoff_cb) {
  701. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  702. DSI_LINK_CLK, l_type, l_state);
  703. if (rc)
  704. DSI_ERR("pre link clk off cb failed\n");
  705. }
  706. rc = dsi_display_link_clk_disable(l_clks, l_type,
  707. mngr->dsi_ctrl_count, mngr->master_ndx);
  708. if (rc) {
  709. DSI_ERR("failed to stop link clk type %d, rc = %d\n",
  710. l_type, rc);
  711. goto error;
  712. }
  713. if (mngr->post_clkoff_cb) {
  714. rc = mngr->post_clkoff_cb(mngr->priv_data,
  715. DSI_LINK_CLK, l_type, l_state);
  716. if (rc)
  717. DSI_ERR("post link clk off cb failed\n");
  718. }
  719. }
  720. error:
  721. return rc;
  722. }
  723. static int dsi_update_core_clks(struct dsi_clk_mngr *mngr,
  724. struct dsi_core_clks *c_clks)
  725. {
  726. int rc = 0;
  727. if (mngr->core_clk_state == DSI_CLK_OFF) {
  728. rc = mngr->pre_clkon_cb(mngr->priv_data,
  729. DSI_CORE_CLK,
  730. DSI_LINK_NONE,
  731. DSI_CLK_ON);
  732. if (rc) {
  733. DSI_ERR("failed to turn on MDP FS rc= %d\n", rc);
  734. goto error;
  735. }
  736. }
  737. rc = dsi_display_core_clk_enable(c_clks, mngr->dsi_ctrl_count,
  738. mngr->master_ndx);
  739. if (rc) {
  740. DSI_ERR("failed to turn on core clks rc = %d\n", rc);
  741. goto error;
  742. }
  743. if (mngr->post_clkon_cb) {
  744. rc = mngr->post_clkon_cb(mngr->priv_data,
  745. DSI_CORE_CLK,
  746. DSI_LINK_NONE,
  747. DSI_CLK_ON);
  748. if (rc)
  749. DSI_ERR("post clk on cb failed, rc = %d\n", rc);
  750. }
  751. mngr->core_clk_state = DSI_CLK_ON;
  752. error:
  753. return rc;
  754. }
  755. static int dsi_update_clk_state(struct dsi_clk_mngr *mngr,
  756. struct dsi_core_clks *c_clks, u32 c_state,
  757. struct dsi_link_clks *l_clks, u32 l_state)
  758. {
  759. int rc = 0;
  760. bool l_c_on = false;
  761. if (!mngr)
  762. return -EINVAL;
  763. DSI_DEBUG("c_state = %d, l_state = %d\n",
  764. c_clks ? c_state : -1, l_clks ? l_state : -1);
  765. /*
  766. * Below is the sequence to toggle DSI clocks:
  767. * 1. For ON sequence, Core clocks before link clocks
  768. * 2. For OFF sequence, Link clocks before core clocks.
  769. */
  770. if (c_clks && (c_state == DSI_CLK_ON))
  771. rc = dsi_update_core_clks(mngr, c_clks);
  772. if (rc)
  773. goto error;
  774. if (l_clks) {
  775. if (l_state == DSI_CLK_ON) {
  776. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  777. DSI_LINK_LP_CLK, l_state, true);
  778. if (rc)
  779. goto error;
  780. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  781. DSI_LINK_HS_CLK, l_state, true);
  782. if (rc)
  783. goto error;
  784. } else {
  785. /*
  786. * Two conditions that need to be checked for Link
  787. * clocks:
  788. * 1. Link clocks need core clocks to be on when
  789. * transitioning from EARLY_GATE to OFF state.
  790. * 2. ULPS mode might have to be enabled in case of OFF
  791. * state. For ULPS, Link clocks should be turned ON
  792. * first before they are turned off again.
  793. *
  794. * If Link is going from EARLY_GATE to OFF state AND
  795. * Core clock is already in EARLY_GATE or OFF state,
  796. * turn on Core clocks and link clocks.
  797. *
  798. * ULPS state is managed as part of the pre_clkoff_cb.
  799. */
  800. if ((l_state == DSI_CLK_OFF) &&
  801. (mngr->link_clk_state ==
  802. DSI_CLK_EARLY_GATE) &&
  803. (mngr->core_clk_state !=
  804. DSI_CLK_ON)) {
  805. rc = dsi_display_core_clk_enable(
  806. mngr->core_clks, mngr->dsi_ctrl_count,
  807. mngr->master_ndx);
  808. if (rc) {
  809. DSI_ERR("core clks did not start\n");
  810. goto error;
  811. }
  812. rc = dsi_display_link_clk_enable(l_clks,
  813. (DSI_LINK_LP_CLK & DSI_LINK_HS_CLK),
  814. mngr->dsi_ctrl_count, mngr->master_ndx);
  815. if (rc) {
  816. DSI_ERR("LP Link clks did not start\n");
  817. goto error;
  818. }
  819. l_c_on = true;
  820. DSI_DEBUG("ECG: core and Link_on\n");
  821. }
  822. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  823. DSI_LINK_HS_CLK, l_state, false);
  824. if (rc)
  825. goto error;
  826. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  827. DSI_LINK_LP_CLK, l_state, false);
  828. if (rc)
  829. goto error;
  830. /*
  831. * This check is to save unnecessary clock state
  832. * change when going from EARLY_GATE to OFF. In the
  833. * case where the request happens for both Core and Link
  834. * clocks in the same call, core clocks need to be
  835. * turned on first before OFF state can be entered.
  836. *
  837. * Core clocks are turned on here for Link clocks to go
  838. * to OFF state. If core clock request is also present,
  839. * then core clocks can be turned off Core clocks are
  840. * transitioned to OFF state.
  841. */
  842. if (l_c_on && (!(c_clks && (c_state == DSI_CLK_OFF)
  843. && (mngr->core_clk_state ==
  844. DSI_CLK_EARLY_GATE)))) {
  845. rc = dsi_display_core_clk_disable(
  846. mngr->core_clks, mngr->dsi_ctrl_count,
  847. mngr->master_ndx);
  848. if (rc) {
  849. DSI_ERR("core clks did not stop\n");
  850. goto error;
  851. }
  852. l_c_on = false;
  853. DSI_DEBUG("ECG: core off\n");
  854. } else
  855. DSI_DEBUG("ECG: core off skip\n");
  856. }
  857. mngr->link_clk_state = l_state;
  858. }
  859. if (c_clks && (c_state != DSI_CLK_ON)) {
  860. /*
  861. * When going to OFF state from EARLY GATE state, Core clocks
  862. * should be turned on first so that the IOs can be clamped.
  863. * l_c_on flag is set, then the core clocks were turned before
  864. * to the Link clocks go to OFF state. So Core clocks are
  865. * already ON and this step can be skipped.
  866. *
  867. * IOs are clamped in pre_clkoff_cb callback.
  868. */
  869. if ((c_state == DSI_CLK_OFF) &&
  870. (mngr->core_clk_state ==
  871. DSI_CLK_EARLY_GATE) && !l_c_on) {
  872. rc = dsi_display_core_clk_enable(mngr->core_clks,
  873. mngr->dsi_ctrl_count, mngr->master_ndx);
  874. if (rc) {
  875. DSI_ERR("core clks did not start\n");
  876. goto error;
  877. }
  878. DSI_DEBUG("ECG: core on\n");
  879. } else
  880. DSI_DEBUG("ECG: core on skip\n");
  881. if (mngr->pre_clkoff_cb) {
  882. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  883. DSI_CORE_CLK,
  884. DSI_LINK_NONE,
  885. c_state);
  886. if (rc)
  887. DSI_ERR("pre core clk off cb failed\n");
  888. }
  889. rc = dsi_display_core_clk_disable(c_clks, mngr->dsi_ctrl_count,
  890. mngr->master_ndx);
  891. if (rc) {
  892. DSI_ERR("failed to turn off core clks rc = %d\n", rc);
  893. goto error;
  894. }
  895. if (c_state == DSI_CLK_OFF) {
  896. if (mngr->post_clkoff_cb) {
  897. rc = mngr->post_clkoff_cb(mngr->priv_data,
  898. DSI_CORE_CLK,
  899. DSI_LINK_NONE,
  900. DSI_CLK_OFF);
  901. if (rc)
  902. DSI_ERR("post clkoff cb fail, rc = %d\n",
  903. rc);
  904. }
  905. }
  906. mngr->core_clk_state = c_state;
  907. }
  908. error:
  909. return rc;
  910. }
  911. static int dsi_recheck_clk_state(struct dsi_clk_mngr *mngr)
  912. {
  913. int rc = 0;
  914. struct list_head *pos = NULL;
  915. struct dsi_clk_client_info *c;
  916. u32 new_core_clk_state = DSI_CLK_OFF;
  917. u32 new_link_clk_state = DSI_CLK_OFF;
  918. u32 old_c_clk_state = DSI_CLK_OFF;
  919. u32 old_l_clk_state = DSI_CLK_OFF;
  920. struct dsi_core_clks *c_clks = NULL;
  921. struct dsi_link_clks *l_clks = NULL;
  922. /*
  923. * Conditions to maintain DSI manager clock state based on
  924. * clock states of various clients:
  925. * 1. If any client has clock in ON state, DSI manager clock state
  926. * should be ON.
  927. * 2. If any client is in ECG state with rest of them turned OFF,
  928. * go to Early gate state.
  929. * 3. If all clients have clocks as OFF, then go to OFF state.
  930. */
  931. list_for_each(pos, &mngr->client_list) {
  932. c = list_entry(pos, struct dsi_clk_client_info, list);
  933. if (c->core_clk_state == DSI_CLK_ON) {
  934. new_core_clk_state = DSI_CLK_ON;
  935. break;
  936. } else if (c->core_clk_state == DSI_CLK_EARLY_GATE) {
  937. new_core_clk_state = DSI_CLK_EARLY_GATE;
  938. }
  939. }
  940. list_for_each(pos, &mngr->client_list) {
  941. c = list_entry(pos, struct dsi_clk_client_info, list);
  942. if (c->link_clk_state == DSI_CLK_ON) {
  943. new_link_clk_state = DSI_CLK_ON;
  944. break;
  945. } else if (c->link_clk_state == DSI_CLK_EARLY_GATE) {
  946. new_link_clk_state = DSI_CLK_EARLY_GATE;
  947. }
  948. }
  949. if (new_core_clk_state != mngr->core_clk_state)
  950. c_clks = mngr->core_clks;
  951. if (new_link_clk_state != mngr->link_clk_state)
  952. l_clks = mngr->link_clks;
  953. old_c_clk_state = mngr->core_clk_state;
  954. old_l_clk_state = mngr->link_clk_state;
  955. DSI_DEBUG("c_clk_state (%d -> %d)\n", old_c_clk_state,
  956. new_core_clk_state);
  957. DSI_DEBUG("l_clk_state (%d -> %d)\n", old_l_clk_state,
  958. new_link_clk_state);
  959. if (c_clks || l_clks) {
  960. rc = dsi_update_clk_state(mngr, c_clks, new_core_clk_state,
  961. l_clks, new_link_clk_state);
  962. if (rc) {
  963. DSI_ERR("failed to update clock state, rc = %d\n", rc);
  964. goto error;
  965. }
  966. }
  967. error:
  968. return rc;
  969. }
  970. int dsi_clk_req_state(void *client, enum dsi_clk_type clk,
  971. enum dsi_clk_state state)
  972. {
  973. int rc = 0;
  974. struct dsi_clk_client_info *c = client;
  975. struct dsi_clk_mngr *mngr;
  976. bool changed = false;
  977. if (!client || !clk || clk > (DSI_CORE_CLK | DSI_LINK_CLK) ||
  978. state > DSI_CLK_EARLY_GATE) {
  979. DSI_ERR("Invalid params, client = %pK, clk = 0x%x, state = %d\n",
  980. client, clk, state);
  981. return -EINVAL;
  982. }
  983. mngr = c->mngr;
  984. mutex_lock(&mngr->clk_mutex);
  985. DSI_DEBUG("[%s]%s: CLK=%d, new_state=%d, core=%d, linkl=%d\n",
  986. mngr->name, c->name, clk, state, c->core_clk_state,
  987. c->link_clk_state);
  988. /*
  989. * Clock refcount handling as below:
  990. * i. Increment refcount whenever ON is called.
  991. * ii. Decrement refcount when transitioning from ON state to
  992. * either OFF or EARLY_GATE.
  993. * iii. Do not decrement refcount when changing from
  994. * EARLY_GATE to OFF.
  995. */
  996. if (state == DSI_CLK_ON) {
  997. if (clk & DSI_CORE_CLK) {
  998. c->core_refcount++;
  999. if (c->core_clk_state != DSI_CLK_ON) {
  1000. c->core_clk_state = DSI_CLK_ON;
  1001. changed = true;
  1002. }
  1003. }
  1004. if (clk & DSI_LINK_CLK) {
  1005. c->link_refcount++;
  1006. if (c->link_clk_state != DSI_CLK_ON) {
  1007. c->link_clk_state = DSI_CLK_ON;
  1008. changed = true;
  1009. }
  1010. }
  1011. } else if ((state == DSI_CLK_EARLY_GATE) ||
  1012. (state == DSI_CLK_OFF)) {
  1013. if (clk & DSI_CORE_CLK) {
  1014. if (c->core_refcount == 0) {
  1015. if ((c->core_clk_state ==
  1016. DSI_CLK_EARLY_GATE) &&
  1017. (state == DSI_CLK_OFF)) {
  1018. changed = true;
  1019. c->core_clk_state = DSI_CLK_OFF;
  1020. } else {
  1021. DSI_WARN("Core refcount is zero for %s\n",
  1022. c->name);
  1023. }
  1024. } else {
  1025. c->core_refcount--;
  1026. if (c->core_refcount == 0) {
  1027. c->core_clk_state = state;
  1028. changed = true;
  1029. }
  1030. }
  1031. }
  1032. if (clk & DSI_LINK_CLK) {
  1033. if (c->link_refcount == 0) {
  1034. if ((c->link_clk_state ==
  1035. DSI_CLK_EARLY_GATE) &&
  1036. (state == DSI_CLK_OFF)) {
  1037. changed = true;
  1038. c->link_clk_state = DSI_CLK_OFF;
  1039. } else {
  1040. DSI_WARN("Link refcount is zero for %s\n",
  1041. c->name);
  1042. }
  1043. } else {
  1044. c->link_refcount--;
  1045. if (c->link_refcount == 0) {
  1046. c->link_clk_state = state;
  1047. changed = true;
  1048. }
  1049. }
  1050. }
  1051. }
  1052. DSI_DEBUG("[%s]%s: change=%d, Core (ref=%d, state=%d), Link (ref=%d, state=%d)\n",
  1053. mngr->name, c->name, changed, c->core_refcount,
  1054. c->core_clk_state, c->link_refcount, c->link_clk_state);
  1055. if (changed) {
  1056. rc = dsi_recheck_clk_state(mngr);
  1057. if (rc)
  1058. DSI_ERR("Failed to adjust clock state rc = %d\n", rc);
  1059. }
  1060. mutex_unlock(&mngr->clk_mutex);
  1061. return rc;
  1062. }
  1063. DEFINE_MUTEX(dsi_mngr_clk_mutex);
  1064. static int dsi_display_link_clk_force_update(void *client)
  1065. {
  1066. int rc = 0;
  1067. struct dsi_clk_client_info *c = client;
  1068. struct dsi_clk_mngr *mngr;
  1069. struct dsi_link_clks *l_clks;
  1070. mngr = c->mngr;
  1071. mutex_lock(&mngr->clk_mutex);
  1072. l_clks = mngr->link_clks;
  1073. /*
  1074. * When link_clk_state is DSI_CLK_OFF, don't change DSI clock rate
  1075. * since it is possible to be overwritten, and return -EAGAIN to
  1076. * dynamic DSI writing interface to defer the reenabling to the next
  1077. * drm commit.
  1078. */
  1079. if (mngr->link_clk_state == DSI_CLK_OFF) {
  1080. rc = -EAGAIN;
  1081. goto error;
  1082. }
  1083. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1084. DSI_LINK_HS_CLK), DSI_CLK_OFF, false);
  1085. if (rc)
  1086. goto error;
  1087. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1088. DSI_LINK_HS_CLK), DSI_CLK_ON, true);
  1089. if (rc)
  1090. goto error;
  1091. error:
  1092. mutex_unlock(&mngr->clk_mutex);
  1093. return rc;
  1094. }
  1095. int dsi_display_link_clk_force_update_ctrl(void *handle)
  1096. {
  1097. int rc = 0;
  1098. if (!handle) {
  1099. DSI_ERR("Invalid arg\n");
  1100. return -EINVAL;
  1101. }
  1102. mutex_lock(&dsi_mngr_clk_mutex);
  1103. rc = dsi_display_link_clk_force_update(handle);
  1104. mutex_unlock(&dsi_mngr_clk_mutex);
  1105. return rc;
  1106. }
  1107. int dsi_display_clk_ctrl(void *handle,
  1108. u32 clk_type, u32 clk_state)
  1109. {
  1110. int rc = 0;
  1111. if ((!handle) || (clk_type > DSI_ALL_CLKS) ||
  1112. (clk_state > DSI_CLK_EARLY_GATE)) {
  1113. DSI_ERR("Invalid arg\n");
  1114. return -EINVAL;
  1115. }
  1116. mutex_lock(&dsi_mngr_clk_mutex);
  1117. rc = dsi_clk_req_state(handle, clk_type, clk_state);
  1118. if (rc)
  1119. DSI_ERR("failed set clk state, rc = %d\n", rc);
  1120. mutex_unlock(&dsi_mngr_clk_mutex);
  1121. return rc;
  1122. }
  1123. void *dsi_register_clk_handle(void *clk_mngr, char *client)
  1124. {
  1125. void *handle = NULL;
  1126. struct dsi_clk_mngr *mngr = clk_mngr;
  1127. struct dsi_clk_client_info *c;
  1128. if (!mngr) {
  1129. DSI_ERR("bad params\n");
  1130. return ERR_PTR(-EINVAL);
  1131. }
  1132. mutex_lock(&mngr->clk_mutex);
  1133. c = kzalloc(sizeof(*c), GFP_KERNEL);
  1134. if (!c) {
  1135. handle = ERR_PTR(-ENOMEM);
  1136. goto error;
  1137. }
  1138. strlcpy(c->name, client, MAX_STRING_LEN);
  1139. c->mngr = mngr;
  1140. list_add(&c->list, &mngr->client_list);
  1141. DSI_DEBUG("[%s]: Added new client (%s)\n", mngr->name, c->name);
  1142. handle = c;
  1143. error:
  1144. mutex_unlock(&mngr->clk_mutex);
  1145. return handle;
  1146. }
  1147. int dsi_deregister_clk_handle(void *client)
  1148. {
  1149. int rc = 0;
  1150. struct dsi_clk_client_info *c = client;
  1151. struct dsi_clk_mngr *mngr;
  1152. struct list_head *pos = NULL;
  1153. struct list_head *tmp = NULL;
  1154. struct dsi_clk_client_info *node = NULL;
  1155. if (!client) {
  1156. DSI_ERR("Invalid params\n");
  1157. return -EINVAL;
  1158. }
  1159. mngr = c->mngr;
  1160. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1161. mutex_lock(&mngr->clk_mutex);
  1162. c->core_clk_state = DSI_CLK_OFF;
  1163. c->link_clk_state = DSI_CLK_OFF;
  1164. rc = dsi_recheck_clk_state(mngr);
  1165. if (rc) {
  1166. DSI_ERR("clock state recheck failed rc = %d\n", rc);
  1167. goto error;
  1168. }
  1169. list_for_each_safe(pos, tmp, &mngr->client_list) {
  1170. node = list_entry(pos, struct dsi_clk_client_info,
  1171. list);
  1172. if (node == c) {
  1173. list_del(&node->list);
  1174. DSI_DEBUG("Removed device (%s)\n", node->name);
  1175. kfree(node);
  1176. break;
  1177. }
  1178. }
  1179. error:
  1180. mutex_unlock(&mngr->clk_mutex);
  1181. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1182. return rc;
  1183. }
  1184. void dsi_display_clk_mngr_update_splash_status(void *clk_mgr, bool status)
  1185. {
  1186. struct dsi_clk_mngr *mngr;
  1187. if (!clk_mgr) {
  1188. DSI_ERR("Invalid params\n");
  1189. return;
  1190. }
  1191. mngr = (struct dsi_clk_mngr *)clk_mgr;
  1192. mngr->is_cont_splash_enabled = status;
  1193. }
  1194. void *dsi_display_clk_mngr_register(struct dsi_clk_info *info)
  1195. {
  1196. struct dsi_clk_mngr *mngr;
  1197. int i = 0;
  1198. if (!info) {
  1199. DSI_ERR("Invalid params\n");
  1200. return ERR_PTR(-EINVAL);
  1201. }
  1202. mngr = kzalloc(sizeof(*mngr), GFP_KERNEL);
  1203. if (!mngr) {
  1204. mngr = ERR_PTR(-ENOMEM);
  1205. goto error;
  1206. }
  1207. mutex_init(&mngr->clk_mutex);
  1208. mngr->dsi_ctrl_count = info->dsi_ctrl_count;
  1209. mngr->master_ndx = info->master_ndx;
  1210. if (mngr->dsi_ctrl_count > MAX_DSI_CTRL) {
  1211. kfree(mngr);
  1212. return ERR_PTR(-EINVAL);
  1213. }
  1214. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  1215. memcpy(&mngr->core_clks[i].clks, &info->c_clks[i],
  1216. sizeof(struct dsi_core_clk_info));
  1217. memcpy(&mngr->link_clks[i].hs_clks, &info->l_hs_clks[i],
  1218. sizeof(struct dsi_link_hs_clk_info));
  1219. memcpy(&mngr->link_clks[i].lp_clks, &info->l_lp_clks[i],
  1220. sizeof(struct dsi_link_lp_clk_info));
  1221. mngr->ctrl_index[i] = info->ctrl_index[i];
  1222. }
  1223. INIT_LIST_HEAD(&mngr->client_list);
  1224. mngr->pre_clkon_cb = info->pre_clkon_cb;
  1225. mngr->post_clkon_cb = info->post_clkon_cb;
  1226. mngr->pre_clkoff_cb = info->pre_clkoff_cb;
  1227. mngr->post_clkoff_cb = info->post_clkoff_cb;
  1228. mngr->priv_data = info->priv_data;
  1229. memcpy(mngr->name, info->name, MAX_STRING_LEN);
  1230. error:
  1231. DSI_DEBUG("EXIT, rc = %ld\n", PTR_ERR(mngr));
  1232. return mngr;
  1233. }
  1234. int dsi_display_clk_mngr_deregister(void *clk_mngr)
  1235. {
  1236. int rc = 0;
  1237. struct dsi_clk_mngr *mngr = clk_mngr;
  1238. struct list_head *position = NULL;
  1239. struct list_head *tmp = NULL;
  1240. struct dsi_clk_client_info *node = NULL;
  1241. if (!mngr) {
  1242. DSI_ERR("Invalid params\n");
  1243. return -EINVAL;
  1244. }
  1245. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1246. mutex_lock(&mngr->clk_mutex);
  1247. list_for_each_safe(position, tmp, &mngr->client_list) {
  1248. node = list_entry(position, struct dsi_clk_client_info,
  1249. list);
  1250. list_del(&node->list);
  1251. DSI_DEBUG("Removed device (%s)\n", node->name);
  1252. kfree(node);
  1253. }
  1254. rc = dsi_recheck_clk_state(mngr);
  1255. if (rc)
  1256. DSI_ERR("failed to disable all clocks\n");
  1257. mutex_unlock(&mngr->clk_mutex);
  1258. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1259. kfree(mngr);
  1260. return rc;
  1261. }