swr-mstr-ctrl.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/bitops.h>
  22. #include <linux/clk.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/uaccess.h>
  27. #include <soc/soundwire.h>
  28. #include <soc/swr-wcd.h>
  29. #include <linux/regmap.h>
  30. #include <dsp/msm-audio-event-notify.h>
  31. #include "swrm_registers.h"
  32. #include "swr-mstr-ctrl.h"
  33. #include "swrm_port_config.h"
  34. #define SWR_BROADCAST_CMD_ID 0x0F
  35. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  36. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  37. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  38. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  39. #define SWR_INVALID_PARAM 0xFF
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. #define TRUE 1
  60. #define FALSE 0
  61. #define SWRM_MAX_PORT_REG 120
  62. #define SWRM_MAX_INIT_REG 10
  63. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  64. #define SWR_MSTR_START_REG_ADDR 0x00
  65. #define SWR_MSTR_MAX_BUF_LEN 32
  66. #define BYTES_PER_LINE 12
  67. #define SWR_MSTR_RD_BUF_LEN 8
  68. #define SWR_MSTR_WR_BUF_LEN 32
  69. #define MAX_FIFO_RD_FAIL_RETRY 3
  70. static struct swr_mstr_ctrl *dbgswrm;
  71. static struct dentry *debugfs_swrm_dent;
  72. static struct dentry *debugfs_peek;
  73. static struct dentry *debugfs_poke;
  74. static struct dentry *debugfs_reg_dump;
  75. static unsigned int read_data;
  76. static bool swrm_is_msm_variant(int val)
  77. {
  78. return (val == SWRM_VERSION_1_3);
  79. }
  80. static int swrm_debug_open(struct inode *inode, struct file *file)
  81. {
  82. file->private_data = inode->i_private;
  83. return 0;
  84. }
  85. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  86. {
  87. char *token;
  88. int base, cnt;
  89. token = strsep(&buf, " ");
  90. for (cnt = 0; cnt < num_of_par; cnt++) {
  91. if (token) {
  92. if ((token[1] == 'x') || (token[1] == 'X'))
  93. base = 16;
  94. else
  95. base = 10;
  96. if (kstrtou32(token, base, &param1[cnt]) != 0)
  97. return -EINVAL;
  98. token = strsep(&buf, " ");
  99. } else
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  105. loff_t *ppos)
  106. {
  107. int i, reg_val, len;
  108. ssize_t total = 0;
  109. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  110. if (!ubuf || !ppos)
  111. return 0;
  112. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  113. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  114. reg_val = dbgswrm->read(dbgswrm->handle, i);
  115. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  116. if ((total + len) >= count - 1)
  117. break;
  118. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  119. pr_err("%s: fail to copy reg dump\n", __func__);
  120. total = -EFAULT;
  121. goto copy_err;
  122. }
  123. *ppos += len;
  124. total += len;
  125. }
  126. copy_err:
  127. return total;
  128. }
  129. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  130. size_t count, loff_t *ppos)
  131. {
  132. char lbuf[SWR_MSTR_RD_BUF_LEN];
  133. char *access_str;
  134. ssize_t ret_cnt;
  135. if (!count || !file || !ppos || !ubuf)
  136. return -EINVAL;
  137. access_str = file->private_data;
  138. if (*ppos < 0)
  139. return -EINVAL;
  140. if (!strcmp(access_str, "swrm_peek")) {
  141. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  142. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  143. strnlen(lbuf, 7));
  144. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  145. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  146. } else {
  147. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  148. ret_cnt = -EPERM;
  149. }
  150. return ret_cnt;
  151. }
  152. static ssize_t swrm_debug_write(struct file *filp,
  153. const char __user *ubuf, size_t cnt, loff_t *ppos)
  154. {
  155. char lbuf[SWR_MSTR_WR_BUF_LEN];
  156. int rc;
  157. u32 param[5];
  158. char *access_str;
  159. if (!filp || !ppos || !ubuf)
  160. return -EINVAL;
  161. access_str = filp->private_data;
  162. if (cnt > sizeof(lbuf) - 1)
  163. return -EINVAL;
  164. rc = copy_from_user(lbuf, ubuf, cnt);
  165. if (rc)
  166. return -EFAULT;
  167. lbuf[cnt] = '\0';
  168. if (!strcmp(access_str, "swrm_poke")) {
  169. /* write */
  170. rc = get_parameters(lbuf, param, 2);
  171. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  172. (param[1] <= 0xFFFFFFFF) &&
  173. (rc == 0))
  174. rc = dbgswrm->write(dbgswrm->handle, param[0],
  175. param[1]);
  176. else
  177. rc = -EINVAL;
  178. } else if (!strcmp(access_str, "swrm_peek")) {
  179. /* read */
  180. rc = get_parameters(lbuf, param, 1);
  181. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  182. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  183. else
  184. rc = -EINVAL;
  185. }
  186. if (rc == 0)
  187. rc = cnt;
  188. else
  189. pr_err("%s: rc = %d\n", __func__, rc);
  190. return rc;
  191. }
  192. static const struct file_operations swrm_debug_ops = {
  193. .open = swrm_debug_open,
  194. .write = swrm_debug_write,
  195. .read = swrm_debug_read,
  196. };
  197. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  198. {
  199. if (!swrm->clk || !swrm->handle)
  200. return -EINVAL;
  201. if (enable) {
  202. swrm->clk_ref_count++;
  203. if (swrm->clk_ref_count == 1) {
  204. swrm->clk(swrm->handle, true);
  205. }
  206. } else if (--swrm->clk_ref_count == 0) {
  207. swrm->clk(swrm->handle, false);
  208. } else if (swrm->clk_ref_count < 0) {
  209. pr_err("%s: swrm clk count mismatch\n", __func__);
  210. swrm->clk_ref_count = 0;
  211. }
  212. return 0;
  213. }
  214. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  215. u16 reg, u32 *value)
  216. {
  217. u32 temp = (u32)(*value);
  218. int ret = 0;
  219. mutex_lock(&swrm->devlock);
  220. if (!swrm->dev_up)
  221. goto err;
  222. ret = swrm_clk_request(swrm, TRUE);
  223. if (ret) {
  224. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  225. __func__);
  226. goto err;
  227. }
  228. iowrite32(temp, swrm->swrm_dig_base + reg);
  229. swrm_clk_request(swrm, FALSE);
  230. err:
  231. mutex_unlock(&swrm->devlock);
  232. return ret;
  233. }
  234. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  235. u16 reg, u32 *value)
  236. {
  237. u32 temp = 0;
  238. int ret = 0;
  239. mutex_lock(&swrm->devlock);
  240. if (!swrm->dev_up)
  241. goto err;
  242. ret = swrm_clk_request(swrm, TRUE);
  243. if (ret) {
  244. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  245. __func__);
  246. goto err;
  247. }
  248. temp = ioread32(swrm->swrm_dig_base + reg);
  249. *value = temp;
  250. swrm_clk_request(swrm, FALSE);
  251. err:
  252. mutex_unlock(&swrm->devlock);
  253. return ret;
  254. }
  255. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  256. {
  257. u32 val = 0;
  258. if (swrm->read)
  259. val = swrm->read(swrm->handle, reg_addr);
  260. else
  261. swrm_ahb_read(swrm, reg_addr, &val);
  262. return val;
  263. }
  264. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  265. {
  266. if (swrm->write)
  267. swrm->write(swrm->handle, reg_addr, val);
  268. else
  269. swrm_ahb_write(swrm, reg_addr, &val);
  270. }
  271. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  272. u32 *val, unsigned int length)
  273. {
  274. int i = 0;
  275. if (swrm->bulk_write)
  276. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  277. else {
  278. mutex_lock(&swrm->iolock);
  279. for (i = 0; i < length; i++) {
  280. /* wait for FIFO WR command to complete to avoid overflow */
  281. usleep_range(100, 105);
  282. swr_master_write(swrm, reg_addr[i], val[i]);
  283. }
  284. mutex_unlock(&swrm->iolock);
  285. }
  286. return 0;
  287. }
  288. static bool swrm_is_port_en(struct swr_master *mstr)
  289. {
  290. return !!(mstr->num_port);
  291. }
  292. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  293. struct port_params *params)
  294. {
  295. u8 i;
  296. struct port_params *config = params;
  297. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  298. /* wsa uses single frame structure for all configurations */
  299. if (!swrm->mport_cfg[i].port_en)
  300. continue;
  301. swrm->mport_cfg[i].sinterval = config[i].si;
  302. swrm->mport_cfg[i].offset1 = config[i].off1;
  303. swrm->mport_cfg[i].offset2 = config[i].off2;
  304. swrm->mport_cfg[i].hstart = config[i].hstart;
  305. swrm->mport_cfg[i].hstop = config[i].hstop;
  306. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  307. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  308. swrm->mport_cfg[i].word_length = config[i].wd_len;
  309. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  310. }
  311. }
  312. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  313. {
  314. struct port_params *params;
  315. switch (swrm->master_id) {
  316. case MASTER_ID_WSA:
  317. params = wsa_frame_superset;
  318. break;
  319. case MASTER_ID_RX:
  320. /* Two RX tables for dsd and without dsd enabled */
  321. if (swrm->mport_cfg[4].port_en)
  322. params = rx_frame_params_dsd;
  323. else
  324. params = rx_frame_params;
  325. break;
  326. case MASTER_ID_TX:
  327. params = tx_frame_params_superset;
  328. break;
  329. default: /* MASTER_GENERIC*/
  330. /* computer generic frame parameters */
  331. return -EINVAL;
  332. }
  333. copy_port_tables(swrm, params);
  334. return 0;
  335. }
  336. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  337. u8 *mstr_ch_mask, u8 mstr_prt_type,
  338. u8 slv_port_id)
  339. {
  340. int i, j;
  341. *mstr_port_id = 0;
  342. for (i = 1; i <= swrm->num_ports; i++) {
  343. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  344. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  345. goto found;
  346. }
  347. }
  348. found:
  349. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  350. dev_err(swrm->dev, "%s: port type not supported by master\n",
  351. __func__);
  352. return -EINVAL;
  353. }
  354. /* id 0 corresponds to master port 1 */
  355. *mstr_port_id = i - 1;
  356. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  357. return 0;
  358. }
  359. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  360. u8 dev_addr, u16 reg_addr)
  361. {
  362. u32 val;
  363. u8 id = *cmd_id;
  364. if (id != SWR_BROADCAST_CMD_ID) {
  365. if (id < 14)
  366. id += 1;
  367. else
  368. id = 0;
  369. *cmd_id = id;
  370. }
  371. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  372. return val;
  373. }
  374. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  375. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  376. u32 len)
  377. {
  378. u32 val;
  379. u32 retry_attempt = 0;
  380. mutex_lock(&swrm->iolock);
  381. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  382. /* wait for FIFO RD to complete to avoid overflow */
  383. usleep_range(100, 105);
  384. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  385. /* wait for FIFO RD CMD complete to avoid overflow */
  386. usleep_range(250, 255);
  387. retry_read:
  388. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  389. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  390. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  391. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  392. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  393. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  394. /* wait 500 us before retry on fifo read failure */
  395. usleep_range(500, 505);
  396. retry_attempt++;
  397. goto retry_read;
  398. } else {
  399. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  400. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  401. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  402. dev_addr, *cmd_data);
  403. dev_err_ratelimited(swrm->dev,
  404. "%s: failed to read fifo\n", __func__);
  405. }
  406. }
  407. mutex_unlock(&swrm->iolock);
  408. return 0;
  409. }
  410. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  411. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  412. {
  413. u32 val;
  414. int ret = 0;
  415. mutex_lock(&swrm->iolock);
  416. if (!cmd_id)
  417. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  418. dev_addr, reg_addr);
  419. else
  420. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  421. dev_addr, reg_addr);
  422. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  423. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  424. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  425. /* wait for FIFO WR command to complete to avoid overflow */
  426. usleep_range(250, 255);
  427. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  428. if (cmd_id == 0xF) {
  429. /*
  430. * sleep for 10ms for MSM soundwire variant to allow broadcast
  431. * command to complete.
  432. */
  433. if (swrm_is_msm_variant(swrm->version))
  434. usleep_range(10000, 10100);
  435. else
  436. wait_for_completion_timeout(&swrm->broadcast,
  437. (2 * HZ/10));
  438. }
  439. mutex_unlock(&swrm->iolock);
  440. return ret;
  441. }
  442. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  443. void *buf, u32 len)
  444. {
  445. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  446. int ret = 0;
  447. int val;
  448. u8 *reg_val = (u8 *)buf;
  449. if (!swrm) {
  450. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  451. return -EINVAL;
  452. }
  453. mutex_lock(&swrm->devlock);
  454. if (!swrm->dev_up) {
  455. mutex_unlock(&swrm->devlock);
  456. return 0;
  457. }
  458. mutex_unlock(&swrm->devlock);
  459. pm_runtime_get_sync(swrm->dev);
  460. if (dev_num)
  461. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  462. len);
  463. else
  464. val = swr_master_read(swrm, reg_addr);
  465. if (!ret)
  466. *reg_val = (u8)val;
  467. pm_runtime_put_autosuspend(swrm->dev);
  468. pm_runtime_mark_last_busy(swrm->dev);
  469. return ret;
  470. }
  471. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  472. const void *buf)
  473. {
  474. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  475. int ret = 0;
  476. u8 reg_val = *(u8 *)buf;
  477. if (!swrm) {
  478. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  479. return -EINVAL;
  480. }
  481. mutex_lock(&swrm->devlock);
  482. if (!swrm->dev_up) {
  483. mutex_unlock(&swrm->devlock);
  484. return 0;
  485. }
  486. mutex_unlock(&swrm->devlock);
  487. pm_runtime_get_sync(swrm->dev);
  488. if (dev_num)
  489. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  490. else
  491. swr_master_write(swrm, reg_addr, reg_val);
  492. pm_runtime_put_autosuspend(swrm->dev);
  493. pm_runtime_mark_last_busy(swrm->dev);
  494. return ret;
  495. }
  496. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  497. const void *buf, size_t len)
  498. {
  499. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  500. int ret = 0;
  501. int i;
  502. u32 *val;
  503. u32 *swr_fifo_reg;
  504. if (!swrm || !swrm->handle) {
  505. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  506. return -EINVAL;
  507. }
  508. if (len <= 0)
  509. return -EINVAL;
  510. mutex_lock(&swrm->devlock);
  511. if (!swrm->dev_up) {
  512. mutex_unlock(&swrm->devlock);
  513. return 0;
  514. }
  515. mutex_unlock(&swrm->devlock);
  516. pm_runtime_get_sync(swrm->dev);
  517. if (dev_num) {
  518. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  519. if (!swr_fifo_reg) {
  520. ret = -ENOMEM;
  521. goto err;
  522. }
  523. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  524. if (!val) {
  525. ret = -ENOMEM;
  526. goto mem_fail;
  527. }
  528. for (i = 0; i < len; i++) {
  529. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  530. ((u8 *)buf)[i],
  531. dev_num,
  532. ((u16 *)reg)[i]);
  533. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  534. }
  535. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  536. if (ret) {
  537. dev_err(&master->dev, "%s: bulk write failed\n",
  538. __func__);
  539. ret = -EINVAL;
  540. }
  541. } else {
  542. dev_err(&master->dev,
  543. "%s: No support of Bulk write for master regs\n",
  544. __func__);
  545. ret = -EINVAL;
  546. goto err;
  547. }
  548. kfree(val);
  549. mem_fail:
  550. kfree(swr_fifo_reg);
  551. err:
  552. pm_runtime_put_autosuspend(swrm->dev);
  553. pm_runtime_mark_last_busy(swrm->dev);
  554. return ret;
  555. }
  556. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  557. {
  558. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  559. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  560. }
  561. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  562. u8 row, u8 col)
  563. {
  564. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  565. SWRS_SCP_FRAME_CTRL_BANK(bank));
  566. }
  567. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  568. u8 slv_port, u8 dev_num)
  569. {
  570. struct swr_port_info *port_req = NULL;
  571. list_for_each_entry(port_req, &mport->port_req_list, list) {
  572. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  573. if ((port_req->slave_port_id == slv_port)
  574. && (port_req->dev_num == dev_num))
  575. return port_req;
  576. }
  577. return NULL;
  578. }
  579. static bool swrm_remove_from_group(struct swr_master *master)
  580. {
  581. struct swr_device *swr_dev;
  582. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  583. bool is_removed = false;
  584. if (!swrm)
  585. goto end;
  586. mutex_lock(&swrm->mlock);
  587. if ((swrm->num_rx_chs > 1) &&
  588. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  589. list_for_each_entry(swr_dev, &master->devices,
  590. dev_list) {
  591. swr_dev->group_id = SWR_GROUP_NONE;
  592. master->gr_sid = 0;
  593. }
  594. is_removed = true;
  595. }
  596. mutex_unlock(&swrm->mlock);
  597. end:
  598. return is_removed;
  599. }
  600. static void swrm_disable_ports(struct swr_master *master,
  601. u8 bank)
  602. {
  603. u32 value;
  604. struct swr_port_info *port_req;
  605. int i;
  606. struct swrm_mports *mport;
  607. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  608. if (!swrm) {
  609. pr_err("%s: swrm is null\n", __func__);
  610. return;
  611. }
  612. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  613. master->num_port);
  614. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  615. mport = &(swrm->mport_cfg[i]);
  616. if (!mport->port_en)
  617. continue;
  618. list_for_each_entry(port_req, &mport->port_req_list, list) {
  619. /* skip ports with no change req's*/
  620. if (port_req->req_ch == port_req->ch_en)
  621. continue;
  622. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  623. port_req->dev_num, 0x00,
  624. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  625. bank));
  626. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  627. __func__, i,
  628. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  629. }
  630. value = ((mport->req_ch)
  631. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  632. value |= ((mport->offset2)
  633. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  634. value |= ((mport->offset1)
  635. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  636. value |= mport->sinterval;
  637. swr_master_write(swrm,
  638. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  639. value);
  640. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  641. __func__, i,
  642. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  643. }
  644. }
  645. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  646. {
  647. struct swr_port_info *port_req, *next;
  648. int i;
  649. struct swrm_mports *mport;
  650. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  651. if (!swrm) {
  652. pr_err("%s: swrm is null\n", __func__);
  653. return;
  654. }
  655. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  656. master->num_port);
  657. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  658. mport = &(swrm->mport_cfg[i]);
  659. list_for_each_entry_safe(port_req, next,
  660. &mport->port_req_list, list) {
  661. /* skip ports without new ch req */
  662. if (port_req->ch_en == port_req->req_ch)
  663. continue;
  664. /* remove new ch req's*/
  665. port_req->ch_en = port_req->req_ch;
  666. /* If no streams enabled on port, remove the port req */
  667. if (port_req->ch_en == 0) {
  668. list_del(&port_req->list);
  669. kfree(port_req);
  670. }
  671. }
  672. /* remove new ch req's on mport*/
  673. mport->ch_en = mport->req_ch;
  674. if (!(mport->ch_en)) {
  675. mport->port_en = false;
  676. master->port_en_mask &= ~i;
  677. }
  678. }
  679. }
  680. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  681. {
  682. u32 value, slv_id;
  683. struct swr_port_info *port_req;
  684. int i;
  685. struct swrm_mports *mport;
  686. u32 reg[SWRM_MAX_PORT_REG];
  687. u32 val[SWRM_MAX_PORT_REG];
  688. int len = 0;
  689. u8 hparams;
  690. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  691. if (!swrm) {
  692. pr_err("%s: swrm is null\n", __func__);
  693. return;
  694. }
  695. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  696. master->num_port);
  697. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  698. mport = &(swrm->mport_cfg[i]);
  699. if (!mport->port_en)
  700. continue;
  701. list_for_each_entry(port_req, &mport->port_req_list, list) {
  702. slv_id = port_req->slave_port_id;
  703. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  704. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  705. port_req->dev_num, 0x00,
  706. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  707. bank));
  708. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  709. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  710. port_req->dev_num, 0x00,
  711. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  712. bank));
  713. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  714. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  715. port_req->dev_num, 0x00,
  716. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  717. bank));
  718. if (mport->offset2 != SWR_INVALID_PARAM) {
  719. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  720. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  721. port_req->dev_num, 0x00,
  722. SWRS_DP_OFFSET_CONTROL_2_BANK(
  723. slv_id, bank));
  724. }
  725. if (mport->hstart != SWR_INVALID_PARAM
  726. && mport->hstop != SWR_INVALID_PARAM) {
  727. hparams = (mport->hstart << 4) | mport->hstop;
  728. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  729. val[len++] = SWR_REG_VAL_PACK(hparams,
  730. port_req->dev_num, 0x00,
  731. SWRS_DP_HCONTROL_BANK(slv_id,
  732. bank));
  733. }
  734. if (mport->word_length != SWR_INVALID_PARAM) {
  735. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  736. val[len++] =
  737. SWR_REG_VAL_PACK(mport->word_length,
  738. port_req->dev_num, 0x00,
  739. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  740. }
  741. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  742. && swrm->master_id != MASTER_ID_WSA) {
  743. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  744. val[len++] =
  745. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  746. port_req->dev_num, 0x00,
  747. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  748. bank));
  749. }
  750. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  751. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  752. val[len++] =
  753. SWR_REG_VAL_PACK(mport->blk_grp_count,
  754. port_req->dev_num, 0x00,
  755. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  756. bank));
  757. }
  758. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  759. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  760. val[len++] =
  761. SWR_REG_VAL_PACK(mport->lane_ctrl,
  762. port_req->dev_num, 0x00,
  763. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  764. bank));
  765. }
  766. port_req->ch_en = port_req->req_ch;
  767. }
  768. value = ((mport->req_ch)
  769. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  770. if (mport->offset2 != SWR_INVALID_PARAM)
  771. value |= ((mport->offset2)
  772. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  773. value |= ((mport->offset1)
  774. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  775. value |= mport->sinterval;
  776. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  777. val[len++] = value;
  778. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  779. __func__, i,
  780. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  781. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  782. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  783. val[len++] = mport->lane_ctrl;
  784. }
  785. if (mport->word_length != SWR_INVALID_PARAM) {
  786. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  787. val[len++] = mport->word_length;
  788. }
  789. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  790. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  791. val[len++] = mport->blk_grp_count;
  792. }
  793. if (mport->hstart != SWR_INVALID_PARAM
  794. && mport->hstop != SWR_INVALID_PARAM) {
  795. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  796. hparams = (mport->hstart << 4) | mport->hstop;
  797. val[len++] = hparams;
  798. }
  799. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  800. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  801. val[len++] = mport->blk_pack_mode;
  802. }
  803. mport->ch_en = mport->req_ch;
  804. }
  805. swr_master_bulk_write(swrm, reg, val, len);
  806. }
  807. static void swrm_apply_port_config(struct swr_master *master)
  808. {
  809. u8 bank;
  810. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  811. if (!swrm) {
  812. pr_err("%s: Invalid handle to swr controller\n",
  813. __func__);
  814. return;
  815. }
  816. bank = get_inactive_bank_num(swrm);
  817. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  818. __func__, bank, master->num_port);
  819. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  820. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  821. swrm_copy_data_port_config(master, bank);
  822. }
  823. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  824. {
  825. u8 bank;
  826. u32 value, n_row, n_col;
  827. int ret;
  828. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  829. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  830. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  831. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  832. u8 inactive_bank;
  833. if (!swrm) {
  834. pr_err("%s: swrm is null\n", __func__);
  835. return -EFAULT;
  836. }
  837. mutex_lock(&swrm->mlock);
  838. bank = get_inactive_bank_num(swrm);
  839. if (enable) {
  840. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  841. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  842. __func__);
  843. goto exit;
  844. }
  845. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  846. ret = swrm_get_port_config(swrm);
  847. if (ret) {
  848. /* cannot accommodate ports */
  849. swrm_cleanup_disabled_port_reqs(master);
  850. mutex_unlock(&swrm->mlock);
  851. return -EINVAL;
  852. }
  853. /* apply the new port config*/
  854. swrm_apply_port_config(master);
  855. } else {
  856. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  857. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  858. __func__);
  859. goto exit;
  860. }
  861. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  862. swrm_disable_ports(master, bank);
  863. }
  864. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  865. __func__, enable, swrm->num_cfg_devs);
  866. if (enable) {
  867. /* set col = 16 */
  868. n_col = SWR_MAX_COL;
  869. } else {
  870. /*
  871. * Do not change to col = 2 if there are still active ports
  872. */
  873. if (!master->num_port)
  874. n_col = SWR_MIN_COL;
  875. else
  876. n_col = SWR_MAX_COL;
  877. }
  878. /* Use default 50 * x, frame shape. Change based on mclk */
  879. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  880. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  881. n_col ? 16 : 2);
  882. n_row = SWR_ROW_64;
  883. } else {
  884. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  885. n_col ? 16 : 2);
  886. n_row = SWR_ROW_50;
  887. }
  888. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  889. value &= (~mask);
  890. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  891. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  892. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  893. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  894. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  895. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  896. enable_bank_switch(swrm, bank, n_row, n_col);
  897. inactive_bank = bank ? 0 : 1;
  898. if (enable)
  899. swrm_copy_data_port_config(master, inactive_bank);
  900. else {
  901. swrm_disable_ports(master, inactive_bank);
  902. swrm_cleanup_disabled_port_reqs(master);
  903. }
  904. if (!swrm_is_port_en(master)) {
  905. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  906. __func__);
  907. pm_runtime_mark_last_busy(swrm->dev);
  908. pm_runtime_put_autosuspend(swrm->dev);
  909. }
  910. exit:
  911. mutex_unlock(&swrm->mlock);
  912. return 0;
  913. }
  914. static int swrm_connect_port(struct swr_master *master,
  915. struct swr_params *portinfo)
  916. {
  917. int i;
  918. struct swr_port_info *port_req;
  919. int ret = 0;
  920. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  921. struct swrm_mports *mport;
  922. u8 mstr_port_id, mstr_ch_msk;
  923. dev_dbg(&master->dev, "%s: enter\n", __func__);
  924. if (!portinfo)
  925. return -EINVAL;
  926. if (!swrm) {
  927. dev_err(&master->dev,
  928. "%s: Invalid handle to swr controller\n",
  929. __func__);
  930. return -EINVAL;
  931. }
  932. mutex_lock(&swrm->mlock);
  933. mutex_lock(&swrm->devlock);
  934. if (!swrm->dev_up) {
  935. mutex_unlock(&swrm->devlock);
  936. mutex_unlock(&swrm->mlock);
  937. return -EINVAL;
  938. }
  939. mutex_unlock(&swrm->devlock);
  940. if (!swrm_is_port_en(master))
  941. pm_runtime_get_sync(swrm->dev);
  942. for (i = 0; i < portinfo->num_port; i++) {
  943. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  944. portinfo->port_type[i],
  945. portinfo->port_id[i]);
  946. if (ret) {
  947. dev_err(&master->dev,
  948. "%s: mstr portid for slv port %d not found\n",
  949. __func__, portinfo->port_id[i]);
  950. goto port_fail;
  951. }
  952. mport = &(swrm->mport_cfg[mstr_port_id]);
  953. /* get port req */
  954. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  955. portinfo->dev_num);
  956. if (!port_req) {
  957. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  958. __func__, portinfo->port_id[i],
  959. portinfo->dev_num);
  960. port_req = kzalloc(sizeof(struct swr_port_info),
  961. GFP_KERNEL);
  962. if (!port_req) {
  963. ret = -ENOMEM;
  964. goto mem_fail;
  965. }
  966. port_req->dev_num = portinfo->dev_num;
  967. port_req->slave_port_id = portinfo->port_id[i];
  968. port_req->num_ch = portinfo->num_ch[i];
  969. port_req->ch_rate = portinfo->ch_rate[i];
  970. port_req->ch_en = 0;
  971. port_req->master_port_id = mstr_port_id;
  972. list_add(&port_req->list, &mport->port_req_list);
  973. }
  974. port_req->req_ch |= portinfo->ch_en[i];
  975. dev_dbg(&master->dev,
  976. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  977. __func__, port_req->master_port_id,
  978. port_req->slave_port_id, port_req->ch_rate,
  979. port_req->num_ch);
  980. /* Put the port req on master port */
  981. mport = &(swrm->mport_cfg[mstr_port_id]);
  982. mport->port_en = true;
  983. mport->req_ch |= mstr_ch_msk;
  984. master->port_en_mask |= (1 << mstr_port_id);
  985. }
  986. master->num_port += portinfo->num_port;
  987. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  988. swr_port_response(master, portinfo->tid);
  989. mutex_unlock(&swrm->mlock);
  990. return 0;
  991. port_fail:
  992. mem_fail:
  993. /* cleanup port reqs in error condition */
  994. swrm_cleanup_disabled_port_reqs(master);
  995. mutex_unlock(&swrm->mlock);
  996. return ret;
  997. }
  998. static int swrm_disconnect_port(struct swr_master *master,
  999. struct swr_params *portinfo)
  1000. {
  1001. int i, ret = 0;
  1002. struct swr_port_info *port_req;
  1003. struct swrm_mports *mport;
  1004. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1005. u8 mstr_port_id, mstr_ch_mask;
  1006. if (!swrm) {
  1007. dev_err(&master->dev,
  1008. "%s: Invalid handle to swr controller\n",
  1009. __func__);
  1010. return -EINVAL;
  1011. }
  1012. if (!portinfo) {
  1013. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1014. return -EINVAL;
  1015. }
  1016. mutex_lock(&swrm->mlock);
  1017. for (i = 0; i < portinfo->num_port; i++) {
  1018. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1019. portinfo->port_type[i], portinfo->port_id[i]);
  1020. if (ret) {
  1021. dev_err(&master->dev,
  1022. "%s: mstr portid for slv port %d not found\n",
  1023. __func__, portinfo->port_id[i]);
  1024. mutex_unlock(&swrm->mlock);
  1025. return -EINVAL;
  1026. }
  1027. mport = &(swrm->mport_cfg[mstr_port_id]);
  1028. /* get port req */
  1029. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1030. portinfo->dev_num);
  1031. if (!port_req) {
  1032. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1033. __func__, portinfo->port_id[i]);
  1034. return -EINVAL;
  1035. }
  1036. port_req->req_ch &= ~portinfo->ch_en[i];
  1037. mport->req_ch &= ~mstr_ch_mask;
  1038. }
  1039. master->num_port -= portinfo->num_port;
  1040. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1041. swr_port_response(master, portinfo->tid);
  1042. mutex_unlock(&swrm->mlock);
  1043. return 0;
  1044. }
  1045. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1046. int status, u8 *devnum)
  1047. {
  1048. int i;
  1049. bool found = false;
  1050. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1051. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1052. *devnum = i;
  1053. found = true;
  1054. break;
  1055. }
  1056. status >>= 2;
  1057. }
  1058. if (found)
  1059. return 0;
  1060. else
  1061. return -EINVAL;
  1062. }
  1063. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1064. int status, u8 *devnum)
  1065. {
  1066. int i;
  1067. int new_sts = status;
  1068. int ret = SWR_NOT_PRESENT;
  1069. if (status != swrm->slave_status) {
  1070. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1071. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1072. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1073. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1074. *devnum = i;
  1075. break;
  1076. }
  1077. status >>= 2;
  1078. swrm->slave_status >>= 2;
  1079. }
  1080. swrm->slave_status = new_sts;
  1081. }
  1082. return ret;
  1083. }
  1084. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1085. {
  1086. struct swr_mstr_ctrl *swrm = dev;
  1087. u32 value, intr_sts;
  1088. u32 temp = 0;
  1089. u32 status, chg_sts, i;
  1090. u8 devnum = 0;
  1091. int ret = IRQ_HANDLED;
  1092. struct swr_device *swr_dev;
  1093. struct swr_master *mstr = &swrm->master;
  1094. mutex_lock(&swrm->reslock);
  1095. swrm_clk_request(swrm, true);
  1096. mutex_unlock(&swrm->reslock);
  1097. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1098. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1099. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1100. value = intr_sts & (1 << i);
  1101. if (!value)
  1102. continue;
  1103. switch (value) {
  1104. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1105. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1106. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1107. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1108. if (ret) {
  1109. dev_err(swrm->dev, "no slave alert found.\
  1110. spurious interrupt\n");
  1111. break;
  1112. }
  1113. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1114. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1115. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1116. SWRS_SCP_INT_STATUS_CLEAR_1);
  1117. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1118. SWRS_SCP_INT_STATUS_CLEAR_1);
  1119. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1120. if (swr_dev->dev_num != devnum)
  1121. continue;
  1122. if (swr_dev->slave_irq) {
  1123. do {
  1124. handle_nested_irq(
  1125. irq_find_mapping(
  1126. swr_dev->slave_irq, 0));
  1127. } while (swr_dev->slave_irq_pending);
  1128. }
  1129. }
  1130. break;
  1131. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1132. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1133. break;
  1134. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1135. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1136. if (status == swrm->slave_status) {
  1137. dev_dbg(swrm->dev,
  1138. "%s: No change in slave status: %d\n",
  1139. __func__, status);
  1140. break;
  1141. }
  1142. chg_sts = swrm_check_slave_change_status(swrm, status,
  1143. &devnum);
  1144. switch (chg_sts) {
  1145. case SWR_NOT_PRESENT:
  1146. dev_dbg(swrm->dev, "device %d got detached\n",
  1147. devnum);
  1148. break;
  1149. case SWR_ATTACHED_OK:
  1150. dev_dbg(swrm->dev, "device %d got attached\n",
  1151. devnum);
  1152. /* enable host irq from slave device*/
  1153. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1154. SWRS_SCP_INT_STATUS_CLEAR_1);
  1155. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1156. SWRS_SCP_INT_STATUS_MASK_1);
  1157. break;
  1158. case SWR_ALERT:
  1159. dev_dbg(swrm->dev,
  1160. "device %d has pending interrupt\n",
  1161. devnum);
  1162. break;
  1163. }
  1164. break;
  1165. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1166. dev_err_ratelimited(swrm->dev,
  1167. "SWR bus clsh detected\n");
  1168. break;
  1169. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1170. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1171. break;
  1172. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1173. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1174. break;
  1175. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1176. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1177. break;
  1178. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1179. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1180. dev_err_ratelimited(swrm->dev,
  1181. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1182. value);
  1183. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1184. break;
  1185. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1186. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1187. break;
  1188. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1189. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1190. break;
  1191. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1192. complete(&swrm->broadcast);
  1193. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1194. break;
  1195. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1196. break;
  1197. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1198. break;
  1199. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1200. break;
  1201. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1202. complete(&swrm->reset);
  1203. break;
  1204. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1205. break;
  1206. default:
  1207. dev_err_ratelimited(swrm->dev,
  1208. "SWR unknown interrupt\n");
  1209. ret = IRQ_NONE;
  1210. break;
  1211. }
  1212. }
  1213. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1214. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1215. mutex_lock(&swrm->reslock);
  1216. swrm_clk_request(swrm, false);
  1217. mutex_unlock(&swrm->reslock);
  1218. return ret;
  1219. }
  1220. static void swrm_wakeup_work(struct work_struct *work)
  1221. {
  1222. struct swr_mstr_ctrl *swrm;
  1223. swrm = container_of(work, struct swr_mstr_ctrl,
  1224. wakeup_work);
  1225. if (!swrm || !(swrm->dev)) {
  1226. pr_err("%s: swrm or dev is null\n", __func__);
  1227. return;
  1228. }
  1229. mutex_lock(&swrm->devlock);
  1230. if (!swrm->dev_up) {
  1231. mutex_unlock(&swrm->devlock);
  1232. return;
  1233. }
  1234. mutex_unlock(&swrm->devlock);
  1235. pm_runtime_get_sync(swrm->dev);
  1236. pm_runtime_mark_last_busy(swrm->dev);
  1237. pm_runtime_put_autosuspend(swrm->dev);
  1238. }
  1239. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1240. {
  1241. u32 val;
  1242. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1243. val = (swrm->slave_status >> (devnum * 2));
  1244. val &= SWRM_MCP_SLV_STATUS_MASK;
  1245. return val;
  1246. }
  1247. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1248. u8 *dev_num)
  1249. {
  1250. int i;
  1251. u64 id = 0;
  1252. int ret = -EINVAL;
  1253. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1254. struct swr_device *swr_dev;
  1255. u32 num_dev = 0;
  1256. if (!swrm) {
  1257. pr_err("%s: Invalid handle to swr controller\n",
  1258. __func__);
  1259. return ret;
  1260. }
  1261. if (swrm->num_dev)
  1262. num_dev = swrm->num_dev;
  1263. else
  1264. num_dev = mstr->num_dev;
  1265. mutex_lock(&swrm->devlock);
  1266. if (!swrm->dev_up) {
  1267. mutex_unlock(&swrm->devlock);
  1268. return ret;
  1269. }
  1270. mutex_unlock(&swrm->devlock);
  1271. pm_runtime_get_sync(swrm->dev);
  1272. for (i = 1; i < (num_dev + 1); i++) {
  1273. id = ((u64)(swr_master_read(swrm,
  1274. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1275. id |= swr_master_read(swrm,
  1276. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1277. /*
  1278. * As pm_runtime_get_sync() brings all slaves out of reset
  1279. * update logical device number for all slaves.
  1280. */
  1281. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1282. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1283. u32 status = swrm_get_device_status(swrm, i);
  1284. if ((status == 0x01) || (status == 0x02)) {
  1285. swr_dev->dev_num = i;
  1286. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1287. *dev_num = i;
  1288. ret = 0;
  1289. }
  1290. dev_dbg(swrm->dev,
  1291. "%s: devnum %d is assigned for dev addr %lx\n",
  1292. __func__, i, swr_dev->addr);
  1293. }
  1294. }
  1295. }
  1296. }
  1297. if (ret)
  1298. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1299. __func__, dev_id);
  1300. pm_runtime_mark_last_busy(swrm->dev);
  1301. pm_runtime_put_autosuspend(swrm->dev);
  1302. return ret;
  1303. }
  1304. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1305. {
  1306. int ret = 0;
  1307. u32 val;
  1308. u8 row_ctrl = SWR_ROW_50;
  1309. u8 col_ctrl = SWR_MIN_COL;
  1310. u8 ssp_period = 1;
  1311. u8 retry_cmd_num = 3;
  1312. u32 reg[SWRM_MAX_INIT_REG];
  1313. u32 value[SWRM_MAX_INIT_REG];
  1314. int len = 0;
  1315. /* Clear Rows and Cols */
  1316. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1317. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1318. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1319. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1320. value[len++] = val;
  1321. /* Set Auto enumeration flag */
  1322. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1323. value[len++] = 1;
  1324. /* Configure No pings */
  1325. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1326. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1327. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1328. reg[len] = SWRM_MCP_CFG_ADDR;
  1329. value[len++] = val;
  1330. /* Configure number of retries of a read/write cmd */
  1331. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1332. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1333. value[len++] = val;
  1334. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1335. value[len++] = 0x2;
  1336. /* Set IRQ to LEVEL */
  1337. reg[len] = SWRM_COMP_CFG_ADDR;
  1338. value[len++] = 0x01;
  1339. reg[len] = SWRM_INTERRUPT_CLEAR;
  1340. value[len++] = 0xFFFFFFFF;
  1341. /* Mask soundwire interrupts */
  1342. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1343. value[len++] = 0x1FFFD;
  1344. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1345. value[len++] = 0x1FFFD;
  1346. swr_master_bulk_write(swrm, reg, value, len);
  1347. return ret;
  1348. }
  1349. static int swrm_event_notify(struct notifier_block *self,
  1350. unsigned long action, void *data)
  1351. {
  1352. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1353. event_notifier);
  1354. if (!swrm || !(swrm->dev)) {
  1355. pr_err("%s: swrm or dev is NULL\n", __func__);
  1356. return -EINVAL;
  1357. }
  1358. switch (action) {
  1359. case MSM_AUD_DC_EVENT:
  1360. schedule_work(&(swrm->dc_presence_work));
  1361. break;
  1362. case SWR_WAKE_IRQ_EVENT:
  1363. if (swrm->wakeup_req && !swrm->wakeup_triggered) {
  1364. swrm->wakeup_triggered = true;
  1365. schedule_work(&swrm->wakeup_work);
  1366. }
  1367. break;
  1368. default:
  1369. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1370. __func__, action);
  1371. return -EINVAL;
  1372. }
  1373. return 0;
  1374. }
  1375. static void swrm_notify_work_fn(struct work_struct *work)
  1376. {
  1377. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1378. dc_presence_work);
  1379. if (!swrm || !swrm->pdev) {
  1380. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1381. return;
  1382. }
  1383. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1384. }
  1385. static int swrm_probe(struct platform_device *pdev)
  1386. {
  1387. struct swr_mstr_ctrl *swrm;
  1388. struct swr_ctrl_platform_data *pdata;
  1389. u32 i, num_ports, port_num, port_type, ch_mask;
  1390. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1391. int ret = 0;
  1392. /* Allocate soundwire master driver structure */
  1393. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1394. GFP_KERNEL);
  1395. if (!swrm) {
  1396. ret = -ENOMEM;
  1397. goto err_memory_fail;
  1398. }
  1399. swrm->pdev = pdev;
  1400. swrm->dev = &pdev->dev;
  1401. platform_set_drvdata(pdev, swrm);
  1402. swr_set_ctrl_data(&swrm->master, swrm);
  1403. pdata = dev_get_platdata(&pdev->dev);
  1404. if (!pdata) {
  1405. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1406. __func__);
  1407. ret = -EINVAL;
  1408. goto err_pdata_fail;
  1409. }
  1410. swrm->handle = (void *)pdata->handle;
  1411. if (!swrm->handle) {
  1412. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1413. __func__);
  1414. ret = -EINVAL;
  1415. goto err_pdata_fail;
  1416. }
  1417. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1418. &swrm->master_id);
  1419. if (ret) {
  1420. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1421. goto err_pdata_fail;
  1422. }
  1423. if (!(of_property_read_u32(pdev->dev.of_node,
  1424. "swrm-io-base", &swrm->swrm_base_reg)))
  1425. ret = of_property_read_u32(pdev->dev.of_node,
  1426. "swrm-io-base", &swrm->swrm_base_reg);
  1427. if (!swrm->swrm_base_reg) {
  1428. swrm->read = pdata->read;
  1429. if (!swrm->read) {
  1430. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1431. __func__);
  1432. ret = -EINVAL;
  1433. goto err_pdata_fail;
  1434. }
  1435. swrm->write = pdata->write;
  1436. if (!swrm->write) {
  1437. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1438. __func__);
  1439. ret = -EINVAL;
  1440. goto err_pdata_fail;
  1441. }
  1442. swrm->bulk_write = pdata->bulk_write;
  1443. if (!swrm->bulk_write) {
  1444. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1445. __func__);
  1446. ret = -EINVAL;
  1447. goto err_pdata_fail;
  1448. }
  1449. } else {
  1450. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1451. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1452. }
  1453. swrm->clk = pdata->clk;
  1454. if (!swrm->clk) {
  1455. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1456. __func__);
  1457. ret = -EINVAL;
  1458. goto err_pdata_fail;
  1459. }
  1460. if (of_property_read_u32(pdev->dev.of_node,
  1461. "qcom,swr-clock-stop-mode0",
  1462. &swrm->clk_stop_mode0_supp)) {
  1463. swrm->clk_stop_mode0_supp = FALSE;
  1464. }
  1465. /* Parse soundwire port mapping */
  1466. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1467. &num_ports);
  1468. if (ret) {
  1469. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1470. goto err_pdata_fail;
  1471. }
  1472. swrm->num_ports = num_ports;
  1473. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1474. &map_size)) {
  1475. dev_err(swrm->dev, "missing port mapping\n");
  1476. goto err_pdata_fail;
  1477. }
  1478. map_length = map_size / (3 * sizeof(u32));
  1479. if (num_ports > SWR_MSTR_PORT_LEN) {
  1480. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1481. __func__);
  1482. ret = -EINVAL;
  1483. goto err_pdata_fail;
  1484. }
  1485. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1486. if (!temp) {
  1487. ret = -ENOMEM;
  1488. goto err_pdata_fail;
  1489. }
  1490. ret = of_property_read_u32_array(pdev->dev.of_node,
  1491. "qcom,swr-port-mapping", temp, 3 * map_length);
  1492. if (ret) {
  1493. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1494. __func__);
  1495. goto err_pdata_fail;
  1496. }
  1497. for (i = 0; i < map_length; i++) {
  1498. port_num = temp[3 * i];
  1499. port_type = temp[3 * i + 1];
  1500. ch_mask = temp[3 * i + 2];
  1501. if (port_num != old_port_num)
  1502. ch_iter = 0;
  1503. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1504. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1505. old_port_num = port_num;
  1506. }
  1507. devm_kfree(&pdev->dev, temp);
  1508. swrm->reg_irq = pdata->reg_irq;
  1509. swrm->master.read = swrm_read;
  1510. swrm->master.write = swrm_write;
  1511. swrm->master.bulk_write = swrm_bulk_write;
  1512. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1513. swrm->master.connect_port = swrm_connect_port;
  1514. swrm->master.disconnect_port = swrm_disconnect_port;
  1515. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1516. swrm->master.remove_from_group = swrm_remove_from_group;
  1517. swrm->master.dev.parent = &pdev->dev;
  1518. swrm->master.dev.of_node = pdev->dev.of_node;
  1519. swrm->master.num_port = 0;
  1520. swrm->rcmd_id = 0;
  1521. swrm->wcmd_id = 0;
  1522. swrm->slave_status = 0;
  1523. swrm->num_rx_chs = 0;
  1524. swrm->clk_ref_count = 0;
  1525. swrm->mclk_freq = MCLK_FREQ;
  1526. swrm->dev_up = true;
  1527. swrm->state = SWR_MSTR_UP;
  1528. init_completion(&swrm->reset);
  1529. init_completion(&swrm->broadcast);
  1530. mutex_init(&swrm->mlock);
  1531. mutex_init(&swrm->reslock);
  1532. mutex_init(&swrm->force_down_lock);
  1533. mutex_init(&swrm->iolock);
  1534. mutex_init(&swrm->devlock);
  1535. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1536. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1537. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1538. &swrm->num_dev);
  1539. if (ret) {
  1540. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1541. __func__, "qcom,swr-num-dev");
  1542. } else {
  1543. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1544. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1545. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1546. ret = -EINVAL;
  1547. goto err_pdata_fail;
  1548. }
  1549. }
  1550. if (of_property_read_u32(swrm->dev->of_node,
  1551. "qcom,swr-wakeup-required", &swrm->wakeup_req)) {
  1552. swrm->wakeup_req = false;
  1553. }
  1554. if (swrm->reg_irq) {
  1555. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1556. SWR_IRQ_REGISTER);
  1557. if (ret) {
  1558. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1559. __func__, ret);
  1560. goto err_irq_fail;
  1561. }
  1562. } else {
  1563. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1564. if (swrm->irq < 0) {
  1565. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1566. __func__, swrm->irq);
  1567. goto err_irq_fail;
  1568. }
  1569. ret = request_threaded_irq(swrm->irq, NULL,
  1570. swr_mstr_interrupt,
  1571. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1572. "swr_master_irq", swrm);
  1573. if (ret) {
  1574. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1575. __func__, ret);
  1576. goto err_irq_fail;
  1577. }
  1578. }
  1579. ret = swr_register_master(&swrm->master);
  1580. if (ret) {
  1581. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1582. goto err_mstr_fail;
  1583. }
  1584. /* Add devices registered with board-info as the
  1585. * controller will be up now
  1586. */
  1587. swr_master_add_boarddevices(&swrm->master);
  1588. mutex_lock(&swrm->mlock);
  1589. swrm_clk_request(swrm, true);
  1590. ret = swrm_master_init(swrm);
  1591. if (ret < 0) {
  1592. dev_err(&pdev->dev,
  1593. "%s: Error in master Initialization , err %d\n",
  1594. __func__, ret);
  1595. mutex_unlock(&swrm->mlock);
  1596. goto err_mstr_fail;
  1597. }
  1598. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1599. mutex_unlock(&swrm->mlock);
  1600. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1601. if (pdev->dev.of_node)
  1602. of_register_swr_devices(&swrm->master);
  1603. dbgswrm = swrm;
  1604. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1605. if (!IS_ERR(debugfs_swrm_dent)) {
  1606. debugfs_peek = debugfs_create_file("swrm_peek",
  1607. S_IFREG | 0444, debugfs_swrm_dent,
  1608. (void *) "swrm_peek", &swrm_debug_ops);
  1609. debugfs_poke = debugfs_create_file("swrm_poke",
  1610. S_IFREG | 0444, debugfs_swrm_dent,
  1611. (void *) "swrm_poke", &swrm_debug_ops);
  1612. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1613. S_IFREG | 0444, debugfs_swrm_dent,
  1614. (void *) "swrm_reg_dump",
  1615. &swrm_debug_ops);
  1616. }
  1617. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1618. pm_runtime_use_autosuspend(&pdev->dev);
  1619. pm_runtime_set_active(&pdev->dev);
  1620. pm_runtime_enable(&pdev->dev);
  1621. pm_runtime_mark_last_busy(&pdev->dev);
  1622. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1623. swrm->event_notifier.notifier_call = swrm_event_notify;
  1624. msm_aud_evt_register_client(&swrm->event_notifier);
  1625. return 0;
  1626. err_mstr_fail:
  1627. if (swrm->reg_irq)
  1628. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1629. swrm, SWR_IRQ_FREE);
  1630. else if (swrm->irq)
  1631. free_irq(swrm->irq, swrm);
  1632. err_irq_fail:
  1633. mutex_destroy(&swrm->mlock);
  1634. mutex_destroy(&swrm->reslock);
  1635. mutex_destroy(&swrm->force_down_lock);
  1636. mutex_destroy(&swrm->iolock);
  1637. err_pdata_fail:
  1638. err_memory_fail:
  1639. return ret;
  1640. }
  1641. static int swrm_remove(struct platform_device *pdev)
  1642. {
  1643. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1644. if (swrm->reg_irq)
  1645. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1646. swrm, SWR_IRQ_FREE);
  1647. else if (swrm->irq)
  1648. free_irq(swrm->irq, swrm);
  1649. pm_runtime_disable(&pdev->dev);
  1650. pm_runtime_set_suspended(&pdev->dev);
  1651. swr_unregister_master(&swrm->master);
  1652. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1653. mutex_destroy(&swrm->mlock);
  1654. mutex_destroy(&swrm->reslock);
  1655. mutex_destroy(&swrm->force_down_lock);
  1656. devm_kfree(&pdev->dev, swrm);
  1657. return 0;
  1658. }
  1659. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1660. {
  1661. u32 val;
  1662. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1663. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1664. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1665. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1666. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1667. return 0;
  1668. }
  1669. #ifdef CONFIG_PM
  1670. static int swrm_runtime_resume(struct device *dev)
  1671. {
  1672. struct platform_device *pdev = to_platform_device(dev);
  1673. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1674. int ret = 0;
  1675. struct swr_master *mstr = &swrm->master;
  1676. struct swr_device *swr_dev;
  1677. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1678. __func__, swrm->state);
  1679. mutex_lock(&swrm->reslock);
  1680. if ((swrm->state == SWR_MSTR_DOWN) ||
  1681. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1682. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1683. msm_aud_evt_blocking_notifier_call_chain(
  1684. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1685. }
  1686. if (swrm_clk_request(swrm, true))
  1687. goto exit;
  1688. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1689. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1690. ret = swr_device_up(swr_dev);
  1691. if (ret) {
  1692. dev_err(dev,
  1693. "%s: failed to wakeup swr dev %d\n",
  1694. __func__, swr_dev->dev_num);
  1695. swrm_clk_request(swrm, false);
  1696. goto exit;
  1697. }
  1698. }
  1699. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1700. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1701. swrm_master_init(swrm);
  1702. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1703. SWRS_SCP_INT_STATUS_MASK_1);
  1704. } else {
  1705. /*wake up from clock stop*/
  1706. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1707. usleep_range(100, 105);
  1708. }
  1709. swrm->state = SWR_MSTR_UP;
  1710. }
  1711. exit:
  1712. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1713. mutex_unlock(&swrm->reslock);
  1714. return ret;
  1715. }
  1716. static int swrm_runtime_suspend(struct device *dev)
  1717. {
  1718. struct platform_device *pdev = to_platform_device(dev);
  1719. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1720. int ret = 0;
  1721. struct swr_master *mstr = &swrm->master;
  1722. struct swr_device *swr_dev;
  1723. int current_state = 0;
  1724. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1725. __func__, swrm->state);
  1726. mutex_lock(&swrm->reslock);
  1727. mutex_lock(&swrm->force_down_lock);
  1728. current_state = swrm->state;
  1729. mutex_unlock(&swrm->force_down_lock);
  1730. if ((current_state == SWR_MSTR_UP) ||
  1731. (current_state == SWR_MSTR_SSR)) {
  1732. if ((current_state != SWR_MSTR_SSR) &&
  1733. swrm_is_port_en(&swrm->master)) {
  1734. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1735. ret = -EBUSY;
  1736. goto exit;
  1737. }
  1738. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1739. swrm_clk_pause(swrm);
  1740. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1741. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1742. ret = swr_device_down(swr_dev);
  1743. if (ret) {
  1744. dev_err(dev,
  1745. "%s: failed to shutdown swr dev %d\n",
  1746. __func__, swr_dev->dev_num);
  1747. goto exit;
  1748. }
  1749. }
  1750. } else {
  1751. /* clock stop sequence */
  1752. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1753. SWRS_SCP_CONTROL);
  1754. usleep_range(100, 105);
  1755. if (swrm->wakeup_req) {
  1756. msm_aud_evt_blocking_notifier_call_chain(
  1757. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1758. swrm->wakeup_triggered = false;
  1759. }
  1760. }
  1761. swrm_clk_request(swrm, false);
  1762. }
  1763. /* Retain SSR state until resume */
  1764. if (current_state != SWR_MSTR_SSR)
  1765. swrm->state = SWR_MSTR_DOWN;
  1766. exit:
  1767. mutex_unlock(&swrm->reslock);
  1768. return ret;
  1769. }
  1770. #endif /* CONFIG_PM */
  1771. static int swrm_device_down(struct device *dev)
  1772. {
  1773. struct platform_device *pdev = to_platform_device(dev);
  1774. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1775. int ret = 0;
  1776. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1777. mutex_lock(&swrm->force_down_lock);
  1778. swrm->state = SWR_MSTR_SSR;
  1779. mutex_unlock(&swrm->force_down_lock);
  1780. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1781. ret = swrm_runtime_suspend(dev);
  1782. if (!ret) {
  1783. pm_runtime_disable(dev);
  1784. pm_runtime_set_suspended(dev);
  1785. pm_runtime_enable(dev);
  1786. }
  1787. }
  1788. return 0;
  1789. }
  1790. /**
  1791. * swrm_wcd_notify - parent device can notify to soundwire master through
  1792. * this function
  1793. * @pdev: pointer to platform device structure
  1794. * @id: command id from parent to the soundwire master
  1795. * @data: data from parent device to soundwire master
  1796. */
  1797. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1798. {
  1799. struct swr_mstr_ctrl *swrm;
  1800. int ret = 0;
  1801. struct swr_master *mstr;
  1802. struct swr_device *swr_dev;
  1803. if (!pdev) {
  1804. pr_err("%s: pdev is NULL\n", __func__);
  1805. return -EINVAL;
  1806. }
  1807. swrm = platform_get_drvdata(pdev);
  1808. if (!swrm) {
  1809. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1810. return -EINVAL;
  1811. }
  1812. mstr = &swrm->master;
  1813. switch (id) {
  1814. case SWR_CLK_FREQ:
  1815. if (!data) {
  1816. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1817. ret = -EINVAL;
  1818. } else {
  1819. mutex_lock(&swrm->mlock);
  1820. swrm->mclk_freq = *(int *)data;
  1821. mutex_unlock(&swrm->mlock);
  1822. }
  1823. break;
  1824. case SWR_DEVICE_SSR_DOWN:
  1825. mutex_lock(&swrm->devlock);
  1826. swrm->dev_up = false;
  1827. mutex_unlock(&swrm->devlock);
  1828. mutex_lock(&swrm->reslock);
  1829. swrm->state = SWR_MSTR_SSR;
  1830. mutex_unlock(&swrm->reslock);
  1831. break;
  1832. case SWR_DEVICE_SSR_UP:
  1833. mutex_lock(&swrm->devlock);
  1834. swrm->dev_up = true;
  1835. mutex_unlock(&swrm->devlock);
  1836. break;
  1837. case SWR_DEVICE_DOWN:
  1838. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1839. mutex_lock(&swrm->mlock);
  1840. if (swrm->state == SWR_MSTR_DOWN)
  1841. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1842. __func__, swrm->state);
  1843. else
  1844. swrm_device_down(&pdev->dev);
  1845. mutex_unlock(&swrm->mlock);
  1846. break;
  1847. case SWR_DEVICE_UP:
  1848. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1849. mutex_lock(&swrm->mlock);
  1850. mutex_lock(&swrm->reslock);
  1851. if (swrm->state == SWR_MSTR_UP) {
  1852. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1853. __func__, swrm->state);
  1854. list_for_each_entry(swr_dev, &mstr->devices, dev_list)
  1855. swr_reset_device(swr_dev);
  1856. } else {
  1857. pm_runtime_mark_last_busy(&pdev->dev);
  1858. mutex_unlock(&swrm->reslock);
  1859. pm_runtime_get_sync(&pdev->dev);
  1860. mutex_lock(&swrm->reslock);
  1861. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1862. ret = swr_reset_device(swr_dev);
  1863. if (ret) {
  1864. dev_err(swrm->dev,
  1865. "%s: failed to reset swr device %d\n",
  1866. __func__, swr_dev->dev_num);
  1867. swrm_clk_request(swrm, false);
  1868. }
  1869. }
  1870. pm_runtime_mark_last_busy(&pdev->dev);
  1871. pm_runtime_put_autosuspend(&pdev->dev);
  1872. }
  1873. mutex_unlock(&swrm->reslock);
  1874. mutex_unlock(&swrm->mlock);
  1875. break;
  1876. case SWR_SET_NUM_RX_CH:
  1877. if (!data) {
  1878. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1879. ret = -EINVAL;
  1880. } else {
  1881. mutex_lock(&swrm->mlock);
  1882. swrm->num_rx_chs = *(int *)data;
  1883. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1884. list_for_each_entry(swr_dev, &mstr->devices,
  1885. dev_list) {
  1886. ret = swr_set_device_group(swr_dev,
  1887. SWR_BROADCAST);
  1888. if (ret)
  1889. dev_err(swrm->dev,
  1890. "%s: set num ch failed\n",
  1891. __func__);
  1892. }
  1893. } else {
  1894. list_for_each_entry(swr_dev, &mstr->devices,
  1895. dev_list) {
  1896. ret = swr_set_device_group(swr_dev,
  1897. SWR_GROUP_NONE);
  1898. if (ret)
  1899. dev_err(swrm->dev,
  1900. "%s: set num ch failed\n",
  1901. __func__);
  1902. }
  1903. }
  1904. mutex_unlock(&swrm->mlock);
  1905. }
  1906. break;
  1907. default:
  1908. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1909. __func__, id);
  1910. break;
  1911. }
  1912. return ret;
  1913. }
  1914. EXPORT_SYMBOL(swrm_wcd_notify);
  1915. #ifdef CONFIG_PM_SLEEP
  1916. static int swrm_suspend(struct device *dev)
  1917. {
  1918. int ret = -EBUSY;
  1919. struct platform_device *pdev = to_platform_device(dev);
  1920. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1921. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1922. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1923. ret = swrm_runtime_suspend(dev);
  1924. if (!ret) {
  1925. /*
  1926. * Synchronize runtime-pm and system-pm states:
  1927. * At this point, we are already suspended. If
  1928. * runtime-pm still thinks its active, then
  1929. * make sure its status is in sync with HW
  1930. * status. The three below calls let the
  1931. * runtime-pm know that we are suspended
  1932. * already without re-invoking the suspend
  1933. * callback
  1934. */
  1935. pm_runtime_disable(dev);
  1936. pm_runtime_set_suspended(dev);
  1937. pm_runtime_enable(dev);
  1938. }
  1939. }
  1940. if (ret == -EBUSY) {
  1941. /*
  1942. * There is a possibility that some audio stream is active
  1943. * during suspend. We dont want to return suspend failure in
  1944. * that case so that display and relevant components can still
  1945. * go to suspend.
  1946. * If there is some other error, then it should be passed-on
  1947. * to system level suspend
  1948. */
  1949. ret = 0;
  1950. }
  1951. return ret;
  1952. }
  1953. static int swrm_resume(struct device *dev)
  1954. {
  1955. int ret = 0;
  1956. struct platform_device *pdev = to_platform_device(dev);
  1957. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1958. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1959. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1960. ret = swrm_runtime_resume(dev);
  1961. if (!ret) {
  1962. pm_runtime_mark_last_busy(dev);
  1963. pm_request_autosuspend(dev);
  1964. }
  1965. }
  1966. return ret;
  1967. }
  1968. #endif /* CONFIG_PM_SLEEP */
  1969. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1970. SET_SYSTEM_SLEEP_PM_OPS(
  1971. swrm_suspend,
  1972. swrm_resume
  1973. )
  1974. SET_RUNTIME_PM_OPS(
  1975. swrm_runtime_suspend,
  1976. swrm_runtime_resume,
  1977. NULL
  1978. )
  1979. };
  1980. static const struct of_device_id swrm_dt_match[] = {
  1981. {
  1982. .compatible = "qcom,swr-mstr",
  1983. },
  1984. {}
  1985. };
  1986. static struct platform_driver swr_mstr_driver = {
  1987. .probe = swrm_probe,
  1988. .remove = swrm_remove,
  1989. .driver = {
  1990. .name = SWR_WCD_NAME,
  1991. .owner = THIS_MODULE,
  1992. .pm = &swrm_dev_pm_ops,
  1993. .of_match_table = swrm_dt_match,
  1994. },
  1995. };
  1996. static int __init swrm_init(void)
  1997. {
  1998. return platform_driver_register(&swr_mstr_driver);
  1999. }
  2000. module_init(swrm_init);
  2001. static void __exit swrm_exit(void)
  2002. {
  2003. platform_driver_unregister(&swr_mstr_driver);
  2004. }
  2005. module_exit(swrm_exit);
  2006. MODULE_LICENSE("GPL v2");
  2007. MODULE_DESCRIPTION("SoundWire Master Controller");
  2008. MODULE_ALIAS("platform:swr-mstr");