lpass-cdc-tx-macro.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/clk.h>
  8. #include <linux/io.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "lpass-cdc.h"
  17. #include "lpass-cdc-registers.h"
  18. #include "lpass-cdc-clk-rsc.h"
  19. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  20. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  21. #define NUM_DECIMATORS 8
  22. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  34. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  35. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  36. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  38. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  40. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  41. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  42. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  43. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  44. module_param(tx_unmute_delay, int, 0664);
  45. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  48. struct snd_pcm_hw_params *params,
  49. struct snd_soc_dai *dai);
  50. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  51. unsigned int *tx_num, unsigned int *tx_slot,
  52. unsigned int *rx_num, unsigned int *rx_slot);
  53. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  54. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  55. enum {
  56. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  57. LPASS_CDC_TX_MACRO_AIF1_CAP,
  58. LPASS_CDC_TX_MACRO_AIF2_CAP,
  59. LPASS_CDC_TX_MACRO_AIF3_CAP,
  60. LPASS_CDC_TX_MACRO_MAX_DAIS
  61. };
  62. enum {
  63. LPASS_CDC_TX_MACRO_DEC0,
  64. LPASS_CDC_TX_MACRO_DEC1,
  65. LPASS_CDC_TX_MACRO_DEC2,
  66. LPASS_CDC_TX_MACRO_DEC3,
  67. LPASS_CDC_TX_MACRO_DEC4,
  68. LPASS_CDC_TX_MACRO_DEC5,
  69. LPASS_CDC_TX_MACRO_DEC6,
  70. LPASS_CDC_TX_MACRO_DEC7,
  71. LPASS_CDC_TX_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  79. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. ANC_FB_TUNE1
  85. };
  86. enum {
  87. TX_MCLK,
  88. VA_MCLK,
  89. };
  90. struct lpass_cdc_tx_macro_reg_mask_val {
  91. u16 reg;
  92. u8 mask;
  93. u8 val;
  94. };
  95. struct tx_mute_work {
  96. struct lpass_cdc_tx_macro_priv *tx_priv;
  97. u32 decimator;
  98. struct delayed_work dwork;
  99. };
  100. struct hpf_work {
  101. struct lpass_cdc_tx_macro_priv *tx_priv;
  102. u8 decimator;
  103. u8 hpf_cut_off_freq;
  104. struct delayed_work dwork;
  105. };
  106. struct lpass_cdc_tx_macro_priv {
  107. struct device *dev;
  108. bool dec_active[NUM_DECIMATORS];
  109. int tx_mclk_users;
  110. bool dapm_mclk_enable;
  111. struct mutex mclk_lock;
  112. struct snd_soc_component *component;
  113. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  114. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  115. u16 dmic_clk_div;
  116. u32 version;
  117. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  118. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  119. char __iomem *tx_io_base;
  120. struct platform_device *pdev_child_devices
  121. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  122. int child_count;
  123. bool bcs_enable;
  124. int dec_mode[NUM_DECIMATORS];
  125. int bcs_ch;
  126. bool bcs_clk_en;
  127. bool hs_slow_insert_complete;
  128. int pcm_rate[NUM_DECIMATORS];
  129. bool swr_dmic_enable;
  130. };
  131. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  132. struct device **tx_dev,
  133. struct lpass_cdc_tx_macro_priv **tx_priv,
  134. const char *func_name)
  135. {
  136. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  137. if (!(*tx_dev)) {
  138. dev_err_ratelimited(component->dev,
  139. "%s: null device for macro!\n", func_name);
  140. return false;
  141. }
  142. *tx_priv = dev_get_drvdata((*tx_dev));
  143. if (!(*tx_priv)) {
  144. dev_err_ratelimited(component->dev,
  145. "%s: priv is null for macro!\n", func_name);
  146. return false;
  147. }
  148. if (!(*tx_priv)->component) {
  149. dev_err_ratelimited(component->dev,
  150. "%s: tx_priv->component not initialized!\n", func_name);
  151. return false;
  152. }
  153. return true;
  154. }
  155. static int lpass_cdc_tx_macro_mclk_enable(
  156. struct lpass_cdc_tx_macro_priv *tx_priv,
  157. bool mclk_enable)
  158. {
  159. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  160. int ret = 0;
  161. if (regmap == NULL) {
  162. dev_err_ratelimited(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  163. return -EINVAL;
  164. }
  165. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  166. __func__, mclk_enable, tx_priv->tx_mclk_users);
  167. mutex_lock(&tx_priv->mclk_lock);
  168. if (mclk_enable) {
  169. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  170. TX_CORE_CLK,
  171. TX_CORE_CLK,
  172. true);
  173. if (ret < 0) {
  174. dev_err_ratelimited(tx_priv->dev,
  175. "%s: request clock enable failed\n",
  176. __func__);
  177. goto exit;
  178. }
  179. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  180. true);
  181. regcache_mark_dirty(regmap);
  182. regcache_sync_region(regmap,
  183. TX_START_OFFSET,
  184. TX_MAX_OFFSET);
  185. if (tx_priv->tx_mclk_users == 0) {
  186. regmap_update_bits(regmap,
  187. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  188. 0x01, 0x01);
  189. regmap_update_bits(regmap,
  190. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  191. 0x01, 0x01);
  192. }
  193. tx_priv->tx_mclk_users++;
  194. } else {
  195. if (tx_priv->tx_mclk_users <= 0) {
  196. dev_err_ratelimited(tx_priv->dev, "%s: clock already disabled\n",
  197. __func__);
  198. tx_priv->tx_mclk_users = 0;
  199. goto exit;
  200. }
  201. tx_priv->tx_mclk_users--;
  202. if (tx_priv->tx_mclk_users == 0) {
  203. regmap_update_bits(regmap,
  204. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  205. 0x01, 0x00);
  206. regmap_update_bits(regmap,
  207. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  208. 0x01, 0x00);
  209. }
  210. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  211. false);
  212. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  213. TX_CORE_CLK,
  214. TX_CORE_CLK,
  215. false);
  216. }
  217. exit:
  218. mutex_unlock(&tx_priv->mclk_lock);
  219. return ret;
  220. }
  221. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  222. bool enable)
  223. {
  224. struct device *tx_dev = NULL;
  225. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  226. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  227. return -EINVAL;
  228. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  229. }
  230. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  231. struct snd_kcontrol *kcontrol, int event)
  232. {
  233. struct snd_soc_component *component =
  234. snd_soc_dapm_to_component(w->dapm);
  235. int ret = 0;
  236. struct device *tx_dev = NULL;
  237. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  238. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  239. return -EINVAL;
  240. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  241. switch (event) {
  242. case SND_SOC_DAPM_PRE_PMU:
  243. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  244. if (ret)
  245. tx_priv->dapm_mclk_enable = false;
  246. else
  247. tx_priv->dapm_mclk_enable = true;
  248. break;
  249. case SND_SOC_DAPM_POST_PMD:
  250. if (tx_priv->dapm_mclk_enable)
  251. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  252. break;
  253. default:
  254. dev_err_ratelimited(tx_priv->dev,
  255. "%s: invalid DAPM event %d\n", __func__, event);
  256. ret = -EINVAL;
  257. }
  258. return ret;
  259. }
  260. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  261. u16 event, u32 data)
  262. {
  263. struct device *tx_dev = NULL;
  264. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  265. int ret = 0;
  266. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  267. return -EINVAL;
  268. switch (event) {
  269. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  270. trace_printk("%s, enter SSR down\n", __func__);
  271. if ((!pm_runtime_enabled(tx_dev) ||
  272. !pm_runtime_suspended(tx_dev))) {
  273. ret = lpass_cdc_runtime_suspend(tx_dev);
  274. if (!ret) {
  275. pm_runtime_disable(tx_dev);
  276. pm_runtime_set_suspended(tx_dev);
  277. pm_runtime_enable(tx_dev);
  278. }
  279. }
  280. break;
  281. case LPASS_CDC_MACRO_EVT_SSR_UP:
  282. trace_printk("%s, enter SSR up\n", __func__);
  283. break;
  284. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  285. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  286. break;
  287. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  288. if (tx_priv->bcs_clk_en)
  289. snd_soc_component_update_bits(component,
  290. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  291. if (data)
  292. tx_priv->hs_slow_insert_complete = true;
  293. else
  294. tx_priv->hs_slow_insert_complete = false;
  295. break;
  296. default:
  297. pr_debug("%s Invalid Event\n", __func__);
  298. break;
  299. }
  300. return 0;
  301. }
  302. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  303. {
  304. u16 adc_mux_reg = 0;
  305. bool ret = false;
  306. struct device *tx_dev = NULL;
  307. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  308. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  309. return ret;
  310. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  311. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  312. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  313. if (!tx_priv->swr_dmic_enable)
  314. return true;
  315. }
  316. return ret;
  317. }
  318. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  319. {
  320. struct delayed_work *hpf_delayed_work = NULL;
  321. struct hpf_work *hpf_work = NULL;
  322. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  323. struct snd_soc_component *component = NULL;
  324. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  325. u8 hpf_cut_off_freq = 0;
  326. u16 adc_reg = 0, adc_n = 0;
  327. hpf_delayed_work = to_delayed_work(work);
  328. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  329. tx_priv = hpf_work->tx_priv;
  330. component = tx_priv->component;
  331. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  332. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  333. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  334. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  335. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  336. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  337. __func__, hpf_work->decimator, hpf_cut_off_freq);
  338. if (is_amic_enabled(component, hpf_work->decimator)) {
  339. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  340. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  341. adc_n = snd_soc_component_read(component, adc_reg) &
  342. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  343. /* analog mic clear TX hold */
  344. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  345. snd_soc_component_update_bits(component,
  346. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  347. hpf_cut_off_freq << 5);
  348. snd_soc_component_update_bits(component, hpf_gate_reg,
  349. 0x03, 0x02);
  350. /* Add delay between toggle hpf gate based on sample rate */
  351. switch (tx_priv->pcm_rate[hpf_work->decimator]) {
  352. case 0:
  353. usleep_range(125, 130);
  354. break;
  355. case 1:
  356. usleep_range(62, 65);
  357. break;
  358. case 3:
  359. usleep_range(31, 32);
  360. break;
  361. case 4:
  362. usleep_range(20, 21);
  363. break;
  364. case 5:
  365. usleep_range(10, 11);
  366. break;
  367. case 6:
  368. usleep_range(5, 6);
  369. break;
  370. default:
  371. usleep_range(125, 130);
  372. }
  373. snd_soc_component_update_bits(component, hpf_gate_reg,
  374. 0x03, 0x01);
  375. } else {
  376. snd_soc_component_update_bits(component,
  377. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  378. hpf_cut_off_freq << 5);
  379. snd_soc_component_update_bits(component, hpf_gate_reg,
  380. 0x02, 0x02);
  381. /* Minimum 1 clk cycle delay is required as per HW spec */
  382. usleep_range(1000, 1010);
  383. snd_soc_component_update_bits(component, hpf_gate_reg,
  384. 0x02, 0x00);
  385. }
  386. }
  387. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  388. {
  389. struct tx_mute_work *tx_mute_dwork = NULL;
  390. struct snd_soc_component *component = NULL;
  391. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  392. struct delayed_work *delayed_work = NULL;
  393. u16 tx_vol_ctl_reg = 0;
  394. u8 decimator = 0;
  395. delayed_work = to_delayed_work(work);
  396. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  397. tx_priv = tx_mute_dwork->tx_priv;
  398. component = tx_priv->component;
  399. decimator = tx_mute_dwork->decimator;
  400. tx_vol_ctl_reg =
  401. LPASS_CDC_TX0_TX_PATH_CTL +
  402. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  403. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  404. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  405. __func__, decimator);
  406. }
  407. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  408. struct snd_ctl_elem_value *ucontrol)
  409. {
  410. struct snd_soc_dapm_widget *widget =
  411. snd_soc_dapm_kcontrol_widget(kcontrol);
  412. struct snd_soc_component *component =
  413. snd_soc_dapm_to_component(widget->dapm);
  414. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  415. unsigned int val = 0;
  416. u16 mic_sel_reg = 0;
  417. u16 dmic_clk_reg = 0;
  418. struct device *tx_dev = NULL;
  419. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  420. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  421. return -EINVAL;
  422. val = ucontrol->value.enumerated.item[0];
  423. if (val > e->items - 1)
  424. return -EINVAL;
  425. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  426. widget->name, val);
  427. switch (e->reg) {
  428. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  429. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  430. break;
  431. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  432. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  433. break;
  434. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  435. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  436. break;
  437. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  438. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  439. break;
  440. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  441. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  442. break;
  443. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  444. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  445. break;
  446. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  447. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  448. break;
  449. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  450. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  451. break;
  452. default:
  453. dev_err_ratelimited(component->dev, "%s: e->reg: 0x%x not expected\n",
  454. __func__, e->reg);
  455. return -EINVAL;
  456. }
  457. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  458. if (val != 0) {
  459. if (!tx_priv->swr_dmic_enable) {
  460. snd_soc_component_update_bits(component,
  461. mic_sel_reg,
  462. 1 << 7, 0x0 << 7);
  463. } else {
  464. snd_soc_component_update_bits(component,
  465. mic_sel_reg,
  466. 1 << 7, 0x1 << 7);
  467. snd_soc_component_update_bits(component,
  468. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  469. 0x80, 0x00);
  470. dmic_clk_reg =
  471. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  472. ((val - 5)/2) * 4;
  473. snd_soc_component_update_bits(component,
  474. dmic_clk_reg,
  475. 0x0E, tx_priv->dmic_clk_div << 0x1);
  476. }
  477. }
  478. } else {
  479. /* DMIC selected */
  480. if (val != 0)
  481. snd_soc_component_update_bits(component, mic_sel_reg,
  482. 1 << 7, 1 << 7);
  483. }
  484. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  485. }
  486. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  487. struct snd_ctl_elem_value *ucontrol)
  488. {
  489. struct snd_soc_dapm_widget *widget =
  490. snd_soc_dapm_kcontrol_widget(kcontrol);
  491. struct snd_soc_component *component =
  492. snd_soc_dapm_to_component(widget->dapm);
  493. struct soc_multi_mixer_control *mixer =
  494. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  495. u32 dai_id = widget->shift;
  496. u32 dec_id = mixer->shift;
  497. struct device *tx_dev = NULL;
  498. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  499. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  500. return -EINVAL;
  501. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  502. ucontrol->value.integer.value[0] = 1;
  503. else
  504. ucontrol->value.integer.value[0] = 0;
  505. return 0;
  506. }
  507. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  508. struct snd_ctl_elem_value *ucontrol)
  509. {
  510. struct snd_soc_dapm_widget *widget =
  511. snd_soc_dapm_kcontrol_widget(kcontrol);
  512. struct snd_soc_component *component =
  513. snd_soc_dapm_to_component(widget->dapm);
  514. struct snd_soc_dapm_update *update = NULL;
  515. struct soc_multi_mixer_control *mixer =
  516. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  517. u32 dai_id = widget->shift;
  518. u32 dec_id = mixer->shift;
  519. u32 enable = ucontrol->value.integer.value[0];
  520. struct device *tx_dev = NULL;
  521. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  522. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  523. return -EINVAL;
  524. if (enable) {
  525. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  526. tx_priv->active_ch_cnt[dai_id]++;
  527. } else {
  528. tx_priv->active_ch_cnt[dai_id]--;
  529. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  530. }
  531. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  532. return 0;
  533. }
  534. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  535. unsigned int *path_num)
  536. {
  537. int ret = 0;
  538. char *widget_name = NULL;
  539. char *w_name = NULL;
  540. char *path_num_char = NULL;
  541. char *path_name = NULL;
  542. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  543. if (!widget_name)
  544. return -EINVAL;
  545. w_name = widget_name;
  546. path_name = strsep(&widget_name, " ");
  547. if (!path_name) {
  548. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  549. __func__, widget_name);
  550. ret = -EINVAL;
  551. goto err;
  552. }
  553. path_num_char = strpbrk(path_name, "01234567");
  554. if (!path_num_char) {
  555. pr_err_ratelimited("%s: tx path index not found\n",
  556. __func__);
  557. ret = -EINVAL;
  558. goto err;
  559. }
  560. ret = kstrtouint(path_num_char, 10, path_num);
  561. if (ret < 0)
  562. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  563. __func__, w_name);
  564. err:
  565. kfree(w_name);
  566. return ret;
  567. }
  568. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  569. struct snd_ctl_elem_value *ucontrol)
  570. {
  571. struct snd_soc_component *component =
  572. snd_soc_kcontrol_component(kcontrol);
  573. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  574. struct device *tx_dev = NULL;
  575. int ret = 0;
  576. int path = 0;
  577. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  578. return -EINVAL;
  579. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  580. if (ret)
  581. return ret;
  582. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  583. return 0;
  584. }
  585. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  586. struct snd_ctl_elem_value *ucontrol)
  587. {
  588. struct snd_soc_component *component =
  589. snd_soc_kcontrol_component(kcontrol);
  590. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  591. struct device *tx_dev = NULL;
  592. int value = ucontrol->value.integer.value[0];
  593. int ret = 0;
  594. int path = 0;
  595. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  596. return -EINVAL;
  597. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  598. if (ret)
  599. return ret;
  600. tx_priv->dec_mode[path] = value;
  601. return 0;
  602. }
  603. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  604. struct snd_ctl_elem_value *ucontrol)
  605. {
  606. struct snd_soc_component *component =
  607. snd_soc_kcontrol_component(kcontrol);
  608. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  609. struct device *tx_dev = NULL;
  610. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  611. return -EINVAL;
  612. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  613. return 0;
  614. }
  615. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  616. struct snd_ctl_elem_value *ucontrol)
  617. {
  618. struct snd_soc_component *component =
  619. snd_soc_kcontrol_component(kcontrol);
  620. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  621. struct device *tx_dev = NULL;
  622. int value = ucontrol->value.enumerated.item[0];
  623. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  624. return -EINVAL;
  625. tx_priv->bcs_ch = value;
  626. return 0;
  627. }
  628. static int lpass_cdc_tx_macro_swr_dmic_get(struct snd_kcontrol *kcontrol,
  629. struct snd_ctl_elem_value *ucontrol)
  630. {
  631. struct snd_soc_component *component =
  632. snd_soc_kcontrol_component(kcontrol);
  633. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  634. struct device *tx_dev = NULL;
  635. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  636. return -EINVAL;
  637. ucontrol->value.integer.value[0] = tx_priv->swr_dmic_enable;
  638. return 0;
  639. }
  640. static int lpass_cdc_tx_macro_swr_dmic_put(struct snd_kcontrol *kcontrol,
  641. struct snd_ctl_elem_value *ucontrol)
  642. {
  643. struct snd_soc_component *component =
  644. snd_soc_kcontrol_component(kcontrol);
  645. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  646. struct device *tx_dev = NULL;
  647. int value = ucontrol->value.integer.value[0];
  648. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  649. return -EINVAL;
  650. tx_priv->swr_dmic_enable = value;
  651. return 0;
  652. }
  653. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  654. struct snd_ctl_elem_value *ucontrol)
  655. {
  656. struct snd_soc_component *component =
  657. snd_soc_kcontrol_component(kcontrol);
  658. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  659. struct device *tx_dev = NULL;
  660. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  661. return -EINVAL;
  662. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  663. return 0;
  664. }
  665. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_component *component =
  669. snd_soc_kcontrol_component(kcontrol);
  670. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  671. struct device *tx_dev = NULL;
  672. int value = ucontrol->value.integer.value[0];
  673. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. tx_priv->bcs_enable = value;
  676. return 0;
  677. }
  678. static const char * const bcs_ch_sel_mux_text[] = {
  679. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  680. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  681. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  682. };
  683. static const struct soc_enum bcs_ch_sel_mux_enum =
  684. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  685. bcs_ch_sel_mux_text);
  686. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  687. struct snd_ctl_elem_value *ucontrol)
  688. {
  689. struct snd_soc_component *component =
  690. snd_soc_kcontrol_component(kcontrol);
  691. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  692. struct device *tx_dev = NULL;
  693. int value = 0;
  694. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  695. return -EINVAL;
  696. value = (snd_soc_component_read(component,
  697. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  698. ucontrol->value.integer.value[0] = value;
  699. return 0;
  700. }
  701. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  702. struct snd_ctl_elem_value *ucontrol)
  703. {
  704. struct snd_soc_component *component =
  705. snd_soc_kcontrol_component(kcontrol);
  706. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  707. struct device *tx_dev = NULL;
  708. int value;
  709. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  710. return -EINVAL;
  711. if (ucontrol->value.integer.value[0] < 0 ||
  712. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  713. return -EINVAL;
  714. value = ucontrol->value.integer.value[0];
  715. snd_soc_component_update_bits(component,
  716. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  717. return 0;
  718. }
  719. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  720. struct snd_kcontrol *kcontrol, int event, u16 adc_mux0_cfg)
  721. {
  722. struct snd_soc_component *component =
  723. snd_soc_dapm_to_component(w->dapm);
  724. unsigned int dmic = 0;
  725. dmic = (snd_soc_component_read(component, adc_mux0_cfg) >> 4) - 1;
  726. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  727. __func__, event, dmic);
  728. switch (event) {
  729. case SND_SOC_DAPM_PRE_PMU:
  730. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  731. break;
  732. case SND_SOC_DAPM_POST_PMD:
  733. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  734. break;
  735. }
  736. return 0;
  737. }
  738. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  739. struct snd_kcontrol *kcontrol, int event)
  740. {
  741. struct snd_soc_component *component =
  742. snd_soc_dapm_to_component(w->dapm);
  743. unsigned int decimator = 0;
  744. u16 tx_vol_ctl_reg = 0;
  745. u16 dec_cfg_reg = 0;
  746. u16 hpf_gate_reg = 0;
  747. u16 tx_gain_ctl_reg = 0;
  748. u16 tx_fs_reg = 0;
  749. u8 hpf_cut_off_freq = 0;
  750. u16 adc_mux_reg = 0;
  751. u16 adc_mux0_reg = 0;
  752. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  753. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  754. struct device *tx_dev = NULL;
  755. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  756. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  757. return -EINVAL;
  758. decimator = w->shift;
  759. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  760. w->name, decimator);
  761. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  762. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  763. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  764. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  765. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  766. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  767. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  768. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  769. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  770. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  771. adc_mux0_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  772. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  773. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  774. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  775. tx_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  776. tx_fs_reg) & 0x0F);
  777. if(!is_amic_enabled(component, decimator))
  778. lpass_cdc_tx_macro_enable_dmic(w, kcontrol, event, adc_mux0_reg);
  779. switch (event) {
  780. case SND_SOC_DAPM_PRE_PMU:
  781. snd_soc_component_update_bits(component,
  782. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  783. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  784. /* Enable TX PGA Mute */
  785. snd_soc_component_update_bits(component,
  786. tx_vol_ctl_reg, 0x10, 0x10);
  787. break;
  788. case SND_SOC_DAPM_POST_PMU:
  789. snd_soc_component_update_bits(component,
  790. tx_vol_ctl_reg, 0x20, 0x20);
  791. if (!is_amic_enabled(component, decimator)) {
  792. snd_soc_component_update_bits(component,
  793. hpf_gate_reg, 0x01, 0x00);
  794. /*
  795. * Minimum 1 clk cycle delay is required as per HW spec
  796. */
  797. usleep_range(1000, 1010);
  798. }
  799. hpf_cut_off_freq = (
  800. snd_soc_component_read(component, dec_cfg_reg) &
  801. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  802. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  803. hpf_cut_off_freq;
  804. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  805. snd_soc_component_update_bits(component, dec_cfg_reg,
  806. TX_HPF_CUT_OFF_FREQ_MASK,
  807. CF_MIN_3DB_150HZ << 5);
  808. if (is_amic_enabled(component, decimator)) {
  809. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  810. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  811. }
  812. if (tx_unmute_delay < unmute_delay)
  813. tx_unmute_delay = unmute_delay;
  814. /* schedule work queue to Remove Mute */
  815. queue_delayed_work(system_freezable_wq,
  816. &tx_priv->tx_mute_dwork[decimator].dwork,
  817. msecs_to_jiffies(tx_unmute_delay));
  818. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  819. CF_MIN_3DB_150HZ) {
  820. queue_delayed_work(system_freezable_wq,
  821. &tx_priv->tx_hpf_work[decimator].dwork,
  822. msecs_to_jiffies(hpf_delay));
  823. snd_soc_component_update_bits(component,
  824. hpf_gate_reg, 0x03, 0x02);
  825. if (!is_amic_enabled(component, decimator))
  826. snd_soc_component_update_bits(component,
  827. hpf_gate_reg, 0x03, 0x00);
  828. snd_soc_component_update_bits(component,
  829. hpf_gate_reg, 0x03, 0x01);
  830. /*
  831. * 6ms delay is required as per HW spec
  832. */
  833. usleep_range(6000, 6010);
  834. }
  835. /* apply gain after decimator is enabled */
  836. snd_soc_component_write(component, tx_gain_ctl_reg,
  837. snd_soc_component_read(component,
  838. tx_gain_ctl_reg));
  839. if (tx_priv->bcs_enable) {
  840. snd_soc_component_update_bits(component,
  841. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  842. tx_priv->bcs_ch);
  843. snd_soc_component_update_bits(component, dec_cfg_reg,
  844. 0x01, 0x01);
  845. tx_priv->bcs_clk_en = true;
  846. if (tx_priv->hs_slow_insert_complete)
  847. snd_soc_component_update_bits(component,
  848. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  849. 0x40);
  850. }
  851. break;
  852. case SND_SOC_DAPM_PRE_PMD:
  853. hpf_cut_off_freq =
  854. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  855. snd_soc_component_update_bits(component,
  856. tx_vol_ctl_reg, 0x10, 0x10);
  857. if (cancel_delayed_work_sync(
  858. &tx_priv->tx_hpf_work[decimator].dwork)) {
  859. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  860. snd_soc_component_update_bits(
  861. component, dec_cfg_reg,
  862. TX_HPF_CUT_OFF_FREQ_MASK,
  863. hpf_cut_off_freq << 5);
  864. if (is_amic_enabled(component, decimator))
  865. snd_soc_component_update_bits(component,
  866. hpf_gate_reg,
  867. 0x03, 0x02);
  868. else
  869. snd_soc_component_update_bits(component,
  870. hpf_gate_reg,
  871. 0x03, 0x03);
  872. /*
  873. * Minimum 1 clk cycle delay is required
  874. * as per HW spec
  875. */
  876. usleep_range(1000, 1010);
  877. snd_soc_component_update_bits(component,
  878. hpf_gate_reg,
  879. 0x03, 0x01);
  880. }
  881. }
  882. cancel_delayed_work_sync(
  883. &tx_priv->tx_mute_dwork[decimator].dwork);
  884. if (snd_soc_component_read(component, adc_mux_reg)
  885. & SWR_MIC)
  886. snd_soc_component_update_bits(component,
  887. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  888. 0x01, 0x00);
  889. break;
  890. case SND_SOC_DAPM_POST_PMD:
  891. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  892. 0x20, 0x00);
  893. snd_soc_component_update_bits(component,
  894. dec_cfg_reg, 0x06, 0x00);
  895. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  896. 0x10, 0x00);
  897. if (tx_priv->bcs_enable) {
  898. snd_soc_component_update_bits(component, dec_cfg_reg,
  899. 0x01, 0x00);
  900. snd_soc_component_update_bits(component,
  901. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  902. tx_priv->bcs_clk_en = false;
  903. snd_soc_component_update_bits(component,
  904. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  905. 0x00);
  906. }
  907. break;
  908. }
  909. return 0;
  910. }
  911. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  912. struct snd_kcontrol *kcontrol, int event)
  913. {
  914. return 0;
  915. }
  916. /* Cutoff frequency for high pass filter */
  917. static const char * const cf_text[] = {
  918. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  919. };
  920. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  921. cf_text);
  922. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  923. cf_text);
  924. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  925. cf_text);
  926. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  927. cf_text);
  928. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  929. cf_text);
  930. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  931. cf_text);
  932. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  933. cf_text);
  934. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  935. cf_text);
  936. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  937. struct snd_pcm_hw_params *params,
  938. struct snd_soc_dai *dai)
  939. {
  940. int tx_fs_rate = -EINVAL;
  941. struct snd_soc_component *component = dai->component;
  942. u32 decimator = 0;
  943. u32 sample_rate = 0;
  944. u16 tx_fs_reg = 0;
  945. struct device *tx_dev = NULL;
  946. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  947. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  948. return -EINVAL;
  949. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  950. dai->name, dai->id, params_rate(params),
  951. params_channels(params));
  952. sample_rate = params_rate(params);
  953. switch (sample_rate) {
  954. case 8000:
  955. tx_fs_rate = 0;
  956. break;
  957. case 16000:
  958. tx_fs_rate = 1;
  959. break;
  960. case 32000:
  961. tx_fs_rate = 3;
  962. break;
  963. case 48000:
  964. tx_fs_rate = 4;
  965. break;
  966. case 96000:
  967. tx_fs_rate = 5;
  968. break;
  969. case 192000:
  970. tx_fs_rate = 6;
  971. break;
  972. case 384000:
  973. tx_fs_rate = 7;
  974. break;
  975. default:
  976. dev_err_ratelimited(component->dev, "%s: Invalid TX sample rate: %d\n",
  977. __func__, params_rate(params));
  978. return -EINVAL;
  979. }
  980. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  981. LPASS_CDC_TX_MACRO_DEC_MAX) {
  982. if (decimator >= 0) {
  983. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  984. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  985. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  986. __func__, decimator, sample_rate);
  987. snd_soc_component_update_bits(component, tx_fs_reg,
  988. 0x0F, tx_fs_rate);
  989. } else {
  990. dev_err_ratelimited(component->dev,
  991. "%s: ERROR: Invalid decimator: %d\n",
  992. __func__, decimator);
  993. return -EINVAL;
  994. }
  995. }
  996. return 0;
  997. }
  998. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  999. unsigned int *tx_num, unsigned int *tx_slot,
  1000. unsigned int *rx_num, unsigned int *rx_slot)
  1001. {
  1002. struct snd_soc_component *component = dai->component;
  1003. struct device *tx_dev = NULL;
  1004. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1005. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1006. return -EINVAL;
  1007. switch (dai->id) {
  1008. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  1009. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  1010. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  1011. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1012. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1013. break;
  1014. default:
  1015. dev_err_ratelimited(tx_dev, "%s: Invalid AIF\n", __func__);
  1016. break;
  1017. }
  1018. return 0;
  1019. }
  1020. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1021. .hw_params = lpass_cdc_tx_macro_hw_params,
  1022. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1023. };
  1024. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1025. {
  1026. .name = "tx_macro_tx1",
  1027. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1028. .capture = {
  1029. .stream_name = "TX_AIF1 Capture",
  1030. .rates = LPASS_CDC_TX_MACRO_RATES,
  1031. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1032. .rate_max = 192000,
  1033. .rate_min = 8000,
  1034. .channels_min = 1,
  1035. .channels_max = 8,
  1036. },
  1037. .ops = &lpass_cdc_tx_macro_dai_ops,
  1038. },
  1039. {
  1040. .name = "tx_macro_tx2",
  1041. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1042. .capture = {
  1043. .stream_name = "TX_AIF2 Capture",
  1044. .rates = LPASS_CDC_TX_MACRO_RATES,
  1045. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1046. .rate_max = 192000,
  1047. .rate_min = 8000,
  1048. .channels_min = 1,
  1049. .channels_max = 8,
  1050. },
  1051. .ops = &lpass_cdc_tx_macro_dai_ops,
  1052. },
  1053. {
  1054. .name = "tx_macro_tx3",
  1055. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1056. .capture = {
  1057. .stream_name = "TX_AIF3 Capture",
  1058. .rates = LPASS_CDC_TX_MACRO_RATES,
  1059. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1060. .rate_max = 192000,
  1061. .rate_min = 8000,
  1062. .channels_min = 1,
  1063. .channels_max = 8,
  1064. },
  1065. .ops = &lpass_cdc_tx_macro_dai_ops,
  1066. },
  1067. };
  1068. #define STRING(name) #name
  1069. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1070. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1071. static const struct snd_kcontrol_new name##_mux = \
  1072. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1073. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1074. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1075. static const struct snd_kcontrol_new name##_mux = \
  1076. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1077. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1078. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1079. static const char * const adc_mux_text[] = {
  1080. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1081. };
  1082. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1083. 0, adc_mux_text);
  1084. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1085. 0, adc_mux_text);
  1086. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1087. 0, adc_mux_text);
  1088. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1089. 0, adc_mux_text);
  1090. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1091. 0, adc_mux_text);
  1092. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1093. 0, adc_mux_text);
  1094. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1095. 0, adc_mux_text);
  1096. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1097. 0, adc_mux_text);
  1098. static const char * const dmic_mux_text[] = {
  1099. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1100. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1101. };
  1102. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1103. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1104. lpass_cdc_tx_macro_put_dec_enum);
  1105. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1106. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1107. lpass_cdc_tx_macro_put_dec_enum);
  1108. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1109. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1110. lpass_cdc_tx_macro_put_dec_enum);
  1111. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1112. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1113. lpass_cdc_tx_macro_put_dec_enum);
  1114. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1115. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1116. lpass_cdc_tx_macro_put_dec_enum);
  1117. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1118. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1119. lpass_cdc_tx_macro_put_dec_enum);
  1120. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1121. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1122. lpass_cdc_tx_macro_put_dec_enum);
  1123. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1124. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1125. lpass_cdc_tx_macro_put_dec_enum);
  1126. static const char * const smic_mux_text[] = {
  1127. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1128. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1129. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1130. };
  1131. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1132. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1133. lpass_cdc_tx_macro_put_dec_enum);
  1134. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1135. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1136. lpass_cdc_tx_macro_put_dec_enum);
  1137. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1138. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1139. lpass_cdc_tx_macro_put_dec_enum);
  1140. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1141. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1142. lpass_cdc_tx_macro_put_dec_enum);
  1143. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1144. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1145. lpass_cdc_tx_macro_put_dec_enum);
  1146. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1147. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1148. lpass_cdc_tx_macro_put_dec_enum);
  1149. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1150. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1151. lpass_cdc_tx_macro_put_dec_enum);
  1152. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1153. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1154. lpass_cdc_tx_macro_put_dec_enum);
  1155. static const char * const dec_mode_mux_text[] = {
  1156. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1157. };
  1158. static const struct soc_enum dec_mode_mux_enum =
  1159. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1160. dec_mode_mux_text);
  1161. static const char * const bcs_ch_enum_text[] = {
  1162. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1163. "CH10", "CH11",
  1164. };
  1165. static const struct soc_enum bcs_ch_enum =
  1166. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1167. bcs_ch_enum_text);
  1168. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1169. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1170. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1171. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1172. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1173. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1174. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1175. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1176. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1177. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1178. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1179. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1180. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1181. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1182. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1183. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1184. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1185. };
  1186. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1187. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1188. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1189. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1190. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1191. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1192. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1193. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1194. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1195. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1196. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1197. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1198. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1199. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1200. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1201. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1202. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1203. };
  1204. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1205. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1206. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1207. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1208. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1209. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1210. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1211. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1212. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1213. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1214. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1215. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1216. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1217. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1218. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1219. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1220. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1221. };
  1222. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1223. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1224. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1225. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1226. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1227. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1228. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1229. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1230. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1231. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1232. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1233. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1234. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1235. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1236. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1237. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1238. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1239. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1240. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1241. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1242. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1243. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1244. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1245. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1246. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1247. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1248. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1249. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1250. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1251. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1252. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1253. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1254. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1255. lpass_cdc_tx_macro_enable_micbias,
  1256. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1257. SND_SOC_DAPM_ADC("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0),
  1258. SND_SOC_DAPM_ADC("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0),
  1259. SND_SOC_DAPM_ADC("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0),
  1260. SND_SOC_DAPM_ADC("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0),
  1261. SND_SOC_DAPM_ADC("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0),
  1262. SND_SOC_DAPM_ADC("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0),
  1263. SND_SOC_DAPM_ADC("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0),
  1264. SND_SOC_DAPM_ADC("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0),
  1265. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1266. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1267. LPASS_CDC_TX_MACRO_DEC0, 0,
  1268. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1269. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1270. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1271. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1272. LPASS_CDC_TX_MACRO_DEC1, 0,
  1273. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1274. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1275. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1276. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1277. LPASS_CDC_TX_MACRO_DEC2, 0,
  1278. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1279. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1280. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1281. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1282. LPASS_CDC_TX_MACRO_DEC3, 0,
  1283. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1284. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1285. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1286. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1287. LPASS_CDC_TX_MACRO_DEC4, 0,
  1288. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1290. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1291. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1292. LPASS_CDC_TX_MACRO_DEC5, 0,
  1293. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1294. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1295. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1296. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1297. LPASS_CDC_TX_MACRO_DEC6, 0,
  1298. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1299. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1300. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1301. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1302. LPASS_CDC_TX_MACRO_DEC7, 0,
  1303. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1304. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1305. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1306. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1307. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1308. };
  1309. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1310. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1311. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1312. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1313. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1314. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1315. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1316. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1317. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1318. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1319. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1320. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1321. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1322. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1323. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1324. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1325. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1326. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1327. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1328. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1329. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1330. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1331. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1332. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1333. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1334. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1335. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1336. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1337. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1338. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1339. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1340. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1341. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1342. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1343. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1344. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1345. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1346. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1347. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1348. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1349. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1350. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1351. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1352. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1353. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1354. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1355. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1356. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1357. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1358. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1359. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1360. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1361. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1362. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1363. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1364. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1365. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1366. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1367. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1368. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1369. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1370. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1371. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1372. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1373. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1374. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1375. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1376. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1377. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1378. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1379. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1380. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1381. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1382. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1383. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1384. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1385. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1386. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1387. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1388. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1389. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1390. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1391. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1392. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1393. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1394. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1395. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1396. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1397. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1398. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1399. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1400. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1401. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1402. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1403. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1404. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1405. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1406. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1407. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1408. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1409. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1414. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1415. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1416. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1417. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1418. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1419. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1420. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1421. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1422. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1423. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1424. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1425. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1426. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1427. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1428. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1429. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1430. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1431. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1436. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1437. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1438. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1439. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1440. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1441. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1442. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1443. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1444. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1445. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1446. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1447. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1448. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1449. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1450. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1451. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1452. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1453. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1458. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1459. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1460. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1461. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1462. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1463. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1464. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1465. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1466. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1467. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1468. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1469. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1470. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1471. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1472. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1473. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1474. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1475. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1480. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1481. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1482. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1483. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1484. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1485. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1486. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1487. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1488. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1489. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1490. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1491. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1492. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1493. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1494. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1495. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1496. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1497. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1502. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1503. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1504. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1505. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1506. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1507. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1508. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1509. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1510. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1511. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1512. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1513. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1514. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1515. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1516. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1517. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1518. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1519. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1524. };
  1525. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1526. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1527. LPASS_CDC_TX0_TX_VOL_CTL,
  1528. -84, 40, digital_gain),
  1529. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1530. LPASS_CDC_TX1_TX_VOL_CTL,
  1531. -84, 40, digital_gain),
  1532. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1533. LPASS_CDC_TX2_TX_VOL_CTL,
  1534. -84, 40, digital_gain),
  1535. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1536. LPASS_CDC_TX3_TX_VOL_CTL,
  1537. -84, 40, digital_gain),
  1538. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1539. LPASS_CDC_TX4_TX_VOL_CTL,
  1540. -84, 40, digital_gain),
  1541. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1542. LPASS_CDC_TX5_TX_VOL_CTL,
  1543. -84, 40, digital_gain),
  1544. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1545. LPASS_CDC_TX6_TX_VOL_CTL,
  1546. -84, 40, digital_gain),
  1547. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1548. LPASS_CDC_TX7_TX_VOL_CTL,
  1549. -84, 40, digital_gain),
  1550. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1551. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1552. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1553. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1554. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1555. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1556. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1557. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1558. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1559. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1560. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1561. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1562. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1563. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1564. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1565. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1566. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1567. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1568. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1569. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1570. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1571. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1572. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1573. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1574. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1575. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1576. SOC_SINGLE_EXT("TX_SWR_DMIC Enable", SND_SOC_NOPM, 0, 1, 0,
  1577. lpass_cdc_tx_macro_swr_dmic_get, lpass_cdc_tx_macro_swr_dmic_put),
  1578. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1579. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1580. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1581. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1582. };
  1583. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1584. {
  1585. struct device *tx_dev = NULL;
  1586. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1587. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1588. return -EINVAL;
  1589. return tx_priv->dmic_clk_div;
  1590. }
  1591. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1592. struct lpass_cdc_tx_macro_priv *tx_priv)
  1593. {
  1594. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1595. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1596. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1597. mclk_rate % dmic_sample_rate != 0)
  1598. goto undefined_rate;
  1599. div_factor = mclk_rate / dmic_sample_rate;
  1600. switch (div_factor) {
  1601. case 2:
  1602. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1603. break;
  1604. case 3:
  1605. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1606. break;
  1607. case 4:
  1608. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1609. break;
  1610. case 6:
  1611. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1612. break;
  1613. case 8:
  1614. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1615. break;
  1616. case 16:
  1617. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1618. break;
  1619. default:
  1620. /* Any other DIV factor is invalid */
  1621. goto undefined_rate;
  1622. }
  1623. /* Valid dmic DIV factors */
  1624. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1625. __func__, div_factor, mclk_rate);
  1626. return dmic_sample_rate;
  1627. undefined_rate:
  1628. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1629. __func__, dmic_sample_rate, mclk_rate);
  1630. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1631. return dmic_sample_rate;
  1632. }
  1633. static const struct lpass_cdc_tx_macro_reg_mask_val
  1634. lpass_cdc_tx_macro_reg_init[] = {
  1635. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1636. };
  1637. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1638. {
  1639. struct snd_soc_dapm_context *dapm =
  1640. snd_soc_component_get_dapm(component);
  1641. int ret = 0, i = 0;
  1642. struct device *tx_dev = NULL;
  1643. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1644. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1645. if (!tx_dev) {
  1646. dev_err(component->dev,
  1647. "%s: null device for macro!\n", __func__);
  1648. return -EINVAL;
  1649. }
  1650. tx_priv = dev_get_drvdata(tx_dev);
  1651. if (!tx_priv) {
  1652. dev_err(component->dev,
  1653. "%s: priv is null for macro!\n", __func__);
  1654. return -EINVAL;
  1655. }
  1656. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1657. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1658. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1659. if (ret < 0) {
  1660. dev_err(tx_dev, "%s: Failed to add controls\n",
  1661. __func__);
  1662. return ret;
  1663. }
  1664. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1665. ARRAY_SIZE(tx_audio_map));
  1666. if (ret < 0) {
  1667. dev_err(tx_dev, "%s: Failed to add routes\n",
  1668. __func__);
  1669. return ret;
  1670. }
  1671. ret = snd_soc_dapm_new_widgets(dapm->card);
  1672. if (ret < 0) {
  1673. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1674. return ret;
  1675. }
  1676. ret = snd_soc_add_component_controls(component,
  1677. lpass_cdc_tx_macro_snd_controls,
  1678. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1679. if (ret < 0) {
  1680. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1681. __func__);
  1682. return ret;
  1683. }
  1684. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1685. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1686. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1687. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1688. snd_soc_dapm_sync(dapm);
  1689. for (i = 0; i < NUM_DECIMATORS; i++) {
  1690. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1691. tx_priv->tx_hpf_work[i].decimator = i;
  1692. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1693. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1694. }
  1695. for (i = 0; i < NUM_DECIMATORS; i++) {
  1696. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1697. tx_priv->tx_mute_dwork[i].decimator = i;
  1698. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1699. lpass_cdc_tx_macro_mute_update_callback);
  1700. }
  1701. tx_priv->component = component;
  1702. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1703. snd_soc_component_update_bits(component,
  1704. lpass_cdc_tx_macro_reg_init[i].reg,
  1705. lpass_cdc_tx_macro_reg_init[i].mask,
  1706. lpass_cdc_tx_macro_reg_init[i].val);
  1707. return 0;
  1708. }
  1709. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1710. {
  1711. struct device *tx_dev = NULL;
  1712. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1713. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1714. return -EINVAL;
  1715. tx_priv->component = NULL;
  1716. return 0;
  1717. }
  1718. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1719. char __iomem *tx_io_base)
  1720. {
  1721. memset(ops, 0, sizeof(struct macro_ops));
  1722. ops->init = lpass_cdc_tx_macro_init;
  1723. ops->exit = lpass_cdc_tx_macro_deinit;
  1724. ops->io_base = tx_io_base;
  1725. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1726. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1727. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1728. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1729. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1730. }
  1731. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1732. {
  1733. struct macro_ops ops = {0};
  1734. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1735. u32 tx_base_addr = 0, sample_rate = 0;
  1736. char __iomem *tx_io_base = NULL;
  1737. int ret = 0;
  1738. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1739. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1740. dev_err(&pdev->dev,
  1741. "%s: va-macro not registered yet, defer\n", __func__);
  1742. return -EPROBE_DEFER;
  1743. }
  1744. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1745. GFP_KERNEL);
  1746. if (!tx_priv)
  1747. return -ENOMEM;
  1748. platform_set_drvdata(pdev, tx_priv);
  1749. tx_priv->dev = &pdev->dev;
  1750. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1751. &tx_base_addr);
  1752. if (ret) {
  1753. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1754. __func__, "reg");
  1755. return ret;
  1756. }
  1757. dev_set_drvdata(&pdev->dev, tx_priv);
  1758. tx_io_base = devm_ioremap(&pdev->dev,
  1759. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1760. if (!tx_io_base) {
  1761. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1762. return -ENOMEM;
  1763. }
  1764. tx_priv->tx_io_base = tx_io_base;
  1765. tx_priv->swr_dmic_enable = false;
  1766. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1767. &sample_rate);
  1768. if (ret) {
  1769. dev_err(&pdev->dev,
  1770. "%s: could not find sample_rate entry in dt\n",
  1771. __func__);
  1772. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1773. } else {
  1774. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1775. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1776. return -EINVAL;
  1777. }
  1778. mutex_init(&tx_priv->mclk_lock);
  1779. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1780. ops.clk_id_req = TX_CORE_CLK;
  1781. ops.default_clk_id = TX_CORE_CLK;
  1782. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1783. if (ret) {
  1784. dev_err(&pdev->dev,
  1785. "%s: register macro failed\n", __func__);
  1786. goto err_reg_macro;
  1787. }
  1788. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1789. pm_runtime_use_autosuspend(&pdev->dev);
  1790. pm_runtime_set_suspended(&pdev->dev);
  1791. pm_suspend_ignore_children(&pdev->dev, true);
  1792. pm_runtime_enable(&pdev->dev);
  1793. return 0;
  1794. err_reg_macro:
  1795. mutex_destroy(&tx_priv->mclk_lock);
  1796. return ret;
  1797. }
  1798. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1799. {
  1800. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1801. tx_priv = platform_get_drvdata(pdev);
  1802. if (!tx_priv)
  1803. return -EINVAL;
  1804. pm_runtime_disable(&pdev->dev);
  1805. pm_runtime_set_suspended(&pdev->dev);
  1806. mutex_destroy(&tx_priv->mclk_lock);
  1807. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1808. return 0;
  1809. }
  1810. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1811. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1812. {}
  1813. };
  1814. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1815. SET_SYSTEM_SLEEP_PM_OPS(
  1816. pm_runtime_force_suspend,
  1817. pm_runtime_force_resume
  1818. )
  1819. SET_RUNTIME_PM_OPS(
  1820. lpass_cdc_runtime_suspend,
  1821. lpass_cdc_runtime_resume,
  1822. NULL
  1823. )
  1824. };
  1825. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1826. .driver = {
  1827. .name = "lpass_cdc_tx_macro",
  1828. .owner = THIS_MODULE,
  1829. .pm = &lpass_cdc_dev_pm_ops,
  1830. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1831. .suppress_bind_attrs = true,
  1832. },
  1833. .probe = lpass_cdc_tx_macro_probe,
  1834. .remove = lpass_cdc_tx_macro_remove,
  1835. };
  1836. module_platform_driver(lpass_cdc_tx_macro_driver);
  1837. MODULE_DESCRIPTION("TX macro driver");
  1838. MODULE_LICENSE("GPL v2");