wcd9xxx-common-v2.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _WCD9XXX_COMMON_V2
  6. #define _WCD9XXX_COMMON_V2
  7. #define CLSH_REQ_ENABLE true
  8. #define CLSH_REQ_DISABLE false
  9. #define WCD_CLSH_EVENT_PRE_DAC 0x01
  10. #define WCD_CLSH_EVENT_POST_PA 0x02
  11. #define MAX_VBAT_MONITOR_WRITES 17
  12. /*
  13. * Basic states for Class H state machine.
  14. * represented as a bit mask within a u8 data type
  15. * bit 0: EAR mode
  16. * bit 1: HPH Left mode
  17. * bit 2: HPH Right mode
  18. * bit 3: Lineout mode
  19. */
  20. #define WCD_CLSH_STATE_IDLE 0x00
  21. #define WCD_CLSH_STATE_EAR (0x01 << 0)
  22. #define WCD_CLSH_STATE_HPHL (0x01 << 1)
  23. #define WCD_CLSH_STATE_HPHR (0x01 << 2)
  24. #define WCD_CLSH_STATE_LO (0x01 << 3)
  25. /*
  26. * Though number of CLSH states are 4, max state shoulbe be 5
  27. * because state array index starts from 1.
  28. */
  29. #define WCD_CLSH_STATE_MAX 5
  30. #define NUM_CLSH_STATES_V2 (0x01 << WCD_CLSH_STATE_MAX)
  31. /* Derived State: Bits 1 and 2 should be set for Headphone stereo */
  32. #define WCD_CLSH_STATE_HPH_ST (WCD_CLSH_STATE_HPHL | \
  33. WCD_CLSH_STATE_HPHR)
  34. #define WCD_CLSH_STATE_HPHL_LO (WCD_CLSH_STATE_HPHL | \
  35. WCD_CLSH_STATE_LO)
  36. #define WCD_CLSH_STATE_HPHR_LO (WCD_CLSH_STATE_HPHR | \
  37. WCD_CLSH_STATE_LO)
  38. #define WCD_CLSH_STATE_HPH_ST_LO (WCD_CLSH_STATE_HPH_ST | \
  39. WCD_CLSH_STATE_LO)
  40. #define WCD_CLSH_STATE_EAR_LO (WCD_CLSH_STATE_EAR | \
  41. WCD_CLSH_STATE_LO)
  42. #define WCD_CLSH_STATE_HPHL_EAR (WCD_CLSH_STATE_HPHL | \
  43. WCD_CLSH_STATE_EAR)
  44. #define WCD_CLSH_STATE_HPHR_EAR (WCD_CLSH_STATE_HPHR | \
  45. WCD_CLSH_STATE_EAR)
  46. #define WCD_CLSH_STATE_HPH_ST_EAR (WCD_CLSH_STATE_HPH_ST | \
  47. WCD_CLSH_STATE_EAR)
  48. enum {
  49. CLS_H_NORMAL = 0, /* Class-H Default */
  50. CLS_H_HIFI, /* Class-H HiFi */
  51. CLS_H_LP, /* Class-H Low Power */
  52. CLS_AB, /* Class-AB Low HIFI*/
  53. CLS_H_LOHIFI, /* LoHIFI */
  54. CLS_H_ULP, /* Ultra Low power */
  55. CLS_AB_HIFI, /* Class-AB */
  56. CLS_NONE, /* None of the above modes */
  57. };
  58. /* Class H data that the codec driver will maintain */
  59. struct wcd_clsh_cdc_data {
  60. u8 state;
  61. int flyback_users;
  62. int buck_users;
  63. int clsh_users;
  64. int interpolator_modes[WCD_CLSH_STATE_MAX];
  65. };
  66. struct wcd_mad_audio_header {
  67. u32 reserved[3];
  68. u32 num_reg_cfg;
  69. };
  70. struct wcd_mad_microphone_info {
  71. uint8_t input_microphone;
  72. uint8_t cycle_time;
  73. uint8_t settle_time;
  74. uint8_t padding;
  75. } __packed;
  76. struct wcd_mad_micbias_info {
  77. uint8_t micbias;
  78. uint8_t k_factor;
  79. uint8_t external_bypass_capacitor;
  80. uint8_t internal_biasing;
  81. uint8_t cfilter;
  82. uint8_t padding[3];
  83. } __packed;
  84. struct wcd_mad_rms_audio_beacon_info {
  85. uint8_t rms_omit_samples;
  86. uint8_t rms_comp_time;
  87. uint8_t detection_mechanism;
  88. uint8_t rms_diff_threshold;
  89. uint8_t rms_threshold_lsb;
  90. uint8_t rms_threshold_msb;
  91. uint8_t padding[2];
  92. uint8_t iir_coefficients[36];
  93. } __packed;
  94. struct wcd_mad_rms_ultrasound_info {
  95. uint8_t rms_comp_time;
  96. uint8_t detection_mechanism;
  97. uint8_t rms_diff_threshold;
  98. uint8_t rms_threshold_lsb;
  99. uint8_t rms_threshold_msb;
  100. uint8_t padding[3];
  101. uint8_t iir_coefficients[36];
  102. } __packed;
  103. struct wcd_mad_audio_cal {
  104. uint32_t version;
  105. struct wcd_mad_microphone_info microphone_info;
  106. struct wcd_mad_micbias_info micbias_info;
  107. struct wcd_mad_rms_audio_beacon_info audio_info;
  108. struct wcd_mad_rms_audio_beacon_info beacon_info;
  109. struct wcd_mad_rms_ultrasound_info ultrasound_info;
  110. } __packed;
  111. struct wcd9xxx_anc_header {
  112. u32 reserved[3];
  113. u32 num_anc_slots;
  114. };
  115. struct vbat_monitor_reg {
  116. u32 size;
  117. u32 writes[MAX_VBAT_MONITOR_WRITES];
  118. } __packed;
  119. struct wcd_reg_mask_val {
  120. u16 reg;
  121. u8 mask;
  122. u8 val;
  123. };
  124. extern void wcd_clsh_fsm(struct snd_soc_component *component,
  125. struct wcd_clsh_cdc_data *cdc_clsh_d,
  126. u8 clsh_event, u8 req_state,
  127. int int_mode);
  128. extern void wcd_clsh_init(struct wcd_clsh_cdc_data *clsh);
  129. extern int wcd_clsh_get_clsh_state(struct wcd_clsh_cdc_data *clsh);
  130. extern void wcd_clsh_imped_config(struct snd_soc_component *component,
  131. int imped, bool reset);
  132. enum {
  133. RESERVED = 0,
  134. AANC_LPF_FF_FB = 1,
  135. AANC_LPF_COEFF_MSB,
  136. AANC_LPF_COEFF_LSB,
  137. HW_MAD_AUDIO_ENABLE,
  138. HW_MAD_ULTR_ENABLE,
  139. HW_MAD_BEACON_ENABLE,
  140. HW_MAD_AUDIO_SLEEP_TIME,
  141. HW_MAD_ULTR_SLEEP_TIME,
  142. HW_MAD_BEACON_SLEEP_TIME,
  143. HW_MAD_TX_AUDIO_SWITCH_OFF,
  144. HW_MAD_TX_ULTR_SWITCH_OFF,
  145. HW_MAD_TX_BEACON_SWITCH_OFF,
  146. MAD_AUDIO_INT_DEST_SELECT_REG,
  147. MAD_ULT_INT_DEST_SELECT_REG,
  148. MAD_BEACON_INT_DEST_SELECT_REG,
  149. MAD_CLIP_INT_DEST_SELECT_REG,
  150. VBAT_INT_DEST_SELECT_REG,
  151. MAD_AUDIO_INT_MASK_REG,
  152. MAD_ULT_INT_MASK_REG,
  153. MAD_BEACON_INT_MASK_REG,
  154. MAD_CLIP_INT_MASK_REG,
  155. VBAT_INT_MASK_REG,
  156. MAD_AUDIO_INT_STATUS_REG,
  157. MAD_ULT_INT_STATUS_REG,
  158. MAD_BEACON_INT_STATUS_REG,
  159. MAD_CLIP_INT_STATUS_REG,
  160. VBAT_INT_STATUS_REG,
  161. MAD_AUDIO_INT_CLEAR_REG,
  162. MAD_ULT_INT_CLEAR_REG,
  163. MAD_BEACON_INT_CLEAR_REG,
  164. MAD_CLIP_INT_CLEAR_REG,
  165. VBAT_INT_CLEAR_REG,
  166. SB_PGD_PORT_TX_WATERMARK_N,
  167. SB_PGD_PORT_TX_ENABLE_N,
  168. SB_PGD_PORT_RX_WATERMARK_N,
  169. SB_PGD_PORT_RX_ENABLE_N,
  170. SB_PGD_TX_PORTn_MULTI_CHNL_0,
  171. SB_PGD_TX_PORTn_MULTI_CHNL_1,
  172. SB_PGD_RX_PORTn_MULTI_CHNL_0,
  173. SB_PGD_RX_PORTn_MULTI_CHNL_1,
  174. AANC_FF_GAIN_ADAPTIVE,
  175. AANC_FFGAIN_ADAPTIVE_EN,
  176. AANC_GAIN_CONTROL,
  177. SPKR_CLIP_PIPE_BANK_SEL,
  178. SPKR_CLIPDET_VAL0,
  179. SPKR_CLIPDET_VAL1,
  180. SPKR_CLIPDET_VAL2,
  181. SPKR_CLIPDET_VAL3,
  182. SPKR_CLIPDET_VAL4,
  183. SPKR_CLIPDET_VAL5,
  184. SPKR_CLIPDET_VAL6,
  185. SPKR_CLIPDET_VAL7,
  186. VBAT_RELEASE_INT_DEST_SELECT_REG,
  187. VBAT_RELEASE_INT_MASK_REG,
  188. VBAT_RELEASE_INT_STATUS_REG,
  189. VBAT_RELEASE_INT_CLEAR_REG,
  190. MAD2_CLIP_INT_DEST_SELECT_REG,
  191. MAD2_CLIP_INT_MASK_REG,
  192. MAD2_CLIP_INT_STATUS_REG,
  193. MAD2_CLIP_INT_CLEAR_REG,
  194. SPKR2_CLIP_PIPE_BANK_SEL,
  195. SPKR2_CLIPDET_VAL0,
  196. SPKR2_CLIPDET_VAL1,
  197. SPKR2_CLIPDET_VAL2,
  198. SPKR2_CLIPDET_VAL3,
  199. SPKR2_CLIPDET_VAL4,
  200. SPKR2_CLIPDET_VAL5,
  201. SPKR2_CLIPDET_VAL6,
  202. SPKR2_CLIPDET_VAL7,
  203. MAX_CFG_REGISTERS,
  204. };
  205. #endif