dp_tx.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  32. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  33. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  34. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  35. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #ifdef TX_PER_VDEV_DESC_POOL
  39. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  40. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  41. #else
  42. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  43. #define DP_TX_GET_RING_ID(vdev) vdev->pdev->soc->tx_ring_map[qdf_get_cpu()]
  44. #endif /* TX_PER_VDEV_DESC_POOL */
  45. #endif /* TX_PER_PDEV_DESC_POOL */
  46. /* TODO Add support in TSO */
  47. #define DP_DESC_NUM_FRAG(x) 0
  48. /* disable TQM_BYPASS */
  49. #define TQM_BYPASS_WAR 0
  50. /**
  51. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  52. * @vdev: DP Virtual device handle
  53. * @nbuf: Buffer pointer
  54. * @queue: queue ids container for nbuf
  55. *
  56. * TX packet queue has 2 instances, software descriptors id and dma ring id
  57. * Based on tx feature and hardware configuration queue id combination could be
  58. * different.
  59. * For example -
  60. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  61. * With no XPS,lock based resource protection, Descriptor pool ids are different
  62. * for each vdev, dma ring id will be same as single pdev id
  63. *
  64. * Return: None
  65. */
  66. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  67. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  68. {
  69. /* get flow id */
  70. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  71. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  72. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  73. "%s, pool_id:%d ring_id: %d\n",
  74. __func__, queue->desc_pool_id, queue->ring_id);
  75. return;
  76. }
  77. #if defined(FEATURE_TSO)
  78. /**
  79. * dp_tx_tso_desc_release() - Release the tso segment
  80. * after unmapping all the fragments
  81. *
  82. * @pdev - physical device handle
  83. * @tx_desc - Tx software descriptor
  84. */
  85. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  86. struct dp_tx_desc_s *tx_desc)
  87. {
  88. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  89. if (qdf_unlikely(tx_desc->tso_desc == NULL)) {
  90. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  91. "%s %d TSO desc is NULL!",
  92. __func__, __LINE__);
  93. qdf_assert(0);
  94. } else if (qdf_unlikely(tx_desc->tso_num_desc == NULL)) {
  95. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  96. "%s %d TSO common info is NULL!",
  97. __func__, __LINE__);
  98. qdf_assert(0);
  99. } else {
  100. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  101. (struct qdf_tso_num_seg_elem_t *) tx_desc->tso_num_desc;
  102. if (tso_num_desc->num_seg.tso_cmn_num_seg > 1) {
  103. tso_num_desc->num_seg.tso_cmn_num_seg--;
  104. qdf_nbuf_unmap_tso_segment(soc->osdev,
  105. tx_desc->tso_desc, false);
  106. } else {
  107. tso_num_desc->num_seg.tso_cmn_num_seg--;
  108. qdf_assert(tso_num_desc->num_seg.tso_cmn_num_seg == 0);
  109. qdf_nbuf_unmap_tso_segment(soc->osdev,
  110. tx_desc->tso_desc, true);
  111. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  112. tx_desc->tso_num_desc);
  113. tx_desc->tso_num_desc = NULL;
  114. }
  115. dp_tx_tso_desc_free(soc,
  116. tx_desc->pool_id, tx_desc->tso_desc);
  117. tx_desc->tso_desc = NULL;
  118. }
  119. }
  120. #else
  121. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  122. struct dp_tx_desc_s *tx_desc)
  123. {
  124. return;
  125. }
  126. #endif
  127. /**
  128. * dp_tx_desc_release() - Release Tx Descriptor
  129. * @tx_desc : Tx Descriptor
  130. * @desc_pool_id: Descriptor Pool ID
  131. *
  132. * Deallocate all resources attached to Tx descriptor and free the Tx
  133. * descriptor.
  134. *
  135. * Return:
  136. */
  137. static void
  138. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  139. {
  140. struct dp_pdev *pdev = tx_desc->pdev;
  141. struct dp_soc *soc;
  142. uint8_t comp_status = 0;
  143. qdf_assert(pdev);
  144. soc = pdev->soc;
  145. if (tx_desc->frm_type == dp_tx_frm_tso)
  146. dp_tx_tso_desc_release(soc, tx_desc);
  147. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  148. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  149. qdf_atomic_dec(&pdev->num_tx_outstanding);
  150. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  151. qdf_atomic_dec(&pdev->num_tx_exception);
  152. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  153. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  154. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  155. else
  156. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  158. "Tx Completion Release desc %d status %d outstanding %d\n",
  159. tx_desc->id, comp_status,
  160. qdf_atomic_read(&pdev->num_tx_outstanding));
  161. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  162. return;
  163. }
  164. /**
  165. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  166. * @vdev: DP vdev Handle
  167. * @nbuf: skb
  168. *
  169. * Prepares and fills HTT metadata in the frame pre-header for special frames
  170. * that should be transmitted using varying transmit parameters.
  171. * There are 2 VDEV modes that currently needs this special metadata -
  172. * 1) Mesh Mode
  173. * 2) DSRC Mode
  174. *
  175. * Return: HTT metadata size
  176. *
  177. */
  178. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  179. uint32_t *meta_data)
  180. {
  181. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  182. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  183. uint8_t htt_desc_size;
  184. /* Size rounded of multiple of 8 bytes */
  185. uint8_t htt_desc_size_aligned;
  186. uint8_t *hdr = NULL;
  187. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  188. /*
  189. * Metadata - HTT MSDU Extension header
  190. */
  191. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  192. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  193. if (vdev->mesh_vdev) {
  194. /* Fill and add HTT metaheader */
  195. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  196. if (hdr == NULL) {
  197. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  198. "Error in filling HTT metadata\n");
  199. return 0;
  200. }
  201. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  202. } else if (vdev->opmode == wlan_op_mode_ocb) {
  203. /* Todo - Add support for DSRC */
  204. }
  205. return htt_desc_size_aligned;
  206. }
  207. /**
  208. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  209. * @tso_seg: TSO segment to process
  210. * @ext_desc: Pointer to MSDU extension descriptor
  211. *
  212. * Return: void
  213. */
  214. #if defined(FEATURE_TSO)
  215. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  216. void *ext_desc)
  217. {
  218. uint8_t num_frag;
  219. uint32_t tso_flags;
  220. /*
  221. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  222. * tcp_flag_mask
  223. *
  224. * Checksum enable flags are set in TCL descriptor and not in Extension
  225. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  226. */
  227. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  228. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  229. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  230. tso_seg->tso_flags.ip_len);
  231. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  232. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  233. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  234. uint32_t lo = 0;
  235. uint32_t hi = 0;
  236. qdf_dmaaddr_to_32s(
  237. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  238. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  239. tso_seg->tso_frags[num_frag].length);
  240. }
  241. return;
  242. }
  243. #else
  244. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  245. void *ext_desc)
  246. {
  247. return;
  248. }
  249. #endif
  250. #if defined(FEATURE_TSO)
  251. /**
  252. * dp_tx_free_tso_seg() - Loop through the tso segments
  253. * allocated and free them
  254. *
  255. * @soc: soc handle
  256. * @free_seg: list of tso segments
  257. * @msdu_info: msdu descriptor
  258. *
  259. * Return - void
  260. */
  261. static void dp_tx_free_tso_seg(struct dp_soc *soc,
  262. struct qdf_tso_seg_elem_t *free_seg,
  263. struct dp_tx_msdu_info_s *msdu_info)
  264. {
  265. struct qdf_tso_seg_elem_t *next_seg;
  266. while (free_seg) {
  267. next_seg = free_seg->next;
  268. dp_tx_tso_desc_free(soc,
  269. msdu_info->tx_queue.desc_pool_id,
  270. free_seg);
  271. free_seg = next_seg;
  272. }
  273. }
  274. /**
  275. * dp_tx_free_tso_num_seg() - Loop through the tso num segments
  276. * allocated and free them
  277. *
  278. * @soc: soc handle
  279. * @free_seg: list of tso segments
  280. * @msdu_info: msdu descriptor
  281. * Return - void
  282. */
  283. static void dp_tx_free_tso_num_seg(struct dp_soc *soc,
  284. struct qdf_tso_num_seg_elem_t *free_seg,
  285. struct dp_tx_msdu_info_s *msdu_info)
  286. {
  287. struct qdf_tso_num_seg_elem_t *next_seg;
  288. while (free_seg) {
  289. next_seg = free_seg->next;
  290. dp_tso_num_seg_free(soc,
  291. msdu_info->tx_queue.desc_pool_id,
  292. free_seg);
  293. free_seg = next_seg;
  294. }
  295. }
  296. /**
  297. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  298. * @vdev: virtual device handle
  299. * @msdu: network buffer
  300. * @msdu_info: meta data associated with the msdu
  301. *
  302. * Return: QDF_STATUS_SUCCESS success
  303. */
  304. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  305. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  306. {
  307. struct qdf_tso_seg_elem_t *tso_seg;
  308. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  309. struct dp_soc *soc = vdev->pdev->soc;
  310. struct qdf_tso_info_t *tso_info;
  311. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  312. tso_info = &msdu_info->u.tso_info;
  313. tso_info->curr_seg = NULL;
  314. tso_info->tso_seg_list = NULL;
  315. tso_info->num_segs = num_seg;
  316. msdu_info->frm_type = dp_tx_frm_tso;
  317. tso_info->tso_num_seg_list = NULL;
  318. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  319. while (num_seg) {
  320. tso_seg = dp_tx_tso_desc_alloc(
  321. soc, msdu_info->tx_queue.desc_pool_id);
  322. if (tso_seg) {
  323. tso_seg->next = tso_info->tso_seg_list;
  324. tso_info->tso_seg_list = tso_seg;
  325. num_seg--;
  326. } else {
  327. struct qdf_tso_seg_elem_t *free_seg =
  328. tso_info->tso_seg_list;
  329. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  330. return QDF_STATUS_E_NOMEM;
  331. }
  332. }
  333. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  334. tso_num_seg = dp_tso_num_seg_alloc(soc,
  335. msdu_info->tx_queue.desc_pool_id);
  336. if (tso_num_seg) {
  337. tso_num_seg->next = tso_info->tso_num_seg_list;
  338. tso_info->tso_num_seg_list = tso_num_seg;
  339. } else {
  340. /* Bug: free tso_num_seg and tso_seg */
  341. /* Free the already allocated num of segments */
  342. struct qdf_tso_seg_elem_t *free_seg =
  343. tso_info->tso_seg_list;
  344. TSO_DEBUG(" %s: Failed alloc - Number of segs for a TSO packet",
  345. __func__);
  346. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  347. return QDF_STATUS_E_NOMEM;
  348. }
  349. msdu_info->num_seg =
  350. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  351. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  352. msdu_info->num_seg);
  353. if (!(msdu_info->num_seg)) {
  354. dp_tx_free_tso_seg(soc, tso_info->tso_seg_list, msdu_info);
  355. dp_tx_free_tso_num_seg(soc, tso_info->tso_num_seg_list,
  356. msdu_info);
  357. return QDF_STATUS_E_INVAL;
  358. }
  359. tso_info->curr_seg = tso_info->tso_seg_list;
  360. return QDF_STATUS_SUCCESS;
  361. }
  362. #else
  363. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  364. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  365. {
  366. return QDF_STATUS_E_NOMEM;
  367. }
  368. #endif
  369. /**
  370. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  371. * @vdev: DP Vdev handle
  372. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  373. * @desc_pool_id: Descriptor Pool ID
  374. *
  375. * Return:
  376. */
  377. static
  378. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  379. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  380. {
  381. uint8_t i;
  382. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  383. struct dp_tx_seg_info_s *seg_info;
  384. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  385. struct dp_soc *soc = vdev->pdev->soc;
  386. /* Allocate an extension descriptor */
  387. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  388. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  389. if (!msdu_ext_desc) {
  390. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  391. return NULL;
  392. }
  393. if (qdf_unlikely(vdev->mesh_vdev)) {
  394. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  395. &msdu_info->meta_data[0],
  396. sizeof(struct htt_tx_msdu_desc_ext2_t));
  397. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  398. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  399. }
  400. switch (msdu_info->frm_type) {
  401. case dp_tx_frm_sg:
  402. case dp_tx_frm_me:
  403. case dp_tx_frm_raw:
  404. seg_info = msdu_info->u.sg_info.curr_seg;
  405. /* Update the buffer pointers in MSDU Extension Descriptor */
  406. for (i = 0; i < seg_info->frag_cnt; i++) {
  407. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  408. seg_info->frags[i].paddr_lo,
  409. seg_info->frags[i].paddr_hi,
  410. seg_info->frags[i].len);
  411. }
  412. break;
  413. case dp_tx_frm_tso:
  414. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  415. &cached_ext_desc[0]);
  416. break;
  417. default:
  418. break;
  419. }
  420. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  421. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  422. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  423. msdu_ext_desc->vaddr);
  424. return msdu_ext_desc;
  425. }
  426. /**
  427. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  428. * @vdev: DP vdev handle
  429. * @nbuf: skb
  430. * @desc_pool_id: Descriptor pool ID
  431. * Allocate and prepare Tx descriptor with msdu information.
  432. *
  433. * Return: Pointer to Tx Descriptor on success,
  434. * NULL on failure
  435. */
  436. static
  437. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  438. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  439. uint32_t *meta_data)
  440. {
  441. uint8_t align_pad;
  442. uint8_t is_exception = 0;
  443. uint8_t htt_hdr_size;
  444. struct ether_header *eh;
  445. struct dp_tx_desc_s *tx_desc;
  446. struct dp_pdev *pdev = vdev->pdev;
  447. struct dp_soc *soc = pdev->soc;
  448. /* Allocate software Tx descriptor */
  449. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  450. if (qdf_unlikely(!tx_desc)) {
  451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  452. "%s Tx Desc Alloc Failed\n", __func__);
  453. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  454. return NULL;
  455. }
  456. /* Flow control/Congestion Control counters */
  457. qdf_atomic_inc(&pdev->num_tx_outstanding);
  458. /* Initialize the SW tx descriptor */
  459. tx_desc->nbuf = nbuf;
  460. tx_desc->frm_type = dp_tx_frm_std;
  461. tx_desc->tx_encap_type = vdev->tx_encap_type;
  462. tx_desc->vdev = vdev;
  463. tx_desc->pdev = pdev;
  464. tx_desc->msdu_ext_desc = NULL;
  465. /**
  466. * For non-scatter regular frames, buffer pointer is directly
  467. * programmed in TCL input descriptor instead of using an MSDU
  468. * extension descriptor.For this cass, HW requirement is that
  469. * descriptor should always point to a 8-byte aligned address.
  470. *
  471. * So we add alignment pad to start of buffer, and specify the actual
  472. * start of data through pkt_offset
  473. */
  474. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  475. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  476. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  477. "qdf_nbuf_push_head failed\n");
  478. goto failure;
  479. }
  480. tx_desc->pkt_offset = align_pad;
  481. /*
  482. * For special modes (vdev_type == ocb or mesh), data frames should be
  483. * transmitted using varying transmit parameters (tx spec) which include
  484. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  485. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  486. * These frames are sent as exception packets to firmware.
  487. *
  488. * HTT Metadata should be ensured to be multiple of 8-bytes,
  489. * to get 8-byte aligned start address along with align_pad added above
  490. *
  491. * |-----------------------------|
  492. * | |
  493. * |-----------------------------| <-----Buffer Pointer Address given
  494. * | | ^ in HW descriptor (aligned)
  495. * | HTT Metadata | |
  496. * | | |
  497. * | | | Packet Offset given in descriptor
  498. * | | |
  499. * |-----------------------------| |
  500. * | Alignment Pad | v
  501. * |-----------------------------| <----- Actual buffer start address
  502. * | SKB Data | (Unaligned)
  503. * | |
  504. * | |
  505. * | |
  506. * | |
  507. * | |
  508. * |-----------------------------|
  509. */
  510. if (qdf_unlikely(vdev->mesh_vdev ||
  511. (vdev->opmode == wlan_op_mode_ocb))) {
  512. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  513. meta_data);
  514. if (htt_hdr_size == 0)
  515. goto failure;
  516. tx_desc->pkt_offset += htt_hdr_size;
  517. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  518. is_exception = 1;
  519. }
  520. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  521. qdf_nbuf_map(soc->osdev, nbuf,
  522. QDF_DMA_TO_DEVICE))) {
  523. /* Handle failure */
  524. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  525. "qdf_nbuf_map failed\n");
  526. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  527. goto failure;
  528. }
  529. if (qdf_unlikely(vdev->nawds_enabled)) {
  530. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  531. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  532. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  533. is_exception = 1;
  534. }
  535. }
  536. #if !TQM_BYPASS_WAR
  537. if (is_exception)
  538. #endif
  539. {
  540. /* Temporary WAR due to TQM VP issues */
  541. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  542. qdf_atomic_inc(&pdev->num_tx_exception);
  543. }
  544. return tx_desc;
  545. failure:
  546. dp_tx_desc_release(tx_desc, desc_pool_id);
  547. return NULL;
  548. }
  549. /**
  550. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  551. * @vdev: DP vdev handle
  552. * @nbuf: skb
  553. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  554. * @desc_pool_id : Descriptor Pool ID
  555. *
  556. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  557. * information. For frames wth fragments, allocate and prepare
  558. * an MSDU extension descriptor
  559. *
  560. * Return: Pointer to Tx Descriptor on success,
  561. * NULL on failure
  562. */
  563. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  564. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  565. uint8_t desc_pool_id)
  566. {
  567. struct dp_tx_desc_s *tx_desc;
  568. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  569. struct dp_pdev *pdev = vdev->pdev;
  570. struct dp_soc *soc = pdev->soc;
  571. /* Allocate software Tx descriptor */
  572. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  573. if (!tx_desc) {
  574. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  575. return NULL;
  576. }
  577. /* Flow control/Congestion Control counters */
  578. qdf_atomic_inc(&pdev->num_tx_outstanding);
  579. /* Initialize the SW tx descriptor */
  580. tx_desc->nbuf = nbuf;
  581. tx_desc->frm_type = msdu_info->frm_type;
  582. tx_desc->tx_encap_type = vdev->tx_encap_type;
  583. tx_desc->vdev = vdev;
  584. tx_desc->pdev = pdev;
  585. tx_desc->pkt_offset = 0;
  586. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  587. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  588. /* Handle scattered frames - TSO/SG/ME */
  589. /* Allocate and prepare an extension descriptor for scattered frames */
  590. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  591. if (!msdu_ext_desc) {
  592. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  593. "%s Tx Extension Descriptor Alloc Fail\n",
  594. __func__);
  595. goto failure;
  596. }
  597. #if TQM_BYPASS_WAR
  598. /* Temporary WAR due to TQM VP issues */
  599. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  600. qdf_atomic_inc(&pdev->num_tx_exception);
  601. #endif
  602. if (qdf_unlikely(vdev->mesh_vdev))
  603. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  604. tx_desc->msdu_ext_desc = msdu_ext_desc;
  605. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  606. return tx_desc;
  607. failure:
  608. dp_tx_desc_release(tx_desc, desc_pool_id);
  609. return NULL;
  610. }
  611. /**
  612. * dp_tx_prepare_raw() - Prepare RAW packet TX
  613. * @vdev: DP vdev handle
  614. * @nbuf: buffer pointer
  615. * @seg_info: Pointer to Segment info Descriptor to be prepared
  616. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  617. * descriptor
  618. *
  619. * Return:
  620. */
  621. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  622. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  623. {
  624. qdf_nbuf_t curr_nbuf = NULL;
  625. uint16_t total_len = 0;
  626. int32_t i;
  627. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  628. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  629. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  630. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  631. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  632. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  633. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  634. }
  635. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  636. QDF_DMA_TO_DEVICE)) {
  637. qdf_print("dma map error\n");
  638. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  639. qdf_nbuf_free(nbuf);
  640. return NULL;
  641. }
  642. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  643. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  644. seg_info->frags[i].paddr_lo =
  645. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  646. seg_info->frags[i].paddr_hi = 0x0;
  647. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  648. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  649. total_len += qdf_nbuf_len(curr_nbuf);
  650. }
  651. seg_info->frag_cnt = i;
  652. seg_info->total_len = total_len;
  653. seg_info->next = NULL;
  654. sg_info->curr_seg = seg_info;
  655. msdu_info->frm_type = dp_tx_frm_raw;
  656. msdu_info->num_seg = 1;
  657. return nbuf;
  658. }
  659. /**
  660. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  661. * @soc: DP Soc Handle
  662. * @vdev: DP vdev handle
  663. * @tx_desc: Tx Descriptor Handle
  664. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  665. * @fw_metadata: Metadata to send to Target Firmware along with frame
  666. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  667. *
  668. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  669. * from software Tx descriptor
  670. *
  671. * Return:
  672. */
  673. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  674. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  675. uint16_t fw_metadata, uint8_t ring_id)
  676. {
  677. uint8_t type;
  678. uint16_t length;
  679. void *hal_tx_desc, *hal_tx_desc_cached;
  680. qdf_dma_addr_t dma_addr;
  681. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  682. /* Return Buffer Manager ID */
  683. uint8_t bm_id = ring_id;
  684. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  685. hal_tx_desc_cached = (void *) cached_desc;
  686. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  687. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  688. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  689. type = HAL_TX_BUF_TYPE_EXT_DESC;
  690. dma_addr = tx_desc->msdu_ext_desc->paddr;
  691. } else {
  692. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  693. type = HAL_TX_BUF_TYPE_BUFFER;
  694. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  695. }
  696. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  697. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  698. dma_addr , bm_id, tx_desc->id, type);
  699. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  700. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  701. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  702. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  703. vdev->dscp_tid_map_id);
  704. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  705. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u\n",
  706. __func__, length, type, (uint64_t)dma_addr,
  707. tx_desc->pkt_offset, tx_desc->id);
  708. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  709. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  710. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  711. vdev->hal_desc_addr_search_flags);
  712. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  713. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  714. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  715. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  716. }
  717. if (tid != HTT_TX_EXT_TID_INVALID)
  718. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  719. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  720. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  721. /* Sync cached descriptor with HW */
  722. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  723. if (!hal_tx_desc) {
  724. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  725. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  726. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  727. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  728. return QDF_STATUS_E_RESOURCES;
  729. }
  730. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  731. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  732. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  733. /*
  734. * If one packet is enqueued in HW, PM usage count needs to be
  735. * incremented by one to prevent future runtime suspend. This
  736. * should be tied with the success of enqueuing. It will be
  737. * decremented after the packet has been sent.
  738. */
  739. hif_pm_runtime_get_noresume(soc->hif_handle);
  740. return QDF_STATUS_SUCCESS;
  741. }
  742. /**
  743. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  744. * @vdev: DP vdev handle
  745. * @nbuf: skb
  746. *
  747. * Extract the DSCP or PCP information from frame and map into TID value.
  748. * Software based TID classification is required when more than 2 DSCP-TID
  749. * mapping tables are needed.
  750. * Hardware supports 2 DSCP-TID mapping tables
  751. *
  752. * Return: void
  753. */
  754. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  755. struct dp_tx_msdu_info_s *msdu_info)
  756. {
  757. uint8_t tos = 0, dscp_tid_override = 0;
  758. uint8_t *hdr_ptr, *L3datap;
  759. uint8_t is_mcast = 0;
  760. struct ether_header *eh = NULL;
  761. qdf_ethervlan_header_t *evh = NULL;
  762. uint16_t ether_type;
  763. qdf_llc_t *llcHdr;
  764. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  765. /* for mesh packets don't do any classification */
  766. if (qdf_unlikely(vdev->mesh_vdev))
  767. return;
  768. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  769. eh = (struct ether_header *) nbuf->data;
  770. hdr_ptr = eh->ether_dhost;
  771. L3datap = hdr_ptr + sizeof(struct ether_header);
  772. } else {
  773. qdf_dot3_qosframe_t *qos_wh =
  774. (qdf_dot3_qosframe_t *) nbuf->data;
  775. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  776. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  777. return;
  778. }
  779. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  780. ether_type = eh->ether_type;
  781. /*
  782. * Check if packet is dot3 or eth2 type.
  783. */
  784. if (IS_LLC_PRESENT(ether_type)) {
  785. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  786. sizeof(*llcHdr));
  787. if (ether_type == htons(ETHERTYPE_8021Q)) {
  788. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  789. sizeof(*llcHdr);
  790. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  791. + sizeof(*llcHdr) +
  792. sizeof(qdf_net_vlanhdr_t));
  793. } else {
  794. L3datap = hdr_ptr + sizeof(struct ether_header) +
  795. sizeof(*llcHdr);
  796. }
  797. } else {
  798. if (ether_type == htons(ETHERTYPE_8021Q)) {
  799. evh = (qdf_ethervlan_header_t *) eh;
  800. ether_type = evh->ether_type;
  801. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  802. }
  803. }
  804. /*
  805. * Find priority from IP TOS DSCP field
  806. */
  807. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  808. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  809. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  810. /* Only for unicast frames */
  811. if (!is_mcast) {
  812. /* send it on VO queue */
  813. msdu_info->tid = DP_VO_TID;
  814. }
  815. } else {
  816. /*
  817. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  818. * from TOS byte.
  819. */
  820. tos = ip->ip_tos;
  821. dscp_tid_override = 1;
  822. }
  823. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  824. /* TODO
  825. * use flowlabel
  826. *igmpmld cases to be handled in phase 2
  827. */
  828. unsigned long ver_pri_flowlabel;
  829. unsigned long pri;
  830. ver_pri_flowlabel = *(unsigned long *) L3datap;
  831. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  832. DP_IPV6_PRIORITY_SHIFT;
  833. tos = pri;
  834. dscp_tid_override = 1;
  835. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  836. msdu_info->tid = DP_VO_TID;
  837. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  838. /* Only for unicast frames */
  839. if (!is_mcast) {
  840. /* send ucast arp on VO queue */
  841. msdu_info->tid = DP_VO_TID;
  842. }
  843. }
  844. /*
  845. * Assign all MCAST packets to BE
  846. */
  847. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  848. if (is_mcast) {
  849. tos = 0;
  850. dscp_tid_override = 1;
  851. }
  852. }
  853. if (dscp_tid_override == 1) {
  854. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  855. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  856. }
  857. return;
  858. }
  859. #ifdef CONVERGED_TDLS_ENABLE
  860. /**
  861. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  862. * @tx_desc: TX descriptor
  863. *
  864. * Return: None
  865. */
  866. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  867. {
  868. if (tx_desc->vdev) {
  869. if (tx_desc->vdev->is_tdls_frame)
  870. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  871. tx_desc->vdev->is_tdls_frame = false;
  872. }
  873. }
  874. /**
  875. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  876. * @tx_desc: TX descriptor
  877. * @vdev: datapath vdev handle
  878. *
  879. * Return: None
  880. */
  881. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  882. struct dp_vdev *vdev)
  883. {
  884. struct hal_tx_completion_status ts = {0};
  885. qdf_nbuf_t nbuf = tx_desc->nbuf;
  886. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  887. if (vdev->tx_non_std_data_callback.func) {
  888. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  889. vdev->tx_non_std_data_callback.func(
  890. vdev->tx_non_std_data_callback.ctxt,
  891. nbuf, ts.status);
  892. return;
  893. }
  894. }
  895. #endif
  896. /**
  897. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  898. * @vdev: DP vdev handle
  899. * @nbuf: skb
  900. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  901. * @tx_q: Tx queue to be used for this Tx frame
  902. * @peer_id: peer_id of the peer in case of NAWDS frames
  903. *
  904. * Return: NULL on success,
  905. * nbuf when it fails to send
  906. */
  907. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  908. uint8_t tid, struct dp_tx_queue *tx_q,
  909. uint32_t *meta_data, uint16_t peer_id)
  910. {
  911. struct dp_pdev *pdev = vdev->pdev;
  912. struct dp_soc *soc = pdev->soc;
  913. struct dp_tx_desc_s *tx_desc;
  914. QDF_STATUS status;
  915. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  916. uint16_t htt_tcl_metadata = 0;
  917. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  918. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  919. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  920. if (!tx_desc) {
  921. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  922. "%s Tx_desc prepare Fail vdev %pK queue %d\n",
  923. __func__, vdev, tx_q->desc_pool_id);
  924. return nbuf;
  925. }
  926. dp_tx_update_tdls_flags(tx_desc);
  927. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  928. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  929. "%s %d : HAL RING Access Failed -- %pK\n",
  930. __func__, __LINE__, hal_srng);
  931. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  932. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  933. goto fail_return;
  934. }
  935. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  936. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  937. HTT_TCL_METADATA_TYPE_PEER_BASED);
  938. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  939. peer_id);
  940. } else
  941. htt_tcl_metadata = vdev->htt_tcl_metadata;
  942. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  943. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  944. htt_tcl_metadata, tx_q->ring_id);
  945. if (status != QDF_STATUS_SUCCESS) {
  946. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  947. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d\n",
  948. __func__, tx_desc, tx_q->ring_id);
  949. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  950. goto fail_return;
  951. }
  952. nbuf = NULL;
  953. fail_return:
  954. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  955. hal_srng_access_end(soc->hal_soc, hal_srng);
  956. hif_pm_runtime_put(soc->hif_handle);
  957. } else {
  958. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  959. }
  960. return nbuf;
  961. }
  962. /**
  963. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  964. * @vdev: DP vdev handle
  965. * @nbuf: skb
  966. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  967. *
  968. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  969. *
  970. * Return: NULL on success,
  971. * nbuf when it fails to send
  972. */
  973. #if QDF_LOCK_STATS
  974. static noinline
  975. #else
  976. static
  977. #endif
  978. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  979. struct dp_tx_msdu_info_s *msdu_info)
  980. {
  981. uint8_t i;
  982. struct dp_pdev *pdev = vdev->pdev;
  983. struct dp_soc *soc = pdev->soc;
  984. struct dp_tx_desc_s *tx_desc;
  985. QDF_STATUS status;
  986. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  987. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  988. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  989. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  990. "%s %d : HAL RING Access Failed -- %pK\n",
  991. __func__, __LINE__, hal_srng);
  992. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  993. return nbuf;
  994. }
  995. if (msdu_info->frm_type == dp_tx_frm_me)
  996. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  997. i = 0;
  998. /* Print statement to track i and num_seg */
  999. /*
  1000. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1001. * descriptors using information in msdu_info
  1002. */
  1003. while (i < msdu_info->num_seg) {
  1004. /*
  1005. * Setup Tx descriptor for an MSDU, and MSDU extension
  1006. * descriptor
  1007. */
  1008. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1009. tx_q->desc_pool_id);
  1010. if (!tx_desc) {
  1011. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1012. "%s Tx_desc prepare Fail vdev %pK queue %d\n",
  1013. __func__, vdev, tx_q->desc_pool_id);
  1014. if (msdu_info->frm_type == dp_tx_frm_me) {
  1015. dp_tx_me_free_buf(pdev,
  1016. (void *)(msdu_info->u.sg_info
  1017. .curr_seg->frags[0].vaddr));
  1018. }
  1019. goto done;
  1020. }
  1021. if (msdu_info->frm_type == dp_tx_frm_me) {
  1022. tx_desc->me_buffer =
  1023. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1024. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1025. }
  1026. /*
  1027. * Enqueue the Tx MSDU descriptor to HW for transmit
  1028. */
  1029. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1030. vdev->htt_tcl_metadata, tx_q->ring_id);
  1031. if (status != QDF_STATUS_SUCCESS) {
  1032. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1033. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d\n",
  1034. __func__, tx_desc, tx_q->ring_id);
  1035. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  1036. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  1037. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1038. goto done;
  1039. }
  1040. /*
  1041. * TODO
  1042. * if tso_info structure can be modified to have curr_seg
  1043. * as first element, following 2 blocks of code (for TSO and SG)
  1044. * can be combined into 1
  1045. */
  1046. /*
  1047. * For frames with multiple segments (TSO, ME), jump to next
  1048. * segment.
  1049. */
  1050. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1051. if (msdu_info->u.tso_info.curr_seg->next) {
  1052. msdu_info->u.tso_info.curr_seg =
  1053. msdu_info->u.tso_info.curr_seg->next;
  1054. /*
  1055. * If this is a jumbo nbuf, then increment the number of
  1056. * nbuf users for each additional segment of the msdu.
  1057. * This will ensure that the skb is freed only after
  1058. * receiving tx completion for all segments of an nbuf
  1059. */
  1060. qdf_nbuf_inc_users(nbuf);
  1061. /* Check with MCL if this is needed */
  1062. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1063. }
  1064. }
  1065. /*
  1066. * For Multicast-Unicast converted packets,
  1067. * each converted frame (for a client) is represented as
  1068. * 1 segment
  1069. */
  1070. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1071. (msdu_info->frm_type == dp_tx_frm_me)) {
  1072. if (msdu_info->u.sg_info.curr_seg->next) {
  1073. msdu_info->u.sg_info.curr_seg =
  1074. msdu_info->u.sg_info.curr_seg->next;
  1075. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1076. }
  1077. }
  1078. i++;
  1079. }
  1080. nbuf = NULL;
  1081. done:
  1082. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1083. hal_srng_access_end(soc->hal_soc, hal_srng);
  1084. hif_pm_runtime_put(soc->hif_handle);
  1085. } else {
  1086. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1087. }
  1088. return nbuf;
  1089. }
  1090. /**
  1091. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1092. * for SG frames
  1093. * @vdev: DP vdev handle
  1094. * @nbuf: skb
  1095. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1096. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1097. *
  1098. * Return: NULL on success,
  1099. * nbuf when it fails to send
  1100. */
  1101. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1102. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1103. {
  1104. uint32_t cur_frag, nr_frags;
  1105. qdf_dma_addr_t paddr;
  1106. struct dp_tx_sg_info_s *sg_info;
  1107. sg_info = &msdu_info->u.sg_info;
  1108. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1109. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1110. QDF_DMA_TO_DEVICE)) {
  1111. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1112. "dma map error\n");
  1113. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1114. qdf_nbuf_free(nbuf);
  1115. return NULL;
  1116. }
  1117. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1118. seg_info->frags[0].paddr_hi = 0;
  1119. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1120. seg_info->frags[0].vaddr = (void *) nbuf;
  1121. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1122. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1123. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1124. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1125. "frag dma map error\n");
  1126. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1127. qdf_nbuf_free(nbuf);
  1128. return NULL;
  1129. }
  1130. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1131. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1132. seg_info->frags[cur_frag + 1].paddr_hi =
  1133. ((uint64_t) paddr) >> 32;
  1134. seg_info->frags[cur_frag + 1].len =
  1135. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1136. }
  1137. seg_info->frag_cnt = (cur_frag + 1);
  1138. seg_info->total_len = qdf_nbuf_len(nbuf);
  1139. seg_info->next = NULL;
  1140. sg_info->curr_seg = seg_info;
  1141. msdu_info->frm_type = dp_tx_frm_sg;
  1142. msdu_info->num_seg = 1;
  1143. return nbuf;
  1144. }
  1145. #ifdef MESH_MODE_SUPPORT
  1146. /**
  1147. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1148. and prepare msdu_info for mesh frames.
  1149. * @vdev: DP vdev handle
  1150. * @nbuf: skb
  1151. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1152. *
  1153. * Return: NULL on failure,
  1154. * nbuf when extracted successfully
  1155. */
  1156. static
  1157. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1158. struct dp_tx_msdu_info_s *msdu_info)
  1159. {
  1160. struct meta_hdr_s *mhdr;
  1161. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1162. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1163. nbuf = qdf_nbuf_unshare(nbuf);
  1164. if (nbuf == NULL) {
  1165. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1166. "qdf_nbuf_unshare failed\n");
  1167. return nbuf;
  1168. }
  1169. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1170. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1171. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1172. meta_data->power = mhdr->power;
  1173. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1174. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1175. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1176. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1177. meta_data->dyn_bw = 1;
  1178. meta_data->valid_pwr = 1;
  1179. meta_data->valid_mcs_mask = 1;
  1180. meta_data->valid_nss_mask = 1;
  1181. meta_data->valid_preamble_type = 1;
  1182. meta_data->valid_retries = 1;
  1183. meta_data->valid_bw_info = 1;
  1184. }
  1185. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1186. meta_data->encrypt_type = 0;
  1187. meta_data->valid_encrypt_type = 1;
  1188. }
  1189. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1190. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1191. else
  1192. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1193. meta_data->valid_key_flags = 1;
  1194. meta_data->key_flags = (mhdr->keyix & 0x3);
  1195. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1196. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1197. "qdf_nbuf_pull_head failed\n");
  1198. qdf_nbuf_free(nbuf);
  1199. return NULL;
  1200. }
  1201. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1202. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1203. __func__, msdu_info->meta_data[0],
  1204. msdu_info->meta_data[1],
  1205. msdu_info->meta_data[2],
  1206. msdu_info->meta_data[3],
  1207. msdu_info->meta_data[4]);
  1208. return nbuf;
  1209. }
  1210. #else
  1211. static
  1212. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1213. struct dp_tx_msdu_info_s *msdu_info)
  1214. {
  1215. return nbuf;
  1216. }
  1217. #endif
  1218. /**
  1219. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1220. * @vdev: dp_vdev handle
  1221. * @nbuf: skb
  1222. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1223. * @tx_q: Tx queue to be used for this Tx frame
  1224. * @meta_data: Meta date for mesh
  1225. * @peer_id: peer_id of the peer in case of NAWDS frames
  1226. *
  1227. * return: NULL on success nbuf on failure
  1228. */
  1229. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1230. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1231. uint32_t peer_id)
  1232. {
  1233. struct dp_peer *peer = NULL;
  1234. qdf_nbuf_t nbuf_copy;
  1235. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1236. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1237. (peer->nawds_enabled || peer->bss_peer)) {
  1238. nbuf_copy = qdf_nbuf_copy(nbuf);
  1239. if (!nbuf_copy) {
  1240. QDF_TRACE(QDF_MODULE_ID_DP,
  1241. QDF_TRACE_LEVEL_ERROR,
  1242. "nbuf copy failed");
  1243. }
  1244. peer_id = peer->peer_ids[0];
  1245. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1246. tx_q, meta_data, peer_id);
  1247. if (nbuf_copy != NULL) {
  1248. qdf_nbuf_free(nbuf);
  1249. return nbuf_copy;
  1250. }
  1251. }
  1252. }
  1253. if (peer_id == HTT_INVALID_PEER)
  1254. return nbuf;
  1255. qdf_nbuf_free(nbuf);
  1256. return NULL;
  1257. }
  1258. /**
  1259. * dp_tx_send() - Transmit a frame on a given VAP
  1260. * @vap_dev: DP vdev handle
  1261. * @nbuf: skb
  1262. *
  1263. * Entry point for Core Tx layer (DP_TX) invoked from
  1264. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1265. * cases
  1266. *
  1267. * Return: NULL on success,
  1268. * nbuf when it fails to send
  1269. */
  1270. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1271. {
  1272. struct ether_header *eh = NULL;
  1273. struct dp_tx_msdu_info_s msdu_info;
  1274. struct dp_tx_seg_info_s seg_info;
  1275. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1276. uint16_t peer_id = HTT_INVALID_PEER;
  1277. qdf_nbuf_t nbuf_mesh = NULL;
  1278. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1279. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1280. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1281. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1282. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1283. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1284. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1285. /*
  1286. * Set Default Host TID value to invalid TID
  1287. * (TID override disabled)
  1288. */
  1289. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1290. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1291. if (qdf_unlikely(vdev->mesh_vdev)) {
  1292. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1293. &msdu_info);
  1294. if (nbuf_mesh == NULL) {
  1295. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1296. "Extracting mesh metadata failed\n");
  1297. return nbuf;
  1298. }
  1299. nbuf = nbuf_mesh;
  1300. }
  1301. /*
  1302. * Get HW Queue to use for this frame.
  1303. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1304. * dedicated for data and 1 for command.
  1305. * "queue_id" maps to one hardware ring.
  1306. * With each ring, we also associate a unique Tx descriptor pool
  1307. * to minimize lock contention for these resources.
  1308. */
  1309. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1310. /*
  1311. * TCL H/W supports 2 DSCP-TID mapping tables.
  1312. * Table 1 - Default DSCP-TID mapping table
  1313. * Table 2 - 1 DSCP-TID override table
  1314. *
  1315. * If we need a different DSCP-TID mapping for this vap,
  1316. * call tid_classify to extract DSCP/ToS from frame and
  1317. * map to a TID and store in msdu_info. This is later used
  1318. * to fill in TCL Input descriptor (per-packet TID override).
  1319. */
  1320. if (vdev->dscp_tid_map_id > 1)
  1321. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1322. /* Reset the control block */
  1323. qdf_nbuf_reset_ctxt(nbuf);
  1324. /*
  1325. * Classify the frame and call corresponding
  1326. * "prepare" function which extracts the segment (TSO)
  1327. * and fragmentation information (for TSO , SG, ME, or Raw)
  1328. * into MSDU_INFO structure which is later used to fill
  1329. * SW and HW descriptors.
  1330. */
  1331. if (qdf_nbuf_is_tso(nbuf)) {
  1332. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1333. "%s TSO frame %pK\n", __func__, vdev);
  1334. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1335. qdf_nbuf_len(nbuf));
  1336. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1337. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1338. "%s tso_prepare fail vdev_id:%d\n",
  1339. __func__, vdev->vdev_id);
  1340. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1341. return nbuf;
  1342. }
  1343. goto send_multiple;
  1344. }
  1345. /* SG */
  1346. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1347. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1348. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1349. "%s non-TSO SG frame %pK\n", __func__, vdev);
  1350. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1351. qdf_nbuf_len(nbuf));
  1352. goto send_multiple;
  1353. }
  1354. #ifdef ATH_SUPPORT_IQUE
  1355. /* Mcast to Ucast Conversion*/
  1356. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1357. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1358. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1360. "%s Mcast frm for ME %pK\n", __func__, vdev);
  1361. DP_STATS_INC_PKT(vdev,
  1362. tx_i.mcast_en.mcast_pkt, 1,
  1363. qdf_nbuf_len(nbuf));
  1364. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1365. qdf_nbuf_free(nbuf);
  1366. return NULL;
  1367. }
  1368. return nbuf;
  1369. }
  1370. }
  1371. #endif
  1372. /* RAW */
  1373. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1374. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1375. if (nbuf == NULL)
  1376. return NULL;
  1377. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1378. "%s Raw frame %pK\n", __func__, vdev);
  1379. goto send_multiple;
  1380. }
  1381. if (vdev->nawds_enabled) {
  1382. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1383. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1384. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1385. &msdu_info.tx_queue,
  1386. msdu_info.meta_data, peer_id);
  1387. return nbuf;
  1388. }
  1389. }
  1390. /* Single linear frame */
  1391. /*
  1392. * If nbuf is a simple linear frame, use send_single function to
  1393. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1394. * SRNG. There is no need to setup a MSDU extension descriptor.
  1395. */
  1396. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1397. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1398. return nbuf;
  1399. send_multiple:
  1400. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1401. return nbuf;
  1402. }
  1403. /**
  1404. * dp_tx_reinject_handler() - Tx Reinject Handler
  1405. * @tx_desc: software descriptor head pointer
  1406. * @status : Tx completion status from HTT descriptor
  1407. *
  1408. * This function reinjects frames back to Target.
  1409. * Todo - Host queue needs to be added
  1410. *
  1411. * Return: none
  1412. */
  1413. static
  1414. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1415. {
  1416. struct dp_vdev *vdev;
  1417. struct dp_peer *peer = NULL;
  1418. uint32_t peer_id = HTT_INVALID_PEER;
  1419. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1420. qdf_nbuf_t nbuf_copy = NULL;
  1421. struct dp_tx_msdu_info_s msdu_info;
  1422. vdev = tx_desc->vdev;
  1423. qdf_assert(vdev);
  1424. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1425. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1426. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1427. "%s Tx reinject path\n", __func__);
  1428. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1429. qdf_nbuf_len(tx_desc->nbuf));
  1430. if (!vdev->osif_proxy_arp) {
  1431. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1432. "function pointer to proxy arp not present\n");
  1433. return;
  1434. }
  1435. if (qdf_unlikely(vdev->mesh_vdev)) {
  1436. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1437. } else {
  1438. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1439. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1440. (peer->bss_peer || peer->nawds_enabled)
  1441. && !(vdev->osif_proxy_arp(
  1442. vdev->osif_vdev,
  1443. nbuf))) {
  1444. nbuf_copy = qdf_nbuf_copy(nbuf);
  1445. if (!nbuf_copy) {
  1446. QDF_TRACE(QDF_MODULE_ID_DP,
  1447. QDF_TRACE_LEVEL_ERROR,
  1448. FL("nbuf copy failed"));
  1449. break;
  1450. }
  1451. if (peer->nawds_enabled)
  1452. peer_id = peer->peer_ids[0];
  1453. else
  1454. peer_id = HTT_INVALID_PEER;
  1455. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1456. nbuf_copy, msdu_info.tid,
  1457. &msdu_info.tx_queue,
  1458. msdu_info.meta_data, peer_id);
  1459. if (nbuf_copy) {
  1460. QDF_TRACE(QDF_MODULE_ID_DP,
  1461. QDF_TRACE_LEVEL_ERROR,
  1462. FL("pkt send failed"));
  1463. qdf_nbuf_free(nbuf_copy);
  1464. }
  1465. }
  1466. }
  1467. }
  1468. qdf_nbuf_free(nbuf);
  1469. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1470. }
  1471. /**
  1472. * dp_tx_inspect_handler() - Tx Inspect Handler
  1473. * @tx_desc: software descriptor head pointer
  1474. * @status : Tx completion status from HTT descriptor
  1475. *
  1476. * Handles Tx frames sent back to Host for inspection
  1477. * (ProxyARP)
  1478. *
  1479. * Return: none
  1480. */
  1481. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1482. {
  1483. struct dp_soc *soc;
  1484. struct dp_pdev *pdev = tx_desc->pdev;
  1485. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1486. "%s Tx inspect path\n",
  1487. __func__);
  1488. qdf_assert(pdev);
  1489. soc = pdev->soc;
  1490. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1491. qdf_nbuf_len(tx_desc->nbuf));
  1492. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1493. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1494. }
  1495. /**
  1496. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  1497. * @soc: Soc handle
  1498. * @desc: software Tx descriptor to be processed
  1499. *
  1500. * Return: none
  1501. */
  1502. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  1503. struct dp_tx_desc_s *desc)
  1504. {
  1505. struct dp_vdev *vdev = desc->vdev;
  1506. qdf_nbuf_t nbuf = desc->nbuf;
  1507. /* If it is TDLS mgmt, don't unmap or free the frame */
  1508. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  1509. return dp_non_std_tx_comp_free_buff(desc, vdev);
  1510. /* 0 : MSDU buffer, 1 : MLE */
  1511. if (desc->msdu_ext_desc) {
  1512. /* TSO free */
  1513. if (hal_tx_ext_desc_get_tso_enable(
  1514. desc->msdu_ext_desc->vaddr)) {
  1515. /* If remaining number of segment is 0
  1516. * actual TSO may unmap and free */
  1517. if (!DP_DESC_NUM_FRAG(desc)) {
  1518. qdf_nbuf_unmap(soc->osdev, nbuf,
  1519. QDF_DMA_TO_DEVICE);
  1520. qdf_nbuf_free(nbuf);
  1521. return;
  1522. }
  1523. }
  1524. }
  1525. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1526. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1527. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1528. if (!vdev->mesh_vdev) {
  1529. qdf_nbuf_free(nbuf);
  1530. } else {
  1531. vdev->osif_tx_free_ext((nbuf));
  1532. }
  1533. }
  1534. /**
  1535. * dp_tx_mec_handler() - Tx MEC Notify Handler
  1536. * @vdev: pointer to dp dev handler
  1537. * @status : Tx completion status from HTT descriptor
  1538. *
  1539. * Handles MEC notify event sent from fw to Host
  1540. *
  1541. * Return: none
  1542. */
  1543. #ifdef FEATURE_WDS
  1544. void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  1545. {
  1546. struct dp_soc *soc;
  1547. uint32_t flags = IEEE80211_NODE_F_WDS_HM;
  1548. struct dp_peer *peer;
  1549. uint8_t mac_addr[DP_MAC_ADDR_LEN], i;
  1550. soc = vdev->pdev->soc;
  1551. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  1552. peer = TAILQ_FIRST(&vdev->peer_list);
  1553. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  1554. if (!peer) {
  1555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1556. FL("peer is NULL"));
  1557. return;
  1558. }
  1559. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1560. "%s Tx MEC Handler\n",
  1561. __func__);
  1562. for (i = 0; i < DP_MAC_ADDR_LEN; i++)
  1563. mac_addr[(DP_MAC_ADDR_LEN - 1) - i] =
  1564. status[(DP_MAC_ADDR_LEN - 2) + i];
  1565. if (!dp_peer_add_ast(soc, peer, mac_addr, 2)) {
  1566. soc->cdp_soc.ol_ops->peer_add_wds_entry(
  1567. vdev->pdev->osif_pdev,
  1568. mac_addr,
  1569. vdev->mac_addr.raw,
  1570. flags);
  1571. }
  1572. }
  1573. #else
  1574. static void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  1575. {
  1576. }
  1577. #endif
  1578. /**
  1579. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1580. * @tx_desc: software descriptor head pointer
  1581. * @status : Tx completion status from HTT descriptor
  1582. *
  1583. * This function will process HTT Tx indication messages from Target
  1584. *
  1585. * Return: none
  1586. */
  1587. static
  1588. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1589. {
  1590. uint8_t tx_status;
  1591. struct dp_pdev *pdev;
  1592. struct dp_vdev *vdev;
  1593. struct dp_soc *soc;
  1594. uint32_t *htt_status_word = (uint32_t *) status;
  1595. qdf_assert(tx_desc->pdev);
  1596. pdev = tx_desc->pdev;
  1597. vdev = tx_desc->vdev;
  1598. soc = pdev->soc;
  1599. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_status_word[0]);
  1600. switch (tx_status) {
  1601. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1602. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1603. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1604. {
  1605. dp_tx_comp_free_buf(soc, tx_desc);
  1606. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1607. break;
  1608. }
  1609. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1610. {
  1611. dp_tx_reinject_handler(tx_desc, status);
  1612. break;
  1613. }
  1614. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1615. {
  1616. dp_tx_inspect_handler(tx_desc, status);
  1617. break;
  1618. }
  1619. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  1620. {
  1621. dp_tx_mec_handler(vdev, status);
  1622. break;
  1623. }
  1624. default:
  1625. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1626. "%s Invalid HTT tx_status %d\n",
  1627. __func__, tx_status);
  1628. break;
  1629. }
  1630. }
  1631. #ifdef MESH_MODE_SUPPORT
  1632. /**
  1633. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1634. * in mesh meta header
  1635. * @tx_desc: software descriptor head pointer
  1636. * @ts: pointer to tx completion stats
  1637. * Return: none
  1638. */
  1639. static
  1640. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1641. struct hal_tx_completion_status *ts)
  1642. {
  1643. struct meta_hdr_s *mhdr;
  1644. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1645. if (!tx_desc->msdu_ext_desc) {
  1646. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  1647. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1648. "netbuf %pK offset %d\n",
  1649. netbuf, tx_desc->pkt_offset);
  1650. return;
  1651. }
  1652. }
  1653. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1654. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1655. "netbuf %pK offset %d\n", netbuf,
  1656. sizeof(struct meta_hdr_s));
  1657. return;
  1658. }
  1659. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1660. mhdr->rssi = ts->ack_frame_rssi;
  1661. mhdr->channel = tx_desc->pdev->operating_channel;
  1662. }
  1663. #else
  1664. static
  1665. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1666. struct hal_tx_completion_status *ts)
  1667. {
  1668. }
  1669. #endif
  1670. /**
  1671. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  1672. * @peer: Handle to DP peer
  1673. * @ts: pointer to HAL Tx completion stats
  1674. * @length: MSDU length
  1675. *
  1676. * Return: None
  1677. */
  1678. static void dp_tx_update_peer_stats(struct dp_peer *peer,
  1679. struct hal_tx_completion_status *ts, uint32_t length)
  1680. {
  1681. struct dp_pdev *pdev = peer->vdev->pdev;
  1682. struct dp_soc *soc = pdev->soc;
  1683. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1684. if (!ts->release_src == HAL_TX_COMP_RELEASE_SOURCE_TQM)
  1685. return;
  1686. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1687. !(ts->status == HAL_TX_TQM_RR_FRAME_ACKED));
  1688. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  1689. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1690. DP_STATS_INCC(peer, tx.dropped.fw_rem, 1,
  1691. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  1692. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  1693. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  1694. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  1695. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  1696. if (!ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  1697. return;
  1698. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1699. ((ts->mcs >= MAX_MCS_11A) && (ts->pkt_type == DOT11_A)));
  1700. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1701. ((ts->mcs <= MAX_MCS_11A) && (ts->pkt_type == DOT11_A)));
  1702. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1703. ((ts->mcs >= MAX_MCS_11B) && (ts->pkt_type == DOT11_B)));
  1704. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1705. ((ts->mcs <= MAX_MCS_11B) && (ts->pkt_type == DOT11_B)));
  1706. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1707. ((ts->mcs >= MAX_MCS_11A) && (ts->pkt_type == DOT11_N)));
  1708. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1709. ((ts->mcs <= MAX_MCS_11A) && (ts->pkt_type == DOT11_N)));
  1710. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1711. ((ts->mcs >= MAX_MCS_11AC) && (ts->pkt_type == DOT11_AC)));
  1712. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1713. ((ts->mcs <= MAX_MCS_11AC) && (ts->pkt_type == DOT11_AC)));
  1714. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[MAX_MCS], 1,
  1715. ((ts->mcs >= (MAX_MCS-1)) && (ts->pkt_type == DOT11_AX)));
  1716. DP_STATS_INCC(peer, tx.pkt_type[ts->pkt_type].mcs_count[ts->mcs], 1,
  1717. ((ts->mcs <= (MAX_MCS-1)) && (ts->pkt_type == DOT11_AX)));
  1718. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  1719. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  1720. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  1721. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  1722. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  1723. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  1724. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  1725. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1726. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  1727. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  1728. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  1729. soc->cdp_soc.ol_ops->update_dp_stats(pdev->osif_pdev,
  1730. &peer->stats, ts->peer_id,
  1731. UPDATE_PEER_STATS);
  1732. }
  1733. }
  1734. /**
  1735. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1736. * @tx_desc: software descriptor head pointer
  1737. * @length: packet length
  1738. *
  1739. * Return: none
  1740. */
  1741. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1742. uint32_t length)
  1743. {
  1744. struct hal_tx_completion_status ts;
  1745. struct dp_soc *soc = NULL;
  1746. struct dp_vdev *vdev = tx_desc->vdev;
  1747. struct dp_peer *peer = NULL;
  1748. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1749. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1750. "-------------------- \n"
  1751. "Tx Completion Stats: \n"
  1752. "-------------------- \n"
  1753. "ack_frame_rssi = %d \n"
  1754. "first_msdu = %d \n"
  1755. "last_msdu = %d \n"
  1756. "msdu_part_of_amsdu = %d \n"
  1757. "rate_stats valid = %d \n"
  1758. "bw = %d \n"
  1759. "pkt_type = %d \n"
  1760. "stbc = %d \n"
  1761. "ldpc = %d \n"
  1762. "sgi = %d \n"
  1763. "mcs = %d \n"
  1764. "ofdma = %d \n"
  1765. "tones_in_ru = %d \n"
  1766. "tsf = %d \n"
  1767. "ppdu_id = %d \n"
  1768. "transmit_cnt = %d \n"
  1769. "tid = %d \n"
  1770. "peer_id = %d \n",
  1771. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1772. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1773. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1774. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1775. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1776. ts.peer_id);
  1777. if (!vdev) {
  1778. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1779. "invalid vdev");
  1780. goto out;
  1781. }
  1782. soc = vdev->pdev->soc;
  1783. /* Update SoC level stats */
  1784. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  1785. (ts.status == HAL_TX_TQM_RR_REM_CMD_REM));
  1786. /* Update per-packet stats */
  1787. if (qdf_unlikely(vdev->mesh_vdev))
  1788. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1789. /* Update peer level stats */
  1790. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1791. if (!peer) {
  1792. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1793. "invalid peer");
  1794. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1795. goto out;
  1796. }
  1797. dp_tx_update_peer_stats(peer, &ts, length);
  1798. out:
  1799. return;
  1800. }
  1801. /**
  1802. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1803. * @soc: core txrx main context
  1804. * @comp_head: software descriptor head pointer
  1805. *
  1806. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1807. * and release the software descriptors after processing is complete
  1808. *
  1809. * Return: none
  1810. */
  1811. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1812. struct dp_tx_desc_s *comp_head)
  1813. {
  1814. struct dp_tx_desc_s *desc;
  1815. struct dp_tx_desc_s *next;
  1816. struct hal_tx_completion_status ts = {0};
  1817. uint32_t length;
  1818. struct dp_peer *peer;
  1819. DP_HIST_INIT();
  1820. desc = comp_head;
  1821. while (desc) {
  1822. hal_tx_comp_get_status(&desc->comp, &ts);
  1823. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1824. length = qdf_nbuf_len(desc->nbuf);
  1825. /* Process Tx status in descriptor */
  1826. if (soc->process_tx_status ||
  1827. (desc->vdev && desc->vdev->mesh_vdev))
  1828. dp_tx_comp_process_tx_status(desc, length);
  1829. dp_tx_comp_free_buf(soc, desc);
  1830. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1831. next = desc->next;
  1832. dp_tx_desc_release(desc, desc->pool_id);
  1833. desc = next;
  1834. }
  1835. DP_TX_HIST_STATS_PER_PDEV();
  1836. }
  1837. /**
  1838. * dp_tx_comp_handler() - Tx completion handler
  1839. * @soc: core txrx main context
  1840. * @ring_id: completion ring id
  1841. * @quota: No. of packets/descriptors that can be serviced in one loop
  1842. *
  1843. * This function will collect hardware release ring element contents and
  1844. * handle descriptor contents. Based on contents, free packet or handle error
  1845. * conditions
  1846. *
  1847. * Return: none
  1848. */
  1849. uint32_t dp_tx_comp_handler(struct dp_soc *soc, void *hal_srng, uint32_t quota)
  1850. {
  1851. void *tx_comp_hal_desc;
  1852. uint8_t buffer_src;
  1853. uint8_t pool_id;
  1854. uint32_t tx_desc_id;
  1855. struct dp_tx_desc_s *tx_desc = NULL;
  1856. struct dp_tx_desc_s *head_desc = NULL;
  1857. struct dp_tx_desc_s *tail_desc = NULL;
  1858. uint32_t num_processed;
  1859. uint32_t count;
  1860. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1861. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1862. "%s %d : HAL RING Access Failed -- %pK\n",
  1863. __func__, __LINE__, hal_srng);
  1864. return 0;
  1865. }
  1866. num_processed = 0;
  1867. count = 0;
  1868. /* Find head descriptor from completion ring */
  1869. while (qdf_likely(tx_comp_hal_desc =
  1870. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1871. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1872. /* If this buffer was not released by TQM or FW, then it is not
  1873. * Tx completion indication, assert */
  1874. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1875. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1876. QDF_TRACE(QDF_MODULE_ID_DP,
  1877. QDF_TRACE_LEVEL_FATAL,
  1878. "Tx comp release_src != TQM | FW");
  1879. qdf_assert_always(0);
  1880. }
  1881. /* Get descriptor id */
  1882. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1883. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1884. DP_TX_DESC_ID_POOL_OS;
  1885. /* Pool ID is out of limit. Error */
  1886. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1887. soc->wlan_cfg_ctx)) {
  1888. QDF_TRACE(QDF_MODULE_ID_DP,
  1889. QDF_TRACE_LEVEL_FATAL,
  1890. "Tx Comp pool id %d not valid",
  1891. pool_id);
  1892. qdf_assert_always(0);
  1893. }
  1894. /* Find Tx descriptor */
  1895. tx_desc = dp_tx_desc_find(soc, pool_id,
  1896. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1897. DP_TX_DESC_ID_PAGE_OS,
  1898. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1899. DP_TX_DESC_ID_OFFSET_OS);
  1900. /* Pool id is not matching. Error */
  1901. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1902. QDF_TRACE(QDF_MODULE_ID_DP,
  1903. QDF_TRACE_LEVEL_FATAL,
  1904. "Tx Comp pool id %d not matched %d",
  1905. pool_id, tx_desc->pool_id);
  1906. qdf_assert_always(0);
  1907. }
  1908. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1909. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1910. QDF_TRACE(QDF_MODULE_ID_DP,
  1911. QDF_TRACE_LEVEL_FATAL,
  1912. "Txdesc invalid, flgs = %x,id = %d",
  1913. tx_desc->flags, tx_desc_id);
  1914. qdf_assert_always(0);
  1915. }
  1916. /*
  1917. * If the release source is FW, process the HTT status
  1918. */
  1919. if (qdf_unlikely(buffer_src ==
  1920. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1921. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1922. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1923. htt_tx_status);
  1924. dp_tx_process_htt_completion(tx_desc,
  1925. htt_tx_status);
  1926. } else {
  1927. /* First ring descriptor on the cycle */
  1928. if (!head_desc) {
  1929. head_desc = tx_desc;
  1930. tail_desc = tx_desc;
  1931. }
  1932. tail_desc->next = tx_desc;
  1933. tx_desc->next = NULL;
  1934. tail_desc = tx_desc;
  1935. /* Collect hw completion contents */
  1936. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1937. &tx_desc->comp, soc->process_tx_status);
  1938. }
  1939. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  1940. /* Decrement PM usage count if the packet has been sent.*/
  1941. hif_pm_runtime_put(soc->hif_handle);
  1942. /*
  1943. * Processed packet count is more than given quota
  1944. * stop to processing
  1945. */
  1946. if ((num_processed >= quota))
  1947. break;
  1948. count++;
  1949. }
  1950. hal_srng_access_end(soc->hal_soc, hal_srng);
  1951. /* Process the reaped descriptors */
  1952. if (head_desc)
  1953. dp_tx_comp_process_desc(soc, head_desc);
  1954. return num_processed;
  1955. }
  1956. #ifdef CONVERGED_TDLS_ENABLE
  1957. /**
  1958. * dp_tx_non_std() - Allow the control-path SW to send data frames
  1959. *
  1960. * @data_vdev - which vdev should transmit the tx data frames
  1961. * @tx_spec - what non-standard handling to apply to the tx data frames
  1962. * @msdu_list - NULL-terminated list of tx MSDUs
  1963. *
  1964. * Return: NULL on success,
  1965. * nbuf when it fails to send
  1966. */
  1967. qdf_nbuf_t dp_tx_non_std(struct cdp_vdev *vdev_handle,
  1968. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  1969. {
  1970. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1971. if (tx_spec & OL_TX_SPEC_NO_FREE)
  1972. vdev->is_tdls_frame = true;
  1973. return dp_tx_send(vdev_handle, msdu_list);
  1974. }
  1975. #endif
  1976. /**
  1977. * dp_tx_vdev_attach() - attach vdev to dp tx
  1978. * @vdev: virtual device instance
  1979. *
  1980. * Return: QDF_STATUS_SUCCESS: success
  1981. * QDF_STATUS_E_RESOURCES: Error return
  1982. */
  1983. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1984. {
  1985. /*
  1986. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1987. */
  1988. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1989. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1990. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1991. vdev->vdev_id);
  1992. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1993. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1994. /*
  1995. * Set HTT Extension Valid bit to 0 by default
  1996. */
  1997. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1998. dp_tx_vdev_update_search_flags(vdev);
  1999. return QDF_STATUS_SUCCESS;
  2000. }
  2001. /**
  2002. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  2003. * @vdev: virtual device instance
  2004. *
  2005. * Return: void
  2006. *
  2007. */
  2008. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  2009. {
  2010. /*
  2011. * Enable both AddrY (SA based search) and AddrX (Da based search)
  2012. * for TDLS link
  2013. *
  2014. * Enable AddrY (SA based search) only for non-WDS STA and
  2015. * ProxySTA VAP modes.
  2016. *
  2017. * In all other VAP modes, only DA based search should be
  2018. * enabled
  2019. */
  2020. if (vdev->opmode == wlan_op_mode_sta &&
  2021. vdev->tdls_link_connected)
  2022. vdev->hal_desc_addr_search_flags =
  2023. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  2024. else if ((vdev->opmode == wlan_op_mode_sta &&
  2025. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  2026. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  2027. else
  2028. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  2029. }
  2030. /**
  2031. * dp_tx_vdev_detach() - detach vdev from dp tx
  2032. * @vdev: virtual device instance
  2033. *
  2034. * Return: QDF_STATUS_SUCCESS: success
  2035. * QDF_STATUS_E_RESOURCES: Error return
  2036. */
  2037. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  2038. {
  2039. return QDF_STATUS_SUCCESS;
  2040. }
  2041. /**
  2042. * dp_tx_pdev_attach() - attach pdev to dp tx
  2043. * @pdev: physical device instance
  2044. *
  2045. * Return: QDF_STATUS_SUCCESS: success
  2046. * QDF_STATUS_E_RESOURCES: Error return
  2047. */
  2048. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  2049. {
  2050. struct dp_soc *soc = pdev->soc;
  2051. /* Initialize Flow control counters */
  2052. qdf_atomic_init(&pdev->num_tx_exception);
  2053. qdf_atomic_init(&pdev->num_tx_outstanding);
  2054. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2055. /* Initialize descriptors in TCL Ring */
  2056. hal_tx_init_data_ring(soc->hal_soc,
  2057. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  2058. }
  2059. return QDF_STATUS_SUCCESS;
  2060. }
  2061. /**
  2062. * dp_tx_pdev_detach() - detach pdev from dp tx
  2063. * @pdev: physical device instance
  2064. *
  2065. * Return: QDF_STATUS_SUCCESS: success
  2066. * QDF_STATUS_E_RESOURCES: Error return
  2067. */
  2068. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  2069. {
  2070. /* What should do here? */
  2071. return QDF_STATUS_SUCCESS;
  2072. }
  2073. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2074. /* Pools will be allocated dynamically */
  2075. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2076. int num_desc)
  2077. {
  2078. uint8_t i;
  2079. for (i = 0; i < num_pool; i++) {
  2080. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  2081. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  2082. }
  2083. return 0;
  2084. }
  2085. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2086. {
  2087. uint8_t i;
  2088. for (i = 0; i < num_pool; i++)
  2089. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  2090. }
  2091. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  2092. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2093. int num_desc)
  2094. {
  2095. uint8_t i;
  2096. /* Allocate software Tx descriptor pools */
  2097. for (i = 0; i < num_pool; i++) {
  2098. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  2099. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2100. "%s Tx Desc Pool alloc %d failed %pK\n",
  2101. __func__, i, soc);
  2102. return ENOMEM;
  2103. }
  2104. }
  2105. return 0;
  2106. }
  2107. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2108. {
  2109. uint8_t i;
  2110. for (i = 0; i < num_pool; i++) {
  2111. if (dp_tx_desc_pool_free(soc, i)) {
  2112. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2113. "%s Tx Desc Pool Free failed\n", __func__);
  2114. }
  2115. }
  2116. }
  2117. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  2118. /**
  2119. * dp_tx_soc_detach() - detach soc from dp tx
  2120. * @soc: core txrx main context
  2121. *
  2122. * This function will detach dp tx into main device context
  2123. * will free dp tx resource and initialize resources
  2124. *
  2125. * Return: QDF_STATUS_SUCCESS: success
  2126. * QDF_STATUS_E_RESOURCES: Error return
  2127. */
  2128. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  2129. {
  2130. uint8_t num_pool;
  2131. uint16_t num_desc;
  2132. uint16_t num_ext_desc;
  2133. uint8_t i;
  2134. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2135. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2136. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2137. dp_tx_flow_control_deinit(soc);
  2138. dp_tx_delete_static_pools(soc, num_pool);
  2139. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2140. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  2141. __func__, num_pool, num_desc);
  2142. for (i = 0; i < num_pool; i++) {
  2143. if (dp_tx_ext_desc_pool_free(soc, i)) {
  2144. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2145. "%s Tx Ext Desc Pool Free failed\n",
  2146. __func__);
  2147. return QDF_STATUS_E_RESOURCES;
  2148. }
  2149. }
  2150. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2151. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  2152. __func__, num_pool, num_ext_desc);
  2153. for (i = 0; i < num_pool; i++) {
  2154. dp_tx_tso_desc_pool_free(soc, i);
  2155. }
  2156. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2157. "%s TSO Desc Pool %d Free descs = %d\n",
  2158. __func__, num_pool, num_desc);
  2159. for (i = 0; i < num_pool; i++)
  2160. dp_tx_tso_num_seg_pool_free(soc, i);
  2161. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2162. "%s TSO Num of seg Desc Pool %d Free descs = %d\n",
  2163. __func__, num_pool, num_desc);
  2164. return QDF_STATUS_SUCCESS;
  2165. }
  2166. /**
  2167. * dp_tx_soc_attach() - attach soc to dp tx
  2168. * @soc: core txrx main context
  2169. *
  2170. * This function will attach dp tx into main device context
  2171. * will allocate dp tx resource and initialize resources
  2172. *
  2173. * Return: QDF_STATUS_SUCCESS: success
  2174. * QDF_STATUS_E_RESOURCES: Error return
  2175. */
  2176. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  2177. {
  2178. uint8_t i;
  2179. uint8_t num_pool;
  2180. uint32_t num_desc;
  2181. uint32_t num_ext_desc;
  2182. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2183. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2184. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2185. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  2186. goto fail;
  2187. dp_tx_flow_control_init(soc);
  2188. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2189. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  2190. __func__, num_pool, num_desc);
  2191. /* Allocate extension tx descriptor pools */
  2192. for (i = 0; i < num_pool; i++) {
  2193. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  2194. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2195. "MSDU Ext Desc Pool alloc %d failed %pK\n",
  2196. i, soc);
  2197. goto fail;
  2198. }
  2199. }
  2200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2201. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  2202. __func__, num_pool, num_ext_desc);
  2203. for (i = 0; i < num_pool; i++) {
  2204. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  2205. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2206. "TSO Desc Pool alloc %d failed %pK\n",
  2207. i, soc);
  2208. goto fail;
  2209. }
  2210. }
  2211. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2212. "%s TSO Desc Alloc %d, descs = %d\n",
  2213. __func__, num_pool, num_desc);
  2214. for (i = 0; i < num_pool; i++) {
  2215. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  2216. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2217. "TSO Num of seg Pool alloc %d failed %pK\n",
  2218. i, soc);
  2219. goto fail;
  2220. }
  2221. }
  2222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2223. "%s TSO Num of seg pool Alloc %d, descs = %d\n",
  2224. __func__, num_pool, num_desc);
  2225. /* Initialize descriptors in TCL Rings */
  2226. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2227. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2228. hal_tx_init_data_ring(soc->hal_soc,
  2229. soc->tcl_data_ring[i].hal_srng);
  2230. }
  2231. }
  2232. /*
  2233. * todo - Add a runtime config option to enable this.
  2234. */
  2235. /*
  2236. * Due to multiple issues on NPR EMU, enable it selectively
  2237. * only for NPR EMU, should be removed, once NPR platforms
  2238. * are stable.
  2239. */
  2240. soc->process_tx_status = 0;
  2241. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2242. "%s HAL Tx init Success\n", __func__);
  2243. return QDF_STATUS_SUCCESS;
  2244. fail:
  2245. /* Detach will take care of freeing only allocated resources */
  2246. dp_tx_soc_detach(soc);
  2247. return QDF_STATUS_E_RESOURCES;
  2248. }
  2249. /*
  2250. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  2251. * pdev: pointer to DP PDEV structure
  2252. * seg_info_head: Pointer to the head of list
  2253. *
  2254. * return: void
  2255. */
  2256. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  2257. struct dp_tx_seg_info_s *seg_info_head)
  2258. {
  2259. struct dp_tx_me_buf_t *mc_uc_buf;
  2260. struct dp_tx_seg_info_s *seg_info_new = NULL;
  2261. qdf_nbuf_t nbuf = NULL;
  2262. uint64_t phy_addr;
  2263. while (seg_info_head) {
  2264. nbuf = seg_info_head->nbuf;
  2265. mc_uc_buf = (struct dp_tx_me_buf_t *)
  2266. seg_info_new->frags[0].vaddr;
  2267. phy_addr = seg_info_head->frags[0].paddr_hi;
  2268. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  2269. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  2270. phy_addr,
  2271. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  2272. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2273. qdf_nbuf_free(nbuf);
  2274. seg_info_new = seg_info_head;
  2275. seg_info_head = seg_info_head->next;
  2276. qdf_mem_free(seg_info_new);
  2277. }
  2278. }
  2279. /**
  2280. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  2281. * @vdev: DP VDEV handle
  2282. * @nbuf: Multicast nbuf
  2283. * @newmac: Table of the clients to which packets have to be sent
  2284. * @new_mac_cnt: No of clients
  2285. *
  2286. * return: no of converted packets
  2287. */
  2288. uint16_t
  2289. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  2290. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  2291. {
  2292. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2293. struct dp_pdev *pdev = vdev->pdev;
  2294. struct ether_header *eh;
  2295. uint8_t *data;
  2296. uint16_t len;
  2297. /* reference to frame dst addr */
  2298. uint8_t *dstmac;
  2299. /* copy of original frame src addr */
  2300. uint8_t srcmac[DP_MAC_ADDR_LEN];
  2301. /* local index into newmac */
  2302. uint8_t new_mac_idx = 0;
  2303. struct dp_tx_me_buf_t *mc_uc_buf;
  2304. qdf_nbuf_t nbuf_clone;
  2305. struct dp_tx_msdu_info_s msdu_info;
  2306. struct dp_tx_seg_info_s *seg_info_head = NULL;
  2307. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  2308. struct dp_tx_seg_info_s *seg_info_new;
  2309. struct dp_tx_frag_info_s data_frag;
  2310. qdf_dma_addr_t paddr_data;
  2311. qdf_dma_addr_t paddr_mcbuf = 0;
  2312. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  2313. QDF_STATUS status;
  2314. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  2315. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2316. eh = (struct ether_header *) nbuf;
  2317. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  2318. len = qdf_nbuf_len(nbuf);
  2319. data = qdf_nbuf_data(nbuf);
  2320. status = qdf_nbuf_map(vdev->osdev, nbuf,
  2321. QDF_DMA_TO_DEVICE);
  2322. if (status) {
  2323. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2324. "Mapping failure Error:%d", status);
  2325. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2326. return 0;
  2327. }
  2328. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  2329. /*preparing data fragment*/
  2330. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  2331. data_frag.paddr_lo = (uint32_t)paddr_data;
  2332. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  2333. data_frag.len = len - DP_MAC_ADDR_LEN;
  2334. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  2335. dstmac = newmac[new_mac_idx];
  2336. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2337. "added mac addr (%pM)", dstmac);
  2338. /* Check for NULL Mac Address */
  2339. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  2340. continue;
  2341. /* frame to self mac. skip */
  2342. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  2343. continue;
  2344. /*
  2345. * TODO: optimize to avoid malloc in per-packet path
  2346. * For eg. seg_pool can be made part of vdev structure
  2347. */
  2348. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  2349. if (!seg_info_new) {
  2350. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2351. "alloc failed");
  2352. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2353. goto fail_seg_alloc;
  2354. }
  2355. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2356. if (mc_uc_buf == NULL)
  2357. goto fail_buf_alloc;
  2358. /*
  2359. * TODO: Check if we need to clone the nbuf
  2360. * Or can we just use the reference for all cases
  2361. */
  2362. if (new_mac_idx < (new_mac_cnt - 1)) {
  2363. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2364. if (nbuf_clone == NULL) {
  2365. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2366. goto fail_clone;
  2367. }
  2368. } else {
  2369. /*
  2370. * Update the ref
  2371. * to account for frame sent without cloning
  2372. */
  2373. qdf_nbuf_ref(nbuf);
  2374. nbuf_clone = nbuf;
  2375. }
  2376. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2377. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2378. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2379. &paddr_mcbuf);
  2380. if (status) {
  2381. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2382. "Mapping failure Error:%d", status);
  2383. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2384. goto fail_map;
  2385. }
  2386. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2387. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2388. seg_info_new->frags[0].paddr_hi =
  2389. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2390. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2391. seg_info_new->frags[1] = data_frag;
  2392. seg_info_new->nbuf = nbuf_clone;
  2393. seg_info_new->frag_cnt = 2;
  2394. seg_info_new->total_len = len;
  2395. seg_info_new->next = NULL;
  2396. if (seg_info_head == NULL)
  2397. seg_info_head = seg_info_new;
  2398. else
  2399. seg_info_tail->next = seg_info_new;
  2400. seg_info_tail = seg_info_new;
  2401. }
  2402. if (!seg_info_head)
  2403. return 0;
  2404. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2405. msdu_info.num_seg = new_mac_cnt;
  2406. msdu_info.frm_type = dp_tx_frm_me;
  2407. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2408. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2409. while (seg_info_head->next) {
  2410. seg_info_new = seg_info_head;
  2411. seg_info_head = seg_info_head->next;
  2412. qdf_mem_free(seg_info_new);
  2413. }
  2414. qdf_mem_free(seg_info_head);
  2415. return new_mac_cnt;
  2416. fail_map:
  2417. qdf_nbuf_free(nbuf_clone);
  2418. fail_clone:
  2419. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2420. fail_buf_alloc:
  2421. qdf_mem_free(seg_info_new);
  2422. fail_seg_alloc:
  2423. dp_tx_me_mem_free(pdev, seg_info_head);
  2424. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2425. return 0;
  2426. }