htt.h 1.0 MB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209192101921119212192131921419215192161921719218192191922019221192221922319224192251922619227192281922919230192311923219233192341923519236192371923819239192401924119242192431924419245192461924719248192491925019251192521925319254192551925619257192581925919260192611926219263192641926519266192671926819269192701927119272192731927419275192761927719278192791928019281192821928319284192851928619287192881928919290192911929219293192941929519296192971929819299193001930119302193031930419305193061930719308193091931019311193121931319314193151931619317193181931919320193211932219323193241932519326193271932819329193301933119332193331933419335193361933719338193391934019341193421934319344193451934619347193481934919350193511935219353193541935519356193571935819359193601936119362193631936419365193661936719368193691937019371193721937319374193751937619377193781937919380193811938219383193841938519386193871938819389193901939119392193931939419395193961939719398193991940019401194021940319404194051940619407194081940919410194111941219413194141941519416194171941819419194201942119422194231942419425194261942719428194291943019431194321943319434194351943619437194381943919440194411944219443194441944519446194471944819449194501945119452194531945419455194561945719458194591946019461194621946319464194651946619467194681946919470194711947219473194741947519476194771947819479194801948119482194831948419485194861948719488194891949019491194921949319494194951949619497194981949919500195011950219503195041950519506195071950819509195101951119512195131951419515195161951719518195191952019521195221952319524195251952619527195281952919530195311953219533195341953519536195371953819539195401954119542195431954419545195461954719548195491955019551195521955319554195551955619557195581955919560195611956219563195641956519566195671956819569195701957119572195731957419575195761957719578195791958019581195821958319584195851958619587195881958919590195911959219593195941959519596195971959819599196001960119602196031960419605196061960719608196091961019611196121961319614196151961619617196181961919620196211962219623196241962519626196271962819629196301963119632196331963419635196361963719638196391964019641196421964319644196451964619647196481964919650196511965219653196541965519656196571965819659196601966119662196631966419665196661966719668196691967019671196721967319674196751967619677196781967919680196811968219683196841968519686196871968819689196901969119692196931969419695196961969719698196991970019701197021970319704197051970619707197081970919710197111971219713197141971519716197171971819719197201972119722197231972419725197261972719728197291973019731197321973319734197351973619737197381973919740197411974219743197441974519746197471974819749197501975119752197531975419755197561975719758197591976019761197621976319764197651976619767197681976919770197711977219773197741977519776197771977819779197801978119782197831978419785197861978719788197891979019791197921979319794197951979619797197981979919800198011980219803198041980519806198071980819809198101981119812198131981419815198161981719818198191982019821198221982319824198251982619827198281982919830198311983219833198341983519836198371983819839198401984119842198431984419845198461984719848198491985019851198521985319854198551985619857198581985919860198611986219863198641986519866198671986819869198701987119872198731987419875198761987719878198791988019881198821988319884198851988619887198881988919890198911989219893198941989519896198971989819899199001990119902199031990419905199061990719908199091991019911199121991319914199151991619917199181991919920199211992219923199241992519926199271992819929199301993119932199331993419935199361993719938199391994019941199421994319944199451994619947199481994919950199511995219953199541995519956199571995819959199601996119962199631996419965199661996719968199691997019971199721997319974199751997619977199781997919980199811998219983199841998519986199871998819989199901999119992199931999419995199961999719998199992000020001200022000320004200052000620007200082000920010200112001220013200142001520016200172001820019200202002120022200232002420025200262002720028200292003020031200322003320034200352003620037200382003920040200412004220043200442004520046200472004820049200502005120052200532005420055200562005720058200592006020061200622006320064200652006620067200682006920070200712007220073200742007520076200772007820079200802008120082200832008420085200862008720088200892009020091200922009320094200952009620097200982009920100201012010220103201042010520106201072010820109201102011120112201132011420115201162011720118201192012020121201222012320124201252012620127201282012920130201312013220133201342013520136201372013820139201402014120142201432014420145201462014720148201492015020151201522015320154201552015620157201582015920160201612016220163201642016520166201672016820169201702017120172201732017420175201762017720178201792018020181201822018320184201852018620187201882018920190201912019220193201942019520196201972019820199202002020120202202032020420205202062020720208202092021020211202122021320214202152021620217202182021920220202212022220223202242022520226202272022820229202302023120232202332023420235202362023720238202392024020241202422024320244202452024620247202482024920250202512025220253202542025520256202572025820259202602026120262202632026420265202662026720268202692027020271202722027320274202752027620277202782027920280202812028220283202842028520286202872028820289202902029120292202932029420295202962029720298202992030020301203022030320304203052030620307203082030920310203112031220313203142031520316203172031820319203202032120322203232032420325203262032720328203292033020331203322033320334203352033620337203382033920340203412034220343203442034520346203472034820349203502035120352203532035420355203562035720358203592036020361203622036320364203652036620367203682036920370203712037220373203742037520376203772037820379203802038120382203832038420385203862038720388203892039020391203922039320394203952039620397203982039920400204012040220403204042040520406204072040820409204102041120412204132041420415204162041720418204192042020421204222042320424204252042620427204282042920430204312043220433204342043520436204372043820439204402044120442204432044420445204462044720448204492045020451204522045320454204552045620457204582045920460204612046220463204642046520466204672046820469204702047120472204732047420475204762047720478204792048020481204822048320484204852048620487204882048920490204912049220493204942049520496204972049820499205002050120502205032050420505205062050720508205092051020511205122051320514205152051620517205182051920520205212052220523205242052520526205272052820529205302053120532205332053420535205362053720538205392054020541205422054320544205452054620547205482054920550205512055220553205542055520556205572055820559205602056120562205632056420565205662056720568205692057020571205722057320574205752057620577205782057920580205812058220583205842058520586205872058820589205902059120592205932059420595205962059720598205992060020601206022060320604206052060620607206082060920610206112061220613206142061520616206172061820619206202062120622206232062420625206262062720628206292063020631206322063320634206352063620637206382063920640206412064220643206442064520646206472064820649206502065120652206532065420655206562065720658206592066020661206622066320664206652066620667206682066920670206712067220673206742067520676206772067820679206802068120682206832068420685206862068720688206892069020691206922069320694206952069620697206982069920700207012070220703207042070520706207072070820709207102071120712207132071420715207162071720718207192072020721207222072320724207252072620727207282072920730207312073220733207342073520736207372073820739207402074120742207432074420745207462074720748207492075020751207522075320754207552075620757207582075920760207612076220763207642076520766207672076820769207702077120772207732077420775207762077720778207792078020781207822078320784207852078620787207882078920790207912079220793207942079520796207972079820799208002080120802208032080420805208062080720808208092081020811208122081320814208152081620817208182081920820208212082220823208242082520826208272082820829208302083120832208332083420835208362083720838208392084020841208422084320844208452084620847208482084920850208512085220853208542085520856208572085820859208602086120862208632086420865208662086720868208692087020871208722087320874208752087620877208782087920880208812088220883208842088520886208872088820889208902089120892208932089420895208962089720898208992090020901209022090320904209052090620907209082090920910209112091220913209142091520916209172091820919209202092120922209232092420925209262092720928209292093020931209322093320934209352093620937209382093920940209412094220943209442094520946209472094820949209502095120952209532095420955209562095720958209592096020961209622096320964209652096620967209682096920970209712097220973209742097520976209772097820979209802098120982209832098420985209862098720988209892099020991209922099320994209952099620997209982099921000210012100221003210042100521006210072100821009210102101121012210132101421015210162101721018210192102021021210222102321024210252102621027210282102921030210312103221033210342103521036210372103821039210402104121042210432104421045210462104721048210492105021051210522105321054210552105621057210582105921060210612106221063210642106521066210672106821069210702107121072210732107421075210762107721078210792108021081210822108321084210852108621087210882108921090210912109221093210942109521096210972109821099211002110121102211032110421105211062110721108211092111021111211122111321114211152111621117211182111921120211212112221123211242112521126211272112821129211302113121132211332113421135211362113721138211392114021141211422114321144211452114621147211482114921150211512115221153211542115521156211572115821159211602116121162211632116421165211662116721168211692117021171211722117321174211752117621177211782117921180211812118221183211842118521186211872118821189211902119121192211932119421195211962119721198211992120021201212022120321204212052120621207212082120921210212112121221213212142121521216212172121821219212202122121222212232122421225212262122721228212292123021231212322123321234212352123621237212382123921240212412124221243212442124521246212472124821249212502125121252212532125421255212562125721258212592126021261212622126321264212652126621267212682126921270212712127221273212742127521276212772127821279212802128121282212832128421285212862128721288212892129021291212922129321294212952129621297212982129921300213012130221303213042130521306213072130821309213102131121312213132131421315213162131721318213192132021321213222132321324213252132621327213282132921330213312133221333213342133521336213372133821339213402134121342213432134421345213462134721348213492135021351213522135321354213552135621357213582135921360213612136221363213642136521366213672136821369213702137121372213732137421375213762137721378213792138021381213822138321384213852138621387213882138921390213912139221393213942139521396213972139821399214002140121402214032140421405214062140721408214092141021411214122141321414214152141621417214182141921420214212142221423214242142521426214272142821429214302143121432214332143421435214362143721438214392144021441214422144321444214452144621447214482144921450214512145221453214542145521456214572145821459214602146121462214632146421465214662146721468214692147021471214722147321474214752147621477214782147921480214812148221483214842148521486214872148821489214902149121492214932149421495214962149721498214992150021501215022150321504215052150621507215082150921510215112151221513215142151521516215172151821519215202152121522215232152421525215262152721528215292153021531215322153321534215352153621537215382153921540215412154221543215442154521546215472154821549215502155121552215532155421555215562155721558215592156021561215622156321564215652156621567215682156921570215712157221573215742157521576215772157821579215802158121582215832158421585215862158721588215892159021591215922159321594215952159621597215982159921600216012160221603216042160521606216072160821609216102161121612216132161421615216162161721618216192162021621216222162321624216252162621627216282162921630216312163221633216342163521636216372163821639216402164121642216432164421645216462164721648216492165021651216522165321654216552165621657216582165921660216612166221663216642166521666216672166821669216702167121672216732167421675216762167721678216792168021681216822168321684216852168621687216882168921690216912169221693216942169521696216972169821699217002170121702217032170421705217062170721708217092171021711217122171321714217152171621717217182171921720217212172221723217242172521726217272172821729217302173121732217332173421735217362173721738217392174021741217422174321744217452174621747217482174921750217512175221753217542175521756217572175821759217602176121762217632176421765217662176721768217692177021771217722177321774217752177621777217782177921780217812178221783217842178521786217872178821789217902179121792217932179421795217962179721798217992180021801218022180321804218052180621807218082180921810218112181221813218142181521816218172181821819218202182121822218232182421825218262182721828218292183021831218322183321834218352183621837218382183921840218412184221843218442184521846218472184821849218502185121852218532185421855218562185721858218592186021861218622186321864218652186621867218682186921870218712187221873218742187521876218772187821879218802188121882218832188421885218862188721888218892189021891218922189321894218952189621897218982189921900219012190221903219042190521906219072190821909219102191121912219132191421915219162191721918219192192021921219222192321924219252192621927219282192921930219312193221933219342193521936219372193821939219402194121942219432194421945219462194721948219492195021951219522195321954219552195621957219582195921960219612196221963219642196521966219672196821969219702197121972219732197421975219762197721978219792198021981219822198321984219852198621987219882198921990219912199221993219942199521996219972199821999220002200122002220032200422005220062200722008220092201022011220122201322014220152201622017220182201922020220212202222023220242202522026220272202822029220302203122032220332203422035220362203722038220392204022041220422204322044220452204622047220482204922050220512205222053220542205522056220572205822059220602206122062220632206422065220662206722068220692207022071220722207322074220752207622077220782207922080220812208222083220842208522086220872208822089220902209122092220932209422095220962209722098220992210022101221022210322104221052210622107221082210922110221112211222113221142211522116221172211822119221202212122122221232212422125221262212722128221292213022131221322213322134221352213622137221382213922140221412214222143221442214522146221472214822149221502215122152221532215422155221562215722158221592216022161221622216322164221652216622167221682216922170221712217222173221742217522176221772217822179221802218122182221832218422185221862218722188221892219022191221922219322194221952219622197221982219922200222012220222203222042220522206222072220822209222102221122212222132221422215222162221722218222192222022221222222222322224222252222622227222282222922230222312223222233222342223522236222372223822239222402224122242222432224422245222462224722248222492225022251222522225322254222552225622257222582225922260222612226222263222642226522266222672226822269222702227122272222732227422275222762227722278222792228022281222822228322284222852228622287222882228922290222912229222293222942229522296222972229822299223002230122302223032230422305223062230722308223092231022311223122231322314223152231622317223182231922320223212232222323223242232522326223272232822329223302233122332223332233422335223362233722338223392234022341223422234322344223452234622347223482234922350223512235222353223542235522356223572235822359223602236122362223632236422365223662236722368223692237022371223722237322374223752237622377223782237922380223812238222383223842238522386223872238822389223902239122392223932239422395223962239722398223992240022401224022240322404224052240622407224082240922410224112241222413224142241522416224172241822419224202242122422224232242422425224262242722428224292243022431224322243322434224352243622437224382243922440224412244222443224442244522446224472244822449224502245122452224532245422455224562245722458224592246022461224622246322464224652246622467224682246922470224712247222473224742247522476224772247822479224802248122482224832248422485224862248722488224892249022491224922249322494224952249622497224982249922500225012250222503225042250522506225072250822509225102251122512225132251422515225162251722518225192252022521225222252322524225252252622527225282252922530225312253222533225342253522536225372253822539225402254122542225432254422545225462254722548225492255022551225522255322554225552255622557225582255922560225612256222563225642256522566225672256822569225702257122572225732257422575225762257722578225792258022581225822258322584225852258622587225882258922590225912259222593225942259522596225972259822599226002260122602226032260422605226062260722608226092261022611226122261322614226152261622617226182261922620226212262222623226242262522626226272262822629226302263122632226332263422635226362263722638226392264022641226422264322644226452264622647226482264922650226512265222653226542265522656226572265822659226602266122662226632266422665226662266722668226692267022671226722267322674226752267622677226782267922680226812268222683226842268522686226872268822689226902269122692226932269422695226962269722698226992270022701227022270322704227052270622707227082270922710227112271222713227142271522716227172271822719227202272122722227232272422725227262272722728227292273022731227322273322734227352273622737227382273922740227412274222743227442274522746227472274822749227502275122752227532275422755227562275722758227592276022761227622276322764227652276622767227682276922770227712277222773227742277522776227772277822779227802278122782227832278422785227862278722788227892279022791227922279322794227952279622797227982279922800228012280222803228042280522806228072280822809228102281122812228132281422815228162281722818228192282022821228222282322824228252282622827228282282922830228312283222833228342283522836228372283822839228402284122842228432284422845228462284722848228492285022851228522285322854228552285622857228582285922860228612286222863228642286522866228672286822869228702287122872228732287422875228762287722878228792288022881228822288322884228852288622887228882288922890228912289222893228942289522896228972289822899229002290122902229032290422905229062290722908229092291022911229122291322914229152291622917229182291922920229212292222923229242292522926229272292822929229302293122932229332293422935229362293722938229392294022941229422294322944229452294622947229482294922950229512295222953229542295522956229572295822959229602296122962229632296422965229662296722968229692297022971229722297322974229752297622977229782297922980229812298222983229842298522986229872298822989229902299122992229932299422995229962299722998229992300023001230022300323004230052300623007230082300923010230112301223013230142301523016230172301823019230202302123022230232302423025230262302723028230292303023031230322303323034230352303623037230382303923040230412304223043230442304523046230472304823049230502305123052230532305423055230562305723058230592306023061230622306323064230652306623067230682306923070230712307223073
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs.
  251. * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
  252. * 3.130 Add H2T TX_LCE_SUPER_RULE_SETUP and T2H TX_LCE_SUPER_RULE_SETUP_DONE
  253. * msg defs.
  254. * 3.131 Add H2T TYPE_MSDUQ_RECFG_REQ + T2H MSDUQ_CFG_IND msg defs.
  255. * 3.132 Add flow_classification_3_tuple_field_enable in H2T 3_TUPLE_HASH_CFG.
  256. */
  257. #define HTT_CURRENT_VERSION_MAJOR 3
  258. #define HTT_CURRENT_VERSION_MINOR 132
  259. #define HTT_NUM_TX_FRAG_DESC 1024
  260. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  261. #define HTT_CHECK_SET_VAL(field, val) \
  262. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  263. /* macros to assist in sign-extending fields from HTT messages */
  264. #define HTT_SIGN_BIT_MASK(field) \
  265. ((field ## _M + (1 << field ## _S)) >> 1)
  266. #define HTT_SIGN_BIT(_val, field) \
  267. (_val & HTT_SIGN_BIT_MASK(field))
  268. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  269. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  270. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  271. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  272. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  273. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  274. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  275. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  276. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  277. /*
  278. * TEMPORARY:
  279. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  280. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  281. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  282. * updated.
  283. */
  284. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  285. /*
  286. * TEMPORARY:
  287. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  288. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  289. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  290. * updated.
  291. */
  292. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  293. /**
  294. * htt_dbg_stats_type -
  295. * bit positions for each stats type within a stats type bitmask
  296. * The bitmask contains 24 bits.
  297. */
  298. enum htt_dbg_stats_type {
  299. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  300. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  301. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  302. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  303. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  304. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  305. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  306. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  307. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  308. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  309. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  310. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  311. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  312. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  313. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  314. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  315. /* bits 16-23 currently reserved */
  316. /* keep this last */
  317. HTT_DBG_NUM_STATS
  318. };
  319. /*=== HTT option selection TLVs ===
  320. * Certain HTT messages have alternatives or options.
  321. * For such cases, the host and target need to agree on which option to use.
  322. * Option specification TLVs can be appended to the VERSION_REQ and
  323. * VERSION_CONF messages to select options other than the default.
  324. * These TLVs are entirely optional - if they are not provided, there is a
  325. * well-defined default for each option. If they are provided, they can be
  326. * provided in any order. Each TLV can be present or absent independent of
  327. * the presence / absence of other TLVs.
  328. *
  329. * The HTT option selection TLVs use the following format:
  330. * |31 16|15 8|7 0|
  331. * |---------------------------------+----------------+----------------|
  332. * | value (payload) | length | tag |
  333. * |-------------------------------------------------------------------|
  334. * The value portion need not be only 2 bytes; it can be extended by any
  335. * integer number of 4-byte units. The total length of the TLV, including
  336. * the tag and length fields, must be a multiple of 4 bytes. The length
  337. * field specifies the total TLV size in 4-byte units. Thus, the typical
  338. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  339. * field, would store 0x1 in its length field, to show that the TLV occupies
  340. * a single 4-byte unit.
  341. */
  342. /*--- TLV header format - applies to all HTT option TLVs ---*/
  343. enum HTT_OPTION_TLV_TAGS {
  344. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  345. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  346. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  347. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  348. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  349. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  350. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  351. };
  352. #define HTT_TCL_METADATA_VER_SZ 4
  353. PREPACK struct htt_option_tlv_header_t {
  354. A_UINT8 tag;
  355. A_UINT8 length;
  356. } POSTPACK;
  357. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  358. #define HTT_OPTION_TLV_TAG_S 0
  359. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  360. #define HTT_OPTION_TLV_LENGTH_S 8
  361. /*
  362. * value0 - 16 bit value field stored in word0
  363. * The TLV's value field may be longer than 2 bytes, in which case
  364. * the remainder of the value is stored in word1, word2, etc.
  365. */
  366. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  367. #define HTT_OPTION_TLV_VALUE0_S 16
  368. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  369. do { \
  370. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  371. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  372. } while (0)
  373. #define HTT_OPTION_TLV_TAG_GET(word) \
  374. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  375. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  376. do { \
  377. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  378. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  379. } while (0)
  380. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  381. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  382. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  383. do { \
  384. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  385. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  386. } while (0)
  387. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  388. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  389. /*--- format of specific HTT option TLVs ---*/
  390. /*
  391. * HTT option TLV for specifying LL bus address size
  392. * Some chips require bus addresses used by the target to access buffers
  393. * within the host's memory to be 32 bits; others require bus addresses
  394. * used by the target to access buffers within the host's memory to be
  395. * 64 bits.
  396. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  397. * a suffix to the VERSION_CONF message to specify which bus address format
  398. * the target requires.
  399. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  400. * default to providing bus addresses to the target in 32-bit format.
  401. */
  402. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  403. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  404. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  405. };
  406. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  407. struct htt_option_tlv_header_t hdr;
  408. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  409. } POSTPACK;
  410. /*
  411. * HTT option TLV for specifying whether HL systems should indicate
  412. * over-the-air tx completion for individual frames, or should instead
  413. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  414. * requests an OTA tx completion for a particular tx frame.
  415. * This option does not apply to LL systems, where the TX_COMPL_IND
  416. * is mandatory.
  417. * This option is primarily intended for HL systems in which the tx frame
  418. * downloads over the host --> target bus are as slow as or slower than
  419. * the transmissions over the WLAN PHY. For cases where the bus is faster
  420. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  421. * and consequently will send one TX_COMPL_IND message that covers several
  422. * tx frames. For cases where the WLAN PHY is faster than the bus,
  423. * the target will end up transmitting very short A-MPDUs, and consequently
  424. * sending many TX_COMPL_IND messages, which each cover a very small number
  425. * of tx frames.
  426. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  427. * a suffix to the VERSION_REQ message to request whether the host desires to
  428. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  429. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  430. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  431. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  432. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  433. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  434. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  435. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  436. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  437. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  438. * TLV.
  439. */
  440. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  441. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  442. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  443. };
  444. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  445. struct htt_option_tlv_header_t hdr;
  446. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  447. } POSTPACK;
  448. /*
  449. * HTT option TLV for specifying how many tx queue groups the target
  450. * may establish.
  451. * This TLV specifies the maximum value the target may send in the
  452. * txq_group_id field of any TXQ_GROUP information elements sent by
  453. * the target to the host. This allows the host to pre-allocate an
  454. * appropriate number of tx queue group structs.
  455. *
  456. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  457. * a suffix to the VERSION_REQ message to specify whether the host supports
  458. * tx queue groups at all, and if so if there is any limit on the number of
  459. * tx queue groups that the host supports.
  460. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  461. * a suffix to the VERSION_CONF message. If the host has specified in the
  462. * VER_REQ message a limit on the number of tx queue groups the host can
  463. * support, the target shall limit its specification of the maximum tx groups
  464. * to be no larger than this host-specified limit.
  465. *
  466. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  467. * shall preallocate 4 tx queue group structs, and the target shall not
  468. * specify a txq_group_id larger than 3.
  469. */
  470. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  471. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  472. /*
  473. * values 1 through N specify the max number of tx queue groups
  474. * the sender supports
  475. */
  476. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  477. };
  478. /* TEMPORARY backwards-compatibility alias for a typo fix -
  479. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  480. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  481. * to support the old name (with the typo) until all references to the
  482. * old name are replaced with the new name.
  483. */
  484. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  485. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  486. struct htt_option_tlv_header_t hdr;
  487. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  488. } POSTPACK;
  489. /*
  490. * HTT option TLV for specifying whether the target supports an extended
  491. * version of the HTT tx descriptor. If the target provides this TLV
  492. * and specifies in the TLV that the target supports an extended version
  493. * of the HTT tx descriptor, the target must check the "extension" bit in
  494. * the HTT tx descriptor, and if the extension bit is set, to expect a
  495. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  496. * descriptor. Furthermore, the target must provide room for the HTT
  497. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  498. * This option is intended for systems where the host needs to explicitly
  499. * control the transmission parameters such as tx power for individual
  500. * tx frames.
  501. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  502. * as a suffix to the VERSION_CONF message to explicitly specify whether
  503. * the target supports the HTT tx MSDU extension descriptor.
  504. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  505. * by the host as lack of target support for the HTT tx MSDU extension
  506. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  507. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  508. * the HTT tx MSDU extension descriptor.
  509. * The host is not required to provide the HTT tx MSDU extension descriptor
  510. * just because the target supports it; the target must check the
  511. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  512. * extension descriptor is present.
  513. */
  514. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  515. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  516. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  517. };
  518. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  519. struct htt_option_tlv_header_t hdr;
  520. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  521. } POSTPACK;
  522. /*
  523. * For the tcl data command V2 and higher support added a new
  524. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  525. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  526. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  527. * HTT option TLV for specifying which version of the TCL metadata struct
  528. * should be used:
  529. * V1 -> use htt_tx_tcl_metadata struct
  530. * V2 -> use htt_tx_tcl_metadata_v2 struct
  531. * Old FW will only support V1.
  532. * New FW will support V2. New FW will still support V1, at least during
  533. * a transition period.
  534. * Similarly, old host will only support V1, and new host will support V1 + V2.
  535. *
  536. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  537. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  538. * of TCL metadata the host supports. If the host doesn't provide a
  539. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  540. * is implicitly understood that the host only supports V1.
  541. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  542. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  543. * the host shall use. The target shall only select one of the versions
  544. * supported by the host. If the target doesn't provide a
  545. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  546. * is implicitly understood that the V1 TCL metadata shall be used.
  547. *
  548. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  549. * read as version 2.1. We added support for Dynamic AST Index Allocation
  550. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  551. * we will retain older behavior of making sure the AST Index for SAWF
  552. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  553. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  554. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  555. * in TCLV2 command and do the dynamic AST allocations.
  556. */
  557. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  558. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  559. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  560. /* values 3-20 reserved */
  561. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  562. };
  563. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  564. struct htt_option_tlv_header_t hdr;
  565. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  566. } POSTPACK;
  567. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  568. HTT_OPTION_TLV_VALUE0_SET(word, value)
  569. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  570. HTT_OPTION_TLV_VALUE0_GET(word)
  571. typedef struct {
  572. union {
  573. /* BIT [11 : 0] :- tag
  574. * BIT [23 : 12] :- length
  575. * BIT [31 : 24] :- reserved
  576. */
  577. A_UINT32 tag__length;
  578. /*
  579. * The following struct is not endian-portable.
  580. * It is suitable for use within the target, which is known to be
  581. * little-endian.
  582. * The host should use the above endian-portable macros to access
  583. * the tag and length bitfields in an endian-neutral manner.
  584. */
  585. struct {
  586. A_UINT32 tag : 12, /* BIT [11 : 0] */
  587. length : 12, /* BIT [23 : 12] */
  588. reserved : 8; /* BIT [31 : 24] */
  589. };
  590. };
  591. } htt_tlv_hdr_t;
  592. /** HTT stats TLV tag values */
  593. typedef enum {
  594. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  595. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  596. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  597. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  598. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  599. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
  600. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  601. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  602. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  603. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  604. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  605. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  606. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  607. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  608. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  609. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  610. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  611. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  612. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  613. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  614. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  615. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  616. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  617. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  618. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  619. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  620. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  621. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
  622. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  623. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  624. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  625. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  626. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  627. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  628. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  629. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  630. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  631. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
  632. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  633. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  634. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  635. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
  636. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
  637. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  638. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  639. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  640. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  641. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  642. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  643. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  644. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  645. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  646. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  647. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  648. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
  649. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  650. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  651. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  652. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  653. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  654. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  655. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  656. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  657. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
  658. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  659. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  660. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  661. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  662. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  663. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  664. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  665. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  666. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  667. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
  668. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
  669. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  670. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  671. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  672. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  673. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  674. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  675. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  676. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  677. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  678. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  679. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  680. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  681. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  682. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  683. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  684. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
  685. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
  686. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  687. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  688. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  689. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
  690. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  691. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  692. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  693. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
  694. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  695. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  696. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  697. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
  698. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  699. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  700. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  701. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  702. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  703. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  704. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  705. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  706. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  707. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  708. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  709. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  710. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  711. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  712. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  713. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  714. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  715. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  716. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  717. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  718. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  719. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  720. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  721. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  722. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
  723. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
  724. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  725. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
  726. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  727. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  728. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  729. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  730. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
  731. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
  732. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
  733. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
  734. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  735. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  736. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  737. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
  738. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
  739. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  740. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  741. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  742. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  743. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  744. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  745. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  746. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  747. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  748. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  749. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  750. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
  751. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  752. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  753. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  754. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  755. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  756. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  757. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  758. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  759. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
  760. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  761. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  762. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv - DEPRECATED */
  763. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  764. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  765. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
  766. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
  767. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
  768. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  769. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
  770. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  771. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  772. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  773. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  774. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  775. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  776. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  777. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  778. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  779. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  780. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  781. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  782. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  783. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  784. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  785. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  786. HTT_STATS_WHAL_WSI_TAG = 192, /* htt_stats_whal_wsi_tlv */
  787. HTT_STATS_LATENCY_PROF_CAL_DATA_TAG = 193, /* htt_stats_latency_prof_cal_data_tlv */
  788. HTT_STATS_PDEV_RTT_RESP_STATS_TAG = 194, /* htt_stats_pdev_rtt_resp_stats_tlv */
  789. HTT_STATS_PDEV_RTT_INIT_STATS_TAG = 195, /* htt_stats_pdev_rtt_init_stats_tlv */
  790. HTT_STATS_PDEV_RTT_HW_STATS_TAG = 196, /* htt_stats_pdev_rtt_hw_stats_tlv */
  791. HTT_STATS_PDEV_RTT_TBR_SELFGEN_QUEUED_STATS_TAG = 197, /* htt_stats_pdev_rtt_tbr_selfgen_queued_stats_tlv */
  792. HTT_STATS_PDEV_RTT_TBR_CMD_RESULT_STATS_TAG = 198, /* htt_stats_pdev_rtt_tbr_cmd_result_stats_tlv */
  793. HTT_STATS_GTX_TAG = 199, /* htt_stats_gtx_tlv */
  794. HTT_STATS_TX_PDEV_WIFI_RADAR_TAG = 200, /* htt_stats_tx_pdev_wifi_radar_tlv */
  795. HTT_STATS_MAX_TAG,
  796. } htt_stats_tlv_tag_t;
  797. /* retain deprecated enum name as an alias for the current enum name */
  798. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  799. #define HTT_STATS_TLV_TAG_M 0x00000fff
  800. #define HTT_STATS_TLV_TAG_S 0
  801. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  802. #define HTT_STATS_TLV_LENGTH_S 12
  803. #define HTT_STATS_TLV_TAG_GET(_var) \
  804. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  805. HTT_STATS_TLV_TAG_S)
  806. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  807. do { \
  808. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  809. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  810. } while (0)
  811. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  812. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  813. HTT_STATS_TLV_LENGTH_S)
  814. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  815. do { \
  816. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  817. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  818. } while (0)
  819. /*=== host -> target messages ===============================================*/
  820. enum htt_h2t_msg_type {
  821. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  822. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  823. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  824. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  825. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  826. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  827. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  828. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  829. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  830. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  831. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  832. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  833. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  834. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  835. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  836. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  837. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  838. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  839. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  840. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  841. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  842. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  843. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  844. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  845. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  846. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  847. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  848. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  849. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  850. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  851. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  852. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  853. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  854. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  855. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  856. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  857. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  858. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  859. HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP = 0x26,
  860. HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ = 0x27,
  861. /* keep this last */
  862. HTT_H2T_NUM_MSGS
  863. };
  864. /*
  865. * HTT host to target message type -
  866. * stored in bits 7:0 of the first word of the message
  867. */
  868. #define HTT_H2T_MSG_TYPE_M 0xff
  869. #define HTT_H2T_MSG_TYPE_S 0
  870. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  871. do { \
  872. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  873. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  874. } while (0)
  875. #define HTT_H2T_MSG_TYPE_GET(word) \
  876. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  877. /**
  878. * @brief host -> target version number request message definition
  879. *
  880. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  881. *
  882. *
  883. * |31 24|23 16|15 8|7 0|
  884. * |----------------+----------------+----------------+----------------|
  885. * | reserved | msg type |
  886. * |-------------------------------------------------------------------|
  887. * : option request TLV (optional) |
  888. * :...................................................................:
  889. *
  890. * The VER_REQ message may consist of a single 4-byte word, or may be
  891. * extended with TLVs that specify which HTT options the host is requesting
  892. * from the target.
  893. * The following option TLVs may be appended to the VER_REQ message:
  894. * - HL_SUPPRESS_TX_COMPL_IND
  895. * - HL_MAX_TX_QUEUE_GROUPS
  896. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  897. * may be appended to the VER_REQ message (but only one TLV of each type).
  898. *
  899. * Header fields:
  900. * - MSG_TYPE
  901. * Bits 7:0
  902. * Purpose: identifies this as a version number request message
  903. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  904. */
  905. #define HTT_VER_REQ_BYTES 4
  906. /* TBDXXX: figure out a reasonable number */
  907. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  908. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  909. /**
  910. * @brief HTT tx MSDU descriptor
  911. *
  912. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  913. *
  914. * @details
  915. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  916. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  917. * the target firmware needs for the FW's tx processing, particularly
  918. * for creating the HW msdu descriptor.
  919. * The same HTT tx descriptor is used for HL and LL systems, though
  920. * a few fields within the tx descriptor are used only by LL or
  921. * only by HL.
  922. * The HTT tx descriptor is defined in two manners: by a struct with
  923. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  924. * definitions.
  925. * The target should use the struct def, for simplicitly and clarity,
  926. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  927. * neutral. Specifically, the host shall use the get/set macros built
  928. * around the mask + shift defs.
  929. */
  930. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  931. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  932. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  933. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  934. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  935. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  936. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  937. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  938. #define HTT_TX_VDEV_ID_WORD 0
  939. #define HTT_TX_VDEV_ID_MASK 0x3f
  940. #define HTT_TX_VDEV_ID_SHIFT 16
  941. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  942. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  943. #define HTT_TX_MSDU_LEN_DWORD 1
  944. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  945. /*
  946. * HTT_VAR_PADDR macros
  947. * Allow physical / bus addresses to be either a single 32-bit value,
  948. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  949. */
  950. #define HTT_VAR_PADDR32(var_name) \
  951. A_UINT32 var_name
  952. #define HTT_VAR_PADDR64_LE(var_name) \
  953. struct { \
  954. /* little-endian: lo precedes hi */ \
  955. A_UINT32 lo; \
  956. A_UINT32 hi; \
  957. } var_name
  958. /*
  959. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  960. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  961. * addresses are stored in a XXX-bit field.
  962. * This macro is used to define both htt_tx_msdu_desc32_t and
  963. * htt_tx_msdu_desc64_t structs.
  964. */
  965. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  966. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  967. { \
  968. /* DWORD 0: flags and meta-data */ \
  969. A_UINT32 \
  970. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  971. \
  972. /* pkt_subtype - \
  973. * Detailed specification of the tx frame contents, extending the \
  974. * general specification provided by pkt_type. \
  975. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  976. * pkt_type | pkt_subtype \
  977. * ============================================================== \
  978. * 802.3 | bit 0:3 - Reserved \
  979. * | bit 4: 0x0 - Copy-Engine Classification Results \
  980. * | not appended to the HTT message \
  981. * | 0x1 - Copy-Engine Classification Results \
  982. * | appended to the HTT message in the \
  983. * | format: \
  984. * | [HTT tx desc, frame header, \
  985. * | CE classification results] \
  986. * | The CE classification results begin \
  987. * | at the next 4-byte boundary after \
  988. * | the frame header. \
  989. * ------------+------------------------------------------------- \
  990. * Eth2 | bit 0:3 - Reserved \
  991. * | bit 4: 0x0 - Copy-Engine Classification Results \
  992. * | not appended to the HTT message \
  993. * | 0x1 - Copy-Engine Classification Results \
  994. * | appended to the HTT message. \
  995. * | See the above specification of the \
  996. * | CE classification results location. \
  997. * ------------+------------------------------------------------- \
  998. * native WiFi | bit 0:3 - Reserved \
  999. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1000. * | not appended to the HTT message \
  1001. * | 0x1 - Copy-Engine Classification Results \
  1002. * | appended to the HTT message. \
  1003. * | See the above specification of the \
  1004. * | CE classification results location. \
  1005. * ------------+------------------------------------------------- \
  1006. * mgmt | 0x0 - 802.11 MAC header absent \
  1007. * | 0x1 - 802.11 MAC header present \
  1008. * ------------+------------------------------------------------- \
  1009. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  1010. * | 0x1 - 802.11 MAC header present \
  1011. * | bit 1: 0x0 - allow aggregation \
  1012. * | 0x1 - don't allow aggregation \
  1013. * | bit 2: 0x0 - perform encryption \
  1014. * | 0x1 - don't perform encryption \
  1015. * | bit 3: 0x0 - perform tx classification / queuing \
  1016. * | 0x1 - don't perform tx classification; \
  1017. * | insert the frame into the "misc" \
  1018. * | tx queue \
  1019. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1020. * | not appended to the HTT message \
  1021. * | 0x1 - Copy-Engine Classification Results \
  1022. * | appended to the HTT message. \
  1023. * | See the above specification of the \
  1024. * | CE classification results location. \
  1025. */ \
  1026. pkt_subtype: 5, \
  1027. \
  1028. /* pkt_type - \
  1029. * General specification of the tx frame contents. \
  1030. * The htt_pkt_type enum should be used to specify and check the \
  1031. * value of this field. \
  1032. */ \
  1033. pkt_type: 3, \
  1034. \
  1035. /* vdev_id - \
  1036. * ID for the vdev that is sending this tx frame. \
  1037. * For certain non-standard packet types, e.g. pkt_type == raw \
  1038. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1039. * This field is used primarily for determining where to queue \
  1040. * broadcast and multicast frames. \
  1041. */ \
  1042. vdev_id: 6, \
  1043. /* ext_tid - \
  1044. * The extended traffic ID. \
  1045. * If the TID is unknown, the extended TID is set to \
  1046. * HTT_TX_EXT_TID_INVALID. \
  1047. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1048. * value of the QoS TID. \
  1049. * If the tx frame is non-QoS data, then the extended TID is set to \
  1050. * HTT_TX_EXT_TID_NON_QOS. \
  1051. * If the tx frame is multicast or broadcast, then the extended TID \
  1052. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1053. */ \
  1054. ext_tid: 5, \
  1055. \
  1056. /* postponed - \
  1057. * This flag indicates whether the tx frame has been downloaded to \
  1058. * the target before but discarded by the target, and now is being \
  1059. * downloaded again; or if this is a new frame that is being \
  1060. * downloaded for the first time. \
  1061. * This flag allows the target to determine the correct order for \
  1062. * transmitting new vs. old frames. \
  1063. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1064. * This flag only applies to HL systems, since in LL systems, \
  1065. * the tx flow control is handled entirely within the target. \
  1066. */ \
  1067. postponed: 1, \
  1068. \
  1069. /* extension - \
  1070. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1071. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1072. * \
  1073. * 0x0 - no extension MSDU descriptor is present \
  1074. * 0x1 - an extension MSDU descriptor immediately follows the \
  1075. * regular MSDU descriptor \
  1076. */ \
  1077. extension: 1, \
  1078. \
  1079. /* cksum_offload - \
  1080. * This flag indicates whether checksum offload is enabled or not \
  1081. * for this frame. Target FW use this flag to turn on HW checksumming \
  1082. * 0x0 - No checksum offload \
  1083. * 0x1 - L3 header checksum only \
  1084. * 0x2 - L4 checksum only \
  1085. * 0x3 - L3 header checksum + L4 checksum \
  1086. */ \
  1087. cksum_offload: 2, \
  1088. \
  1089. /* tx_comp_req - \
  1090. * This flag indicates whether Tx Completion \
  1091. * from fw is required or not. \
  1092. * This flag is only relevant if tx completion is not \
  1093. * universally enabled. \
  1094. * For all LL systems, tx completion is mandatory, \
  1095. * so this flag will be irrelevant. \
  1096. * For HL systems tx completion is optional, but HL systems in which \
  1097. * the bus throughput exceeds the WLAN throughput will \
  1098. * probably want to always use tx completion, and thus \
  1099. * would not check this flag. \
  1100. * This flag is required when tx completions are not used universally, \
  1101. * but are still required for certain tx frames for which \
  1102. * an OTA delivery acknowledgment is needed by the host. \
  1103. * In practice, this would be for HL systems in which the \
  1104. * bus throughput is less than the WLAN throughput. \
  1105. * \
  1106. * 0x0 - Tx Completion Indication from Fw not required \
  1107. * 0x1 - Tx Completion Indication from Fw is required \
  1108. */ \
  1109. tx_compl_req: 1; \
  1110. \
  1111. \
  1112. /* DWORD 1: MSDU length and ID */ \
  1113. A_UINT32 \
  1114. len: 16, /* MSDU length, in bytes */ \
  1115. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1116. * and this id is used to calculate fragmentation \
  1117. * descriptor pointer inside the target based on \
  1118. * the base address, configured inside the target. \
  1119. */ \
  1120. \
  1121. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1122. /* frags_desc_ptr - \
  1123. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1124. * where the tx frame's fragments reside in memory. \
  1125. * This field only applies to LL systems, since in HL systems the \
  1126. * (degenerate single-fragment) fragmentation descriptor is created \
  1127. * within the target. \
  1128. */ \
  1129. _paddr__frags_desc_ptr_; \
  1130. \
  1131. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1132. /* \
  1133. * Peer ID : Target can use this value to know which peer-id packet \
  1134. * destined to. \
  1135. * It's intended to be specified by host in case of NAWDS. \
  1136. */ \
  1137. A_UINT16 peerid; \
  1138. \
  1139. /* \
  1140. * Channel frequency: This identifies the desired channel \
  1141. * frequency (in mhz) for tx frames. This is used by FW to help \
  1142. * determine when it is safe to transmit or drop frames for \
  1143. * off-channel operation. \
  1144. * The default value of zero indicates to FW that the corresponding \
  1145. * VDEV's home channel (if there is one) is the desired channel \
  1146. * frequency. \
  1147. */ \
  1148. A_UINT16 chanfreq; \
  1149. \
  1150. /* Reason reserved is commented is increasing the htt structure size \
  1151. * leads to some weird issues. \
  1152. * A_UINT32 reserved_dword3_bits0_31; \
  1153. */ \
  1154. } POSTPACK
  1155. /* define a htt_tx_msdu_desc32_t type */
  1156. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1157. /* define a htt_tx_msdu_desc64_t type */
  1158. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1159. /*
  1160. * Make htt_tx_msdu_desc_t be an alias for either
  1161. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1162. */
  1163. #if HTT_PADDR64
  1164. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1165. #else
  1166. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1167. #endif
  1168. /* decriptor information for Management frame*/
  1169. /*
  1170. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1171. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1172. */
  1173. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1174. extern A_UINT32 mgmt_hdr_len;
  1175. PREPACK struct htt_mgmt_tx_desc_t {
  1176. A_UINT32 msg_type;
  1177. #if HTT_PADDR64
  1178. A_UINT64 frag_paddr; /* DMAble address of the data */
  1179. #else
  1180. A_UINT32 frag_paddr; /* DMAble address of the data */
  1181. #endif
  1182. A_UINT32 desc_id; /* returned to host during completion
  1183. * to free the meory*/
  1184. A_UINT32 len; /* Fragment length */
  1185. A_UINT32 vdev_id; /* virtual device ID*/
  1186. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1187. } POSTPACK;
  1188. PREPACK struct htt_mgmt_tx_compl_ind {
  1189. A_UINT32 desc_id;
  1190. A_UINT32 status;
  1191. } POSTPACK;
  1192. /*
  1193. * This SDU header size comes from the summation of the following:
  1194. * 1. Max of:
  1195. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1196. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1197. * b. 802.11 header, for raw frames: 36 bytes
  1198. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1199. * QoS header, HT header)
  1200. * c. 802.3 header, for ethernet frames: 14 bytes
  1201. * (destination address, source address, ethertype / length)
  1202. * 2. Max of:
  1203. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1204. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1205. * 3. 802.1Q VLAN header: 4 bytes
  1206. * 4. LLC/SNAP header: 8 bytes
  1207. */
  1208. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1209. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1210. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1211. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1212. A_COMPILE_TIME_ASSERT(
  1213. htt_encap_hdr_size_max_check_nwifi,
  1214. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1215. A_COMPILE_TIME_ASSERT(
  1216. htt_encap_hdr_size_max_check_enet,
  1217. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1218. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1219. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1220. #define HTT_TX_HDR_SIZE_802_1Q 4
  1221. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1222. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1223. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1224. HTT_TX_HDR_SIZE_802_1Q + \
  1225. HTT_TX_HDR_SIZE_LLC_SNAP)
  1226. #define HTT_HL_TX_FRM_HDR_LEN \
  1227. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1228. #define HTT_LL_TX_FRM_HDR_LEN \
  1229. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1230. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1231. /* dword 0 */
  1232. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1233. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1234. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1235. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1236. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1237. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1238. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1239. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1240. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1241. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1242. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1243. #define HTT_TX_DESC_PKT_TYPE_S 13
  1244. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1245. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1246. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1247. #define HTT_TX_DESC_VDEV_ID_S 16
  1248. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1249. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1250. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1251. #define HTT_TX_DESC_EXT_TID_S 22
  1252. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1253. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1254. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1255. #define HTT_TX_DESC_POSTPONED_S 27
  1256. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1257. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1258. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1259. #define HTT_TX_DESC_EXTENSION_S 28
  1260. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1261. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1262. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1263. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1264. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1265. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1266. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1267. #define HTT_TX_DESC_TX_COMP_S 31
  1268. /* dword 1 */
  1269. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1270. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1271. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1272. #define HTT_TX_DESC_FRM_LEN_S 0
  1273. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1274. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1275. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1276. #define HTT_TX_DESC_FRM_ID_S 16
  1277. /* dword 2 */
  1278. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1279. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1280. /* for systems using 64-bit format for bus addresses */
  1281. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1282. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1283. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1284. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1285. /* for systems using 32-bit format for bus addresses */
  1286. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1287. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1288. /* dword 3 */
  1289. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1290. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1291. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1292. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1293. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1294. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1295. #if HTT_PADDR64
  1296. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1297. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1298. #else
  1299. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1300. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1301. #endif
  1302. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1303. #define HTT_TX_DESC_PEER_ID_S 0
  1304. /*
  1305. * TEMPORARY:
  1306. * The original definitions for the PEER_ID fields contained typos
  1307. * (with _DESC_PADDR appended to this PEER_ID field name).
  1308. * Retain deprecated original names for PEER_ID fields until all code that
  1309. * refers to them has been updated.
  1310. */
  1311. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1312. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1313. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1314. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1315. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1316. HTT_TX_DESC_PEER_ID_M
  1317. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1318. HTT_TX_DESC_PEER_ID_S
  1319. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1320. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1321. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1322. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1323. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1324. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1325. #if HTT_PADDR64
  1326. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1327. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1328. #else
  1329. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1330. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1331. #endif
  1332. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1333. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1334. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1335. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1336. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1337. do { \
  1338. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1339. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1340. } while (0)
  1341. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1342. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1343. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1344. do { \
  1345. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1346. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1347. } while (0)
  1348. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1349. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1350. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1351. do { \
  1352. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1353. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1354. } while (0)
  1355. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1356. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1357. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1358. do { \
  1359. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1360. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1361. } while (0)
  1362. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1363. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1364. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1365. do { \
  1366. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1367. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1368. } while (0)
  1369. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1370. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1371. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1374. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1375. } while (0)
  1376. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1377. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1378. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1379. do { \
  1380. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1381. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1382. } while (0)
  1383. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1384. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1385. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1386. do { \
  1387. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1388. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1389. } while (0)
  1390. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1391. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1392. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1393. do { \
  1394. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1395. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1396. } while (0)
  1397. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1398. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1399. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1400. do { \
  1401. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1402. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1403. } while (0)
  1404. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1405. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1406. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1407. do { \
  1408. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1409. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1410. } while (0)
  1411. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1412. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1413. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1414. do { \
  1415. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1416. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1417. } while (0)
  1418. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1419. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1420. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1421. do { \
  1422. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1423. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1424. } while (0)
  1425. /* enums used in the HTT tx MSDU extension descriptor */
  1426. enum {
  1427. htt_tx_guard_interval_regular = 0,
  1428. htt_tx_guard_interval_short = 1,
  1429. };
  1430. enum {
  1431. htt_tx_preamble_type_ofdm = 0,
  1432. htt_tx_preamble_type_cck = 1,
  1433. htt_tx_preamble_type_ht = 2,
  1434. htt_tx_preamble_type_vht = 3,
  1435. };
  1436. enum {
  1437. htt_tx_bandwidth_5MHz = 0,
  1438. htt_tx_bandwidth_10MHz = 1,
  1439. htt_tx_bandwidth_20MHz = 2,
  1440. htt_tx_bandwidth_40MHz = 3,
  1441. htt_tx_bandwidth_80MHz = 4,
  1442. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1443. };
  1444. /**
  1445. * @brief HTT tx MSDU extension descriptor
  1446. * @details
  1447. * If the target supports HTT tx MSDU extension descriptors, the host has
  1448. * the option of appending the following struct following the regular
  1449. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1450. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1451. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1452. * tx specs for each frame.
  1453. */
  1454. PREPACK struct htt_tx_msdu_desc_ext_t {
  1455. /* DWORD 0: flags */
  1456. A_UINT32
  1457. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1458. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1459. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1460. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1461. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1462. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1463. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1464. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1465. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1466. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1467. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1468. /* DWORD 1: tx power, tx rate, tx BW */
  1469. A_UINT32
  1470. /* pwr -
  1471. * Specify what power the tx frame needs to be transmitted at.
  1472. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1473. * The value needs to be appropriately sign-extended when extracting
  1474. * the value from the message and storing it in a variable that is
  1475. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1476. * automatically handles this sign-extension.)
  1477. * If the transmission uses multiple tx chains, this power spec is
  1478. * the total transmit power, assuming incoherent combination of
  1479. * per-chain power to produce the total power.
  1480. */
  1481. pwr: 8,
  1482. /* mcs_mask -
  1483. * Specify the allowable values for MCS index (modulation and coding)
  1484. * to use for transmitting the frame.
  1485. *
  1486. * For HT / VHT preamble types, this mask directly corresponds to
  1487. * the HT or VHT MCS indices that are allowed. For each bit N set
  1488. * within the mask, MCS index N is allowed for transmitting the frame.
  1489. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1490. * rates versus OFDM rates, so the host has the option of specifying
  1491. * that the target must transmit the frame with CCK or OFDM rates
  1492. * (not HT or VHT), but leaving the decision to the target whether
  1493. * to use CCK or OFDM.
  1494. *
  1495. * For CCK and OFDM, the bits within this mask are interpreted as
  1496. * follows:
  1497. * bit 0 -> CCK 1 Mbps rate is allowed
  1498. * bit 1 -> CCK 2 Mbps rate is allowed
  1499. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1500. * bit 3 -> CCK 11 Mbps rate is allowed
  1501. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1502. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1503. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1504. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1505. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1506. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1507. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1508. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1509. *
  1510. * The MCS index specification needs to be compatible with the
  1511. * bandwidth mask specification. For example, a MCS index == 9
  1512. * specification is inconsistent with a preamble type == VHT,
  1513. * Nss == 1, and channel bandwidth == 20 MHz.
  1514. *
  1515. * Furthermore, the host has only a limited ability to specify to
  1516. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1517. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1518. */
  1519. mcs_mask: 12,
  1520. /* nss_mask -
  1521. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1522. * Each bit in this mask corresponds to a Nss value:
  1523. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1524. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1525. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1526. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1527. * The values in the Nss mask must be suitable for the recipient, e.g.
  1528. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1529. * recipient which only supports 2x2 MIMO.
  1530. */
  1531. nss_mask: 4,
  1532. /* guard_interval -
  1533. * Specify a htt_tx_guard_interval enum value to indicate whether
  1534. * the transmission should use a regular guard interval or a
  1535. * short guard interval.
  1536. */
  1537. guard_interval: 1,
  1538. /* preamble_type_mask -
  1539. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1540. * may choose from for transmitting this frame.
  1541. * The bits in this mask correspond to the values in the
  1542. * htt_tx_preamble_type enum. For example, to allow the target
  1543. * to transmit the frame as either CCK or OFDM, this field would
  1544. * be set to
  1545. * (1 << htt_tx_preamble_type_ofdm) |
  1546. * (1 << htt_tx_preamble_type_cck)
  1547. */
  1548. preamble_type_mask: 4,
  1549. reserved1_31_29: 3; /* unused, set to 0x0 */
  1550. /* DWORD 2: tx chain mask, tx retries */
  1551. A_UINT32
  1552. /* chain_mask - specify which chains to transmit from */
  1553. chain_mask: 4,
  1554. /* retry_limit -
  1555. * Specify the maximum number of transmissions, including the
  1556. * initial transmission, to attempt before giving up if no ack
  1557. * is received.
  1558. * If the tx rate is specified, then all retries shall use the
  1559. * same rate as the initial transmission.
  1560. * If no tx rate is specified, the target can choose whether to
  1561. * retain the original rate during the retransmissions, or to
  1562. * fall back to a more robust rate.
  1563. */
  1564. retry_limit: 4,
  1565. /* bandwidth_mask -
  1566. * Specify what channel widths may be used for the transmission.
  1567. * A value of zero indicates "don't care" - the target may choose
  1568. * the transmission bandwidth.
  1569. * The bits within this mask correspond to the htt_tx_bandwidth
  1570. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1571. * The bandwidth_mask must be consistent with the preamble_type_mask
  1572. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1573. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1574. */
  1575. bandwidth_mask: 6,
  1576. reserved2_31_14: 18; /* unused, set to 0x0 */
  1577. /* DWORD 3: tx expiry time (TSF) LSBs */
  1578. A_UINT32 expire_tsf_lo;
  1579. /* DWORD 4: tx expiry time (TSF) MSBs */
  1580. A_UINT32 expire_tsf_hi;
  1581. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1582. } POSTPACK;
  1583. /* DWORD 0 */
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1587. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1588. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1589. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1590. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1591. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1592. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1594. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1595. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1597. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1598. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1599. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1600. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1601. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1602. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1603. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1604. /* DWORD 1 */
  1605. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1606. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1607. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1608. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1609. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1610. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1611. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1612. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1613. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1614. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1615. /* DWORD 2 */
  1616. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1617. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1618. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1619. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1620. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1621. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1622. /* DWORD 0 */
  1623. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1624. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1625. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1626. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1627. do { \
  1628. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1629. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1630. } while (0)
  1631. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1632. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1633. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1634. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1635. do { \
  1636. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1637. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1638. } while (0)
  1639. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1640. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1641. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1642. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1643. do { \
  1644. HTT_CHECK_SET_VAL( \
  1645. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1646. ((_var) |= ((_val) \
  1647. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1648. } while (0)
  1649. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1650. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1651. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1652. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1653. do { \
  1654. HTT_CHECK_SET_VAL( \
  1655. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1656. ((_var) |= ((_val) \
  1657. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1658. } while (0)
  1659. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1660. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1661. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1662. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1663. do { \
  1664. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1665. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1666. } while (0)
  1667. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1668. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1669. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1670. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1671. do { \
  1672. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1673. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1674. } while (0)
  1675. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1676. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1677. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1678. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1679. do { \
  1680. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1681. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1682. } while (0)
  1683. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1684. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1685. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1686. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1687. do { \
  1688. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1689. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1690. } while (0)
  1691. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1692. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1693. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1694. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1695. do { \
  1696. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1697. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1698. } while (0)
  1699. /* DWORD 1 */
  1700. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1701. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1702. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1703. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1704. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1705. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1706. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1707. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1708. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1709. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1710. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1711. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1712. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1713. do { \
  1714. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1715. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1716. } while (0)
  1717. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1718. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1719. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1720. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1721. do { \
  1722. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1723. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1724. } while (0)
  1725. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1726. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1727. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1728. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1729. do { \
  1730. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1731. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1732. } while (0)
  1733. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1734. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1735. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1736. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1737. do { \
  1738. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1739. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1740. } while (0)
  1741. /* DWORD 2 */
  1742. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1743. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1744. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1745. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1746. do { \
  1747. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1748. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1749. } while (0)
  1750. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1751. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1752. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1753. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1754. do { \
  1755. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1756. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1757. } while (0)
  1758. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1759. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1760. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1761. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1762. do { \
  1763. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1764. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1765. } while (0)
  1766. typedef enum {
  1767. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1768. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1769. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1770. } htt_11ax_ltf_subtype_t;
  1771. typedef enum {
  1772. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1773. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1774. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1775. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1776. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1777. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1778. } htt_tx_ext2_preamble_type_t;
  1779. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1780. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1781. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1782. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1783. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1784. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1785. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1786. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1787. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1788. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1789. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1790. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1791. /* Rx buffer addr qdata ctrl pkt */
  1792. struct htt_h2t_rx_buffer_addr_info {
  1793. A_UINT32 buffer_addr_31_0 : 32; // [31:0]
  1794. A_UINT32 buffer_addr_39_32 : 8, // [7:0]
  1795. return_buffer_manager : 4, // [11:8]
  1796. sw_buffer_cookie : 20; // [31:12]
  1797. };
  1798. /**
  1799. * @brief HTT tx MSDU extension descriptor v2
  1800. * @details
  1801. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1802. * is received as tcl_exit_base->host_meta_info in firmware.
  1803. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1804. * are already part of tcl_exit_base.
  1805. */
  1806. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1807. /* DWORD 0: flags */
  1808. A_UINT32
  1809. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1810. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1811. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1812. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1813. valid_retries : 1, /* if set, tx retries spec is valid */
  1814. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1815. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1816. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1817. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1818. valid_key_flags : 1, /* if set, key flags is valid */
  1819. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1820. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1821. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1822. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1823. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1824. 1 = ENCRYPT,
  1825. 2 ~ 3 - Reserved */
  1826. /* retry_limit -
  1827. * Specify the maximum number of transmissions, including the
  1828. * initial transmission, to attempt before giving up if no ack
  1829. * is received.
  1830. * If the tx rate is specified, then all retries shall use the
  1831. * same rate as the initial transmission.
  1832. * If no tx rate is specified, the target can choose whether to
  1833. * retain the original rate during the retransmissions, or to
  1834. * fall back to a more robust rate.
  1835. */
  1836. retry_limit : 4,
  1837. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1838. * Valid only for 11ax preamble types HE_SU
  1839. * and HE_EXT_SU
  1840. */
  1841. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1842. * Valid only for 11ax preamble types HE_SU
  1843. * and HE_EXT_SU
  1844. */
  1845. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1846. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1847. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1848. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1849. */
  1850. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1851. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1852. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1853. * Use cases:
  1854. * Any time firmware uses TQM-BYPASS for Data
  1855. * TID, firmware expect host to set this bit.
  1856. */
  1857. /* DWORD 1: tx power, tx rate */
  1858. A_UINT32
  1859. power : 8, /* unit of the power field is 0.5 dbm
  1860. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1861. * signed value ranging from -64dbm to 63.5 dbm
  1862. */
  1863. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1864. * Setting more than one MCS isn't currently
  1865. * supported by the target (but is supported
  1866. * in the interface in case in the future
  1867. * the target supports specifications of
  1868. * a limited set of MCS values.
  1869. */
  1870. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1871. * Setting more than one Nss isn't currently
  1872. * supported by the target (but is supported
  1873. * in the interface in case in the future
  1874. * the target supports specifications of
  1875. * a limited set of Nss values.
  1876. */
  1877. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1878. update_peer_cache : 1; /* When set these custom values will be
  1879. * used for all packets, until the next
  1880. * update via this ext header.
  1881. * This is to make sure not all packets
  1882. * need to include this header.
  1883. */
  1884. /* DWORD 2: tx chain mask, tx retries */
  1885. A_UINT32
  1886. /* chain_mask - specify which chains to transmit from */
  1887. chain_mask : 8,
  1888. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1889. * TODO: Update Enum values for key_flags
  1890. */
  1891. /*
  1892. * Channel frequency: This identifies the desired channel
  1893. * frequency (in MHz) for tx frames. This is used by FW to help
  1894. * determine when it is safe to transmit or drop frames for
  1895. * off-channel operation.
  1896. * The default value of zero indicates to FW that the corresponding
  1897. * VDEV's home channel (if there is one) is the desired channel
  1898. * frequency.
  1899. */
  1900. chanfreq : 16;
  1901. /* DWORD 3: tx expiry time (TSF) LSBs */
  1902. A_UINT32 expire_tsf_lo;
  1903. /* DWORD 4: tx expiry time (TSF) MSBs */
  1904. A_UINT32 expire_tsf_hi;
  1905. /* DWORD 5: flags to control routing / processing of the MSDU */
  1906. A_UINT32
  1907. /* learning_frame
  1908. * When this flag is set, this frame will be dropped by FW
  1909. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1910. */
  1911. learning_frame : 1,
  1912. /* send_as_standalone
  1913. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1914. * i.e. with no A-MSDU or A-MPDU aggregation.
  1915. * The scope is extended to other use-cases.
  1916. */
  1917. send_as_standalone : 1,
  1918. /* is_host_opaque_valid
  1919. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1920. * with valid information.
  1921. */
  1922. is_host_opaque_valid : 1,
  1923. traffic_end_indication: 1,
  1924. rsvd0 : 28;
  1925. /* DWORD 6 : Host opaque cookie for special frames */
  1926. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1927. rsvd1 : 16;
  1928. /* DWORD 7-8 : Rx buffer addr for qdata frames */
  1929. struct htt_h2t_rx_buffer_addr_info rx_buffer_addr;
  1930. /*
  1931. * This structure can be expanded further up to 32 bytes
  1932. * by adding further DWORDs as needed.
  1933. */
  1934. } POSTPACK;
  1935. /* DWORD 0 */
  1936. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1937. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1939. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1940. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1944. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1945. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1947. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1948. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1949. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1950. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1951. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1952. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1953. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1954. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1955. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1956. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1957. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1958. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1959. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1960. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1962. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1963. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1964. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1965. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1966. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1967. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1968. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1969. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1970. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1971. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1972. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1973. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1974. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1975. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1976. /* DWORD 1 */
  1977. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1978. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1979. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1980. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1981. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1982. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1983. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1984. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1985. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1986. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1987. /* DWORD 2 */
  1988. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1989. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1990. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1991. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1992. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1993. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1994. /* DWORD 5 */
  1995. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1996. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1997. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1999. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  2000. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  2001. /* DWORD 6 */
  2002. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  2003. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  2004. /* DWORD 0 */
  2005. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  2006. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  2007. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  2008. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  2009. do { \
  2010. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  2011. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  2012. } while (0)
  2013. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  2014. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  2015. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  2016. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  2017. do { \
  2018. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  2019. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  2020. } while (0)
  2021. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  2022. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  2023. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  2024. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2025. do { \
  2026. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2027. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2028. } while (0)
  2029. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2030. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2031. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2033. do { \
  2034. HTT_CHECK_SET_VAL( \
  2035. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2036. ((_var) |= ((_val) \
  2037. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2038. } while (0)
  2039. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2040. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2041. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2043. do { \
  2044. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2045. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2046. } while (0)
  2047. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2048. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2049. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2051. do { \
  2052. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2053. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2054. } while (0)
  2055. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2056. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2057. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2058. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2059. do { \
  2060. HTT_CHECK_SET_VAL( \
  2061. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2062. ((_var) |= ((_val) \
  2063. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2064. } while (0)
  2065. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2066. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2067. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2068. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2069. do { \
  2070. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2071. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2072. } while (0)
  2073. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2074. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2075. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2076. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2077. do { \
  2078. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2079. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2080. } while (0)
  2081. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2082. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2083. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2084. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2085. do { \
  2086. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2087. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2088. } while (0)
  2089. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2090. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2091. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2092. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2093. do { \
  2094. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2095. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2096. } while (0)
  2097. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2098. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2099. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2100. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2101. do { \
  2102. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2103. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2104. } while (0)
  2105. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2106. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2107. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2108. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2109. do { \
  2110. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2111. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2112. } while (0)
  2113. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2114. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2115. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2116. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2117. do { \
  2118. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2119. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2120. } while (0)
  2121. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2122. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2123. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2124. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2125. do { \
  2126. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2127. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2128. } while (0)
  2129. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2130. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2131. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2132. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2133. do { \
  2134. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2135. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2136. } while (0)
  2137. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2138. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2139. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2140. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2141. do { \
  2142. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2143. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2144. } while (0)
  2145. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2146. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2147. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2148. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2149. do { \
  2150. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2151. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2152. } while (0)
  2153. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2154. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2155. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2156. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2157. do { \
  2158. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2159. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2160. } while (0)
  2161. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2162. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2163. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2164. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2165. do { \
  2166. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2167. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2168. } while (0)
  2169. /* DWORD 1 */
  2170. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2171. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2172. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2173. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2174. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2175. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2176. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2177. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2178. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2179. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2180. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2181. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2182. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2183. do { \
  2184. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2185. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2186. } while (0)
  2187. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2188. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2189. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2190. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2191. do { \
  2192. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2193. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2194. } while (0)
  2195. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2196. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2197. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2198. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2199. do { \
  2200. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2201. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2202. } while (0)
  2203. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2204. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2205. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2206. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2207. do { \
  2208. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2209. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2210. } while (0)
  2211. /* DWORD 2 */
  2212. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2213. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2214. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2215. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2216. do { \
  2217. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2218. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2219. } while (0)
  2220. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2221. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2222. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2223. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2224. do { \
  2225. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2226. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2227. } while (0)
  2228. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2229. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2230. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2231. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2232. do { \
  2233. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2234. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2235. } while (0)
  2236. /* DWORD 5 */
  2237. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2238. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2239. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2240. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2241. do { \
  2242. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2243. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2244. } while (0)
  2245. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2246. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2247. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2248. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2249. do { \
  2250. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2251. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2252. } while (0)
  2253. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2254. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2255. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2256. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2257. do { \
  2258. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2259. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2260. } while (0)
  2261. /* DWORD 6 */
  2262. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2263. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2264. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2265. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2266. do { \
  2267. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2268. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2269. } while (0)
  2270. /* DWORD 7 */
  2271. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  2272. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  2273. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  2274. do { \
  2275. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  2276. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  2277. } while (0)
  2278. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  2279. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  2280. /* DWORD 8 */
  2281. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  2282. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  2283. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  2284. do { \
  2285. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  2286. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  2287. } while (0)
  2288. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  2289. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  2290. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M 0x00000F00
  2291. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S 8
  2292. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_SET(word, value) \
  2293. do { \
  2294. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER, value); \
  2295. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S; \
  2296. } while (0)
  2297. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_GET(word) \
  2298. (((word) & HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M) >> HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S)
  2299. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF000
  2300. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 12
  2301. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  2302. do { \
  2303. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  2304. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  2305. } while (0)
  2306. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  2307. (((word) & HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  2308. typedef enum {
  2309. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2310. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2311. } htt_tcl_metadata_type;
  2312. /**
  2313. * @brief HTT TCL command number format
  2314. * @details
  2315. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2316. * available to firmware as tcl_exit_base->tcl_status_number.
  2317. * For regular / multicast packets host will send vdev and mac id and for
  2318. * NAWDS packets, host will send peer id.
  2319. * A_UINT32 is used to avoid endianness conversion problems.
  2320. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2321. */
  2322. typedef struct {
  2323. A_UINT32
  2324. type: 1, /* vdev_id based or peer_id based */
  2325. rsvd: 31;
  2326. } htt_tx_tcl_vdev_or_peer_t;
  2327. typedef struct {
  2328. A_UINT32
  2329. type: 1, /* vdev_id based or peer_id based */
  2330. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2331. vdev_id: 8,
  2332. pdev_id: 2,
  2333. host_inspected:1,
  2334. opt_dp_ctrl: 1, /* 1 -> qdata consent pkt */
  2335. rsvd: 18;
  2336. } htt_tx_tcl_vdev_metadata;
  2337. typedef struct {
  2338. A_UINT32
  2339. type: 1, /* vdev_id based or peer_id based */
  2340. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2341. peer_id: 14,
  2342. rsvd: 16;
  2343. } htt_tx_tcl_peer_metadata;
  2344. PREPACK struct htt_tx_tcl_metadata {
  2345. union {
  2346. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2347. htt_tx_tcl_vdev_metadata vdev_meta;
  2348. htt_tx_tcl_peer_metadata peer_meta;
  2349. };
  2350. } POSTPACK;
  2351. /* DWORD 0 */
  2352. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2353. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2354. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2355. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2356. /* VDEV metadata */
  2357. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2358. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2359. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2360. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2361. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2362. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2363. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_M 0x00002000
  2364. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_S 13
  2365. /* PEER metadata */
  2366. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2367. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2368. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2369. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2370. HTT_TX_TCL_METADATA_TYPE_S)
  2371. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2372. do { \
  2373. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2374. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2375. } while (0)
  2376. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2377. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2378. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2379. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2380. do { \
  2381. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2382. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2383. } while (0)
  2384. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2385. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2386. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2387. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2388. do { \
  2389. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2390. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2391. } while (0)
  2392. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2393. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2394. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2395. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2396. do { \
  2397. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2398. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2399. } while (0)
  2400. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2401. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2402. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2403. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2404. do { \
  2405. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2406. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2407. } while (0)
  2408. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2409. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2410. HTT_TX_TCL_METADATA_PEER_ID_S)
  2411. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2412. do { \
  2413. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2414. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2415. } while (0)
  2416. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_GET(_var) \
  2417. (((_var) & HTT_TX_TCL_METADATA_OPT_DP_CTRL_M) >> \
  2418. HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)
  2419. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_SET(_var, _val) \
  2420. do { \
  2421. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_OPT_DP_CTRL, _val); \
  2422. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)); \
  2423. } while (0)
  2424. /*------------------------------------------------------------------
  2425. * V2 Version of TCL Data Command
  2426. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2427. * MLO global_seq all flavours of TCL Data Cmd.
  2428. *-----------------------------------------------------------------*/
  2429. typedef enum {
  2430. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2431. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2432. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2433. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2434. } htt_tcl_metadata_type_v2;
  2435. /**
  2436. * @brief HTT TCL command number format
  2437. * @details
  2438. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2439. * available to firmware as tcl_exit_base->tcl_status_number.
  2440. * A_UINT32 is used to avoid endianness conversion problems.
  2441. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2442. */
  2443. typedef struct {
  2444. A_UINT32
  2445. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2446. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2447. vdev_id: 8,
  2448. pdev_id: 2,
  2449. host_inspected:1,
  2450. rsvd: 2,
  2451. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2452. } htt_tx_tcl_vdev_metadata_v2;
  2453. typedef struct {
  2454. A_UINT32
  2455. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2456. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2457. peer_id: 13,
  2458. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2459. } htt_tx_tcl_peer_metadata_v2;
  2460. typedef struct {
  2461. A_UINT32
  2462. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2463. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2464. svc_class_id: 8,
  2465. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2466. rsvd: 2,
  2467. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2468. } htt_tx_tcl_svc_class_id_metadata;
  2469. typedef struct {
  2470. A_UINT32
  2471. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2472. host_inspected: 1,
  2473. global_seq_no: 12,
  2474. rsvd: 1,
  2475. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2476. } htt_tx_tcl_global_seq_metadata;
  2477. PREPACK struct htt_tx_tcl_metadata_v2 {
  2478. union {
  2479. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2480. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2481. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2482. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2483. };
  2484. } POSTPACK;
  2485. /* DWORD 0 */
  2486. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2487. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2488. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2489. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2490. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2491. /* VDEV V2 metadata */
  2492. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2493. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2494. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2495. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2496. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2497. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2498. /* PEER V2 metadata */
  2499. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2500. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2501. /* SVC_CLASS_ID metadata */
  2502. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2503. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2504. /* Global Seq no metadata */
  2505. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2506. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2507. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2508. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2509. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2510. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2511. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2512. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2513. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2514. do { \
  2515. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2516. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2517. } while (0)
  2518. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2519. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2520. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2521. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2522. do { \
  2523. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2524. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2525. } while (0)
  2526. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2527. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2528. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2529. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2530. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2531. do { \
  2532. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2533. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2534. } while (0)
  2535. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2536. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2537. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2538. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2539. do { \
  2540. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2541. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2542. } while (0)
  2543. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2544. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2545. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2546. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2547. do { \
  2548. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2549. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2550. } while (0)
  2551. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2552. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2553. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2554. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2555. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2556. do { \
  2557. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2558. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2559. } while (0)
  2560. /*----- Get and Set V2 type field in Service Class fields ----*/
  2561. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2562. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2563. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2564. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2565. do { \
  2566. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2567. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2568. } while (0)
  2569. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2570. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2571. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2572. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2573. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2574. do { \
  2575. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2576. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2577. } while (0)
  2578. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2579. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2580. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2581. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2582. do { \
  2583. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2584. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2585. } while (0)
  2586. /*------------------------------------------------------------------
  2587. * End V2 Version of TCL Data Command
  2588. *-----------------------------------------------------------------*/
  2589. typedef enum {
  2590. HTT_TX_FW2WBM_TX_STATUS_OK,
  2591. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2592. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2593. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2594. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2595. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2596. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2597. HTT_TX_FW2WBM_TX_STATUS_MAX
  2598. } htt_tx_fw2wbm_tx_status_t;
  2599. typedef enum {
  2600. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2601. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2602. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2603. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2604. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2605. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2606. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2607. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2608. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2609. HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
  2610. HTT_TX_FW2WBM_REINJECT_REASON_OPT_DP_CTRL, /* tx qdata packet */
  2611. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2612. } htt_tx_fw2wbm_reinject_reason_t;
  2613. /**
  2614. * @brief HTT TX WBM Completion from firmware to host
  2615. * @details
  2616. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2617. * DWORD 3 and 4 for software based completions (Exception frames and
  2618. * TQM bypass frames)
  2619. * For software based completions, wbm_release_ring->release_source_module will
  2620. * be set to release_source_fw
  2621. */
  2622. PREPACK struct htt_tx_wbm_completion {
  2623. A_UINT32
  2624. sch_cmd_id: 24,
  2625. exception_frame: 1, /* If set, this packet was queued via exception path */
  2626. rsvd0_31_25: 7;
  2627. A_UINT32
  2628. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2629. * reception of an ACK or BA, this field indicates
  2630. * the RSSI of the received ACK or BA frame.
  2631. * When the frame is removed as result of a direct
  2632. * remove command from the SW, this field is set
  2633. * to 0x0 (which is never a valid value when real
  2634. * RSSI is available).
  2635. * Units: dB w.r.t noise floor
  2636. */
  2637. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2638. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2639. rsvd1_31_16: 16;
  2640. } POSTPACK;
  2641. /* DWORD 0 */
  2642. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2643. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2644. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2645. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2646. /* DWORD 1 */
  2647. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2648. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2649. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2650. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2651. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2652. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2653. /* DWORD 0 */
  2654. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2655. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2656. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2657. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2658. do { \
  2659. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2660. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2661. } while (0)
  2662. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2663. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2664. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2665. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2666. do { \
  2667. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2668. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2669. } while (0)
  2670. /* DWORD 1 */
  2671. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2672. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2673. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2674. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2675. do { \
  2676. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2677. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2678. } while (0)
  2679. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2680. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2681. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2682. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2683. do { \
  2684. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2685. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2686. } while (0)
  2687. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2688. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2689. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2690. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2691. do { \
  2692. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2693. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2694. } while (0)
  2695. /**
  2696. * @brief HTT TX WBM Completion from firmware to host
  2697. * @details
  2698. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2699. * (WBM) offload HW.
  2700. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2701. * For software based completions, release_source_module will
  2702. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2703. * struct wbm_release_ring and then switch to this after looking at
  2704. * release_source_module.
  2705. */
  2706. PREPACK struct htt_tx_wbm_completion_v2 {
  2707. A_UINT32
  2708. used_by_hw0; /* Refer to struct wbm_release_ring */
  2709. A_UINT32
  2710. used_by_hw1; /* Refer to struct wbm_release_ring */
  2711. A_UINT32
  2712. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2713. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2714. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2715. exception_frame: 1,
  2716. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2717. rsvd0: 5, /* For future use */
  2718. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2719. rsvd1: 1; /* For future use */
  2720. A_UINT32
  2721. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2722. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2723. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2724. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2725. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2726. */
  2727. A_UINT32
  2728. data1: 32;
  2729. A_UINT32
  2730. data2: 32;
  2731. A_UINT32
  2732. used_by_hw3; /* Refer to struct wbm_release_ring */
  2733. } POSTPACK;
  2734. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2735. /* DWORD 3 */
  2736. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2737. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2738. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2739. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2740. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2741. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2742. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2743. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2744. /* DWORD 3 */
  2745. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2746. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2747. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2748. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2749. do { \
  2750. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2751. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2752. } while (0)
  2753. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2754. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2755. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2756. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2757. do { \
  2758. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2759. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2760. } while (0)
  2761. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2762. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2763. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2764. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2765. do { \
  2766. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2767. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2768. } while (0)
  2769. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2770. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2771. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2772. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2773. do { \
  2774. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2775. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2776. } while (0)
  2777. /**
  2778. * @brief HTT TX WBM Completion from firmware to host (V3)
  2779. * @details
  2780. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2781. * (WBM) offload HW.
  2782. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2783. * For software based completions, release_source_module will
  2784. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2785. * struct wbm_release_ring and then switch to this after looking at
  2786. * release_source_module.
  2787. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2788. * by new generations of targets.
  2789. */
  2790. PREPACK struct htt_tx_wbm_completion_v3 {
  2791. A_UINT32
  2792. used_by_hw0; /* Refer to struct wbm_release_ring */
  2793. A_UINT32
  2794. used_by_hw1; /* Refer to struct wbm_release_ring */
  2795. A_UINT32
  2796. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2797. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2798. used_by_hw3: 15;
  2799. A_UINT32
  2800. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2801. exception_frame: 1,
  2802. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2803. rsvd0: 20; /* For future use */
  2804. A_UINT32
  2805. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2806. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2807. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2808. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2809. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2810. */
  2811. A_UINT32
  2812. data1: 32;
  2813. A_UINT32
  2814. data2: 32;
  2815. A_UINT32
  2816. rsvd1: 20,
  2817. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2818. } POSTPACK;
  2819. /* DWORD 3 */
  2820. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2821. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2822. /* DWORD 4 */
  2823. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2824. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2825. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2826. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2827. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2828. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2829. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2830. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2831. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2832. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2833. do { \
  2834. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2835. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2836. } while (0)
  2837. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2838. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2839. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2840. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2841. do { \
  2842. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2843. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2844. } while (0)
  2845. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2846. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2847. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2848. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2849. do { \
  2850. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2851. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2852. } while (0)
  2853. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2854. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2855. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2856. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2857. do { \
  2858. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2859. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2860. } while (0)
  2861. typedef enum {
  2862. TX_FRAME_TYPE_UNDEFINED = 0,
  2863. TX_FRAME_TYPE_EAPOL = 1,
  2864. } htt_tx_wbm_status_frame_type;
  2865. /**
  2866. * @brief HTT TX WBM transmit status from firmware to host
  2867. * @details
  2868. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2869. * (WBM) offload HW.
  2870. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2871. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2872. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2873. */
  2874. PREPACK struct htt_tx_wbm_transmit_status {
  2875. A_UINT32
  2876. sch_cmd_id: 24,
  2877. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2878. * reception of an ACK or BA, this field indicates
  2879. * the RSSI of the received ACK or BA frame.
  2880. * When the frame is removed as result of a direct
  2881. * remove command from the SW, this field is set
  2882. * to 0x0 (which is never a valid value when real
  2883. * RSSI is available).
  2884. * Units: dB w.r.t noise floor
  2885. */
  2886. A_UINT32
  2887. sw_peer_id: 16,
  2888. tid_num: 5,
  2889. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2890. * and tid_num fields contain valid data.
  2891. * If this "valid" flag is not set, the
  2892. * sw_peer_id and tid_num fields must be ignored.
  2893. */
  2894. mcast: 1,
  2895. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2896. * contains valid data.
  2897. */
  2898. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2899. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2900. * transmit_count field in struct
  2901. * htt_tx_wbm_completion_vx has valid data.
  2902. */
  2903. reserved: 3;
  2904. A_UINT32
  2905. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2906. * packets in the wbm completion path
  2907. */
  2908. } POSTPACK;
  2909. /* DWORD 4 */
  2910. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2911. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2912. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2913. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2914. /* DWORD 5 */
  2915. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2916. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2917. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2918. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2919. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2920. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2921. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2922. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2923. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2924. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2925. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2926. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2927. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2928. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2929. /* DWORD 4 */
  2930. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2931. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2932. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2933. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2934. do { \
  2935. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2936. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2937. } while (0)
  2938. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2939. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2940. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2941. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2942. do { \
  2943. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2944. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2945. } while (0)
  2946. /* DWORD 5 */
  2947. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2948. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2949. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2950. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2951. do { \
  2952. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2953. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2954. } while (0)
  2955. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2956. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2957. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2958. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2959. do { \
  2960. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2961. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2962. } while (0)
  2963. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2964. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2965. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2966. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2967. do { \
  2968. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2969. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2970. } while (0)
  2971. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2972. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2973. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2974. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2975. do { \
  2976. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2977. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2978. } while (0)
  2979. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2980. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2981. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2982. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2983. do { \
  2984. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2985. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2986. } while (0)
  2987. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2988. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2989. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2990. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2991. do { \
  2992. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2993. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2994. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2995. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2996. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  2997. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  2998. do { \
  2999. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  3000. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  3001. } while (0)
  3002. /**
  3003. * @brief HTT TX WBM reinject status from firmware to host
  3004. * @details
  3005. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3006. * (WBM) offload HW.
  3007. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3008. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  3009. */
  3010. PREPACK struct htt_tx_wbm_reinject_status {
  3011. A_UINT32
  3012. sw_peer_id : 16,
  3013. data_length : 16;
  3014. A_UINT32
  3015. tid : 5,
  3016. msduq_idx : 4,
  3017. reserved1 : 23;
  3018. A_UINT32
  3019. reserved2: 32;
  3020. } POSTPACK;
  3021. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
  3022. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
  3023. #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
  3024. #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
  3025. #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
  3026. #define HTT_TX_WBM_REINJECT_TID_S 0
  3027. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
  3028. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
  3029. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
  3030. (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
  3031. HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
  3032. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
  3033. do {\
  3034. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
  3035. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
  3036. } while(0)
  3037. #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
  3038. (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
  3039. HTT_TX_WBM_REINJECT_DATA_LEN_S)\
  3040. #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
  3041. do {\
  3042. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
  3043. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
  3044. } while(0)
  3045. #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
  3046. (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
  3047. HTT_TX_WBM_REINJECT_TID_S)\
  3048. #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
  3049. do {\
  3050. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
  3051. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
  3052. } while(0)
  3053. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
  3054. (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
  3055. HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
  3056. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
  3057. do {\
  3058. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
  3059. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
  3060. } while(0)
  3061. /**
  3062. * @brief HTT TX WBM multicast echo check notification from firmware to host
  3063. * @details
  3064. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3065. * (WBM) offload HW.
  3066. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3067. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  3068. * FW sends SA addresses to host for all multicast/broadcast packets received on
  3069. * STA side.
  3070. */
  3071. PREPACK struct htt_tx_wbm_mec_addr_notify {
  3072. A_UINT32
  3073. mec_sa_addr_31_0;
  3074. A_UINT32
  3075. mec_sa_addr_47_32: 16,
  3076. sa_ast_index: 16;
  3077. A_UINT32
  3078. vdev_id: 8,
  3079. reserved0: 24;
  3080. } POSTPACK;
  3081. /* DWORD 4 - mec_sa_addr_31_0 */
  3082. /* DWORD 5 */
  3083. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  3084. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  3085. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  3086. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  3087. /* DWORD 6 */
  3088. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  3089. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  3090. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  3091. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  3092. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  3093. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  3094. do { \
  3095. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  3096. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  3097. } while (0)
  3098. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  3099. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  3100. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  3101. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  3102. do { \
  3103. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  3104. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  3105. } while (0)
  3106. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  3107. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  3108. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  3109. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  3110. do { \
  3111. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  3112. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  3113. } while (0)
  3114. typedef enum {
  3115. TX_FLOW_PRIORITY_BE,
  3116. TX_FLOW_PRIORITY_HIGH,
  3117. TX_FLOW_PRIORITY_LOW,
  3118. } htt_tx_flow_priority_t;
  3119. typedef enum {
  3120. TX_FLOW_LATENCY_SENSITIVE,
  3121. TX_FLOW_LATENCY_INSENSITIVE,
  3122. } htt_tx_flow_latency_t;
  3123. typedef enum {
  3124. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3125. TX_FLOW_INTERACTIVE_TRAFFIC,
  3126. TX_FLOW_PERIODIC_TRAFFIC,
  3127. TX_FLOW_BURSTY_TRAFFIC,
  3128. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3129. } htt_tx_flow_traffic_pattern_t;
  3130. /**
  3131. * @brief HTT TX Flow search metadata format
  3132. * @details
  3133. * Host will set this metadata in flow table's flow search entry along with
  3134. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3135. * firmware and TQM ring if the flow search entry wins.
  3136. * This metadata is available to firmware in that first MSDU's
  3137. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3138. * to one of the available flows for specific tid and returns the tqm flow
  3139. * pointer as part of htt_tx_map_flow_info message.
  3140. */
  3141. PREPACK struct htt_tx_flow_metadata {
  3142. A_UINT32
  3143. rsvd0_1_0: 2,
  3144. tid: 4,
  3145. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3146. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3147. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3148. * Else choose final tid based on latency, priority.
  3149. */
  3150. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3151. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3152. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3153. } POSTPACK;
  3154. /* DWORD 0 */
  3155. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3156. #define HTT_TX_FLOW_METADATA_TID_S 2
  3157. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3158. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3159. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3160. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3161. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3162. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3163. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3164. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3165. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3166. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3167. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3168. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3169. /* DWORD 0 */
  3170. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3171. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3172. HTT_TX_FLOW_METADATA_TID_S)
  3173. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3174. do { \
  3175. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3176. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3177. } while (0)
  3178. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3179. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3180. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3181. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3182. do { \
  3183. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3184. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3185. } while (0)
  3186. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3187. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3188. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3189. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3190. do { \
  3191. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3192. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3193. } while (0)
  3194. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3195. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3196. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3197. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3198. do { \
  3199. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3200. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3201. } while (0)
  3202. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3203. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3204. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3205. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3206. do { \
  3207. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3208. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3209. } while (0)
  3210. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3211. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3212. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3213. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3214. do { \
  3215. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3216. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3217. } while (0)
  3218. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3219. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3220. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3221. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3222. do { \
  3223. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3224. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3225. } while (0)
  3226. /**
  3227. * @brief host -> target ADD WDS Entry
  3228. *
  3229. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3230. *
  3231. * @brief host -> target DELETE WDS Entry
  3232. *
  3233. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3234. *
  3235. * @details
  3236. * HTT wds entry from source port learning
  3237. * Host will learn wds entries from rx and send this message to firmware
  3238. * to enable firmware to configure/delete AST entries for wds clients.
  3239. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3240. * and when SA's entry is deleted, firmware removes this AST entry
  3241. *
  3242. * The message would appear as follows:
  3243. *
  3244. * |31 30|29 |17 16|15 8|7 0|
  3245. * |----------------+----------------+----------------+----------------|
  3246. * | rsvd0 |PDVID| vdev_id | msg_type |
  3247. * |-------------------------------------------------------------------|
  3248. * | sa_addr_31_0 |
  3249. * |-------------------------------------------------------------------|
  3250. * | | ta_peer_id | sa_addr_47_32 |
  3251. * |-------------------------------------------------------------------|
  3252. * Where PDVID = pdev_id
  3253. *
  3254. * The message is interpreted as follows:
  3255. *
  3256. * dword0 - b'0:7 - msg_type: This will be set to
  3257. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3258. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3259. *
  3260. * dword0 - b'8:15 - vdev_id
  3261. *
  3262. * dword0 - b'16:17 - pdev_id
  3263. *
  3264. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3265. *
  3266. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3267. *
  3268. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3269. *
  3270. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3271. */
  3272. PREPACK struct htt_wds_entry {
  3273. A_UINT32
  3274. msg_type: 8,
  3275. vdev_id: 8,
  3276. pdev_id: 2,
  3277. rsvd0: 14;
  3278. A_UINT32 sa_addr_31_0;
  3279. A_UINT32
  3280. sa_addr_47_32: 16,
  3281. ta_peer_id: 14,
  3282. rsvd2: 2;
  3283. } POSTPACK;
  3284. /* DWORD 0 */
  3285. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3286. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3287. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3288. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3289. /* DWORD 2 */
  3290. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3291. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3292. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3293. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3294. /* DWORD 0 */
  3295. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3296. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3297. HTT_WDS_ENTRY_VDEV_ID_S)
  3298. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3299. do { \
  3300. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3301. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3302. } while (0)
  3303. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3304. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3305. HTT_WDS_ENTRY_PDEV_ID_S)
  3306. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3307. do { \
  3308. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3309. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3310. } while (0)
  3311. /* DWORD 2 */
  3312. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3313. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3314. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3315. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3316. do { \
  3317. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3318. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3319. } while (0)
  3320. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3321. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3322. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3323. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3324. do { \
  3325. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3326. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3327. } while (0)
  3328. /**
  3329. * @brief MAC DMA rx ring setup specification
  3330. *
  3331. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3332. *
  3333. * @details
  3334. * To allow for dynamic rx ring reconfiguration and to avoid race
  3335. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3336. * it uses. Instead, it sends this message to the target, indicating how
  3337. * the rx ring used by the host should be set up and maintained.
  3338. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3339. * specifications.
  3340. *
  3341. * |31 16|15 8|7 0|
  3342. * |---------------------------------------------------------------|
  3343. * header: | reserved | num rings | msg type |
  3344. * |---------------------------------------------------------------|
  3345. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3346. #if HTT_PADDR64
  3347. * | FW_IDX shadow register physical address (bits 63:32) |
  3348. #endif
  3349. * |---------------------------------------------------------------|
  3350. * | rx ring base physical address (bits 31:0) |
  3351. #if HTT_PADDR64
  3352. * | rx ring base physical address (bits 63:32) |
  3353. #endif
  3354. * |---------------------------------------------------------------|
  3355. * | rx ring buffer size | rx ring length |
  3356. * |---------------------------------------------------------------|
  3357. * | FW_IDX initial value | enabled flags |
  3358. * |---------------------------------------------------------------|
  3359. * | MSDU payload offset | 802.11 header offset |
  3360. * |---------------------------------------------------------------|
  3361. * | PPDU end offset | PPDU start offset |
  3362. * |---------------------------------------------------------------|
  3363. * | MPDU end offset | MPDU start offset |
  3364. * |---------------------------------------------------------------|
  3365. * | MSDU end offset | MSDU start offset |
  3366. * |---------------------------------------------------------------|
  3367. * | frag info offset | rx attention offset |
  3368. * |---------------------------------------------------------------|
  3369. * payload 2, if present, has the same format as payload 1
  3370. * Header fields:
  3371. * - MSG_TYPE
  3372. * Bits 7:0
  3373. * Purpose: identifies this as an rx ring configuration message
  3374. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3375. * - NUM_RINGS
  3376. * Bits 15:8
  3377. * Purpose: indicates whether the host is setting up one rx ring or two
  3378. * Value: 1 or 2
  3379. * Payload:
  3380. * for systems using 64-bit format for bus addresses:
  3381. * - IDX_SHADOW_REG_PADDR_LO
  3382. * Bits 31:0
  3383. * Value: lower 4 bytes of physical address of the host's
  3384. * FW_IDX shadow register
  3385. * - IDX_SHADOW_REG_PADDR_HI
  3386. * Bits 31:0
  3387. * Value: upper 4 bytes of physical address of the host's
  3388. * FW_IDX shadow register
  3389. * - RING_BASE_PADDR_LO
  3390. * Bits 31:0
  3391. * Value: lower 4 bytes of physical address of the host's rx ring
  3392. * - RING_BASE_PADDR_HI
  3393. * Bits 31:0
  3394. * Value: uppper 4 bytes of physical address of the host's rx ring
  3395. * for systems using 32-bit format for bus addresses:
  3396. * - IDX_SHADOW_REG_PADDR
  3397. * Bits 31:0
  3398. * Value: physical address of the host's FW_IDX shadow register
  3399. * - RING_BASE_PADDR
  3400. * Bits 31:0
  3401. * Value: physical address of the host's rx ring
  3402. * - RING_LEN
  3403. * Bits 15:0
  3404. * Value: number of elements in the rx ring
  3405. * - RING_BUF_SZ
  3406. * Bits 31:16
  3407. * Value: size of the buffers referenced by the rx ring, in byte units
  3408. * - ENABLED_FLAGS
  3409. * Bits 15:0
  3410. * Value: 1-bit flags to show whether different rx fields are enabled
  3411. * bit 0: 802.11 header enabled (1) or disabled (0)
  3412. * bit 1: MSDU payload enabled (1) or disabled (0)
  3413. * bit 2: PPDU start enabled (1) or disabled (0)
  3414. * bit 3: PPDU end enabled (1) or disabled (0)
  3415. * bit 4: MPDU start enabled (1) or disabled (0)
  3416. * bit 5: MPDU end enabled (1) or disabled (0)
  3417. * bit 6: MSDU start enabled (1) or disabled (0)
  3418. * bit 7: MSDU end enabled (1) or disabled (0)
  3419. * bit 8: rx attention enabled (1) or disabled (0)
  3420. * bit 9: frag info enabled (1) or disabled (0)
  3421. * bit 10: unicast rx enabled (1) or disabled (0)
  3422. * bit 11: multicast rx enabled (1) or disabled (0)
  3423. * bit 12: ctrl rx enabled (1) or disabled (0)
  3424. * bit 13: mgmt rx enabled (1) or disabled (0)
  3425. * bit 14: null rx enabled (1) or disabled (0)
  3426. * bit 15: phy data rx enabled (1) or disabled (0)
  3427. * - IDX_INIT_VAL
  3428. * Bits 31:16
  3429. * Purpose: Specify the initial value for the FW_IDX.
  3430. * Value: the number of buffers initially present in the host's rx ring
  3431. * - OFFSET_802_11_HDR
  3432. * Bits 15:0
  3433. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3434. * - OFFSET_MSDU_PAYLOAD
  3435. * Bits 31:16
  3436. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3437. * - OFFSET_PPDU_START
  3438. * Bits 15:0
  3439. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3440. * - OFFSET_PPDU_END
  3441. * Bits 31:16
  3442. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3443. * - OFFSET_MPDU_START
  3444. * Bits 15:0
  3445. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3446. * - OFFSET_MPDU_END
  3447. * Bits 31:16
  3448. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3449. * - OFFSET_MSDU_START
  3450. * Bits 15:0
  3451. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3452. * - OFFSET_MSDU_END
  3453. * Bits 31:16
  3454. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3455. * - OFFSET_RX_ATTN
  3456. * Bits 15:0
  3457. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3458. * - OFFSET_FRAG_INFO
  3459. * Bits 31:16
  3460. * Value: offset in QUAD-bytes of frag info table
  3461. */
  3462. /* header fields */
  3463. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3464. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3465. /* payload fields */
  3466. /* for systems using a 64-bit format for bus addresses */
  3467. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3468. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3469. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3470. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3471. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3472. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3473. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3474. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3475. /* for systems using a 32-bit format for bus addresses */
  3476. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3477. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3478. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3479. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3480. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3481. #define HTT_RX_RING_CFG_LEN_S 0
  3482. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3483. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3484. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3485. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3486. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3487. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3488. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3489. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3490. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3491. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3492. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3493. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3494. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3495. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3496. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3497. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3498. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3499. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3500. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3501. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3502. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3503. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3504. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3505. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3506. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3507. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3508. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3509. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3510. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3511. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3512. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3513. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3514. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3515. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3516. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3517. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3518. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3519. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3520. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3521. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3522. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3523. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3524. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3525. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3526. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3527. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3528. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3529. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3530. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3531. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3532. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3533. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3534. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3535. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3536. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3537. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3538. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3539. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3540. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3541. #if HTT_PADDR64
  3542. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3543. #else
  3544. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3545. #endif
  3546. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3547. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3548. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3549. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3550. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3551. do { \
  3552. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3553. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3554. } while (0)
  3555. /* degenerate case for 32-bit fields */
  3556. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3557. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3558. ((_var) = (_val))
  3559. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3560. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3561. ((_var) = (_val))
  3562. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3563. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3564. ((_var) = (_val))
  3565. /* degenerate case for 32-bit fields */
  3566. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3567. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3568. ((_var) = (_val))
  3569. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3570. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3571. ((_var) = (_val))
  3572. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3573. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3574. ((_var) = (_val))
  3575. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3576. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3577. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3578. do { \
  3579. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3580. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3581. } while (0)
  3582. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3583. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3584. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3587. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3588. } while (0)
  3589. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3590. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3591. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3592. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3595. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3596. } while (0)
  3597. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3598. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3599. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3600. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3601. do { \
  3602. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3603. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3604. } while (0)
  3605. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3606. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3607. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3608. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3609. do { \
  3610. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3611. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3612. } while (0)
  3613. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3614. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3615. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3616. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3617. do { \
  3618. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3619. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3620. } while (0)
  3621. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3622. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3623. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3624. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3625. do { \
  3626. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3627. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3628. } while (0)
  3629. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3630. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3631. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3632. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3633. do { \
  3634. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3635. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3636. } while (0)
  3637. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3638. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3639. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3640. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3641. do { \
  3642. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3643. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3644. } while (0)
  3645. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3646. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3647. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3648. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3649. do { \
  3650. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3651. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3652. } while (0)
  3653. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3654. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3655. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3656. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3657. do { \
  3658. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3659. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3660. } while (0)
  3661. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3662. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3663. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3664. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3665. do { \
  3666. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3667. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3668. } while (0)
  3669. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3670. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3671. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3672. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3673. do { \
  3674. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3675. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3676. } while (0)
  3677. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3678. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3679. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3680. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3683. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3684. } while (0)
  3685. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3686. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3687. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3688. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3689. do { \
  3690. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3691. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3692. } while (0)
  3693. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3694. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3695. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3696. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3697. do { \
  3698. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3699. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3700. } while (0)
  3701. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3702. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3703. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3704. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3705. do { \
  3706. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3707. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3708. } while (0)
  3709. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3710. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3711. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3712. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3713. do { \
  3714. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3715. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3716. } while (0)
  3717. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3718. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3719. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3720. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3721. do { \
  3722. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3723. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3724. } while (0)
  3725. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3726. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3727. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3728. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3729. do { \
  3730. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3731. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3732. } while (0)
  3733. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3734. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3735. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3736. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3737. do { \
  3738. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3739. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3740. } while (0)
  3741. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3742. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3743. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3744. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3745. do { \
  3746. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3747. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3748. } while (0)
  3749. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3750. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3751. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3752. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3753. do { \
  3754. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3755. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3756. } while (0)
  3757. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3758. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3759. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3760. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3761. do { \
  3762. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3763. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3764. } while (0)
  3765. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3766. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3767. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3768. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3769. do { \
  3770. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3771. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3772. } while (0)
  3773. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3774. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3775. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3776. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3777. do { \
  3778. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3779. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3780. } while (0)
  3781. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3782. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3783. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3784. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3785. do { \
  3786. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3787. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3788. } while (0)
  3789. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3790. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3791. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3792. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3793. do { \
  3794. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3795. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3796. } while (0)
  3797. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3798. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3799. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3800. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3801. do { \
  3802. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3803. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3804. } while (0)
  3805. /**
  3806. * @brief host -> target FW statistics retrieve
  3807. *
  3808. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3809. *
  3810. * @details
  3811. * The following field definitions describe the format of the HTT host
  3812. * to target FW stats retrieve message. The message specifies the type of
  3813. * stats host wants to retrieve.
  3814. *
  3815. * |31 24|23 16|15 8|7 0|
  3816. * |-----------------------------------------------------------|
  3817. * | stats types request bitmask | msg type |
  3818. * |-----------------------------------------------------------|
  3819. * | stats types reset bitmask | reserved |
  3820. * |-----------------------------------------------------------|
  3821. * | stats type | config value |
  3822. * |-----------------------------------------------------------|
  3823. * | cookie LSBs |
  3824. * |-----------------------------------------------------------|
  3825. * | cookie MSBs |
  3826. * |-----------------------------------------------------------|
  3827. * Header fields:
  3828. * - MSG_TYPE
  3829. * Bits 7:0
  3830. * Purpose: identifies this is a stats upload request message
  3831. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3832. * - UPLOAD_TYPES
  3833. * Bits 31:8
  3834. * Purpose: identifies which types of FW statistics to upload
  3835. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3836. * - RESET_TYPES
  3837. * Bits 31:8
  3838. * Purpose: identifies which types of FW statistics to reset
  3839. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3840. * - CFG_VAL
  3841. * Bits 23:0
  3842. * Purpose: give an opaque configuration value to the specified stats type
  3843. * Value: stats-type specific configuration value
  3844. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3845. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3846. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3847. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3848. * - CFG_STAT_TYPE
  3849. * Bits 31:24
  3850. * Purpose: specify which stats type (if any) the config value applies to
  3851. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3852. * a valid configuration specification
  3853. * - COOKIE_LSBS
  3854. * Bits 31:0
  3855. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3856. * message with its preceding host->target stats request message.
  3857. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3858. * - COOKIE_MSBS
  3859. * Bits 31:0
  3860. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3861. * message with its preceding host->target stats request message.
  3862. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3863. */
  3864. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3865. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3866. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3867. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3868. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3869. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3870. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3871. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3872. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3873. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3874. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3875. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3876. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3877. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3878. do { \
  3879. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3880. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3881. } while (0)
  3882. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3883. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3884. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3885. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3886. do { \
  3887. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3888. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3889. } while (0)
  3890. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3891. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3892. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3893. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3894. do { \
  3895. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3896. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3897. } while (0)
  3898. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3899. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3900. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3901. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3902. do { \
  3903. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3904. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3905. } while (0)
  3906. /**
  3907. * @brief host -> target HTT out-of-band sync request
  3908. *
  3909. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3910. *
  3911. * @details
  3912. * The HTT SYNC tells the target to suspend processing of subsequent
  3913. * HTT host-to-target messages until some other target agent locally
  3914. * informs the target HTT FW that the current sync counter is equal to
  3915. * or greater than (in a modulo sense) the sync counter specified in
  3916. * the SYNC message.
  3917. * This allows other host-target components to synchronize their operation
  3918. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3919. * security key has been downloaded to and activated by the target.
  3920. * In the absence of any explicit synchronization counter value
  3921. * specification, the target HTT FW will use zero as the default current
  3922. * sync value.
  3923. *
  3924. * |31 24|23 16|15 8|7 0|
  3925. * |-----------------------------------------------------------|
  3926. * | reserved | sync count | msg type |
  3927. * |-----------------------------------------------------------|
  3928. * Header fields:
  3929. * - MSG_TYPE
  3930. * Bits 7:0
  3931. * Purpose: identifies this as a sync message
  3932. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3933. * - SYNC_COUNT
  3934. * Bits 15:8
  3935. * Purpose: specifies what sync value the HTT FW will wait for from
  3936. * an out-of-band specification to resume its operation
  3937. * Value: in-band sync counter value to compare against the out-of-band
  3938. * counter spec.
  3939. * The HTT target FW will suspend its host->target message processing
  3940. * as long as
  3941. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3942. */
  3943. #define HTT_H2T_SYNC_MSG_SZ 4
  3944. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3945. #define HTT_H2T_SYNC_COUNT_S 8
  3946. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3947. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3948. HTT_H2T_SYNC_COUNT_S)
  3949. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3950. do { \
  3951. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3952. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3953. } while (0)
  3954. /**
  3955. * @brief host -> target HTT aggregation configuration
  3956. *
  3957. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3958. */
  3959. #define HTT_AGGR_CFG_MSG_SZ 4
  3960. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3961. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3962. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3963. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3964. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3965. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3966. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3967. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3968. do { \
  3969. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3970. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3971. } while (0)
  3972. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3973. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3974. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3975. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3976. do { \
  3977. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3978. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3979. } while (0)
  3980. /**
  3981. * @brief host -> target HTT configure max amsdu info per vdev
  3982. *
  3983. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3984. *
  3985. * @details
  3986. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3987. *
  3988. * |31 21|20 16|15 8|7 0|
  3989. * |-----------------------------------------------------------|
  3990. * | reserved | vdev id | max amsdu | msg type |
  3991. * |-----------------------------------------------------------|
  3992. * Header fields:
  3993. * - MSG_TYPE
  3994. * Bits 7:0
  3995. * Purpose: identifies this as a aggr cfg ex message
  3996. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3997. * - MAX_NUM_AMSDU_SUBFRM
  3998. * Bits 15:8
  3999. * Purpose: max MSDUs per A-MSDU
  4000. * - VDEV_ID
  4001. * Bits 20:16
  4002. * Purpose: ID of the vdev to which this limit is applied
  4003. */
  4004. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  4005. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  4006. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  4007. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  4008. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  4009. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  4010. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  4011. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  4012. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  4013. do { \
  4014. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  4015. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  4016. } while (0)
  4017. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  4018. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  4019. HTT_AGGR_CFG_EX_VDEV_ID_S)
  4020. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  4021. do { \
  4022. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  4023. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  4024. } while (0)
  4025. /**
  4026. * @brief HTT WDI_IPA Config Message
  4027. *
  4028. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  4029. *
  4030. * @details
  4031. * The HTT WDI_IPA config message is created/sent by host at driver
  4032. * init time. It contains information about data structures used on
  4033. * WDI_IPA TX and RX path.
  4034. * TX CE ring is used for pushing packet metadata from IPA uC
  4035. * to WLAN FW
  4036. * TX Completion ring is used for generating TX completions from
  4037. * WLAN FW to IPA uC
  4038. * RX Indication ring is used for indicating RX packets from FW
  4039. * to IPA uC
  4040. * RX Ring2 is used as either completion ring or as second
  4041. * indication ring. when Ring2 is used as completion ring, IPA uC
  4042. * puts completed RX packet meta data to Ring2. when Ring2 is used
  4043. * as second indication ring, RX packets for LTE-WLAN aggregation are
  4044. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  4045. * indicated in RX Indication ring. Please see WDI_IPA specification
  4046. * for more details.
  4047. * |31 24|23 16|15 8|7 0|
  4048. * |----------------+----------------+----------------+----------------|
  4049. * | tx pkt pool size | Rsvd | msg_type |
  4050. * |-------------------------------------------------------------------|
  4051. * | tx comp ring base (bits 31:0) |
  4052. #if HTT_PADDR64
  4053. * | tx comp ring base (bits 63:32) |
  4054. #endif
  4055. * |-------------------------------------------------------------------|
  4056. * | tx comp ring size |
  4057. * |-------------------------------------------------------------------|
  4058. * | tx comp WR_IDX physical address (bits 31:0) |
  4059. #if HTT_PADDR64
  4060. * | tx comp WR_IDX physical address (bits 63:32) |
  4061. #endif
  4062. * |-------------------------------------------------------------------|
  4063. * | tx CE WR_IDX physical address (bits 31:0) |
  4064. #if HTT_PADDR64
  4065. * | tx CE WR_IDX physical address (bits 63:32) |
  4066. #endif
  4067. * |-------------------------------------------------------------------|
  4068. * | rx indication ring base (bits 31:0) |
  4069. #if HTT_PADDR64
  4070. * | rx indication ring base (bits 63:32) |
  4071. #endif
  4072. * |-------------------------------------------------------------------|
  4073. * | rx indication ring size |
  4074. * |-------------------------------------------------------------------|
  4075. * | rx ind RD_IDX physical address (bits 31:0) |
  4076. #if HTT_PADDR64
  4077. * | rx ind RD_IDX physical address (bits 63:32) |
  4078. #endif
  4079. * |-------------------------------------------------------------------|
  4080. * | rx ind WR_IDX physical address (bits 31:0) |
  4081. #if HTT_PADDR64
  4082. * | rx ind WR_IDX physical address (bits 63:32) |
  4083. #endif
  4084. * |-------------------------------------------------------------------|
  4085. * |-------------------------------------------------------------------|
  4086. * | rx ring2 base (bits 31:0) |
  4087. #if HTT_PADDR64
  4088. * | rx ring2 base (bits 63:32) |
  4089. #endif
  4090. * |-------------------------------------------------------------------|
  4091. * | rx ring2 size |
  4092. * |-------------------------------------------------------------------|
  4093. * | rx ring2 RD_IDX physical address (bits 31:0) |
  4094. #if HTT_PADDR64
  4095. * | rx ring2 RD_IDX physical address (bits 63:32) |
  4096. #endif
  4097. * |-------------------------------------------------------------------|
  4098. * | rx ring2 WR_IDX physical address (bits 31:0) |
  4099. #if HTT_PADDR64
  4100. * | rx ring2 WR_IDX physical address (bits 63:32) |
  4101. #endif
  4102. * |-------------------------------------------------------------------|
  4103. *
  4104. * Header fields:
  4105. * Header fields:
  4106. * - MSG_TYPE
  4107. * Bits 7:0
  4108. * Purpose: Identifies this as WDI_IPA config message
  4109. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  4110. * - TX_PKT_POOL_SIZE
  4111. * Bits 15:0
  4112. * Purpose: Total number of TX packet buffer pool allocated by Host for
  4113. * WDI_IPA TX path
  4114. * For systems using 32-bit format for bus addresses:
  4115. * - TX_COMP_RING_BASE_ADDR
  4116. * Bits 31:0
  4117. * Purpose: TX Completion Ring base address in DDR
  4118. * - TX_COMP_RING_SIZE
  4119. * Bits 31:0
  4120. * Purpose: TX Completion Ring size (must be power of 2)
  4121. * - TX_COMP_WR_IDX_ADDR
  4122. * Bits 31:0
  4123. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4124. * updates the Write Index for WDI_IPA TX completion ring
  4125. * - TX_CE_WR_IDX_ADDR
  4126. * Bits 31:0
  4127. * Purpose: DDR address where IPA uC
  4128. * updates the WR Index for TX CE ring
  4129. * (needed for fusion platforms)
  4130. * - RX_IND_RING_BASE_ADDR
  4131. * Bits 31:0
  4132. * Purpose: RX Indication Ring base address in DDR
  4133. * - RX_IND_RING_SIZE
  4134. * Bits 31:0
  4135. * Purpose: RX Indication Ring size
  4136. * - RX_IND_RD_IDX_ADDR
  4137. * Bits 31:0
  4138. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4139. * RX indication ring
  4140. * - RX_IND_WR_IDX_ADDR
  4141. * Bits 31:0
  4142. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4143. * updates the Write Index for WDI_IPA RX indication ring
  4144. * - RX_RING2_BASE_ADDR
  4145. * Bits 31:0
  4146. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4147. * - RX_RING2_SIZE
  4148. * Bits 31:0
  4149. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4150. * - RX_RING2_RD_IDX_ADDR
  4151. * Bits 31:0
  4152. * Purpose: If Second RX ring is Indication ring, DDR address where
  4153. * IPA uC updates the Read Index for Ring2.
  4154. * If Second RX ring is completion ring, this is NOT used
  4155. * - RX_RING2_WR_IDX_ADDR
  4156. * Bits 31:0
  4157. * Purpose: If Second RX ring is Indication ring, DDR address where
  4158. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4159. * If second RX ring is completion ring, DDR address where
  4160. * IPA uC updates the Write Index for Ring 2.
  4161. * For systems using 64-bit format for bus addresses:
  4162. * - TX_COMP_RING_BASE_ADDR_LO
  4163. * Bits 31:0
  4164. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4165. * - TX_COMP_RING_BASE_ADDR_HI
  4166. * Bits 31:0
  4167. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4168. * - TX_COMP_RING_SIZE
  4169. * Bits 31:0
  4170. * Purpose: TX Completion Ring size (must be power of 2)
  4171. * - TX_COMP_WR_IDX_ADDR_LO
  4172. * Bits 31:0
  4173. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4174. * Lower 4 bytes of DDR address where WIFI FW
  4175. * updates the Write Index for WDI_IPA TX completion ring
  4176. * - TX_COMP_WR_IDX_ADDR_HI
  4177. * Bits 31:0
  4178. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4179. * Higher 4 bytes of DDR address where WIFI FW
  4180. * updates the Write Index for WDI_IPA TX completion ring
  4181. * - TX_CE_WR_IDX_ADDR_LO
  4182. * Bits 31:0
  4183. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4184. * updates the WR Index for TX CE ring
  4185. * (needed for fusion platforms)
  4186. * - TX_CE_WR_IDX_ADDR_HI
  4187. * Bits 31:0
  4188. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4189. * updates the WR Index for TX CE ring
  4190. * (needed for fusion platforms)
  4191. * - RX_IND_RING_BASE_ADDR_LO
  4192. * Bits 31:0
  4193. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4194. * - RX_IND_RING_BASE_ADDR_HI
  4195. * Bits 31:0
  4196. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4197. * - RX_IND_RING_SIZE
  4198. * Bits 31:0
  4199. * Purpose: RX Indication Ring size
  4200. * - RX_IND_RD_IDX_ADDR_LO
  4201. * Bits 31:0
  4202. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4203. * for WDI_IPA RX indication ring
  4204. * - RX_IND_RD_IDX_ADDR_HI
  4205. * Bits 31:0
  4206. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4207. * for WDI_IPA RX indication ring
  4208. * - RX_IND_WR_IDX_ADDR_LO
  4209. * Bits 31:0
  4210. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4211. * Lower 4 bytes of DDR address where WIFI FW
  4212. * updates the Write Index for WDI_IPA RX indication ring
  4213. * - RX_IND_WR_IDX_ADDR_HI
  4214. * Bits 31:0
  4215. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4216. * Higher 4 bytes of DDR address where WIFI FW
  4217. * updates the Write Index for WDI_IPA RX indication ring
  4218. * - RX_RING2_BASE_ADDR_LO
  4219. * Bits 31:0
  4220. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4221. * - RX_RING2_BASE_ADDR_HI
  4222. * Bits 31:0
  4223. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4224. * - RX_RING2_SIZE
  4225. * Bits 31:0
  4226. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4227. * - RX_RING2_RD_IDX_ADDR_LO
  4228. * Bits 31:0
  4229. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4230. * DDR address where IPA uC updates the Read Index for Ring2.
  4231. * If Second RX ring is completion ring, this is NOT used
  4232. * - RX_RING2_RD_IDX_ADDR_HI
  4233. * Bits 31:0
  4234. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4235. * DDR address where IPA uC updates the Read Index for Ring2.
  4236. * If Second RX ring is completion ring, this is NOT used
  4237. * - RX_RING2_WR_IDX_ADDR_LO
  4238. * Bits 31:0
  4239. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4240. * DDR address where WIFI FW updates the Write Index
  4241. * for WDI_IPA RX ring2
  4242. * If second RX ring is completion ring, lower 4 bytes of
  4243. * DDR address where IPA uC updates the Write Index for Ring 2.
  4244. * - RX_RING2_WR_IDX_ADDR_HI
  4245. * Bits 31:0
  4246. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4247. * DDR address where WIFI FW updates the Write Index
  4248. * for WDI_IPA RX ring2
  4249. * If second RX ring is completion ring, higher 4 bytes of
  4250. * DDR address where IPA uC updates the Write Index for Ring 2.
  4251. */
  4252. #if HTT_PADDR64
  4253. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4254. #else
  4255. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4256. #endif
  4257. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4258. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4259. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4260. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4261. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4262. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4263. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4264. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4265. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4266. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4267. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4268. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4269. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4270. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4271. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4272. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4273. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4274. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4275. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4276. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4277. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4278. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4279. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4280. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4281. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4282. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4283. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4284. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4285. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4286. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4287. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4288. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4289. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4290. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4291. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4292. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4293. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4294. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4295. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4296. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4297. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4298. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4299. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4300. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4301. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4302. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4303. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4304. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4305. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4306. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4307. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4308. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4309. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4310. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4311. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4312. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4313. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4314. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4315. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4316. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4317. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4318. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4319. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4320. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4321. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4322. do { \
  4323. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4324. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4325. } while (0)
  4326. /* for systems using 32-bit format for bus addr */
  4327. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4328. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4329. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4330. do { \
  4331. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4332. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4333. } while (0)
  4334. /* for systems using 64-bit format for bus addr */
  4335. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4336. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4337. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4338. do { \
  4339. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4340. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4341. } while (0)
  4342. /* for systems using 64-bit format for bus addr */
  4343. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4344. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4345. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4346. do { \
  4347. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4348. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4349. } while (0)
  4350. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4351. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4352. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4353. do { \
  4354. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4355. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4356. } while (0)
  4357. /* for systems using 32-bit format for bus addr */
  4358. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4359. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4360. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4361. do { \
  4362. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4363. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4364. } while (0)
  4365. /* for systems using 64-bit format for bus addr */
  4366. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4367. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4368. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4369. do { \
  4370. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4371. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4372. } while (0)
  4373. /* for systems using 64-bit format for bus addr */
  4374. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4375. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4376. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4377. do { \
  4378. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4379. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4380. } while (0)
  4381. /* for systems using 32-bit format for bus addr */
  4382. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4383. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4384. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4385. do { \
  4386. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4387. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4388. } while (0)
  4389. /* for systems using 64-bit format for bus addr */
  4390. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4391. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4392. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4393. do { \
  4394. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4395. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4396. } while (0)
  4397. /* for systems using 64-bit format for bus addr */
  4398. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4399. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4400. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4401. do { \
  4402. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4403. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4404. } while (0)
  4405. /* for systems using 32-bit format for bus addr */
  4406. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4407. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4408. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4409. do { \
  4410. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4411. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4412. } while (0)
  4413. /* for systems using 64-bit format for bus addr */
  4414. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4415. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4416. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4417. do { \
  4418. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4419. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4420. } while (0)
  4421. /* for systems using 64-bit format for bus addr */
  4422. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4423. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4424. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4425. do { \
  4426. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4427. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4428. } while (0)
  4429. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4430. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4431. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4432. do { \
  4433. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4434. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4435. } while (0)
  4436. /* for systems using 32-bit format for bus addr */
  4437. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4438. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4439. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4440. do { \
  4441. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4442. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4443. } while (0)
  4444. /* for systems using 64-bit format for bus addr */
  4445. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4446. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4447. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4448. do { \
  4449. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4450. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4451. } while (0)
  4452. /* for systems using 64-bit format for bus addr */
  4453. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4454. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4455. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4456. do { \
  4457. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4458. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4459. } while (0)
  4460. /* for systems using 32-bit format for bus addr */
  4461. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4462. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4463. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4464. do { \
  4465. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4466. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4467. } while (0)
  4468. /* for systems using 64-bit format for bus addr */
  4469. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4470. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4471. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4472. do { \
  4473. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4474. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4475. } while (0)
  4476. /* for systems using 64-bit format for bus addr */
  4477. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4478. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4479. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4480. do { \
  4481. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4482. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4483. } while (0)
  4484. /* for systems using 32-bit format for bus addr */
  4485. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4486. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4487. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4488. do { \
  4489. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4490. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4491. } while (0)
  4492. /* for systems using 64-bit format for bus addr */
  4493. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4494. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4495. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4496. do { \
  4497. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4498. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4499. } while (0)
  4500. /* for systems using 64-bit format for bus addr */
  4501. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4502. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4503. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4504. do { \
  4505. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4506. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4507. } while (0)
  4508. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4509. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4510. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4511. do { \
  4512. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4513. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4514. } while (0)
  4515. /* for systems using 32-bit format for bus addr */
  4516. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4517. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4518. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4519. do { \
  4520. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4521. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4522. } while (0)
  4523. /* for systems using 64-bit format for bus addr */
  4524. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4525. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4526. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4527. do { \
  4528. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4529. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4530. } while (0)
  4531. /* for systems using 64-bit format for bus addr */
  4532. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4533. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4534. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4535. do { \
  4536. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4537. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4538. } while (0)
  4539. /* for systems using 32-bit format for bus addr */
  4540. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4541. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4542. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4543. do { \
  4544. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4545. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4546. } while (0)
  4547. /* for systems using 64-bit format for bus addr */
  4548. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4549. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4550. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4553. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4554. } while (0)
  4555. /* for systems using 64-bit format for bus addr */
  4556. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4557. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4558. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4559. do { \
  4560. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4561. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4562. } while (0)
  4563. /*
  4564. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4565. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4566. * addresses are stored in a XXX-bit field.
  4567. * This macro is used to define both htt_wdi_ipa_config32_t and
  4568. * htt_wdi_ipa_config64_t structs.
  4569. */
  4570. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4571. _paddr__tx_comp_ring_base_addr_, \
  4572. _paddr__tx_comp_wr_idx_addr_, \
  4573. _paddr__tx_ce_wr_idx_addr_, \
  4574. _paddr__rx_ind_ring_base_addr_, \
  4575. _paddr__rx_ind_rd_idx_addr_, \
  4576. _paddr__rx_ind_wr_idx_addr_, \
  4577. _paddr__rx_ring2_base_addr_,\
  4578. _paddr__rx_ring2_rd_idx_addr_,\
  4579. _paddr__rx_ring2_wr_idx_addr_) \
  4580. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4581. { \
  4582. /* DWORD 0: flags and meta-data */ \
  4583. A_UINT32 \
  4584. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4585. reserved: 8, \
  4586. tx_pkt_pool_size: 16;\
  4587. /* DWORD 1 */\
  4588. _paddr__tx_comp_ring_base_addr_;\
  4589. /* DWORD 2 (or 3)*/\
  4590. A_UINT32 tx_comp_ring_size;\
  4591. /* DWORD 3 (or 4)*/\
  4592. _paddr__tx_comp_wr_idx_addr_;\
  4593. /* DWORD 4 (or 6)*/\
  4594. _paddr__tx_ce_wr_idx_addr_;\
  4595. /* DWORD 5 (or 8)*/\
  4596. _paddr__rx_ind_ring_base_addr_;\
  4597. /* DWORD 6 (or 10)*/\
  4598. A_UINT32 rx_ind_ring_size;\
  4599. /* DWORD 7 (or 11)*/\
  4600. _paddr__rx_ind_rd_idx_addr_;\
  4601. /* DWORD 8 (or 13)*/\
  4602. _paddr__rx_ind_wr_idx_addr_;\
  4603. /* DWORD 9 (or 15)*/\
  4604. _paddr__rx_ring2_base_addr_;\
  4605. /* DWORD 10 (or 17) */\
  4606. A_UINT32 rx_ring2_size;\
  4607. /* DWORD 11 (or 18) */\
  4608. _paddr__rx_ring2_rd_idx_addr_;\
  4609. /* DWORD 12 (or 20) */\
  4610. _paddr__rx_ring2_wr_idx_addr_;\
  4611. } POSTPACK
  4612. /* define a htt_wdi_ipa_config32_t type */
  4613. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4614. /* define a htt_wdi_ipa_config64_t type */
  4615. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4616. #if HTT_PADDR64
  4617. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4618. #else
  4619. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4620. #endif
  4621. enum htt_wdi_ipa_op_code {
  4622. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4623. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4624. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4625. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4626. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4627. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4628. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4629. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4630. /* keep this last */
  4631. HTT_WDI_IPA_OPCODE_MAX
  4632. };
  4633. /**
  4634. * @brief HTT WDI_IPA Operation Request Message
  4635. *
  4636. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4637. *
  4638. * @details
  4639. * HTT WDI_IPA Operation Request message is sent by host
  4640. * to either suspend or resume WDI_IPA TX or RX path.
  4641. * |31 24|23 16|15 8|7 0|
  4642. * |----------------+----------------+----------------+----------------|
  4643. * | op_code | Rsvd | msg_type |
  4644. * |-------------------------------------------------------------------|
  4645. *
  4646. * Header fields:
  4647. * - MSG_TYPE
  4648. * Bits 7:0
  4649. * Purpose: Identifies this as WDI_IPA Operation Request message
  4650. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4651. * - OP_CODE
  4652. * Bits 31:16
  4653. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4654. * value: = enum htt_wdi_ipa_op_code
  4655. */
  4656. PREPACK struct htt_wdi_ipa_op_request_t
  4657. {
  4658. /* DWORD 0: flags and meta-data */
  4659. A_UINT32
  4660. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4661. reserved: 8,
  4662. op_code: 16;
  4663. } POSTPACK;
  4664. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4665. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4666. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4667. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4668. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4669. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4670. do { \
  4671. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4672. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4673. } while (0)
  4674. /*
  4675. * @brief host -> target HTT_MSI_SETUP message
  4676. *
  4677. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4678. *
  4679. * @details
  4680. * After target is booted up, host can send MSI setup message so that
  4681. * target sets up HW registers based on setup message.
  4682. *
  4683. * The message would appear as follows:
  4684. * |31 24|23 16|15|14 8|7 0|
  4685. * |---------------+-----------------+-----------------+-----------------|
  4686. * | reserved | msi_type | pdev_id | msg_type |
  4687. * |---------------------------------------------------------------------|
  4688. * | msi_addr_lo |
  4689. * |---------------------------------------------------------------------|
  4690. * | msi_addr_hi |
  4691. * |---------------------------------------------------------------------|
  4692. * | msi_data |
  4693. * |---------------------------------------------------------------------|
  4694. *
  4695. * The message is interpreted as follows:
  4696. * dword0 - b'0:7 - msg_type: This will be set to
  4697. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4698. * b'8:15 - pdev_id:
  4699. * 0 (for rings at SOC/UMAC level),
  4700. * 1/2/3 mac id (for rings at LMAC level)
  4701. * b'16:23 - msi_type: identify which msi registers need to be setup
  4702. * more details can be got from enum htt_msi_setup_type
  4703. * b'24:31 - reserved
  4704. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4705. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4706. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4707. */
  4708. PREPACK struct htt_msi_setup_t {
  4709. A_UINT32 msg_type: 8,
  4710. pdev_id: 8,
  4711. msi_type: 8,
  4712. reserved: 8;
  4713. A_UINT32 msi_addr_lo;
  4714. A_UINT32 msi_addr_hi;
  4715. A_UINT32 msi_data;
  4716. } POSTPACK;
  4717. enum htt_msi_setup_type {
  4718. HTT_PPDU_END_MSI_SETUP_TYPE,
  4719. /* Insert new types here*/
  4720. };
  4721. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4722. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4723. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4724. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4725. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4726. HTT_MSI_SETUP_PDEV_ID_S)
  4727. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4728. do { \
  4729. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4730. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4731. } while (0)
  4732. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4733. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4734. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4735. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4736. HTT_MSI_SETUP_MSI_TYPE_S)
  4737. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4738. do { \
  4739. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4740. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4741. } while (0)
  4742. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4743. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4744. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4745. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4746. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4747. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4748. do { \
  4749. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4750. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4751. } while (0)
  4752. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4753. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4754. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4755. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4756. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4757. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4758. do { \
  4759. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4760. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4761. } while (0)
  4762. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4763. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4764. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4765. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4766. HTT_MSI_SETUP_MSI_DATA_S)
  4767. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4768. do { \
  4769. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4770. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4771. } while (0)
  4772. /*
  4773. * @brief host -> target HTT_SRING_SETUP message
  4774. *
  4775. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4776. *
  4777. * @details
  4778. * After target is booted up, Host can send SRING setup message for
  4779. * each host facing LMAC SRING. Target setups up HW registers based
  4780. * on setup message and confirms back to Host if response_required is set.
  4781. * Host should wait for confirmation message before sending new SRING
  4782. * setup message
  4783. *
  4784. * The message would appear as follows:
  4785. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4786. * |--------------- +-----------------+-----------------+-----------------|
  4787. * | ring_type | ring_id | pdev_id | msg_type |
  4788. * |----------------------------------------------------------------------|
  4789. * | ring_base_addr_lo |
  4790. * |----------------------------------------------------------------------|
  4791. * | ring_base_addr_hi |
  4792. * |----------------------------------------------------------------------|
  4793. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4794. * |----------------------------------------------------------------------|
  4795. * | ring_head_offset32_remote_addr_lo |
  4796. * |----------------------------------------------------------------------|
  4797. * | ring_head_offset32_remote_addr_hi |
  4798. * |----------------------------------------------------------------------|
  4799. * | ring_tail_offset32_remote_addr_lo |
  4800. * |----------------------------------------------------------------------|
  4801. * | ring_tail_offset32_remote_addr_hi |
  4802. * |----------------------------------------------------------------------|
  4803. * | ring_msi_addr_lo |
  4804. * |----------------------------------------------------------------------|
  4805. * | ring_msi_addr_hi |
  4806. * |----------------------------------------------------------------------|
  4807. * | ring_msi_data |
  4808. * |----------------------------------------------------------------------|
  4809. * | intr_timer_th |IM| intr_batch_counter_th |
  4810. * |----------------------------------------------------------------------|
  4811. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4812. * |----------------------------------------------------------------------|
  4813. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4814. * |----------------------------------------------------------------------|
  4815. * Where
  4816. * IM = sw_intr_mode
  4817. * RR = response_required
  4818. * PTCF = prefetch_timer_cfg
  4819. * IP = IPA drop flag
  4820. *
  4821. * The message is interpreted as follows:
  4822. * dword0 - b'0:7 - msg_type: This will be set to
  4823. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4824. * b'8:15 - pdev_id:
  4825. * 0 (for rings at SOC/UMAC level),
  4826. * 1/2/3 mac id (for rings at LMAC level)
  4827. * b'16:23 - ring_id: identify which ring is to setup,
  4828. * more details can be got from enum htt_srng_ring_id
  4829. * b'24:31 - ring_type: identify type of host rings,
  4830. * more details can be got from enum htt_srng_ring_type
  4831. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4832. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4833. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4834. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4835. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4836. * SW_TO_HW_RING.
  4837. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4838. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4839. * Lower 32 bits of memory address of the remote variable
  4840. * storing the 4-byte word offset that identifies the head
  4841. * element within the ring.
  4842. * (The head offset variable has type A_UINT32.)
  4843. * Valid for HW_TO_SW and SW_TO_SW rings.
  4844. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4845. * Upper 32 bits of memory address of the remote variable
  4846. * storing the 4-byte word offset that identifies the head
  4847. * element within the ring.
  4848. * (The head offset variable has type A_UINT32.)
  4849. * Valid for HW_TO_SW and SW_TO_SW rings.
  4850. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4851. * Lower 32 bits of memory address of the remote variable
  4852. * storing the 4-byte word offset that identifies the tail
  4853. * element within the ring.
  4854. * (The tail offset variable has type A_UINT32.)
  4855. * Valid for HW_TO_SW and SW_TO_SW rings.
  4856. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4857. * Upper 32 bits of memory address of the remote variable
  4858. * storing the 4-byte word offset that identifies the tail
  4859. * element within the ring.
  4860. * (The tail offset variable has type A_UINT32.)
  4861. * Valid for HW_TO_SW and SW_TO_SW rings.
  4862. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4863. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4864. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4865. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4866. * dword10 - b'0:31 - ring_msi_data: MSI data
  4867. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4868. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4869. * dword11 - b'0:14 - intr_batch_counter_th:
  4870. * batch counter threshold is in units of 4-byte words.
  4871. * HW internally maintains and increments batch count.
  4872. * (see SRING spec for detail description).
  4873. * When batch count reaches threshold value, an interrupt
  4874. * is generated by HW.
  4875. * b'15 - sw_intr_mode:
  4876. * This configuration shall be static.
  4877. * Only programmed at power up.
  4878. * 0: generate pulse style sw interrupts
  4879. * 1: generate level style sw interrupts
  4880. * b'16:31 - intr_timer_th:
  4881. * The timer init value when timer is idle or is
  4882. * initialized to start downcounting.
  4883. * In 8us units (to cover a range of 0 to 524 ms)
  4884. * dword12 - b'0:15 - intr_low_threshold:
  4885. * Used only by Consumer ring to generate ring_sw_int_p.
  4886. * Ring entries low threshold water mark, that is used
  4887. * in combination with the interrupt timer as well as
  4888. * the the clearing of the level interrupt.
  4889. * b'16:18 - prefetch_timer_cfg:
  4890. * Used only by Consumer ring to set timer mode to
  4891. * support Application prefetch handling.
  4892. * The external tail offset/pointer will be updated
  4893. * at following intervals:
  4894. * 3'b000: (Prefetch feature disabled; used only for debug)
  4895. * 3'b001: 1 usec
  4896. * 3'b010: 4 usec
  4897. * 3'b011: 8 usec (default)
  4898. * 3'b100: 16 usec
  4899. * Others: Reserved
  4900. * b'19 - response_required:
  4901. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4902. * b'20 - ipa_drop_flag:
  4903. Indicates that host will config ipa drop threshold percentage
  4904. * b'21:31 - reserved: reserved for future use
  4905. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4906. * b'8:15 - ipa drop high threshold percentage:
  4907. * b'16:31 - Reserved
  4908. */
  4909. PREPACK struct htt_sring_setup_t {
  4910. A_UINT32 msg_type: 8,
  4911. pdev_id: 8,
  4912. ring_id: 8,
  4913. ring_type: 8;
  4914. A_UINT32 ring_base_addr_lo;
  4915. A_UINT32 ring_base_addr_hi;
  4916. A_UINT32 ring_size: 16,
  4917. ring_entry_size: 8,
  4918. ring_misc_cfg_flag: 8;
  4919. A_UINT32 ring_head_offset32_remote_addr_lo;
  4920. A_UINT32 ring_head_offset32_remote_addr_hi;
  4921. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4922. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4923. A_UINT32 ring_msi_addr_lo;
  4924. A_UINT32 ring_msi_addr_hi;
  4925. A_UINT32 ring_msi_data;
  4926. A_UINT32 intr_batch_counter_th: 15,
  4927. sw_intr_mode: 1,
  4928. intr_timer_th: 16;
  4929. A_UINT32 intr_low_threshold: 16,
  4930. prefetch_timer_cfg: 3,
  4931. response_required: 1,
  4932. ipa_drop_flag: 1,
  4933. reserved1: 11;
  4934. A_UINT32 ipa_drop_low_threshold: 8,
  4935. ipa_drop_high_threshold: 8,
  4936. reserved: 16;
  4937. } POSTPACK;
  4938. enum htt_srng_ring_type {
  4939. HTT_HW_TO_SW_RING = 0,
  4940. HTT_SW_TO_HW_RING,
  4941. HTT_SW_TO_SW_RING,
  4942. /* Insert new ring types above this line */
  4943. };
  4944. enum htt_srng_ring_id {
  4945. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4946. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4947. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4948. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4949. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4950. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4951. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4952. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4953. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4954. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4955. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4956. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4957. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4958. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4959. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4960. /* Add Other SRING which can't be directly configured by host software above this line */
  4961. };
  4962. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4963. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4964. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4965. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4966. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4967. HTT_SRING_SETUP_PDEV_ID_S)
  4968. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4969. do { \
  4970. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4971. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4972. } while (0)
  4973. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4974. #define HTT_SRING_SETUP_RING_ID_S 16
  4975. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4976. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4977. HTT_SRING_SETUP_RING_ID_S)
  4978. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4979. do { \
  4980. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4981. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4982. } while (0)
  4983. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4984. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4985. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4986. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4987. HTT_SRING_SETUP_RING_TYPE_S)
  4988. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4989. do { \
  4990. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4991. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4992. } while (0)
  4993. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4994. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4995. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4996. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4997. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4998. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4999. do { \
  5000. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  5001. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  5002. } while (0)
  5003. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  5004. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  5005. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  5006. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  5007. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  5008. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  5009. do { \
  5010. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  5011. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  5012. } while (0)
  5013. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  5014. #define HTT_SRING_SETUP_RING_SIZE_S 0
  5015. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  5016. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  5017. HTT_SRING_SETUP_RING_SIZE_S)
  5018. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  5019. do { \
  5020. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  5021. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  5022. } while (0)
  5023. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  5024. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  5025. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  5026. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  5027. HTT_SRING_SETUP_ENTRY_SIZE_S)
  5028. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  5029. do { \
  5030. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  5031. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  5032. } while (0)
  5033. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  5034. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  5035. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  5036. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  5037. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  5038. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  5039. do { \
  5040. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  5041. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  5042. } while (0)
  5043. /* This control bit is applicable to only Producer, which updates Ring ID field
  5044. * of each descriptor before pushing into the ring.
  5045. * 0: updates ring_id(default)
  5046. * 1: ring_id updating disabled */
  5047. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  5048. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  5049. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  5050. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  5051. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  5052. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  5053. do { \
  5054. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  5055. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  5056. } while (0)
  5057. /* This control bit is applicable to only Producer, which updates Loopcnt field
  5058. * of each descriptor before pushing into the ring.
  5059. * 0: updates Loopcnt(default)
  5060. * 1: Loopcnt updating disabled */
  5061. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  5062. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  5063. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  5064. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  5065. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  5066. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  5067. do { \
  5068. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  5069. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  5070. } while (0)
  5071. /* Secured access enable/disable bit. SRNG drives value of this register bit
  5072. * into security_id port of GXI/AXI. */
  5073. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  5074. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  5075. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  5076. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  5077. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  5078. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  5079. do { \
  5080. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  5081. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  5082. } while (0)
  5083. /* During MSI write operation, SRNG drives value of this register bit into
  5084. * swap bit of GXI/AXI. */
  5085. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  5086. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  5087. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  5088. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  5089. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  5090. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  5091. do { \
  5092. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  5093. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  5094. } while (0)
  5095. /* During Pointer write operation, SRNG drives value of this register bit into
  5096. * swap bit of GXI/AXI. */
  5097. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  5098. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  5099. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  5100. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  5101. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  5102. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  5103. do { \
  5104. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  5105. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  5106. } while (0)
  5107. /* During any data or TLV write operation, SRNG drives value of this register
  5108. * bit into swap bit of GXI/AXI. */
  5109. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  5110. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  5111. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  5112. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  5113. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  5114. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  5115. do { \
  5116. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  5117. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  5118. } while (0)
  5119. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5120. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5121. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5122. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5123. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5124. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5125. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5126. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5127. do { \
  5128. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5129. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5130. } while (0)
  5131. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5132. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5133. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5134. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5135. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5136. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5137. do { \
  5138. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5139. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5140. } while (0)
  5141. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5142. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5143. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5144. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5145. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5146. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5147. do { \
  5148. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5149. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5150. } while (0)
  5151. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5152. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5153. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5154. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5155. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5156. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5157. do { \
  5158. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5159. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5160. } while (0)
  5161. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5162. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5163. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5164. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5165. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5166. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5167. do { \
  5168. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5169. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5170. } while (0)
  5171. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5172. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5173. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5174. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5175. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5176. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5177. do { \
  5178. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5179. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5180. } while (0)
  5181. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5182. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5183. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5184. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5185. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5186. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5187. do { \
  5188. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5189. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5190. } while (0)
  5191. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5192. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5193. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5194. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5195. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5196. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5197. do { \
  5198. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5199. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5200. } while (0)
  5201. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5202. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5203. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5204. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5205. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5206. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5207. do { \
  5208. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5209. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5210. } while (0)
  5211. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5212. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5213. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5214. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5215. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5216. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5217. do { \
  5218. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5219. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5220. } while (0)
  5221. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5222. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5223. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5224. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5225. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5226. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5227. do { \
  5228. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5229. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5230. } while (0)
  5231. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5232. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5233. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5234. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5235. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5236. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5237. do { \
  5238. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5239. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5240. } while (0)
  5241. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5242. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5243. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5244. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5245. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5246. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5247. do { \
  5248. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5249. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5250. } while (0)
  5251. /**
  5252. * @brief host -> target RX ring selection config message
  5253. *
  5254. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5255. *
  5256. * @details
  5257. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5258. * configure RXDMA rings.
  5259. * The configuration is per ring based and includes both packet subtypes
  5260. * and PPDU/MPDU TLVs.
  5261. *
  5262. * The message would appear as follows:
  5263. *
  5264. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5265. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5266. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5267. * |-----------------------+-----+-----+--------------------------------|
  5268. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5269. * |--------------------------------------------------------------------|
  5270. * | packet_type_enable_flags_0 |
  5271. * |--------------------------------------------------------------------|
  5272. * | packet_type_enable_flags_1 |
  5273. * |--------------------------------------------------------------------|
  5274. * | packet_type_enable_flags_2 |
  5275. * |--------------------------------------------------------------------|
  5276. * | packet_type_enable_flags_3 |
  5277. * |--------------------------------------------------------------------|
  5278. * | tlv_filter_in_flags |
  5279. * |-----------------------------------+--------------------------------|
  5280. * | rx_header_offset | rx_packet_offset |
  5281. * |-----------------------------------+--------------------------------|
  5282. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5283. * |-----------------------------------+--------------------------------|
  5284. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5285. * |-----------------------------------+--------------------------------|
  5286. * | rsvd3 | rx_attention_offset |
  5287. * |--------------------------------------------------------------------|
  5288. * | rsvd4 | mo| fp| rx_drop_threshold |
  5289. * | |ndp|ndp| |
  5290. * |--------------------------------------------------------------------|
  5291. * Where:
  5292. * PS = pkt_swap
  5293. * SS = status_swap
  5294. * OV = rx_offsets_valid
  5295. * DT = drop_thresh_valid
  5296. * CLM = config_length_mgmt
  5297. * CLC = config_length_ctrl
  5298. * CLD = config_length_data
  5299. * RXHDL = rx_hdr_len
  5300. * RX = rxpcu_filter_enable_flag
  5301. * The message is interpreted as follows:
  5302. * dword0 - b'0:7 - msg_type: This will be set to
  5303. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5304. * b'8:15 - pdev_id:
  5305. * 0 (for rings at SOC/UMAC level),
  5306. * 1/2/3 mac id (for rings at LMAC level)
  5307. * b'16:23 - ring_id : Identify the ring to configure.
  5308. * More details can be got from enum htt_srng_ring_id
  5309. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5310. * BUF_RING_CFG_0 defs within HW .h files,
  5311. * e.g. wmac_top_reg_seq_hwioreg.h
  5312. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5313. * BUF_RING_CFG_0 defs within HW .h files,
  5314. * e.g. wmac_top_reg_seq_hwioreg.h
  5315. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5316. * configuration fields are valid
  5317. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5318. * rx_drop_threshold field is valid
  5319. * b'28 - rx_mon_global_en: Enable/Disable global register
  5320. 8 configuration in Rx monitor module.
  5321. * b'29:31 - rsvd1: reserved for future use
  5322. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5323. * in byte units.
  5324. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5325. * b'16:18 - config_length_mgmt (MGMT):
  5326. * Represents the length of mpdu bytes for mgmt pkt.
  5327. * valid values:
  5328. * 001 - 64bytes
  5329. * 010 - 128bytes
  5330. * 100 - 256bytes
  5331. * 111 - Full mpdu bytes
  5332. * b'19:21 - config_length_ctrl (CTRL):
  5333. * Represents the length of mpdu bytes for ctrl pkt.
  5334. * valid values:
  5335. * 001 - 64bytes
  5336. * 010 - 128bytes
  5337. * 100 - 256bytes
  5338. * 111 - Full mpdu bytes
  5339. * b'22:24 - config_length_data (DATA):
  5340. * Represents the length of mpdu bytes for data pkt.
  5341. * valid values:
  5342. * 001 - 64bytes
  5343. * 010 - 128bytes
  5344. * 100 - 256bytes
  5345. * 111 - Full mpdu bytes
  5346. * b'25:26 - rx_hdr_len:
  5347. * Specifies the number of bytes of recvd packet to copy
  5348. * into the rx_hdr tlv.
  5349. * supported values for now by host:
  5350. * 01 - 64bytes
  5351. * 10 - 128bytes
  5352. * 11 - 256bytes
  5353. * default - 128 bytes
  5354. * b'27 - rxpcu_filter_enable_flag
  5355. * For Scan Radio Host CPU utilization is very high.
  5356. * In order to reduce CPU utilization we need to filter out
  5357. * certain configured MAC frames.
  5358. * To filter out configured MAC address frames, RxPCU should
  5359. * be zero which means allow all frames for MD at RxOLE
  5360. * host wil fiter out frames.
  5361. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5362. * b'28:31 - rsvd2: Reserved for future use
  5363. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5364. * Enable MGMT packet from 0b0000 to 0b1001
  5365. * bits from low to high: FP, MD, MO - 3 bits
  5366. * FP: Filter_Pass
  5367. * MD: Monitor_Direct
  5368. * MO: Monitor_Other
  5369. * 10 mgmt subtypes * 3 bits -> 30 bits
  5370. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5371. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5372. * Enable MGMT packet from 0b1010 to 0b1111
  5373. * bits from low to high: FP, MD, MO - 3 bits
  5374. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5375. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5376. * Enable CTRL packet from 0b0000 to 0b1001
  5377. * bits from low to high: FP, MD, MO - 3 bits
  5378. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5379. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5380. * Enable CTRL packet from 0b1010 to 0b1111,
  5381. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5382. * bits from low to high: FP, MD, MO - 3 bits
  5383. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5384. * dword6 - b'0:31 - tlv_filter_in_flags:
  5385. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5386. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5387. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5388. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5389. * A value of 0 will be considered as ignore this config.
  5390. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5391. * e.g. wmac_top_reg_seq_hwioreg.h
  5392. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5393. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5394. * A value of 0 will be considered as ignore this config.
  5395. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5396. * e.g. wmac_top_reg_seq_hwioreg.h
  5397. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5398. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5399. * A value of 0 will be considered as ignore this config.
  5400. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5401. * e.g. wmac_top_reg_seq_hwioreg.h
  5402. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5403. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5404. * A value of 0 will be considered as ignore this config.
  5405. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5406. * e.g. wmac_top_reg_seq_hwioreg.h
  5407. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5408. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5409. * A value of 0 will be considered as ignore this config.
  5410. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5411. * e.g. wmac_top_reg_seq_hwioreg.h
  5412. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5413. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5414. * A value of 0 will be considered as ignore this config.
  5415. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5416. * e.g. wmac_top_reg_seq_hwioreg.h
  5417. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5418. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5419. * A value of 0 will be considered as ignore this config.
  5420. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5421. * e.g. wmac_top_reg_seq_hwioreg.h
  5422. * - b'16:31 - rsvd3 for future use
  5423. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5424. * to source rings. Consumer drops packets if the available
  5425. * words in the ring falls below the configured threshold
  5426. * value.
  5427. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5428. * by host. 1 -> subscribed
  5429. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5430. * by host. 1 -> subscribed
  5431. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5432. * subscribed by host. 1 -> subscribed
  5433. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5434. * selection for the FP PHY ERR status tlv.
  5435. * 0 - wbm2rxdma_buf_source_ring
  5436. * 1 - fw2rxdma_buf_source_ring
  5437. * 2 - sw2rxdma_buf_source_ring
  5438. * 3 - no_buffer_ring
  5439. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5440. * selection for the FP PHY ERR status tlv.
  5441. * 0 - rxdma_release_ring
  5442. * 1 - rxdma2fw_ring
  5443. * 2 - rxdma2sw_ring
  5444. * 3 - rxdma2reo_ring
  5445. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5446. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5447. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5448. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5449. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5450. * 0: MSDU level logging
  5451. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5452. * 0: MSDU level logging
  5453. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5454. * 0: MSDU level logging
  5455. * - b'23 - word_mask_compaction: enable/disable word mask for
  5456. * mpdu/msdu start/end tlvs
  5457. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5458. * manager override
  5459. * - b'25:28 - rbm_override_val: return buffer manager override value
  5460. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5461. * which have to be posted to host from phy.
  5462. * Corresponding to errors defined in
  5463. * phyrx_abort_request_reason enums 0 to 31.
  5464. * Refer to RXPCU register definition header files for the
  5465. * phyrx_abort_request_reason enum definition.
  5466. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5467. * errors which have to be posted to host from phy.
  5468. * Corresponding to errors defined in
  5469. * phyrx_abort_request_reason enums 32 to 63.
  5470. * Refer to RXPCU register definition header files for the
  5471. * phyrx_abort_request_reason enum definition.
  5472. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5473. * applicable if word mask enabled
  5474. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5475. * applicable if word mask enabled
  5476. * - b'19:31 - rsvd7
  5477. * dword15- b'0:16 - rx_msdu_end_word_mask
  5478. * - b'17:31 - rsvd5
  5479. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5480. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5481. * buffer
  5482. * 1: RX_PKT TLV logging at specified offset for the
  5483. * subsequent buffer
  5484. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5485. */
  5486. PREPACK struct htt_rx_ring_selection_cfg_t {
  5487. A_UINT32 msg_type: 8,
  5488. pdev_id: 8,
  5489. ring_id: 8,
  5490. status_swap: 1,
  5491. pkt_swap: 1,
  5492. rx_offsets_valid: 1,
  5493. drop_thresh_valid: 1,
  5494. rx_mon_global_en: 1,
  5495. rsvd1: 3;
  5496. A_UINT32 ring_buffer_size: 16,
  5497. config_length_mgmt:3,
  5498. config_length_ctrl:3,
  5499. config_length_data:3,
  5500. rx_hdr_len: 2,
  5501. rxpcu_filter_enable_flag:1,
  5502. rsvd2: 4;
  5503. A_UINT32 packet_type_enable_flags_0;
  5504. A_UINT32 packet_type_enable_flags_1;
  5505. A_UINT32 packet_type_enable_flags_2;
  5506. A_UINT32 packet_type_enable_flags_3;
  5507. A_UINT32 tlv_filter_in_flags;
  5508. A_UINT32 rx_packet_offset: 16,
  5509. rx_header_offset: 16;
  5510. A_UINT32 rx_mpdu_end_offset: 16,
  5511. rx_mpdu_start_offset: 16;
  5512. A_UINT32 rx_msdu_end_offset: 16,
  5513. rx_msdu_start_offset: 16;
  5514. A_UINT32 rx_attn_offset: 16,
  5515. rsvd3: 16;
  5516. A_UINT32 rx_drop_threshold: 10,
  5517. fp_ndp: 1,
  5518. mo_ndp: 1,
  5519. fp_phy_err: 1,
  5520. fp_phy_err_buf_src: 2,
  5521. fp_phy_err_buf_dest: 2,
  5522. pkt_type_enable_msdu_or_mpdu_logging:3,
  5523. dma_mpdu_mgmt: 1,
  5524. dma_mpdu_ctrl: 1,
  5525. dma_mpdu_data: 1,
  5526. word_mask_compaction_enable:1,
  5527. rbm_override_enable: 1,
  5528. rbm_override_val: 4,
  5529. rsvd4: 3;
  5530. A_UINT32 phy_err_mask;
  5531. A_UINT32 phy_err_mask_cont;
  5532. A_UINT32 rx_mpdu_start_word_mask:16,
  5533. rx_mpdu_end_word_mask: 3,
  5534. rsvd7: 13;
  5535. A_UINT32 rx_msdu_end_word_mask: 17,
  5536. rsvd5: 15;
  5537. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5538. rx_pkt_tlv_offset: 15,
  5539. rsvd6: 16;
  5540. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5541. rx_mpdu_end_word_mask_v2: 8,
  5542. rsvd8: 4;
  5543. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5544. rsvd9: 12;
  5545. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5546. rsvd10: 12;
  5547. A_UINT32 packet_type_enable_fpmo_flags0;
  5548. A_UINT32 packet_type_enable_fpmo_flags1;
  5549. } POSTPACK;
  5550. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5551. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5552. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5553. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5554. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5555. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5556. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5557. do { \
  5558. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5559. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5560. } while (0)
  5561. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5562. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5563. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5564. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5565. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5566. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5567. do { \
  5568. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5569. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5570. } while (0)
  5571. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5572. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5573. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5574. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5575. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5576. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5577. do { \
  5578. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5579. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5580. } while (0)
  5581. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5582. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5583. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5584. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5585. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5586. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5587. do { \
  5588. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5589. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5590. } while (0)
  5591. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5592. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5593. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5594. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5595. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5596. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5597. do { \
  5598. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5599. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5600. } while (0)
  5601. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5602. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5603. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5604. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5605. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5606. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5607. do { \
  5608. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5609. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5610. } while (0)
  5611. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5612. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5613. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5614. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5615. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5616. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5617. do { \
  5618. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5619. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5620. } while (0)
  5621. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5622. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5623. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5624. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5625. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5626. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5629. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5630. } while (0)
  5631. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5632. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5633. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5634. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5635. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5636. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5640. } while (0)
  5641. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5642. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5643. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5644. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5645. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5646. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5647. do { \
  5648. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5649. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5650. } while (0)
  5651. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5652. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5653. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5654. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5655. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5656. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5657. do { \
  5658. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5659. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5660. } while (0)
  5661. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5662. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5664. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5665. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5666. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5669. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5670. } while(0)
  5671. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5672. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5673. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5674. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5675. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5676. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5677. do { \
  5678. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5679. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5680. } while(0)
  5681. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5682. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5683. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5684. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5685. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5686. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5687. do { \
  5688. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5689. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5690. } while (0)
  5691. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5692. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5693. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5694. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5695. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5696. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5699. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5700. } while (0)
  5701. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5702. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5703. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5704. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5705. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5706. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5707. do { \
  5708. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5709. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5710. } while (0)
  5711. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5712. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5713. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5714. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5715. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5716. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5717. do { \
  5718. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5719. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5720. } while (0)
  5721. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5722. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5723. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5724. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5725. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5726. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5729. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5730. } while (0)
  5731. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5732. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5733. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5734. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5735. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5736. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5737. do { \
  5738. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5739. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5740. } while (0)
  5741. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5742. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5743. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5744. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5745. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5746. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5750. } while (0)
  5751. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5752. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5753. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5754. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5755. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5756. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5757. do { \
  5758. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5759. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5760. } while (0)
  5761. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5762. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5763. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5764. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5765. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5766. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5767. do { \
  5768. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5769. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5770. } while (0)
  5771. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5772. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5773. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5774. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5775. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5776. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5777. do { \
  5778. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5779. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5780. } while (0)
  5781. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5782. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5783. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5784. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5785. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5786. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5787. do { \
  5788. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5789. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5790. } while (0)
  5791. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5792. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5793. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5794. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5795. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5796. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5797. do { \
  5798. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5799. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5800. } while (0)
  5801. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5802. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5803. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5804. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5805. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5806. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5807. do { \
  5808. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5809. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5810. } while (0)
  5811. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5812. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5813. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5814. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5815. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5816. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5817. do { \
  5818. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5819. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5820. } while (0)
  5821. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5822. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5823. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5824. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5825. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5826. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5827. do { \
  5828. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5829. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5830. } while (0)
  5831. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5832. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5833. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5834. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5835. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5836. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5837. do { \
  5838. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5839. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5840. } while (0)
  5841. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5842. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5843. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5844. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5845. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5846. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5847. do { \
  5848. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5849. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5850. } while (0)
  5851. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5852. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5853. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5854. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5855. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5856. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5857. do { \
  5858. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5859. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5860. } while (0)
  5861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5864. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5865. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5867. do { \
  5868. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5869. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5870. } while (0)
  5871. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5872. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5873. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5874. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5875. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5876. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5877. do { \
  5878. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5879. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5880. } while (0)
  5881. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5882. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5883. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5884. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5885. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5886. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5887. do { \
  5888. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5889. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5890. } while (0)
  5891. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5892. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5893. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5894. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5895. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5896. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5897. do { \
  5898. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5899. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5900. } while (0)
  5901. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5902. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5903. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5904. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5905. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5906. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5907. do { \
  5908. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5909. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5910. } while (0)
  5911. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5912. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5913. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5914. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5915. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5916. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5917. do { \
  5918. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5919. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5920. } while (0)
  5921. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5922. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5923. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5924. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5925. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5926. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5927. do { \
  5928. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5929. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5930. } while (0)
  5931. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5932. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5933. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5934. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5935. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5936. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5937. do { \
  5938. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5939. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5940. } while (0)
  5941. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5942. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5943. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5944. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5945. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5946. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5947. do { \
  5948. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5949. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5950. } while (0)
  5951. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5952. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5953. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5954. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5955. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5956. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5957. do { \
  5958. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5959. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5960. } while (0)
  5961. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5962. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5963. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5964. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5965. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5966. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5967. do { \
  5968. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5969. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5970. } while (0)
  5971. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5972. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5973. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5974. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5975. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5976. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5977. do { \
  5978. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5979. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5980. } while (0)
  5981. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5982. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5983. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5984. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5985. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5986. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5987. do { \
  5988. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5989. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5990. } while (0)
  5991. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5992. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5993. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5994. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5995. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5996. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5997. do { \
  5998. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5999. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  6000. } while (0)
  6001. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  6002. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  6003. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  6004. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  6005. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  6006. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  6007. do { \
  6008. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  6009. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  6010. } while (0)
  6011. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  6012. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  6013. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  6014. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  6015. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  6016. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  6017. do { \
  6018. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  6019. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  6020. } while (0)
  6021. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  6022. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  6023. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  6024. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  6025. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  6026. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  6027. do { \
  6028. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  6029. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  6030. } while (0)
  6031. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  6032. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  6033. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  6034. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  6035. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  6036. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  6037. do { \
  6038. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  6039. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  6040. } while (0)
  6041. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  6042. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  6043. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  6044. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  6045. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  6046. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  6047. do { \
  6048. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  6049. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  6050. } while (0)
  6051. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  6052. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  6053. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  6054. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  6055. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  6056. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  6057. do { \
  6058. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  6059. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  6060. } while (0)
  6061. /*
  6062. * Subtype based MGMT frames enable bits.
  6063. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  6064. */
  6065. /* association request */
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  6072. /* association response */
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  6079. /* Reassociation request */
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  6086. /* Reassociation response */
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  6093. /* Probe request */
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  6100. /* Probe response */
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  6107. /* Timing Advertisement */
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  6114. /* Reserved */
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6121. /* Beacon */
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6128. /* ATIM */
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6135. /* Disassociation */
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6142. /* Authentication */
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6149. /* Deauthentication */
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6156. /* Action */
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6163. /* Action No Ack */
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6170. /* Reserved */
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6177. /*
  6178. * Subtype based CTRL frames enable bits.
  6179. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6180. */
  6181. /* Reserved */
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6188. /* Reserved */
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6195. /* Reserved */
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6202. /* Reserved */
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6209. /* Reserved */
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6216. /* Reserved */
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6219. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6223. /* Reserved */
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6226. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6230. /* Control Wrapper */
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6233. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6237. /* Block Ack Request */
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6240. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6241. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6244. /* Block Ack*/
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6251. /* PS-POLL */
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6258. /* RTS */
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6261. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6265. /* CTS */
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6272. /* ACK */
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6274. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6275. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6276. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6279. /* CF-END */
  6280. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6281. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6282. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6283. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6284. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6285. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6286. /* CF-END + CF-ACK */
  6287. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6288. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6289. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6290. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6291. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6292. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6293. /* Multicast data */
  6294. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6295. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6296. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6297. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6298. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6299. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6300. /* Unicast data */
  6301. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6302. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6303. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6304. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6305. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6306. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6307. /* NULL data */
  6308. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6309. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6310. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6311. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6312. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6313. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6314. /* FPMO mode flags */
  6315. /* MGMT */
  6316. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6317. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6318. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6319. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6320. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6321. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6322. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6323. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6324. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6325. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6326. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6327. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6328. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6329. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6330. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6331. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6332. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6333. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6334. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6335. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6336. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6337. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6338. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6339. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6340. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6341. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6342. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6343. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6344. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6345. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6346. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6347. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6348. /* CTRL */
  6349. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6350. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6351. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6352. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6353. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6354. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6355. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6356. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6357. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6358. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6359. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6360. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6361. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6362. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6363. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6364. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6365. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6366. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6367. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6368. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6369. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6370. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6371. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6372. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6373. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6374. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6375. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6376. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6377. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6378. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6379. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6380. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6381. /* DATA */
  6382. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6383. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6384. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6385. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6386. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6387. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6388. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6389. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6390. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6391. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6392. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6393. do { \
  6394. HTT_CHECK_SET_VAL(httsym, value); \
  6395. (word) |= (value) << httsym##_S; \
  6396. } while (0)
  6397. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6398. (((word) & httsym##_M) >> httsym##_S)
  6399. #define htt_rx_ring_pkt_enable_subtype_set( \
  6400. word, flag, mode, type, subtype, val) \
  6401. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6402. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6403. #define htt_rx_ring_pkt_enable_subtype_get( \
  6404. word, flag, mode, type, subtype) \
  6405. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6406. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6407. /* Definition to filter in TLVs */
  6408. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6409. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6410. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6411. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6412. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6413. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6414. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6415. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6416. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6417. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6418. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6419. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6420. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6421. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6422. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6423. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6424. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6425. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6426. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6427. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6428. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6429. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6430. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6431. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6432. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6433. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6434. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6435. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6436. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6437. do { \
  6438. HTT_CHECK_SET_VAL(httsym, enable); \
  6439. (word) |= (enable) << httsym##_S; \
  6440. } while (0)
  6441. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6442. (((word) & httsym##_M) >> httsym##_S)
  6443. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6444. HTT_RX_RING_TLV_ENABLE_SET( \
  6445. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6446. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6447. HTT_RX_RING_TLV_ENABLE_GET( \
  6448. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6449. /**
  6450. * @brief host -> target TX monitor config message
  6451. *
  6452. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6453. *
  6454. * @details
  6455. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6456. * configure RXDMA rings.
  6457. * The configuration is per ring based and includes both packet types
  6458. * and PPDU/MPDU TLVs.
  6459. *
  6460. * The message would appear as follows:
  6461. *
  6462. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6463. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6464. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6465. * |-----------+--------+--------+-----+------------------------------------|
  6466. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6467. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6468. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6469. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6470. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6471. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6472. * |------------------------------------------------------------------------|
  6473. * | tlv_filter_mask_in0 |
  6474. * |------------------------------------------------------------------------|
  6475. * | tlv_filter_mask_in1 |
  6476. * |------------------------------------------------------------------------|
  6477. * | tlv_filter_mask_in2 |
  6478. * |------------------------------------------------------------------------|
  6479. * | tlv_filter_mask_in3 |
  6480. * |-----------------+-----------------+---------------------+--------------|
  6481. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6482. * |------------------------------------------------------------------------|
  6483. * | pcu_ppdu_setup_word_mask |
  6484. * |--------------------+--+--+--+-----+---------------------+--------------|
  6485. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6486. * |------------------------------------------------------------------------|
  6487. *
  6488. * Where:
  6489. * PS = pkt_swap
  6490. * SS = status_swap
  6491. * The message is interpreted as follows:
  6492. * dword0 - b'0:7 - msg_type: This will be set to
  6493. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6494. * b'8:15 - pdev_id:
  6495. * 0 (for rings at SOC level),
  6496. * 1/2/3 mac id (for rings at LMAC level)
  6497. * b'16:23 - ring_id : Identify the ring to configure.
  6498. * More details can be got from enum htt_srng_ring_id
  6499. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6500. * BUF_RING_CFG_0 defs within HW .h files,
  6501. * e.g. wmac_top_reg_seq_hwioreg.h
  6502. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6503. * BUF_RING_CFG_0 defs within HW .h files,
  6504. * e.g. wmac_top_reg_seq_hwioreg.h
  6505. * b'26 - tx_mon_global_en: Enable/Disable global register
  6506. * configuration in Tx monitor module.
  6507. * b'27:31 - rsvd1: reserved for future use
  6508. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6509. * in byte units.
  6510. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6511. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6512. * 64, 128, 256.
  6513. * If all 3 bits are set config length is > 256.
  6514. * if val is '0', then ignore this field.
  6515. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6516. * 64, 128, 256.
  6517. * If all 3 bits are set config length is > 256.
  6518. * if val is '0', then ignore this field.
  6519. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6520. * 64, 128, 256.
  6521. * If all 3 bits are set config length is > 256.
  6522. * If val is '0', then ignore this field.
  6523. * - b'25:31 - rsvd2: Reserved for future use
  6524. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6525. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6526. * If packet_type_enable_flags is '1' for MGMT type,
  6527. * monitor will ignore this bit and allow this TLV.
  6528. * If packet_type_enable_flags is '0' for MGMT type,
  6529. * monitor will use this bit to enable/disable logging
  6530. * of this TLV.
  6531. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6532. * If packet_type_enable_flags is '1' for CTRL type,
  6533. * monitor will ignore this bit and allow this TLV.
  6534. * If packet_type_enable_flags is '0' for CTRL type,
  6535. * monitor will use this bit to enable/disable logging
  6536. * of this TLV.
  6537. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6538. * If packet_type_enable_flags is '1' for DATA type,
  6539. * monitor will ignore this bit and allow this TLV.
  6540. * If packet_type_enable_flags is '0' for DATA type,
  6541. * monitor will use this bit to enable/disable logging
  6542. * of this TLV.
  6543. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6544. * If packet_type_enable_flags is '1' for MGMT type,
  6545. * monitor will ignore this bit and allow this TLV.
  6546. * If packet_type_enable_flags is '0' for MGMT type,
  6547. * monitor will use this bit to enable/disable logging
  6548. * of this TLV.
  6549. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6550. * If packet_type_enable_flags is '1' for CTRL type,
  6551. * monitor will ignore this bit and allow this TLV.
  6552. * If packet_type_enable_flags is '0' for CTRL type,
  6553. * monitor will use this bit to enable/disable logging
  6554. * of this TLV.
  6555. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6556. * If packet_type_enable_flags is '1' for DATA type,
  6557. * monitor will ignore this bit and allow this TLV.
  6558. * If packet_type_enable_flags is '0' for DATA type,
  6559. * monitor will use this bit to enable/disable logging
  6560. * of this TLV.
  6561. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6562. * If packet_type_enable_flags is '1' for MGMT type,
  6563. * monitor will ignore this bit and allow this TLV.
  6564. * If packet_type_enable_flags is '0' for MGMT type,
  6565. * monitor will use this bit to enable/disable logging
  6566. * of this TLV.
  6567. * If filter_in_TX_MPDU_START = 1 it is recommended
  6568. * to set this bit.
  6569. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6570. * If packet_type_enable_flags is '1' for CTRL type,
  6571. * monitor will ignore this bit and allow this TLV.
  6572. * If packet_type_enable_flags is '0' for CTRL type,
  6573. * monitor will use this bit to enable/disable logging
  6574. * of this TLV.
  6575. * If filter_in_TX_MPDU_START = 1 it is recommended
  6576. * to set this bit.
  6577. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6578. * If packet_type_enable_flags is '1' for DATA type,
  6579. * monitor will ignore this bit and allow this TLV.
  6580. * If packet_type_enable_flags is '0' for DATA type,
  6581. * monitor will use this bit to enable/disable logging
  6582. * of this TLV.
  6583. * If filter_in_TX_MPDU_START = 1 it is recommended
  6584. * to set this bit.
  6585. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6586. * If packet_type_enable_flags is '1' for MGMT type,
  6587. * monitor will ignore this bit and allow this TLV.
  6588. * If packet_type_enable_flags is '0' for MGMT type,
  6589. * monitor will use this bit to enable/disable logging
  6590. * of this TLV.
  6591. * If filter_in_TX_MSDU_START = 1 it is recommended
  6592. * to set this bit.
  6593. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6594. * If packet_type_enable_flags is '1' for CTRL type,
  6595. * monitor will ignore this bit and allow this TLV.
  6596. * If packet_type_enable_flags is '0' for CTRL type,
  6597. * monitor will use this bit to enable/disable logging
  6598. * of this TLV.
  6599. * If filter_in_TX_MSDU_START = 1 it is recommended
  6600. * to set this bit.
  6601. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6602. * If packet_type_enable_flags is '1' for DATA type,
  6603. * monitor will ignore this bit and allow this TLV.
  6604. * If packet_type_enable_flags is '0' for DATA type,
  6605. * monitor will use this bit to enable/disable logging
  6606. * of this TLV.
  6607. * If filter_in_TX_MSDU_START = 1 it is recommended
  6608. * to set this bit.
  6609. * b'15:31 - rsvd3: Reserved for future use
  6610. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6611. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6612. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6613. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6614. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6615. * - b'8:15 - tx_peer_entry_word_mask:
  6616. * - b'16:23 - tx_queue_ext_word_mask:
  6617. * - b'24:31 - tx_msdu_start_word_mask:
  6618. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6619. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6620. * - b'8:15 - rxpcu_user_setup_word_mask:
  6621. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6622. * MGMT, CTRL, DATA
  6623. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6624. * 0 -> MSDU level logging is enabled
  6625. * (valid only if bit is set in
  6626. * pkt_type_enable_msdu_or_mpdu_logging)
  6627. * 1 -> MPDU level logging is enabled
  6628. * (valid only if bit is set in
  6629. * pkt_type_enable_msdu_or_mpdu_logging)
  6630. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6631. * 0 -> MSDU level logging is enabled
  6632. * (valid only if bit is set in
  6633. * pkt_type_enable_msdu_or_mpdu_logging)
  6634. * 1 -> MPDU level logging is enabled
  6635. * (valid only if bit is set in
  6636. * pkt_type_enable_msdu_or_mpdu_logging)
  6637. * - b'21 - dma_mpdu_data(D) : For DATA
  6638. * 0 -> MSDU level logging is enabled
  6639. * (valid only if bit is set in
  6640. * pkt_type_enable_msdu_or_mpdu_logging)
  6641. * 1 -> MPDU level logging is enabled
  6642. * (valid only if bit is set in
  6643. * pkt_type_enable_msdu_or_mpdu_logging)
  6644. * - b'22:31 - rsvd4 for future use
  6645. */
  6646. PREPACK struct htt_tx_monitor_cfg_t {
  6647. A_UINT32 msg_type: 8,
  6648. pdev_id: 8,
  6649. ring_id: 8,
  6650. status_swap: 1,
  6651. pkt_swap: 1,
  6652. tx_mon_global_en: 1,
  6653. rsvd1: 5;
  6654. A_UINT32 ring_buffer_size: 16,
  6655. config_length_mgmt: 3,
  6656. config_length_ctrl: 3,
  6657. config_length_data: 3,
  6658. rsvd2: 7;
  6659. A_UINT32 pkt_type_enable_flags: 3,
  6660. filter_in_tx_mpdu_start_mgmt: 1,
  6661. filter_in_tx_mpdu_start_ctrl: 1,
  6662. filter_in_tx_mpdu_start_data: 1,
  6663. filter_in_tx_msdu_start_mgmt: 1,
  6664. filter_in_tx_msdu_start_ctrl: 1,
  6665. filter_in_tx_msdu_start_data: 1,
  6666. filter_in_tx_mpdu_end_mgmt: 1,
  6667. filter_in_tx_mpdu_end_ctrl: 1,
  6668. filter_in_tx_mpdu_end_data: 1,
  6669. filter_in_tx_msdu_end_mgmt: 1,
  6670. filter_in_tx_msdu_end_ctrl: 1,
  6671. filter_in_tx_msdu_end_data: 1,
  6672. word_mask_compaction_enable: 1,
  6673. rsvd3: 16;
  6674. A_UINT32 tlv_filter_mask_in0;
  6675. A_UINT32 tlv_filter_mask_in1;
  6676. A_UINT32 tlv_filter_mask_in2;
  6677. A_UINT32 tlv_filter_mask_in3;
  6678. A_UINT32 tx_fes_setup_word_mask: 8,
  6679. tx_peer_entry_word_mask: 8,
  6680. tx_queue_ext_word_mask: 8,
  6681. tx_msdu_start_word_mask: 8;
  6682. A_UINT32 pcu_ppdu_setup_word_mask;
  6683. A_UINT32 tx_mpdu_start_word_mask: 8,
  6684. rxpcu_user_setup_word_mask: 8,
  6685. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6686. dma_mpdu_mgmt: 1,
  6687. dma_mpdu_ctrl: 1,
  6688. dma_mpdu_data: 1,
  6689. rsvd4: 10;
  6690. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6691. tx_peer_entry_v2_word_mask: 12,
  6692. rsvd5: 8;
  6693. A_UINT32 fes_status_end_word_mask: 16,
  6694. response_end_status_word_mask: 16;
  6695. A_UINT32 fes_status_prot_word_mask: 11,
  6696. rsvd6: 21;
  6697. } POSTPACK;
  6698. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6699. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6700. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6701. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6702. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6703. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6704. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6705. do { \
  6706. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6707. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6708. } while (0)
  6709. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6710. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6711. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6712. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6713. HTT_TX_MONITOR_CFG_RING_ID_S)
  6714. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6715. do { \
  6716. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6717. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6718. } while (0)
  6719. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6720. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6721. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6722. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6723. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6724. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6725. do { \
  6726. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6727. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6728. } while (0)
  6729. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6730. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6731. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6732. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6733. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6734. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6735. do { \
  6736. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6737. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6738. } while (0)
  6739. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6740. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6741. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6742. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6743. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6744. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6745. do { \
  6746. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6747. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6748. } while (0)
  6749. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6750. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6751. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6752. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6753. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6754. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6755. do { \
  6756. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6757. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6758. } while (0)
  6759. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6760. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6761. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6762. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6763. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6764. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6765. do { \
  6766. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6767. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6768. } while (0)
  6769. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6770. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6771. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6772. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6773. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6774. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6775. do { \
  6776. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6777. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6778. } while (0)
  6779. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6780. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6781. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6782. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6783. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6784. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6785. do { \
  6786. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6787. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6788. } while (0)
  6789. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6790. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6791. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6792. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6793. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6794. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6795. do { \
  6796. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6797. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6798. } while (0)
  6799. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6800. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6801. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6802. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6803. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6804. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6805. do { \
  6806. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6807. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6808. } while (0)
  6809. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6810. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6811. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6812. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6813. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6814. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6815. do { \
  6816. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6817. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6818. } while (0)
  6819. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6820. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6821. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6822. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6823. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6824. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6825. do { \
  6826. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6827. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6828. } while (0)
  6829. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6830. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6831. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6832. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6833. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6834. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6835. do { \
  6836. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6837. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6838. } while (0)
  6839. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6840. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6841. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6842. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6843. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6844. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6845. do { \
  6846. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6847. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6848. } while (0)
  6849. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6850. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6851. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6852. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6853. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6854. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6855. do { \
  6856. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6857. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6858. } while (0)
  6859. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6860. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6861. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6862. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6863. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6864. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6865. do { \
  6866. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6867. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6868. } while (0)
  6869. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6870. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6871. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6872. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6873. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6874. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6875. do { \
  6876. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6877. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6878. } while (0)
  6879. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6880. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6881. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6882. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6883. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6884. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6885. do { \
  6886. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6887. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6888. } while (0)
  6889. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6890. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6891. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6892. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6893. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6894. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6895. do { \
  6896. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6897. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6898. } while (0)
  6899. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6900. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6901. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6902. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6903. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6904. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6905. do { \
  6906. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6907. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6908. } while (0)
  6909. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6910. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6911. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6912. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6913. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6914. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6915. do { \
  6916. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6917. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6918. } while (0)
  6919. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6920. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6921. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6922. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6923. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6924. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6925. do { \
  6926. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6927. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6928. } while (0)
  6929. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6930. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6931. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6932. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6933. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6934. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6935. do { \
  6936. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6937. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6938. } while (0)
  6939. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6940. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6941. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6942. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6943. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6944. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6945. do { \
  6946. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6947. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6948. } while (0)
  6949. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6950. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6951. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6952. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6953. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6954. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6955. do { \
  6956. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6957. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6958. } while (0)
  6959. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6960. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6961. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6962. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6963. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6964. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6965. do { \
  6966. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6967. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6968. } while (0)
  6969. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6970. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6971. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6972. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6973. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6974. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6975. do { \
  6976. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6977. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6978. } while (0)
  6979. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6980. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6981. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6982. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6983. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6984. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6985. do { \
  6986. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6987. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6988. } while (0)
  6989. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6990. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6991. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6992. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6993. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6994. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6995. do { \
  6996. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6997. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6998. } while (0)
  6999. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  7000. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  7001. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  7002. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  7003. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  7004. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  7005. do { \
  7006. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  7007. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  7008. } while (0)
  7009. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  7010. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  7011. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  7012. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  7013. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  7014. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  7015. do { \
  7016. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  7017. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  7018. } while (0)
  7019. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  7020. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  7021. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  7022. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  7023. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  7024. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  7025. do { \
  7026. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  7027. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  7028. } while (0)
  7029. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  7030. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  7031. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  7032. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  7033. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  7034. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  7035. do { \
  7036. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  7037. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  7038. } while (0)
  7039. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  7040. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  7041. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  7042. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  7043. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  7044. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  7045. do { \
  7046. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  7047. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  7048. } while (0)
  7049. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  7050. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  7051. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  7052. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  7053. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  7054. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  7055. do { \
  7056. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  7057. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  7058. } while (0)
  7059. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  7060. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  7061. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  7062. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  7063. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  7064. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  7065. do { \
  7066. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  7067. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  7068. } while (0)
  7069. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  7070. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  7071. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  7072. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  7073. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  7074. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  7075. do { \
  7076. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  7077. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  7078. } while (0)
  7079. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  7080. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  7081. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  7082. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  7083. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  7084. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  7085. do { \
  7086. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  7087. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  7088. } while (0)
  7089. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  7090. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  7091. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  7092. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  7093. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  7094. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  7095. do { \
  7096. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  7097. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  7098. } while (0)
  7099. /*
  7100. * pkt_type_enable_flags
  7101. */
  7102. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  7103. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  7104. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  7105. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  7106. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  7107. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  7108. /*
  7109. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  7110. */
  7111. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  7112. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  7113. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  7114. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  7115. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  7116. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  7117. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  7118. do { \
  7119. HTT_CHECK_SET_VAL(httsym, value); \
  7120. (word) |= (value) << httsym##_S; \
  7121. } while (0)
  7122. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7123. (((word) & httsym##_M) >> httsym##_S)
  7124. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7125. * type -> MGMT, CTRL, DATA*/
  7126. #define htt_tx_ring_pkt_type_set( \
  7127. word, mode, type, val) \
  7128. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7129. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7130. #define htt_tx_ring_pkt_type_get( \
  7131. word, mode, type) \
  7132. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7133. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7134. /* Definition to filter in TLVs */
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7156. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7157. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7158. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7159. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7160. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7161. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7162. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7163. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7164. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7165. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7166. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7199. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7200. do { \
  7201. HTT_CHECK_SET_VAL(httsym, enable); \
  7202. (word) |= (enable) << httsym##_S; \
  7203. } while (0)
  7204. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7205. (((word) & httsym##_M) >> httsym##_S)
  7206. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7207. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7208. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7209. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7210. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7211. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7212. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7213. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7214. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7215. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7233. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7234. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7235. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7236. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7237. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7238. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7239. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7240. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7241. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7242. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7243. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7244. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7245. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7246. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7247. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7248. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7249. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7250. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7251. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7252. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7253. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7254. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7255. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7256. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7257. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7258. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7259. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7260. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7261. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7276. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7277. do { \
  7278. HTT_CHECK_SET_VAL(httsym, enable); \
  7279. (word) |= (enable) << httsym##_S; \
  7280. } while (0)
  7281. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7282. (((word) & httsym##_M) >> httsym##_S)
  7283. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7284. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7285. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7286. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7287. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7288. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7289. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7290. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7291. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7292. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7293. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7294. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7295. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7296. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7297. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7298. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7299. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7300. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7301. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7302. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7303. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7304. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7305. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7306. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7307. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7308. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7309. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7310. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7311. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7312. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7313. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7314. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7315. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7316. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7317. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7318. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7319. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7320. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7321. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7322. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7323. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7324. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7325. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7326. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7327. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7328. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7329. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7330. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7331. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7332. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7333. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7334. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7335. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7336. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7337. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7338. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7339. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7340. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7341. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7342. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7343. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7344. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7345. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7346. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7347. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7348. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7349. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7350. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7351. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7352. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7353. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7354. do { \
  7355. HTT_CHECK_SET_VAL(httsym, enable); \
  7356. (word) |= (enable) << httsym##_S; \
  7357. } while (0)
  7358. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7359. (((word) & httsym##_M) >> httsym##_S)
  7360. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7361. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7362. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7363. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7364. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7365. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7366. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7367. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7368. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7369. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7370. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7371. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7372. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7373. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7374. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7375. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7376. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7377. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7378. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7379. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7380. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7381. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7382. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7383. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7384. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7385. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7386. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7387. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7388. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7389. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7390. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7391. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7392. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7393. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7394. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7395. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7396. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7397. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7398. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7399. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7400. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7401. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7402. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7403. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7404. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7405. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7406. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7407. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7408. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7409. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7410. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7411. do { \
  7412. HTT_CHECK_SET_VAL(httsym, enable); \
  7413. (word) |= (enable) << httsym##_S; \
  7414. } while (0)
  7415. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7416. (((word) & httsym##_M) >> httsym##_S)
  7417. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7418. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7419. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7420. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7421. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7422. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7423. /**
  7424. * @brief host --> target Receive Flow Steering configuration message definition
  7425. *
  7426. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7427. *
  7428. * host --> target Receive Flow Steering configuration message definition.
  7429. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7430. * The reason for this is we want RFS to be configured and ready before MAC
  7431. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7432. *
  7433. * |31 24|23 16|15 9|8|7 0|
  7434. * |----------------+----------------+----------------+----------------|
  7435. * | reserved |E| msg type |
  7436. * |-------------------------------------------------------------------|
  7437. * Where E = RFS enable flag
  7438. *
  7439. * The RFS_CONFIG message consists of a single 4-byte word.
  7440. *
  7441. * Header fields:
  7442. * - MSG_TYPE
  7443. * Bits 7:0
  7444. * Purpose: identifies this as a RFS config msg
  7445. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7446. * - RFS_CONFIG
  7447. * Bit 8
  7448. * Purpose: Tells target whether to enable (1) or disable (0)
  7449. * flow steering feature when sending rx indication messages to host
  7450. */
  7451. #define HTT_H2T_RFS_CONFIG_M 0x100
  7452. #define HTT_H2T_RFS_CONFIG_S 8
  7453. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7454. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7455. HTT_H2T_RFS_CONFIG_S)
  7456. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7457. do { \
  7458. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7459. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7460. } while (0)
  7461. #define HTT_RFS_CFG_REQ_BYTES 4
  7462. /**
  7463. * @brief host -> target FW extended statistics request
  7464. *
  7465. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7466. *
  7467. * @details
  7468. * The following field definitions describe the format of the HTT host
  7469. * to target FW extended stats retrieve message.
  7470. * The message specifies the type of stats the host wants to retrieve.
  7471. *
  7472. * |31 24|23 16|15 8|7 0|
  7473. * |-----------------------------------------------------------|
  7474. * | reserved | stats type | pdev_mask | msg type |
  7475. * |-----------------------------------------------------------|
  7476. * | config param [0] |
  7477. * |-----------------------------------------------------------|
  7478. * | config param [1] |
  7479. * |-----------------------------------------------------------|
  7480. * | config param [2] |
  7481. * |-----------------------------------------------------------|
  7482. * | config param [3] |
  7483. * |-----------------------------------------------------------|
  7484. * | reserved |
  7485. * |-----------------------------------------------------------|
  7486. * | cookie LSBs |
  7487. * |-----------------------------------------------------------|
  7488. * | cookie MSBs |
  7489. * |-----------------------------------------------------------|
  7490. * Header fields:
  7491. * - MSG_TYPE
  7492. * Bits 7:0
  7493. * Purpose: identifies this is a extended stats upload request message
  7494. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7495. * - PDEV_MASK
  7496. * Bits 8:15
  7497. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7498. * Value: This is a overloaded field, refer to usage and interpretation of
  7499. * PDEV in interface document.
  7500. * Bit 8 : Reserved for SOC stats
  7501. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7502. * Indicates MACID_MASK in DBS
  7503. * - STATS_TYPE
  7504. * Bits 23:16
  7505. * Purpose: identifies which FW statistics to upload
  7506. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7507. * - Reserved
  7508. * Bits 31:24
  7509. * - CONFIG_PARAM [0]
  7510. * Bits 31:0
  7511. * Purpose: give an opaque configuration value to the specified stats type
  7512. * Value: stats-type specific configuration value
  7513. * Refer to htt_stats.h for interpretation for each stats sub_type
  7514. * - CONFIG_PARAM [1]
  7515. * Bits 31:0
  7516. * Purpose: give an opaque configuration value to the specified stats type
  7517. * Value: stats-type specific configuration value
  7518. * Refer to htt_stats.h for interpretation for each stats sub_type
  7519. * - CONFIG_PARAM [2]
  7520. * Bits 31:0
  7521. * Purpose: give an opaque configuration value to the specified stats type
  7522. * Value: stats-type specific configuration value
  7523. * Refer to htt_stats.h for interpretation for each stats sub_type
  7524. * - CONFIG_PARAM [3]
  7525. * Bits 31:0
  7526. * Purpose: give an opaque configuration value to the specified stats type
  7527. * Value: stats-type specific configuration value
  7528. * Refer to htt_stats.h for interpretation for each stats sub_type
  7529. * - Reserved [31:0] for future use.
  7530. * - COOKIE_LSBS
  7531. * Bits 31:0
  7532. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7533. * message with its preceding host->target stats request message.
  7534. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7535. * - COOKIE_MSBS
  7536. * Bits 31:0
  7537. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7538. * message with its preceding host->target stats request message.
  7539. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7540. */
  7541. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7542. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7543. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7544. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7545. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7546. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7547. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7548. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7549. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7550. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7551. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7552. do { \
  7553. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7554. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7555. } while (0)
  7556. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7557. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7558. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7559. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7560. do { \
  7561. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7562. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7563. } while (0)
  7564. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7565. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7566. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7567. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7568. do { \
  7569. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7570. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7571. } while (0)
  7572. /**
  7573. * @brief host -> target FW streaming statistics request
  7574. *
  7575. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7576. *
  7577. * @details
  7578. * The following field definitions describe the format of the HTT host
  7579. * to target message that requests the target to start or stop producing
  7580. * ongoing stats of the specified type.
  7581. *
  7582. * |31|30 |23 16|15 8|7 0|
  7583. * |-----------------------------------------------------------|
  7584. * |EN| reserved | stats type | reserved | msg type |
  7585. * |-----------------------------------------------------------|
  7586. * | config param [0] |
  7587. * |-----------------------------------------------------------|
  7588. * | config param [1] |
  7589. * |-----------------------------------------------------------|
  7590. * | config param [2] |
  7591. * |-----------------------------------------------------------|
  7592. * | config param [3] |
  7593. * |-----------------------------------------------------------|
  7594. * Where:
  7595. * - EN is an enable/disable flag
  7596. * Header fields:
  7597. * - MSG_TYPE
  7598. * Bits 7:0
  7599. * Purpose: identifies this is a streaming stats upload request message
  7600. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7601. * - STATS_TYPE
  7602. * Bits 23:16
  7603. * Purpose: identifies which FW statistics to upload
  7604. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7605. * Only the htt_dbg_ext_stats_type values identified as streaming
  7606. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7607. * - ENABLE
  7608. * Bit 31
  7609. * Purpose: enable/disable the target's ongoing stats of the specified type
  7610. * Value:
  7611. * 0 - disable ongoing production of the specified stats type
  7612. * 1 - enable ongoing production of the specified stats type
  7613. * - CONFIG_PARAM [0]
  7614. * Bits 31:0
  7615. * Purpose: give an opaque configuration value to the specified stats type
  7616. * Value: stats-type specific configuration value
  7617. * Refer to htt_stats.h for interpretation for each stats sub_type
  7618. * - CONFIG_PARAM [1]
  7619. * Bits 31:0
  7620. * Purpose: give an opaque configuration value to the specified stats type
  7621. * Value: stats-type specific configuration value
  7622. * Refer to htt_stats.h for interpretation for each stats sub_type
  7623. * - CONFIG_PARAM [2]
  7624. * Bits 31:0
  7625. * Purpose: give an opaque configuration value to the specified stats type
  7626. * Value: stats-type specific configuration value
  7627. * Refer to htt_stats.h for interpretation for each stats sub_type
  7628. * - CONFIG_PARAM [3]
  7629. * Bits 31:0
  7630. * Purpose: give an opaque configuration value to the specified stats type
  7631. * Value: stats-type specific configuration value
  7632. * Refer to htt_stats.h for interpretation for each stats sub_type
  7633. */
  7634. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7635. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7636. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7637. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7638. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7639. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7640. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7641. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7642. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7643. do { \
  7644. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7645. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7646. } while (0)
  7647. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7648. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7649. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7650. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7651. do { \
  7652. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7653. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7654. } while (0)
  7655. /**
  7656. * @brief host -> target FW PPDU_STATS request message
  7657. *
  7658. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7659. *
  7660. * @details
  7661. * The following field definitions describe the format of the HTT host
  7662. * to target FW for PPDU_STATS_CFG msg.
  7663. * The message allows the host to configure the PPDU_STATS_IND messages
  7664. * produced by the target.
  7665. *
  7666. * |31 24|23 16|15 8|7 0|
  7667. * |-----------------------------------------------------------|
  7668. * | REQ bit mask | pdev_mask | msg type |
  7669. * |-----------------------------------------------------------|
  7670. * Header fields:
  7671. * - MSG_TYPE
  7672. * Bits 7:0
  7673. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7674. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7675. * - PDEV_MASK
  7676. * Bits 8:15
  7677. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7678. * Value: This is a overloaded field, refer to usage and interpretation of
  7679. * PDEV in interface document.
  7680. * Bit 8 : Reserved for SOC stats
  7681. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7682. * Indicates MACID_MASK in DBS
  7683. * - REQ_TLV_BIT_MASK
  7684. * Bits 16:31
  7685. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7686. * needs to be included in the target's PPDU_STATS_IND messages.
  7687. * Value: refer htt_ppdu_stats_tlv_tag_t
  7688. *
  7689. */
  7690. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7691. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7692. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7693. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7694. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7695. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7696. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7697. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7698. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7699. do { \
  7700. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7701. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7702. } while (0)
  7703. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7704. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7705. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7706. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7707. do { \
  7708. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7709. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7710. } while (0)
  7711. /**
  7712. * @brief Host-->target HTT RX FSE setup message
  7713. *
  7714. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7715. *
  7716. * @details
  7717. * Through this message, the host will provide details of the flow tables
  7718. * in host DDR along with hash keys.
  7719. * This message can be sent per SOC or per PDEV, which is differentiated
  7720. * by pdev id values.
  7721. * The host will allocate flow search table and sends table size,
  7722. * physical DMA address of flow table, and hash keys to firmware to
  7723. * program into the RXOLE FSE HW block.
  7724. *
  7725. * The following field definitions describe the format of the RX FSE setup
  7726. * message sent from the host to target
  7727. *
  7728. * Header fields:
  7729. * dword0 - b'7:0 - msg_type: This will be set to
  7730. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7731. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7732. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7733. * pdev's LMAC ring.
  7734. * b'31:16 - reserved : Reserved for future use
  7735. * dword1 - b'19:0 - number of records: This field indicates the number of
  7736. * entries in the flow table. For example: 8k number of
  7737. * records is equivalent to
  7738. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7739. * b'27:20 - max search: This field specifies the skid length to FSE
  7740. * parser HW module whenever match is not found at the
  7741. * exact index pointed by hash.
  7742. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7743. * Refer htt_ip_da_sa_prefix below for more details.
  7744. * b'31:30 - reserved: Reserved for future use
  7745. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7746. * table allocated by host in DDR
  7747. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7748. * table allocated by host in DDR
  7749. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7750. * entry hashing
  7751. *
  7752. *
  7753. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7754. * |---------------------------------------------------------------|
  7755. * | reserved | pdev_id | MSG_TYPE |
  7756. * |---------------------------------------------------------------|
  7757. * |resvd|IPDSA| max_search | Number of records |
  7758. * |---------------------------------------------------------------|
  7759. * | base address lo |
  7760. * |---------------------------------------------------------------|
  7761. * | base address high |
  7762. * |---------------------------------------------------------------|
  7763. * | toeplitz key 31_0 |
  7764. * |---------------------------------------------------------------|
  7765. * | toeplitz key 63_32 |
  7766. * |---------------------------------------------------------------|
  7767. * | toeplitz key 95_64 |
  7768. * |---------------------------------------------------------------|
  7769. * | toeplitz key 127_96 |
  7770. * |---------------------------------------------------------------|
  7771. * | toeplitz key 159_128 |
  7772. * |---------------------------------------------------------------|
  7773. * | toeplitz key 191_160 |
  7774. * |---------------------------------------------------------------|
  7775. * | toeplitz key 223_192 |
  7776. * |---------------------------------------------------------------|
  7777. * | toeplitz key 255_224 |
  7778. * |---------------------------------------------------------------|
  7779. * | toeplitz key 287_256 |
  7780. * |---------------------------------------------------------------|
  7781. * | reserved | toeplitz key 314_288(26:0 bits) |
  7782. * |---------------------------------------------------------------|
  7783. * where:
  7784. * IPDSA = ip_da_sa
  7785. */
  7786. /**
  7787. * @brief: htt_ip_da_sa_prefix
  7788. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7789. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7790. * documentation per RFC3849
  7791. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7792. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7793. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7794. */
  7795. enum htt_ip_da_sa_prefix {
  7796. HTT_RX_IPV6_20010db8,
  7797. HTT_RX_IPV4_MAPPED_IPV6,
  7798. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7799. HTT_RX_IPV6_64FF9B,
  7800. };
  7801. /**
  7802. * @brief Host-->target HTT RX FISA configure and enable
  7803. *
  7804. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7805. *
  7806. * @details
  7807. * The host will send this command down to configure and enable the FISA
  7808. * operational params.
  7809. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7810. * register.
  7811. * Should configure both the MACs.
  7812. *
  7813. * dword0 - b'7:0 - msg_type:
  7814. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7815. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7816. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7817. * pdev's LMAC ring.
  7818. * b'31:16 - reserved : Reserved for future use
  7819. *
  7820. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7821. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7822. * packets. 1 flow search will be skipped
  7823. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7824. * tcp,udp packets
  7825. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7826. * calculation
  7827. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7828. * calculation
  7829. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7830. * calculation
  7831. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7832. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7833. * length
  7834. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7835. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7836. * length
  7837. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7838. * num jump
  7839. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7840. * num jump
  7841. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7842. * data type switch has happened for MPDU Sequence num jump
  7843. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7844. * for MPDU Sequence num jump
  7845. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7846. * for decrypt errors
  7847. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7848. * while aggregating a msdu
  7849. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7850. * The aggregation is done until (number of MSDUs aggregated
  7851. * < LIMIT + 1)
  7852. * b'31:18 - Reserved
  7853. *
  7854. * fisa_control_value - 32bit value FW can write to register
  7855. *
  7856. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7857. * Threshold value for FISA timeout (units are microseconds).
  7858. * When the global timestamp exceeds this threshold, FISA
  7859. * aggregation will be restarted.
  7860. * A value of 0 means timeout is disabled.
  7861. * Compare the threshold register with timestamp field in
  7862. * flow entry to generate timeout for the flow.
  7863. *
  7864. * |31 18 |17 16|15 8|7 0|
  7865. * |-------------------------------------------------------------|
  7866. * | reserved | pdev_mask | msg type |
  7867. * |-------------------------------------------------------------|
  7868. * | reserved | FISA_CTRL |
  7869. * |-------------------------------------------------------------|
  7870. * | FISA_TIMEOUT_THRESH |
  7871. * |-------------------------------------------------------------|
  7872. */
  7873. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7874. A_UINT32 msg_type:8,
  7875. pdev_id:8,
  7876. reserved0:16;
  7877. /**
  7878. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7879. * [17:0]
  7880. */
  7881. union {
  7882. /*
  7883. * fisa_control_bits structure is deprecated.
  7884. * Please use fisa_control_bits_v2 going forward.
  7885. */
  7886. struct {
  7887. A_UINT32 fisa_enable: 1,
  7888. ipsec_skip_search: 1,
  7889. nontcp_skip_search: 1,
  7890. add_ipv4_fixed_hdr_len: 1,
  7891. add_ipv6_fixed_hdr_len: 1,
  7892. add_tcp_fixed_hdr_len: 1,
  7893. add_udp_hdr_len: 1,
  7894. chksum_cum_ip_len_en: 1,
  7895. disable_tid_check: 1,
  7896. disable_ta_check: 1,
  7897. disable_qos_check: 1,
  7898. disable_raw_check: 1,
  7899. disable_decrypt_err_check: 1,
  7900. disable_msdu_drop_check: 1,
  7901. fisa_aggr_limit: 4,
  7902. reserved: 14;
  7903. } fisa_control_bits;
  7904. struct {
  7905. A_UINT32 fisa_enable: 1,
  7906. fisa_aggr_limit: 6,
  7907. reserved: 25;
  7908. } fisa_control_bits_v2;
  7909. A_UINT32 fisa_control_value;
  7910. } u_fisa_control;
  7911. /**
  7912. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7913. * timeout threshold for aggregation. Unit in usec.
  7914. * [31:0]
  7915. */
  7916. A_UINT32 fisa_timeout_threshold;
  7917. } POSTPACK;
  7918. /* DWord 0: pdev-ID */
  7919. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7920. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7921. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7922. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7923. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7924. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7925. do { \
  7926. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7927. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7928. } while (0)
  7929. /* Dword 1: fisa_control_value fisa config */
  7930. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7931. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7932. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7933. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7934. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7935. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7936. do { \
  7937. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7938. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7939. } while (0)
  7940. /* Dword 1: fisa_control_value ipsec_skip_search */
  7941. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7942. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7943. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7944. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7945. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7946. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7947. do { \
  7948. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7949. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7950. } while (0)
  7951. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7952. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7953. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7954. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7955. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7956. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7957. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7958. do { \
  7959. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7960. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7961. } while (0)
  7962. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7963. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7964. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7965. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7966. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7967. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7968. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7969. do { \
  7970. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7971. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7972. } while (0)
  7973. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7974. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7975. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7976. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7977. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7978. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7979. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7980. do { \
  7981. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7982. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7983. } while (0)
  7984. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7985. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7986. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7987. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7988. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7989. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7990. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7991. do { \
  7992. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7993. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7994. } while (0)
  7995. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7996. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7997. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7998. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7999. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  8000. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  8001. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  8002. do { \
  8003. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  8004. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  8005. } while (0)
  8006. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  8007. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  8008. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  8009. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  8010. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  8011. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  8012. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  8013. do { \
  8014. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  8015. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  8016. } while (0)
  8017. /* Dword 1: fisa_control_value disable_tid_check */
  8018. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  8019. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  8020. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  8021. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  8022. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  8023. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  8024. do { \
  8025. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  8026. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  8027. } while (0)
  8028. /* Dword 1: fisa_control_value disable_ta_check */
  8029. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  8030. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  8031. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  8032. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  8033. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  8034. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  8035. do { \
  8036. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  8037. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  8038. } while (0)
  8039. /* Dword 1: fisa_control_value disable_qos_check */
  8040. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  8041. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  8042. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  8043. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  8044. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  8045. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  8046. do { \
  8047. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  8048. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  8049. } while (0)
  8050. /* Dword 1: fisa_control_value disable_raw_check */
  8051. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  8052. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  8053. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  8054. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  8055. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  8056. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  8057. do { \
  8058. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  8059. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  8060. } while (0)
  8061. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  8062. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  8063. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  8064. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  8065. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  8066. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  8067. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  8068. do { \
  8069. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  8070. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  8071. } while (0)
  8072. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  8073. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  8074. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  8075. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  8076. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  8077. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  8078. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  8079. do { \
  8080. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  8081. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  8082. } while (0)
  8083. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8084. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  8085. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  8086. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  8087. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  8088. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  8089. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  8090. do { \
  8091. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  8092. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  8093. } while (0)
  8094. /* Dword 1: fisa_control_value fisa config */
  8095. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  8096. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  8097. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  8098. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  8099. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  8100. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  8101. do { \
  8102. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  8103. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  8104. } while (0)
  8105. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8106. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  8107. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  8108. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  8109. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  8110. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  8111. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  8112. do { \
  8113. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  8114. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  8115. } while (0)
  8116. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  8117. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  8118. pdev_id:8,
  8119. reserved0:16;
  8120. A_UINT32 num_records:20,
  8121. max_search:8,
  8122. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8123. reserved1:2;
  8124. A_UINT32 base_addr_lo;
  8125. A_UINT32 base_addr_hi;
  8126. A_UINT32 toeplitz31_0;
  8127. A_UINT32 toeplitz63_32;
  8128. A_UINT32 toeplitz95_64;
  8129. A_UINT32 toeplitz127_96;
  8130. A_UINT32 toeplitz159_128;
  8131. A_UINT32 toeplitz191_160;
  8132. A_UINT32 toeplitz223_192;
  8133. A_UINT32 toeplitz255_224;
  8134. A_UINT32 toeplitz287_256;
  8135. A_UINT32 toeplitz314_288:27,
  8136. reserved2:5;
  8137. } POSTPACK;
  8138. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8139. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8140. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8141. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8142. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8143. /* DWORD 0: Pdev ID */
  8144. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8145. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8146. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8147. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8148. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8149. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8150. do { \
  8151. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8152. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8153. } while (0)
  8154. /* DWORD 1:num of records */
  8155. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8156. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8157. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8158. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8159. HTT_RX_FSE_SETUP_NUM_REC_S)
  8160. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8161. do { \
  8162. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8163. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8164. } while (0)
  8165. /* DWORD 1:max_search */
  8166. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8167. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8168. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8169. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8170. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8171. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8172. do { \
  8173. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8174. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8175. } while (0)
  8176. /* DWORD 1:ip_da_sa prefix */
  8177. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8178. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8179. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8180. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8181. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8182. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8183. do { \
  8184. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8185. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8186. } while (0)
  8187. /* DWORD 2: Base Address LO */
  8188. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8189. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8190. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8191. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8192. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8193. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8194. do { \
  8195. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8196. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8197. } while (0)
  8198. /* DWORD 3: Base Address High */
  8199. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8200. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8201. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8202. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8203. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8204. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8205. do { \
  8206. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8207. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8208. } while (0)
  8209. /* DWORD 4-12: Hash Value */
  8210. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8211. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8212. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8213. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8214. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8215. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8216. do { \
  8217. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8218. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8219. } while (0)
  8220. /* DWORD 13: Hash Value 314:288 bits */
  8221. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8222. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8223. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8224. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8225. do { \
  8226. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8227. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8228. } while (0)
  8229. /**
  8230. * @brief Host-->target HTT RX FSE operation message
  8231. *
  8232. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8233. *
  8234. * @details
  8235. * The host will send this Flow Search Engine (FSE) operation message for
  8236. * every flow add/delete operation.
  8237. * The FSE operation includes FSE full cache invalidation or individual entry
  8238. * invalidation.
  8239. * This message can be sent per SOC or per PDEV which is differentiated
  8240. * by pdev id values.
  8241. *
  8242. * |31 16|15 8|7 1|0|
  8243. * |-------------------------------------------------------------|
  8244. * | reserved | pdev_id | MSG_TYPE |
  8245. * |-------------------------------------------------------------|
  8246. * | reserved | operation |I|
  8247. * |-------------------------------------------------------------|
  8248. * | ip_src_addr_31_0 |
  8249. * |-------------------------------------------------------------|
  8250. * | ip_src_addr_63_32 |
  8251. * |-------------------------------------------------------------|
  8252. * | ip_src_addr_95_64 |
  8253. * |-------------------------------------------------------------|
  8254. * | ip_src_addr_127_96 |
  8255. * |-------------------------------------------------------------|
  8256. * | ip_dst_addr_31_0 |
  8257. * |-------------------------------------------------------------|
  8258. * | ip_dst_addr_63_32 |
  8259. * |-------------------------------------------------------------|
  8260. * | ip_dst_addr_95_64 |
  8261. * |-------------------------------------------------------------|
  8262. * | ip_dst_addr_127_96 |
  8263. * |-------------------------------------------------------------|
  8264. * | l4_dst_port | l4_src_port |
  8265. * | (32-bit SPI incase of IPsec) |
  8266. * |-------------------------------------------------------------|
  8267. * | reserved | l4_proto |
  8268. * |-------------------------------------------------------------|
  8269. *
  8270. * where I is 1-bit ipsec_valid.
  8271. *
  8272. * The following field definitions describe the format of the RX FSE operation
  8273. * message sent from the host to target for every add/delete flow entry to flow
  8274. * table.
  8275. *
  8276. * Header fields:
  8277. * dword0 - b'7:0 - msg_type: This will be set to
  8278. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8279. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8280. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8281. * specified pdev's LMAC ring.
  8282. * b'31:16 - reserved : Reserved for future use
  8283. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8284. * (Internet Protocol Security).
  8285. * IPsec describes the framework for providing security at
  8286. * IP layer. IPsec is defined for both versions of IP:
  8287. * IPV4 and IPV6.
  8288. * Please refer to htt_rx_flow_proto enumeration below for
  8289. * more info.
  8290. * ipsec_valid = 1 for IPSEC packets
  8291. * ipsec_valid = 0 for IP Packets
  8292. * b'7:1 - operation: This indicates types of FSE operation.
  8293. * Refer to htt_rx_fse_operation enumeration:
  8294. * 0 - No Cache Invalidation required
  8295. * 1 - Cache invalidate only one entry given by IP
  8296. * src/dest address at DWORD[2:9]
  8297. * 2 - Complete FSE Cache Invalidation
  8298. * 3 - FSE Disable
  8299. * 4 - FSE Enable
  8300. * b'31:8 - reserved: Reserved for future use
  8301. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8302. * for per flow addition/deletion
  8303. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8304. * and the subsequent 3 A_UINT32 will be padding bytes.
  8305. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8306. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8307. * from 0 to 65535 but only 0 to 1023 are designated as
  8308. * well-known ports. Refer to [RFC1700] for more details.
  8309. * This field is valid only if
  8310. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8311. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8312. * range from 0 to 65535 but only 0 to 1023 are designated
  8313. * as well-known ports. Refer to [RFC1700] for more details.
  8314. * This field is valid only if
  8315. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8316. * - SPI (31:0): Security Parameters Index is an
  8317. * identification tag added to the header while using IPsec
  8318. * for tunneling the IP traffici.
  8319. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8320. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8321. * Assigned Internet Protocol Numbers.
  8322. * l4_proto numbers for standard protocol like UDP/TCP
  8323. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8324. * l4_proto = 17 for UDP etc.
  8325. * b'31:8 - reserved: Reserved for future use.
  8326. *
  8327. */
  8328. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8329. A_UINT32 msg_type:8,
  8330. pdev_id:8,
  8331. reserved0:16;
  8332. A_UINT32 ipsec_valid:1,
  8333. operation:7,
  8334. reserved1:24;
  8335. A_UINT32 ip_src_addr_31_0;
  8336. A_UINT32 ip_src_addr_63_32;
  8337. A_UINT32 ip_src_addr_95_64;
  8338. A_UINT32 ip_src_addr_127_96;
  8339. A_UINT32 ip_dest_addr_31_0;
  8340. A_UINT32 ip_dest_addr_63_32;
  8341. A_UINT32 ip_dest_addr_95_64;
  8342. A_UINT32 ip_dest_addr_127_96;
  8343. union {
  8344. A_UINT32 spi;
  8345. struct {
  8346. A_UINT32 l4_src_port:16,
  8347. l4_dest_port:16;
  8348. } ip;
  8349. } u;
  8350. A_UINT32 l4_proto:8,
  8351. reserved:24;
  8352. } POSTPACK;
  8353. /**
  8354. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8355. *
  8356. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8357. *
  8358. * @details
  8359. * The host will send this Full monitor mode register configuration message.
  8360. * This message can be sent per SOC or per PDEV which is differentiated
  8361. * by pdev id values.
  8362. *
  8363. * |31 16|15 11|10 8|7 3|2|1|0|
  8364. * |-------------------------------------------------------------|
  8365. * | reserved | pdev_id | MSG_TYPE |
  8366. * |-------------------------------------------------------------|
  8367. * | reserved |Release Ring |N|Z|E|
  8368. * |-------------------------------------------------------------|
  8369. *
  8370. * where E is 1-bit full monitor mode enable/disable.
  8371. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8372. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8373. *
  8374. * The following field definitions describe the format of the full monitor
  8375. * mode configuration message sent from the host to target for each pdev.
  8376. *
  8377. * Header fields:
  8378. * dword0 - b'7:0 - msg_type: This will be set to
  8379. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8380. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8381. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8382. * specified pdev's LMAC ring.
  8383. * b'31:16 - reserved : Reserved for future use.
  8384. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8385. * monitor mode rxdma register is to be enabled or disabled.
  8386. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8387. * additional descriptors at ppdu end for zero mpdus
  8388. * enabled or disabled.
  8389. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8390. * additional descriptors at ppdu end for non zero mpdus
  8391. * enabled or disabled.
  8392. * b'10:3 - release_ring: This indicates the destination ring
  8393. * selection for the descriptor at the end of PPDU
  8394. * 0 - REO ring select
  8395. * 1 - FW ring select
  8396. * 2 - SW ring select
  8397. * 3 - Release ring select
  8398. * Refer to htt_rx_full_mon_release_ring.
  8399. * b'31:11 - reserved for future use
  8400. */
  8401. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8402. A_UINT32 msg_type:8,
  8403. pdev_id:8,
  8404. reserved0:16;
  8405. A_UINT32 full_monitor_mode_enable:1,
  8406. addnl_descs_zero_mpdus_end:1,
  8407. addnl_descs_non_zero_mpdus_end:1,
  8408. release_ring:8,
  8409. reserved1:21;
  8410. } POSTPACK;
  8411. /**
  8412. * Enumeration for full monitor mode destination ring select
  8413. * 0 - REO destination ring select
  8414. * 1 - FW destination ring select
  8415. * 2 - SW destination ring select
  8416. * 3 - Release destination ring select
  8417. */
  8418. enum htt_rx_full_mon_release_ring {
  8419. HTT_RX_MON_RING_REO,
  8420. HTT_RX_MON_RING_FW,
  8421. HTT_RX_MON_RING_SW,
  8422. HTT_RX_MON_RING_RELEASE,
  8423. };
  8424. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8425. /* DWORD 0: Pdev ID */
  8426. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8427. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8428. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8429. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8430. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8431. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8432. do { \
  8433. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8434. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8435. } while (0)
  8436. /* DWORD 1:ENABLE */
  8437. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8438. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8439. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8440. do { \
  8441. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8442. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8443. } while (0)
  8444. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8445. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8446. /* DWORD 1:ZERO_MPDU */
  8447. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8448. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8449. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8450. do { \
  8451. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8452. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8453. } while (0)
  8454. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8455. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8456. /* DWORD 1:NON_ZERO_MPDU */
  8457. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8458. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8459. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8460. do { \
  8461. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8462. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8463. } while (0)
  8464. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8465. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8466. /* DWORD 1:RELEASE_RINGS */
  8467. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8468. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8469. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8470. do { \
  8471. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8472. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8473. } while (0)
  8474. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8475. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8476. /**
  8477. * Enumeration for IP Protocol or IPSEC Protocol
  8478. * IPsec describes the framework for providing security at IP layer.
  8479. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8480. */
  8481. enum htt_rx_flow_proto {
  8482. HTT_RX_FLOW_IP_PROTO,
  8483. HTT_RX_FLOW_IPSEC_PROTO,
  8484. };
  8485. /**
  8486. * Enumeration for FSE Cache Invalidation
  8487. * 0 - No Cache Invalidation required
  8488. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8489. * 2 - Complete FSE Cache Invalidation
  8490. * 3 - FSE Disable
  8491. * 4 - FSE Enable
  8492. */
  8493. enum htt_rx_fse_operation {
  8494. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8495. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8496. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8497. HTT_RX_FSE_DISABLE,
  8498. HTT_RX_FSE_ENABLE,
  8499. };
  8500. /* DWORD 0: Pdev ID */
  8501. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8502. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8503. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8504. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8505. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8506. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8507. do { \
  8508. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8509. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8510. } while (0)
  8511. /* DWORD 1:IP PROTO or IPSEC */
  8512. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8513. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8514. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8515. do { \
  8516. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8517. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8518. } while (0)
  8519. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8520. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8521. /* DWORD 1:FSE Operation */
  8522. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8523. #define HTT_RX_FSE_OPERATION_S 1
  8524. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8525. do { \
  8526. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8527. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8528. } while (0)
  8529. #define HTT_RX_FSE_OPERATION_GET(word) \
  8530. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8531. /* DWORD 2-9:IP Address */
  8532. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8533. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8534. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8535. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8536. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8537. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8538. do { \
  8539. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8540. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8541. } while (0)
  8542. /* DWORD 10:Source Port Number */
  8543. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8544. #define HTT_RX_FSE_SOURCEPORT_S 0
  8545. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8546. do { \
  8547. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8548. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8549. } while (0)
  8550. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8551. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8552. /* DWORD 11:Destination Port Number */
  8553. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8554. #define HTT_RX_FSE_DESTPORT_S 16
  8555. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8556. do { \
  8557. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8558. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8559. } while (0)
  8560. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8561. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8562. /* DWORD 10-11:SPI (In case of IPSEC) */
  8563. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8564. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8565. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8566. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8567. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8568. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8569. do { \
  8570. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8571. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8572. } while (0)
  8573. /* DWORD 12:L4 PROTO */
  8574. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8575. #define HTT_RX_FSE_L4_PROTO_S 0
  8576. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8577. do { \
  8578. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8579. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8580. } while (0)
  8581. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8582. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8583. /**
  8584. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8585. *
  8586. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8587. *
  8588. * |31 24|23 |15 8|7 3|2|1|0|
  8589. * |----------------+----------------+----------------+----------------|
  8590. * | reserved | pdev_id | msg_type |
  8591. * |---------------------------------+----------------+----------------|
  8592. * | reserved |G|E|F|
  8593. * |---------------------------------+----------------+----------------|
  8594. * Where E = Configure the target to provide the 3-tuple hash value in
  8595. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8596. * F = Configure the target to provide the 3-tuple hash value in
  8597. * flow_id_toeplitz field of rx_msdu_start tlv
  8598. * G = Configure the target to provide the 3-tuple based flow
  8599. * classification search
  8600. *
  8601. * The following field definitions describe the format of the 3 tuple hash value
  8602. * message sent from the host to target as part of initialization sequence.
  8603. *
  8604. * Header fields:
  8605. * dword0 - b'7:0 - msg_type: This will be set to
  8606. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8607. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8608. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8609. * specified pdev's LMAC ring.
  8610. * b'31:16 - reserved : Reserved for future use
  8611. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8612. * b'1 - toeplitz_hash_2_or_4_field_enable
  8613. * b'2 - flow_classification_3_tuple_field_enable
  8614. * b'31:3 - reserved : Reserved for future use
  8615. * ---------+------+----------------------------------------------------------
  8616. * bit1 | bit0 | Functionality
  8617. * ---------+------+----------------------------------------------------------
  8618. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8619. * | | in flow_id_toeplitz field
  8620. * ---------+------+----------------------------------------------------------
  8621. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8622. * | | in toeplitz_hash_2_or_4 field
  8623. * ---------+------+----------------------------------------------------------
  8624. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8625. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8626. * ---------+------+----------------------------------------------------------
  8627. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8628. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8629. * | | toeplitz_hash_2_or_4 field
  8630. *----------------------------------------------------------------------------
  8631. */
  8632. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8633. A_UINT32 msg_type :8,
  8634. pdev_id :8,
  8635. reserved0 :16;
  8636. A_UINT32 flow_id_toeplitz_field_enable :1,
  8637. toeplitz_hash_2_or_4_field_enable :1,
  8638. flow_classification_3_tuple_field_enable :1,
  8639. reserved1 :29;
  8640. } POSTPACK;
  8641. /* DWORD0 : pdev_id configuration Macros */
  8642. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8643. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8644. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8645. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8646. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8647. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8648. do { \
  8649. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8650. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8651. } while (0)
  8652. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8653. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x00000001
  8654. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8655. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8656. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8657. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8658. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8659. do { \
  8660. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8661. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8662. } while (0)
  8663. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x00000002
  8664. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8665. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8666. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8667. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8668. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8669. do { \
  8670. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8671. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8672. } while (0)
  8673. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M 0x00000004
  8674. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S 2
  8675. #define HTT_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_GET(_var) \
  8676. (((_var) & HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M) >> \
  8677. HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)
  8678. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_SET(_var, _val) \
  8679. do { \
  8680. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE, _val); \
  8681. ((_var) |= ((_val) << HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)); \
  8682. } while (0)
  8683. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8684. /**
  8685. * @brief host --> target Host PA Address Size
  8686. *
  8687. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8688. *
  8689. * @details
  8690. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8691. * provide the physical start address and size of each of the memory
  8692. * areas within host DDR that the target FW may need to access.
  8693. *
  8694. * For example, the host can use this message to allow the target FW
  8695. * to set up access to the host's pools of TQM link descriptors.
  8696. * The message would appear as follows:
  8697. *
  8698. * |31 24|23 16|15 8|7 0|
  8699. * |----------------+----------------+----------------+----------------|
  8700. * | reserved | num_entries | msg_type |
  8701. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8702. * | mem area 0 size |
  8703. * |----------------+----------------+----------------+----------------|
  8704. * | mem area 0 physical_address_lo |
  8705. * |----------------+----------------+----------------+----------------|
  8706. * | mem area 0 physical_address_hi |
  8707. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8708. * | mem area 1 size |
  8709. * |----------------+----------------+----------------+----------------|
  8710. * | mem area 1 physical_address_lo |
  8711. * |----------------+----------------+----------------+----------------|
  8712. * | mem area 1 physical_address_hi |
  8713. * |----------------+----------------+----------------+----------------|
  8714. * ...
  8715. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8716. * | mem area N size |
  8717. * |----------------+----------------+----------------+----------------|
  8718. * | mem area N physical_address_lo |
  8719. * |----------------+----------------+----------------+----------------|
  8720. * | mem area N physical_address_hi |
  8721. * |----------------+----------------+----------------+----------------|
  8722. *
  8723. * The message is interpreted as follows:
  8724. * dword0 - b'0:7 - msg_type: This will be set to
  8725. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8726. * b'8:15 - number_entries: Indicated the number of host memory
  8727. * areas specified within the remainder of the message
  8728. * b'16:31 - reserved.
  8729. * dword1 - b'0:31 - memory area 0 size in bytes
  8730. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8731. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8732. * and similar for memory area 1 through memory area N.
  8733. */
  8734. PREPACK struct htt_h2t_host_paddr_size {
  8735. A_UINT32 msg_type: 8,
  8736. num_entries: 8,
  8737. reserved: 16;
  8738. } POSTPACK;
  8739. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8740. A_UINT32 size;
  8741. A_UINT32 physical_address_lo;
  8742. A_UINT32 physical_address_hi;
  8743. } POSTPACK;
  8744. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8745. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8746. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8747. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8748. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8749. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8750. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8751. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8752. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8753. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8754. do { \
  8755. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8756. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8757. } while (0)
  8758. /**
  8759. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8760. *
  8761. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8762. *
  8763. * @details
  8764. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8765. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8766. *
  8767. * The message would appear as follows:
  8768. *
  8769. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8770. * |---------------------------------+---+---+----------+-+-----------|
  8771. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8772. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8773. *
  8774. *
  8775. * The message is interpreted as follows:
  8776. * dword0 - b'0:7 - msg_type: This will be set to
  8777. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8778. * b'8 - override bit to drive MSDUs to PPE ring
  8779. * b'9:13 - REO destination ring indication
  8780. * b'14 - Multi buffer msdu override enable bit
  8781. * b'15 - Intra BSS override
  8782. * b'16 - Decap raw override
  8783. * b'17 - Decap Native wifi override
  8784. * b'18 - IP frag override
  8785. * b'19:31 - reserved
  8786. */
  8787. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8788. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8789. override: 1,
  8790. reo_destination_indication: 5,
  8791. multi_buffer_msdu_override_en: 1,
  8792. intra_bss_override: 1,
  8793. decap_raw_override: 1,
  8794. decap_nwifi_override: 1,
  8795. ip_frag_override: 1,
  8796. reserved: 13;
  8797. } POSTPACK;
  8798. /* DWORD 0: Override */
  8799. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8800. #define HTT_PPE_CFG_OVERRIDE_S 8
  8801. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8802. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8803. HTT_PPE_CFG_OVERRIDE_S)
  8804. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8805. do { \
  8806. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8807. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8808. } while (0)
  8809. /* DWORD 0: REO Destination Indication*/
  8810. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8811. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8812. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8813. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8814. HTT_PPE_CFG_REO_DEST_IND_S)
  8815. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8816. do { \
  8817. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8818. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8819. } while (0)
  8820. /* DWORD 0: Multi buffer MSDU override */
  8821. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8822. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8823. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8824. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8825. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8826. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8827. do { \
  8828. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8829. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8830. } while (0)
  8831. /* DWORD 0: Intra BSS override */
  8832. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8833. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8834. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8835. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8836. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8837. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8838. do { \
  8839. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8840. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8841. } while (0)
  8842. /* DWORD 0: Decap RAW override */
  8843. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8844. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8845. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8846. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8847. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8848. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8849. do { \
  8850. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8851. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8852. } while (0)
  8853. /* DWORD 0: Decap NWIFI override */
  8854. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8855. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8856. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8857. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8858. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8859. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8860. do { \
  8861. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8862. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8863. } while (0)
  8864. /* DWORD 0: IP frag override */
  8865. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8866. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8867. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8868. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8869. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8870. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8871. do { \
  8872. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8873. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8874. } while (0)
  8875. /*
  8876. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8877. *
  8878. * @details
  8879. * The following field definitions describe the format of the HTT host
  8880. * to target FW VDEV TX RX stats retrieve message.
  8881. * The message specifies the type of stats the host wants to retrieve.
  8882. *
  8883. * |31 27|26 25|24 17|16|15 8|7 0|
  8884. * |-----------------------------------------------------------|
  8885. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8886. * |-----------------------------------------------------------|
  8887. * | vdev_id lower bitmask |
  8888. * |-----------------------------------------------------------|
  8889. * | vdev_id upper bitmask |
  8890. * |-----------------------------------------------------------|
  8891. * Header fields:
  8892. * Where:
  8893. * dword0 - b'7:0 - msg_type: This will be set to
  8894. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8895. * b'15:8 - pdev id
  8896. * b'16(E) - Enable/Disable the vdev HW stats
  8897. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8898. * b'25:26(R) - Reset stats bits
  8899. * 0: don't reset stats
  8900. * 1: reset stats once
  8901. * 2: reset stats at the start of each periodic interval
  8902. * b'27:31 - reserved for future use
  8903. * dword1 - b'0:31 - vdev_id lower bitmask
  8904. * dword2 - b'0:31 - vdev_id upper bitmask
  8905. */
  8906. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8907. A_UINT32 msg_type :8,
  8908. pdev_id :8,
  8909. enable :1,
  8910. periodic_interval :8,
  8911. reset_stats_bits :2,
  8912. reserved0 :5;
  8913. A_UINT32 vdev_id_lower_bitmask;
  8914. A_UINT32 vdev_id_upper_bitmask;
  8915. } POSTPACK;
  8916. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8917. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8918. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8919. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8920. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8921. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8922. do { \
  8923. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8924. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8925. } while (0)
  8926. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8927. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8928. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8929. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8930. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8931. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8932. do { \
  8933. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8934. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8935. } while (0)
  8936. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8937. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8938. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8939. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8940. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8941. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8942. do { \
  8943. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8944. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8945. } while (0)
  8946. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8947. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8948. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8949. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8950. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8951. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8952. do { \
  8953. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8954. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8955. } while (0)
  8956. /*
  8957. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8958. *
  8959. * @details
  8960. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8961. * the default MSDU queues for one of the TIDs within the specified peer
  8962. * to the specified service class.
  8963. * The TID is indirectly specified - each service class is associated
  8964. * with a TID. All default MSDU queues for this peer-TID will be
  8965. * linked to the service class in question.
  8966. *
  8967. * |31 16|15 8|7 0|
  8968. * |------------------------------+--------------+--------------|
  8969. * | peer ID | svc class ID | msg type |
  8970. * |------------------------------------------------------------|
  8971. * Header fields:
  8972. * dword0 - b'7:0 - msg_type: This will be set to
  8973. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8974. * b'15:8 - service class ID
  8975. * b'31:16 - peer ID
  8976. */
  8977. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8978. A_UINT32 msg_type :8,
  8979. svc_class_id :8,
  8980. peer_id :16;
  8981. } POSTPACK;
  8982. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8983. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8984. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8985. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8986. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8987. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8988. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8989. do { \
  8990. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8991. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8992. } while (0)
  8993. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8994. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8995. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8996. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8997. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8998. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8999. do { \
  9000. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  9001. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  9002. } while (0)
  9003. /*
  9004. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  9005. *
  9006. * @details
  9007. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  9008. * remove the linkage of the specified peer-TID's MSDU queues to
  9009. * service classes.
  9010. *
  9011. * |31 16|15 8|7 0|
  9012. * |------------------------------+--------------+--------------|
  9013. * | peer ID | svc class ID | msg type |
  9014. * |------------------------------------------------------------|
  9015. * Header fields:
  9016. * dword0 - b'7:0 - msg_type: This will be set to
  9017. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  9018. * b'15:8 - service class ID
  9019. * b'31:16 - peer ID
  9020. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  9021. * value for peer ID indicates that the target should
  9022. * apply the UNMAP_REQ to all peers.
  9023. */
  9024. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  9025. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  9026. A_UINT32 msg_type :8,
  9027. svc_class_id :8,
  9028. peer_id :16;
  9029. } POSTPACK;
  9030. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  9031. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  9032. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  9033. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  9034. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  9035. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  9036. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  9037. do { \
  9038. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  9039. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  9040. } while (0)
  9041. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  9042. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  9043. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  9044. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  9045. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  9046. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  9047. do { \
  9048. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  9049. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  9050. } while (0)
  9051. /*
  9052. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  9053. *
  9054. * @details
  9055. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  9056. * request the target to report what service class the default MSDU queues
  9057. * of the specified TIDs within the peer are linked to.
  9058. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  9059. * to report what service class (if any) the default MSDU queues for
  9060. * each of the specified TIDs are linked to.
  9061. *
  9062. * |31 16|15 8|7 1| 0|
  9063. * |------------------------------+--------------+--------------|
  9064. * | peer ID | TID mask | msg type |
  9065. * |------------------------------------------------------------|
  9066. * | reserved |ETO|
  9067. * |------------------------------------------------------------|
  9068. * Header fields:
  9069. * dword0 - b'7:0 - msg_type: This will be set to
  9070. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  9071. * b'15:8 - TID mask
  9072. * b'31:16 - peer ID
  9073. * dword1 - b'0 - "Existing Tids Only" flag
  9074. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  9075. * message generated by this REQ will only show the
  9076. * mapping for TIDs that actually exist in the target's
  9077. * peer object.
  9078. * Any TIDs that are covered by a MAP_REQ but which
  9079. * do not actually exist will be shown as being
  9080. * unmapped (i.e. svc class ID 0xff).
  9081. * If this flag is cleared, the MAP_REPORT_CONF message
  9082. * will consider not only the mapping of TIDs currently
  9083. * existing in the peer, but also the mapping that will
  9084. * be applied for any TID objects created within this
  9085. * peer in the future.
  9086. * b'31:1 - reserved for future use
  9087. */
  9088. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  9089. A_UINT32 msg_type :8,
  9090. tid_mask :8,
  9091. peer_id :16;
  9092. A_UINT32 existing_tids_only:1,
  9093. reserved :31;
  9094. } POSTPACK;
  9095. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  9096. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  9097. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  9098. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  9099. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  9100. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  9101. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  9102. do { \
  9103. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  9104. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  9105. } while (0)
  9106. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  9107. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  9108. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  9109. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  9110. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  9111. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  9112. do { \
  9113. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  9114. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  9115. } while (0)
  9116. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  9117. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  9118. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  9119. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  9120. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  9121. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  9122. do { \
  9123. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  9124. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  9125. } while (0)
  9126. /**
  9127. * @brief Format of shared memory between Host and Target
  9128. * for UMAC recovery feature messaging.
  9129. * @details
  9130. * This is shared memory between Host and Target allocated
  9131. * and used in chips where UMAC recovery feature is supported.
  9132. * This shared memory is allocated per SOC level by Host since each
  9133. * SOC's target Q6FW needs to communicate independently to the Host
  9134. * through its own shared memory.
  9135. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9136. * then host interprets it as a new message from target.
  9137. * Host clears that particular read bit in t2h_msg after each read
  9138. * operation. It is vice versa for h2t_msg. At any given point
  9139. * of time there is expected to be only one bit set
  9140. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9141. *
  9142. * The message is interpreted as follows:
  9143. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9144. * added for debuggability purpose.
  9145. * dword1 - b'0 - do_pre_reset
  9146. * b'1 - do_post_reset_start
  9147. * b'2 - do_post_reset_complete
  9148. * b'3 - initiate_umac_recovery
  9149. * b'4 - initiate_target_recovery_sync_using_umac
  9150. * b'5:31 - rsvd_t2h
  9151. * dword2 - b'0 - pre_reset_done
  9152. * b'1 - post_reset_start_done
  9153. * b'2 - post_reset_complete_done
  9154. * b'3 - start_pre_reset (deprecated)
  9155. * b'4:31 - rsvd_h2t
  9156. */
  9157. PREPACK typedef struct {
  9158. /** Magic number added for debuggability. */
  9159. A_UINT32 magic_num;
  9160. union {
  9161. /*
  9162. * BIT [0] :- T2H msg to do pre-reset
  9163. * BIT [1] :- T2H msg to do post-reset start
  9164. * BIT [2] :- T2H msg to do post-reset complete
  9165. * BIT [3] :- T2H msg to indicate to Host that
  9166. * a trigger request for MLO UMAC Recovery
  9167. * is received for UMAC hang.
  9168. * BIT [4] :- T2H msg to indicate to Host that
  9169. * a trigger request for MLO UMAC Recovery
  9170. * is received for Mode-1 Target Recovery.
  9171. * BIT [31 : 5] :- reserved
  9172. */
  9173. A_UINT32 t2h_msg;
  9174. struct {
  9175. A_UINT32
  9176. do_pre_reset: 1, /* BIT [0] */
  9177. do_post_reset_start: 1, /* BIT [1] */
  9178. do_post_reset_complete: 1, /* BIT [2] */
  9179. initiate_umac_recovery: 1, /* BIT [3] */
  9180. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9181. rsvd_t2h: 27; /* BIT [31:5] */
  9182. };
  9183. };
  9184. union {
  9185. /*
  9186. * BIT [0] :- H2T msg to send pre-reset done
  9187. * BIT [1] :- H2T msg to send post-reset start done
  9188. * BIT [2] :- H2T msg to send post-reset complete done
  9189. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9190. * BIT [31 : 4] :- reserved
  9191. */
  9192. A_UINT32 h2t_msg;
  9193. struct {
  9194. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9195. post_reset_start_done : 1, /* BIT [1] */
  9196. post_reset_complete_done : 1, /* BIT [2] */
  9197. start_pre_reset : 1, /* BIT [3] */
  9198. rsvd_h2t : 28; /* BIT [31 : 4] */
  9199. };
  9200. };
  9201. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9202. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9203. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9204. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9205. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9206. /* dword1 - b'0 - do_pre_reset */
  9207. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9208. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9209. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9210. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9211. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9212. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9213. do { \
  9214. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9215. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9216. } while (0)
  9217. /* dword1 - b'1 - do_post_reset_start */
  9218. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9219. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9220. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9221. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9222. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9223. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9224. do { \
  9225. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9226. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9227. } while (0)
  9228. /* dword1 - b'2 - do_post_reset_complete */
  9229. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9230. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9231. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9232. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9233. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9234. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9235. do { \
  9236. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9237. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9238. } while (0)
  9239. /* dword1 - b'3 - initiate_umac_recovery */
  9240. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9241. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9242. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9243. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9244. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9245. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9246. do { \
  9247. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9248. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9249. } while (0)
  9250. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9251. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9252. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9253. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9254. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9255. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9256. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9257. do { \
  9258. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9259. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9260. } while (0)
  9261. /* dword2 - b'0 - pre_reset_done */
  9262. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9263. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9264. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9265. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9266. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9267. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9268. do { \
  9269. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9270. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9271. } while (0)
  9272. /* dword2 - b'1 - post_reset_start_done */
  9273. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9274. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9275. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9276. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9277. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9278. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9279. do { \
  9280. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9281. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9282. } while (0)
  9283. /* dword2 - b'2 - post_reset_complete_done */
  9284. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9285. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9286. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9287. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9288. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9289. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9290. do { \
  9291. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9292. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9293. } while (0)
  9294. /* dword2 - b'3 - start_pre_reset */
  9295. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9296. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9297. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9298. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9299. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9300. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9301. do { \
  9302. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9303. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9304. } while (0)
  9305. /**
  9306. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9307. *
  9308. * @details
  9309. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9310. * by the host to provide prerequisite info to target for the UMAC hang
  9311. * recovery feature.
  9312. * The info sent in this H2T message are T2H message method, H2T message
  9313. * method, T2H MSI interrupt number and physical start address, size of
  9314. * the shared memory (refers to the shared memory dedicated for messaging
  9315. * between host and target when the DUT is in UMAC hang recovery mode).
  9316. * This H2T message is expected to be only sent if the WMI service bit
  9317. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9318. *
  9319. * |31 16|15 12|11 8|7 0|
  9320. * |-------------------------------+--------------+--------------+------------|
  9321. * | reserved |h2t msg method|t2h msg method| msg_type |
  9322. * |--------------------------------------------------------------------------|
  9323. * | t2h msi interrupt number |
  9324. * |--------------------------------------------------------------------------|
  9325. * | shared memory area size |
  9326. * |--------------------------------------------------------------------------|
  9327. * | shared memory area physical address low |
  9328. * |--------------------------------------------------------------------------|
  9329. * | shared memory area physical address high |
  9330. * |--------------------------------------------------------------------------|
  9331. *
  9332. * The message is interpreted as follows:
  9333. * dword0 - b'0:7 - msg_type
  9334. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9335. * b'8:11 - t2h_msg_method: indicates method to be used for
  9336. * T2H communication in UMAC hang recovery mode.
  9337. * Value zero indicates MSI interrupt (default method).
  9338. * Refer to htt_umac_hang_recovery_msg_method enum.
  9339. * b'12:15 - h2t_msg_method: indicates method to be used for
  9340. * H2T communication in UMAC hang recovery mode.
  9341. * Value zero indicates polling by target for this h2t msg
  9342. * during UMAC hang recovery mode.
  9343. * Refer to htt_umac_hang_recovery_msg_method enum.
  9344. * b'16:31 - reserved.
  9345. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9346. * T2H communication in UMAC hang recovery mode.
  9347. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9348. * only when in UMAC hang recovery mode.
  9349. * This refers to size in bytes.
  9350. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9351. * of the shared memory dedicated for messaging only when
  9352. * in UMAC hang recovery mode.
  9353. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9354. * of the shared memory dedicated for messaging only when
  9355. * in UMAC hang recovery mode.
  9356. */
  9357. /* t2h_msg_method and h2t_msg_method */
  9358. enum htt_umac_hang_recovery_msg_method {
  9359. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9360. };
  9361. PREPACK typedef struct {
  9362. A_UINT32 msg_type : 8,
  9363. t2h_msg_method : 4,
  9364. h2t_msg_method : 4,
  9365. reserved : 16;
  9366. A_UINT32 t2h_msi_data;
  9367. /* size bytes and physical address of shared memory. */
  9368. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9369. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9370. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9371. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9372. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9373. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9374. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9375. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9376. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9377. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9378. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9379. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9380. do { \
  9381. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9382. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9383. } while (0)
  9384. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9385. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9386. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9387. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9388. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9389. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9390. do { \
  9391. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9392. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9393. } while (0)
  9394. /**
  9395. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9396. *
  9397. * @details
  9398. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9399. * HTT message sent by the host to indicate that the target needs to start the
  9400. * UMAC hang recovery feature from the point of pre-reset routine.
  9401. * The purpose of this H2T message is to have host synchronize and trigger
  9402. * UMAC recovery across all targets.
  9403. * The info sent in this H2T message is the flag to indicate whether the
  9404. * target needs to execute UMAC-recovery in context of the Initiator or
  9405. * Non-Initiator.
  9406. * This H2T message is expected to be sent as response to the
  9407. * initiate_umac_recovery indication from the Initiator target attached to
  9408. * this same host.
  9409. * This H2T message is expected to be only sent if the WMI service bit
  9410. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9411. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9412. * beforehand.
  9413. *
  9414. * |31 10|9|8|7 0|
  9415. * |-----------------------------------------------------------|
  9416. * | reserved |U|I| msg_type |
  9417. * |-----------------------------------------------------------|
  9418. * Where:
  9419. * I = is_initiator
  9420. * U = is_umac_hang
  9421. *
  9422. * The message is interpreted as follows:
  9423. * dword0 - b'0:7 - msg_type
  9424. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9425. * b'8 - is_initiator: indicates whether the target needs to
  9426. * execute the UMAC-recovery in context of the Initiator or
  9427. * Non-Initiator.
  9428. * The value zero indicates this target is Non-Initiator.
  9429. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9430. * executed in context of UMAC hang or Target recovery.
  9431. * b'10:31 - reserved.
  9432. */
  9433. PREPACK typedef struct {
  9434. A_UINT32 msg_type : 8,
  9435. is_initiator : 1,
  9436. is_umac_hang : 1,
  9437. reserved : 22;
  9438. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9439. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9440. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9441. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9442. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9443. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9444. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9445. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9446. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9447. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9448. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9449. do { \
  9450. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9451. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9452. } while (0)
  9453. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9454. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9455. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9456. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9457. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9458. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9459. do { \
  9460. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9461. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9462. } while (0)
  9463. /*
  9464. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9465. *
  9466. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9467. *
  9468. * @details
  9469. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9470. * install or uninstall rx cce super rules to match certain kind of packets
  9471. * with specific parameters. Target sets up HW registers based on setup message
  9472. * and always confirms back to Host.
  9473. *
  9474. * The message would appear as follows:
  9475. * |31 24|23 16|15 8|7 0|
  9476. * |-----------------+-----------------+-----------------+-----------------|
  9477. * | reserved | operation | pdev_id | msg_type |
  9478. * |-----------------------------------------------------------------------|
  9479. * | cce_super_rule_param[0] |
  9480. * |-----------------------------------------------------------------------|
  9481. * | cce_super_rule_param[1] |
  9482. * |-----------------------------------------------------------------------|
  9483. *
  9484. * The message is interpreted as follows:
  9485. * dword0 - b'0:7 - msg_type: This will be set to
  9486. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9487. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9488. * b'16:23 - operation: Identify operation to be taken,
  9489. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9490. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9491. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9492. * b'24:31 - reserved
  9493. * dword1~10 - cce_super_rule_param[0]:
  9494. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9495. * dword11~20 - cce_super_rule_param[1]:
  9496. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9497. *
  9498. * Each cce_super_rule_param structure would appear as follows:
  9499. * |31 24|23 16|15 8|7 0|
  9500. * |-----------------+-----------------+-----------------+-----------------|
  9501. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9502. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9503. * |-----------------------------------------------------------------------|
  9504. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9505. * |-----------------------------------------------------------------------|
  9506. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9507. * |-----------------------------------------------------------------------|
  9508. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9509. * |-----------------------------------------------------------------------|
  9510. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9511. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9512. * |-----------------------------------------------------------------------|
  9513. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9514. * |-----------------------------------------------------------------------|
  9515. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9516. * |-----------------------------------------------------------------------|
  9517. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9518. * |-----------------------------------------------------------------------|
  9519. * | is_valid | l4_type | l3_type |
  9520. * |-----------------------------------------------------------------------|
  9521. * | l4_dst_port | l4_src_port |
  9522. * |-----------------------------------------------------------------------|
  9523. *
  9524. * The cce_super_rule_param[0] structure is interpreted as follows:
  9525. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9526. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9527. * in case of ipv4)
  9528. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9529. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9530. * in case of ipv4)
  9531. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9532. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9533. * in case of ipv4)
  9534. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9535. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9536. * in case of ipv4)
  9537. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9538. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9539. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9540. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9541. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9542. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9543. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9544. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9545. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9546. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9547. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9548. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9549. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9550. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9551. * ipv4 address, in case of ipv4)
  9552. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9553. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9554. * ipv4 address, in case of ipv4)
  9555. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9556. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9557. * ipv4 address, in case of ipv4)
  9558. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9559. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9560. * ipv4 address, in case of ipv4)
  9561. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9562. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9563. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9564. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9565. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9566. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9567. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9568. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9569. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9570. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9571. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9572. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9573. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9574. * 0x0008: ipv4
  9575. * 0xdd86: ipv6
  9576. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9577. * 6: TCP
  9578. * 17: UDP
  9579. * b'24:31 - is_valid: indicate whether this parameter is valid
  9580. * 0: invalid
  9581. * 1: valid
  9582. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9583. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9584. *
  9585. * The cce_super_rule_param[1] structure is similar.
  9586. */
  9587. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9588. enum htt_rx_cce_super_rule_setup_operation {
  9589. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9590. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9591. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9592. /* All operation should be before this */
  9593. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9594. };
  9595. typedef struct {
  9596. union {
  9597. A_UINT8 src_ipv4_addr[4];
  9598. A_UINT8 src_ipv6_addr[16];
  9599. };
  9600. union {
  9601. A_UINT8 dst_ipv4_addr[4];
  9602. A_UINT8 dst_ipv6_addr[16];
  9603. };
  9604. A_UINT32 l3_type: 16,
  9605. l4_type: 8,
  9606. is_valid: 8;
  9607. A_UINT32 l4_src_port: 16,
  9608. l4_dst_port: 16;
  9609. } htt_rx_cce_super_rule_param_t;
  9610. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9611. A_UINT32 msg_type: 8,
  9612. pdev_id: 8,
  9613. operation: 8,
  9614. reserved: 8;
  9615. htt_rx_cce_super_rule_param_t
  9616. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9617. } POSTPACK;
  9618. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9619. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9620. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9621. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9622. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9623. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9624. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9625. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9626. do { \
  9627. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9628. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9629. } while (0)
  9630. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9631. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9632. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9633. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9634. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9635. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9636. do { \
  9637. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9638. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9639. } while (0)
  9640. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9641. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9642. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9643. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9644. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9645. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9646. do { \
  9647. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9648. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9649. } while (0)
  9650. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9651. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9652. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9653. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9654. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9655. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9656. do { \
  9657. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9658. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9659. } while (0)
  9660. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9661. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9662. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9663. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9664. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9665. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9666. do { \
  9667. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9668. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9669. } while (0)
  9670. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9671. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9672. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9673. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9674. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9675. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9676. do { \
  9677. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9678. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9679. } while (0)
  9680. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9681. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9682. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9683. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9684. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9685. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9686. do { \
  9687. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9688. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9689. } while (0)
  9690. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9691. do { \
  9692. A_MEMCPY(_array, _ptr, 4); \
  9693. } while (0)
  9694. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9695. do { \
  9696. A_MEMCPY(_ptr, _array, 4); \
  9697. } while (0)
  9698. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9699. do { \
  9700. A_MEMCPY(_array, _ptr, 16); \
  9701. } while (0)
  9702. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9703. do { \
  9704. A_MEMCPY(_ptr, _array, 16); \
  9705. } while (0)
  9706. /*
  9707. * @brief host -> target HTT TX_LCE_SUPER_RULE_SETUP message
  9708. *
  9709. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP
  9710. *
  9711. * @details
  9712. * Host sends TX_SUPER_RULE setup message to target, in order to request,
  9713. * install, or uninstall tx super rules to match certain kind of packets
  9714. * with specific parameters. Target sets up HW registers based on setup
  9715. * message and always confirms back to host (by sending a T2H
  9716. * TX_LCE_SUPER_RULE_SETUP_DONE message).
  9717. *
  9718. * The message would appear as follows:
  9719. * |31 24|23 16|15 8|7 0|
  9720. * |-----------------+-----------------+-----------------+-----------------|
  9721. * | reserved | operation | pdev_id | msg_type |
  9722. * |-----------------------------------------------------------------------|
  9723. * | tx_super_rule_param[0] |
  9724. * |-----------------------------------------------------------------------|
  9725. * | tx_super_rule_param[1] |
  9726. * |-----------------------------------------------------------------------|
  9727. * | tx_super_rule_param[2] |
  9728. * |-----------------------------------------------------------------------|
  9729. *
  9730. * The message is interpreted as follows:
  9731. * dword0 - b'0:7 - msg_type: This will be set to
  9732. * 0x26 (HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP)
  9733. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is for
  9734. * b'16:23 - operation: Identify operation to be taken,
  9735. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL
  9736. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE
  9737. * b'24:31 - reserved
  9738. * dword1~10 - tx_super_rule_param[0]:
  9739. * contains parameters used to setup TX_SUPER_RULE_0
  9740. * dword11~20 - tx_super_rule_param[1]:
  9741. * contains parameters used to setup TX_SUPER_RULE_1
  9742. * dword21~30 - tx_super_rule_param[2]:
  9743. * contains parameters used to setup TX_SUPER_RULE_2
  9744. *
  9745. * Each tx_super_rule_param structure would appear as follows:
  9746. * |31 24|23 16|15 8|7 0|
  9747. * |-----------------+-----------------+-----------------+-----------------|
  9748. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9749. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9750. * |-----------------------------------------------------------------------|
  9751. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9752. * |-----------------------------------------------------------------------|
  9753. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9754. * |-----------------------------------------------------------------------|
  9755. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9756. * |-----------------------------------------------------------------------|
  9757. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9758. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9759. * |-----------------------------------------------------------------------|
  9760. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9761. * |-----------------------------------------------------------------------|
  9762. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9763. * |-----------------------------------------------------------------------|
  9764. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9765. * |-----------------------------------------------------------------------|
  9766. * | is_valid | l4_type | l3_type |
  9767. * |-----------------------------------------------------------------------|
  9768. * | l4_dst_port | l4_src_port |
  9769. * |-----------------------------------------------------------------------|
  9770. * Where l3_type is 802.3 EtherType, l4_type is IANA IP protocol type.
  9771. *
  9772. * The tx_super_rule_param[1] structure is similar.
  9773. * The tx_super_rule_param[2] structure is similar.
  9774. */
  9775. #define HTT_TX_LCE_SUPER_RULE_SETUP_NUM 3
  9776. enum htt_tx_lce_super_rule_setup_operation {
  9777. HTT_TX_LCE_SUPER_RULE_INSTALL = 0,
  9778. HTT_TX_LCE_SUPER_RULE_RELEASE,
  9779. /* All operation should be before this */
  9780. HTT_TX_LCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9781. };
  9782. typedef struct {
  9783. union {
  9784. A_UINT8 src_ipv4_addr[4];
  9785. A_UINT8 src_ipv6_addr[16];
  9786. };
  9787. union {
  9788. A_UINT8 dst_ipv4_addr[4];
  9789. A_UINT8 dst_ipv6_addr[16];
  9790. };
  9791. A_UINT32 l3_type: 16,
  9792. l4_type: 8,
  9793. is_valid: 8;
  9794. A_UINT32 l4_src_port: 16,
  9795. l4_dst_port: 16;
  9796. } htt_tx_lce_super_rule_param_t;
  9797. PREPACK struct htt_tx_lce_super_rule_setup_t {
  9798. A_UINT32 msg_type: 8,
  9799. pdev_id: 8,
  9800. operation: 8, /* htt_tx_lce_super_rule_setup_operation */
  9801. reserved: 8;
  9802. htt_tx_lce_super_rule_param_t
  9803. lce_super_rule_param[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  9804. } POSTPACK;
  9805. #define HTT_TX_LCE_SUPER_RULE_SETUP_SZ (sizeof(struct htt_tx_lce_super_rule_setup_t))
  9806. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9807. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9808. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9809. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9810. HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9811. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9812. do { \
  9813. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9814. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9815. } while (0)
  9816. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9817. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S 16
  9818. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9819. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9820. HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)
  9821. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9822. do { \
  9823. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9824. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9825. } while (0)
  9826. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9827. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9828. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9829. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9830. HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9831. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9832. do { \
  9833. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9834. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9835. } while (0)
  9836. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9837. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9838. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9839. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9840. HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9841. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9842. do { \
  9843. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9844. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9845. } while (0)
  9846. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9847. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9848. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9849. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9850. HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)
  9851. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9852. do { \
  9853. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9854. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9855. } while (0)
  9856. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9857. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9858. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9859. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9860. HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9861. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9862. do { \
  9863. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9864. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9865. } while (0)
  9866. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9867. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9868. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9869. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9870. HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9871. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9872. do { \
  9873. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9874. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9875. } while (0)
  9876. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9877. do { \
  9878. A_MEMCPY(_array, _ptr, 4); \
  9879. } while (0)
  9880. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9881. do { \
  9882. A_MEMCPY(_ptr, _array, 4); \
  9883. } while (0)
  9884. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9885. do { \
  9886. A_MEMCPY(_array, _ptr, 16); \
  9887. } while (0)
  9888. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9889. do { \
  9890. A_MEMCPY(_ptr, _array, 16); \
  9891. } while (0)
  9892. /**
  9893. * htt_h2t_primary_link_peer_status_type -
  9894. * Unique number for each status or reasons
  9895. * The status reasons can go up to 255 max
  9896. */
  9897. enum htt_h2t_primary_link_peer_status_type {
  9898. /* Host Primary Link Peer migration Success */
  9899. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9900. /* keep this last */
  9901. /* Host Primary Link Peer migration Fail */
  9902. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9903. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9904. };
  9905. /**
  9906. * @brief host -> Primary peer migration completion message from host
  9907. *
  9908. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9909. *
  9910. * @details
  9911. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9912. * target Confirming that primary link peer migration has completed,
  9913. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9914. * message from the target.
  9915. *
  9916. * The message would appear as follows:
  9917. *
  9918. * |31 25|24|23 16|15 12|11 8|7 0|
  9919. * |----------------------------+----------+---------+--------------|
  9920. * | vdev ID | pdev ID | chip ID | msg type |
  9921. * |----------------------------+----------+---------+--------------|
  9922. * | ML peer ID | SW peer ID |
  9923. * |------------+--+------------+--------------------+--------------|
  9924. * | reserved |SV| src_info | status |
  9925. * |------------+--+---------------------------------+--------------|
  9926. * Where:
  9927. * SV = src_info_valid flag
  9928. *
  9929. * The message is interpreted as follows:
  9930. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9931. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9932. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9933. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9934. * as primary
  9935. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9936. * as primary
  9937. *
  9938. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9939. * chosen as primary
  9940. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9941. * primary peer belongs.
  9942. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9943. * b'8:23 - src_info: Indicates New Virtual port number through
  9944. * which Rx Pipe connects to the correct PPE.
  9945. * b'24 - src_info_valid: Indicates src_info is valid.
  9946. */
  9947. typedef struct {
  9948. A_UINT32 msg_type: 8, /* bits 7:0 */
  9949. chip_id: 4, /* bits 11:8 */
  9950. pdev_id: 4, /* bits 15:12 */
  9951. vdev_id: 16; /* bits 31:16 */
  9952. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9953. ml_peer_id: 16; /* bits 31:16 */
  9954. A_UINT32 status: 8, /* bits 7:0 */
  9955. src_info: 16, /* bits 23:8 */
  9956. src_info_valid: 1, /* bit 24 */
  9957. reserved: 7; /* bits 31:25 */
  9958. } htt_h2t_primary_link_peer_migrate_resp_t;
  9959. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9960. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9961. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9962. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9963. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9964. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9965. do { \
  9966. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9967. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9968. } while (0)
  9969. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9970. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9971. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9972. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9973. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9974. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9975. do { \
  9976. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9977. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9978. } while (0)
  9979. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9980. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9981. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9982. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9983. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9984. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9985. do { \
  9986. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9987. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9988. } while (0)
  9989. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9990. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9991. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9992. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9993. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9994. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9995. do { \
  9996. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9997. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9998. } while (0)
  9999. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  10000. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  10001. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  10002. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  10003. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  10004. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  10005. do { \
  10006. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  10007. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  10008. } while (0)
  10009. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  10010. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  10011. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  10012. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  10013. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  10014. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  10015. do { \
  10016. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  10017. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  10018. } while (0)
  10019. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  10020. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  10021. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  10022. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  10023. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  10024. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  10025. do { \
  10026. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  10027. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  10028. } while (0)
  10029. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  10030. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  10031. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  10032. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  10033. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  10034. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  10035. do { \
  10036. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  10037. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  10038. } while (0)
  10039. /**
  10040. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  10041. *
  10042. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  10043. *
  10044. * @details
  10045. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  10046. * configure the parameters needed for FW to report PPDU tx latency stats
  10047. * for latency prediction in user space.
  10048. *
  10049. * The message would appear as follows:
  10050. * |31 28|27 12|11|10 8|7 0|
  10051. * |-----------+-------------------+--+-------+--------------|
  10052. * |granularity| periodic interval | E|vdev ID| msg type |
  10053. * |-----------+-------------------+--+-------+--------------|
  10054. * Where: E = enable
  10055. *
  10056. * The message is interpreted as follows:
  10057. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  10058. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  10059. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  10060. * b'11 - enable: Indicate this message is to enable/disable
  10061. * PPDU latency report from FW
  10062. * b'12:27 - periodic_interval: Indicate the report interval in MS
  10063. * b'28:31 - granularity: Indicate the granularity of the latency
  10064. * stats report, in ms
  10065. */
  10066. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  10067. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  10068. A_UINT32 msg_type :8,
  10069. vdev_id :3,
  10070. enable :1,
  10071. periodic_interval :16,
  10072. granularity :4;
  10073. } POSTPACK;
  10074. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  10075. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  10076. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  10077. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  10078. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  10079. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  10080. do { \
  10081. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  10082. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  10083. } while (0)
  10084. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  10085. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  10086. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  10087. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  10088. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  10089. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  10090. do { \
  10091. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  10092. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  10093. } while (0)
  10094. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  10095. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  10096. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  10097. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  10098. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  10099. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  10100. do { \
  10101. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  10102. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  10103. } while (0)
  10104. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  10105. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  10106. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  10107. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  10108. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  10109. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  10110. do { \
  10111. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  10112. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  10113. } while (0)
  10114. /**
  10115. * @brief host -> tgt msg to reconfigure params for a MSDU queue
  10116. *
  10117. * MSG_TYPE => HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ
  10118. *
  10119. * @details
  10120. * HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ message is sent by the host to
  10121. * update the configuration of the identified MSDU.
  10122. * This message supports the following MSDU queue reconfigurations:
  10123. * 1. Deactivating or reactivating the MSDU queue.
  10124. * 2. Moving the MSDU queue from its current service class to a
  10125. * different service class.
  10126. * The new service class needs to be within the same TID as the
  10127. * current service class.
  10128. * This msg overlaps with the HTT_H2T_SAWF_DEF_QUEUES_[MAP,UNMAP]_REQ
  10129. * messages, but those only apply to the default MSDU queues within
  10130. * a peer-TID, while this message applies only to a single MSDU queue,
  10131. * and that MSDU queue can be a user-defined queue or a default queue.
  10132. * Also, the concurrent combination of reconfigurations 1+2 is supported.
  10133. *
  10134. * The message format is as follows:
  10135. * |31 24|23 9|8|7 0|
  10136. * |--------------------------------------------------------------|
  10137. * | tgt_opaque_msduq_id | msg type |
  10138. * |--------------------------------------------------------------|
  10139. * | request_cookie | reserved |D| svc_class_id |
  10140. * |--------------------------------------------------------------|
  10141. * Where: D = deactivate flag
  10142. *
  10143. * The message is interpreted as follows:
  10144. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  10145. * (HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ)
  10146. * b'8:31 - tgt_opaque_msduq_id: tx flow number that uniquely
  10147. * identifies the MSDU queue
  10148. * dword1 - b'0:7 - svc_class_id: ID of the SAWF service class to which
  10149. * the MSDU queue should be associated.
  10150. * On reactivate requests, svc_class_id may be set to the
  10151. * same service class ID as before the deactivate or it may
  10152. * be set to a different service class ID.
  10153. * b'8:8 - deactivate: Whether the MSDU queue should be deactivated
  10154. * or reactivated (refer to HTT_MSDUQ_DEACTIVATE_E)
  10155. * b'9:23 - reserved
  10156. * b'31:24 - request_cookie: Identifier for FW to use in the
  10157. * completion indication (T2H SDWF_MSDU_CFG_IND) to call
  10158. * out this specific request. The host shall avoid using
  10159. * a value of 0xFF (COOKIE_INVALID) here, so that a
  10160. * 0xFF / COOKIE_INVALID value can be used in any T2H
  10161. * SDWF_MSDUQ_CFG_IND messages that the target sends
  10162. * autonomously rather than in response to a H2T
  10163. * SDWF_MSDUQ_RECFG_REQ.
  10164. */
  10165. /* HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ */
  10166. typedef enum {
  10167. HTT_MSDUQ_REACTIVATE = 0,
  10168. HTT_MSDUQ_DEACTIVATE = 1,
  10169. } HTT_MSDUQ_DEACTIVATE_E;
  10170. PREPACK struct htt_h2t_sdwf_msduq_recfg_req {
  10171. A_UINT32 msg_type :8, /* bits 7:0 */
  10172. tgt_opaque_msduq_id :24; /* bits 31:8 */
  10173. A_UINT32 svc_class_id :8, /* bits 7:0 */
  10174. deactivate :1, /* bits 8:8 */
  10175. reserved :15, /* bits 23:9 */
  10176. request_cookie :8; /* bits 31:24 */
  10177. } POSTPACK;
  10178. #define HTT_MSDUQ_CFG_REG_COOKIE_INVALID 0xFF
  10179. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M 0xFFFFFF00
  10180. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S 8
  10181. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  10182. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M) >> \
  10183. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)
  10184. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  10185. do { \
  10186. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID, _val); \
  10187. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)); \
  10188. } while (0)
  10189. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M 0x000000FF
  10190. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S 0
  10191. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_GET(_var) \
  10192. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M) >> \
  10193. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)
  10194. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_SET(_var, _val) \
  10195. do { \
  10196. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID, _val); \
  10197. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)); \
  10198. } while (0)
  10199. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M 0x00000100
  10200. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S 8
  10201. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_GET(_var) \
  10202. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M) >> \
  10203. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)
  10204. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_SET(_var, _val) \
  10205. do { \
  10206. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE, _val); \
  10207. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)); \
  10208. } while (0)
  10209. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M 0xFF000000
  10210. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S 24
  10211. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_GET(_var) \
  10212. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M) >> \
  10213. HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)
  10214. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_SET(_var, _val) \
  10215. do { \
  10216. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE, _val); \
  10217. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)); \
  10218. } while (0)
  10219. /*=== target -> host messages ===============================================*/
  10220. enum htt_t2h_msg_type {
  10221. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  10222. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  10223. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  10224. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  10225. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  10226. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  10227. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  10228. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  10229. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  10230. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  10231. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  10232. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  10233. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  10234. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  10235. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  10236. /* only used for HL, add HTT MSG for HTT CREDIT update */
  10237. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  10238. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  10239. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  10240. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  10241. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  10242. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  10243. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  10244. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  10245. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  10246. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  10247. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  10248. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  10249. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  10250. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  10251. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  10252. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  10253. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  10254. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  10255. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  10256. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  10257. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  10258. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  10259. /* TX_OFFLOAD_DELIVER_IND:
  10260. * Forward the target's locally-generated packets to the host,
  10261. * to provide to the monitor mode interface.
  10262. */
  10263. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  10264. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  10265. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  10266. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  10267. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  10268. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  10269. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  10270. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  10271. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  10272. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  10273. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  10274. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  10275. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  10276. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  10277. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  10278. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  10279. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  10280. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  10281. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  10282. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  10283. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  10284. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  10285. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  10286. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  10287. HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE = 0x3b,
  10288. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND = 0x3c,
  10289. HTT_T2H_MSG_TYPE_TEST,
  10290. /* keep this last */
  10291. HTT_T2H_NUM_MSGS
  10292. };
  10293. /*
  10294. * HTT target to host message type -
  10295. * stored in bits 7:0 of the first word of the message
  10296. */
  10297. #define HTT_T2H_MSG_TYPE_M 0xff
  10298. #define HTT_T2H_MSG_TYPE_S 0
  10299. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  10300. do { \
  10301. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  10302. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  10303. } while (0)
  10304. #define HTT_T2H_MSG_TYPE_GET(word) \
  10305. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  10306. /**
  10307. * @brief target -> host version number confirmation message definition
  10308. *
  10309. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  10310. *
  10311. * |31 24|23 16|15 8|7 0|
  10312. * |----------------+----------------+----------------+----------------|
  10313. * | reserved | major number | minor number | msg type |
  10314. * |-------------------------------------------------------------------|
  10315. * : option request TLV (optional) |
  10316. * :...................................................................:
  10317. *
  10318. * The VER_CONF message may consist of a single 4-byte word, or may be
  10319. * extended with TLVs that specify HTT options selected by the target.
  10320. * The following option TLVs may be appended to the VER_CONF message:
  10321. * - LL_BUS_ADDR_SIZE
  10322. * - HL_SUPPRESS_TX_COMPL_IND
  10323. * - MAX_TX_QUEUE_GROUPS
  10324. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  10325. * may be appended to the VER_CONF message (but only one TLV of each type).
  10326. *
  10327. * Header fields:
  10328. * - MSG_TYPE
  10329. * Bits 7:0
  10330. * Purpose: identifies this as a version number confirmation message
  10331. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  10332. * - VER_MINOR
  10333. * Bits 15:8
  10334. * Purpose: Specify the minor number of the HTT message library version
  10335. * in use by the target firmware.
  10336. * The minor number specifies the specific revision within a range
  10337. * of fundamentally compatible HTT message definition revisions.
  10338. * Compatible revisions involve adding new messages or perhaps
  10339. * adding new fields to existing messages, in a backwards-compatible
  10340. * manner.
  10341. * Incompatible revisions involve changing the message type values,
  10342. * or redefining existing messages.
  10343. * Value: minor number
  10344. * - VER_MAJOR
  10345. * Bits 15:8
  10346. * Purpose: Specify the major number of the HTT message library version
  10347. * in use by the target firmware.
  10348. * The major number specifies the family of minor revisions that are
  10349. * fundamentally compatible with each other, but not with prior or
  10350. * later families.
  10351. * Value: major number
  10352. */
  10353. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  10354. #define HTT_VER_CONF_MINOR_S 8
  10355. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  10356. #define HTT_VER_CONF_MAJOR_S 16
  10357. #define HTT_VER_CONF_MINOR_SET(word, value) \
  10358. do { \
  10359. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  10360. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  10361. } while (0)
  10362. #define HTT_VER_CONF_MINOR_GET(word) \
  10363. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  10364. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  10365. do { \
  10366. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  10367. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  10368. } while (0)
  10369. #define HTT_VER_CONF_MAJOR_GET(word) \
  10370. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  10371. #define HTT_VER_CONF_BYTES 4
  10372. /**
  10373. * @brief - target -> host HTT Rx In order indication message
  10374. *
  10375. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  10376. *
  10377. * @details
  10378. *
  10379. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  10380. * |----------------+-------------------+---------------------+---------------|
  10381. * | peer ID | P| F| O| ext TID | msg type |
  10382. * |--------------------------------------------------------------------------|
  10383. * | MSDU count | Reserved | vdev id |
  10384. * |--------------------------------------------------------------------------|
  10385. * | MSDU 0 bus address (bits 31:0) |
  10386. #if HTT_PADDR64
  10387. * | MSDU 0 bus address (bits 63:32) |
  10388. #endif
  10389. * |--------------------------------------------------------------------------|
  10390. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  10391. * |--------------------------------------------------------------------------|
  10392. * | MSDU 1 bus address (bits 31:0) |
  10393. #if HTT_PADDR64
  10394. * | MSDU 1 bus address (bits 63:32) |
  10395. #endif
  10396. * |--------------------------------------------------------------------------|
  10397. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  10398. * |--------------------------------------------------------------------------|
  10399. */
  10400. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  10401. *
  10402. * @details
  10403. * bits
  10404. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  10405. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10406. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  10407. * | | frag | | | | fail |chksum fail|
  10408. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10409. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  10410. */
  10411. struct htt_rx_in_ord_paddr_ind_hdr_t
  10412. {
  10413. A_UINT32 /* word 0 */
  10414. msg_type: 8,
  10415. ext_tid: 5,
  10416. offload: 1,
  10417. frag: 1,
  10418. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  10419. peer_id: 16;
  10420. A_UINT32 /* word 1 */
  10421. vap_id: 8,
  10422. /* NOTE:
  10423. * This reserved_1 field is not truly reserved - certain targets use
  10424. * this field internally to store debug information, and do not zero
  10425. * out the contents of the field before uploading the message to the
  10426. * host. Thus, any host-target communication supported by this field
  10427. * is limited to using values that are never used by the debug
  10428. * information stored by certain targets in the reserved_1 field.
  10429. * In particular, the targets in question don't use the value 0x3
  10430. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10431. * so this previously-unused value within these bits is available to
  10432. * use as the host / target PKT_CAPTURE_MODE flag.
  10433. */
  10434. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10435. /* if pkt_capture_mode == 0x3, host should
  10436. * send rx frames to monitor mode interface
  10437. */
  10438. msdu_cnt: 16;
  10439. };
  10440. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10441. {
  10442. A_UINT32 dma_addr;
  10443. A_UINT32
  10444. length: 16,
  10445. fw_desc: 8,
  10446. msdu_info:8;
  10447. };
  10448. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10449. {
  10450. A_UINT32 dma_addr_lo;
  10451. A_UINT32 dma_addr_hi;
  10452. A_UINT32
  10453. length: 16,
  10454. fw_desc: 8,
  10455. msdu_info:8;
  10456. };
  10457. #if HTT_PADDR64
  10458. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10459. #else
  10460. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10461. #endif
  10462. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10463. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10464. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10465. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10466. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10467. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10468. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10469. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10470. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10471. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10472. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10473. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10474. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10475. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10476. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10477. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10478. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10479. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10480. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10481. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10482. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10483. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10484. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10485. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10486. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10487. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10488. /* for systems using 64-bit format for bus addresses */
  10489. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10490. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10491. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10492. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10493. /* for systems using 32-bit format for bus addresses */
  10494. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10495. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10496. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10497. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10498. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10499. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10500. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10501. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10502. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10503. do { \
  10504. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10505. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10506. } while (0)
  10507. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10508. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10509. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10510. do { \
  10511. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10512. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10513. } while (0)
  10514. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10515. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10516. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10517. do { \
  10518. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10519. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10520. } while (0)
  10521. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10522. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10523. /*
  10524. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10525. * deliver the rx frames to the monitor mode interface.
  10526. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10527. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10528. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10529. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10530. */
  10531. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10532. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10533. do { \
  10534. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10535. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10536. } while (0)
  10537. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10538. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10539. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10540. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10541. do { \
  10542. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10543. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10544. } while (0)
  10545. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10546. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10547. /* for systems using 64-bit format for bus addresses */
  10548. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10549. do { \
  10550. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10551. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10552. } while (0)
  10553. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10554. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10555. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10556. do { \
  10557. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10558. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10559. } while (0)
  10560. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10561. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10562. /* for systems using 32-bit format for bus addresses */
  10563. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10564. do { \
  10565. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10566. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10567. } while (0)
  10568. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10569. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10570. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10571. do { \
  10572. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10573. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10574. } while (0)
  10575. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10576. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10577. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10578. do { \
  10579. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10580. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10581. } while (0)
  10582. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10583. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10584. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10585. do { \
  10586. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10587. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10588. } while (0)
  10589. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10590. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10591. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10592. do { \
  10593. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10594. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10595. } while (0)
  10596. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10597. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10598. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10599. do { \
  10600. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10601. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10602. } while (0)
  10603. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10604. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10605. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10606. do { \
  10607. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10608. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10609. } while (0)
  10610. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10611. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10612. /* definitions used within target -> host rx indication message */
  10613. PREPACK struct htt_rx_ind_hdr_prefix_t
  10614. {
  10615. A_UINT32 /* word 0 */
  10616. msg_type: 8,
  10617. ext_tid: 5,
  10618. release_valid: 1,
  10619. flush_valid: 1,
  10620. reserved0: 1,
  10621. peer_id: 16;
  10622. A_UINT32 /* word 1 */
  10623. flush_start_seq_num: 6,
  10624. flush_end_seq_num: 6,
  10625. release_start_seq_num: 6,
  10626. release_end_seq_num: 6,
  10627. num_mpdu_ranges: 8;
  10628. } POSTPACK;
  10629. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10630. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10631. #define HTT_TGT_RSSI_INVALID 0x80
  10632. PREPACK struct htt_rx_ppdu_desc_t
  10633. {
  10634. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10635. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10636. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10637. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10638. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10639. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10640. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10641. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10642. A_UINT32 /* word 0 */
  10643. rssi_cmb: 8,
  10644. timestamp_submicrosec: 8,
  10645. phy_err_code: 8,
  10646. phy_err: 1,
  10647. legacy_rate: 4,
  10648. legacy_rate_sel: 1,
  10649. end_valid: 1,
  10650. start_valid: 1;
  10651. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10652. union {
  10653. A_UINT32 /* word 1 */
  10654. rssi0_pri20: 8,
  10655. rssi0_ext20: 8,
  10656. rssi0_ext40: 8,
  10657. rssi0_ext80: 8;
  10658. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10659. } u0;
  10660. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10661. union {
  10662. A_UINT32 /* word 2 */
  10663. rssi1_pri20: 8,
  10664. rssi1_ext20: 8,
  10665. rssi1_ext40: 8,
  10666. rssi1_ext80: 8;
  10667. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10668. } u1;
  10669. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10670. union {
  10671. A_UINT32 /* word 3 */
  10672. rssi2_pri20: 8,
  10673. rssi2_ext20: 8,
  10674. rssi2_ext40: 8,
  10675. rssi2_ext80: 8;
  10676. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10677. } u2;
  10678. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10679. union {
  10680. A_UINT32 /* word 4 */
  10681. rssi3_pri20: 8,
  10682. rssi3_ext20: 8,
  10683. rssi3_ext40: 8,
  10684. rssi3_ext80: 8;
  10685. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10686. } u3;
  10687. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10688. A_UINT32 tsf32; /* word 5 */
  10689. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10690. A_UINT32 timestamp_microsec; /* word 6 */
  10691. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10692. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10693. A_UINT32 /* word 7 */
  10694. vht_sig_a1: 24,
  10695. preamble_type: 8;
  10696. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10697. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10698. A_UINT32 /* word 8 */
  10699. vht_sig_a2: 24,
  10700. /* sa_ant_matrix
  10701. * For cases where a single rx chain has options to be connected to
  10702. * different rx antennas, show which rx antennas were in use during
  10703. * receipt of a given PPDU.
  10704. * This sa_ant_matrix provides a bitmask of the antennas used while
  10705. * receiving this frame.
  10706. */
  10707. sa_ant_matrix: 8;
  10708. } POSTPACK;
  10709. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10710. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10711. PREPACK struct htt_rx_ind_hdr_suffix_t
  10712. {
  10713. A_UINT32 /* word 0 */
  10714. fw_rx_desc_bytes: 16,
  10715. reserved0: 16;
  10716. } POSTPACK;
  10717. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10718. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10719. PREPACK struct htt_rx_ind_hdr_t
  10720. {
  10721. struct htt_rx_ind_hdr_prefix_t prefix;
  10722. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10723. struct htt_rx_ind_hdr_suffix_t suffix;
  10724. } POSTPACK;
  10725. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10726. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10727. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10728. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10729. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10730. /*
  10731. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10732. * the offset into the HTT rx indication message at which the
  10733. * FW rx PPDU descriptor resides
  10734. */
  10735. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10736. /*
  10737. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10738. * the offset into the HTT rx indication message at which the
  10739. * header suffix (FW rx MSDU byte count) resides
  10740. */
  10741. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10742. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10743. /*
  10744. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10745. * the offset into the HTT rx indication message at which the per-MSDU
  10746. * information starts
  10747. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10748. * per-MSDU information portion of the message. The per-MSDU info itself
  10749. * starts at byte 12.
  10750. */
  10751. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10752. /**
  10753. * @brief target -> host rx indication message definition
  10754. *
  10755. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10756. *
  10757. * @details
  10758. * The following field definitions describe the format of the rx indication
  10759. * message sent from the target to the host.
  10760. * The message consists of three major sections:
  10761. * 1. a fixed-length header
  10762. * 2. a variable-length list of firmware rx MSDU descriptors
  10763. * 3. one or more 4-octet MPDU range information elements
  10764. * The fixed length header itself has two sub-sections
  10765. * 1. the message meta-information, including identification of the
  10766. * sender and type of the received data, and a 4-octet flush/release IE
  10767. * 2. the firmware rx PPDU descriptor
  10768. *
  10769. * The format of the message is depicted below.
  10770. * in this depiction, the following abbreviations are used for information
  10771. * elements within the message:
  10772. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10773. * elements associated with the PPDU start are valid.
  10774. * Specifically, the following fields are valid only if SV is set:
  10775. * RSSI (all variants), L, legacy rate, preamble type, service,
  10776. * VHT-SIG-A
  10777. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10778. * elements associated with the PPDU end are valid.
  10779. * Specifically, the following fields are valid only if EV is set:
  10780. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10781. * - L - Legacy rate selector - if legacy rates are used, this flag
  10782. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10783. * (L == 0) PHY.
  10784. * - P - PHY error flag - boolean indication of whether the rx frame had
  10785. * a PHY error
  10786. *
  10787. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10788. * |----------------+-------------------+---------------------+---------------|
  10789. * | peer ID | |RV|FV| ext TID | msg type |
  10790. * |--------------------------------------------------------------------------|
  10791. * | num | release | release | flush | flush |
  10792. * | MPDU | end | start | end | start |
  10793. * | ranges | seq num | seq num | seq num | seq num |
  10794. * |==========================================================================|
  10795. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10796. * |V|V| | rate | | | timestamp | RSSI |
  10797. * |--------------------------------------------------------------------------|
  10798. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10799. * |--------------------------------------------------------------------------|
  10800. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10801. * |--------------------------------------------------------------------------|
  10802. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10803. * |--------------------------------------------------------------------------|
  10804. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10805. * |--------------------------------------------------------------------------|
  10806. * | TSF LSBs |
  10807. * |--------------------------------------------------------------------------|
  10808. * | microsec timestamp |
  10809. * |--------------------------------------------------------------------------|
  10810. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10811. * |--------------------------------------------------------------------------|
  10812. * | service | HT-SIG / VHT-SIG-A2 |
  10813. * |==========================================================================|
  10814. * | reserved | FW rx desc bytes |
  10815. * |--------------------------------------------------------------------------|
  10816. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10817. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10818. * |--------------------------------------------------------------------------|
  10819. * : : :
  10820. * |--------------------------------------------------------------------------|
  10821. * | alignment | MSDU Rx |
  10822. * | padding | desc Bn |
  10823. * |--------------------------------------------------------------------------|
  10824. * | reserved | MPDU range status | MPDU count |
  10825. * |--------------------------------------------------------------------------|
  10826. * : reserved : MPDU range status : MPDU count :
  10827. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10828. *
  10829. * Header fields:
  10830. * - MSG_TYPE
  10831. * Bits 7:0
  10832. * Purpose: identifies this as an rx indication message
  10833. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10834. * - EXT_TID
  10835. * Bits 12:8
  10836. * Purpose: identify the traffic ID of the rx data, including
  10837. * special "extended" TID values for multicast, broadcast, and
  10838. * non-QoS data frames
  10839. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10840. * - FLUSH_VALID (FV)
  10841. * Bit 13
  10842. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10843. * is valid
  10844. * Value:
  10845. * 1 -> flush IE is valid and needs to be processed
  10846. * 0 -> flush IE is not valid and should be ignored
  10847. * - REL_VALID (RV)
  10848. * Bit 13
  10849. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10850. * is valid
  10851. * Value:
  10852. * 1 -> release IE is valid and needs to be processed
  10853. * 0 -> release IE is not valid and should be ignored
  10854. * - PEER_ID
  10855. * Bits 31:16
  10856. * Purpose: Identify, by ID, which peer sent the rx data
  10857. * Value: ID of the peer who sent the rx data
  10858. * - FLUSH_SEQ_NUM_START
  10859. * Bits 5:0
  10860. * Purpose: Indicate the start of a series of MPDUs to flush
  10861. * Not all MPDUs within this series are necessarily valid - the host
  10862. * must check each sequence number within this range to see if the
  10863. * corresponding MPDU is actually present.
  10864. * This field is only valid if the FV bit is set.
  10865. * Value:
  10866. * The sequence number for the first MPDUs to check to flush.
  10867. * The sequence number is masked by 0x3f.
  10868. * - FLUSH_SEQ_NUM_END
  10869. * Bits 11:6
  10870. * Purpose: Indicate the end of a series of MPDUs to flush
  10871. * Value:
  10872. * The sequence number one larger than the sequence number of the
  10873. * last MPDU to check to flush.
  10874. * The sequence number is masked by 0x3f.
  10875. * Not all MPDUs within this series are necessarily valid - the host
  10876. * must check each sequence number within this range to see if the
  10877. * corresponding MPDU is actually present.
  10878. * This field is only valid if the FV bit is set.
  10879. * - REL_SEQ_NUM_START
  10880. * Bits 17:12
  10881. * Purpose: Indicate the start of a series of MPDUs to release.
  10882. * All MPDUs within this series are present and valid - the host
  10883. * need not check each sequence number within this range to see if
  10884. * the corresponding MPDU is actually present.
  10885. * This field is only valid if the RV bit is set.
  10886. * Value:
  10887. * The sequence number for the first MPDUs to check to release.
  10888. * The sequence number is masked by 0x3f.
  10889. * - REL_SEQ_NUM_END
  10890. * Bits 23:18
  10891. * Purpose: Indicate the end of a series of MPDUs to release.
  10892. * Value:
  10893. * The sequence number one larger than the sequence number of the
  10894. * last MPDU to check to release.
  10895. * The sequence number is masked by 0x3f.
  10896. * All MPDUs within this series are present and valid - the host
  10897. * need not check each sequence number within this range to see if
  10898. * the corresponding MPDU is actually present.
  10899. * This field is only valid if the RV bit is set.
  10900. * - NUM_MPDU_RANGES
  10901. * Bits 31:24
  10902. * Purpose: Indicate how many ranges of MPDUs are present.
  10903. * Each MPDU range consists of a series of contiguous MPDUs within the
  10904. * rx frame sequence which all have the same MPDU status.
  10905. * Value: 1-63 (typically a small number, like 1-3)
  10906. *
  10907. * Rx PPDU descriptor fields:
  10908. * - RSSI_CMB
  10909. * Bits 7:0
  10910. * Purpose: Combined RSSI from all active rx chains, across the active
  10911. * bandwidth.
  10912. * Value: RSSI dB units w.r.t. noise floor
  10913. * - TIMESTAMP_SUBMICROSEC
  10914. * Bits 15:8
  10915. * Purpose: high-resolution timestamp
  10916. * Value:
  10917. * Sub-microsecond time of PPDU reception.
  10918. * This timestamp ranges from [0,MAC clock MHz).
  10919. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10920. * to form a high-resolution, large range rx timestamp.
  10921. * - PHY_ERR_CODE
  10922. * Bits 23:16
  10923. * Purpose:
  10924. * If the rx frame processing resulted in a PHY error, indicate what
  10925. * type of rx PHY error occurred.
  10926. * Value:
  10927. * This field is valid if the "P" (PHY_ERR) flag is set.
  10928. * TBD: document/specify the values for this field
  10929. * - PHY_ERR
  10930. * Bit 24
  10931. * Purpose: indicate whether the rx PPDU had a PHY error
  10932. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10933. * - LEGACY_RATE
  10934. * Bits 28:25
  10935. * Purpose:
  10936. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10937. * specify which rate was used.
  10938. * Value:
  10939. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10940. * flag.
  10941. * If LEGACY_RATE_SEL is 0:
  10942. * 0x8: OFDM 48 Mbps
  10943. * 0x9: OFDM 24 Mbps
  10944. * 0xA: OFDM 12 Mbps
  10945. * 0xB: OFDM 6 Mbps
  10946. * 0xC: OFDM 54 Mbps
  10947. * 0xD: OFDM 36 Mbps
  10948. * 0xE: OFDM 18 Mbps
  10949. * 0xF: OFDM 9 Mbps
  10950. * If LEGACY_RATE_SEL is 1:
  10951. * 0x8: CCK 11 Mbps long preamble
  10952. * 0x9: CCK 5.5 Mbps long preamble
  10953. * 0xA: CCK 2 Mbps long preamble
  10954. * 0xB: CCK 1 Mbps long preamble
  10955. * 0xC: CCK 11 Mbps short preamble
  10956. * 0xD: CCK 5.5 Mbps short preamble
  10957. * 0xE: CCK 2 Mbps short preamble
  10958. * - LEGACY_RATE_SEL
  10959. * Bit 29
  10960. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10961. * Value:
  10962. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10963. * used a legacy rate.
  10964. * 0 -> OFDM, 1 -> CCK
  10965. * - END_VALID
  10966. * Bit 30
  10967. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10968. * the start of the PPDU are valid. Specifically, the following
  10969. * fields are only valid if END_VALID is set:
  10970. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10971. * TIMESTAMP_SUBMICROSEC
  10972. * Value:
  10973. * 0 -> rx PPDU desc end fields are not valid
  10974. * 1 -> rx PPDU desc end fields are valid
  10975. * - START_VALID
  10976. * Bit 31
  10977. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10978. * the end of the PPDU are valid. Specifically, the following
  10979. * fields are only valid if START_VALID is set:
  10980. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10981. * VHT-SIG-A
  10982. * Value:
  10983. * 0 -> rx PPDU desc start fields are not valid
  10984. * 1 -> rx PPDU desc start fields are valid
  10985. * - RSSI0_PRI20
  10986. * Bits 7:0
  10987. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10988. * Value: RSSI dB units w.r.t. noise floor
  10989. *
  10990. * - RSSI0_EXT20
  10991. * Bits 7:0
  10992. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10993. * (if the rx bandwidth was >= 40 MHz)
  10994. * Value: RSSI dB units w.r.t. noise floor
  10995. * - RSSI0_EXT40
  10996. * Bits 7:0
  10997. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10998. * (if the rx bandwidth was >= 80 MHz)
  10999. * Value: RSSI dB units w.r.t. noise floor
  11000. * - RSSI0_EXT80
  11001. * Bits 7:0
  11002. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  11003. * (if the rx bandwidth was >= 160 MHz)
  11004. * Value: RSSI dB units w.r.t. noise floor
  11005. *
  11006. * - RSSI1_PRI20
  11007. * Bits 7:0
  11008. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  11009. * Value: RSSI dB units w.r.t. noise floor
  11010. * - RSSI1_EXT20
  11011. * Bits 7:0
  11012. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  11013. * (if the rx bandwidth was >= 40 MHz)
  11014. * Value: RSSI dB units w.r.t. noise floor
  11015. * - RSSI1_EXT40
  11016. * Bits 7:0
  11017. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  11018. * (if the rx bandwidth was >= 80 MHz)
  11019. * Value: RSSI dB units w.r.t. noise floor
  11020. * - RSSI1_EXT80
  11021. * Bits 7:0
  11022. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  11023. * (if the rx bandwidth was >= 160 MHz)
  11024. * Value: RSSI dB units w.r.t. noise floor
  11025. *
  11026. * - RSSI2_PRI20
  11027. * Bits 7:0
  11028. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  11029. * Value: RSSI dB units w.r.t. noise floor
  11030. * - RSSI2_EXT20
  11031. * Bits 7:0
  11032. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  11033. * (if the rx bandwidth was >= 40 MHz)
  11034. * Value: RSSI dB units w.r.t. noise floor
  11035. * - RSSI2_EXT40
  11036. * Bits 7:0
  11037. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  11038. * (if the rx bandwidth was >= 80 MHz)
  11039. * Value: RSSI dB units w.r.t. noise floor
  11040. * - RSSI2_EXT80
  11041. * Bits 7:0
  11042. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  11043. * (if the rx bandwidth was >= 160 MHz)
  11044. * Value: RSSI dB units w.r.t. noise floor
  11045. *
  11046. * - RSSI3_PRI20
  11047. * Bits 7:0
  11048. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  11049. * Value: RSSI dB units w.r.t. noise floor
  11050. * - RSSI3_EXT20
  11051. * Bits 7:0
  11052. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  11053. * (if the rx bandwidth was >= 40 MHz)
  11054. * Value: RSSI dB units w.r.t. noise floor
  11055. * - RSSI3_EXT40
  11056. * Bits 7:0
  11057. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  11058. * (if the rx bandwidth was >= 80 MHz)
  11059. * Value: RSSI dB units w.r.t. noise floor
  11060. * - RSSI3_EXT80
  11061. * Bits 7:0
  11062. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  11063. * (if the rx bandwidth was >= 160 MHz)
  11064. * Value: RSSI dB units w.r.t. noise floor
  11065. *
  11066. * - TSF32
  11067. * Bits 31:0
  11068. * Purpose: specify the time the rx PPDU was received, in TSF units
  11069. * Value: 32 LSBs of the TSF
  11070. * - TIMESTAMP_MICROSEC
  11071. * Bits 31:0
  11072. * Purpose: specify the time the rx PPDU was received, in microsecond units
  11073. * Value: PPDU rx time, in microseconds
  11074. * - VHT_SIG_A1
  11075. * Bits 23:0
  11076. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  11077. * from the rx PPDU
  11078. * Value:
  11079. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11080. * VHT-SIG-A1 data.
  11081. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11082. * first 24 bits of the HT-SIG data.
  11083. * Otherwise, this field is invalid.
  11084. * Refer to the the 802.11 protocol for the definition of the
  11085. * HT-SIG and VHT-SIG-A1 fields
  11086. * - VHT_SIG_A2
  11087. * Bits 23:0
  11088. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  11089. * from the rx PPDU
  11090. * Value:
  11091. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11092. * VHT-SIG-A2 data.
  11093. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11094. * last 24 bits of the HT-SIG data.
  11095. * Otherwise, this field is invalid.
  11096. * Refer to the the 802.11 protocol for the definition of the
  11097. * HT-SIG and VHT-SIG-A2 fields
  11098. * - PREAMBLE_TYPE
  11099. * Bits 31:24
  11100. * Purpose: indicate the PHY format of the received burst
  11101. * Value:
  11102. * 0x4: Legacy (OFDM/CCK)
  11103. * 0x8: HT
  11104. * 0x9: HT with TxBF
  11105. * 0xC: VHT
  11106. * 0xD: VHT with TxBF
  11107. * - SERVICE
  11108. * Bits 31:24
  11109. * Purpose: TBD
  11110. * Value: TBD
  11111. *
  11112. * Rx MSDU descriptor fields:
  11113. * - FW_RX_DESC_BYTES
  11114. * Bits 15:0
  11115. * Purpose: Indicate how many bytes in the Rx indication are used for
  11116. * FW Rx descriptors
  11117. *
  11118. * Payload fields:
  11119. * - MPDU_COUNT
  11120. * Bits 7:0
  11121. * Purpose: Indicate how many sequential MPDUs share the same status.
  11122. * All MPDUs within the indicated list are from the same RA-TA-TID.
  11123. * - MPDU_STATUS
  11124. * Bits 15:8
  11125. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  11126. * received successfully.
  11127. * Value:
  11128. * 0x1: success
  11129. * 0x2: FCS error
  11130. * 0x3: duplicate error
  11131. * 0x4: replay error
  11132. * 0x5: invalid peer
  11133. */
  11134. /* header fields */
  11135. #define HTT_RX_IND_EXT_TID_M 0x1f00
  11136. #define HTT_RX_IND_EXT_TID_S 8
  11137. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  11138. #define HTT_RX_IND_FLUSH_VALID_S 13
  11139. #define HTT_RX_IND_REL_VALID_M 0x4000
  11140. #define HTT_RX_IND_REL_VALID_S 14
  11141. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  11142. #define HTT_RX_IND_PEER_ID_S 16
  11143. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  11144. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  11145. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  11146. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  11147. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  11148. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  11149. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  11150. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  11151. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  11152. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  11153. /* rx PPDU descriptor fields */
  11154. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  11155. #define HTT_RX_IND_RSSI_CMB_S 0
  11156. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  11157. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  11158. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  11159. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  11160. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  11161. #define HTT_RX_IND_PHY_ERR_S 24
  11162. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  11163. #define HTT_RX_IND_LEGACY_RATE_S 25
  11164. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  11165. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  11166. #define HTT_RX_IND_END_VALID_M 0x40000000
  11167. #define HTT_RX_IND_END_VALID_S 30
  11168. #define HTT_RX_IND_START_VALID_M 0x80000000
  11169. #define HTT_RX_IND_START_VALID_S 31
  11170. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  11171. #define HTT_RX_IND_RSSI_PRI20_S 0
  11172. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  11173. #define HTT_RX_IND_RSSI_EXT20_S 8
  11174. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  11175. #define HTT_RX_IND_RSSI_EXT40_S 16
  11176. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  11177. #define HTT_RX_IND_RSSI_EXT80_S 24
  11178. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  11179. #define HTT_RX_IND_VHT_SIG_A1_S 0
  11180. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  11181. #define HTT_RX_IND_VHT_SIG_A2_S 0
  11182. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  11183. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  11184. #define HTT_RX_IND_SERVICE_M 0xff000000
  11185. #define HTT_RX_IND_SERVICE_S 24
  11186. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  11187. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  11188. /* rx MSDU descriptor fields */
  11189. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  11190. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  11191. /* payload fields */
  11192. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  11193. #define HTT_RX_IND_MPDU_COUNT_S 0
  11194. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  11195. #define HTT_RX_IND_MPDU_STATUS_S 8
  11196. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  11197. do { \
  11198. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  11199. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  11200. } while (0)
  11201. #define HTT_RX_IND_EXT_TID_GET(word) \
  11202. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  11203. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  11204. do { \
  11205. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  11206. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  11207. } while (0)
  11208. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  11209. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  11210. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  11211. do { \
  11212. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  11213. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  11214. } while (0)
  11215. #define HTT_RX_IND_REL_VALID_GET(word) \
  11216. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  11217. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  11218. do { \
  11219. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  11220. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  11221. } while (0)
  11222. #define HTT_RX_IND_PEER_ID_GET(word) \
  11223. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  11224. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  11225. do { \
  11226. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  11227. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  11228. } while (0)
  11229. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  11230. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  11231. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  11232. do { \
  11233. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  11234. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  11235. } while (0)
  11236. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  11237. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  11238. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  11239. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  11240. do { \
  11241. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  11242. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  11243. } while (0)
  11244. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  11245. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  11246. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  11247. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  11248. do { \
  11249. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  11250. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  11251. } while (0)
  11252. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  11253. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  11254. HTT_RX_IND_REL_SEQ_NUM_START_S)
  11255. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  11256. do { \
  11257. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  11258. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  11259. } while (0)
  11260. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  11261. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  11262. HTT_RX_IND_REL_SEQ_NUM_END_S)
  11263. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  11264. do { \
  11265. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  11266. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  11267. } while (0)
  11268. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  11269. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  11270. HTT_RX_IND_NUM_MPDU_RANGES_S)
  11271. /* FW rx PPDU descriptor fields */
  11272. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  11273. do { \
  11274. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  11275. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  11276. } while (0)
  11277. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  11278. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  11279. HTT_RX_IND_RSSI_CMB_S)
  11280. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  11281. do { \
  11282. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  11283. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  11284. } while (0)
  11285. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  11286. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  11287. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  11288. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  11289. do { \
  11290. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  11291. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  11292. } while (0)
  11293. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  11294. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  11295. HTT_RX_IND_PHY_ERR_CODE_S)
  11296. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  11297. do { \
  11298. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  11299. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  11300. } while (0)
  11301. #define HTT_RX_IND_PHY_ERR_GET(word) \
  11302. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  11303. HTT_RX_IND_PHY_ERR_S)
  11304. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  11305. do { \
  11306. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  11307. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  11308. } while (0)
  11309. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  11310. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  11311. HTT_RX_IND_LEGACY_RATE_S)
  11312. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  11313. do { \
  11314. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  11315. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  11316. } while (0)
  11317. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  11318. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  11319. HTT_RX_IND_LEGACY_RATE_SEL_S)
  11320. #define HTT_RX_IND_END_VALID_SET(word, value) \
  11321. do { \
  11322. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  11323. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  11324. } while (0)
  11325. #define HTT_RX_IND_END_VALID_GET(word) \
  11326. (((word) & HTT_RX_IND_END_VALID_M) >> \
  11327. HTT_RX_IND_END_VALID_S)
  11328. #define HTT_RX_IND_START_VALID_SET(word, value) \
  11329. do { \
  11330. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  11331. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  11332. } while (0)
  11333. #define HTT_RX_IND_START_VALID_GET(word) \
  11334. (((word) & HTT_RX_IND_START_VALID_M) >> \
  11335. HTT_RX_IND_START_VALID_S)
  11336. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  11337. do { \
  11338. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  11339. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  11340. } while (0)
  11341. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  11342. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  11343. HTT_RX_IND_RSSI_PRI20_S)
  11344. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  11345. do { \
  11346. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  11347. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  11348. } while (0)
  11349. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  11350. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  11351. HTT_RX_IND_RSSI_EXT20_S)
  11352. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  11353. do { \
  11354. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  11355. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  11356. } while (0)
  11357. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  11358. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  11359. HTT_RX_IND_RSSI_EXT40_S)
  11360. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  11361. do { \
  11362. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  11363. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  11364. } while (0)
  11365. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  11366. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  11367. HTT_RX_IND_RSSI_EXT80_S)
  11368. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  11369. do { \
  11370. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  11371. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  11372. } while (0)
  11373. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  11374. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  11375. HTT_RX_IND_VHT_SIG_A1_S)
  11376. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  11377. do { \
  11378. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  11379. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  11380. } while (0)
  11381. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  11382. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  11383. HTT_RX_IND_VHT_SIG_A2_S)
  11384. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  11385. do { \
  11386. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  11387. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  11388. } while (0)
  11389. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  11390. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  11391. HTT_RX_IND_PREAMBLE_TYPE_S)
  11392. #define HTT_RX_IND_SERVICE_SET(word, value) \
  11393. do { \
  11394. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  11395. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  11396. } while (0)
  11397. #define HTT_RX_IND_SERVICE_GET(word) \
  11398. (((word) & HTT_RX_IND_SERVICE_M) >> \
  11399. HTT_RX_IND_SERVICE_S)
  11400. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  11401. do { \
  11402. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  11403. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  11404. } while (0)
  11405. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  11406. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  11407. HTT_RX_IND_SA_ANT_MATRIX_S)
  11408. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  11409. do { \
  11410. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  11411. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  11412. } while (0)
  11413. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  11414. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  11415. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  11416. do { \
  11417. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  11418. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  11419. } while (0)
  11420. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  11421. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  11422. #define HTT_RX_IND_HL_BYTES \
  11423. (HTT_RX_IND_HDR_BYTES + \
  11424. 4 /* single FW rx MSDU descriptor */ + \
  11425. 4 /* single MPDU range information element */)
  11426. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11427. /* Could we use one macro entry? */
  11428. #define HTT_WORD_SET(word, field, value) \
  11429. do { \
  11430. HTT_CHECK_SET_VAL(field, value); \
  11431. (word) |= ((value) << field ## _S); \
  11432. } while (0)
  11433. #define HTT_WORD_GET(word, field) \
  11434. (((word) & field ## _M) >> field ## _S)
  11435. PREPACK struct hl_htt_rx_ind_base {
  11436. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11437. } POSTPACK;
  11438. /*
  11439. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11440. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11441. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11442. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11443. * htt_rx_ind_hl_rx_desc_t.
  11444. */
  11445. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11446. struct htt_rx_ind_hl_rx_desc_t {
  11447. A_UINT8 ver;
  11448. A_UINT8 len;
  11449. struct {
  11450. A_UINT8
  11451. first_msdu: 1,
  11452. last_msdu: 1,
  11453. c3_failed: 1,
  11454. c4_failed: 1,
  11455. ipv6: 1,
  11456. tcp: 1,
  11457. udp: 1,
  11458. reserved: 1;
  11459. } flags;
  11460. /* NOTE: no reserved space - don't append any new fields here */
  11461. };
  11462. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11463. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11464. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11465. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11466. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11467. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11468. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11469. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11470. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11471. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11472. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11473. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11474. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11475. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11476. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11477. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11478. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11479. /* This structure is used in HL, the basic descriptor information
  11480. * used by host. the structure is translated by FW from HW desc
  11481. * or generated by FW. But in HL monitor mode, the host would use
  11482. * the same structure with LL.
  11483. */
  11484. PREPACK struct hl_htt_rx_desc_base {
  11485. A_UINT32
  11486. seq_num:12,
  11487. encrypted:1,
  11488. chan_info_present:1,
  11489. resv0:2,
  11490. mcast_bcast:1,
  11491. fragment:1,
  11492. key_id_oct:8,
  11493. resv1:6;
  11494. A_UINT32
  11495. pn_31_0;
  11496. union {
  11497. struct {
  11498. A_UINT16 pn_47_32;
  11499. A_UINT16 pn_63_48;
  11500. } pn16;
  11501. A_UINT32 pn_63_32;
  11502. } u0;
  11503. A_UINT32
  11504. pn_95_64;
  11505. A_UINT32
  11506. pn_127_96;
  11507. } POSTPACK;
  11508. /*
  11509. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11510. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11511. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11512. * Please see htt_chan_change_t for description of the fields.
  11513. */
  11514. PREPACK struct htt_chan_info_t
  11515. {
  11516. A_UINT32 primary_chan_center_freq_mhz: 16,
  11517. contig_chan1_center_freq_mhz: 16;
  11518. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11519. phy_mode: 8,
  11520. reserved: 8;
  11521. } POSTPACK;
  11522. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11523. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11524. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11525. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11526. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11527. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11528. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11529. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11530. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11531. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11532. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11533. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11534. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11535. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11536. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11537. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11538. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11539. /* Channel information */
  11540. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11541. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11542. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11543. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11544. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11545. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11546. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11547. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11548. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11549. do { \
  11550. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11551. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11552. } while (0)
  11553. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11554. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11555. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11556. do { \
  11557. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11558. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11559. } while (0)
  11560. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11561. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11562. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11563. do { \
  11564. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11565. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11566. } while (0)
  11567. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11568. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11569. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11570. do { \
  11571. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11572. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11573. } while (0)
  11574. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11575. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11576. /*
  11577. * @brief target -> host message definition for FW offloaded pkts
  11578. *
  11579. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11580. *
  11581. * @details
  11582. * The following field definitions describe the format of the firmware
  11583. * offload deliver message sent from the target to the host.
  11584. *
  11585. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11586. *
  11587. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11588. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11589. * | reserved_1 | msg type |
  11590. * |--------------------------------------------------------------------------|
  11591. * | phy_timestamp_l32 |
  11592. * |--------------------------------------------------------------------------|
  11593. * | WORD2 (see below) |
  11594. * |--------------------------------------------------------------------------|
  11595. * | seqno | framectrl |
  11596. * |--------------------------------------------------------------------------|
  11597. * | reserved_3 | vdev_id | tid_num|
  11598. * |--------------------------------------------------------------------------|
  11599. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11600. * |--------------------------------------------------------------------------|
  11601. *
  11602. * where:
  11603. * STAT = status
  11604. * F = format (802.3 vs. 802.11)
  11605. *
  11606. * definition for word 2
  11607. *
  11608. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11609. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11610. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11611. * |--------------------------------------------------------------------------|
  11612. *
  11613. * where:
  11614. * PR = preamble
  11615. * BF = beamformed
  11616. */
  11617. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11618. {
  11619. A_UINT32 /* word 0 */
  11620. msg_type:8, /* [ 7: 0] */
  11621. reserved_1:24; /* [31: 8] */
  11622. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11623. A_UINT32 /* word 2 */
  11624. /* preamble:
  11625. * 0-OFDM,
  11626. * 1-CCk,
  11627. * 2-HT,
  11628. * 3-VHT
  11629. */
  11630. preamble: 2, /* [1:0] */
  11631. /* mcs:
  11632. * In case of HT preamble interpret
  11633. * MCS along with NSS.
  11634. * Valid values for HT are 0 to 7.
  11635. * HT mcs 0 with NSS 2 is mcs 8.
  11636. * Valid values for VHT are 0 to 9.
  11637. */
  11638. mcs: 4, /* [5:2] */
  11639. /* rate:
  11640. * This is applicable only for
  11641. * CCK and OFDM preamble type
  11642. * rate 0: OFDM 48 Mbps,
  11643. * 1: OFDM 24 Mbps,
  11644. * 2: OFDM 12 Mbps
  11645. * 3: OFDM 6 Mbps
  11646. * 4: OFDM 54 Mbps
  11647. * 5: OFDM 36 Mbps
  11648. * 6: OFDM 18 Mbps
  11649. * 7: OFDM 9 Mbps
  11650. * rate 0: CCK 11 Mbps Long
  11651. * 1: CCK 5.5 Mbps Long
  11652. * 2: CCK 2 Mbps Long
  11653. * 3: CCK 1 Mbps Long
  11654. * 4: CCK 11 Mbps Short
  11655. * 5: CCK 5.5 Mbps Short
  11656. * 6: CCK 2 Mbps Short
  11657. */
  11658. rate : 3, /* [ 8: 6] */
  11659. rssi : 8, /* [16: 9] units=dBm */
  11660. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11661. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11662. stbc : 1, /* [22] */
  11663. sgi : 1, /* [23] */
  11664. ldpc : 1, /* [24] */
  11665. beamformed: 1, /* [25] */
  11666. reserved_2: 6; /* [31:26] */
  11667. A_UINT32 /* word 3 */
  11668. framectrl:16, /* [15: 0] */
  11669. seqno:16; /* [31:16] */
  11670. A_UINT32 /* word 4 */
  11671. tid_num:5, /* [ 4: 0] actual TID number */
  11672. vdev_id:8, /* [12: 5] */
  11673. reserved_3:19; /* [31:13] */
  11674. A_UINT32 /* word 5 */
  11675. /* status:
  11676. * 0: tx_ok
  11677. * 1: retry
  11678. * 2: drop
  11679. * 3: filtered
  11680. * 4: abort
  11681. * 5: tid delete
  11682. * 6: sw abort
  11683. * 7: dropped by peer migration
  11684. */
  11685. status:3, /* [2:0] */
  11686. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11687. tx_mpdu_bytes:16, /* [19:4] */
  11688. /* Indicates retry count of offloaded/local generated Data tx frames */
  11689. tx_retry_cnt:6, /* [25:20] */
  11690. reserved_4:6; /* [31:26] */
  11691. } POSTPACK;
  11692. /* FW offload deliver ind message header fields */
  11693. /* DWORD one */
  11694. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11695. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11696. /* DWORD two */
  11697. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11698. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11699. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11700. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11701. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11702. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11703. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11704. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11705. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11706. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11707. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11708. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11709. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11710. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11711. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11712. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11713. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11714. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11715. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11716. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11717. /* DWORD three*/
  11718. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11719. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11720. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11721. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11722. /* DWORD four */
  11723. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11724. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11725. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11726. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11727. /* DWORD five */
  11728. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11729. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11730. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11731. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11732. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11733. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11734. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11735. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11736. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11737. do { \
  11738. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11739. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11740. } while (0)
  11741. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11742. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11743. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11744. do { \
  11745. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11746. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11747. } while (0)
  11748. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11749. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11750. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11751. do { \
  11752. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11753. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11754. } while (0)
  11755. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11756. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11757. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11758. do { \
  11759. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11760. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11761. } while (0)
  11762. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11763. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11764. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11765. do { \
  11766. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11767. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11768. } while (0)
  11769. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11770. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11771. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11772. do { \
  11773. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11774. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11775. } while (0)
  11776. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11777. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11778. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11779. do { \
  11780. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11781. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11782. } while (0)
  11783. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11784. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11785. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11786. do { \
  11787. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11788. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11789. } while (0)
  11790. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11791. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11792. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11793. do { \
  11794. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11795. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11796. } while (0)
  11797. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11798. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11799. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11800. do { \
  11801. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11802. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11803. } while (0)
  11804. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11805. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11806. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11807. do { \
  11808. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11809. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11810. } while (0)
  11811. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11812. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11813. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11814. do { \
  11815. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11816. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11817. } while (0)
  11818. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11819. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11820. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11821. do { \
  11822. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11823. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11824. } while (0)
  11825. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11826. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11827. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11828. do { \
  11829. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11830. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11831. } while (0)
  11832. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11833. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11834. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11835. do { \
  11836. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11837. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11838. } while (0)
  11839. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11840. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11841. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11842. do { \
  11843. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11844. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11845. } while (0)
  11846. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11847. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11848. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11849. do { \
  11850. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11851. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11852. } while (0)
  11853. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11854. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11855. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11856. do { \
  11857. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11858. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11859. } while (0)
  11860. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11861. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11862. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11863. do { \
  11864. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11865. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11866. } while (0)
  11867. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11868. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11869. /*
  11870. * @brief target -> host rx reorder flush message definition
  11871. *
  11872. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11873. *
  11874. * @details
  11875. * The following field definitions describe the format of the rx flush
  11876. * message sent from the target to the host.
  11877. * The message consists of a 4-octet header, followed by one or more
  11878. * 4-octet payload information elements.
  11879. *
  11880. * |31 24|23 8|7 0|
  11881. * |--------------------------------------------------------------|
  11882. * | TID | peer ID | msg type |
  11883. * |--------------------------------------------------------------|
  11884. * | seq num end | seq num start | MPDU status | reserved |
  11885. * |--------------------------------------------------------------|
  11886. * First DWORD:
  11887. * - MSG_TYPE
  11888. * Bits 7:0
  11889. * Purpose: identifies this as an rx flush message
  11890. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11891. * - PEER_ID
  11892. * Bits 23:8 (only bits 18:8 actually used)
  11893. * Purpose: identify which peer's rx data is being flushed
  11894. * Value: (rx) peer ID
  11895. * - TID
  11896. * Bits 31:24 (only bits 27:24 actually used)
  11897. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11898. * Value: traffic identifier
  11899. * Second DWORD:
  11900. * - MPDU_STATUS
  11901. * Bits 15:8
  11902. * Purpose:
  11903. * Indicate whether the flushed MPDUs should be discarded or processed.
  11904. * Value:
  11905. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11906. * stages of rx processing
  11907. * other: discard the MPDUs
  11908. * It is anticipated that flush messages will always have
  11909. * MPDU status == 1, but the status flag is included for
  11910. * flexibility.
  11911. * - SEQ_NUM_START
  11912. * Bits 23:16
  11913. * Purpose:
  11914. * Indicate the start of a series of consecutive MPDUs being flushed.
  11915. * Not all MPDUs within this range are necessarily valid - the host
  11916. * must check each sequence number within this range to see if the
  11917. * corresponding MPDU is actually present.
  11918. * Value:
  11919. * The sequence number for the first MPDU in the sequence.
  11920. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11921. * - SEQ_NUM_END
  11922. * Bits 30:24
  11923. * Purpose:
  11924. * Indicate the end of a series of consecutive MPDUs being flushed.
  11925. * Value:
  11926. * The sequence number one larger than the sequence number of the
  11927. * last MPDU being flushed.
  11928. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11929. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11930. * are to be released for further rx processing.
  11931. * Not all MPDUs within this range are necessarily valid - the host
  11932. * must check each sequence number within this range to see if the
  11933. * corresponding MPDU is actually present.
  11934. */
  11935. /* first DWORD */
  11936. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11937. #define HTT_RX_FLUSH_PEER_ID_S 8
  11938. #define HTT_RX_FLUSH_TID_M 0xff000000
  11939. #define HTT_RX_FLUSH_TID_S 24
  11940. /* second DWORD */
  11941. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11942. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11943. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11944. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11945. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11946. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11947. #define HTT_RX_FLUSH_BYTES 8
  11948. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11949. do { \
  11950. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11951. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11952. } while (0)
  11953. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11954. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11955. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11956. do { \
  11957. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11958. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11959. } while (0)
  11960. #define HTT_RX_FLUSH_TID_GET(word) \
  11961. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11962. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11963. do { \
  11964. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11965. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11966. } while (0)
  11967. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11968. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11969. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11970. do { \
  11971. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11972. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11973. } while (0)
  11974. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11975. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11976. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11977. do { \
  11978. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11979. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11980. } while (0)
  11981. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11982. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11983. /*
  11984. * @brief target -> host rx pn check indication message
  11985. *
  11986. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11987. *
  11988. * @details
  11989. * The following field definitions describe the format of the Rx PN check
  11990. * indication message sent from the target to the host.
  11991. * The message consists of a 4-octet header, followed by the start and
  11992. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11993. * IE is one octet containing the sequence number that failed the PN
  11994. * check.
  11995. *
  11996. * |31 24|23 8|7 0|
  11997. * |--------------------------------------------------------------|
  11998. * | TID | peer ID | msg type |
  11999. * |--------------------------------------------------------------|
  12000. * | Reserved | PN IE count | seq num end | seq num start|
  12001. * |--------------------------------------------------------------|
  12002. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  12003. * |--------------------------------------------------------------|
  12004. * First DWORD:
  12005. * - MSG_TYPE
  12006. * Bits 7:0
  12007. * Purpose: Identifies this as an rx pn check indication message
  12008. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  12009. * - PEER_ID
  12010. * Bits 23:8 (only bits 18:8 actually used)
  12011. * Purpose: identify which peer
  12012. * Value: (rx) peer ID
  12013. * - TID
  12014. * Bits 31:24 (only bits 27:24 actually used)
  12015. * Purpose: identify traffic identifier
  12016. * Value: traffic identifier
  12017. * Second DWORD:
  12018. * - SEQ_NUM_START
  12019. * Bits 7:0
  12020. * Purpose:
  12021. * Indicates the starting sequence number of the MPDU in this
  12022. * series of MPDUs that went though PN check.
  12023. * Value:
  12024. * The sequence number for the first MPDU in the sequence.
  12025. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12026. * - SEQ_NUM_END
  12027. * Bits 15:8
  12028. * Purpose:
  12029. * Indicates the ending sequence number of the MPDU in this
  12030. * series of MPDUs that went though PN check.
  12031. * Value:
  12032. * The sequence number one larger then the sequence number of the last
  12033. * MPDU being flushed.
  12034. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12035. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  12036. * for invalid PN numbers and are ready to be released for further processing.
  12037. * Not all MPDUs within this range are necessarily valid - the host
  12038. * must check each sequence number within this range to see if the
  12039. * corresponding MPDU is actually present.
  12040. * - PN_IE_COUNT
  12041. * Bits 23:16
  12042. * Purpose:
  12043. * Used to determine the variable number of PN information elements in this
  12044. * message
  12045. *
  12046. * PN information elements:
  12047. * - PN_IE_x-
  12048. * Purpose:
  12049. * Each PN information element contains the sequence number of the MPDU that
  12050. * has failed the target PN check.
  12051. * Value:
  12052. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  12053. * that failed the PN check.
  12054. */
  12055. /* first DWORD */
  12056. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  12057. #define HTT_RX_PN_IND_PEER_ID_S 8
  12058. #define HTT_RX_PN_IND_TID_M 0xff000000
  12059. #define HTT_RX_PN_IND_TID_S 24
  12060. /* second DWORD */
  12061. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  12062. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  12063. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  12064. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  12065. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  12066. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  12067. #define HTT_RX_PN_IND_BYTES 8
  12068. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  12069. do { \
  12070. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  12071. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  12072. } while (0)
  12073. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  12074. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  12075. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  12076. do { \
  12077. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  12078. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  12079. } while (0)
  12080. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  12081. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  12082. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  12083. do { \
  12084. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  12085. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  12086. } while (0)
  12087. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  12088. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  12089. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  12090. do { \
  12091. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  12092. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  12093. } while (0)
  12094. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  12095. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  12096. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  12097. do { \
  12098. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  12099. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  12100. } while (0)
  12101. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  12102. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  12103. /*
  12104. * @brief target -> host rx offload deliver message for LL system
  12105. *
  12106. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  12107. *
  12108. * @details
  12109. * In a low latency system this message is sent whenever the offload
  12110. * manager flushes out the packets it has coalesced in its coalescing buffer.
  12111. * The DMA of the actual packets into host memory is done before sending out
  12112. * this message. This message indicates only how many MSDUs to reap. The
  12113. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  12114. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  12115. * DMA'd by the MAC directly into host memory these packets do not contain
  12116. * the MAC descriptors in the header portion of the packet. Instead they contain
  12117. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  12118. * message, the packets are delivered directly to the NW stack without going
  12119. * through the regular reorder buffering and PN checking path since it has
  12120. * already been done in target.
  12121. *
  12122. * |31 24|23 16|15 8|7 0|
  12123. * |-----------------------------------------------------------------------|
  12124. * | Total MSDU count | reserved | msg type |
  12125. * |-----------------------------------------------------------------------|
  12126. *
  12127. * @brief target -> host rx offload deliver message for HL system
  12128. *
  12129. * @details
  12130. * In a high latency system this message is sent whenever the offload manager
  12131. * flushes out the packets it has coalesced in its coalescing buffer. The
  12132. * actual packets are also carried along with this message. When the host
  12133. * receives this message, it is expected to deliver these packets to the NW
  12134. * stack directly instead of routing them through the reorder buffering and
  12135. * PN checking path since it has already been done in target.
  12136. *
  12137. * |31 24|23 16|15 8|7 0|
  12138. * |-----------------------------------------------------------------------|
  12139. * | Total MSDU count | reserved | msg type |
  12140. * |-----------------------------------------------------------------------|
  12141. * | peer ID | MSDU length |
  12142. * |-----------------------------------------------------------------------|
  12143. * | MSDU payload | FW Desc | tid | vdev ID |
  12144. * |-----------------------------------------------------------------------|
  12145. * | MSDU payload contd. |
  12146. * |-----------------------------------------------------------------------|
  12147. * | peer ID | MSDU length |
  12148. * |-----------------------------------------------------------------------|
  12149. * | MSDU payload | FW Desc | tid | vdev ID |
  12150. * |-----------------------------------------------------------------------|
  12151. * | MSDU payload contd. |
  12152. * |-----------------------------------------------------------------------|
  12153. *
  12154. */
  12155. /* first DWORD */
  12156. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  12157. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  12158. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  12159. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  12160. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  12161. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  12162. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  12163. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  12164. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  12165. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  12166. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  12167. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  12168. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  12169. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  12170. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  12171. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  12172. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  12173. do { \
  12174. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  12175. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  12176. } while (0)
  12177. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  12178. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  12179. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  12180. do { \
  12181. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  12182. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  12183. } while (0)
  12184. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  12185. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  12186. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  12187. do { \
  12188. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  12189. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  12190. } while (0)
  12191. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  12192. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  12193. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  12194. do { \
  12195. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  12196. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  12197. } while (0)
  12198. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  12199. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  12200. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  12201. do { \
  12202. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  12203. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  12204. } while (0)
  12205. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  12206. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  12207. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  12208. do { \
  12209. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  12210. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  12211. } while (0)
  12212. /**
  12213. * @brief target -> host rx peer map/unmap message definition
  12214. *
  12215. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  12216. *
  12217. * @details
  12218. * The following diagram shows the format of the rx peer map message sent
  12219. * from the target to the host. This layout assumes the target operates
  12220. * as little-endian.
  12221. *
  12222. * This message always contains a SW peer ID. The main purpose of the
  12223. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12224. * with, so that the host can use that peer ID to determine which peer
  12225. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12226. * other purposes, such as identifying during tx completions which peer
  12227. * the tx frames in question were transmitted to.
  12228. *
  12229. * In certain generations of chips, the peer map message also contains
  12230. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  12231. * to identify which peer the frame needs to be forwarded to (i.e. the
  12232. * peer associated with the Destination MAC Address within the packet),
  12233. * and particularly which vdev needs to transmit the frame (for cases
  12234. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  12235. * meaning as AST_INDEX_0.
  12236. * This DA-based peer ID that is provided for certain rx frames
  12237. * (the rx frames that need to be re-transmitted as tx frames)
  12238. * is the ID that the HW uses for referring to the peer in question,
  12239. * rather than the peer ID that the SW+FW use to refer to the peer.
  12240. *
  12241. *
  12242. * |31 24|23 16|15 8|7 0|
  12243. * |-----------------------------------------------------------------------|
  12244. * | SW peer ID | VDEV ID | msg type |
  12245. * |-----------------------------------------------------------------------|
  12246. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12247. * |-----------------------------------------------------------------------|
  12248. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12249. * |-----------------------------------------------------------------------|
  12250. *
  12251. *
  12252. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  12253. *
  12254. * The following diagram shows the format of the rx peer unmap message sent
  12255. * from the target to the host.
  12256. *
  12257. * |31 24|23 16|15 8|7 0|
  12258. * |-----------------------------------------------------------------------|
  12259. * | SW peer ID | VDEV ID | msg type |
  12260. * |-----------------------------------------------------------------------|
  12261. *
  12262. * The following field definitions describe the format of the rx peer map
  12263. * and peer unmap messages sent from the target to the host.
  12264. * - MSG_TYPE
  12265. * Bits 7:0
  12266. * Purpose: identifies this as an rx peer map or peer unmap message
  12267. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  12268. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  12269. * - VDEV_ID
  12270. * Bits 15:8
  12271. * Purpose: Indicates which virtual device the peer is associated
  12272. * with.
  12273. * Value: vdev ID (used in the host to look up the vdev object)
  12274. * - PEER_ID (a.k.a. SW_PEER_ID)
  12275. * Bits 31:16
  12276. * Purpose: The peer ID (index) that WAL is allocating (map) or
  12277. * freeing (unmap)
  12278. * Value: (rx) peer ID
  12279. * - MAC_ADDR_L32 (peer map only)
  12280. * Bits 31:0
  12281. * Purpose: Identifies which peer node the peer ID is for.
  12282. * Value: lower 4 bytes of peer node's MAC address
  12283. * - MAC_ADDR_U16 (peer map only)
  12284. * Bits 15:0
  12285. * Purpose: Identifies which peer node the peer ID is for.
  12286. * Value: upper 2 bytes of peer node's MAC address
  12287. * - HW_PEER_ID
  12288. * Bits 31:16
  12289. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12290. * address, so for rx frames marked for rx --> tx forwarding, the
  12291. * host can determine from the HW peer ID provided as meta-data with
  12292. * the rx frame which peer the frame is supposed to be forwarded to.
  12293. * Value: ID used by the MAC HW to identify the peer
  12294. */
  12295. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  12296. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  12297. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  12298. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  12299. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  12300. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  12301. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12302. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  12303. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  12304. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  12305. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  12306. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  12307. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  12308. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  12309. do { \
  12310. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  12311. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  12312. } while (0)
  12313. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  12314. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  12315. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  12316. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  12317. do { \
  12318. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12319. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  12320. } while (0)
  12321. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  12322. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  12323. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  12324. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  12325. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  12326. do { \
  12327. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  12328. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  12329. } while (0)
  12330. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  12331. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  12332. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12333. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  12334. #define HTT_RX_PEER_MAP_BYTES 12
  12335. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  12336. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  12337. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  12338. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  12339. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  12340. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  12341. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  12342. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  12343. #define HTT_RX_PEER_UNMAP_BYTES 4
  12344. /**
  12345. * @brief target -> host rx peer map V2 message definition
  12346. *
  12347. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  12348. *
  12349. * @details
  12350. * The following diagram shows the format of the rx peer map v2 message sent
  12351. * from the target to the host. This layout assumes the target operates
  12352. * as little-endian.
  12353. *
  12354. * This message always contains a SW peer ID. The main purpose of the
  12355. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12356. * with, so that the host can use that peer ID to determine which peer
  12357. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12358. * other purposes, such as identifying during tx completions which peer
  12359. * the tx frames in question were transmitted to.
  12360. *
  12361. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  12362. * is used during rx --> tx frame forwarding to identify which peer the
  12363. * frame needs to be forwarded to (i.e. the peer associated with the
  12364. * Destination MAC Address within the packet), and particularly which vdev
  12365. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  12366. * This DA-based peer ID that is provided for certain rx frames
  12367. * (the rx frames that need to be re-transmitted as tx frames)
  12368. * is the ID that the HW uses for referring to the peer in question,
  12369. * rather than the peer ID that the SW+FW use to refer to the peer.
  12370. *
  12371. * The HW peer id here is the same meaning as AST_INDEX_0.
  12372. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  12373. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  12374. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  12375. * AST is valid.
  12376. *
  12377. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  12378. * |-------------------------------------------------------------------------|
  12379. * | SW peer ID | VDEV ID | msg type |
  12380. * |-------------------------------------------------------------------------|
  12381. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12382. * |-------------------------------------------------------------------------|
  12383. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12384. * |-------------------------------------------------------------------------|
  12385. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  12386. * |-------------------------------------------------------------------------|
  12387. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  12388. * |-------------------------------------------------------------------------|
  12389. * |TID valid low pri| TID valid hi pri | AST index 2 |
  12390. * |-------------------------------------------------------------------------|
  12391. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  12392. * |-------------------------------------------------------------------------|
  12393. * | Reserved_2 |
  12394. * |-------------------------------------------------------------------------|
  12395. * Where:
  12396. * NH = Next Hop
  12397. * ASTVM = AST valid mask
  12398. * OA = on-chip AST valid bit
  12399. * ASTFM = AST flow mask
  12400. *
  12401. * The following field definitions describe the format of the rx peer map v2
  12402. * messages sent from the target to the host.
  12403. * - MSG_TYPE
  12404. * Bits 7:0
  12405. * Purpose: identifies this as an rx peer map v2 message
  12406. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  12407. * - VDEV_ID
  12408. * Bits 15:8
  12409. * Purpose: Indicates which virtual device the peer is associated with.
  12410. * Value: vdev ID (used in the host to look up the vdev object)
  12411. * - SW_PEER_ID
  12412. * Bits 31:16
  12413. * Purpose: The peer ID (index) that WAL is allocating
  12414. * Value: (rx) peer ID
  12415. * - MAC_ADDR_L32
  12416. * Bits 31:0
  12417. * Purpose: Identifies which peer node the peer ID is for.
  12418. * Value: lower 4 bytes of peer node's MAC address
  12419. * - MAC_ADDR_U16
  12420. * Bits 15:0
  12421. * Purpose: Identifies which peer node the peer ID is for.
  12422. * Value: upper 2 bytes of peer node's MAC address
  12423. * - HW_PEER_ID / AST_INDEX_0
  12424. * Bits 31:16
  12425. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12426. * address, so for rx frames marked for rx --> tx forwarding, the
  12427. * host can determine from the HW peer ID provided as meta-data with
  12428. * the rx frame which peer the frame is supposed to be forwarded to.
  12429. * Value: ID used by the MAC HW to identify the peer
  12430. * - AST_HASH_VALUE
  12431. * Bits 15:0
  12432. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12433. * override feature.
  12434. * - NEXT_HOP
  12435. * Bit 16
  12436. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12437. * (Wireless Distribution System).
  12438. * - AST_VALID_MASK
  12439. * Bits 19:17
  12440. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12441. * - ONCHIP_AST_VALID_FLAG
  12442. * Bit 20
  12443. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12444. * is valid.
  12445. * - AST_INDEX_1
  12446. * Bits 15:0
  12447. * Purpose: indicate the second AST index for this peer
  12448. * - AST_0_FLOW_MASK
  12449. * Bits 19:16
  12450. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12451. * - AST_1_FLOW_MASK
  12452. * Bits 23:20
  12453. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12454. * - AST_2_FLOW_MASK
  12455. * Bits 27:24
  12456. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12457. * - AST_3_FLOW_MASK
  12458. * Bits 31:28
  12459. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12460. * - AST_INDEX_2
  12461. * Bits 15:0
  12462. * Purpose: indicate the third AST index for this peer
  12463. * - TID_VALID_HI_PRI
  12464. * Bits 23:16
  12465. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12466. * - TID_VALID_LOW_PRI
  12467. * Bits 31:24
  12468. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12469. * - AST_INDEX_3
  12470. * Bits 15:0
  12471. * Purpose: indicate the fourth AST index for this peer
  12472. * - ONCHIP_AST_IDX / RESERVED
  12473. * Bits 31:16
  12474. * Purpose: This field is valid only when split AST feature is enabled.
  12475. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12476. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12477. * address, this ast_idx is used for LMAC modules for RXPCU.
  12478. * Value: ID used by the LMAC HW to identify the peer
  12479. */
  12480. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12481. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12482. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12483. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12484. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12485. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12486. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12487. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12488. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12489. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12490. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12491. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12492. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12493. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12494. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12495. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12496. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12497. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12498. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12499. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12500. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12501. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12502. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12503. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12504. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12505. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12506. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12507. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12508. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12509. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12510. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12511. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12512. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12513. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12514. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12515. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12516. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12517. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12518. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12519. do { \
  12520. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12521. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12522. } while (0)
  12523. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12524. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12525. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12526. do { \
  12527. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12528. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12529. } while (0)
  12530. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12531. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12532. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12533. do { \
  12534. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12535. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12536. } while (0)
  12537. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12538. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12539. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12540. do { \
  12541. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12542. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12543. } while (0)
  12544. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12545. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12546. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12547. do { \
  12548. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12549. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12550. } while (0)
  12551. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12552. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12553. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12554. do { \
  12555. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12556. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12557. } while (0)
  12558. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12559. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12560. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12561. do { \
  12562. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12563. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12564. } while (0)
  12565. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12566. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12567. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12568. do { \
  12569. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12570. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12571. } while (0)
  12572. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12573. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12574. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12575. do { \
  12576. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12577. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12578. } while (0)
  12579. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12580. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12581. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12582. do { \
  12583. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12584. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12585. } while (0)
  12586. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12587. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12588. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12589. do { \
  12590. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12591. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12592. } while (0)
  12593. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12594. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12595. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12596. do { \
  12597. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12598. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12599. } while (0)
  12600. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12601. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12602. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12603. do { \
  12604. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12605. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12606. } while (0)
  12607. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12608. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12609. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12610. do { \
  12611. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12612. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12613. } while (0)
  12614. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12615. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12616. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12617. do { \
  12618. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12619. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12620. } while (0)
  12621. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12622. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12623. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12624. do { \
  12625. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12626. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12627. } while (0)
  12628. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12629. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12630. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12631. do { \
  12632. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12633. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12634. } while (0)
  12635. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12636. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12637. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12638. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12639. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12640. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12641. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12642. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12643. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12644. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12645. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12646. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12647. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12648. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12649. /**
  12650. * @brief target -> host rx peer map V3 message definition
  12651. *
  12652. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12653. *
  12654. * @details
  12655. * The following diagram shows the format of the rx peer map v3 message sent
  12656. * from the target to the host.
  12657. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12658. * This layout assumes the target operates as little-endian.
  12659. *
  12660. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12661. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12662. * | SW peer ID | VDEV ID | msg type |
  12663. * |-----------------+--------------------+-----------------+-----------------|
  12664. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12665. * |-----------------+--------------------+-----------------+-----------------|
  12666. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12667. * |-----------------+--------+-----------+-----------------+-----------------|
  12668. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12669. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12670. * | (8bits) | | (4bits) | |
  12671. * |-----------------+--------+--+--+--+--------------------------------------|
  12672. * | RESERVED |E |O | | |
  12673. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12674. * | |V |V | | |
  12675. * |-----------------+--------------------+-----------------------------------|
  12676. * | HTT_MSDU_IDX_ | RESERVED | |
  12677. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12678. * | (8bits) | | |
  12679. * |-----------------+--------------------+-----------------------------------|
  12680. * | Reserved_2 |
  12681. * |--------------------------------------------------------------------------|
  12682. * | Reserved_3 |
  12683. * |--------------------------------------------------------------------------|
  12684. *
  12685. * Where:
  12686. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12687. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12688. * NH = Next Hop
  12689. * The following field definitions describe the format of the rx peer map v3
  12690. * messages sent from the target to the host.
  12691. * - MSG_TYPE
  12692. * Bits 7:0
  12693. * Purpose: identifies this as a peer map v3 message
  12694. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12695. * - VDEV_ID
  12696. * Bits 15:8
  12697. * Purpose: Indicates which virtual device the peer is associated with.
  12698. * - SW_PEER_ID
  12699. * Bits 31:16
  12700. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12701. * - MAC_ADDR_L32
  12702. * Bits 31:0
  12703. * Purpose: Identifies which peer node the peer ID is for.
  12704. * Value: lower 4 bytes of peer node's MAC address
  12705. * - MAC_ADDR_U16
  12706. * Bits 15:0
  12707. * Purpose: Identifies which peer node the peer ID is for.
  12708. * Value: upper 2 bytes of peer node's MAC address
  12709. * - MULTICAST_SW_PEER_ID
  12710. * Bits 31:16
  12711. * Purpose: The multicast peer ID (index)
  12712. * Value: set to HTT_INVALID_PEER if not valid
  12713. * - HW_PEER_ID / AST_INDEX
  12714. * Bits 15:0
  12715. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12716. * address, so for rx frames marked for rx --> tx forwarding, the
  12717. * host can determine from the HW peer ID provided as meta-data with
  12718. * the rx frame which peer the frame is supposed to be forwarded to.
  12719. * - CACHE_SET_NUM
  12720. * Bits 19:16
  12721. * Purpose: Cache Set Number for AST_INDEX
  12722. * Cache set number that should be used to cache the index based
  12723. * search results, for address and flow search.
  12724. * This value should be equal to LSB 4 bits of the hash value
  12725. * of match data, in case of search index points to an entry which
  12726. * may be used in content based search also. The value can be
  12727. * anything when the entry pointed by search index will not be
  12728. * used for content based search.
  12729. * - HTT_MSDU_IDX_VALID_MASK
  12730. * Bits 31:24
  12731. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12732. * - ONCHIP_AST_IDX / RESERVED
  12733. * Bits 15:0
  12734. * Purpose: This field is valid only when split AST feature is enabled.
  12735. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12736. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12737. * address, this ast_idx is used for LMAC modules for RXPCU.
  12738. * - NEXT_HOP
  12739. * Bits 16
  12740. * Purpose: Flag indicates next_hop AST entry used for WDS
  12741. * (Wireless Distribution System).
  12742. * - ONCHIP_AST_VALID
  12743. * Bits 17
  12744. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12745. * - EXT_AST_VALID
  12746. * Bits 18
  12747. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12748. * - EXT_AST_INDEX
  12749. * Bits 15:0
  12750. * Purpose: This field describes Extended AST index
  12751. * Valid if EXT_AST_VALID flag set
  12752. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12753. * Bits 31:24
  12754. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12755. */
  12756. /* dword 0 */
  12757. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12758. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12759. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12760. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12761. /* dword 1 */
  12762. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12763. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12764. /* dword 2 */
  12765. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12766. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12767. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12768. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12769. /* dword 3 */
  12770. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12771. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12772. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12773. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12774. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12775. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12776. /* dword 4 */
  12777. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12778. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12779. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12780. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12781. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12782. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12783. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12784. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12785. /* dword 5 */
  12786. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12787. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12788. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12789. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12790. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12791. do { \
  12792. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12793. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12794. } while (0)
  12795. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12796. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12797. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12798. do { \
  12799. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12800. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12801. } while (0)
  12802. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12803. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12804. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12805. do { \
  12806. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12807. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12808. } while (0)
  12809. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12810. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12811. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12812. do { \
  12813. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12814. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12815. } while (0)
  12816. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12817. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12818. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12819. do { \
  12820. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12821. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12822. } while (0)
  12823. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12824. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12825. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12826. do { \
  12827. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12828. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12829. } while (0)
  12830. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12831. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12832. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12833. do { \
  12834. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12835. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12836. } while (0)
  12837. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12838. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12839. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12840. do { \
  12841. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12842. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12843. } while (0)
  12844. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12845. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12846. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12847. do { \
  12848. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12849. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12850. } while (0)
  12851. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12852. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12853. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12854. do { \
  12855. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12856. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12857. } while (0)
  12858. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12859. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12860. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12861. do { \
  12862. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12863. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12864. } while (0)
  12865. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12866. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12867. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12868. do { \
  12869. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12870. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12871. } while (0)
  12872. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12873. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12874. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12875. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12876. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12877. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12878. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12879. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12880. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12881. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12882. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12883. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12884. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12885. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12886. /**
  12887. * @brief target -> host rx peer unmap V2 message definition
  12888. *
  12889. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12890. *
  12891. * The following diagram shows the format of the rx peer unmap message sent
  12892. * from the target to the host.
  12893. *
  12894. * |31 24|23 16|15 8|7 0|
  12895. * |-----------------------------------------------------------------------|
  12896. * | SW peer ID | VDEV ID | msg type |
  12897. * |-----------------------------------------------------------------------|
  12898. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12899. * |-----------------------------------------------------------------------|
  12900. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12901. * |-----------------------------------------------------------------------|
  12902. * | Peer Delete Duration |
  12903. * |-----------------------------------------------------------------------|
  12904. * | Reserved_0 | WDS Free Count |
  12905. * |-----------------------------------------------------------------------|
  12906. * | Reserved_1 |
  12907. * |-----------------------------------------------------------------------|
  12908. * | Reserved_2 |
  12909. * |-----------------------------------------------------------------------|
  12910. *
  12911. *
  12912. * The following field definitions describe the format of the rx peer unmap
  12913. * messages sent from the target to the host.
  12914. * - MSG_TYPE
  12915. * Bits 7:0
  12916. * Purpose: identifies this as an rx peer unmap v2 message
  12917. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12918. * - VDEV_ID
  12919. * Bits 15:8
  12920. * Purpose: Indicates which virtual device the peer is associated
  12921. * with.
  12922. * Value: vdev ID (used in the host to look up the vdev object)
  12923. * - SW_PEER_ID
  12924. * Bits 31:16
  12925. * Purpose: The peer ID (index) that WAL is freeing
  12926. * Value: (rx) peer ID
  12927. * - MAC_ADDR_L32
  12928. * Bits 31:0
  12929. * Purpose: Identifies which peer node the peer ID is for.
  12930. * Value: lower 4 bytes of peer node's MAC address
  12931. * - MAC_ADDR_U16
  12932. * Bits 15:0
  12933. * Purpose: Identifies which peer node the peer ID is for.
  12934. * Value: upper 2 bytes of peer node's MAC address
  12935. * - NEXT_HOP
  12936. * Bits 16
  12937. * Purpose: Bit indicates next_hop AST entry used for WDS
  12938. * (Wireless Distribution System).
  12939. * - PEER_DELETE_DURATION
  12940. * Bits 31:0
  12941. * Purpose: Time taken to delete peer, in msec,
  12942. * Used for monitoring / debugging PEER delete response delay
  12943. * - PEER_WDS_FREE_COUNT
  12944. * Bits 15:0
  12945. * Purpose: Count of WDS entries deleted associated to peer deleted
  12946. */
  12947. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12948. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12949. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12950. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12951. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12952. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12953. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12954. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12955. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12956. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12957. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12958. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12959. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12960. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12961. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12962. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12963. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12964. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12965. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12966. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12967. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12968. do { \
  12969. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12970. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12971. } while (0)
  12972. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12973. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12974. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12975. do { \
  12976. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12977. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12978. } while (0)
  12979. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12980. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12981. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12982. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12983. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12984. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12985. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12986. /**
  12987. * @brief target -> host rx peer mlo map message definition
  12988. *
  12989. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12990. *
  12991. * @details
  12992. * The following diagram shows the format of the rx mlo peer map message sent
  12993. * from the target to the host. This layout assumes the target operates
  12994. * as little-endian.
  12995. *
  12996. * MCC:
  12997. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12998. *
  12999. * WIN:
  13000. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  13001. * It will be sent on the Assoc Link.
  13002. *
  13003. * This message always contains a MLO peer ID. The main purpose of the
  13004. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  13005. * with, so that the host can use that MLO peer ID to determine which peer
  13006. * transmitted the rx frame.
  13007. *
  13008. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  13009. * |-------------------------------------------------------------------------|
  13010. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  13011. * |-------------------------------------------------------------------------|
  13012. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13013. * |-------------------------------------------------------------------------|
  13014. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  13015. * |-------------------------------------------------------------------------|
  13016. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  13017. * |-------------------------------------------------------------------------|
  13018. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  13019. * |-------------------------------------------------------------------------|
  13020. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  13021. * |-------------------------------------------------------------------------|
  13022. * |RSVD |
  13023. * |-------------------------------------------------------------------------|
  13024. * |RSVD |
  13025. * |-------------------------------------------------------------------------|
  13026. * | htt_tlv_hdr_t |
  13027. * |-------------------------------------------------------------------------|
  13028. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13029. * |-------------------------------------------------------------------------|
  13030. * | htt_tlv_hdr_t |
  13031. * |-------------------------------------------------------------------------|
  13032. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13033. * |-------------------------------------------------------------------------|
  13034. * | htt_tlv_hdr_t |
  13035. * |-------------------------------------------------------------------------|
  13036. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13037. * |-------------------------------------------------------------------------|
  13038. *
  13039. * Where:
  13040. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  13041. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  13042. * V (valid) - 1 Bit Bit17
  13043. * CHIPID - 3 Bits
  13044. * TIDMASK - 8 Bits
  13045. * CACHE_SET_NUM - 8 Bits
  13046. *
  13047. * The following field definitions describe the format of the rx MLO peer map
  13048. * messages sent from the target to the host.
  13049. * - MSG_TYPE
  13050. * Bits 7:0
  13051. * Purpose: identifies this as an rx mlo peer map message
  13052. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  13053. *
  13054. * - MLO_PEER_ID
  13055. * Bits 23:8
  13056. * Purpose: The MLO peer ID (index).
  13057. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  13058. * Value: MLO peer ID
  13059. *
  13060. * - NUMLINK
  13061. * Bits: 26:24 (3Bits)
  13062. * Purpose: Indicate the max number of logical links supported per client.
  13063. * Value: number of logical links
  13064. *
  13065. * - PRC
  13066. * Bits: 29:27 (3Bits)
  13067. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  13068. * if there is migration of the primary chip.
  13069. * Value: Primary REO CHIPID
  13070. *
  13071. * - MAC_ADDR_L32
  13072. * Bits 31:0
  13073. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  13074. * Value: lower 4 bytes of peer node's MAC address
  13075. *
  13076. * - MAC_ADDR_U16
  13077. * Bits 15:0
  13078. * Purpose: Identifies which peer node the peer ID is for.
  13079. * Value: upper 2 bytes of peer node's MAC address
  13080. *
  13081. * - PRIMARY_TCL_AST_IDX
  13082. * Bits 15:0
  13083. * Purpose: Primary TCL AST index for this peer.
  13084. *
  13085. * - V
  13086. * 1 Bit Position 16
  13087. * Purpose: If the ast idx is valid.
  13088. *
  13089. * - CHIPID
  13090. * Bits 19:17
  13091. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  13092. *
  13093. * - TIDMASK
  13094. * Bits 27:20
  13095. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  13096. *
  13097. * - CACHE_SET_NUM
  13098. * Bits 31:28
  13099. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  13100. * Cache set number that should be used to cache the index based
  13101. * search results, for address and flow search.
  13102. * This value should be equal to LSB four bits of the hash value
  13103. * of match data, in case of search index points to an entry which
  13104. * may be used in content based search also. The value can be
  13105. * anything when the entry pointed by search index will not be
  13106. * used for content based search.
  13107. *
  13108. * - htt_tlv_hdr_t
  13109. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  13110. *
  13111. * Bits 11:0
  13112. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  13113. *
  13114. * Bits 23:12
  13115. * Purpose: Length, Length of the value that follows the header
  13116. *
  13117. * Bits 31:28
  13118. * Purpose: Reserved.
  13119. *
  13120. *
  13121. * - SW_PEER_ID
  13122. * Bits 15:0
  13123. * Purpose: The peer ID (index) that WAL is allocating
  13124. * Value: (rx) peer ID
  13125. *
  13126. * - VDEV_ID
  13127. * Bits 23:16
  13128. * Purpose: Indicates which virtual device the peer is associated with.
  13129. * Value: vdev ID (used in the host to look up the vdev object)
  13130. *
  13131. * - CHIPID
  13132. * Bits 26:24
  13133. * Purpose: Indicates which Chip id the peer is associated with.
  13134. * Value: chip ID (Provided by Host as part of QMI exchange)
  13135. */
  13136. typedef enum {
  13137. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  13138. } MLO_PEER_MAP_TLV_TAG_ID;
  13139. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  13140. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  13141. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  13142. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  13143. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  13144. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  13145. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  13146. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  13147. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  13148. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  13149. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  13150. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  13151. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  13152. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  13153. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  13154. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  13155. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  13156. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  13157. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  13158. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  13159. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  13160. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  13161. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  13162. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  13163. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  13164. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  13165. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  13166. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  13167. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  13168. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  13169. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  13170. do { \
  13171. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  13172. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  13173. } while (0)
  13174. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  13175. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  13176. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  13177. do { \
  13178. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  13179. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  13180. } while (0)
  13181. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  13182. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  13183. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  13184. do { \
  13185. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  13186. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  13187. } while (0)
  13188. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  13189. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  13190. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  13191. do { \
  13192. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  13193. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  13194. } while (0)
  13195. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  13196. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  13197. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  13198. do { \
  13199. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  13200. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  13201. } while (0)
  13202. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  13203. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  13204. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  13205. do { \
  13206. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  13207. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  13208. } while (0)
  13209. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  13210. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  13211. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  13212. do { \
  13213. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  13214. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  13215. } while (0)
  13216. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  13217. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  13218. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  13219. do { \
  13220. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  13221. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  13222. } while (0)
  13223. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  13224. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  13225. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  13226. do { \
  13227. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  13228. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  13229. } while (0)
  13230. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  13231. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  13232. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  13233. do { \
  13234. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  13235. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  13236. } while (0)
  13237. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  13238. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  13239. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  13240. do { \
  13241. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  13242. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  13243. } while (0)
  13244. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  13245. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  13246. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  13247. do { \
  13248. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  13249. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  13250. } while (0)
  13251. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  13252. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  13253. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  13254. do { \
  13255. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  13256. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  13257. } while (0)
  13258. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  13259. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  13260. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  13261. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  13262. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  13263. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  13264. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  13265. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  13266. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  13267. *
  13268. * The following diagram shows the format of the rx mlo peer unmap message sent
  13269. * from the target to the host.
  13270. *
  13271. * |31 24|23 16|15 8|7 0|
  13272. * |-----------------------------------------------------------------------|
  13273. * | RSVD_24_31 | MLO peer ID | msg type |
  13274. * |-----------------------------------------------------------------------|
  13275. */
  13276. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  13277. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  13278. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  13279. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  13280. /**
  13281. * @brief target -> host peer extended event for additional information
  13282. *
  13283. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  13284. *
  13285. * @details
  13286. * The following diagram shows the format of the peer extended message sent
  13287. * from the target to the host. This layout assumes the target operates
  13288. * as little-endian.
  13289. *
  13290. * This message always contains a SW peer ID. The main purpose of the
  13291. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  13292. * with, so that the host can use that peer ID to determine which link
  13293. * transmitted the rx/tx frame.
  13294. *
  13295. * This message also contains MLO logical link id assigned to peer
  13296. * with sw_peer_id if it is valid ML link peer.
  13297. *
  13298. *
  13299. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  13300. * |---------------------------------------------------------------------------|
  13301. * | VDEV_ID | SW peer ID | msg type |
  13302. * |---------------------------------------------------------------------------|
  13303. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13304. * |---------------------------------------------------------------------------|
  13305. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  13306. * |---------------------------------------------------------------------------|
  13307. * | Reserved |
  13308. * |---------------------------------------------------------------------------|
  13309. * | Reserved |
  13310. * |---------------------------------------------------------------------------|
  13311. *
  13312. * Where:
  13313. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  13314. * V (valid) - 1 Bit Bit19 of 3rd byte
  13315. *
  13316. * The following field definitions describe the format of the rx peer extended
  13317. * event messages sent from the target to the host.
  13318. * MSG_TYPE
  13319. * Bits 7:0
  13320. * Purpose: identifies this as an rx MLO peer extended information message
  13321. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  13322. * - PEER_ID (a.k.a. SW_PEER_ID)
  13323. * Bits 8:23
  13324. * Purpose: The peer ID (index) that WAL has allocated
  13325. * Value: (rx) peer ID
  13326. * - VDEV_ID
  13327. * Bits 24:31
  13328. * Purpose: Gives the vdev id of peer with peer_id as above.
  13329. * Value: VDEV ID of wal_peer
  13330. *
  13331. * - MAC_ADDR_L32
  13332. * Bits 31:0
  13333. * Purpose: Identifies which peer node the peer ID is for.
  13334. * Value: lower 4 bytes of peer node's MAC address
  13335. *
  13336. * - MAC_ADDR_U16
  13337. * Bits 15:0
  13338. * Purpose: Identifies which peer node the peer ID is for.
  13339. * Value: upper 2 bytes of peer node's MAC address
  13340. * Rest all bits are reserved for future expansion
  13341. * - LOGICAL_LINK_ID
  13342. * Bits 18:16
  13343. * Purpose: Gives the logical link id of peer with peer_id as above. This
  13344. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  13345. * Value: Logical link id used by wal_peer
  13346. * - LOGICAL_LINK_ID_VALID
  13347. * Bit 19
  13348. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  13349. * is valid or not
  13350. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  13351. */
  13352. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  13353. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  13354. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  13355. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  13356. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  13357. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  13358. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  13359. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  13360. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  13361. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  13362. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  13363. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  13364. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  13365. do { \
  13366. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  13367. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  13368. } while (0)
  13369. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  13370. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  13371. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  13372. do { \
  13373. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  13374. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  13375. } while (0)
  13376. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  13377. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  13378. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  13379. do { \
  13380. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  13381. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  13382. } while (0)
  13383. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  13384. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  13385. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  13386. do { \
  13387. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  13388. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  13389. } while (0)
  13390. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  13391. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  13392. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  13393. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  13394. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  13395. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  13396. /**
  13397. * @brief target -> host message specifying security parameters
  13398. *
  13399. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  13400. *
  13401. * @details
  13402. * The following diagram shows the format of the security specification
  13403. * message sent from the target to the host.
  13404. * This security specification message tells the host whether a PN check is
  13405. * necessary on rx data frames, and if so, how large the PN counter is.
  13406. * This message also tells the host about the security processing to apply
  13407. * to defragmented rx frames - specifically, whether a Message Integrity
  13408. * Check is required, and the Michael key to use.
  13409. *
  13410. * |31 24|23 16|15|14 8|7 0|
  13411. * |-----------------------------------------------------------------------|
  13412. * | peer ID | U| security type | msg type |
  13413. * |-----------------------------------------------------------------------|
  13414. * | Michael Key K0 |
  13415. * |-----------------------------------------------------------------------|
  13416. * | Michael Key K1 |
  13417. * |-----------------------------------------------------------------------|
  13418. * | WAPI RSC Low0 |
  13419. * |-----------------------------------------------------------------------|
  13420. * | WAPI RSC Low1 |
  13421. * |-----------------------------------------------------------------------|
  13422. * | WAPI RSC Hi0 |
  13423. * |-----------------------------------------------------------------------|
  13424. * | WAPI RSC Hi1 |
  13425. * |-----------------------------------------------------------------------|
  13426. *
  13427. * The following field definitions describe the format of the security
  13428. * indication message sent from the target to the host.
  13429. * - MSG_TYPE
  13430. * Bits 7:0
  13431. * Purpose: identifies this as a security specification message
  13432. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13433. * - SEC_TYPE
  13434. * Bits 14:8
  13435. * Purpose: specifies which type of security applies to the peer
  13436. * Value: htt_sec_type enum value
  13437. * - UNICAST
  13438. * Bit 15
  13439. * Purpose: whether this security is applied to unicast or multicast data
  13440. * Value: 1 -> unicast, 0 -> multicast
  13441. * - PEER_ID
  13442. * Bits 31:16
  13443. * Purpose: The ID number for the peer the security specification is for
  13444. * Value: peer ID
  13445. * - MICHAEL_KEY_K0
  13446. * Bits 31:0
  13447. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13448. * Value: Michael Key K0 (if security type is TKIP)
  13449. * - MICHAEL_KEY_K1
  13450. * Bits 31:0
  13451. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13452. * Value: Michael Key K1 (if security type is TKIP)
  13453. * - WAPI_RSC_LOW0
  13454. * Bits 31:0
  13455. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13456. * Value: WAPI RSC Low0 (if security type is WAPI)
  13457. * - WAPI_RSC_LOW1
  13458. * Bits 31:0
  13459. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13460. * Value: WAPI RSC Low1 (if security type is WAPI)
  13461. * - WAPI_RSC_HI0
  13462. * Bits 31:0
  13463. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13464. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13465. * - WAPI_RSC_HI1
  13466. * Bits 31:0
  13467. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13468. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13469. */
  13470. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13471. #define HTT_SEC_IND_SEC_TYPE_S 8
  13472. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13473. #define HTT_SEC_IND_UNICAST_S 15
  13474. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13475. #define HTT_SEC_IND_PEER_ID_S 16
  13476. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13477. do { \
  13478. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13479. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13480. } while (0)
  13481. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13482. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13483. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13484. do { \
  13485. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13486. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13487. } while (0)
  13488. #define HTT_SEC_IND_UNICAST_GET(word) \
  13489. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13490. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13491. do { \
  13492. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13493. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13494. } while (0)
  13495. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13496. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13497. #define HTT_SEC_IND_BYTES 28
  13498. /**
  13499. * @brief target -> host rx ADDBA / DELBA message definitions
  13500. *
  13501. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13502. *
  13503. * @details
  13504. * The following diagram shows the format of the rx ADDBA message sent
  13505. * from the target to the host:
  13506. *
  13507. * |31 20|19 16|15 8|7 0|
  13508. * |---------------------------------------------------------------------|
  13509. * | peer ID | TID | window size | msg type |
  13510. * |---------------------------------------------------------------------|
  13511. *
  13512. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13513. *
  13514. * The following diagram shows the format of the rx DELBA message sent
  13515. * from the target to the host:
  13516. *
  13517. * |31 20|19 16|15 10|9 8|7 0|
  13518. * |---------------------------------------------------------------------|
  13519. * | peer ID | TID | window size | IR| msg type |
  13520. * |---------------------------------------------------------------------|
  13521. *
  13522. * The following field definitions describe the format of the rx ADDBA
  13523. * and DELBA messages sent from the target to the host.
  13524. * - MSG_TYPE
  13525. * Bits 7:0
  13526. * Purpose: identifies this as an rx ADDBA or DELBA message
  13527. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13528. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13529. * - IR (initiator / recipient)
  13530. * Bits 9:8 (DELBA only)
  13531. * Purpose: specify whether the DELBA handshake was initiated by the
  13532. * local STA/AP, or by the peer STA/AP
  13533. * Value:
  13534. * 0 - unspecified
  13535. * 1 - initiator (a.k.a. originator)
  13536. * 2 - recipient (a.k.a. responder)
  13537. * 3 - unused / reserved
  13538. * - WIN_SIZE
  13539. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13540. * Purpose: Specifies the length of the block ack window (max = 64).
  13541. * Value:
  13542. * block ack window length specified by the received ADDBA/DELBA
  13543. * management message.
  13544. * - TID
  13545. * Bits 19:16
  13546. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13547. * Value:
  13548. * TID specified by the received ADDBA or DELBA management message.
  13549. * - PEER_ID
  13550. * Bits 31:20
  13551. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13552. * Value:
  13553. * ID (hash value) used by the host for fast, direct lookup of
  13554. * host SW peer info, including rx reorder states.
  13555. */
  13556. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13557. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13558. #define HTT_RX_ADDBA_TID_M 0xf0000
  13559. #define HTT_RX_ADDBA_TID_S 16
  13560. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13561. #define HTT_RX_ADDBA_PEER_ID_S 20
  13562. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13563. do { \
  13564. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13565. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13566. } while (0)
  13567. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13568. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13569. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13570. do { \
  13571. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13572. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13573. } while (0)
  13574. #define HTT_RX_ADDBA_TID_GET(word) \
  13575. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13576. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13577. do { \
  13578. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13579. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13580. } while (0)
  13581. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13582. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13583. #define HTT_RX_ADDBA_BYTES 4
  13584. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13585. #define HTT_RX_DELBA_INITIATOR_S 8
  13586. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13587. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13588. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13589. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13590. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13591. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13592. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13593. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13594. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13595. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13596. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13597. do { \
  13598. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13599. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13600. } while (0)
  13601. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13602. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13603. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13604. do { \
  13605. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13606. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13607. } while (0)
  13608. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13609. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13610. #define HTT_RX_DELBA_BYTES 4
  13611. /**
  13612. * @brief target -> host rx ADDBA / DELBA message definitions
  13613. *
  13614. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13615. *
  13616. * @details
  13617. * The following diagram shows the format of the rx ADDBA extn message sent
  13618. * from the target to the host:
  13619. *
  13620. * |31 20|19 16|15 13|12 8|7 0|
  13621. * |---------------------------------------------------------------------|
  13622. * | peer ID | TID | reserved | msg type |
  13623. * |---------------------------------------------------------------------|
  13624. * | reserved | window size |
  13625. * |---------------------------------------------------------------------|
  13626. *
  13627. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13628. *
  13629. * The following diagram shows the format of the rx DELBA message sent
  13630. * from the target to the host:
  13631. *
  13632. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13633. * |---------------------------------------------------------------------|
  13634. * | peer ID | TID | reserved | IR| msg type |
  13635. * |---------------------------------------------------------------------|
  13636. * | reserved | window size |
  13637. * |---------------------------------------------------------------------|
  13638. *
  13639. * The following field definitions describe the format of the rx ADDBA
  13640. * and DELBA messages sent from the target to the host.
  13641. * - MSG_TYPE
  13642. * Bits 7:0
  13643. * Purpose: identifies this as an rx ADDBA or DELBA message
  13644. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13645. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13646. * - IR (initiator / recipient)
  13647. * Bits 9:8 (DELBA only)
  13648. * Purpose: specify whether the DELBA handshake was initiated by the
  13649. * local STA/AP, or by the peer STA/AP
  13650. * Value:
  13651. * 0 - unspecified
  13652. * 1 - initiator (a.k.a. originator)
  13653. * 2 - recipient (a.k.a. responder)
  13654. * 3 - unused / reserved
  13655. * Value:
  13656. * block ack window length specified by the received ADDBA/DELBA
  13657. * management message.
  13658. * - TID
  13659. * Bits 19:16
  13660. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13661. * Value:
  13662. * TID specified by the received ADDBA or DELBA management message.
  13663. * - PEER_ID
  13664. * Bits 31:20
  13665. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13666. * Value:
  13667. * ID (hash value) used by the host for fast, direct lookup of
  13668. * host SW peer info, including rx reorder states.
  13669. * == DWORD 1
  13670. * - WIN_SIZE
  13671. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13672. * Purpose: Specifies the length of the block ack window (max = 8191).
  13673. */
  13674. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13675. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13676. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13677. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13678. /*--- Dword 0 ---*/
  13679. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13680. do { \
  13681. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13682. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13683. } while (0)
  13684. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13685. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13686. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13687. do { \
  13688. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13689. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13690. } while (0)
  13691. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13692. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13693. /*--- Dword 1 ---*/
  13694. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13695. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13696. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13697. do { \
  13698. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13699. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13700. } while (0)
  13701. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13702. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13703. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13704. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13705. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13706. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13707. #define HTT_RX_DELBA_EXTN_TID_S 16
  13708. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13709. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13710. /*--- Dword 0 ---*/
  13711. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13712. do { \
  13713. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13714. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13715. } while (0)
  13716. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13717. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13718. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13719. do { \
  13720. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13721. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13722. } while (0)
  13723. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13724. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13725. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13726. do { \
  13727. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13728. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13729. } while (0)
  13730. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13731. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13732. /*--- Dword 1 ---*/
  13733. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13734. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13735. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13736. do { \
  13737. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13738. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13739. } while (0)
  13740. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13741. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13742. #define HTT_RX_DELBA_EXTN_BYTES 8
  13743. /**
  13744. * @brief tx queue group information element definition
  13745. *
  13746. * @details
  13747. * The following diagram shows the format of the tx queue group
  13748. * information element, which can be included in target --> host
  13749. * messages to specify the number of tx "credits" (tx descriptors
  13750. * for LL, or tx buffers for HL) available to a particular group
  13751. * of host-side tx queues, and which host-side tx queues belong to
  13752. * the group.
  13753. *
  13754. * |31|30 24|23 16|15|14|13 0|
  13755. * |------------------------------------------------------------------------|
  13756. * | X| reserved | tx queue grp ID | A| S| credit count |
  13757. * |------------------------------------------------------------------------|
  13758. * | vdev ID mask | AC mask |
  13759. * |------------------------------------------------------------------------|
  13760. *
  13761. * The following definitions describe the fields within the tx queue group
  13762. * information element:
  13763. * - credit_count
  13764. * Bits 13:1
  13765. * Purpose: specify how many tx credits are available to the tx queue group
  13766. * Value: An absolute or relative, positive or negative credit value
  13767. * The 'A' bit specifies whether the value is absolute or relative.
  13768. * The 'S' bit specifies whether the value is positive or negative.
  13769. * A negative value can only be relative, not absolute.
  13770. * An absolute value replaces any prior credit value the host has for
  13771. * the tx queue group in question.
  13772. * A relative value is added to the prior credit value the host has for
  13773. * the tx queue group in question.
  13774. * - sign
  13775. * Bit 14
  13776. * Purpose: specify whether the credit count is positive or negative
  13777. * Value: 0 -> positive, 1 -> negative
  13778. * - absolute
  13779. * Bit 15
  13780. * Purpose: specify whether the credit count is absolute or relative
  13781. * Value: 0 -> relative, 1 -> absolute
  13782. * - txq_group_id
  13783. * Bits 23:16
  13784. * Purpose: indicate which tx queue group's credit and/or membership are
  13785. * being specified
  13786. * Value: 0 to max_tx_queue_groups-1
  13787. * - reserved
  13788. * Bits 30:16
  13789. * Value: 0x0
  13790. * - eXtension
  13791. * Bit 31
  13792. * Purpose: specify whether another tx queue group info element follows
  13793. * Value: 0 -> no more tx queue group information elements
  13794. * 1 -> another tx queue group information element immediately follows
  13795. * - ac_mask
  13796. * Bits 15:0
  13797. * Purpose: specify which Access Categories belong to the tx queue group
  13798. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13799. * the tx queue group.
  13800. * The AC bit-mask values are obtained by left-shifting by the
  13801. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13802. * - vdev_id_mask
  13803. * Bits 31:16
  13804. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13805. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13806. * belong to the tx queue group.
  13807. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13808. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13809. */
  13810. PREPACK struct htt_txq_group {
  13811. A_UINT32
  13812. credit_count: 14,
  13813. sign: 1,
  13814. absolute: 1,
  13815. tx_queue_group_id: 8,
  13816. reserved0: 7,
  13817. extension: 1;
  13818. A_UINT32
  13819. ac_mask: 16,
  13820. vdev_id_mask: 16;
  13821. } POSTPACK;
  13822. /* first word */
  13823. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13824. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13825. #define HTT_TXQ_GROUP_SIGN_S 14
  13826. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13827. #define HTT_TXQ_GROUP_ABS_S 15
  13828. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13829. #define HTT_TXQ_GROUP_ID_S 16
  13830. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13831. #define HTT_TXQ_GROUP_EXT_S 31
  13832. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13833. /* second word */
  13834. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13835. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13836. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13837. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13838. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13839. do { \
  13840. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13841. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13842. } while (0)
  13843. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13844. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13845. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13846. do { \
  13847. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13848. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13849. } while (0)
  13850. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13851. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13852. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13853. do { \
  13854. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13855. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13856. } while (0)
  13857. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13858. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13859. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13860. do { \
  13861. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13862. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13863. } while (0)
  13864. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13865. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13866. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13867. do { \
  13868. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13869. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13870. } while (0)
  13871. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13872. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13873. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13874. do { \
  13875. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13876. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13877. } while (0)
  13878. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13879. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13880. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13881. do { \
  13882. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13883. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13884. } while (0)
  13885. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13886. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13887. /**
  13888. * @brief target -> host TX completion indication message definition
  13889. *
  13890. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13891. *
  13892. * @details
  13893. * The following diagram shows the format of the TX completion indication sent
  13894. * from the target to the host
  13895. *
  13896. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13897. * |-------------------------------------------------------------------|
  13898. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13899. * |-------------------------------------------------------------------|
  13900. * payload:| MSDU1 ID | MSDU0 ID |
  13901. * |-------------------------------------------------------------------|
  13902. * : MSDU3 ID | MSDU2 ID :
  13903. * |-------------------------------------------------------------------|
  13904. * | struct htt_tx_compl_ind_append_retries |
  13905. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13906. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13907. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13908. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13909. * |-------------------------------------------------------------------|
  13910. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13911. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13912. * | MSDU0 tx_tsf64_low |
  13913. * |-------------------------------------------------------------------|
  13914. * | MSDU0 tx_tsf64_high |
  13915. * |-------------------------------------------------------------------|
  13916. * | MSDU1 tx_tsf64_low |
  13917. * |-------------------------------------------------------------------|
  13918. * | MSDU1 tx_tsf64_high |
  13919. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13920. * | phy_timestamp |
  13921. * |-------------------------------------------------------------------|
  13922. * | rate specs (see below) |
  13923. * |-------------------------------------------------------------------|
  13924. * | seqctrl | framectrl |
  13925. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13926. * Where:
  13927. * A0 = append (a.k.a. append0)
  13928. * A1 = append1
  13929. * TP = MSDU tx power presence
  13930. * A2 = append2
  13931. * A3 = append3
  13932. * A4 = append4
  13933. *
  13934. * The following field definitions describe the format of the TX completion
  13935. * indication sent from the target to the host
  13936. * Header fields:
  13937. * - msg_type
  13938. * Bits 7:0
  13939. * Purpose: identifies this as HTT TX completion indication
  13940. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13941. * - status
  13942. * Bits 10:8
  13943. * Purpose: the TX completion status of payload fragmentations descriptors
  13944. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13945. * - tid
  13946. * Bits 14:11
  13947. * Purpose: the tid associated with those fragmentation descriptors. It is
  13948. * valid or not, depending on the tid_invalid bit.
  13949. * Value: 0 to 15
  13950. * - tid_invalid
  13951. * Bits 15:15
  13952. * Purpose: this bit indicates whether the tid field is valid or not
  13953. * Value: 0 indicates valid; 1 indicates invalid
  13954. * - num
  13955. * Bits 23:16
  13956. * Purpose: the number of payload in this indication
  13957. * Value: 1 to 255
  13958. * - append (a.k.a. append0)
  13959. * Bits 24:24
  13960. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13961. * the number of tx retries for one MSDU at the end of this message
  13962. * Value: 0 indicates no appending; 1 indicates appending
  13963. * - append1
  13964. * Bits 25:25
  13965. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13966. * contains the timestamp info for each TX msdu id in payload.
  13967. * The order of the timestamps matches the order of the MSDU IDs.
  13968. * Note that a big-endian host needs to account for the reordering
  13969. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13970. * conversion) when determining which tx timestamp corresponds to
  13971. * which MSDU ID.
  13972. * Value: 0 indicates no appending; 1 indicates appending
  13973. * - msdu_tx_power_presence
  13974. * Bits 26:26
  13975. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13976. * for each MSDU referenced by the TX_COMPL_IND message.
  13977. * The tx power is reported in 0.5 dBm units.
  13978. * The order of the per-MSDU tx power reports matches the order
  13979. * of the MSDU IDs.
  13980. * Note that a big-endian host needs to account for the reordering
  13981. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13982. * conversion) when determining which Tx Power corresponds to
  13983. * which MSDU ID.
  13984. * Value: 0 indicates MSDU tx power reports are not appended,
  13985. * 1 indicates MSDU tx power reports are appended
  13986. * - append2
  13987. * Bits 27:27
  13988. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13989. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13990. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13991. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13992. * for each MSDU, for convenience.
  13993. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13994. * this append2 bit is set).
  13995. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13996. * dB above the noise floor.
  13997. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13998. * 1 indicates MSDU ACK RSSI values are appended.
  13999. * - append3
  14000. * Bits 28:28
  14001. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  14002. * contains the tx tsf info based on wlan global TSF for
  14003. * each TX msdu id in payload.
  14004. * The order of the tx tsf matches the order of the MSDU IDs.
  14005. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  14006. * values to indicate the the lower 32 bits and higher 32 bits of
  14007. * the tx tsf.
  14008. * The tx_tsf64 here represents the time MSDU was acked and the
  14009. * tx_tsf64 has microseconds units.
  14010. * Value: 0 indicates no appending; 1 indicates appending
  14011. * - append4
  14012. * Bits 29:29
  14013. * Purpose: Indicate whether data frame control fields and fields required
  14014. * for radio tap header are appended for each MSDU in TX_COMP_IND
  14015. * message. The order of the this message matches the order of
  14016. * the MSDU IDs.
  14017. * Value: 0 indicates frame control fields and fields required for
  14018. * radio tap header values are not appended,
  14019. * 1 indicates frame control fields and fields required for
  14020. * radio tap header values are appended.
  14021. * Payload fields:
  14022. * - hmsdu_id
  14023. * Bits 15:0
  14024. * Purpose: this ID is used to track the Tx buffer in host
  14025. * Value: 0 to "size of host MSDU descriptor pool - 1"
  14026. */
  14027. PREPACK struct htt_tx_data_hdr_information {
  14028. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  14029. A_UINT32 /* word 1 */
  14030. /* preamble:
  14031. * 0-OFDM,
  14032. * 1-CCk,
  14033. * 2-HT,
  14034. * 3-VHT
  14035. */
  14036. preamble: 2, /* [1:0] */
  14037. /* mcs:
  14038. * In case of HT preamble interpret
  14039. * MCS along with NSS.
  14040. * Valid values for HT are 0 to 7.
  14041. * HT mcs 0 with NSS 2 is mcs 8.
  14042. * Valid values for VHT are 0 to 9.
  14043. */
  14044. mcs: 4, /* [5:2] */
  14045. /* rate:
  14046. * This is applicable only for
  14047. * CCK and OFDM preamble type
  14048. * rate 0: OFDM 48 Mbps,
  14049. * 1: OFDM 24 Mbps,
  14050. * 2: OFDM 12 Mbps
  14051. * 3: OFDM 6 Mbps
  14052. * 4: OFDM 54 Mbps
  14053. * 5: OFDM 36 Mbps
  14054. * 6: OFDM 18 Mbps
  14055. * 7: OFDM 9 Mbps
  14056. * rate 0: CCK 11 Mbps Long
  14057. * 1: CCK 5.5 Mbps Long
  14058. * 2: CCK 2 Mbps Long
  14059. * 3: CCK 1 Mbps Long
  14060. * 4: CCK 11 Mbps Short
  14061. * 5: CCK 5.5 Mbps Short
  14062. * 6: CCK 2 Mbps Short
  14063. */
  14064. rate : 3, /* [ 8: 6] */
  14065. rssi : 8, /* [16: 9] units=dBm */
  14066. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  14067. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  14068. stbc : 1, /* [22] */
  14069. sgi : 1, /* [23] */
  14070. ldpc : 1, /* [24] */
  14071. beamformed: 1, /* [25] */
  14072. /* tx_retry_cnt:
  14073. * Indicates retry count of data tx frames provided by the host.
  14074. */
  14075. tx_retry_cnt: 6; /* [31:26] */
  14076. A_UINT32 /* word 2 */
  14077. framectrl:16, /* [15: 0] */
  14078. seqno:16; /* [31:16] */
  14079. } POSTPACK;
  14080. #define HTT_TX_COMPL_IND_STATUS_S 8
  14081. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  14082. #define HTT_TX_COMPL_IND_TID_S 11
  14083. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  14084. #define HTT_TX_COMPL_IND_TID_INV_S 15
  14085. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  14086. #define HTT_TX_COMPL_IND_NUM_S 16
  14087. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  14088. #define HTT_TX_COMPL_IND_APPEND_S 24
  14089. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  14090. #define HTT_TX_COMPL_IND_APPEND1_S 25
  14091. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  14092. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  14093. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  14094. #define HTT_TX_COMPL_IND_APPEND2_S 27
  14095. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  14096. #define HTT_TX_COMPL_IND_APPEND3_S 28
  14097. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  14098. #define HTT_TX_COMPL_IND_APPEND4_S 29
  14099. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  14100. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  14101. do { \
  14102. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  14103. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  14104. } while (0)
  14105. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  14106. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  14107. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  14108. do { \
  14109. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  14110. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  14111. } while (0)
  14112. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  14113. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  14114. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  14115. do { \
  14116. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  14117. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  14118. } while (0)
  14119. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  14120. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  14121. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  14122. do { \
  14123. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  14124. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  14125. } while (0)
  14126. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  14127. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  14128. HTT_TX_COMPL_IND_TID_INV_S)
  14129. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  14130. do { \
  14131. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  14132. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  14133. } while (0)
  14134. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  14135. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  14136. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  14137. do { \
  14138. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  14139. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  14140. } while (0)
  14141. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  14142. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  14143. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  14144. do { \
  14145. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  14146. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  14147. } while (0)
  14148. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  14149. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  14150. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  14151. do { \
  14152. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  14153. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  14154. } while (0)
  14155. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  14156. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  14157. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  14158. do { \
  14159. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  14160. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  14161. } while (0)
  14162. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  14163. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  14164. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  14165. do { \
  14166. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  14167. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  14168. } while (0)
  14169. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  14170. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  14171. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  14172. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  14173. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  14174. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  14175. #define HTT_TX_COMPL_IND_STAT_OK 0
  14176. /* DISCARD:
  14177. * current meaning:
  14178. * MSDUs were queued for transmission but filtered by HW or SW
  14179. * without any over the air attempts
  14180. * legacy meaning (HL Rome):
  14181. * MSDUs were discarded by the target FW without any over the air
  14182. * attempts due to lack of space
  14183. */
  14184. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  14185. /* NO_ACK:
  14186. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  14187. */
  14188. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  14189. /* POSTPONE:
  14190. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  14191. * be downloaded again later (in the appropriate order), when they are
  14192. * deliverable.
  14193. */
  14194. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  14195. /*
  14196. * The PEER_DEL tx completion status is used for HL cases
  14197. * where the peer the frame is for has been deleted.
  14198. * The host has already discarded its copy of the frame, but
  14199. * it still needs the tx completion to restore its credit.
  14200. */
  14201. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  14202. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  14203. #define HTT_TX_COMPL_IND_STAT_DROP 5
  14204. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  14205. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  14206. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  14207. PREPACK struct htt_tx_compl_ind_base {
  14208. A_UINT32 hdr;
  14209. A_UINT16 payload[1/*or more*/];
  14210. } POSTPACK;
  14211. PREPACK struct htt_tx_compl_ind_append_retries {
  14212. A_UINT16 msdu_id;
  14213. A_UINT8 tx_retries;
  14214. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  14215. 0: this is the last append_retries struct */
  14216. } POSTPACK;
  14217. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  14218. A_UINT32 timestamp[1/*or more*/];
  14219. } POSTPACK;
  14220. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  14221. A_UINT32 tx_tsf64_low;
  14222. A_UINT32 tx_tsf64_high;
  14223. } POSTPACK;
  14224. /* htt_tx_data_hdr_information payload extension fields: */
  14225. /* DWORD zero */
  14226. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  14227. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  14228. /* DWORD one */
  14229. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  14230. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  14231. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  14232. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  14233. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  14234. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  14235. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  14236. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  14237. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  14238. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  14239. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  14240. #define HTT_FW_TX_DATA_HDR_BW_S 19
  14241. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  14242. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  14243. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  14244. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  14245. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  14246. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  14247. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  14248. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  14249. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  14250. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  14251. /* DWORD two */
  14252. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  14253. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  14254. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  14255. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  14256. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  14257. do { \
  14258. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  14259. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  14260. } while (0)
  14261. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  14262. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  14263. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  14264. do { \
  14265. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  14266. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  14267. } while (0)
  14268. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  14269. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  14270. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  14271. do { \
  14272. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  14273. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  14274. } while (0)
  14275. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  14276. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  14277. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  14278. do { \
  14279. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  14280. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  14281. } while (0)
  14282. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  14283. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  14284. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  14285. do { \
  14286. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  14287. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  14288. } while (0)
  14289. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  14290. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  14291. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  14292. do { \
  14293. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  14294. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  14295. } while (0)
  14296. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  14297. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  14298. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  14299. do { \
  14300. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  14301. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  14302. } while (0)
  14303. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  14304. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  14305. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  14306. do { \
  14307. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  14308. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  14309. } while (0)
  14310. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  14311. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  14312. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  14313. do { \
  14314. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  14315. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  14316. } while (0)
  14317. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  14318. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  14319. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  14320. do { \
  14321. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  14322. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  14323. } while (0)
  14324. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  14325. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  14326. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  14327. do { \
  14328. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  14329. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  14330. } while (0)
  14331. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  14332. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  14333. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  14334. do { \
  14335. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  14336. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  14337. } while (0)
  14338. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  14339. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  14340. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  14341. do { \
  14342. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  14343. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  14344. } while (0)
  14345. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  14346. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  14347. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  14348. do { \
  14349. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  14350. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  14351. } while (0)
  14352. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  14353. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  14354. /**
  14355. * @brief target -> host software UMAC TX completion indication message
  14356. *
  14357. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  14358. *
  14359. * @details
  14360. * The following diagram shows the format of the soft UMAC TX completion
  14361. * indication sent from the target to the host
  14362. *
  14363. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  14364. * |-------------------------------------+----------------+------------|
  14365. * hdr: | rsvd | msdu_cnt | msg_type |
  14366. * pyld: |===================================================================|
  14367. * MSDU 0| buf addr low (bits 31:0) |
  14368. * |-----------------------------------------------+------+------------|
  14369. * | SW buffer cookie | RS | buf addr hi|
  14370. * |--------+--+--+-------------+--------+---------+------+------------|
  14371. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  14372. * |--------+--+--+-------------+--------+----------------------+------|
  14373. * | frametype | TQM status number | RELR |
  14374. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  14375. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  14376. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  14377. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  14378. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  14379. * | PPDU transmission TSF |
  14380. * |-------------------------------------------------------------------|
  14381. * | rsvd3 |
  14382. * |===================================================================|
  14383. * MSDU 1| buf addr low (bits 31:0) |
  14384. * : ... :
  14385. * | rsvd3 |
  14386. * |===================================================================|
  14387. * etc.
  14388. *
  14389. * Where:
  14390. * RS = release source
  14391. * V = valid
  14392. * M = multicast
  14393. * RELR = release reason
  14394. * F = first MSDU
  14395. * L = last MSDU
  14396. * A = MSDU is part of A-MSDU
  14397. * I = rate info valid
  14398. * PKTYP = packet type
  14399. * S = STBC
  14400. * LC = LDPC
  14401. * OF = OFDMA transmission
  14402. */
  14403. typedef enum {
  14404. /* 0 (REASON_FRAME_ACKED):
  14405. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  14406. * frame is removed because an ACK of BA for it was received.
  14407. */
  14408. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  14409. /* 1 (REASON_REMOVE_CMD_FW):
  14410. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  14411. * frame is removed because a remove command of type "Remove_mpdus"
  14412. * initiated by SW.
  14413. */
  14414. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  14415. /* 2 (REASON_REMOVE_CMD_TX):
  14416. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  14417. * frame is removed because a remove command of type
  14418. * "Remove_transmitted_mpdus" initiated by SW.
  14419. */
  14420. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  14421. /* 3 (REASON_REMOVE_CMD_NOTX):
  14422. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  14423. * frame is removed because a remove command of type
  14424. * "Remove_untransmitted_mpdus" initiated by SW.
  14425. */
  14426. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14427. /* 4 (REASON_REMOVE_CMD_AGED):
  14428. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14429. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14430. * or "Remove_aged_msdus" initiated by SW.
  14431. */
  14432. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14433. /* 5 (RELEASE_FW_REASON1):
  14434. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14435. * frame is removed because a remove command where fw indicated that
  14436. * remove reason is fw_reason1.
  14437. */
  14438. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14439. /* 6 (RELEASE_FW_REASON2):
  14440. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14441. * frame is removed because a remove command where fw indicated that
  14442. * remove reason is fw_reason1.
  14443. */
  14444. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14445. /* 7 (RELEASE_FW_REASON3):
  14446. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14447. * frame is removed because a remove command where fw indicated that
  14448. * remove reason is fw_reason1.
  14449. */
  14450. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14451. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14452. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14453. * frame is removed because a remove command of type
  14454. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14455. * initiated by SW.
  14456. */
  14457. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14458. /* 9 (REASON_DROP_MISC):
  14459. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14460. * any discard reason that is not categorized as MSDU TTL expired.
  14461. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14462. * tid delete, no resource credit available.
  14463. */
  14464. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14465. /* 10 (REASON_DROP_TTL):
  14466. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14467. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14468. */
  14469. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14470. /* 11 - available for use */
  14471. /* 12 - available for use */
  14472. /* 13 - available for use */
  14473. /* 14 - available for use */
  14474. /* 15 - available for use */
  14475. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14476. } htt_t2h_tx_msdu_release_reason_e;
  14477. typedef enum {
  14478. /* 0 (RELEASE_SOURCE_FW):
  14479. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14480. */
  14481. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14482. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14483. * MSDU released by TQM-L HW.
  14484. */
  14485. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14486. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14487. } htt_t2h_tx_msdu_release_source_e;
  14488. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14489. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14490. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14491. /* release_source:
  14492. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14493. */
  14494. release_source : 3, /* [10:8] */
  14495. sw_buffer_cookie : 21; /* [31:11] */
  14496. /* NOTE:
  14497. * To preserve backwards compatibility,
  14498. * no new fields can be added in this struct.
  14499. */
  14500. };
  14501. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14502. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14503. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14504. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14505. do { \
  14506. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14507. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14508. } while (0)
  14509. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14510. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14511. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14512. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14513. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14514. do { \
  14515. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14516. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14517. } while (0)
  14518. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14519. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14520. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14521. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14522. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14523. do { \
  14524. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14525. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14526. } while (0)
  14527. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14528. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14529. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14530. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14531. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14532. do { \
  14533. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14534. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14535. } while (0)
  14536. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14537. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14538. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14539. /* word 0 */
  14540. A_UINT32
  14541. /* tx_rate_stats_info_valid:
  14542. * Indicates if the tx rate stats below are valid.
  14543. */
  14544. tx_rate_stats_info_valid : 1, /* [0] */
  14545. /* transmit_bw:
  14546. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14547. * Indicates the BW of the upcoming transmission that shall likely
  14548. * start in about 3 -4 us on the medium:
  14549. * <enum 0 transmit_bw_20_MHz>
  14550. * <enum 1 transmit_bw_40_MHz>
  14551. * <enum 2 transmit_bw_80_MHz>
  14552. * <enum 3 transmit_bw_160_MHz>
  14553. * <enum 4 transmit_bw_320_MHz>
  14554. */
  14555. transmit_bw : 3, /* [3:1] */
  14556. /* transmit_pkt_type:
  14557. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14558. * Field filled in by PDG.
  14559. * Not valid when in SW transmit mode
  14560. * The packet type
  14561. * <enum_type PKT_TYPE_ENUM>
  14562. * Type: enum Definition Name: PKT_TYPE_ENUM
  14563. * enum number enum name Description
  14564. * ------------------------------------
  14565. * 0 dot11a 802.11a PPDU type
  14566. * 1 dot11b 802.11b PPDU type
  14567. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14568. * 3 dot11ac 802.11ac PPDU type
  14569. * 4 dot11ax 802.11ax PPDU type
  14570. * 5 dot11ba 802.11ba (WUR) PPDU type
  14571. * 6 dot11be 802.11be PPDU type
  14572. * 7 dot11az 802.11az (ranging) PPDU type
  14573. */
  14574. transmit_pkt_type : 4, /* [7:4] */
  14575. /* transmit_stbc:
  14576. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14577. * Field filled in by PDG.
  14578. * Not valid when in SW transmit mode
  14579. * When set, STBC transmission rate was used.
  14580. */
  14581. transmit_stbc : 1, /* [8] */
  14582. /* transmit_ldpc:
  14583. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14584. * Field filled in by PDG.
  14585. * Not valid when in SW transmit mode
  14586. * When set, use LDPC transmission rates
  14587. */
  14588. transmit_ldpc : 1, /* [9] */
  14589. /* transmit_sgi:
  14590. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14591. * Field filled in by PDG.
  14592. * Not valid when in SW transmit mode
  14593. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14594. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14595. * <enum 2 1_6_us_sgi > HE related GI
  14596. * <enum 3 3_2_us_sgi > HE related GI
  14597. * <legal 0 - 3>
  14598. */
  14599. transmit_sgi : 2, /* [11:10] */
  14600. /* transmit_mcs:
  14601. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14602. * Field filled in by PDG.
  14603. * Not valid when in SW transmit mode
  14604. *
  14605. * For details, refer to MCS_TYPE description
  14606. * <legal all>
  14607. * Pkt_type Related definition of MCS_TYPE
  14608. * dot11b This field is the rate:
  14609. * 0: CCK 11 Mbps Long
  14610. * 1: CCK 5.5 Mbps Long
  14611. * 2: CCK 2 Mbps Long
  14612. * 3: CCK 1 Mbps Long
  14613. * 4: CCK 11 Mbps Short
  14614. * 5: CCK 5.5 Mbps Short
  14615. * 6: CCK 2 Mbps Short
  14616. * NOTE: The numbering here is NOT the same as the as MAC gives
  14617. * in the "rate" field in the SIG given to the PHY.
  14618. * The MAC will do an internal translation.
  14619. *
  14620. * Dot11a This field is the rate:
  14621. * 0: OFDM 48 Mbps
  14622. * 1: OFDM 24 Mbps
  14623. * 2: OFDM 12 Mbps
  14624. * 3: OFDM 6 Mbps
  14625. * 4: OFDM 54 Mbps
  14626. * 5: OFDM 36 Mbps
  14627. * 6: OFDM 18 Mbps
  14628. * 7: OFDM 9 Mbps
  14629. * NOTE: The numbering here is NOT the same as the as MAC gives
  14630. * in the "rate" field in the SIG given to the PHY.
  14631. * The MAC will do an internal translation.
  14632. *
  14633. * Dot11n_mm (mixed mode) This field represends the MCS.
  14634. * 0: HT MCS 0 (BPSK 1/2)
  14635. * 1: HT MCS 1 (QPSK 1/2)
  14636. * 2: HT MCS 2 (QPSK 3/4)
  14637. * 3: HT MCS 3 (16-QAM 1/2)
  14638. * 4: HT MCS 4 (16-QAM 3/4)
  14639. * 5: HT MCS 5 (64-QAM 2/3)
  14640. * 6: HT MCS 6 (64-QAM 3/4)
  14641. * 7: HT MCS 7 (64-QAM 5/6)
  14642. * NOTE: To get higher MCS's use the nss field to indicate the
  14643. * number of spatial streams.
  14644. *
  14645. * Dot11ac This field represends the MCS.
  14646. * 0: VHT MCS 0 (BPSK 1/2)
  14647. * 1: VHT MCS 1 (QPSK 1/2)
  14648. * 2: VHT MCS 2 (QPSK 3/4)
  14649. * 3: VHT MCS 3 (16-QAM 1/2)
  14650. * 4: VHT MCS 4 (16-QAM 3/4)
  14651. * 5: VHT MCS 5 (64-QAM 2/3)
  14652. * 6: VHT MCS 6 (64-QAM 3/4)
  14653. * 7: VHT MCS 7 (64-QAM 5/6)
  14654. * 8: VHT MCS 8 (256-QAM 3/4)
  14655. * 9: VHT MCS 9 (256-QAM 5/6)
  14656. * 10: VHT MCS 10 (1024-QAM 3/4)
  14657. * 11: VHT MCS 11 (1024-QAM 5/6)
  14658. * NOTE: There are several illegal VHT rates due to fractional
  14659. * number of bits per symbol.
  14660. * Below are the illegal rates for 4 streams and lower:
  14661. * 20 MHz, 1 stream, MCS 9
  14662. * 20 MHz, 2 stream, MCS 9
  14663. * 20 MHz, 4 stream, MCS 9
  14664. * 80 MHz, 3 stream, MCS 6
  14665. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14666. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14667. *
  14668. * dot11ax This field represends the MCS.
  14669. * 0: HE MCS 0 (BPSK 1/2)
  14670. * 1: HE MCS 1 (QPSK 1/2)
  14671. * 2: HE MCS 2 (QPSK 3/4)
  14672. * 3: HE MCS 3 (16-QAM 1/2)
  14673. * 4: HE MCS 4 (16-QAM 3/4)
  14674. * 5: HE MCS 5 (64-QAM 2/3)
  14675. * 6: HE MCS 6 (64-QAM 3/4)
  14676. * 7: HE MCS 7 (64-QAM 5/6)
  14677. * 8: HE MCS 8 (256-QAM 3/4)
  14678. * 9: HE MCS 9 (256-QAM 5/6)
  14679. * 10: HE MCS 10 (1024-QAM 3/4)
  14680. * 11: HE MCS 11 (1024-QAM 5/6)
  14681. * 12: HE MCS 12 (4096-QAM 3/4)
  14682. * 13: HE MCS 13 (4096-QAM 5/6)
  14683. *
  14684. * dot11ba This field is the rate:
  14685. * 0: LDR
  14686. * 1: HDR
  14687. * 2: Exclusive rate
  14688. */
  14689. transmit_mcs : 4, /* [15:12] */
  14690. /* ofdma_transmission:
  14691. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14692. * Field filled in by PDG.
  14693. * Set when the transmission was an OFDMA transmission (DL or UL).
  14694. * <legal all>
  14695. */
  14696. ofdma_transmission : 1, /* [16] */
  14697. /* tones_in_ru:
  14698. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14699. * Field filled in by PDG.
  14700. * Not valid when in SW transmit mode
  14701. * The number of tones in the RU used.
  14702. * <legal all>
  14703. */
  14704. tones_in_ru : 12, /* [28:17] */
  14705. rsvd2 : 3; /* [31:29] */
  14706. /* word 1 */
  14707. /* ppdu_transmission_tsf:
  14708. * Based on a HWSCH configuration register setting,
  14709. * this field either contains:
  14710. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14711. * of the PPDU containing the frame finished.
  14712. * OR
  14713. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14714. * of the PPDU containing the frame started.
  14715. * <legal all>
  14716. */
  14717. A_UINT32 ppdu_transmission_tsf;
  14718. /* NOTE:
  14719. * To preserve backwards compatibility,
  14720. * no new fields can be added in this struct.
  14721. */
  14722. };
  14723. /* member definitions of htt_t2h_tx_rate_stats_info */
  14724. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14725. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14726. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14727. do { \
  14728. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14729. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14730. } while (0)
  14731. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14732. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14733. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14734. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14735. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14736. do { \
  14737. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14738. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14739. } while (0)
  14740. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14741. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14742. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14743. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14744. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14745. do { \
  14746. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14747. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14748. } while (0)
  14749. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14750. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14751. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14752. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14753. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14754. do { \
  14755. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14756. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14757. } while (0)
  14758. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14759. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14760. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14761. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14762. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14763. do { \
  14764. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14765. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14766. } while (0)
  14767. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14768. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14769. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14770. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14771. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14772. do { \
  14773. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14774. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14775. } while (0)
  14776. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14777. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14778. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14779. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14780. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14781. do { \
  14782. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14783. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14784. } while (0)
  14785. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14786. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14787. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14788. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14789. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14790. do { \
  14791. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14792. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14793. } while (0)
  14794. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14795. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14796. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14797. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14798. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14799. do { \
  14800. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14801. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14802. } while (0)
  14803. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14804. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14805. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14806. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14807. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14808. do { \
  14809. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14810. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14811. } while (0)
  14812. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14813. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14814. struct htt_t2h_tx_msdu_info { /* 8 words */
  14815. /* words 0 + 1 */
  14816. struct htt_t2h_tx_buffer_addr_info addr_info;
  14817. /* word 2 */
  14818. A_UINT32
  14819. sw_peer_id : 16,
  14820. tid : 4,
  14821. transmit_cnt : 7,
  14822. valid : 1,
  14823. mcast : 1,
  14824. rsvd0 : 3;
  14825. /* word 3 */
  14826. A_UINT32
  14827. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14828. tqm_status_number : 24,
  14829. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14830. /* word 4 */
  14831. A_UINT32
  14832. /* ack_frame_rssi:
  14833. * If this frame is removed as the result of the
  14834. * reception of an ACK or BA, this field indicates
  14835. * the RSSI of the received ACK or BA frame.
  14836. * When the frame is removed as result of a direct
  14837. * remove command from the SW, this field is set
  14838. * to 0x0 (which is never a valid value when real
  14839. * RSSI is available).
  14840. * Units: dB w.r.t noise floor
  14841. */
  14842. ack_frame_rssi : 8,
  14843. first_msdu : 1,
  14844. last_msdu : 1,
  14845. msdu_part_of_amsdu : 1,
  14846. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14847. rsvd1 : 2;
  14848. /* words 5 + 6 */
  14849. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14850. /* word 7 */
  14851. /* rsvd3:
  14852. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14853. * is not sufficient
  14854. */
  14855. A_UINT32 rsvd3;
  14856. /* NOTE:
  14857. * To preserve backwards compatibility,
  14858. * no new fields can be added in this struct.
  14859. */
  14860. };
  14861. /* member definitions of htt_t2h_tx_msdu_info */
  14862. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14863. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14864. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14865. do { \
  14866. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14867. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14868. } while (0)
  14869. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14870. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14871. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14872. #define HTT_TX_MSDU_INFO_TID_S 16
  14873. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14874. do { \
  14875. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14876. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14877. } while (0)
  14878. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14879. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14880. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14881. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14882. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14883. do { \
  14884. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14885. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14886. } while (0)
  14887. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14888. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14889. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14890. #define HTT_TX_MSDU_INFO_VALID_S 27
  14891. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14892. do { \
  14893. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14894. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14895. } while (0)
  14896. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14897. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14898. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14899. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14900. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14901. do { \
  14902. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14903. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14904. } while (0)
  14905. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14906. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14907. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14908. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14909. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14910. do { \
  14911. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14912. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14913. } while (0)
  14914. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14915. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14916. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14917. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14918. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14919. do { \
  14920. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14921. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14922. } while (0)
  14923. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14924. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14925. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14926. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14927. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14928. do { \
  14929. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14930. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14931. } while (0)
  14932. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14933. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14934. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14935. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14936. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14937. do { \
  14938. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14939. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14940. } while (0)
  14941. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14942. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14943. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14944. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14945. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14946. do { \
  14947. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14948. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14949. } while (0)
  14950. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14951. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14952. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14953. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14954. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14955. do { \
  14956. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14957. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14958. } while (0)
  14959. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14960. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14961. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14962. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14963. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14964. do { \
  14965. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14966. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14967. } while (0)
  14968. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14969. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14970. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14971. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14972. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14973. do { \
  14974. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14975. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14976. } while (0)
  14977. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14978. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14979. struct htt_t2h_soft_umac_tx_compl_ind {
  14980. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14981. msdu_cnt : 8, /* min: 0, max: 255 */
  14982. rsvd0 : 16;
  14983. /* NOTE:
  14984. * To preserve backwards compatibility,
  14985. * no new fields can be added in this struct.
  14986. */
  14987. /*
  14988. * append here:
  14989. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14990. * for all the msdu's that are part of this completion.
  14991. */
  14992. };
  14993. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14994. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14995. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14996. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14997. do { \
  14998. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14999. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  15000. } while (0)
  15001. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  15002. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  15003. /**
  15004. * @brief target -> host rate-control update indication message
  15005. *
  15006. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  15007. *
  15008. * @details
  15009. * The following diagram shows the format of the RC Update message
  15010. * sent from the target to the host, while processing the tx-completion
  15011. * of a transmitted PPDU.
  15012. *
  15013. * |31 24|23 16|15 8|7 0|
  15014. * |-------------------------------------------------------------|
  15015. * | peer ID | vdev ID | msg_type |
  15016. * |-------------------------------------------------------------|
  15017. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  15018. * |-------------------------------------------------------------|
  15019. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  15020. * |-------------------------------------------------------------|
  15021. * | : |
  15022. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15023. * | : |
  15024. * |-------------------------------------------------------------|
  15025. * | : |
  15026. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15027. * | : |
  15028. * |-------------------------------------------------------------|
  15029. * : :
  15030. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15031. *
  15032. */
  15033. typedef struct {
  15034. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  15035. A_UINT32 rate_code_flags;
  15036. A_UINT32 flags; /* Encodes information such as excessive
  15037. retransmission, aggregate, some info
  15038. from .11 frame control,
  15039. STBC, LDPC, (SGI and Tx Chain Mask
  15040. are encoded in ptx_rc->flags field),
  15041. AMPDU truncation (BT/time based etc.),
  15042. RTS/CTS attempt */
  15043. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  15044. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  15045. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  15046. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  15047. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  15048. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  15049. } HTT_RC_TX_DONE_PARAMS;
  15050. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  15051. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  15052. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  15053. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  15054. #define HTT_RC_UPDATE_VDEVID_S 8
  15055. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  15056. #define HTT_RC_UPDATE_PEERID_S 16
  15057. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  15058. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  15059. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  15060. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  15061. do { \
  15062. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  15063. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  15064. } while (0)
  15065. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  15066. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  15067. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  15068. do { \
  15069. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  15070. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  15071. } while (0)
  15072. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  15073. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  15074. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  15075. do { \
  15076. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  15077. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  15078. } while (0)
  15079. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  15080. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  15081. /**
  15082. * @brief target -> host rx fragment indication message definition
  15083. *
  15084. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  15085. *
  15086. * @details
  15087. * The following field definitions describe the format of the rx fragment
  15088. * indication message sent from the target to the host.
  15089. * The rx fragment indication message shares the format of the
  15090. * rx indication message, but not all fields from the rx indication message
  15091. * are relevant to the rx fragment indication message.
  15092. *
  15093. *
  15094. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  15095. * |-----------+-------------------+---------------------+-------------|
  15096. * | peer ID | |FV| ext TID | msg type |
  15097. * |-------------------------------------------------------------------|
  15098. * | | flush | flush |
  15099. * | | end | start |
  15100. * | | seq num | seq num |
  15101. * |-------------------------------------------------------------------|
  15102. * | reserved | FW rx desc bytes |
  15103. * |-------------------------------------------------------------------|
  15104. * | | FW MSDU Rx |
  15105. * | | desc B0 |
  15106. * |-------------------------------------------------------------------|
  15107. * Header fields:
  15108. * - MSG_TYPE
  15109. * Bits 7:0
  15110. * Purpose: identifies this as an rx fragment indication message
  15111. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  15112. * - EXT_TID
  15113. * Bits 12:8
  15114. * Purpose: identify the traffic ID of the rx data, including
  15115. * special "extended" TID values for multicast, broadcast, and
  15116. * non-QoS data frames
  15117. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  15118. * - FLUSH_VALID (FV)
  15119. * Bit 13
  15120. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  15121. * is valid
  15122. * Value:
  15123. * 1 -> flush IE is valid and needs to be processed
  15124. * 0 -> flush IE is not valid and should be ignored
  15125. * - PEER_ID
  15126. * Bits 31:16
  15127. * Purpose: Identify, by ID, which peer sent the rx data
  15128. * Value: ID of the peer who sent the rx data
  15129. * - FLUSH_SEQ_NUM_START
  15130. * Bits 5:0
  15131. * Purpose: Indicate the start of a series of MPDUs to flush
  15132. * Not all MPDUs within this series are necessarily valid - the host
  15133. * must check each sequence number within this range to see if the
  15134. * corresponding MPDU is actually present.
  15135. * This field is only valid if the FV bit is set.
  15136. * Value:
  15137. * The sequence number for the first MPDUs to check to flush.
  15138. * The sequence number is masked by 0x3f.
  15139. * - FLUSH_SEQ_NUM_END
  15140. * Bits 11:6
  15141. * Purpose: Indicate the end of a series of MPDUs to flush
  15142. * Value:
  15143. * The sequence number one larger than the sequence number of the
  15144. * last MPDU to check to flush.
  15145. * The sequence number is masked by 0x3f.
  15146. * Not all MPDUs within this series are necessarily valid - the host
  15147. * must check each sequence number within this range to see if the
  15148. * corresponding MPDU is actually present.
  15149. * This field is only valid if the FV bit is set.
  15150. * Rx descriptor fields:
  15151. * - FW_RX_DESC_BYTES
  15152. * Bits 15:0
  15153. * Purpose: Indicate how many bytes in the Rx indication are used for
  15154. * FW Rx descriptors
  15155. * Value: 1
  15156. */
  15157. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  15158. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  15159. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  15160. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  15161. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  15162. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  15163. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  15164. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  15165. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  15166. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  15167. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  15168. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  15169. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  15170. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  15171. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  15172. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  15173. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  15174. #define HTT_RX_FRAG_IND_BYTES \
  15175. (4 /* msg hdr */ + \
  15176. 4 /* flush spec */ + \
  15177. 4 /* (unused) FW rx desc bytes spec */ + \
  15178. 4 /* FW rx desc */)
  15179. /**
  15180. * @brief target -> host test message definition
  15181. *
  15182. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  15183. *
  15184. * @details
  15185. * The following field definitions describe the format of the test
  15186. * message sent from the target to the host.
  15187. * The message consists of a 4-octet header, followed by a variable
  15188. * number of 32-bit integer values, followed by a variable number
  15189. * of 8-bit character values.
  15190. *
  15191. * |31 16|15 8|7 0|
  15192. * |-----------------------------------------------------------|
  15193. * | num chars | num ints | msg type |
  15194. * |-----------------------------------------------------------|
  15195. * | int 0 |
  15196. * |-----------------------------------------------------------|
  15197. * | int 1 |
  15198. * |-----------------------------------------------------------|
  15199. * | ... |
  15200. * |-----------------------------------------------------------|
  15201. * | char 3 | char 2 | char 1 | char 0 |
  15202. * |-----------------------------------------------------------|
  15203. * | | | ... | char 4 |
  15204. * |-----------------------------------------------------------|
  15205. * - MSG_TYPE
  15206. * Bits 7:0
  15207. * Purpose: identifies this as a test message
  15208. * Value: HTT_MSG_TYPE_TEST
  15209. * - NUM_INTS
  15210. * Bits 15:8
  15211. * Purpose: indicate how many 32-bit integers follow the message header
  15212. * - NUM_CHARS
  15213. * Bits 31:16
  15214. * Purpose: indicate how many 8-bit characters follow the series of integers
  15215. */
  15216. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  15217. #define HTT_RX_TEST_NUM_INTS_S 8
  15218. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  15219. #define HTT_RX_TEST_NUM_CHARS_S 16
  15220. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  15221. do { \
  15222. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  15223. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  15224. } while (0)
  15225. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  15226. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  15227. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  15228. do { \
  15229. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  15230. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  15231. } while (0)
  15232. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  15233. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  15234. /**
  15235. * @brief target -> host packet log message
  15236. *
  15237. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  15238. *
  15239. * @details
  15240. * The following field definitions describe the format of the packet log
  15241. * message sent from the target to the host.
  15242. * The message consists of a 4-octet header,followed by a variable number
  15243. * of 32-bit character values.
  15244. *
  15245. * |31 16|15 12|11 10|9 8|7 0|
  15246. * |------------------------------------------------------------------|
  15247. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  15248. * |------------------------------------------------------------------|
  15249. * | payload |
  15250. * |------------------------------------------------------------------|
  15251. * - MSG_TYPE
  15252. * Bits 7:0
  15253. * Purpose: identifies this as a pktlog message
  15254. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  15255. * - mac_id
  15256. * Bits 9:8
  15257. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  15258. * Value: 0-3
  15259. * - pdev_id
  15260. * Bits 11:10
  15261. * Purpose: pdev_id
  15262. * Value: 0-3
  15263. * 0 (for rings at SOC level),
  15264. * 1/2/3 PDEV -> 0/1/2
  15265. * - payload_size
  15266. * Bits 31:16
  15267. * Purpose: explicitly specify the payload size
  15268. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  15269. */
  15270. PREPACK struct htt_pktlog_msg {
  15271. A_UINT32 header;
  15272. A_UINT32 payload[1/* or more */];
  15273. } POSTPACK;
  15274. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  15275. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  15276. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  15277. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  15278. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  15279. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  15280. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  15281. do { \
  15282. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  15283. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  15284. } while (0)
  15285. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  15286. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  15287. HTT_T2H_PKTLOG_MAC_ID_S)
  15288. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  15289. do { \
  15290. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  15291. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  15292. } while (0)
  15293. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  15294. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  15295. HTT_T2H_PKTLOG_PDEV_ID_S)
  15296. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  15297. do { \
  15298. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  15299. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  15300. } while (0)
  15301. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  15302. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  15303. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  15304. /*
  15305. * Rx reorder statistics
  15306. * NB: all the fields must be defined in 4 octets size.
  15307. */
  15308. struct rx_reorder_stats {
  15309. /* Non QoS MPDUs received */
  15310. A_UINT32 deliver_non_qos;
  15311. /* MPDUs received in-order */
  15312. A_UINT32 deliver_in_order;
  15313. /* Flush due to reorder timer expired */
  15314. A_UINT32 deliver_flush_timeout;
  15315. /* Flush due to move out of window */
  15316. A_UINT32 deliver_flush_oow;
  15317. /* Flush due to DELBA */
  15318. A_UINT32 deliver_flush_delba;
  15319. /* MPDUs dropped due to FCS error */
  15320. A_UINT32 fcs_error;
  15321. /* MPDUs dropped due to monitor mode non-data packet */
  15322. A_UINT32 mgmt_ctrl;
  15323. /* Unicast-data MPDUs dropped due to invalid peer */
  15324. A_UINT32 invalid_peer;
  15325. /* MPDUs dropped due to duplication (non aggregation) */
  15326. A_UINT32 dup_non_aggr;
  15327. /* MPDUs dropped due to processed before */
  15328. A_UINT32 dup_past;
  15329. /* MPDUs dropped due to duplicate in reorder queue */
  15330. A_UINT32 dup_in_reorder;
  15331. /* Reorder timeout happened */
  15332. A_UINT32 reorder_timeout;
  15333. /* invalid bar ssn */
  15334. A_UINT32 invalid_bar_ssn;
  15335. /* reorder reset due to bar ssn */
  15336. A_UINT32 ssn_reset;
  15337. /* Flush due to delete peer */
  15338. A_UINT32 deliver_flush_delpeer;
  15339. /* Flush due to offload*/
  15340. A_UINT32 deliver_flush_offload;
  15341. /* Flush due to out of buffer*/
  15342. A_UINT32 deliver_flush_oob;
  15343. /* MPDUs dropped due to PN check fail */
  15344. A_UINT32 pn_fail;
  15345. /* MPDUs dropped due to unable to allocate memory */
  15346. A_UINT32 store_fail;
  15347. /* Number of times the tid pool alloc succeeded */
  15348. A_UINT32 tid_pool_alloc_succ;
  15349. /* Number of times the MPDU pool alloc succeeded */
  15350. A_UINT32 mpdu_pool_alloc_succ;
  15351. /* Number of times the MSDU pool alloc succeeded */
  15352. A_UINT32 msdu_pool_alloc_succ;
  15353. /* Number of times the tid pool alloc failed */
  15354. A_UINT32 tid_pool_alloc_fail;
  15355. /* Number of times the MPDU pool alloc failed */
  15356. A_UINT32 mpdu_pool_alloc_fail;
  15357. /* Number of times the MSDU pool alloc failed */
  15358. A_UINT32 msdu_pool_alloc_fail;
  15359. /* Number of times the tid pool freed */
  15360. A_UINT32 tid_pool_free;
  15361. /* Number of times the MPDU pool freed */
  15362. A_UINT32 mpdu_pool_free;
  15363. /* Number of times the MSDU pool freed */
  15364. A_UINT32 msdu_pool_free;
  15365. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  15366. A_UINT32 msdu_queued;
  15367. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  15368. A_UINT32 msdu_recycled;
  15369. /* Number of MPDUs with invalid peer but A2 found in AST */
  15370. A_UINT32 invalid_peer_a2_in_ast;
  15371. /* Number of MPDUs with invalid peer but A3 found in AST */
  15372. A_UINT32 invalid_peer_a3_in_ast;
  15373. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  15374. A_UINT32 invalid_peer_bmc_mpdus;
  15375. /* Number of MSDUs with err attention word */
  15376. A_UINT32 rxdesc_err_att;
  15377. /* Number of MSDUs with flag of peer_idx_invalid */
  15378. A_UINT32 rxdesc_err_peer_idx_inv;
  15379. /* Number of MSDUs with flag of peer_idx_timeout */
  15380. A_UINT32 rxdesc_err_peer_idx_to;
  15381. /* Number of MSDUs with flag of overflow */
  15382. A_UINT32 rxdesc_err_ov;
  15383. /* Number of MSDUs with flag of msdu_length_err */
  15384. A_UINT32 rxdesc_err_msdu_len;
  15385. /* Number of MSDUs with flag of mpdu_length_err */
  15386. A_UINT32 rxdesc_err_mpdu_len;
  15387. /* Number of MSDUs with flag of tkip_mic_err */
  15388. A_UINT32 rxdesc_err_tkip_mic;
  15389. /* Number of MSDUs with flag of decrypt_err */
  15390. A_UINT32 rxdesc_err_decrypt;
  15391. /* Number of MSDUs with flag of fcs_err */
  15392. A_UINT32 rxdesc_err_fcs;
  15393. /* Number of Unicast (bc_mc bit is not set in attention word)
  15394. * frames with invalid peer handler
  15395. */
  15396. A_UINT32 rxdesc_uc_msdus_inv_peer;
  15397. /* Number of unicast frame directly (direct bit is set in attention word)
  15398. * to DUT with invalid peer handler
  15399. */
  15400. A_UINT32 rxdesc_direct_msdus_inv_peer;
  15401. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  15402. * frames with invalid peer handler
  15403. */
  15404. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  15405. /* Number of MSDUs dropped due to no first MSDU flag */
  15406. A_UINT32 rxdesc_no_1st_msdu;
  15407. /* Number of MSDUs dropped due to ring overflow */
  15408. A_UINT32 msdu_drop_ring_ov;
  15409. /* Number of MSDUs dropped due to FC mismatch */
  15410. A_UINT32 msdu_drop_fc_mismatch;
  15411. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  15412. A_UINT32 msdu_drop_mgmt_remote_ring;
  15413. /* Number of MSDUs dropped due to errors not reported in attention word */
  15414. A_UINT32 msdu_drop_misc;
  15415. /* Number of MSDUs go to offload before reorder */
  15416. A_UINT32 offload_msdu_wal;
  15417. /* Number of data frame dropped by offload after reorder */
  15418. A_UINT32 offload_msdu_reorder;
  15419. /* Number of MPDUs with sequence number in the past and within the BA window */
  15420. A_UINT32 dup_past_within_window;
  15421. /* Number of MPDUs with sequence number in the past and outside the BA window */
  15422. A_UINT32 dup_past_outside_window;
  15423. /* Number of MSDUs with decrypt/MIC error */
  15424. A_UINT32 rxdesc_err_decrypt_mic;
  15425. /* Number of data MSDUs received on both local and remote rings */
  15426. A_UINT32 data_msdus_on_both_rings;
  15427. /* MPDUs never filled */
  15428. A_UINT32 holes_not_filled;
  15429. };
  15430. /*
  15431. * Rx Remote buffer statistics
  15432. * NB: all the fields must be defined in 4 octets size.
  15433. */
  15434. struct rx_remote_buffer_mgmt_stats {
  15435. /* Total number of MSDUs reaped for Rx processing */
  15436. A_UINT32 remote_reaped;
  15437. /* MSDUs recycled within firmware */
  15438. A_UINT32 remote_recycled;
  15439. /* MSDUs stored by Data Rx */
  15440. A_UINT32 data_rx_msdus_stored;
  15441. /* Number of HTT indications from WAL Rx MSDU */
  15442. A_UINT32 wal_rx_ind;
  15443. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15444. A_UINT32 wal_rx_ind_unconsumed;
  15445. /* Number of HTT indications from Data Rx MSDU */
  15446. A_UINT32 data_rx_ind;
  15447. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15448. A_UINT32 data_rx_ind_unconsumed;
  15449. /* Number of HTT indications from ATHBUF */
  15450. A_UINT32 athbuf_rx_ind;
  15451. /* Number of remote buffers requested for refill */
  15452. A_UINT32 refill_buf_req;
  15453. /* Number of remote buffers filled by the host */
  15454. A_UINT32 refill_buf_rsp;
  15455. /* Number of times MAC hw_index = f/w write_index */
  15456. A_INT32 mac_no_bufs;
  15457. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15458. A_INT32 fw_indices_equal;
  15459. /* Number of times f/w finds no buffers to post */
  15460. A_INT32 host_no_bufs;
  15461. };
  15462. /*
  15463. * TXBF MU/SU packets and NDPA statistics
  15464. * NB: all the fields must be defined in 4 octets size.
  15465. */
  15466. struct rx_txbf_musu_ndpa_pkts_stats {
  15467. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15468. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15469. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15470. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15471. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15472. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15473. };
  15474. /*
  15475. * htt_dbg_stats_status -
  15476. * present - The requested stats have been delivered in full.
  15477. * This indicates that either the stats information was contained
  15478. * in its entirety within this message, or else this message
  15479. * completes the delivery of the requested stats info that was
  15480. * partially delivered through earlier STATS_CONF messages.
  15481. * partial - The requested stats have been delivered in part.
  15482. * One or more subsequent STATS_CONF messages with the same
  15483. * cookie value will be sent to deliver the remainder of the
  15484. * information.
  15485. * error - The requested stats could not be delivered, for example due
  15486. * to a shortage of memory to construct a message holding the
  15487. * requested stats.
  15488. * invalid - The requested stat type is either not recognized, or the
  15489. * target is configured to not gather the stats type in question.
  15490. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15491. * series_done - This special value indicates that no further stats info
  15492. * elements are present within a series of stats info elems
  15493. * (within a stats upload confirmation message).
  15494. */
  15495. enum htt_dbg_stats_status {
  15496. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15497. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15498. HTT_DBG_STATS_STATUS_ERROR = 2,
  15499. HTT_DBG_STATS_STATUS_INVALID = 3,
  15500. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15501. };
  15502. /**
  15503. * @brief target -> host statistics upload
  15504. *
  15505. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15506. *
  15507. * @details
  15508. * The following field definitions describe the format of the HTT target
  15509. * to host stats upload confirmation message.
  15510. * The message contains a cookie echoed from the HTT host->target stats
  15511. * upload request, which identifies which request the confirmation is
  15512. * for, and a series of tag-length-value stats information elements.
  15513. * The tag-length header for each stats info element also includes a
  15514. * status field, to indicate whether the request for the stat type in
  15515. * question was fully met, partially met, unable to be met, or invalid
  15516. * (if the stat type in question is disabled in the target).
  15517. * A special value of all 1's in this status field is used to indicate
  15518. * the end of the series of stats info elements.
  15519. *
  15520. *
  15521. * |31 16|15 8|7 5|4 0|
  15522. * |------------------------------------------------------------|
  15523. * | reserved | msg type |
  15524. * |------------------------------------------------------------|
  15525. * | cookie LSBs |
  15526. * |------------------------------------------------------------|
  15527. * | cookie MSBs |
  15528. * |------------------------------------------------------------|
  15529. * | stats entry length | reserved | S |stat type|
  15530. * |------------------------------------------------------------|
  15531. * | |
  15532. * | type-specific stats info |
  15533. * | |
  15534. * |------------------------------------------------------------|
  15535. * | stats entry length | reserved | S |stat type|
  15536. * |------------------------------------------------------------|
  15537. * | |
  15538. * | type-specific stats info |
  15539. * | |
  15540. * |------------------------------------------------------------|
  15541. * | n/a | reserved | 111 | n/a |
  15542. * |------------------------------------------------------------|
  15543. * Header fields:
  15544. * - MSG_TYPE
  15545. * Bits 7:0
  15546. * Purpose: identifies this is a statistics upload confirmation message
  15547. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15548. * - COOKIE_LSBS
  15549. * Bits 31:0
  15550. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15551. * message with its preceding host->target stats request message.
  15552. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15553. * - COOKIE_MSBS
  15554. * Bits 31:0
  15555. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15556. * message with its preceding host->target stats request message.
  15557. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15558. *
  15559. * Stats Information Element tag-length header fields:
  15560. * - STAT_TYPE
  15561. * Bits 4:0
  15562. * Purpose: identifies the type of statistics info held in the
  15563. * following information element
  15564. * Value: htt_dbg_stats_type
  15565. * - STATUS
  15566. * Bits 7:5
  15567. * Purpose: indicate whether the requested stats are present
  15568. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15569. * the completion of the stats entry series
  15570. * - LENGTH
  15571. * Bits 31:16
  15572. * Purpose: indicate the stats information size
  15573. * Value: This field specifies the number of bytes of stats information
  15574. * that follows the element tag-length header.
  15575. * It is expected but not required that this length is a multiple of
  15576. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15577. * subsequent stats entry header will begin on a 4-byte aligned
  15578. * boundary.
  15579. */
  15580. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15581. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15582. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15583. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15584. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15585. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15586. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15587. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15588. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15589. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15590. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15591. do { \
  15592. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15593. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15594. } while (0)
  15595. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15596. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15597. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15598. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15599. do { \
  15600. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15601. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15602. } while (0)
  15603. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15604. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15605. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15606. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15607. do { \
  15608. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15609. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15610. } while (0)
  15611. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15612. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15613. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15614. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15615. #define HTT_MAX_AGGR 64
  15616. #define HTT_HL_MAX_AGGR 18
  15617. /**
  15618. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15619. *
  15620. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15621. *
  15622. * @details
  15623. * The following field definitions describe the format of the HTT host
  15624. * to target frag_desc/msdu_ext bank configuration message.
  15625. * The message contains the based address and the min and max id of the
  15626. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15627. * MSDU_EXT/FRAG_DESC.
  15628. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15629. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15630. * the hardware does the mapping/translation.
  15631. *
  15632. * Total banks that can be configured is configured to 16.
  15633. *
  15634. * This should be called before any TX has be initiated by the HTT
  15635. *
  15636. * |31 16|15 8|7 5|4 0|
  15637. * |------------------------------------------------------------|
  15638. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15639. * |------------------------------------------------------------|
  15640. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15641. #if HTT_PADDR64
  15642. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15643. #endif
  15644. * |------------------------------------------------------------|
  15645. * | ... |
  15646. * |------------------------------------------------------------|
  15647. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15648. #if HTT_PADDR64
  15649. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15650. #endif
  15651. * |------------------------------------------------------------|
  15652. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15653. * |------------------------------------------------------------|
  15654. * | ... |
  15655. * |------------------------------------------------------------|
  15656. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15657. * |------------------------------------------------------------|
  15658. * Header fields:
  15659. * - MSG_TYPE
  15660. * Bits 7:0
  15661. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15662. * for systems with 64-bit format for bus addresses:
  15663. * - BANKx_BASE_ADDRESS_LO
  15664. * Bits 31:0
  15665. * Purpose: Provide a mechanism to specify the base address of the
  15666. * MSDU_EXT bank physical/bus address.
  15667. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15668. * - BANKx_BASE_ADDRESS_HI
  15669. * Bits 31:0
  15670. * Purpose: Provide a mechanism to specify the base address of the
  15671. * MSDU_EXT bank physical/bus address.
  15672. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15673. * for systems with 32-bit format for bus addresses:
  15674. * - BANKx_BASE_ADDRESS
  15675. * Bits 31:0
  15676. * Purpose: Provide a mechanism to specify the base address of the
  15677. * MSDU_EXT bank physical/bus address.
  15678. * Value: MSDU_EXT bank physical / bus address
  15679. * - BANKx_MIN_ID
  15680. * Bits 15:0
  15681. * Purpose: Provide a mechanism to specify the min index that needs to
  15682. * mapped.
  15683. * - BANKx_MAX_ID
  15684. * Bits 31:16
  15685. * Purpose: Provide a mechanism to specify the max index that needs to
  15686. * mapped.
  15687. *
  15688. */
  15689. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15690. * safe value.
  15691. * @note MAX supported banks is 16.
  15692. */
  15693. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15694. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15695. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15696. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15697. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15698. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15699. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15700. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15701. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15702. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15703. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15704. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15705. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15706. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15707. do { \
  15708. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15709. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15710. } while (0)
  15711. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15712. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15713. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15714. do { \
  15715. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15716. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15717. } while (0)
  15718. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15719. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15720. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15721. do { \
  15722. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15723. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15724. } while (0)
  15725. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15726. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15727. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15728. do { \
  15729. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15730. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15731. } while (0)
  15732. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15733. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15734. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15735. do { \
  15736. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15737. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15738. } while (0)
  15739. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15740. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15741. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15742. do { \
  15743. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15744. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15745. } while (0)
  15746. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15747. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15748. /*
  15749. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15750. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15751. * addresses are stored in a XXX-bit field.
  15752. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15753. * htt_tx_frag_desc64_bank_cfg_t structs.
  15754. */
  15755. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15756. _paddr_bits_, \
  15757. _paddr__bank_base_address_) \
  15758. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15759. /** word 0 \
  15760. * msg_type: 8, \
  15761. * pdev_id: 2, \
  15762. * swap: 1, \
  15763. * reserved0: 5, \
  15764. * num_banks: 8, \
  15765. * desc_size: 8; \
  15766. */ \
  15767. A_UINT32 word0; \
  15768. /* \
  15769. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15770. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15771. * the second A_UINT32). \
  15772. */ \
  15773. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15774. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15775. } POSTPACK
  15776. /* define htt_tx_frag_desc32_bank_cfg_t */
  15777. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15778. /* define htt_tx_frag_desc64_bank_cfg_t */
  15779. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15780. /*
  15781. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15782. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15783. */
  15784. #if HTT_PADDR64
  15785. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15786. #else
  15787. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15788. #endif
  15789. /**
  15790. * @brief target -> host HTT TX Credit total count update message definition
  15791. *
  15792. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15793. *
  15794. *|31 16|15|14 9| 8 |7 0 |
  15795. *|---------------------+--+----------+-------+----------|
  15796. *|cur htt credit delta | Q| reserved | sign | msg type |
  15797. *|------------------------------------------------------|
  15798. *
  15799. * Header fields:
  15800. * - MSG_TYPE
  15801. * Bits 7:0
  15802. * Purpose: identifies this as a htt tx credit delta update message
  15803. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15804. * - SIGN
  15805. * Bits 8
  15806. * identifies whether credit delta is positive or negative
  15807. * Value:
  15808. * - 0x0: credit delta is positive, rebalance in some buffers
  15809. * - 0x1: credit delta is negative, rebalance out some buffers
  15810. * - reserved
  15811. * Bits 14:9
  15812. * Value: 0x0
  15813. * - TXQ_GRP
  15814. * Bit 15
  15815. * Purpose: indicates whether any tx queue group information elements
  15816. * are appended to the tx credit update message
  15817. * Value: 0 -> no tx queue group information element is present
  15818. * 1 -> a tx queue group information element immediately follows
  15819. * - DELTA_COUNT
  15820. * Bits 31:16
  15821. * Purpose: Specify current htt credit delta absolute count
  15822. */
  15823. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15824. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15825. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15826. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15827. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15828. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15829. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15830. do { \
  15831. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15832. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15833. } while (0)
  15834. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15835. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15836. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15837. do { \
  15838. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15839. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15840. } while (0)
  15841. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15842. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15843. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15844. do { \
  15845. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15846. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15847. } while (0)
  15848. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15849. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15850. #define HTT_TX_CREDIT_MSG_BYTES 4
  15851. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15852. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15853. /**
  15854. * @brief HTT WDI_IPA Operation Response Message
  15855. *
  15856. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15857. *
  15858. * @details
  15859. * HTT WDI_IPA Operation Response message is sent by target
  15860. * to host confirming suspend or resume operation.
  15861. * |31 24|23 16|15 8|7 0|
  15862. * |----------------+----------------+----------------+----------------|
  15863. * | op_code | Rsvd | msg_type |
  15864. * |-------------------------------------------------------------------|
  15865. * | Rsvd | Response len |
  15866. * |-------------------------------------------------------------------|
  15867. * | |
  15868. * | Response-type specific info |
  15869. * | |
  15870. * | |
  15871. * |-------------------------------------------------------------------|
  15872. * Header fields:
  15873. * - MSG_TYPE
  15874. * Bits 7:0
  15875. * Purpose: Identifies this as WDI_IPA Operation Response message
  15876. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15877. * - OP_CODE
  15878. * Bits 31:16
  15879. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15880. * value: = enum htt_wdi_ipa_op_code
  15881. * - RSP_LEN
  15882. * Bits 16:0
  15883. * Purpose: length for the response-type specific info
  15884. * value: = length in bytes for response-type specific info
  15885. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15886. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15887. */
  15888. PREPACK struct htt_wdi_ipa_op_response_t
  15889. {
  15890. /* DWORD 0: flags and meta-data */
  15891. A_UINT32
  15892. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15893. reserved1: 8,
  15894. op_code: 16;
  15895. A_UINT32
  15896. rsp_len: 16,
  15897. reserved2: 16;
  15898. } POSTPACK;
  15899. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15900. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15901. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15902. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15903. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15904. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15905. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15906. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15907. do { \
  15908. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15909. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15910. } while (0)
  15911. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15912. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15913. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15914. do { \
  15915. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15916. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15917. } while (0)
  15918. enum htt_phy_mode {
  15919. htt_phy_mode_11a = 0,
  15920. htt_phy_mode_11g = 1,
  15921. htt_phy_mode_11b = 2,
  15922. htt_phy_mode_11g_only = 3,
  15923. htt_phy_mode_11na_ht20 = 4,
  15924. htt_phy_mode_11ng_ht20 = 5,
  15925. htt_phy_mode_11na_ht40 = 6,
  15926. htt_phy_mode_11ng_ht40 = 7,
  15927. htt_phy_mode_11ac_vht20 = 8,
  15928. htt_phy_mode_11ac_vht40 = 9,
  15929. htt_phy_mode_11ac_vht80 = 10,
  15930. htt_phy_mode_11ac_vht20_2g = 11,
  15931. htt_phy_mode_11ac_vht40_2g = 12,
  15932. htt_phy_mode_11ac_vht80_2g = 13,
  15933. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15934. htt_phy_mode_11ac_vht160 = 15,
  15935. htt_phy_mode_max,
  15936. };
  15937. /**
  15938. * @brief target -> host HTT channel change indication
  15939. *
  15940. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15941. *
  15942. * @details
  15943. * Specify when a channel change occurs.
  15944. * This allows the host to precisely determine which rx frames arrived
  15945. * on the old channel and which rx frames arrived on the new channel.
  15946. *
  15947. *|31 |7 0 |
  15948. *|-------------------------------------------+----------|
  15949. *| reserved | msg type |
  15950. *|------------------------------------------------------|
  15951. *| primary_chan_center_freq_mhz |
  15952. *|------------------------------------------------------|
  15953. *| contiguous_chan1_center_freq_mhz |
  15954. *|------------------------------------------------------|
  15955. *| contiguous_chan2_center_freq_mhz |
  15956. *|------------------------------------------------------|
  15957. *| phy_mode |
  15958. *|------------------------------------------------------|
  15959. *
  15960. * Header fields:
  15961. * - MSG_TYPE
  15962. * Bits 7:0
  15963. * Purpose: identifies this as a htt channel change indication message
  15964. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15965. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15966. * Bits 31:0
  15967. * Purpose: identify the (center of the) new 20 MHz primary channel
  15968. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15969. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15970. * Bits 31:0
  15971. * Purpose: identify the (center of the) contiguous frequency range
  15972. * comprising the new channel.
  15973. * For example, if the new channel is a 80 MHz channel extending
  15974. * 60 MHz beyond the primary channel, this field would be 30 larger
  15975. * than the primary channel center frequency field.
  15976. * Value: center frequency of the contiguous frequency range comprising
  15977. * the full channel in MHz units
  15978. * (80+80 channels also use the CONTIG_CHAN2 field)
  15979. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15980. * Bits 31:0
  15981. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15982. * within a VHT 80+80 channel.
  15983. * This field is only relevant for VHT 80+80 channels.
  15984. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15985. * channel (arbitrary value for cases besides VHT 80+80)
  15986. * - PHY_MODE
  15987. * Bits 31:0
  15988. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15989. * and band
  15990. * Value: htt_phy_mode enum value
  15991. */
  15992. PREPACK struct htt_chan_change_t
  15993. {
  15994. /* DWORD 0: flags and meta-data */
  15995. A_UINT32
  15996. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15997. reserved1: 24;
  15998. A_UINT32 primary_chan_center_freq_mhz;
  15999. A_UINT32 contig_chan1_center_freq_mhz;
  16000. A_UINT32 contig_chan2_center_freq_mhz;
  16001. A_UINT32 phy_mode;
  16002. } POSTPACK;
  16003. /*
  16004. * Due to historical / backwards-compatibility reasons, maintain the
  16005. * below htt_chan_change_msg struct definition, which needs to be
  16006. * consistent with the above htt_chan_change_t struct definition
  16007. * (aside from the htt_chan_change_t definition including the msg_type
  16008. * dword within the message, and the htt_chan_change_msg only containing
  16009. * the payload of the message that follows the msg_type dword).
  16010. */
  16011. PREPACK struct htt_chan_change_msg {
  16012. A_UINT32 chan_mhz; /* frequency in mhz */
  16013. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  16014. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  16015. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  16016. } POSTPACK;
  16017. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  16018. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  16019. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  16020. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  16021. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  16022. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  16023. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  16024. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  16025. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  16026. do { \
  16027. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  16028. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  16029. } while (0)
  16030. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  16031. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  16032. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  16033. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  16034. do { \
  16035. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  16036. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  16037. } while (0)
  16038. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  16039. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  16040. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  16041. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  16042. do { \
  16043. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  16044. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  16045. } while (0)
  16046. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  16047. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  16048. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  16049. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  16050. do { \
  16051. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  16052. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  16053. } while (0)
  16054. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  16055. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  16056. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  16057. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  16058. /**
  16059. * @brief rx offload packet error message
  16060. *
  16061. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  16062. *
  16063. * @details
  16064. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  16065. * of target payload like mic err.
  16066. *
  16067. * |31 24|23 16|15 8|7 0|
  16068. * |----------------+----------------+----------------+----------------|
  16069. * | tid | vdev_id | msg_sub_type | msg_type |
  16070. * |-------------------------------------------------------------------|
  16071. * : (sub-type dependent content) :
  16072. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16073. * Header fields:
  16074. * - msg_type
  16075. * Bits 7:0
  16076. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  16077. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  16078. * - msg_sub_type
  16079. * Bits 15:8
  16080. * Purpose: Identifies which type of rx error is reported by this message
  16081. * value: htt_rx_ofld_pkt_err_type
  16082. * - vdev_id
  16083. * Bits 23:16
  16084. * Purpose: Identifies which vdev received the erroneous rx frame
  16085. * value:
  16086. * - tid
  16087. * Bits 31:24
  16088. * Purpose: Identifies the traffic type of the rx frame
  16089. * value:
  16090. *
  16091. * - The payload fields used if the sub-type == MIC error are shown below.
  16092. * Note - MIC err is per MSDU, while PN is per MPDU.
  16093. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  16094. * with MIC err in A-MSDU case, so FW will send only one HTT message
  16095. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  16096. * instead of sending separate HTT messages for each wrong MSDU within
  16097. * the MPDU.
  16098. *
  16099. * |31 24|23 16|15 8|7 0|
  16100. * |----------------+----------------+----------------+----------------|
  16101. * | Rsvd | key_id | peer_id |
  16102. * |-------------------------------------------------------------------|
  16103. * | receiver MAC addr 31:0 |
  16104. * |-------------------------------------------------------------------|
  16105. * | Rsvd | receiver MAC addr 47:32 |
  16106. * |-------------------------------------------------------------------|
  16107. * | transmitter MAC addr 31:0 |
  16108. * |-------------------------------------------------------------------|
  16109. * | Rsvd | transmitter MAC addr 47:32 |
  16110. * |-------------------------------------------------------------------|
  16111. * | PN 31:0 |
  16112. * |-------------------------------------------------------------------|
  16113. * | Rsvd | PN 47:32 |
  16114. * |-------------------------------------------------------------------|
  16115. * - peer_id
  16116. * Bits 15:0
  16117. * Purpose: identifies which peer is frame is from
  16118. * value:
  16119. * - key_id
  16120. * Bits 23:16
  16121. * Purpose: identifies key_id of rx frame
  16122. * value:
  16123. * - RA_31_0 (receiver MAC addr 31:0)
  16124. * Bits 31:0
  16125. * Purpose: identifies by MAC address which vdev received the frame
  16126. * value: MAC address lower 4 bytes
  16127. * - RA_47_32 (receiver MAC addr 47:32)
  16128. * Bits 15:0
  16129. * Purpose: identifies by MAC address which vdev received the frame
  16130. * value: MAC address upper 2 bytes
  16131. * - TA_31_0 (transmitter MAC addr 31:0)
  16132. * Bits 31:0
  16133. * Purpose: identifies by MAC address which peer transmitted the frame
  16134. * value: MAC address lower 4 bytes
  16135. * - TA_47_32 (transmitter MAC addr 47:32)
  16136. * Bits 15:0
  16137. * Purpose: identifies by MAC address which peer transmitted the frame
  16138. * value: MAC address upper 2 bytes
  16139. * - PN_31_0
  16140. * Bits 31:0
  16141. * Purpose: Identifies pn of rx frame
  16142. * value: PN lower 4 bytes
  16143. * - PN_47_32
  16144. * Bits 15:0
  16145. * Purpose: Identifies pn of rx frame
  16146. * value:
  16147. * TKIP or CCMP: PN upper 2 bytes
  16148. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  16149. */
  16150. enum htt_rx_ofld_pkt_err_type {
  16151. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  16152. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  16153. };
  16154. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  16155. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  16156. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  16157. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  16158. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  16159. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  16160. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  16161. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  16162. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  16163. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  16164. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  16165. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  16166. do { \
  16167. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  16168. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  16169. } while (0)
  16170. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  16171. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  16172. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  16173. do { \
  16174. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  16175. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  16176. } while (0)
  16177. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  16178. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  16179. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  16180. do { \
  16181. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  16182. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  16183. } while (0)
  16184. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  16185. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  16186. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  16187. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  16188. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  16189. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  16190. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  16191. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  16192. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  16193. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  16194. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  16195. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  16196. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  16197. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  16198. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  16199. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  16200. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  16201. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  16202. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  16203. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  16204. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  16205. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  16206. do { \
  16207. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  16208. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  16209. } while (0)
  16210. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  16211. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  16212. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  16213. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  16214. do { \
  16215. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  16216. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  16217. } while (0)
  16218. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  16219. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  16220. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  16221. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  16222. do { \
  16223. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  16224. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  16225. } while (0)
  16226. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  16227. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  16228. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  16229. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  16230. do { \
  16231. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  16232. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  16233. } while (0)
  16234. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  16235. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  16236. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  16237. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  16238. do { \
  16239. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  16240. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  16241. } while (0)
  16242. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  16243. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  16244. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  16245. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  16246. do { \
  16247. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  16248. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  16249. } while (0)
  16250. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  16251. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  16252. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  16253. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  16254. do { \
  16255. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  16256. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  16257. } while (0)
  16258. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  16259. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  16260. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  16261. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  16262. do { \
  16263. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  16264. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  16265. } while (0)
  16266. /**
  16267. * @brief target -> host peer rate report message
  16268. *
  16269. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  16270. *
  16271. * @details
  16272. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  16273. * justified rate of all the peers.
  16274. *
  16275. * |31 24|23 16|15 8|7 0|
  16276. * |----------------+----------------+----------------+----------------|
  16277. * | peer_count | | msg_type |
  16278. * |-------------------------------------------------------------------|
  16279. * : Payload (variant number of peer rate report) :
  16280. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16281. * Header fields:
  16282. * - msg_type
  16283. * Bits 7:0
  16284. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  16285. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  16286. * - reserved
  16287. * Bits 15:8
  16288. * Purpose:
  16289. * value:
  16290. * - peer_count
  16291. * Bits 31:16
  16292. * Purpose: Specify how many peer rate report elements are present in the payload.
  16293. * value:
  16294. *
  16295. * Payload:
  16296. * There are variant number of peer rate report follow the first 32 bits.
  16297. * The peer rate report is defined as follows.
  16298. *
  16299. * |31 20|19 16|15 0|
  16300. * |-----------------------+---------+---------------------------------|-
  16301. * | reserved | phy | peer_id | \
  16302. * |-------------------------------------------------------------------| -> report #0
  16303. * | rate | /
  16304. * |-----------------------+---------+---------------------------------|-
  16305. * | reserved | phy | peer_id | \
  16306. * |-------------------------------------------------------------------| -> report #1
  16307. * | rate | /
  16308. * |-----------------------+---------+---------------------------------|-
  16309. * | reserved | phy | peer_id | \
  16310. * |-------------------------------------------------------------------| -> report #2
  16311. * | rate | /
  16312. * |-------------------------------------------------------------------|-
  16313. * : :
  16314. * : :
  16315. * : :
  16316. * :-------------------------------------------------------------------:
  16317. *
  16318. * - peer_id
  16319. * Bits 15:0
  16320. * Purpose: identify the peer
  16321. * value:
  16322. * - phy
  16323. * Bits 19:16
  16324. * Purpose: identify which phy is in use
  16325. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  16326. * Please see enum htt_peer_report_phy_type for detail.
  16327. * - reserved
  16328. * Bits 31:20
  16329. * Purpose:
  16330. * value:
  16331. * - rate
  16332. * Bits 31:0
  16333. * Purpose: represent the justified rate of the peer specified by peer_id
  16334. * value:
  16335. */
  16336. enum htt_peer_rate_report_phy_type {
  16337. HTT_PEER_RATE_REPORT_11B = 0,
  16338. HTT_PEER_RATE_REPORT_11A_G,
  16339. HTT_PEER_RATE_REPORT_11N,
  16340. HTT_PEER_RATE_REPORT_11AC,
  16341. };
  16342. #define HTT_PEER_RATE_REPORT_SIZE 8
  16343. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  16344. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  16345. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  16346. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  16347. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  16348. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  16349. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  16350. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  16351. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  16352. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  16353. do { \
  16354. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  16355. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  16356. } while (0)
  16357. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  16358. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  16359. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  16360. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  16361. do { \
  16362. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  16363. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  16364. } while (0)
  16365. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  16366. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  16367. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  16368. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  16369. do { \
  16370. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  16371. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  16372. } while (0)
  16373. /**
  16374. * @brief target -> host flow pool map message
  16375. *
  16376. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  16377. *
  16378. * @details
  16379. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  16380. * a flow of descriptors.
  16381. *
  16382. * This message is in TLV format and indicates the parameters to be setup a
  16383. * flow in the host. Each entry indicates that a particular flow ID is ready to
  16384. * receive descriptors from a specified pool.
  16385. *
  16386. * The message would appear as follows:
  16387. *
  16388. * |31 24|23 16|15 8|7 0|
  16389. * |----------------+----------------+----------------+----------------|
  16390. * header | reserved | num_flows | msg_type |
  16391. * |-------------------------------------------------------------------|
  16392. * | |
  16393. * : payload :
  16394. * | |
  16395. * |-------------------------------------------------------------------|
  16396. *
  16397. * The header field is one DWORD long and is interpreted as follows:
  16398. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  16399. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  16400. * this message
  16401. * b'16-31 - reserved: These bits are reserved for future use
  16402. *
  16403. * Payload:
  16404. * The payload would contain multiple objects of the following structure. Each
  16405. * object represents a flow.
  16406. *
  16407. * |31 24|23 16|15 8|7 0|
  16408. * |----------------+----------------+----------------+----------------|
  16409. * header | reserved | num_flows | msg_type |
  16410. * |-------------------------------------------------------------------|
  16411. * payload0| flow_type |
  16412. * |-------------------------------------------------------------------|
  16413. * | flow_id |
  16414. * |-------------------------------------------------------------------|
  16415. * | reserved0 | flow_pool_id |
  16416. * |-------------------------------------------------------------------|
  16417. * | reserved1 | flow_pool_size |
  16418. * |-------------------------------------------------------------------|
  16419. * | reserved2 |
  16420. * |-------------------------------------------------------------------|
  16421. * payload1| flow_type |
  16422. * |-------------------------------------------------------------------|
  16423. * | flow_id |
  16424. * |-------------------------------------------------------------------|
  16425. * | reserved0 | flow_pool_id |
  16426. * |-------------------------------------------------------------------|
  16427. * | reserved1 | flow_pool_size |
  16428. * |-------------------------------------------------------------------|
  16429. * | reserved2 |
  16430. * |-------------------------------------------------------------------|
  16431. * | . |
  16432. * | . |
  16433. * | . |
  16434. * |-------------------------------------------------------------------|
  16435. *
  16436. * Each payload is 5 DWORDS long and is interpreted as follows:
  16437. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16438. * this flow is associated. It can be VDEV, peer,
  16439. * or tid (AC). Based on enum htt_flow_type.
  16440. *
  16441. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16442. * object. For flow_type vdev it is set to the
  16443. * vdevid, for peer it is peerid and for tid, it is
  16444. * tid_num.
  16445. *
  16446. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16447. * in the host for this flow
  16448. * b'16:31 - reserved0: This field in reserved for the future. In case
  16449. * we have a hierarchical implementation (HCM) of
  16450. * pools, it can be used to indicate the ID of the
  16451. * parent-pool.
  16452. *
  16453. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16454. * Descriptors for this flow will be
  16455. * allocated from this pool in the host.
  16456. * b'16:31 - reserved1: This field in reserved for the future. In case
  16457. * we have a hierarchical implementation of pools,
  16458. * it can be used to indicate the max number of
  16459. * descriptors in the pool. The b'0:15 can be used
  16460. * to indicate min number of descriptors in the
  16461. * HCM scheme.
  16462. *
  16463. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16464. * we have a hierarchical implementation of pools,
  16465. * b'0:15 can be used to indicate the
  16466. * priority-based borrowing (PBB) threshold of
  16467. * the flow's pool. The b'16:31 are still left
  16468. * reserved.
  16469. */
  16470. enum htt_flow_type {
  16471. FLOW_TYPE_VDEV = 0,
  16472. /* Insert new flow types above this line */
  16473. };
  16474. PREPACK struct htt_flow_pool_map_payload_t {
  16475. A_UINT32 flow_type;
  16476. A_UINT32 flow_id;
  16477. A_UINT32 flow_pool_id:16,
  16478. reserved0:16;
  16479. A_UINT32 flow_pool_size:16,
  16480. reserved1:16;
  16481. A_UINT32 reserved2;
  16482. } POSTPACK;
  16483. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16484. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16485. (sizeof(struct htt_flow_pool_map_payload_t))
  16486. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16487. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16488. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16489. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16490. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16491. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16492. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16493. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16494. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16495. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16496. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16497. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16498. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16499. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16500. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16501. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16502. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16503. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16504. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16505. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16506. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16507. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16508. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16509. do { \
  16510. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16511. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16512. } while (0)
  16513. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16514. do { \
  16515. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16516. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16517. } while (0)
  16518. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16519. do { \
  16520. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16521. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16522. } while (0)
  16523. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16524. do { \
  16525. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16526. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16527. } while (0)
  16528. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16529. do { \
  16530. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16531. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16532. } while (0)
  16533. /**
  16534. * @brief target -> host flow pool unmap message
  16535. *
  16536. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16537. *
  16538. * @details
  16539. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16540. * down a flow of descriptors.
  16541. * This message indicates that for the flow (whose ID is provided) is wanting
  16542. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16543. * pool of descriptors from where descriptors are being allocated for this
  16544. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16545. * be unmapped by the host.
  16546. *
  16547. * The message would appear as follows:
  16548. *
  16549. * |31 24|23 16|15 8|7 0|
  16550. * |----------------+----------------+----------------+----------------|
  16551. * | reserved0 | msg_type |
  16552. * |-------------------------------------------------------------------|
  16553. * | flow_type |
  16554. * |-------------------------------------------------------------------|
  16555. * | flow_id |
  16556. * |-------------------------------------------------------------------|
  16557. * | reserved1 | flow_pool_id |
  16558. * |-------------------------------------------------------------------|
  16559. *
  16560. * The message is interpreted as follows:
  16561. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16562. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16563. * b'8:31 - reserved0: Reserved for future use
  16564. *
  16565. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16566. * this flow is associated. It can be VDEV, peer,
  16567. * or tid (AC). Based on enum htt_flow_type.
  16568. *
  16569. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16570. * object. For flow_type vdev it is set to the
  16571. * vdevid, for peer it is peerid and for tid, it is
  16572. * tid_num.
  16573. *
  16574. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16575. * used in the host for this flow
  16576. * b'16:31 - reserved0: This field in reserved for the future.
  16577. *
  16578. */
  16579. PREPACK struct htt_flow_pool_unmap_t {
  16580. A_UINT32 msg_type:8,
  16581. reserved0:24;
  16582. A_UINT32 flow_type;
  16583. A_UINT32 flow_id;
  16584. A_UINT32 flow_pool_id:16,
  16585. reserved1:16;
  16586. } POSTPACK;
  16587. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16588. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16589. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16590. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16591. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16592. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16593. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16594. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16595. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16596. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16597. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16598. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16599. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16600. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16601. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16602. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16603. do { \
  16604. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16605. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16606. } while (0)
  16607. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16608. do { \
  16609. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16610. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16611. } while (0)
  16612. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16613. do { \
  16614. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16615. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16616. } while (0)
  16617. /**
  16618. * @brief target -> host SRING setup done message
  16619. *
  16620. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16621. *
  16622. * @details
  16623. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16624. * SRNG ring setup is done
  16625. *
  16626. * This message indicates whether the last setup operation is successful.
  16627. * It will be sent to host when host set respose_required bit in
  16628. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16629. * The message would appear as follows:
  16630. *
  16631. * |31 24|23 16|15 8|7 0|
  16632. * |--------------- +----------------+----------------+----------------|
  16633. * | setup_status | ring_id | pdev_id | msg_type |
  16634. * |-------------------------------------------------------------------|
  16635. *
  16636. * The message is interpreted as follows:
  16637. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16638. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16639. * b'8:15 - pdev_id:
  16640. * 0 (for rings at SOC/UMAC level),
  16641. * 1/2/3 mac id (for rings at LMAC level)
  16642. * b'16:23 - ring_id: Identify the ring which is set up
  16643. * More details can be got from enum htt_srng_ring_id
  16644. * b'24:31 - setup_status: Indicate status of setup operation
  16645. * Refer to htt_ring_setup_status
  16646. */
  16647. PREPACK struct htt_sring_setup_done_t {
  16648. A_UINT32 msg_type: 8,
  16649. pdev_id: 8,
  16650. ring_id: 8,
  16651. setup_status: 8;
  16652. } POSTPACK;
  16653. enum htt_ring_setup_status {
  16654. htt_ring_setup_status_ok = 0,
  16655. htt_ring_setup_status_error,
  16656. };
  16657. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16658. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16659. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16660. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16661. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16662. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16663. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16664. do { \
  16665. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16666. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16667. } while (0)
  16668. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16669. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16670. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16671. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16672. HTT_SRING_SETUP_DONE_RING_ID_S)
  16673. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16674. do { \
  16675. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16676. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16677. } while (0)
  16678. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16679. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16680. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16681. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16682. HTT_SRING_SETUP_DONE_STATUS_S)
  16683. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16684. do { \
  16685. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16686. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16687. } while (0)
  16688. /**
  16689. * @brief target -> flow map flow info
  16690. *
  16691. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16692. *
  16693. * @details
  16694. * HTT TX map flow entry with tqm flow pointer
  16695. * Sent from firmware to host to add tqm flow pointer in corresponding
  16696. * flow search entry. Flow metadata is replayed back to host as part of this
  16697. * struct to enable host to find the specific flow search entry
  16698. *
  16699. * The message would appear as follows:
  16700. *
  16701. * |31 28|27 18|17 14|13 8|7 0|
  16702. * |-------+------------------------------------------+----------------|
  16703. * | rsvd0 | fse_hsh_idx | msg_type |
  16704. * |-------------------------------------------------------------------|
  16705. * | rsvd1 | tid | peer_id |
  16706. * |-------------------------------------------------------------------|
  16707. * | tqm_flow_pntr_lo |
  16708. * |-------------------------------------------------------------------|
  16709. * | tqm_flow_pntr_hi |
  16710. * |-------------------------------------------------------------------|
  16711. * | fse_meta_data |
  16712. * |-------------------------------------------------------------------|
  16713. *
  16714. * The message is interpreted as follows:
  16715. *
  16716. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16717. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16718. *
  16719. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16720. * for this flow entry
  16721. *
  16722. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16723. *
  16724. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16725. *
  16726. * dword1 - b'14:17 - tid
  16727. *
  16728. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16729. *
  16730. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16731. *
  16732. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16733. *
  16734. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16735. * given by host
  16736. */
  16737. PREPACK struct htt_tx_map_flow_info {
  16738. A_UINT32
  16739. msg_type: 8,
  16740. fse_hsh_idx: 20,
  16741. rsvd0: 4;
  16742. A_UINT32
  16743. peer_id: 14,
  16744. tid: 4,
  16745. rsvd1: 14;
  16746. A_UINT32 tqm_flow_pntr_lo;
  16747. A_UINT32 tqm_flow_pntr_hi;
  16748. struct htt_tx_flow_metadata fse_meta_data;
  16749. } POSTPACK;
  16750. /* DWORD 0 */
  16751. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16752. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16753. /* DWORD 1 */
  16754. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16755. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16756. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16757. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16758. /* DWORD 0 */
  16759. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16760. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16761. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16762. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16763. do { \
  16764. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16765. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16766. } while (0)
  16767. /* DWORD 1 */
  16768. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16769. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16770. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16771. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16772. do { \
  16773. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16774. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16775. } while (0)
  16776. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16777. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16778. HTT_TX_MAP_FLOW_INFO_TID_S)
  16779. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16780. do { \
  16781. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16782. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16783. } while (0)
  16784. /*
  16785. * htt_dbg_ext_stats_status -
  16786. * present - The requested stats have been delivered in full.
  16787. * This indicates that either the stats information was contained
  16788. * in its entirety within this message, or else this message
  16789. * completes the delivery of the requested stats info that was
  16790. * partially delivered through earlier STATS_CONF messages.
  16791. * partial - The requested stats have been delivered in part.
  16792. * One or more subsequent STATS_CONF messages with the same
  16793. * cookie value will be sent to deliver the remainder of the
  16794. * information.
  16795. * error - The requested stats could not be delivered, for example due
  16796. * to a shortage of memory to construct a message holding the
  16797. * requested stats.
  16798. * invalid - The requested stat type is either not recognized, or the
  16799. * target is configured to not gather the stats type in question.
  16800. */
  16801. enum htt_dbg_ext_stats_status {
  16802. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16803. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16804. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16805. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16806. };
  16807. /**
  16808. * @brief target -> host ppdu stats upload
  16809. *
  16810. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16811. *
  16812. * @details
  16813. * The following field definitions describe the format of the HTT target
  16814. * to host ppdu stats indication message.
  16815. *
  16816. *
  16817. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16818. * |-----------------------------+-------+-------+--------+---------------|
  16819. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16820. * |-------------+---------------+-------+-------+--------+---------------|
  16821. * | tgt_private | ppdu_id |
  16822. * |-------------+--------------------------------------------------------|
  16823. * | Timestamp in us |
  16824. * |----------------------------------------------------------------------|
  16825. * | reserved |
  16826. * |----------------------------------------------------------------------|
  16827. * | type-specific stats info |
  16828. * | (see htt_ppdu_stats.h) |
  16829. * |----------------------------------------------------------------------|
  16830. * Header fields:
  16831. * - MSG_TYPE
  16832. * Bits 7:0
  16833. * Purpose: Identifies this is a PPDU STATS indication
  16834. * message.
  16835. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16836. * - mac_id
  16837. * Bits 9:8
  16838. * Purpose: mac_id of this ppdu_id
  16839. * Value: 0-3
  16840. * - pdev_id
  16841. * Bits 11:10
  16842. * Purpose: pdev_id of this ppdu_id
  16843. * Value: 0-3
  16844. * 0 (for rings at SOC level),
  16845. * 1/2/3 PDEV -> 0/1/2
  16846. * - payload_size
  16847. * Bits 31:16
  16848. * Purpose: total tlv size
  16849. * Value: payload_size in bytes
  16850. */
  16851. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16852. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16853. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16854. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16855. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16856. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16857. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16858. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16859. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16860. /* bits 31:24 are used by the target for internal purposes */
  16861. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16862. do { \
  16863. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16864. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16865. } while (0)
  16866. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16867. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16868. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16869. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16870. do { \
  16871. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16872. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16873. } while (0)
  16874. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16875. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16876. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16877. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16878. do { \
  16879. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16880. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16881. } while (0)
  16882. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16883. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16884. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16885. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16886. do { \
  16887. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16888. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16889. } while (0)
  16890. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16891. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16892. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16893. /* htt_t2h_ppdu_stats_ind_hdr_t
  16894. * This struct contains the fields within the header of the
  16895. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16896. * stats info.
  16897. * This struct assumes little-endian layout, and thus is only
  16898. * suitable for use within processors known to be little-endian
  16899. * (such as the target).
  16900. * In contrast, the above macros provide endian-portable methods
  16901. * to get and set the bitfields within this PPDU_STATS_IND header.
  16902. */
  16903. typedef struct {
  16904. A_UINT32 msg_type: 8, /* bits 7:0 */
  16905. mac_id: 2, /* bits 9:8 */
  16906. pdev_id: 2, /* bits 11:10 */
  16907. reserved1: 4, /* bits 15:12 */
  16908. payload_size: 16; /* bits 31:16 */
  16909. A_UINT32 ppdu_id;
  16910. A_UINT32 timestamp_us;
  16911. A_UINT32 reserved2;
  16912. } htt_t2h_ppdu_stats_ind_hdr_t;
  16913. /**
  16914. * @brief target -> host extended statistics upload
  16915. *
  16916. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16917. *
  16918. * @details
  16919. * The following field definitions describe the format of the HTT target
  16920. * to host stats upload confirmation message.
  16921. * The message contains a cookie echoed from the HTT host->target stats
  16922. * upload request, which identifies which request the confirmation is
  16923. * for, and a single stats can span over multiple HTT stats indication
  16924. * due to the HTT message size limitation so every HTT ext stats indication
  16925. * will have tag-length-value stats information elements.
  16926. * The tag-length header for each HTT stats IND message also includes a
  16927. * status field, to indicate whether the request for the stat type in
  16928. * question was fully met, partially met, unable to be met, or invalid
  16929. * (if the stat type in question is disabled in the target).
  16930. * A Done bit 1's indicate the end of the of stats info elements.
  16931. *
  16932. *
  16933. * |31 16|15 12|11|10 8|7 5|4 0|
  16934. * |--------------------------------------------------------------|
  16935. * | reserved | msg type |
  16936. * |--------------------------------------------------------------|
  16937. * | cookie LSBs |
  16938. * |--------------------------------------------------------------|
  16939. * | cookie MSBs |
  16940. * |--------------------------------------------------------------|
  16941. * | stats entry length | rsvd | D| S | stat type |
  16942. * |--------------------------------------------------------------|
  16943. * | type-specific stats info |
  16944. * | (see htt_stats.h) |
  16945. * |--------------------------------------------------------------|
  16946. * Header fields:
  16947. * - MSG_TYPE
  16948. * Bits 7:0
  16949. * Purpose: Identifies this is a extended statistics upload confirmation
  16950. * message.
  16951. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16952. * - COOKIE_LSBS
  16953. * Bits 31:0
  16954. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16955. * message with its preceding host->target stats request message.
  16956. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16957. * - COOKIE_MSBS
  16958. * Bits 31:0
  16959. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16960. * message with its preceding host->target stats request message.
  16961. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16962. *
  16963. * Stats Information Element tag-length header fields:
  16964. * - STAT_TYPE
  16965. * Bits 7:0
  16966. * Purpose: identifies the type of statistics info held in the
  16967. * following information element
  16968. * Value: htt_dbg_ext_stats_type
  16969. * - STATUS
  16970. * Bits 10:8
  16971. * Purpose: indicate whether the requested stats are present
  16972. * Value: htt_dbg_ext_stats_status
  16973. * - DONE
  16974. * Bits 11
  16975. * Purpose:
  16976. * Indicates the completion of the stats entry, this will be the last
  16977. * stats conf HTT segment for the requested stats type.
  16978. * Value:
  16979. * 0 -> the stats retrieval is ongoing
  16980. * 1 -> the stats retrieval is complete
  16981. * - LENGTH
  16982. * Bits 31:16
  16983. * Purpose: indicate the stats information size
  16984. * Value: This field specifies the number of bytes of stats information
  16985. * that follows the element tag-length header.
  16986. * It is expected but not required that this length is a multiple of
  16987. * 4 bytes.
  16988. */
  16989. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16990. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16991. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16992. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16993. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16994. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16995. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16996. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16997. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16998. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16999. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  17000. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  17001. do { \
  17002. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  17003. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  17004. } while (0)
  17005. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  17006. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  17007. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  17008. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  17009. do { \
  17010. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  17011. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  17012. } while (0)
  17013. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  17014. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  17015. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  17016. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  17017. do { \
  17018. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  17019. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  17020. } while (0)
  17021. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  17022. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  17023. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  17024. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  17025. do { \
  17026. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  17027. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  17028. } while (0)
  17029. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  17030. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  17031. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  17032. /**
  17033. * @brief target -> host streaming statistics upload
  17034. *
  17035. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  17036. *
  17037. * @details
  17038. * The following field definitions describe the format of the HTT target
  17039. * to host streaming stats upload indication message.
  17040. * The host can use a STREAMING_STATS_REQ message to enable the target to
  17041. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  17042. * use the STREAMING_STATS_REQ message to halt the target's production of
  17043. * STREAMING_STATS_IND messages.
  17044. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  17045. * the stats enabled by the host's STREAMING_STATS_REQ message.
  17046. *
  17047. * |31 8|7 0|
  17048. * |--------------------------------------------------------------|
  17049. * | reserved | msg type |
  17050. * |--------------------------------------------------------------|
  17051. * | type-specific stats info |
  17052. * | (see htt_stats.h) |
  17053. * |--------------------------------------------------------------|
  17054. * Header fields:
  17055. * - MSG_TYPE
  17056. * Bits 7:0
  17057. * Purpose: Identifies this as a streaming statistics upload indication
  17058. * message.
  17059. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  17060. */
  17061. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  17062. typedef enum {
  17063. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  17064. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  17065. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  17066. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  17067. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  17068. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  17069. /* Reserved from 128 - 255 for target internal use.*/
  17070. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  17071. } HTT_PEER_TYPE;
  17072. /** macro to convert MAC address from char array to HTT word format */
  17073. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  17074. (phtt_mac_addr)->mac_addr31to0 = \
  17075. (((c_macaddr)[0] << 0) | \
  17076. ((c_macaddr)[1] << 8) | \
  17077. ((c_macaddr)[2] << 16) | \
  17078. ((c_macaddr)[3] << 24)); \
  17079. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  17080. } while (0)
  17081. /**
  17082. * @brief target -> host monitor mac header indication message
  17083. *
  17084. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  17085. *
  17086. * @details
  17087. * The following diagram shows the format of the monitor mac header message
  17088. * sent from the target to the host.
  17089. * This message is primarily sent when promiscuous rx mode is enabled.
  17090. * One message is sent per rx PPDU.
  17091. *
  17092. * |31 24|23 16|15 8|7 0|
  17093. * |-------------------------------------------------------------|
  17094. * | peer_id | reserved0 | msg_type |
  17095. * |-------------------------------------------------------------|
  17096. * | reserved1 | num_mpdu |
  17097. * |-------------------------------------------------------------|
  17098. * | struct hw_rx_desc |
  17099. * | (see wal_rx_desc.h) |
  17100. * |-------------------------------------------------------------|
  17101. * | struct ieee80211_frame_addr4 |
  17102. * | (see ieee80211_defs.h) |
  17103. * |-------------------------------------------------------------|
  17104. * | struct ieee80211_frame_addr4 |
  17105. * | (see ieee80211_defs.h) |
  17106. * |-------------------------------------------------------------|
  17107. * | ...... |
  17108. * |-------------------------------------------------------------|
  17109. *
  17110. * Header fields:
  17111. * - msg_type
  17112. * Bits 7:0
  17113. * Purpose: Identifies this is a monitor mac header indication message.
  17114. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  17115. * - peer_id
  17116. * Bits 31:16
  17117. * Purpose: Software peer id given by host during association,
  17118. * During promiscuous mode, the peer ID will be invalid (0xFF)
  17119. * for rx PPDUs received from unassociated peers.
  17120. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  17121. * - num_mpdu
  17122. * Bits 15:0
  17123. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  17124. * delivered within the message.
  17125. * Value: 1 to 32
  17126. * num_mpdu is limited to a maximum value of 32, due to buffer
  17127. * size limits. For PPDUs with more than 32 MPDUs, only the
  17128. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  17129. * the PPDU will be provided.
  17130. */
  17131. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  17132. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  17133. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  17134. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  17135. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  17136. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  17137. do { \
  17138. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  17139. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  17140. } while (0)
  17141. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  17142. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  17143. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  17144. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  17145. do { \
  17146. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  17147. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  17148. } while (0)
  17149. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  17150. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  17151. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  17152. /**
  17153. * @brief target -> host flow pool resize Message
  17154. *
  17155. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  17156. *
  17157. * @details
  17158. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  17159. * the flow pool associated with the specified ID is resized
  17160. *
  17161. * The message would appear as follows:
  17162. *
  17163. * |31 16|15 8|7 0|
  17164. * |---------------------------------+----------------+----------------|
  17165. * | reserved0 | Msg type |
  17166. * |-------------------------------------------------------------------|
  17167. * | flow pool new size | flow pool ID |
  17168. * |-------------------------------------------------------------------|
  17169. *
  17170. * The message is interpreted as follows:
  17171. * b'0:7 - msg_type: This will be set to 0x21
  17172. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  17173. *
  17174. * b'0:15 - flow pool ID: Existing flow pool ID
  17175. *
  17176. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  17177. *
  17178. */
  17179. PREPACK struct htt_flow_pool_resize_t {
  17180. A_UINT32 msg_type:8,
  17181. reserved0:24;
  17182. A_UINT32 flow_pool_id:16,
  17183. flow_pool_new_size:16;
  17184. } POSTPACK;
  17185. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  17186. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  17187. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  17188. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  17189. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  17190. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  17191. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  17192. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  17193. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  17194. do { \
  17195. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  17196. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  17197. } while (0)
  17198. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  17199. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  17200. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  17201. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  17202. do { \
  17203. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  17204. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  17205. } while (0)
  17206. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  17207. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  17208. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  17209. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  17210. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  17211. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  17212. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  17213. /*
  17214. * The read and write indices point to the data within the host buffer.
  17215. * Because the first 4 bytes of the host buffer is used for the read index and
  17216. * the next 4 bytes for the write index, the data itself starts at offset 8.
  17217. * The read index and write index are the byte offsets from the base of the
  17218. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  17219. * Refer the ASCII text picture below.
  17220. */
  17221. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  17222. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  17223. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  17224. /*
  17225. ***************************************************************************
  17226. *
  17227. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17228. *
  17229. ***************************************************************************
  17230. *
  17231. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  17232. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  17233. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  17234. * written into the Host memory region mentioned below.
  17235. *
  17236. * Read index is updated by the Host. At any point of time, the read index will
  17237. * indicate the index that will next be read by the Host. The read index is
  17238. * in units of bytes offset from the base of the meta-data buffer.
  17239. *
  17240. * Write index is updated by the FW. At any point of time, the write index will
  17241. * indicate from where the FW can start writing any new data. The write index is
  17242. * in units of bytes offset from the base of the meta-data buffer.
  17243. *
  17244. * If the Host is not fast enough in reading the CFR data, any new capture data
  17245. * would be dropped if there is no space left to write the new captures.
  17246. *
  17247. * The last 4 bytes of the memory region will have the magic pattern
  17248. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  17249. * not overrun the host buffer.
  17250. *
  17251. * ,--------------------. read and write indices store the
  17252. * | | byte offset from the base of the
  17253. * | ,--------+--------. meta-data buffer to the next
  17254. * | | | | location within the data buffer
  17255. * | | v v that will be read / written
  17256. * ************************************************************************
  17257. * * Read * Write * * Magic *
  17258. * * index * index * CFR data1 ...... CFR data N * pattern *
  17259. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  17260. * ************************************************************************
  17261. * |<---------- data buffer ---------->|
  17262. *
  17263. * |<----------------- meta-data buffer allocated in Host ----------------|
  17264. *
  17265. * Note:
  17266. * - Considering the 4 bytes needed to store the Read index (R) and the
  17267. * Write index (W), the initial value is as follows:
  17268. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  17269. * - Buffer empty condition:
  17270. * R = W
  17271. *
  17272. * Regarding CFR data format:
  17273. * --------------------------
  17274. *
  17275. * Each CFR tone is stored in HW as 16-bits with the following format:
  17276. * {bits[15:12], bits[11:6], bits[5:0]} =
  17277. * {unsigned exponent (4 bits),
  17278. * signed mantissa_real (6 bits),
  17279. * signed mantissa_imag (6 bits)}
  17280. *
  17281. * CFR_real = mantissa_real * 2^(exponent-5)
  17282. * CFR_imag = mantissa_imag * 2^(exponent-5)
  17283. *
  17284. *
  17285. * The CFR data is written to the 16-bit unsigned output array (buff) in
  17286. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  17287. *
  17288. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  17289. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  17290. * .
  17291. * .
  17292. * .
  17293. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  17294. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  17295. */
  17296. /* Bandwidth of peer CFR captures */
  17297. typedef enum {
  17298. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  17299. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  17300. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  17301. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  17302. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  17303. HTT_PEER_CFR_CAPTURE_BW_MAX,
  17304. } HTT_PEER_CFR_CAPTURE_BW;
  17305. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  17306. * was captured
  17307. */
  17308. typedef enum {
  17309. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  17310. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  17311. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  17312. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  17313. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  17314. } HTT_PEER_CFR_CAPTURE_MODE;
  17315. typedef enum {
  17316. /* This message type is currently used for the below purpose:
  17317. *
  17318. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  17319. * wmi_peer_cfr_capture_cmd.
  17320. * If payload_present bit is set to 0 then the associated memory region
  17321. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  17322. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  17323. * message; the CFR dump will be present at the end of the message,
  17324. * after the chan_phy_mode.
  17325. */
  17326. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  17327. /* Always keep this last */
  17328. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  17329. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  17330. /**
  17331. * @brief target -> host CFR dump completion indication message definition
  17332. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  17333. *
  17334. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  17335. *
  17336. * @details
  17337. * The following diagram shows the format of the Channel Frequency Response
  17338. * (CFR) dump completion indication. This inidcation is sent to the Host when
  17339. * the channel capture of a peer is copied by Firmware into the Host memory
  17340. *
  17341. * **************************************************************************
  17342. *
  17343. * Message format when the CFR capture message type is
  17344. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17345. *
  17346. * **************************************************************************
  17347. *
  17348. * |31 16|15 |8|7 0|
  17349. * |----------------------------------------------------------------|
  17350. * header: | reserved |P| msg_type |
  17351. * word 0 | | | |
  17352. * |----------------------------------------------------------------|
  17353. * payload: | cfr_capture_msg_type |
  17354. * word 1 | |
  17355. * |----------------------------------------------------------------|
  17356. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  17357. * word 2 | | | | | | | | |
  17358. * |----------------------------------------------------------------|
  17359. * | mac_addr31to0 |
  17360. * word 3 | |
  17361. * |----------------------------------------------------------------|
  17362. * | unused / reserved | mac_addr47to32 |
  17363. * word 4 | | |
  17364. * |----------------------------------------------------------------|
  17365. * | index |
  17366. * word 5 | |
  17367. * |----------------------------------------------------------------|
  17368. * | length |
  17369. * word 6 | |
  17370. * |----------------------------------------------------------------|
  17371. * | timestamp |
  17372. * word 7 | |
  17373. * |----------------------------------------------------------------|
  17374. * | counter |
  17375. * word 8 | |
  17376. * |----------------------------------------------------------------|
  17377. * | chan_mhz |
  17378. * word 9 | |
  17379. * |----------------------------------------------------------------|
  17380. * | band_center_freq1 |
  17381. * word 10 | |
  17382. * |----------------------------------------------------------------|
  17383. * | band_center_freq2 |
  17384. * word 11 | |
  17385. * |----------------------------------------------------------------|
  17386. * | chan_phy_mode |
  17387. * word 12 | |
  17388. * |----------------------------------------------------------------|
  17389. * where,
  17390. * P - payload present bit (payload_present explained below)
  17391. * req_id - memory request id (mem_req_id explained below)
  17392. * S - status field (status explained below)
  17393. * capbw - capture bandwidth (capture_bw explained below)
  17394. * mode - mode of capture (mode explained below)
  17395. * sts - space time streams (sts_count explained below)
  17396. * chbw - channel bandwidth (channel_bw explained below)
  17397. * captype - capture type (cap_type explained below)
  17398. *
  17399. * The following field definitions describe the format of the CFR dump
  17400. * completion indication sent from the target to the host
  17401. *
  17402. * Header fields:
  17403. *
  17404. * Word 0
  17405. * - msg_type
  17406. * Bits 7:0
  17407. * Purpose: Identifies this as CFR TX completion indication
  17408. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  17409. * - payload_present
  17410. * Bit 8
  17411. * Purpose: Identifies how CFR data is sent to host
  17412. * Value: 0 - If CFR Payload is written to host memory
  17413. * 1 - If CFR Payload is sent as part of HTT message
  17414. * (This is the requirement for SDIO/USB where it is
  17415. * not possible to write CFR data to host memory)
  17416. * - reserved
  17417. * Bits 31:9
  17418. * Purpose: Reserved
  17419. * Value: 0
  17420. *
  17421. * Payload fields:
  17422. *
  17423. * Word 1
  17424. * - cfr_capture_msg_type
  17425. * Bits 31:0
  17426. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17427. * to specify the format used for the remainder of the message
  17428. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17429. * (currently only MSG_TYPE_1 is defined)
  17430. *
  17431. * Word 2
  17432. * - mem_req_id
  17433. * Bits 6:0
  17434. * Purpose: Contain the mem request id of the region where the CFR capture
  17435. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17436. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17437. this value is invalid)
  17438. * - status
  17439. * Bit 7
  17440. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17441. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17442. * - capture_bw
  17443. * Bits 10:8
  17444. * Purpose: Carry the bandwidth of the CFR capture
  17445. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17446. * - mode
  17447. * Bits 13:11
  17448. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17449. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17450. * - sts_count
  17451. * Bits 16:14
  17452. * Purpose: Carry the number of space time streams
  17453. * Value: Number of space time streams
  17454. * - channel_bw
  17455. * Bits 19:17
  17456. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17457. * measurement
  17458. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17459. * - cap_type
  17460. * Bits 23:20
  17461. * Purpose: Carry the type of the capture
  17462. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17463. * - vdev_id
  17464. * Bits 31:24
  17465. * Purpose: Carry the virtual device id
  17466. * Value: vdev ID
  17467. *
  17468. * Word 3
  17469. * - mac_addr31to0
  17470. * Bits 31:0
  17471. * Purpose: Contain the bits 31:0 of the peer MAC address
  17472. * Value: Bits 31:0 of the peer MAC address
  17473. *
  17474. * Word 4
  17475. * - mac_addr47to32
  17476. * Bits 15:0
  17477. * Purpose: Contain the bits 47:32 of the peer MAC address
  17478. * Value: Bits 47:32 of the peer MAC address
  17479. *
  17480. * Word 5
  17481. * - index
  17482. * Bits 31:0
  17483. * Purpose: Contain the index at which this CFR dump was written in the Host
  17484. * allocated memory. This index is the number of bytes from the base address.
  17485. * Value: Index position
  17486. *
  17487. * Word 6
  17488. * - length
  17489. * Bits 31:0
  17490. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17491. * Value: Length of the CFR capture of the peer
  17492. *
  17493. * Word 7
  17494. * - timestamp
  17495. * Bits 31:0
  17496. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17497. * clock used for this timestamp is private to the target and not visible to
  17498. * the host i.e., Host can interpret only the relative timestamp deltas from
  17499. * one message to the next, but can't interpret the absolute timestamp from a
  17500. * single message.
  17501. * Value: Timestamp in microseconds
  17502. *
  17503. * Word 8
  17504. * - counter
  17505. * Bits 31:0
  17506. * Purpose: Carry the count of the current CFR capture from FW. This is
  17507. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17508. * in host memory)
  17509. * Value: Count of the current CFR capture
  17510. *
  17511. * Word 9
  17512. * - chan_mhz
  17513. * Bits 31:0
  17514. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17515. * Value: Primary 20 channel frequency
  17516. *
  17517. * Word 10
  17518. * - band_center_freq1
  17519. * Bits 31:0
  17520. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17521. * Value: Center frequency 1 in MHz
  17522. *
  17523. * Word 11
  17524. * - band_center_freq2
  17525. * Bits 31:0
  17526. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17527. * the VDEV
  17528. * 80plus80 mode
  17529. * Value: Center frequency 2 in MHz
  17530. *
  17531. * Word 12
  17532. * - chan_phy_mode
  17533. * Bits 31:0
  17534. * Purpose: Carry the phy mode of the channel, of the VDEV
  17535. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17536. */
  17537. PREPACK struct htt_cfr_dump_ind_type_1 {
  17538. A_UINT32 mem_req_id:7,
  17539. status:1,
  17540. capture_bw:3,
  17541. mode:3,
  17542. sts_count:3,
  17543. channel_bw:3,
  17544. cap_type:4,
  17545. vdev_id:8;
  17546. htt_mac_addr addr;
  17547. A_UINT32 index;
  17548. A_UINT32 length;
  17549. A_UINT32 timestamp;
  17550. A_UINT32 counter;
  17551. struct htt_chan_change_msg chan;
  17552. } POSTPACK;
  17553. PREPACK struct htt_cfr_dump_compl_ind {
  17554. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17555. union {
  17556. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17557. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17558. /* If there is a need to change the memory layout and its associated
  17559. * HTT indication format, a new CFR capture message type can be
  17560. * introduced and added into this union.
  17561. */
  17562. };
  17563. } POSTPACK;
  17564. /*
  17565. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17566. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17567. */
  17568. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17569. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17570. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17571. do { \
  17572. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17573. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17574. } while(0)
  17575. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17576. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17577. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17578. /*
  17579. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17580. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17581. */
  17582. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17583. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17584. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17585. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17586. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17587. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17588. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17589. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17590. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17591. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17592. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17593. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17594. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17595. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17596. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17597. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17598. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17599. do { \
  17600. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17601. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17602. } while (0)
  17603. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17604. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17605. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17606. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17607. do { \
  17608. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17609. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17610. } while (0)
  17611. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17612. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17613. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17614. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17615. do { \
  17616. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17617. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17618. } while (0)
  17619. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17620. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17621. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17622. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17623. do { \
  17624. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17625. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17626. } while (0)
  17627. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17628. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17629. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17630. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17631. do { \
  17632. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17633. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17634. } while (0)
  17635. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17636. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17637. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17638. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17639. do { \
  17640. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17641. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17642. } while (0)
  17643. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17644. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17645. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17646. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17647. do { \
  17648. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17649. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17650. } while (0)
  17651. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17652. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17653. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17654. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17655. do { \
  17656. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17657. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17658. } while (0)
  17659. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17660. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17661. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17662. /**
  17663. * @brief target -> host peer (PPDU) stats message
  17664. *
  17665. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17666. *
  17667. * @details
  17668. * This message is generated by FW when FW is sending stats to host
  17669. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17670. * This message is sent autonomously by the target rather than upon request
  17671. * by the host.
  17672. * The following field definitions describe the format of the HTT target
  17673. * to host peer stats indication message.
  17674. *
  17675. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17676. * or more PPDU stats records.
  17677. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17678. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17679. * then the message would start with the
  17680. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17681. * below.
  17682. *
  17683. * |31 16|15|14|13 11|10 9|8|7 0|
  17684. * |-------------------------------------------------------------|
  17685. * | reserved |MSG_TYPE |
  17686. * |-------------------------------------------------------------|
  17687. * rec 0 | TLV header |
  17688. * rec 0 |-------------------------------------------------------------|
  17689. * rec 0 | ppdu successful bytes |
  17690. * rec 0 |-------------------------------------------------------------|
  17691. * rec 0 | ppdu retry bytes |
  17692. * rec 0 |-------------------------------------------------------------|
  17693. * rec 0 | ppdu failed bytes |
  17694. * rec 0 |-------------------------------------------------------------|
  17695. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17696. * rec 0 |-------------------------------------------------------------|
  17697. * rec 0 | retried MSDUs | successful MSDUs |
  17698. * rec 0 |-------------------------------------------------------------|
  17699. * rec 0 | TX duration | failed MSDUs |
  17700. * rec 0 |-------------------------------------------------------------|
  17701. * ...
  17702. * |-------------------------------------------------------------|
  17703. * rec N | TLV header |
  17704. * rec N |-------------------------------------------------------------|
  17705. * rec N | ppdu successful bytes |
  17706. * rec N |-------------------------------------------------------------|
  17707. * rec N | ppdu retry bytes |
  17708. * rec N |-------------------------------------------------------------|
  17709. * rec N | ppdu failed bytes |
  17710. * rec N |-------------------------------------------------------------|
  17711. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17712. * rec N |-------------------------------------------------------------|
  17713. * rec N | retried MSDUs | successful MSDUs |
  17714. * rec N |-------------------------------------------------------------|
  17715. * rec N | TX duration | failed MSDUs |
  17716. * rec N |-------------------------------------------------------------|
  17717. *
  17718. * where:
  17719. * A = is A-MPDU flag
  17720. * BA = block-ack failure flags
  17721. * BW = bandwidth spec
  17722. * SG = SGI enabled spec
  17723. * S = skipped rate ctrl
  17724. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17725. *
  17726. * Header
  17727. * ------
  17728. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17729. * dword0 - b'8:31 - reserved : Reserved for future use
  17730. *
  17731. * payload include below peer_stats information
  17732. * --------------------------------------------
  17733. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17734. * @tx_success_bytes : total successful bytes in the PPDU.
  17735. * @tx_retry_bytes : total retried bytes in the PPDU.
  17736. * @tx_failed_bytes : total failed bytes in the PPDU.
  17737. * @tx_ratecode : rate code used for the PPDU.
  17738. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17739. * @ba_ack_failed : BA/ACK failed for this PPDU
  17740. * b00 -> BA received
  17741. * b01 -> BA failed once
  17742. * b10 -> BA failed twice, when HW retry is enabled.
  17743. * @bw : BW
  17744. * b00 -> 20 MHz
  17745. * b01 -> 40 MHz
  17746. * b10 -> 80 MHz
  17747. * b11 -> 160 MHz (or 80+80)
  17748. * @sg : SGI enabled
  17749. * @s : skipped ratectrl
  17750. * @peer_id : peer id
  17751. * @tx_success_msdus : successful MSDUs
  17752. * @tx_retry_msdus : retried MSDUs
  17753. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17754. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17755. */
  17756. /**
  17757. * @brief target -> host backpressure event
  17758. *
  17759. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17760. *
  17761. * @details
  17762. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17763. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17764. * This message will only be sent if the backpressure condition has existed
  17765. * continuously for an initial period (100 ms).
  17766. * Repeat messages with updated information will be sent after each
  17767. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17768. * This message indicates the ring id along with current head and tail index
  17769. * locations (i.e. write and read indices).
  17770. * The backpressure time indicates the time in ms for which continuous
  17771. * backpressure has been observed in the ring.
  17772. *
  17773. * The message format is as follows:
  17774. *
  17775. * |31 24|23 16|15 8|7 0|
  17776. * |----------------+----------------+----------------+----------------|
  17777. * | ring_id | ring_type | pdev_id | msg_type |
  17778. * |-------------------------------------------------------------------|
  17779. * | tail_idx | head_idx |
  17780. * |-------------------------------------------------------------------|
  17781. * | backpressure_time_ms |
  17782. * |-------------------------------------------------------------------|
  17783. *
  17784. * The message is interpreted as follows:
  17785. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17786. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17787. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17788. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17789. * the msg is for LMAC ring.
  17790. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17791. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17792. * htt_backpressure_lmac_ring_id. This represents
  17793. * the ring id for which continuous backpressure
  17794. * is seen
  17795. *
  17796. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17797. * the ring indicated by the ring_id
  17798. *
  17799. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17800. * the ring indicated by the ring id
  17801. *
  17802. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17803. * backpressure has been seen in the ring
  17804. * indicated by the ring_id.
  17805. * Units = milliseconds
  17806. */
  17807. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17808. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17809. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17810. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17811. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17812. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17813. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17814. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17815. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17816. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17817. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17818. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17819. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17820. do { \
  17821. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17822. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17823. } while (0)
  17824. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17825. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17826. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17827. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17828. do { \
  17829. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17830. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17831. } while (0)
  17832. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17833. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17834. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17835. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17836. do { \
  17837. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17838. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17839. } while (0)
  17840. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17841. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17842. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17843. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17844. do { \
  17845. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17846. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17847. } while (0)
  17848. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17849. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17850. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17851. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17852. do { \
  17853. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17854. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17855. } while (0)
  17856. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17857. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17858. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17859. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17860. do { \
  17861. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17862. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17863. } while (0)
  17864. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17865. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17866. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17867. enum htt_backpressure_ring_type {
  17868. HTT_SW_RING_TYPE_UMAC,
  17869. HTT_SW_RING_TYPE_LMAC,
  17870. HTT_SW_RING_TYPE_MAX,
  17871. };
  17872. /* Ring id for which the message is sent to host */
  17873. enum htt_backpressure_umac_ringid {
  17874. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17875. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17876. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17877. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17878. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17879. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17880. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17881. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17882. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17883. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17884. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17885. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17886. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17887. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17888. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17889. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17890. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17891. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17892. HTT_SW_UMAC_RING_IDX_MAX,
  17893. };
  17894. enum htt_backpressure_lmac_ringid {
  17895. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17896. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17897. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17898. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17899. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17900. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17901. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17902. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17903. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17904. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17905. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17906. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17907. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17908. HTT_SW_LMAC_RING_IDX_MAX,
  17909. };
  17910. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17911. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17912. pdev_id: 8,
  17913. ring_type: 8, /* htt_backpressure_ring_type */
  17914. /*
  17915. * ring_id holds an enum value from either
  17916. * htt_backpressure_umac_ringid or
  17917. * htt_backpressure_lmac_ringid, based on
  17918. * the ring_type setting.
  17919. */
  17920. ring_id: 8;
  17921. A_UINT16 head_idx;
  17922. A_UINT16 tail_idx;
  17923. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17924. } POSTPACK;
  17925. /*
  17926. * Defines two 32 bit words that can be used by the target to indicate a per
  17927. * user RU allocation and rate information.
  17928. *
  17929. * This information is currently provided in the "sw_response_reference_ptr"
  17930. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17931. * "rx_ppdu_end_user_stats" TLV.
  17932. *
  17933. * VALID:
  17934. * The consumer of these words must explicitly check the valid bit,
  17935. * and only attempt interpretation of any of the remaining fields if
  17936. * the valid bit is set to 1.
  17937. *
  17938. * VERSION:
  17939. * The consumer of these words must also explicitly check the version bit,
  17940. * and only use the V0 definition if the VERSION field is set to 0.
  17941. *
  17942. * Version 1 is currently undefined, with the exception of the VALID and
  17943. * VERSION fields.
  17944. *
  17945. * Version 0:
  17946. *
  17947. * The fields below are duplicated per BW.
  17948. *
  17949. * The consumer must determine which BW field to use, based on the UL OFDMA
  17950. * PPDU BW indicated by HW.
  17951. *
  17952. * RU_START: RU26 start index for the user.
  17953. * Note that this is always using the RU26 index, regardless
  17954. * of the actual RU assigned to the user
  17955. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17956. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17957. *
  17958. * For example, 20MHz (the value in the top row is RU_START)
  17959. *
  17960. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17961. * RU Size 1 (52): | | | | | |
  17962. * RU Size 2 (106): | | | |
  17963. * RU Size 3 (242): | |
  17964. *
  17965. * RU_SIZE: Indicates the RU size, as defined by enum
  17966. * htt_ul_ofdma_user_info_ru_size.
  17967. *
  17968. * LDPC: LDPC enabled (if 0, BCC is used)
  17969. *
  17970. * DCM: DCM enabled
  17971. *
  17972. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17973. * |---------------------------------+--------------------------------|
  17974. * |Ver|Valid| FW internal |
  17975. * |---------------------------------+--------------------------------|
  17976. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17977. * |---------------------------------+--------------------------------|
  17978. */
  17979. enum htt_ul_ofdma_user_info_ru_size {
  17980. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17981. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17982. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17983. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17984. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17985. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17986. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17987. };
  17988. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17989. struct htt_ul_ofdma_user_info_v0 {
  17990. A_UINT32 word0;
  17991. A_UINT32 word1;
  17992. };
  17993. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17994. A_UINT32 w0_fw_rsvd:29; \
  17995. A_UINT32 w0_manual_ulofdma_trig:1; \
  17996. A_UINT32 w0_valid:1; \
  17997. A_UINT32 w0_version:1;
  17998. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17999. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18000. };
  18001. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  18002. A_UINT32 w1_nss:3; \
  18003. A_UINT32 w1_mcs:4; \
  18004. A_UINT32 w1_ldpc:1; \
  18005. A_UINT32 w1_dcm:1; \
  18006. A_UINT32 w1_ru_start:7; \
  18007. A_UINT32 w1_ru_size:3; \
  18008. A_UINT32 w1_trig_type:4; \
  18009. A_UINT32 w1_unused:9;
  18010. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  18011. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18012. };
  18013. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  18014. A_UINT32 w0_fw_rsvd:27; \
  18015. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  18016. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  18017. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  18018. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  18019. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18020. };
  18021. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  18022. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  18023. A_UINT32 w1_trig_type:4; \
  18024. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  18025. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  18026. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18027. };
  18028. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  18029. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  18030. union {
  18031. A_UINT32 word0;
  18032. struct {
  18033. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18034. };
  18035. };
  18036. union {
  18037. A_UINT32 word1;
  18038. struct {
  18039. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18040. };
  18041. };
  18042. } POSTPACK;
  18043. /*
  18044. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  18045. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  18046. * this should be picked.
  18047. */
  18048. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  18049. union {
  18050. A_UINT32 word0;
  18051. struct {
  18052. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18053. };
  18054. };
  18055. union {
  18056. A_UINT32 word1;
  18057. struct {
  18058. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18059. };
  18060. };
  18061. } POSTPACK;
  18062. enum HTT_UL_OFDMA_TRIG_TYPE {
  18063. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  18064. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  18065. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  18066. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  18067. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  18068. };
  18069. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  18070. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  18071. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  18072. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  18073. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  18074. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  18075. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  18076. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  18077. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  18078. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  18079. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  18080. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  18081. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  18082. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  18083. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  18084. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  18085. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  18086. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  18087. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  18088. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  18089. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  18090. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  18091. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  18092. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  18093. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  18094. /*--- word 0 ---*/
  18095. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  18096. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  18097. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  18098. do { \
  18099. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  18100. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  18101. } while (0)
  18102. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  18103. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  18104. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  18105. do { \
  18106. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  18107. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  18108. } while (0)
  18109. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  18110. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  18111. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  18112. do { \
  18113. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  18114. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  18115. } while (0)
  18116. /*--- word 1 ---*/
  18117. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  18118. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  18119. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  18120. do { \
  18121. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  18122. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  18123. } while (0)
  18124. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  18125. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  18126. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  18127. do { \
  18128. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  18129. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  18130. } while (0)
  18131. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  18132. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  18133. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  18134. do { \
  18135. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  18136. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  18137. } while (0)
  18138. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  18139. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  18140. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  18141. do { \
  18142. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  18143. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  18144. } while (0)
  18145. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  18146. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  18147. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  18148. do { \
  18149. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  18150. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  18151. } while (0)
  18152. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  18153. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  18154. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  18155. do { \
  18156. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  18157. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  18158. } while (0)
  18159. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  18160. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  18161. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  18162. do { \
  18163. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  18164. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  18165. } while (0)
  18166. /**
  18167. * @brief target -> host channel calibration data message
  18168. *
  18169. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  18170. *
  18171. * @brief host -> target channel calibration data message
  18172. *
  18173. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  18174. *
  18175. * @details
  18176. * The following field definitions describe the format of the channel
  18177. * calibration data message sent from the target to the host when
  18178. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  18179. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  18180. * The message is defined as htt_chan_caldata_msg followed by a variable
  18181. * number of 32-bit character values.
  18182. *
  18183. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  18184. * |------------------------------------------------------------------|
  18185. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  18186. * |------------------------------------------------------------------|
  18187. * | payload size | mhz |
  18188. * |------------------------------------------------------------------|
  18189. * | center frequency 2 | center frequency 1 |
  18190. * |------------------------------------------------------------------|
  18191. * | check sum |
  18192. * |------------------------------------------------------------------|
  18193. * | payload |
  18194. * |------------------------------------------------------------------|
  18195. * message info field:
  18196. * - MSG_TYPE
  18197. * Bits 7:0
  18198. * Purpose: identifies this as a channel calibration data message
  18199. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  18200. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  18201. * - SUB_TYPE
  18202. * Bits 11:8
  18203. * Purpose: T2H: indicates whether target is providing chan cal data
  18204. * to the host to store, or requesting that the host
  18205. * download previously-stored data.
  18206. * H2T: indicates whether the host is providing the requested
  18207. * channel cal data, or if it is rejecting the data
  18208. * request because it does not have the requested data.
  18209. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  18210. * - CHKSUM_VALID
  18211. * Bit 12
  18212. * Purpose: indicates if the checksum field is valid
  18213. * value:
  18214. * - FRAG
  18215. * Bit 19:16
  18216. * Purpose: indicates the fragment index for message
  18217. * value: 0 for first fragment, 1 for second fragment, ...
  18218. * - APPEND
  18219. * Bit 20
  18220. * Purpose: indicates if this is the last fragment
  18221. * value: 0 = final fragment, 1 = more fragments will be appended
  18222. *
  18223. * channel and payload size field
  18224. * - MHZ
  18225. * Bits 15:0
  18226. * Purpose: indicates the channel primary frequency
  18227. * Value:
  18228. * - PAYLOAD_SIZE
  18229. * Bits 31:16
  18230. * Purpose: indicates the bytes of calibration data in payload
  18231. * Value:
  18232. *
  18233. * center frequency field
  18234. * - CENTER FREQUENCY 1
  18235. * Bits 15:0
  18236. * Purpose: indicates the channel center frequency
  18237. * Value: channel center frequency, in MHz units
  18238. * - CENTER FREQUENCY 2
  18239. * Bits 31:16
  18240. * Purpose: indicates the secondary channel center frequency,
  18241. * only for 11acvht 80plus80 mode
  18242. * Value: secondary channel center frequency, in MHz units, if applicable
  18243. *
  18244. * checksum field
  18245. * - CHECK_SUM
  18246. * Bits 31:0
  18247. * Purpose: check the payload data, it is just for this fragment.
  18248. * This is intended for the target to check that the channel
  18249. * calibration data returned by the host is the unmodified data
  18250. * that was previously provided to the host by the target.
  18251. * value: checksum of fragment payload
  18252. */
  18253. PREPACK struct htt_chan_caldata_msg {
  18254. /* DWORD 0: message info */
  18255. A_UINT32
  18256. msg_type: 8,
  18257. sub_type: 4 ,
  18258. chksum_valid: 1, /** 1:valid, 0:invalid */
  18259. reserved1: 3,
  18260. frag_idx: 4, /** fragment index for calibration data */
  18261. appending: 1, /** 0: no fragment appending,
  18262. * 1: extra fragment appending */
  18263. reserved2: 11;
  18264. /* DWORD 1: channel and payload size */
  18265. A_UINT32
  18266. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  18267. payload_size: 16; /** unit: bytes */
  18268. /* DWORD 2: center frequency */
  18269. A_UINT32
  18270. band_center_freq1: 16, /** Center frequency 1 in MHz */
  18271. band_center_freq2: 16; /** Center frequency 2 in MHz,
  18272. * valid only for 11acvht 80plus80 mode */
  18273. /* DWORD 3: check sum */
  18274. A_UINT32 chksum;
  18275. /* variable length for calibration data */
  18276. A_UINT32 payload[1/* or more */];
  18277. } POSTPACK;
  18278. /* T2H SUBTYPE */
  18279. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  18280. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  18281. /* H2T SUBTYPE */
  18282. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  18283. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  18284. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  18285. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  18286. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  18287. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  18288. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  18289. do { \
  18290. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  18291. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  18292. } while (0)
  18293. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  18294. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  18295. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  18296. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  18297. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  18298. do { \
  18299. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  18300. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  18301. } while (0)
  18302. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  18303. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  18304. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  18305. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  18306. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  18307. do { \
  18308. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  18309. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  18310. } while (0)
  18311. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  18312. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  18313. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  18314. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  18315. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  18316. do { \
  18317. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  18318. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  18319. } while (0)
  18320. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  18321. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  18322. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  18323. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  18324. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  18325. do { \
  18326. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  18327. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  18328. } while (0)
  18329. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  18330. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  18331. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  18332. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  18333. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  18334. do { \
  18335. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  18336. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  18337. } while (0)
  18338. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  18339. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  18340. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  18341. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  18342. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  18343. do { \
  18344. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  18345. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  18346. } while (0)
  18347. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  18348. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  18349. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  18350. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  18351. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  18352. do { \
  18353. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  18354. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  18355. } while (0)
  18356. /**
  18357. * @brief target -> host FSE CMEM based send
  18358. *
  18359. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  18360. *
  18361. * @details
  18362. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  18363. * FSE placement in CMEM is enabled.
  18364. *
  18365. * This message sends the non-secure CMEM base address.
  18366. * It will be sent to host in response to message
  18367. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  18368. * The message would appear as follows:
  18369. *
  18370. * |31 24|23 16|15 8|7 0|
  18371. * |----------------+----------------+----------------+----------------|
  18372. * | reserved | num_entries | msg_type |
  18373. * |----------------+----------------+----------------+----------------|
  18374. * | base_address_lo |
  18375. * |----------------+----------------+----------------+----------------|
  18376. * | base_address_hi |
  18377. * |-------------------------------------------------------------------|
  18378. *
  18379. * The message is interpreted as follows:
  18380. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  18381. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  18382. * b'8:15 - number_entries: Indicated the number of entries
  18383. * programmed.
  18384. * b'16:31 - reserved.
  18385. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  18386. * CMEM base address
  18387. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  18388. * CMEM base address
  18389. */
  18390. PREPACK struct htt_cmem_base_send_t {
  18391. A_UINT32 msg_type: 8,
  18392. num_entries: 8,
  18393. reserved: 16;
  18394. A_UINT32 base_address_lo;
  18395. A_UINT32 base_address_hi;
  18396. } POSTPACK;
  18397. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  18398. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  18399. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  18400. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  18401. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  18402. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  18403. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  18404. do { \
  18405. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  18406. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  18407. } while (0)
  18408. /**
  18409. * @brief - HTT PPDU ID format
  18410. *
  18411. * @details
  18412. * The following field definitions describe the format of the PPDU ID.
  18413. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  18414. *
  18415. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  18416. * +--------------------------------------------------------------------------
  18417. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  18418. * +--------------------------------------------------------------------------
  18419. *
  18420. * sch id :Schedule command id
  18421. * Bits [11 : 0] : monotonically increasing counter to track the
  18422. * PPDU posted to a specific transmit queue.
  18423. *
  18424. * hwq_id: Hardware Queue ID.
  18425. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18426. *
  18427. * mac_id: MAC ID
  18428. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18429. *
  18430. * seq_idx: Sequence index.
  18431. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18432. * a particular TXOP.
  18433. *
  18434. * tqm_cmd: HWSCH/TQM flag.
  18435. * Bit [23] : Always set to 0.
  18436. *
  18437. * seq_cmd_type: Sequence command type.
  18438. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18439. * Refer to enum HTT_STATS_FTYPE for values.
  18440. */
  18441. PREPACK struct htt_ppdu_id {
  18442. A_UINT32
  18443. sch_id: 12,
  18444. hwq_id: 5,
  18445. mac_id: 2,
  18446. seq_idx: 2,
  18447. reserved1: 2,
  18448. tqm_cmd: 1,
  18449. seq_cmd_type: 6,
  18450. reserved2: 2;
  18451. } POSTPACK;
  18452. #define HTT_PPDU_ID_SCH_ID_S 0
  18453. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18454. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18455. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18456. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18457. do { \
  18458. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18459. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18460. } while (0)
  18461. #define HTT_PPDU_ID_HWQ_ID_S 12
  18462. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18463. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18464. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18465. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18466. do { \
  18467. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18468. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18469. } while (0)
  18470. #define HTT_PPDU_ID_MAC_ID_S 17
  18471. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18472. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18473. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18474. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18475. do { \
  18476. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18477. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18478. } while (0)
  18479. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18480. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18481. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18482. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18483. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18484. do { \
  18485. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18486. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18487. } while (0)
  18488. #define HTT_PPDU_ID_TQM_CMD_S 23
  18489. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18490. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18491. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18492. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18493. do { \
  18494. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18495. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18496. } while (0)
  18497. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18498. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18499. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18500. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18501. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18502. do { \
  18503. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18504. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18505. } while (0)
  18506. /**
  18507. * @brief target -> RX PEER METADATA V0 format
  18508. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18509. * message from target, and will confirm to the target which peer metadata
  18510. * version to use in the wmi_init message.
  18511. *
  18512. * The following diagram shows the format of the RX PEER METADATA.
  18513. *
  18514. * |31 24|23 16|15 8|7 0|
  18515. * |-----------------------------------------------------------------------|
  18516. * | Reserved | VDEV ID | PEER ID |
  18517. * |-----------------------------------------------------------------------|
  18518. */
  18519. PREPACK struct htt_rx_peer_metadata_v0 {
  18520. A_UINT32
  18521. peer_id: 16,
  18522. vdev_id: 8,
  18523. reserved1: 8;
  18524. } POSTPACK;
  18525. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18526. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18527. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18528. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18529. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18530. do { \
  18531. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18532. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18533. } while (0)
  18534. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18535. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18536. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18537. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18538. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18539. do { \
  18540. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18541. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18542. } while (0)
  18543. /**
  18544. * @brief target -> RX PEER METADATA V1 format
  18545. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18546. * message from target, and will confirm to the target which peer metadata
  18547. * version to use in the wmi_init message.
  18548. *
  18549. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18550. *
  18551. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18552. * |---------------------------------------------------------------------------|
  18553. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18554. * |---------------------------------------------------------------------------|
  18555. */
  18556. PREPACK struct htt_rx_peer_metadata_v1 {
  18557. A_UINT32
  18558. peer_id: 13,
  18559. ml_peer_valid: 1,
  18560. logical_link_id: 2,
  18561. vdev_id: 8,
  18562. lmac_id: 2,
  18563. chip_id: 3,
  18564. reserved2: 3;
  18565. } POSTPACK;
  18566. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18567. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18568. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18569. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18570. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18571. do { \
  18572. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18573. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18574. } while (0)
  18575. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18576. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18577. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18578. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18579. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18580. do { \
  18581. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18582. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18583. } while (0)
  18584. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18585. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18586. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18587. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18588. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18589. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18590. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18591. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18592. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18593. do { \
  18594. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18595. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18596. } while (0)
  18597. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18598. do { \
  18599. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18600. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18601. } while (0)
  18602. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18603. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18604. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18605. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18606. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18607. do { \
  18608. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18609. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18610. } while (0)
  18611. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18612. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18613. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18614. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18615. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18616. do { \
  18617. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18618. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18619. } while (0)
  18620. /**
  18621. * @brief target -> RX PEER METADATA V1A format
  18622. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18623. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18624. * and will confirm to the target which peer metadata version to use in the
  18625. * wmi_init message.
  18626. *
  18627. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18628. *
  18629. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18630. * |-------------------------------------------------------------------|
  18631. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18632. * |-------------------------------------------------------------------|
  18633. */
  18634. PREPACK struct htt_rx_peer_metadata_v1a {
  18635. A_UINT32
  18636. peer_id: 13,
  18637. ml_peer_valid: 1,
  18638. vdev_id: 8,
  18639. logical_link_id: 4,
  18640. chip_id: 3,
  18641. reserved2: 3;
  18642. } POSTPACK;
  18643. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18644. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18645. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18646. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18647. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18648. do { \
  18649. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18650. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18651. } while (0)
  18652. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18653. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18654. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18655. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18656. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18657. do { \
  18658. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18659. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18660. } while (0)
  18661. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18662. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18663. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18664. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18665. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18666. do { \
  18667. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18668. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18669. } while (0)
  18670. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18671. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18672. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18673. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18674. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18675. do { \
  18676. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18677. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18678. } while (0)
  18679. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18680. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18681. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18682. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18683. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18684. do { \
  18685. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18686. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18687. } while (0)
  18688. /**
  18689. * @brief target -> RX PEER METADATA V1B format
  18690. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18691. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18692. * and will confirm to the target which peer metadata version to use in the
  18693. * wmi_init message.
  18694. *
  18695. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18696. *
  18697. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18698. * |--------------------------------------------------------------|
  18699. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18700. * |--------------------------------------------------------------|
  18701. */
  18702. PREPACK struct htt_rx_peer_metadata_v1b {
  18703. A_UINT32
  18704. peer_id: 13,
  18705. ml_peer_valid: 1,
  18706. vdev_id: 8,
  18707. hw_link_id: 4,
  18708. chip_id: 3,
  18709. reserved2: 3;
  18710. } POSTPACK;
  18711. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18712. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18713. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18714. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18715. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18716. do { \
  18717. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18718. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18719. } while (0)
  18720. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18721. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18722. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18723. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18724. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18725. do { \
  18726. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18727. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18728. } while (0)
  18729. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18730. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18731. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18732. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18733. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18734. do { \
  18735. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18736. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18737. } while (0)
  18738. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18739. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18740. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18741. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18742. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18743. do { \
  18744. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18745. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18746. } while (0)
  18747. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18748. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18749. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18750. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18751. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18752. do { \
  18753. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18754. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18755. } while (0)
  18756. /* generic variables for masks and shifts for various fields */
  18757. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18758. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18759. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18760. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18761. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18762. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18763. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18764. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18765. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18766. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18767. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18768. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18769. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18770. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18771. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18772. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18773. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18774. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18775. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18776. /*
  18777. * In some systems, the host SW wants to specify priorities between
  18778. * different MSDU / flow queues within the same peer-TID.
  18779. * The below enums are used for the host to identify to the target
  18780. * which MSDU queue's priority it wants to adjust.
  18781. */
  18782. /*
  18783. * The MSDUQ index describe index of TCL HW, where each index is
  18784. * used for queuing particular types of MSDUs.
  18785. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18786. */
  18787. enum HTT_MSDUQ_INDEX {
  18788. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18789. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18790. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18791. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18792. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18793. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18794. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18795. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18796. HTT_MSDUQ_MAX_INDEX,
  18797. };
  18798. /* MSDU qtype definition */
  18799. enum HTT_MSDU_QTYPE {
  18800. /*
  18801. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18802. * relative priority. Instead, the relative priority of CRIT_0 versus
  18803. * CRIT_1 is controlled by the FW, through the configuration parameters
  18804. * it applies to the queues.
  18805. */
  18806. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18807. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18808. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18809. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18810. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18811. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18812. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18813. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18814. /* New MSDU_QTYPE should be added above this line */
  18815. /*
  18816. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18817. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18818. * any host/target message definitions. The QTYPE_MAX value can
  18819. * only be used internally within the host or within the target.
  18820. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18821. * it must regard the unexpected value as a default qtype value,
  18822. * or ignore it.
  18823. */
  18824. HTT_MSDU_QTYPE_MAX,
  18825. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18826. };
  18827. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18828. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18829. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18830. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18831. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18832. };
  18833. /**
  18834. * @brief target -> host mlo timestamp offset indication
  18835. *
  18836. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18837. *
  18838. * @details
  18839. * The following field definitions describe the format of the HTT target
  18840. * to host mlo timestamp offset indication message.
  18841. *
  18842. *
  18843. * |31 16|15 12|11 10|9 8|7 0 |
  18844. * |----------------------------------------------------------------------|
  18845. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18846. * |----------------------------------------------------------------------|
  18847. * | Sync time stamp lo in us |
  18848. * |----------------------------------------------------------------------|
  18849. * | Sync time stamp hi in us |
  18850. * |----------------------------------------------------------------------|
  18851. * | mlo time stamp offset lo in us |
  18852. * |----------------------------------------------------------------------|
  18853. * | mlo time stamp offset hi in us |
  18854. * |----------------------------------------------------------------------|
  18855. * | mlo time stamp offset clocks in clock ticks |
  18856. * |----------------------------------------------------------------------|
  18857. * |31 26|25 16|15 0 |
  18858. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18859. * | | compensation in clks | |
  18860. * |----------------------------------------------------------------------|
  18861. * |31 22|21 0 |
  18862. * | rsvd 3 | mlo time stamp comp timer period |
  18863. * |----------------------------------------------------------------------|
  18864. * The message is interpreted as follows:
  18865. *
  18866. * dword0 - b'0:7 - msg_type: This will be set to
  18867. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18868. * value: 0x28
  18869. *
  18870. * dword0 - b'9:8 - pdev_id
  18871. *
  18872. * dword0 - b'11:10 - chip_id
  18873. *
  18874. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18875. *
  18876. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18877. *
  18878. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18879. * which last sync interrupt was received
  18880. *
  18881. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18882. * which last sync interrupt was received
  18883. *
  18884. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18885. *
  18886. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18887. *
  18888. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18889. *
  18890. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18891. *
  18892. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18893. * for sub us resolution
  18894. *
  18895. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18896. *
  18897. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18898. * is applied, in us
  18899. *
  18900. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18901. */
  18902. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18903. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18904. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18905. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18906. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18907. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18908. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18909. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18910. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18911. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18912. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18913. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18914. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18915. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18916. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18917. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18918. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18919. do { \
  18920. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18921. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18922. } while (0)
  18923. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18924. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18925. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18926. do { \
  18927. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18928. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18929. } while (0)
  18930. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18931. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18932. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18933. do { \
  18934. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18935. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18936. } while (0)
  18937. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18938. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18939. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18940. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18941. do { \
  18942. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18943. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18944. } while (0)
  18945. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18946. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18947. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18948. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18949. do { \
  18950. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18951. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18952. } while (0)
  18953. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18954. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18955. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18956. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18957. do { \
  18958. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18959. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18960. } while (0)
  18961. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18962. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18963. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18964. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18965. do { \
  18966. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18967. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18968. } while (0)
  18969. typedef struct {
  18970. A_UINT32 msg_type: 8, /* bits 7:0 */
  18971. pdev_id: 2, /* bits 9:8 */
  18972. chip_id: 2, /* bits 11:10 */
  18973. reserved1: 4, /* bits 15:12 */
  18974. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18975. A_UINT32 sync_timestamp_lo_us;
  18976. A_UINT32 sync_timestamp_hi_us;
  18977. A_UINT32 mlo_timestamp_offset_lo_us;
  18978. A_UINT32 mlo_timestamp_offset_hi_us;
  18979. A_UINT32 mlo_timestamp_offset_clks;
  18980. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18981. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18982. reserved2: 6; /* bits 31:26 */
  18983. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18984. reserved3: 10; /* bits 31:22 */
  18985. } htt_t2h_mlo_offset_ind_t;
  18986. /*
  18987. * @brief target -> host VDEV TX RX STATS
  18988. *
  18989. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18990. *
  18991. * @details
  18992. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18993. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18994. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18995. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18996. * periodically by target even in the absence of any further HTT request
  18997. * messages from host.
  18998. *
  18999. * The message is formatted as follows:
  19000. *
  19001. * |31 16|15 8|7 0|
  19002. * |---------------------------------+----------------+----------------|
  19003. * | payload_size | pdev_id | msg_type |
  19004. * |---------------------------------+----------------+----------------|
  19005. * | reserved0 |
  19006. * |-------------------------------------------------------------------|
  19007. * | reserved1 |
  19008. * |-------------------------------------------------------------------|
  19009. * | reserved2 |
  19010. * |-------------------------------------------------------------------|
  19011. * | |
  19012. * | VDEV specific Tx Rx stats info |
  19013. * | |
  19014. * |-------------------------------------------------------------------|
  19015. *
  19016. * The message is interpreted as follows:
  19017. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  19018. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  19019. * b'8:15 - pdev_id
  19020. * b'16:31 - size in bytes of the payload that follows the 16-byte
  19021. * message header fields (msg_type through reserved2)
  19022. * dword1 - b'0:31 - reserved0.
  19023. * dword2 - b'0:31 - reserved1.
  19024. * dword3 - b'0:31 - reserved2.
  19025. */
  19026. typedef struct {
  19027. A_UINT32 msg_type: 8,
  19028. pdev_id: 8,
  19029. payload_size: 16;
  19030. A_UINT32 reserved0;
  19031. A_UINT32 reserved1;
  19032. A_UINT32 reserved2;
  19033. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  19034. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  19035. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  19036. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  19037. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  19038. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  19039. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  19040. do { \
  19041. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  19042. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  19043. } while (0)
  19044. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  19045. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  19046. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  19047. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  19048. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  19049. do { \
  19050. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  19051. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  19052. } while (0)
  19053. /* SOC related stats */
  19054. typedef struct {
  19055. htt_tlv_hdr_t tlv_hdr;
  19056. /* When TQM is not able to find the peers during Tx, then it drops the packets
  19057. * This can be due to either the peer is deleted or deletion is ongoing
  19058. * */
  19059. A_UINT32 inv_peers_msdu_drop_count_lo;
  19060. A_UINT32 inv_peers_msdu_drop_count_hi;
  19061. } htt_stats_soc_txrx_stats_common_tlv;
  19062. /* preserve old name alias for new name consistent with the tag name */
  19063. typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
  19064. /* VDEV HW Tx/Rx stats */
  19065. typedef struct {
  19066. htt_tlv_hdr_t tlv_hdr;
  19067. A_UINT32 vdev_id;
  19068. /* Rx msdu byte cnt */
  19069. A_UINT32 rx_msdu_byte_cnt_lo;
  19070. A_UINT32 rx_msdu_byte_cnt_hi;
  19071. /* Rx msdu cnt */
  19072. A_UINT32 rx_msdu_cnt_lo;
  19073. A_UINT32 rx_msdu_cnt_hi;
  19074. /* tx msdu byte cnt */
  19075. A_UINT32 tx_msdu_byte_cnt_lo;
  19076. A_UINT32 tx_msdu_byte_cnt_hi;
  19077. /* tx msdu cnt */
  19078. A_UINT32 tx_msdu_cnt_lo;
  19079. A_UINT32 tx_msdu_cnt_hi;
  19080. /* tx excessive retry discarded msdu cnt */
  19081. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  19082. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  19083. /* TX congestion ctrl msdu drop cnt */
  19084. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  19085. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  19086. /* discarded tx msdus cnt coz of time to live expiry */
  19087. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  19088. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  19089. /* tx excessive retry discarded msdu byte cnt */
  19090. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  19091. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  19092. /* TX congestion ctrl msdu drop byte cnt */
  19093. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  19094. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  19095. /* discarded tx msdus byte cnt coz of time to live expiry */
  19096. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  19097. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  19098. /* TQM bypass frame cnt */
  19099. A_UINT32 tqm_bypass_frame_cnt_lo;
  19100. A_UINT32 tqm_bypass_frame_cnt_hi;
  19101. /* TQM bypass byte cnt */
  19102. A_UINT32 tqm_bypass_byte_cnt_lo;
  19103. A_UINT32 tqm_bypass_byte_cnt_hi;
  19104. } htt_stats_vdev_txrx_stats_hw_stats_tlv;
  19105. /* preserve old name alias for new name consistent with the tag name */
  19106. typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
  19107. htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  19108. /*
  19109. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  19110. *
  19111. * @details
  19112. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  19113. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  19114. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  19115. * the default MSDU queues of each of the specified TIDs for the peer
  19116. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  19117. * If the default MSDU queues of a given TID within the peer are not linked
  19118. * to a service class, the svc_class_id field for that TID will have a
  19119. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  19120. * queues for that TID are not mapped to any service class.
  19121. *
  19122. * |31 16|15 8|7 0|
  19123. * |------------------------------+--------------+--------------|
  19124. * | peer ID | reserved | msg type |
  19125. * |------------------------------+--------------+------+-------|
  19126. * | reserved | svc class ID | TID |
  19127. * |------------------------------------------------------------|
  19128. * ...
  19129. * |------------------------------------------------------------|
  19130. * | reserved | svc class ID | TID |
  19131. * |------------------------------------------------------------|
  19132. * Header fields:
  19133. * dword0 - b'7:0 - msg_type: This will be set to
  19134. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  19135. * b'31:16 - peer ID
  19136. * dword1 - b'7:0 - TID
  19137. * b'15:8 - svc class ID
  19138. * (dword2, etc. same format as dword1)
  19139. */
  19140. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  19141. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  19142. A_UINT32 msg_type :8,
  19143. reserved0 :8,
  19144. peer_id :16;
  19145. struct {
  19146. A_UINT32 tid :8,
  19147. svc_class_id :8,
  19148. reserved1 :16;
  19149. } tid_reports[1/*or more*/];
  19150. } POSTPACK;
  19151. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  19152. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  19153. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  19154. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  19155. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  19156. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  19157. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  19158. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  19159. do { \
  19160. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  19161. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  19162. } while (0)
  19163. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  19164. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  19165. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  19166. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  19167. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  19168. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  19169. do { \
  19170. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  19171. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  19172. } while (0)
  19173. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  19174. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  19175. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  19176. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  19177. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  19178. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  19179. do { \
  19180. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  19181. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  19182. } while (0)
  19183. /*
  19184. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  19185. *
  19186. * @details
  19187. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  19188. * flow if the flow is seen the associated service class is conveyed to the
  19189. * target via TCL Data Command. Target on the other hand internally creates the
  19190. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  19191. * of the newly created MSDUQ and some other identifiers to uniquely identity
  19192. * the newly created MSDUQ
  19193. *
  19194. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  19195. * |------------------------------+------------------------+--------------|
  19196. * | peer ID | HTT qtype | msg type |
  19197. * |---------------------------------+--------------+--+---+-------+------|
  19198. * | reserved |AST list index|FO|WC | HLOS | remap|
  19199. * | | | | | TID | TID |
  19200. * |---------------------+------------------------------------------------|
  19201. * | reserved1 | tgt_opaque_id |
  19202. * |---------------------+------------------------------------------------|
  19203. *
  19204. * Header fields:
  19205. *
  19206. * dword0 - b'7:0 - msg_type: This will be set to
  19207. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  19208. * b'15:8 - HTT qtype
  19209. * b'31:16 - peer ID
  19210. *
  19211. * dword1 - b'3:0 - remap TID, as assigned in firmware
  19212. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  19213. * hlos_tid : Common to Lithium and Beryllium
  19214. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  19215. * TCL Data Command : Beryllium
  19216. * b10 - flow_override (FO), as sent by host in
  19217. * TCL Data Command: Beryllium
  19218. * b11:14 - ast_list_idx
  19219. * Array index into the list of extension AST entries
  19220. * (not the actual AST 16-bit index).
  19221. * The ast_list_idx is one-based, with the following
  19222. * range of values:
  19223. * - legacy targets supporting 16 user-defined
  19224. * MSDU queues: 1-2
  19225. * - legacy targets supporting 48 user-defined
  19226. * MSDU queues: 1-6
  19227. * - new targets: 0 (peer_id is used instead)
  19228. * Note that since ast_list_idx is one-based,
  19229. * the host will need to subtract 1 to use it as an
  19230. * index into a list of extension AST entries.
  19231. * b15:31 - reserved
  19232. *
  19233. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  19234. * unique MSDUQ id in firmware
  19235. * b'24:31 - reserved1
  19236. */
  19237. PREPACK struct htt_t2h_sawf_msduq_event {
  19238. A_UINT32 msg_type : 8,
  19239. htt_qtype : 8,
  19240. peer_id :16;
  19241. A_UINT32 remap_tid : 4,
  19242. hlos_tid : 4,
  19243. who_classify_info_sel : 2,
  19244. flow_override : 1,
  19245. ast_list_idx : 4,
  19246. reserved :17;
  19247. A_UINT32 tgt_opaque_id :24,
  19248. reserved1 : 8;
  19249. } POSTPACK;
  19250. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  19251. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  19252. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  19253. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  19254. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  19255. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  19256. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  19257. do { \
  19258. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  19259. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  19260. } while (0)
  19261. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  19262. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  19263. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  19264. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  19265. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  19266. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  19267. do { \
  19268. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  19269. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  19270. } while (0)
  19271. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  19272. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  19273. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  19274. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  19275. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  19276. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  19277. do { \
  19278. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  19279. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  19280. } while (0)
  19281. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  19282. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  19283. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  19284. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  19285. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  19286. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  19287. do { \
  19288. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  19289. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  19290. } while (0)
  19291. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  19292. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  19293. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  19294. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  19295. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  19296. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  19297. do { \
  19298. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  19299. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  19300. } while (0)
  19301. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  19302. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  19303. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  19304. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  19305. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  19306. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  19307. do { \
  19308. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  19309. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  19310. } while (0)
  19311. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  19312. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  19313. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  19314. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  19315. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  19316. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  19317. do { \
  19318. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  19319. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  19320. } while (0)
  19321. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  19322. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  19323. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  19324. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M) >> \
  19325. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  19326. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  19327. do { \
  19328. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  19329. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  19330. } while (0)
  19331. /**
  19332. * @brief target -> PPDU id format indication
  19333. *
  19334. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  19335. *
  19336. * @details
  19337. * The following field definitions describe the format of the HTT target
  19338. * to host PPDU ID format indication message.
  19339. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  19340. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  19341. * seq_idx :- Sequence control index of this PPDU.
  19342. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  19343. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  19344. * tqm_cmd:-
  19345. *
  19346. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  19347. * |--------------------------------------------------+------------------------|
  19348. * | rsvd0 | msg type |
  19349. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19350. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  19351. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19352. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  19353. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19354. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  19355. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19356. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  19357. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19358. * Where: OF = bit offset, NB = number of bits, V = valid
  19359. * The message is interpreted as follows:
  19360. *
  19361. * dword0 - b'7:0 - msg_type: This will be set to
  19362. * HTT_T2H_PPDU_ID_FMT_IND
  19363. * value: 0x30
  19364. *
  19365. * dword0 - b'31:8 - reserved
  19366. *
  19367. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  19368. *
  19369. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  19370. *
  19371. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  19372. *
  19373. * dword1 - b'15:11 - reserved for future use
  19374. *
  19375. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  19376. *
  19377. * dword1 - b'21:17 - number of bits in ring_id
  19378. *
  19379. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  19380. *
  19381. * dword1 - b'31:27 - reserved for future use
  19382. *
  19383. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  19384. *
  19385. * dword2 - b'5:1 - number of bits in sequence index
  19386. *
  19387. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  19388. *
  19389. * dword2 - b'15:11 - reserved for future use
  19390. *
  19391. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  19392. *
  19393. * dword2 - b'21:17 - number of bits in link_id
  19394. *
  19395. * dword2 - b'26:22 - offset of link_id (in number of bits)
  19396. *
  19397. * dword2 - b'31:27 - reserved for future use
  19398. *
  19399. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  19400. *
  19401. * dword3 - b'5:1 - number of bits in seq_cmd_type
  19402. *
  19403. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  19404. *
  19405. * dword3 - b'15:11 - reserved for future use
  19406. *
  19407. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  19408. *
  19409. * dword3 - b'21:17 - number of bits in tqm_cmd
  19410. *
  19411. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  19412. *
  19413. * dword3 - b'31:27 - reserved for future use
  19414. *
  19415. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  19416. *
  19417. * dword4 - b'5:1 - number of bits in mac_id
  19418. *
  19419. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  19420. *
  19421. * dword4 - b'15:11 - reserved for future use
  19422. *
  19423. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  19424. *
  19425. * dword4 - b'21:17 - number of bits in crc
  19426. *
  19427. * dword4 - b'26:22 - offset of crc (in number of bits)
  19428. *
  19429. * dword4 - b'31:27 - reserved for future use
  19430. *
  19431. */
  19432. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19433. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19434. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19435. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19436. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19437. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19438. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19439. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19440. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19441. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19442. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19443. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19444. /* macros for accessing lower 16 bits in dword */
  19445. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19446. do { \
  19447. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19448. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19449. } while (0)
  19450. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19451. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19452. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19453. do { \
  19454. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19455. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19456. } while (0)
  19457. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19458. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19459. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19460. do { \
  19461. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19462. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19463. } while (0)
  19464. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19465. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19466. /* macros for accessing upper 16 bits in dword */
  19467. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19468. do { \
  19469. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19470. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19471. } while (0)
  19472. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19473. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19474. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19475. do { \
  19476. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19477. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19478. } while (0)
  19479. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19480. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19481. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19482. do { \
  19483. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19484. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19485. } while (0)
  19486. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19487. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19488. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19489. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19490. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19491. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19492. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19493. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19494. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19495. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19496. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19497. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19498. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19499. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19500. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19501. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19502. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19503. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19504. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19505. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19506. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19507. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19508. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19509. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19510. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19511. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19512. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19513. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19514. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19515. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19516. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19517. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19518. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19519. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19520. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19521. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19522. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19523. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19524. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19525. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19526. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19527. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19528. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19529. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19530. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19531. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19532. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19533. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19534. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19535. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19536. /* offsets in number dwords */
  19537. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19538. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19539. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19540. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19541. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19542. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19543. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19544. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19545. typedef struct {
  19546. A_UINT32 msg_type: 8, /* bits 7:0 */
  19547. rsvd0: 24;/* bits 31:8 */
  19548. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19549. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19550. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19551. rsvd1: 5, /* bits 15:11 */
  19552. ring_id_valid: 1, /* bits 16:16 */
  19553. ring_id_bits: 5, /* bits 21:17 */
  19554. ring_id_offset: 5, /* bits 26:22 */
  19555. rsvd2: 5; /* bits 31:27 */
  19556. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19557. seq_idx_bits: 5, /* bits 5:1 */
  19558. seq_idx_offset: 5, /* bits 10:6 */
  19559. rsvd3: 5, /* bits 15:11 */
  19560. link_id_valid: 1, /* bits 16:16 */
  19561. link_id_bits: 5, /* bits 21:17 */
  19562. link_id_offset: 5, /* bits 26:22 */
  19563. rsvd4: 5; /* bits 31:27 */
  19564. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19565. seq_cmd_type_bits: 5, /* bits 5:1 */
  19566. seq_cmd_type_offset: 5, /* bits 10:6 */
  19567. rsvd5: 5, /* bits 15:11 */
  19568. tqm_cmd_valid: 1, /* bits 16:16 */
  19569. tqm_cmd_bits: 5, /* bits 21:17 */
  19570. tqm_cmd_offset: 5, /* bits 26:12 */
  19571. rsvd6: 5; /* bits 31:27 */
  19572. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19573. mac_id_bits: 5, /* bits 5:1 */
  19574. mac_id_offset: 5, /* bits 10:6 */
  19575. rsvd8: 5, /* bits 15:11 */
  19576. crc_valid: 1, /* bits 16:16 */
  19577. crc_bits: 5, /* bits 21:17 */
  19578. crc_offset: 5, /* bits 26:12 */
  19579. rsvd9: 5; /* bits 31:27 */
  19580. } htt_t2h_ppdu_id_fmt_ind_t;
  19581. /**
  19582. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19583. *
  19584. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19585. *
  19586. * @details
  19587. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19588. * when RX_CCE_SUPER_RULE setup is done
  19589. *
  19590. * This message shows the configuration results after the setup operation.
  19591. * It will always be sent to host.
  19592. * The message would appear as follows:
  19593. *
  19594. * |31 24|23 16|15 8|7 0|
  19595. * |-----------------+-----------------+----------------+----------------|
  19596. * | result | response_type | pdev_id | msg_type |
  19597. * |---------------------------------------------------------------------|
  19598. *
  19599. * The message is interpreted as follows:
  19600. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19601. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19602. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19603. * b'16:23 - response_type: Indicate the response type of this setup
  19604. * done msg
  19605. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19606. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19607. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19608. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19609. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19610. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19611. * b'24:31 - result: Indicate result of setup operation
  19612. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19613. * b'24 - is_rule_enough: indicate if there are
  19614. * enough free cce rule slots
  19615. * 0: not enough
  19616. * 1: enough
  19617. * b'25:31 - avail_rule_num: indicate the number of
  19618. * remaining free cce rule slots, only makes sense
  19619. * when is_rule_enough = 0
  19620. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19621. * b'24 - cfg_result_0: indicate the config result
  19622. * of RX_CCE_SUPER_RULE_0
  19623. * 0: Install/Uninstall fails
  19624. * 1: Install/Uninstall succeeds
  19625. * b'25 - cfg_result_1: indicate the config result
  19626. * of RX_CCE_SUPER_RULE_1
  19627. * 0: Install/Uninstall fails
  19628. * 1: Install/Uninstall succeeds
  19629. * b'26:31 - reserved
  19630. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19631. * b'24 - cfg_result_0: indicate the config result
  19632. * of RX_CCE_SUPER_RULE_0
  19633. * 0: Release fails
  19634. * 1: Release succeeds
  19635. * b'25 - cfg_result_1: indicate the config result
  19636. * of RX_CCE_SUPER_RULE_1
  19637. * 0: Release fails
  19638. * 1: Release succeeds
  19639. * b'26:31 - reserved
  19640. */
  19641. enum htt_rx_cce_super_rule_setup_done_response_type {
  19642. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19643. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19644. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19645. /*All reply type should be before this*/
  19646. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19647. };
  19648. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19649. A_UINT8 msg_type;
  19650. A_UINT8 pdev_id;
  19651. A_UINT8 response_type;
  19652. union {
  19653. struct {
  19654. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19655. A_UINT8 is_rule_enough: 1,
  19656. avail_rule_num: 7;
  19657. };
  19658. struct {
  19659. /*
  19660. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19661. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19662. */
  19663. A_UINT8 cfg_result_0: 1,
  19664. cfg_result_1: 1,
  19665. rsvd: 6;
  19666. };
  19667. } result;
  19668. } POSTPACK;
  19669. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19670. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19671. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19672. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19673. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19674. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19675. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19676. do { \
  19677. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19678. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19679. } while (0)
  19680. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19681. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19682. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19683. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19684. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19685. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19686. do { \
  19687. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19688. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19689. } while (0)
  19690. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19691. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19692. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19693. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19694. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19695. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19696. do { \
  19697. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19698. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19699. } while (0)
  19700. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19701. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19702. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19703. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19704. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19705. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19706. do { \
  19707. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19708. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19709. } while (0)
  19710. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19711. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19712. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19713. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19714. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19715. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19716. do { \
  19717. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19718. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19719. } while (0)
  19720. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19721. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19722. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19723. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19724. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19725. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19726. do { \
  19727. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19728. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19729. } while (0)
  19730. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19731. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19732. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19733. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19734. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19735. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19736. do { \
  19737. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19738. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19739. } while (0)
  19740. /**
  19741. * @brief target -> host TX_LCE_SUPER_RULE setup done message
  19742. *
  19743. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE
  19744. *
  19745. * @details
  19746. * HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19747. * when TX_SUPER_RULE setup is done.
  19748. *
  19749. * This message shows the configuration results after the setup operation.
  19750. * It will always be sent to host.
  19751. * The message would appear as follows:
  19752. *
  19753. * |31 24|23 16|15 8|7 0|
  19754. * |-----------------+-----------------+----------------+----------------|
  19755. * | reserved | response_type | pdev_id | msg_type |
  19756. * |---------------------------------------------------------------------|
  19757. * | tx_super_rule_result[0] |
  19758. * |---------------------------------------------------------------------|
  19759. * | tx_super_rule_result[1] |
  19760. * |---------------------------------------------------------------------|
  19761. * | tx_super_rule_result[2] |
  19762. * |---------------------------------------------------------------------|
  19763. *
  19764. * The message is interpreted as follows:
  19765. * dword0 - b'0:7 - msg_type: This will be set to 0x3b
  19766. * (HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE)
  19767. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is setup on
  19768. * b'16:23 - response_type: Indicate the response type of this setup
  19769. * done msg
  19770. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE,
  19771. * response to HTT_TX_LCE_SUPER_RULE_INSTALL
  19772. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19773. * response to HTT_TX_LCE_SUPER_RULE_RELEASE or
  19774. * FW internal trigger on LCE rule release
  19775. * b'24:31 - reserved:
  19776. *
  19777. * Each tx_super_rule_result structure would appear as follows:
  19778. * |31 24|23 16|15 8|7 0|
  19779. * |---------------------------------------------------------------------|
  19780. * | is_valid | result | l4_dst_port |
  19781. * |---------------------------------------------------------------------|
  19782. *
  19783. * dword0 - b'0:15 - l4_dst_port: destination port corresponding to rule
  19784. * which is added/released
  19785. * b'16:23 - result: Indicate the result of the operation based on
  19786. * the message header's "response_type"
  19787. * For HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE:
  19788. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL
  19789. * 1: HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS
  19790. * For HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE:
  19791. * 0: HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL
  19792. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS
  19793. * 2: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT
  19794. *
  19795. * The tx_super_rule_result[1] structure is similar.
  19796. * The tx_super_rule_result[2] structure is similar.
  19797. */
  19798. enum htt_tx_lce_super_rule_setup_done_response_type {
  19799. /* Two LCE rules operation responses */
  19800. HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE = 0,
  19801. HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19802. /* All reply type should be before this */
  19803. HTT_TX_LCE_RULE_SETUP_INVALID_RESPONSE,
  19804. };
  19805. enum htt_tx_super_rule_install_response_result {
  19806. HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL = 0,
  19807. HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS,
  19808. };
  19809. enum htt_tx_super_rule_release_response_result{
  19810. HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL = 0,
  19811. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS,
  19812. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT,
  19813. };
  19814. typedef struct {
  19815. A_UINT32 l4_dst_port: 16,
  19816. /* result:
  19817. * htt_tx_super_rule_install_response_result or
  19818. * htt_tx_super_rule_release_response_result
  19819. */
  19820. result: 8,
  19821. is_valid: 8;
  19822. } htt_tx_lce_super_rule_result_t;
  19823. PREPACK struct htt_tx_lce_super_rule_setup_done_t {
  19824. A_UINT8 msg_type;
  19825. A_UINT8 pdev_id;
  19826. A_UINT8 response_type; /* htt_tx_lce_super_rule_setup_done_response_type */
  19827. A_UINT8 reserved;
  19828. htt_tx_lce_super_rule_result_t tx_super_rule_result[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  19829. } POSTPACK;
  19830. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_tx_lce_super_rule_setup_done_t))
  19831. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19832. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19833. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19834. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19835. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19836. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19837. do { \
  19838. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19839. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19840. } while (0)
  19841. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19842. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19843. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19844. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19845. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19846. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19847. do { \
  19848. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19849. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19850. } while (0)
  19851. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M 0x0000ffff
  19852. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S 0
  19853. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_GET(_var) \
  19854. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M) >> \
  19855. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)
  19856. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_SET(_var, _val) \
  19857. do { \
  19858. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT, _val); \
  19859. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)); \
  19860. } while (0)
  19861. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M 0x00ff0000
  19862. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S 16
  19863. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19864. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19865. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19866. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19867. do { \
  19868. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19869. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19870. } while (0)
  19871. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M 0xff000000
  19872. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S 24
  19873. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_GET(_var) \
  19874. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M) >> \
  19875. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)
  19876. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_SET(_var, _val) \
  19877. do { \
  19878. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID, _val); \
  19879. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)); \
  19880. } while (0)
  19881. /**
  19882. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  19883. *======================================
  19884. * @brief target -> host CoDel MSDU queue latencies array configuration
  19885. *
  19886. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19887. *
  19888. * @details
  19889. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19890. * by the target to inform the host of the location and size of the DDR array of
  19891. * per MSDU queue latency metrics. This array is updated by the host and
  19892. * read by the target. The target uses these metric values to determine
  19893. * which MSDU queues have latencies exceeding their CoDel latency target.
  19894. *
  19895. * |31 16|15 8|7 0|
  19896. * |-------------------------------------------+----------|
  19897. * | number of array elements | reserved | MSG_TYPE |
  19898. * |-------------------------------------------+----------|
  19899. * | array physical address, low bits |
  19900. * |------------------------------------------------------|
  19901. * | array physical address, high bits |
  19902. * |------------------------------------------------------|
  19903. * Header fields:
  19904. * - MSG_TYPE
  19905. * Bits 7:0
  19906. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19907. * array configuration message.
  19908. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19909. * - NUM_ELEM
  19910. * Bits 31:16
  19911. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19912. * Value: Specifies the number of elements in the MSDU queue latency
  19913. * metrics array. This value is the same as the maximum number of
  19914. * MSDU queues supported by the target.
  19915. * Since each array element is 16 bits, the size in bytes of the
  19916. * MSDU queue latency metrics array is twice the number of elements.
  19917. * - PADDR_LOW
  19918. * Bits 31:0
  19919. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19920. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19921. * metrics array.
  19922. * - PADDR_HIGH
  19923. * Bits 31:0
  19924. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19925. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19926. * metrics array.
  19927. */
  19928. typedef struct {
  19929. A_UINT32 msg_type: 8, /* bits 7:0 */
  19930. reserved: 8, /* bits 15:8 */
  19931. num_elem: 16; /* bits 31:16 */
  19932. A_UINT32 paddr_low;
  19933. A_UINT32 paddr_high;
  19934. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  19935. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19936. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19937. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19938. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19939. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19940. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19941. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19942. do { \
  19943. HTT_CHECK_SET_VAL( \
  19944. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19945. ((_var) |= ((_val) << \
  19946. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19947. } while (0)
  19948. /*
  19949. * This CoDel MSDU queue latencies array whose location and number of
  19950. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19951. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19952. * using milliseconds units.
  19953. */
  19954. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19955. /**
  19956. * @brief target -> host rx completion indication message definition
  19957. *
  19958. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19959. *
  19960. * @details
  19961. * The following diagram shows the format of the Rx completion indication sent
  19962. * from the target to the host
  19963. *
  19964. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19965. * |---------------+----------------------------+----------------|
  19966. * | vdev_id | peer_id | msg_type |
  19967. * hdr: |---------------+--------------------------+-+----------------|
  19968. * | rsvd0 |F| msdu_cnt |
  19969. * pyld: |==========================================+=+================|
  19970. * MSDU 0 | buf addr lo (bits 31:0) |
  19971. * |-----+--------------------------------------+----------------|
  19972. * |rsvd1| SW buffer cookie | buf addr hi |
  19973. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19974. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19975. * |-------------------------------------------------+---------+-|
  19976. * | rsvd3 | err info|E|
  19977. * |=================================================+=========+=|
  19978. * MSDU 1 | buf addr lo (bits 31:0) |
  19979. * : ... :
  19980. * | rsvd3 | err info|E|
  19981. * |-------------------------------------------------------------|
  19982. * Where:
  19983. * F = fragment
  19984. * M = MPDU retry bit
  19985. * R = raw MPDU frame
  19986. * F = first MSDU in MPDU
  19987. * L = last MSDU in MPDU
  19988. * C = MSDU continuation
  19989. * S = Souce Addr is valid
  19990. * D = Dest Addr is valid
  19991. * MC = Dest Addr is multicast / broadcast
  19992. * W = is first MSDU after WoW wakeup
  19993. * R2 = rsvd2
  19994. * E = error valid
  19995. */
  19996. /* htt_t2h_rx_data_msdu_err:
  19997. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19998. * when FW forwards MSDU to host.
  19999. */
  20000. typedef enum htt_t2h_rx_data_msdu_err {
  20001. /* ERR_DECRYPT:
  20002. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  20003. * host maintains error stats, recycles buffer.
  20004. */
  20005. HTT_RXDATA_ERR_DECRYPT = 0,
  20006. /* ERR_TKIP_MIC:
  20007. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  20008. * Host maintains error stats, recycles buffer, sends notification to
  20009. * middleware.
  20010. */
  20011. HTT_RXDATA_ERR_TKIP_MIC = 1,
  20012. /* ERR_UNENCRYPTED:
  20013. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  20014. * Host maintains error stats, recycles buffer.
  20015. */
  20016. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  20017. /* ERR_MSDU_LIMIT:
  20018. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  20019. * Host maintains error stats, recycles buffer.
  20020. */
  20021. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  20022. /* ERR_FLUSH_REQUEST:
  20023. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  20024. * Host maintains error stats, recycles buffer.
  20025. */
  20026. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  20027. /* ERR_OOR:
  20028. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  20029. * Host maintains error stats, recycles buffer mainly for low
  20030. * TCP KPI debugging.
  20031. */
  20032. HTT_RXDATA_ERR_OOR = 5,
  20033. /* ERR_2K_JUMP:
  20034. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  20035. * Host maintains error stats, recycles buffer mainly for low
  20036. * TCP KPI debugging.
  20037. */
  20038. HTT_RXDATA_ERR_2K_JUMP = 6,
  20039. /* ERR_ZERO_LEN_MSDU:
  20040. * FW sets this error flag for a 0 length MSDU.
  20041. * Host maintains error stats, recycles buffer.
  20042. */
  20043. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  20044. /* ERR_INVALID_PEER:
  20045. * FW sets this error flag when MSDU is recived from invalid PEER
  20046. * HOST decides to send DEAUTH or not, recyles buffer.
  20047. */
  20048. HTT_RXDATA_ERR_INVALID_PEER = 8,
  20049. /* add new error codes here */
  20050. HTT_RXDATA_ERR_MAX = 32
  20051. } htt_t2h_rx_data_msdu_err_e;
  20052. struct htt_t2h_rx_data_ind_t
  20053. {
  20054. A_UINT32 /* word 0 */
  20055. /* msg_type:
  20056. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  20057. */
  20058. msg_type: 8,
  20059. peer_id: 16, /* This will provide peer data */
  20060. vdev_id: 8; /* This will provide vdev id info */
  20061. A_UINT32 /* word 1 */
  20062. /* msdu_cnt:
  20063. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  20064. */
  20065. msdu_cnt: 8,
  20066. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  20067. rsvd0: 23;
  20068. /* NOTE:
  20069. * To preserve backwards compatibility,
  20070. * no new fields can be added in this struct.
  20071. */
  20072. };
  20073. struct htt_t2h_rx_data_msdu_info
  20074. {
  20075. A_UINT32 /* word 0 */
  20076. buffer_addr_low : 32;
  20077. A_UINT32 /* word 1 */
  20078. buffer_addr_high : 8,
  20079. sw_buffer_cookie : 21,
  20080. /* fw_offloads_inspected:
  20081. * When reo_destination_indication is 6 in reo_entrance_ring
  20082. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  20083. * of the MPDU are inspected by FW offloads layer, subsequently
  20084. * the MSDUs are qualified to be host interested.
  20085. * In such case the fw_offloads_inspected is set to 1, else 0.
  20086. * This will assist host to not consider such MSDUs for FISA
  20087. * flow addition.
  20088. */
  20089. fw_offloads_inspected : 1,
  20090. rsvd1 : 2;
  20091. A_UINT32 /* word 2 */
  20092. mpdu_retry_bit : 1, /* used for stats maintenance */
  20093. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  20094. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20095. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20096. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  20097. sa_is_valid : 1, /* used for HW issue check in
  20098. * is_sa_da_idx_valid() */
  20099. da_is_valid : 1, /* used for HW issue check and
  20100. * intra-BSS forwarding */
  20101. da_is_mcbc : 1,
  20102. tid_info : 8, /* used for stats maintenance */
  20103. msdu_length : 14,
  20104. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  20105. * provided by fw after WoW exit */
  20106. rsvd2 : 1;
  20107. A_UINT32 /* word 3 */
  20108. error_valid : 1, /* Set if the MSDU has any error */
  20109. error_info : 5, /* If error_valid is TRUE, then refer to
  20110. * "htt_t2h_rx_data_msdu_err_e" for
  20111. * checking error reason. */
  20112. rsvd3 : 26;
  20113. /* NOTE:
  20114. * To preserve backwards compatibility,
  20115. * no new fields can be added in this struct.
  20116. */
  20117. };
  20118. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  20119. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  20120. * for every Rx DATA IND sent by FW to host.
  20121. */
  20122. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  20123. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  20124. * This is the size of each MSDU detail that will be piggybacked with the
  20125. * RX IND header.
  20126. */
  20127. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  20128. /* member definitions of htt_t2h_rx_data_ind_t */
  20129. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  20130. #define HTT_RX_DATA_IND_PEER_ID_S 8
  20131. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  20132. do { \
  20133. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  20134. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  20135. } while (0)
  20136. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  20137. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  20138. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  20139. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  20140. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  20141. do { \
  20142. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  20143. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  20144. } while (0)
  20145. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  20146. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  20147. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  20148. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  20149. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  20150. do { \
  20151. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  20152. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  20153. } while (0)
  20154. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  20155. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  20156. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  20157. #define HTT_RX_DATA_IND_FRAG_S 8
  20158. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  20159. do { \
  20160. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  20161. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  20162. } while (0)
  20163. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  20164. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  20165. /* member definitions of htt_t2h_rx_data_msdu_info */
  20166. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  20167. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  20168. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  20169. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  20170. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  20171. do { \
  20172. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  20173. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  20174. } while (0)
  20175. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  20176. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  20177. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  20178. do { \
  20179. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  20180. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  20181. } while (0)
  20182. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  20183. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  20184. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  20185. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  20186. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  20187. do { \
  20188. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  20189. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  20190. } while (0)
  20191. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  20192. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  20193. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  20194. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  20195. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  20196. do { \
  20197. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  20198. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  20199. } while (0)
  20200. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  20201. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  20202. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  20203. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  20204. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  20205. do { \
  20206. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  20207. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  20208. } while (0)
  20209. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  20210. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  20211. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  20212. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  20213. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  20214. do { \
  20215. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  20216. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  20217. } while (0)
  20218. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  20219. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  20220. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  20221. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  20222. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  20223. do { \
  20224. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  20225. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  20226. } while (0)
  20227. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  20228. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  20229. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  20230. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  20231. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  20232. do { \
  20233. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  20234. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  20235. } while (0)
  20236. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  20237. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  20238. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  20239. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  20240. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  20241. do { \
  20242. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  20243. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  20244. } while (0)
  20245. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  20246. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  20247. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  20248. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  20249. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  20250. do { \
  20251. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  20252. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  20253. } while (0)
  20254. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  20255. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  20256. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  20257. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  20258. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  20259. do { \
  20260. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  20261. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  20262. } while (0)
  20263. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  20264. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  20265. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  20266. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  20267. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  20268. do { \
  20269. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  20270. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  20271. } while (0)
  20272. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  20273. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  20274. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  20275. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  20276. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  20277. do { \
  20278. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  20279. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  20280. } while (0)
  20281. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  20282. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  20283. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  20284. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  20285. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  20286. do { \
  20287. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  20288. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  20289. } while (0)
  20290. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  20291. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  20292. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  20293. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  20294. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  20295. do { \
  20296. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  20297. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  20298. } while (0)
  20299. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  20300. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  20301. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  20302. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  20303. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  20304. do { \
  20305. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  20306. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  20307. } while (0)
  20308. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  20309. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  20310. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  20311. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  20312. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  20313. do { \
  20314. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  20315. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  20316. } while (0)
  20317. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  20318. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  20319. /**
  20320. * @brief target -> Primary peer migration message to host
  20321. *
  20322. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  20323. *
  20324. * @details
  20325. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  20326. * to host to flush & set-up the RX rings to new primary peer
  20327. *
  20328. * The message would appear as follows:
  20329. *
  20330. * |31 16|15 12|11 8|7 0|
  20331. * |-------------------------------+---------+---------+--------------|
  20332. * | vdev ID | pdev ID | chip ID | msg type |
  20333. * |-------------------------------+---------+---------+--------------|
  20334. * | ML peer ID | SW peer ID |
  20335. * |-------------------------------+----------------------------------|
  20336. *
  20337. * The message is interpreted as follows:
  20338. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  20339. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  20340. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  20341. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  20342. * as primary
  20343. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  20344. * as primary
  20345. *
  20346. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  20347. * chosen as primary
  20348. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  20349. * primary peer belongs.
  20350. */
  20351. typedef struct {
  20352. A_UINT32 msg_type: 8, /* bits 7:0 */
  20353. chip_id: 4, /* bits 11:8 */
  20354. pdev_id: 4, /* bits 15:12 */
  20355. vdev_id: 16; /* bits 31:16 */
  20356. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  20357. ml_peer_id: 16; /* bits 31:16 */
  20358. } htt_t2h_primary_link_peer_migrate_ind_t;
  20359. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  20360. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  20361. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  20362. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  20363. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  20364. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  20365. do { \
  20366. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  20367. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  20368. } while (0)
  20369. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  20370. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  20371. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  20372. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  20373. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  20374. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  20375. do { \
  20376. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  20377. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  20378. } while (0)
  20379. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  20380. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  20381. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  20382. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  20383. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  20384. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  20385. do { \
  20386. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  20387. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  20388. } while (0)
  20389. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  20390. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  20391. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  20392. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  20393. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  20394. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  20395. do { \
  20396. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  20397. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  20398. } while (0)
  20399. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  20400. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  20401. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  20402. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  20403. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  20404. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  20405. do { \
  20406. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  20407. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  20408. } while (0)
  20409. /**
  20410. * @brief target -> host rx peer AST override message defenition
  20411. *
  20412. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  20413. *
  20414. * @details
  20415. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  20416. * where in the dummy ast index is provided to the host.
  20417. * This new message below is sent to the host at run time from the TX_DE
  20418. * exception path when a SAWF flow is detected for a peer.
  20419. * This is sent up once per SAWF peer.
  20420. * This layout assumes the target operates as little-endian.
  20421. *
  20422. * |31 24|23 16|15 8|7 0|
  20423. * |--------------------------------------+-----------------+-----------------|
  20424. * | SW peer ID | vdev ID | msg type |
  20425. * |-----------------+--------------------+-----------------+-----------------|
  20426. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  20427. * |-----------------+--------------------+-----------------+-----------------|
  20428. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  20429. * |--------------------------------------+-----------------+-----------------|
  20430. * | reserved | dummy AST Index #2 |
  20431. * |--------------------------------------+-----------------------------------|
  20432. *
  20433. * The following field definitions describe the format of the peer ast override
  20434. * index messages sent from the target to the host.
  20435. * - MSG_TYPE
  20436. * Bits 7:0
  20437. * Purpose: identifies this as a peer map v3 message
  20438. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  20439. * - VDEV_ID
  20440. * Bits 15:8
  20441. * Purpose: Indicates which virtual device the peer is associated with.
  20442. * - SW_PEER_ID
  20443. * Bits 31:16
  20444. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  20445. * - MAC_ADDR_L32
  20446. * Bits 31:0
  20447. * Purpose: Identifies which peer node the peer ID is for.
  20448. * Value: lower 4 bytes of peer node's MAC address
  20449. * - MAC_ADDR_U16
  20450. * Bits 15:0
  20451. * Purpose: Identifies which peer node the peer ID is for.
  20452. * Value: upper 2 bytes of peer node's MAC address
  20453. * - AST_INDEX1
  20454. * Bits 31:16
  20455. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  20456. * - AST_INDEX2
  20457. * Bits 15:0
  20458. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  20459. */
  20460. /* dword 0 */
  20461. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  20462. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  20463. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  20464. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  20465. /* dword 1 */
  20466. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  20467. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  20468. /* dword 2 */
  20469. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  20470. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  20471. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  20472. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  20473. /* dword 3 */
  20474. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  20475. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  20476. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  20477. do { \
  20478. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  20479. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  20480. } while (0)
  20481. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  20482. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  20483. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  20484. do { \
  20485. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  20486. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  20487. } while (0)
  20488. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  20489. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  20490. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  20491. do { \
  20492. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  20493. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  20494. } while (0)
  20495. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  20496. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  20497. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  20498. do { \
  20499. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  20500. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  20501. } while (0)
  20502. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  20503. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  20504. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  20505. do { \
  20506. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  20507. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  20508. } while (0)
  20509. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  20510. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  20511. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  20512. do { \
  20513. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  20514. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  20515. } while (0)
  20516. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  20517. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  20518. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  20519. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  20520. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  20521. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  20522. /**
  20523. * @brief target -> periodic report of tx latency to host
  20524. *
  20525. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  20526. *
  20527. * @details
  20528. * The message starts with a message header followed by one or more
  20529. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  20530. * After each upload, these tx latency stats will be reset.
  20531. *
  20532. * |31 24|23 16|15 14|13 10|9 8|7 0|
  20533. * +-------------------------+-----+-----+---+----------|
  20534. * hdr | |pyld elem sz| | GR | P | msg type |
  20535. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20536. * pyld | peer ID |
  20537. * |----------------------------------------------------|
  20538. * | peer_tx_latency[0] |
  20539. * |----------------------------------------------------|
  20540. * 1st | peer_tx_latency[1] |
  20541. * peer |----------------------------------------------------|
  20542. * | peer_tx_latency[2] |
  20543. * |----------------------------------------------------|
  20544. * | peer_tx_latency[3] |
  20545. * |----------------------------------------------------|
  20546. * | avg latency |
  20547. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20548. * | peer ID |
  20549. * |----------------------------------------------------|
  20550. * | peer_tx_latency[0] |
  20551. * |----------------------------------------------------|
  20552. * 2nd | peer_tx_latency[1] |
  20553. * peer |----------------------------------------------------|
  20554. * | peer_tx_latency[2] |
  20555. * |----------------------------------------------------|
  20556. * | peer_tx_latency[3] |
  20557. * |----------------------------------------------------|
  20558. * | avg latency |
  20559. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20560. * Where:
  20561. * P = pdev ID
  20562. * GR = granularity
  20563. *
  20564. * @details
  20565. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  20566. * - msg_type
  20567. * Bits 7:0
  20568. * Purpose: identifies this as a tx latency report message
  20569. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  20570. * - pdev_id
  20571. * Bits 9:8
  20572. * Purpose: Indicates which pdev this message is associated with.
  20573. * - granularity
  20574. * Bits 13:10
  20575. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20576. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20577. * then the ranges for the 4 latency histogram buckets will be
  20578. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20579. * - payload_elem_size
  20580. * Bits 23:16
  20581. * Purpose: specifies the size of each element within the msg's payload
  20582. * In other words, this field specified the value of
  20583. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20584. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20585. * If the payload_elem_size reported in the message exceeds the
  20586. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20587. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20588. * the host shall ignore the excess data.
  20589. * Conversely, if the payload_elem_size reported in the message is
  20590. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20591. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20592. * the host shall use 0x0 values for the portion of the data not
  20593. * provided by the target.
  20594. * The host can compare the payload_elem_size to the total size of
  20595. * the message minus the size of the message header to determine
  20596. * how many peer payload elements are present in the message.
  20597. * - sw_peer_id
  20598. * Purpose: The peer to which the following stats belong
  20599. * - peer_tx_latency
  20600. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20601. * size (in milliseconds) is specified by the granularity field
  20602. * - avg_latency
  20603. * Purpose: average tx latency (in ms) for this peer in this report interval
  20604. */
  20605. typedef struct {
  20606. A_UINT32 msg_type: 8,
  20607. pdev_id: 2,
  20608. granularity: 4,
  20609. reserved1: 2,
  20610. payload_elem_size: 8,
  20611. reserved2: 8;
  20612. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20613. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20614. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20615. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20616. typedef struct _htt_tx_latency_stats {
  20617. A_UINT32 peer_id;
  20618. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20619. A_UINT32 avg_latency;
  20620. } htt_t2h_peer_tx_latency_stats;
  20621. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20622. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20623. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20624. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20625. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20626. do { \
  20627. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20628. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20629. } while (0)
  20630. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20631. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20632. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20633. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20634. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20635. do { \
  20636. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20637. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20638. } while (0)
  20639. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20640. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20641. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20642. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20643. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20644. do { \
  20645. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20646. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20647. } while (0)
  20648. /**
  20649. * @brief target -> host report showing MSDU queue configuration
  20650. *
  20651. * MSG_TYPE => HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND
  20652. *
  20653. * @details
  20654. *
  20655. * |31 24|23 16|15|14 11|10|9 8|7 0|
  20656. * |----------------+----------------+--+-----+--+---+----------------------|
  20657. * | peer_id | htt_qtype | msg type |
  20658. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20659. * | error_code | svc_class_id | R| AST | F|WHO| hlos_tid | remap_tid |
  20660. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20661. * | request_cookie | tgt_opaque_msduq_id |
  20662. * |------------------------------------------------------------------------|
  20663. * Where WHO = who_classify_info_sel
  20664. * F = flow_override
  20665. * AST = ast_list_idx
  20666. * R = reserved
  20667. *
  20668. * @details
  20669. * htt_t2h_msg_type_sdwf_msduq_cfg_ind_t:
  20670. *
  20671. * The message is interpreted as follows:
  20672. * dword0 - b'7:0 - msg_type: Identifies this as a MSDU queue cfg indication
  20673. * This will be set to 0x3c
  20674. * (HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND)
  20675. * b'15:8 - HTT qtype (refer to HTT_MSDU_QTYPE)
  20676. * b'31:16 - peer ID
  20677. *
  20678. * dword1 - b'3:0 - remap TID, as assigned in firmware
  20679. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  20680. * hlos_tid : Common to Lithium and Beryllium
  20681. * b'9:8 - who_classify_info_sel (WWHO, as sent by host in
  20682. * TCL Data Command : Beryllium
  20683. * b'10:10 - flow_override (F), as sent by host in
  20684. * TCL Data Command: Beryllium
  20685. * b'14:11 - ast_list_idx (AST)
  20686. * Array index into the list of extension AST entries
  20687. * (not the actual AST 16-bit index).
  20688. * The ast_list_idx is one-based, with the following
  20689. * range of values:
  20690. * - legacy targets supporting 16 user-defined
  20691. * MSDU queues: 1-2
  20692. * - legacy targets supporting 48 user-defined
  20693. * MSDU queues: 1-6
  20694. * - new targets: 0 (peer_id is used instead)
  20695. * Note that since ast_list_idx is one-based,
  20696. * the host will need to subtract 1 to use it as an
  20697. * index into a list of extension AST entries.
  20698. * b'15:15 - reserved
  20699. * b'23:16 - svc_class_id
  20700. * b'31:24 - error_code
  20701. *
  20702. * dword2 - b'23:0 - tgt_opaque_msduq_id: tx flow number that uniquely
  20703. * identifies the MSDU queue
  20704. * b'24:31 - request_cookie: Identifies which H2T SDWF_MSDUQ_RECFG_REQ
  20705. * request triggered this indication.
  20706. * This will be set to HTT_MSDUQ_CFG_REG_COOKIE_INVALID
  20707. * (0xFF) in any cases when the FW generates this
  20708. * indication autonomously rather than in response to
  20709. * a SDWF_MSDUQ_RECFG_REQ message from the host.
  20710. *
  20711. * The behavior of this indication is as follows:
  20712. * - svc_class_id is set to the service class that the specified MSDUQ is
  20713. * currently linked to.
  20714. * - error_code is set to a defined code if any errors arise.
  20715. * Otherwise a value of 0x00 (ERROR_NONE) indicates success.
  20716. */
  20717. /* HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND */
  20718. typedef enum {
  20719. HTT_SDWF_MSDUQ_CFG_IND_ERROR_NONE = 0x00,
  20720. HTT_SDWF_MSDUQ_CFG_IND_ERROR_PEER_DELETE_IN_PROG = 0x01,
  20721. HTT_SDWF_MSDUQ_CFG_IND_ERROR_SW_MSDUQ_NULL = 0x02,
  20722. HTT_SDWF_MSDUQ_CFG_IND_ERROR_MSDUQ_LOCATE_ERROR = 0x03,
  20723. } HTT_SDWF_MSDUQ_CFG_IND_ERROR_CODE_E;
  20724. PREPACK struct htt_t2h_sdwf_msduq_cfg_ind {
  20725. A_UINT32 msg_type: 8, /* bits 7:0 */
  20726. htt_qtype: 8, /* bits 15:8 */
  20727. peer_id: 16; /* bits 31:16 */
  20728. A_UINT32 remap_tid: 4, /* bits 3:0 */
  20729. hlos_tid: 4, /* bits 7:4 */
  20730. who_classify_info_sel: 2, /* bits 9:8 */
  20731. flow_override: 1, /* bits 10:10 */
  20732. ast_list_idx: 4, /* bits 14:11 */
  20733. reserved: 1, /* bits 15:15 */
  20734. svc_class_id: 8, /* bits 23:16 */
  20735. error_code: 8; /* bits 31:24 */
  20736. A_UINT32 tgt_opaque_msduq_id: 24, /* bits 23:0 */
  20737. request_cookie: 8; /* bits 31:24 */
  20738. } POSTPACK;
  20739. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M 0x0000FF00
  20740. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S 8
  20741. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_GET(_var) \
  20742. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M) >> \
  20743. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)
  20744. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_SET(_var, _val) \
  20745. do { \
  20746. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE, _val); \
  20747. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)); \
  20748. } while (0)
  20749. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M 0xFFFF0000
  20750. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S 16
  20751. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_GET(_var) \
  20752. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M) >> \
  20753. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)
  20754. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_SET(_var, _val) \
  20755. do { \
  20756. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID, _val); \
  20757. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)); \
  20758. } while (0)
  20759. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M 0x0000000F
  20760. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S 0
  20761. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_GET(_var) \
  20762. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M) >> \
  20763. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)
  20764. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_SET(_var, _val) \
  20765. do { \
  20766. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID, _val); \
  20767. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)); \
  20768. } while (0)
  20769. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M 0x000000F0
  20770. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S 4
  20771. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_GET(_var) \
  20772. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M) >> \
  20773. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)
  20774. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_SET(_var, _val) \
  20775. do { \
  20776. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID, _val); \
  20777. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)); \
  20778. } while (0)
  20779. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M 0x00000300
  20780. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S 8
  20781. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_GET(_var) \
  20782. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M) >> \
  20783. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)
  20784. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_SET(_var, _val) \
  20785. do { \
  20786. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO, _val); \
  20787. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)); \
  20788. } while (0)
  20789. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M 0x00000400
  20790. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S 10
  20791. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_GET(_var) \
  20792. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M) >> \
  20793. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)
  20794. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_SET(_var, _val) \
  20795. do { \
  20796. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE, _val); \
  20797. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)); \
  20798. } while (0)
  20799. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M 0x00007800
  20800. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S 11
  20801. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_GET(_var) \
  20802. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M) >> \
  20803. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)
  20804. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_SET(_var, _val) \
  20805. do { \
  20806. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX, _val); \
  20807. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)); \
  20808. } while (0)
  20809. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M 0x00FF0000
  20810. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S 16
  20811. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_GET(_var) \
  20812. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M) >> \
  20813. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)
  20814. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_SET(_var, _val) \
  20815. do { \
  20816. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID, _val); \
  20817. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)); \
  20818. } while (0)
  20819. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M 0xFF000000
  20820. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S 24
  20821. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_GET(_var) \
  20822. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M) >> \
  20823. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)
  20824. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_SET(_var, _val) \
  20825. do { \
  20826. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE, _val); \
  20827. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)); \
  20828. } while (0)
  20829. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M 0x00FFFFFF
  20830. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S 0
  20831. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  20832. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M) >> \
  20833. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)
  20834. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  20835. do { \
  20836. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID, _val); \
  20837. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)); \
  20838. } while (0)
  20839. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M 0xFF000000
  20840. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S 24
  20841. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_GET(_var) \
  20842. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M) >> \
  20843. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)
  20844. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_SET(_var, _val) \
  20845. do { \
  20846. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE, _val); \
  20847. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)); \
  20848. } while (0)
  20849. #endif