swr-mstr-ctrl.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. enum {
  60. LPASS_HW_CORE,
  61. LPASS_AUDIO_CORE,
  62. };
  63. #define TRUE 1
  64. #define FALSE 0
  65. #define SWRM_MAX_PORT_REG 120
  66. #define SWRM_MAX_INIT_REG 11
  67. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  68. #define SWR_MSTR_START_REG_ADDR 0x00
  69. #define SWR_MSTR_MAX_BUF_LEN 32
  70. #define BYTES_PER_LINE 12
  71. #define SWR_MSTR_RD_BUF_LEN 8
  72. #define SWR_MSTR_WR_BUF_LEN 32
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static struct swr_mstr_ctrl *dbgswrm;
  75. static struct dentry *debugfs_swrm_dent;
  76. static struct dentry *debugfs_peek;
  77. static struct dentry *debugfs_poke;
  78. static struct dentry *debugfs_reg_dump;
  79. static unsigned int read_data;
  80. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  81. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  82. static bool swrm_is_msm_variant(int val)
  83. {
  84. return (val == SWRM_VERSION_1_3);
  85. }
  86. static int swrm_debug_open(struct inode *inode, struct file *file)
  87. {
  88. file->private_data = inode->i_private;
  89. return 0;
  90. }
  91. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  92. {
  93. char *token;
  94. int base, cnt;
  95. token = strsep(&buf, " ");
  96. for (cnt = 0; cnt < num_of_par; cnt++) {
  97. if (token) {
  98. if ((token[1] == 'x') || (token[1] == 'X'))
  99. base = 16;
  100. else
  101. base = 10;
  102. if (kstrtou32(token, base, &param1[cnt]) != 0)
  103. return -EINVAL;
  104. token = strsep(&buf, " ");
  105. } else
  106. return -EINVAL;
  107. }
  108. return 0;
  109. }
  110. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  111. loff_t *ppos)
  112. {
  113. int i, reg_val, len;
  114. ssize_t total = 0;
  115. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  116. if (!ubuf || !ppos)
  117. return 0;
  118. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  119. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  120. reg_val = dbgswrm->read(dbgswrm->handle, i);
  121. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  122. if (len < 0) {
  123. pr_err("%s: fail to fill the buffer\n", __func__);
  124. total = -EFAULT;
  125. goto copy_err;
  126. }
  127. if ((total + len) >= count - 1)
  128. break;
  129. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  130. pr_err("%s: fail to copy reg dump\n", __func__);
  131. total = -EFAULT;
  132. goto copy_err;
  133. }
  134. *ppos += len;
  135. total += len;
  136. }
  137. copy_err:
  138. return total;
  139. }
  140. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  141. size_t count, loff_t *ppos)
  142. {
  143. char lbuf[SWR_MSTR_RD_BUF_LEN];
  144. char *access_str;
  145. ssize_t ret_cnt;
  146. if (!count || !file || !ppos || !ubuf)
  147. return -EINVAL;
  148. access_str = file->private_data;
  149. if (*ppos < 0)
  150. return -EINVAL;
  151. if (!strcmp(access_str, "swrm_peek")) {
  152. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  153. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  154. strnlen(lbuf, 7));
  155. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  156. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  157. } else {
  158. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  159. ret_cnt = -EPERM;
  160. }
  161. return ret_cnt;
  162. }
  163. static ssize_t swrm_debug_write(struct file *filp,
  164. const char __user *ubuf, size_t cnt, loff_t *ppos)
  165. {
  166. char lbuf[SWR_MSTR_WR_BUF_LEN];
  167. int rc;
  168. u32 param[5];
  169. char *access_str;
  170. if (!filp || !ppos || !ubuf)
  171. return -EINVAL;
  172. access_str = filp->private_data;
  173. if (cnt > sizeof(lbuf) - 1)
  174. return -EINVAL;
  175. rc = copy_from_user(lbuf, ubuf, cnt);
  176. if (rc)
  177. return -EFAULT;
  178. lbuf[cnt] = '\0';
  179. if (!strcmp(access_str, "swrm_poke")) {
  180. /* write */
  181. rc = get_parameters(lbuf, param, 2);
  182. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  183. (param[1] <= 0xFFFFFFFF) &&
  184. (rc == 0))
  185. rc = dbgswrm->write(dbgswrm->handle, param[0],
  186. param[1]);
  187. else
  188. rc = -EINVAL;
  189. } else if (!strcmp(access_str, "swrm_peek")) {
  190. /* read */
  191. rc = get_parameters(lbuf, param, 1);
  192. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  193. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  194. else
  195. rc = -EINVAL;
  196. }
  197. if (rc == 0)
  198. rc = cnt;
  199. else
  200. pr_err("%s: rc = %d\n", __func__, rc);
  201. return rc;
  202. }
  203. static const struct file_operations swrm_debug_ops = {
  204. .open = swrm_debug_open,
  205. .write = swrm_debug_write,
  206. .read = swrm_debug_read,
  207. };
  208. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  209. u32 *reg, u32 *val, int len, const char* func)
  210. {
  211. int i = 0;
  212. for (i = 0; i < len; i++)
  213. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  214. func, reg[i], val[i]);
  215. }
  216. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  217. int core_type, bool enable)
  218. {
  219. int ret = 0;
  220. if (core_type == LPASS_HW_CORE) {
  221. if (swrm->lpass_core_hw_vote) {
  222. if (enable) {
  223. ret =
  224. clk_prepare_enable(swrm->lpass_core_hw_vote);
  225. if (ret < 0)
  226. dev_err(swrm->dev,
  227. "%s:lpass core hw enable failed\n",
  228. __func__);
  229. } else
  230. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  231. }
  232. }
  233. if (core_type == LPASS_AUDIO_CORE) {
  234. if (swrm->lpass_core_audio) {
  235. if (enable) {
  236. ret =
  237. clk_prepare_enable(swrm->lpass_core_audio);
  238. if (ret < 0)
  239. dev_err(swrm->dev,
  240. "%s:lpass audio hw enable failed\n",
  241. __func__);
  242. } else
  243. clk_disable_unprepare(swrm->lpass_core_audio);
  244. }
  245. }
  246. return ret;
  247. }
  248. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  249. {
  250. int ret = 0;
  251. if (!swrm->clk || !swrm->handle)
  252. return -EINVAL;
  253. mutex_lock(&swrm->clklock);
  254. if (enable) {
  255. if (!swrm->dev_up) {
  256. ret = -ENODEV;
  257. goto exit;
  258. }
  259. swrm->clk_ref_count++;
  260. if (swrm->clk_ref_count == 1) {
  261. ret = swrm->clk(swrm->handle, true);
  262. if (ret) {
  263. dev_err_ratelimited(swrm->dev,
  264. "%s: clock enable req failed",
  265. __func__);
  266. --swrm->clk_ref_count;
  267. }
  268. }
  269. } else if (--swrm->clk_ref_count == 0) {
  270. swrm->clk(swrm->handle, false);
  271. complete(&swrm->clk_off_complete);
  272. }
  273. if (swrm->clk_ref_count < 0) {
  274. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  275. swrm->clk_ref_count = 0;
  276. }
  277. exit:
  278. mutex_unlock(&swrm->clklock);
  279. return ret;
  280. }
  281. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  282. u16 reg, u32 *value)
  283. {
  284. u32 temp = (u32)(*value);
  285. int ret = 0;
  286. mutex_lock(&swrm->devlock);
  287. if (!swrm->dev_up)
  288. goto err;
  289. ret = swrm_clk_request(swrm, TRUE);
  290. if (ret) {
  291. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  292. __func__);
  293. goto err;
  294. }
  295. iowrite32(temp, swrm->swrm_dig_base + reg);
  296. swrm_clk_request(swrm, FALSE);
  297. err:
  298. mutex_unlock(&swrm->devlock);
  299. return ret;
  300. }
  301. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  302. u16 reg, u32 *value)
  303. {
  304. u32 temp = 0;
  305. int ret = 0;
  306. mutex_lock(&swrm->devlock);
  307. if (!swrm->dev_up)
  308. goto err;
  309. ret = swrm_clk_request(swrm, TRUE);
  310. if (ret) {
  311. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  312. __func__);
  313. goto err;
  314. }
  315. temp = ioread32(swrm->swrm_dig_base + reg);
  316. *value = temp;
  317. swrm_clk_request(swrm, FALSE);
  318. err:
  319. mutex_unlock(&swrm->devlock);
  320. return ret;
  321. }
  322. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  323. {
  324. u32 val = 0;
  325. if (swrm->read)
  326. val = swrm->read(swrm->handle, reg_addr);
  327. else
  328. swrm_ahb_read(swrm, reg_addr, &val);
  329. return val;
  330. }
  331. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  332. {
  333. if (swrm->write)
  334. swrm->write(swrm->handle, reg_addr, val);
  335. else
  336. swrm_ahb_write(swrm, reg_addr, &val);
  337. }
  338. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  339. u32 *val, unsigned int length)
  340. {
  341. int i = 0;
  342. if (swrm->bulk_write)
  343. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  344. else {
  345. mutex_lock(&swrm->iolock);
  346. for (i = 0; i < length; i++) {
  347. /* wait for FIFO WR command to complete to avoid overflow */
  348. usleep_range(100, 105);
  349. swr_master_write(swrm, reg_addr[i], val[i]);
  350. }
  351. mutex_unlock(&swrm->iolock);
  352. }
  353. return 0;
  354. }
  355. static bool swrm_is_port_en(struct swr_master *mstr)
  356. {
  357. return !!(mstr->num_port);
  358. }
  359. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  360. struct port_params *params)
  361. {
  362. u8 i;
  363. struct port_params *config = params;
  364. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  365. /* wsa uses single frame structure for all configurations */
  366. if (!swrm->mport_cfg[i].port_en)
  367. continue;
  368. swrm->mport_cfg[i].sinterval = config[i].si;
  369. swrm->mport_cfg[i].offset1 = config[i].off1;
  370. swrm->mport_cfg[i].offset2 = config[i].off2;
  371. swrm->mport_cfg[i].hstart = config[i].hstart;
  372. swrm->mport_cfg[i].hstop = config[i].hstop;
  373. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  374. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  375. swrm->mport_cfg[i].word_length = config[i].wd_len;
  376. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  377. }
  378. }
  379. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  380. {
  381. struct port_params *params;
  382. u32 usecase = 0;
  383. /* TODO - Send usecase information to avoid checking for master_id */
  384. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  385. (swrm->master_id == MASTER_ID_RX))
  386. usecase = 1;
  387. params = swrm->port_param[usecase];
  388. copy_port_tables(swrm, params);
  389. return 0;
  390. }
  391. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  392. u8 *mstr_ch_mask, u8 mstr_prt_type,
  393. u8 slv_port_id)
  394. {
  395. int i, j;
  396. *mstr_port_id = 0;
  397. for (i = 1; i <= swrm->num_ports; i++) {
  398. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  399. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  400. goto found;
  401. }
  402. }
  403. found:
  404. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  405. dev_err(swrm->dev, "%s: port type not supported by master\n",
  406. __func__);
  407. return -EINVAL;
  408. }
  409. /* id 0 corresponds to master port 1 */
  410. *mstr_port_id = i - 1;
  411. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  412. return 0;
  413. }
  414. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  415. u8 dev_addr, u16 reg_addr)
  416. {
  417. u32 val;
  418. u8 id = *cmd_id;
  419. if (id != SWR_BROADCAST_CMD_ID) {
  420. if (id < 14)
  421. id += 1;
  422. else
  423. id = 0;
  424. *cmd_id = id;
  425. }
  426. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  427. return val;
  428. }
  429. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  430. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  431. u32 len)
  432. {
  433. u32 val;
  434. u32 retry_attempt = 0;
  435. mutex_lock(&swrm->iolock);
  436. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  437. if (swrm->read) {
  438. /* skip delay if read is handled in platform driver */
  439. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  440. } else {
  441. /* wait for FIFO RD to complete to avoid overflow */
  442. usleep_range(100, 105);
  443. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  444. /* wait for FIFO RD CMD complete to avoid overflow */
  445. usleep_range(250, 255);
  446. }
  447. retry_read:
  448. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  449. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  450. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  451. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  452. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  453. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  454. /* wait 500 us before retry on fifo read failure */
  455. usleep_range(500, 505);
  456. retry_attempt++;
  457. goto retry_read;
  458. } else {
  459. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  460. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  461. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  462. dev_addr, *cmd_data);
  463. dev_err_ratelimited(swrm->dev,
  464. "%s: failed to read fifo\n", __func__);
  465. }
  466. }
  467. mutex_unlock(&swrm->iolock);
  468. return 0;
  469. }
  470. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  471. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  472. {
  473. u32 val;
  474. int ret = 0;
  475. mutex_lock(&swrm->iolock);
  476. if (!cmd_id)
  477. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  478. dev_addr, reg_addr);
  479. else
  480. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  481. dev_addr, reg_addr);
  482. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  483. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  484. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  485. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  486. /*
  487. * wait for FIFO WR command to complete to avoid overflow
  488. * skip delay if write is handled in platform driver.
  489. */
  490. if(!swrm->write)
  491. usleep_range(250, 255);
  492. if (cmd_id == 0xF) {
  493. /*
  494. * sleep for 10ms for MSM soundwire variant to allow broadcast
  495. * command to complete.
  496. */
  497. if (swrm_is_msm_variant(swrm->version))
  498. usleep_range(10000, 10100);
  499. else
  500. wait_for_completion_timeout(&swrm->broadcast,
  501. (2 * HZ/10));
  502. }
  503. mutex_unlock(&swrm->iolock);
  504. return ret;
  505. }
  506. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  507. void *buf, u32 len)
  508. {
  509. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  510. int ret = 0;
  511. int val;
  512. u8 *reg_val = (u8 *)buf;
  513. if (!swrm) {
  514. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  515. return -EINVAL;
  516. }
  517. if (!dev_num) {
  518. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  519. return -EINVAL;
  520. }
  521. mutex_lock(&swrm->devlock);
  522. if (!swrm->dev_up) {
  523. mutex_unlock(&swrm->devlock);
  524. return 0;
  525. }
  526. mutex_unlock(&swrm->devlock);
  527. pm_runtime_get_sync(swrm->dev);
  528. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  529. if (!ret)
  530. *reg_val = (u8)val;
  531. pm_runtime_put_autosuspend(swrm->dev);
  532. pm_runtime_mark_last_busy(swrm->dev);
  533. return ret;
  534. }
  535. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  536. const void *buf)
  537. {
  538. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  539. int ret = 0;
  540. u8 reg_val = *(u8 *)buf;
  541. if (!swrm) {
  542. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  543. return -EINVAL;
  544. }
  545. if (!dev_num) {
  546. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  547. return -EINVAL;
  548. }
  549. mutex_lock(&swrm->devlock);
  550. if (!swrm->dev_up) {
  551. mutex_unlock(&swrm->devlock);
  552. return 0;
  553. }
  554. mutex_unlock(&swrm->devlock);
  555. pm_runtime_get_sync(swrm->dev);
  556. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  557. pm_runtime_put_autosuspend(swrm->dev);
  558. pm_runtime_mark_last_busy(swrm->dev);
  559. return ret;
  560. }
  561. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  562. const void *buf, size_t len)
  563. {
  564. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  565. int ret = 0;
  566. int i;
  567. u32 *val;
  568. u32 *swr_fifo_reg;
  569. if (!swrm || !swrm->handle) {
  570. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  571. return -EINVAL;
  572. }
  573. if (len <= 0)
  574. return -EINVAL;
  575. mutex_lock(&swrm->devlock);
  576. if (!swrm->dev_up) {
  577. mutex_unlock(&swrm->devlock);
  578. return 0;
  579. }
  580. mutex_unlock(&swrm->devlock);
  581. pm_runtime_get_sync(swrm->dev);
  582. if (dev_num) {
  583. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  584. if (!swr_fifo_reg) {
  585. ret = -ENOMEM;
  586. goto err;
  587. }
  588. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  589. if (!val) {
  590. ret = -ENOMEM;
  591. goto mem_fail;
  592. }
  593. for (i = 0; i < len; i++) {
  594. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  595. ((u8 *)buf)[i],
  596. dev_num,
  597. ((u16 *)reg)[i]);
  598. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  599. }
  600. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  601. if (ret) {
  602. dev_err(&master->dev, "%s: bulk write failed\n",
  603. __func__);
  604. ret = -EINVAL;
  605. }
  606. } else {
  607. dev_err(&master->dev,
  608. "%s: No support of Bulk write for master regs\n",
  609. __func__);
  610. ret = -EINVAL;
  611. goto err;
  612. }
  613. kfree(val);
  614. mem_fail:
  615. kfree(swr_fifo_reg);
  616. err:
  617. pm_runtime_put_autosuspend(swrm->dev);
  618. pm_runtime_mark_last_busy(swrm->dev);
  619. return ret;
  620. }
  621. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  622. {
  623. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  624. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  625. }
  626. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  627. u8 row, u8 col)
  628. {
  629. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  630. SWRS_SCP_FRAME_CTRL_BANK(bank));
  631. }
  632. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  633. u8 slv_port, u8 dev_num)
  634. {
  635. struct swr_port_info *port_req = NULL;
  636. list_for_each_entry(port_req, &mport->port_req_list, list) {
  637. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  638. if ((port_req->slave_port_id == slv_port)
  639. && (port_req->dev_num == dev_num))
  640. return port_req;
  641. }
  642. return NULL;
  643. }
  644. static bool swrm_remove_from_group(struct swr_master *master)
  645. {
  646. struct swr_device *swr_dev;
  647. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  648. bool is_removed = false;
  649. if (!swrm)
  650. goto end;
  651. mutex_lock(&swrm->mlock);
  652. if ((swrm->num_rx_chs > 1) &&
  653. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  654. list_for_each_entry(swr_dev, &master->devices,
  655. dev_list) {
  656. swr_dev->group_id = SWR_GROUP_NONE;
  657. master->gr_sid = 0;
  658. }
  659. is_removed = true;
  660. }
  661. mutex_unlock(&swrm->mlock);
  662. end:
  663. return is_removed;
  664. }
  665. static void swrm_disable_ports(struct swr_master *master,
  666. u8 bank)
  667. {
  668. u32 value;
  669. struct swr_port_info *port_req;
  670. int i;
  671. struct swrm_mports *mport;
  672. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  673. if (!swrm) {
  674. pr_err("%s: swrm is null\n", __func__);
  675. return;
  676. }
  677. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  678. master->num_port);
  679. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  680. mport = &(swrm->mport_cfg[i]);
  681. if (!mport->port_en)
  682. continue;
  683. list_for_each_entry(port_req, &mport->port_req_list, list) {
  684. /* skip ports with no change req's*/
  685. if (port_req->req_ch == port_req->ch_en)
  686. continue;
  687. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  688. port_req->dev_num, 0x00,
  689. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  690. bank));
  691. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  692. __func__, i,
  693. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  694. }
  695. value = ((mport->req_ch)
  696. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  697. value |= ((mport->offset2)
  698. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  699. value |= ((mport->offset1)
  700. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  701. value |= mport->sinterval;
  702. swr_master_write(swrm,
  703. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  704. value);
  705. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  706. __func__, i,
  707. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  708. }
  709. }
  710. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  711. {
  712. struct swr_port_info *port_req, *next;
  713. int i;
  714. struct swrm_mports *mport;
  715. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  716. if (!swrm) {
  717. pr_err("%s: swrm is null\n", __func__);
  718. return;
  719. }
  720. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  721. master->num_port);
  722. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  723. mport = &(swrm->mport_cfg[i]);
  724. list_for_each_entry_safe(port_req, next,
  725. &mport->port_req_list, list) {
  726. /* skip ports without new ch req */
  727. if (port_req->ch_en == port_req->req_ch)
  728. continue;
  729. /* remove new ch req's*/
  730. port_req->ch_en = port_req->req_ch;
  731. /* If no streams enabled on port, remove the port req */
  732. if (port_req->ch_en == 0) {
  733. list_del(&port_req->list);
  734. kfree(port_req);
  735. }
  736. }
  737. /* remove new ch req's on mport*/
  738. mport->ch_en = mport->req_ch;
  739. if (!(mport->ch_en)) {
  740. mport->port_en = false;
  741. master->port_en_mask &= ~i;
  742. }
  743. }
  744. }
  745. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  746. {
  747. u32 value, slv_id;
  748. struct swr_port_info *port_req;
  749. int i;
  750. struct swrm_mports *mport;
  751. u32 reg[SWRM_MAX_PORT_REG];
  752. u32 val[SWRM_MAX_PORT_REG];
  753. int len = 0;
  754. u8 hparams;
  755. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  756. if (!swrm) {
  757. pr_err("%s: swrm is null\n", __func__);
  758. return;
  759. }
  760. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  761. master->num_port);
  762. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  763. mport = &(swrm->mport_cfg[i]);
  764. if (!mport->port_en)
  765. continue;
  766. list_for_each_entry(port_req, &mport->port_req_list, list) {
  767. slv_id = port_req->slave_port_id;
  768. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  769. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  770. port_req->dev_num, 0x00,
  771. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  772. bank));
  773. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  774. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  775. port_req->dev_num, 0x00,
  776. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  777. bank));
  778. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  779. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  780. port_req->dev_num, 0x00,
  781. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  782. bank));
  783. if (mport->offset2 != SWR_INVALID_PARAM) {
  784. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  785. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  786. port_req->dev_num, 0x00,
  787. SWRS_DP_OFFSET_CONTROL_2_BANK(
  788. slv_id, bank));
  789. }
  790. if (mport->hstart != SWR_INVALID_PARAM
  791. && mport->hstop != SWR_INVALID_PARAM) {
  792. hparams = (mport->hstart << 4) | mport->hstop;
  793. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  794. val[len++] = SWR_REG_VAL_PACK(hparams,
  795. port_req->dev_num, 0x00,
  796. SWRS_DP_HCONTROL_BANK(slv_id,
  797. bank));
  798. }
  799. if (mport->word_length != SWR_INVALID_PARAM) {
  800. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  801. val[len++] =
  802. SWR_REG_VAL_PACK(mport->word_length,
  803. port_req->dev_num, 0x00,
  804. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  805. }
  806. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  807. && swrm->master_id != MASTER_ID_WSA) {
  808. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  809. val[len++] =
  810. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  811. port_req->dev_num, 0x00,
  812. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  813. bank));
  814. }
  815. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  816. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  817. val[len++] =
  818. SWR_REG_VAL_PACK(mport->blk_grp_count,
  819. port_req->dev_num, 0x00,
  820. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  821. bank));
  822. }
  823. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  824. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  825. val[len++] =
  826. SWR_REG_VAL_PACK(mport->lane_ctrl,
  827. port_req->dev_num, 0x00,
  828. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  829. bank));
  830. }
  831. port_req->ch_en = port_req->req_ch;
  832. }
  833. value = ((mport->req_ch)
  834. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  835. if (mport->offset2 != SWR_INVALID_PARAM)
  836. value |= ((mport->offset2)
  837. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  838. value |= ((mport->offset1)
  839. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  840. value |= mport->sinterval;
  841. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  842. val[len++] = value;
  843. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  844. __func__, i,
  845. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  846. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  847. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  848. val[len++] = mport->lane_ctrl;
  849. }
  850. if (mport->word_length != SWR_INVALID_PARAM) {
  851. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  852. val[len++] = mport->word_length;
  853. }
  854. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  855. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  856. val[len++] = mport->blk_grp_count;
  857. }
  858. if (mport->hstart != SWR_INVALID_PARAM
  859. && mport->hstop != SWR_INVALID_PARAM) {
  860. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  861. hparams = (mport->hstop << 4) | mport->hstart;
  862. val[len++] = hparams;
  863. } else {
  864. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  865. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  866. val[len++] = hparams;
  867. }
  868. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  869. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  870. val[len++] = mport->blk_pack_mode;
  871. }
  872. mport->ch_en = mport->req_ch;
  873. }
  874. swrm_reg_dump(swrm, reg, val, len, __func__);
  875. swr_master_bulk_write(swrm, reg, val, len);
  876. }
  877. static void swrm_apply_port_config(struct swr_master *master)
  878. {
  879. u8 bank;
  880. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  881. if (!swrm) {
  882. pr_err("%s: Invalid handle to swr controller\n",
  883. __func__);
  884. return;
  885. }
  886. bank = get_inactive_bank_num(swrm);
  887. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  888. __func__, bank, master->num_port);
  889. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  890. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  891. swrm_copy_data_port_config(master, bank);
  892. }
  893. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  894. {
  895. u8 bank;
  896. u32 value, n_row, n_col;
  897. int ret;
  898. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  899. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  900. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  901. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  902. u8 inactive_bank;
  903. if (!swrm) {
  904. pr_err("%s: swrm is null\n", __func__);
  905. return -EFAULT;
  906. }
  907. mutex_lock(&swrm->mlock);
  908. /*
  909. * During disable if master is already down, which implies an ssr/pdr
  910. * scenario, just mark ports as disabled and exit
  911. */
  912. if (swrm->state == SWR_MSTR_SSR && !enable) {
  913. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  914. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  915. __func__);
  916. goto exit;
  917. }
  918. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  919. swrm_cleanup_disabled_port_reqs(master);
  920. if (!swrm_is_port_en(master)) {
  921. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  922. __func__);
  923. pm_runtime_mark_last_busy(swrm->dev);
  924. pm_runtime_put_autosuspend(swrm->dev);
  925. }
  926. goto exit;
  927. }
  928. bank = get_inactive_bank_num(swrm);
  929. if (enable) {
  930. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  931. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  932. __func__);
  933. goto exit;
  934. }
  935. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  936. ret = swrm_get_port_config(swrm);
  937. if (ret) {
  938. /* cannot accommodate ports */
  939. swrm_cleanup_disabled_port_reqs(master);
  940. mutex_unlock(&swrm->mlock);
  941. return -EINVAL;
  942. }
  943. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  944. SWRM_INTERRUPT_STATUS_MASK);
  945. /* apply the new port config*/
  946. swrm_apply_port_config(master);
  947. } else {
  948. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  949. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  950. __func__);
  951. goto exit;
  952. }
  953. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  954. swrm_disable_ports(master, bank);
  955. }
  956. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  957. __func__, enable, swrm->num_cfg_devs);
  958. if (enable) {
  959. /* set col = 16 */
  960. n_col = SWR_MAX_COL;
  961. } else {
  962. /*
  963. * Do not change to col = 2 if there are still active ports
  964. */
  965. if (!master->num_port)
  966. n_col = SWR_MIN_COL;
  967. else
  968. n_col = SWR_MAX_COL;
  969. }
  970. /* Use default 50 * x, frame shape. Change based on mclk */
  971. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  972. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  973. n_col ? 16 : 2);
  974. n_row = SWR_ROW_64;
  975. } else {
  976. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  977. n_col ? 16 : 2);
  978. n_row = SWR_ROW_50;
  979. }
  980. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  981. value &= (~mask);
  982. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  983. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  984. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  985. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  986. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  987. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  988. enable_bank_switch(swrm, bank, n_row, n_col);
  989. inactive_bank = bank ? 0 : 1;
  990. if (enable)
  991. swrm_copy_data_port_config(master, inactive_bank);
  992. else {
  993. swrm_disable_ports(master, inactive_bank);
  994. swrm_cleanup_disabled_port_reqs(master);
  995. }
  996. if (!swrm_is_port_en(master)) {
  997. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  998. __func__);
  999. pm_runtime_mark_last_busy(swrm->dev);
  1000. pm_runtime_put_autosuspend(swrm->dev);
  1001. }
  1002. exit:
  1003. mutex_unlock(&swrm->mlock);
  1004. return 0;
  1005. }
  1006. static int swrm_connect_port(struct swr_master *master,
  1007. struct swr_params *portinfo)
  1008. {
  1009. int i;
  1010. struct swr_port_info *port_req;
  1011. int ret = 0;
  1012. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1013. struct swrm_mports *mport;
  1014. u8 mstr_port_id, mstr_ch_msk;
  1015. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1016. if (!portinfo)
  1017. return -EINVAL;
  1018. if (!swrm) {
  1019. dev_err(&master->dev,
  1020. "%s: Invalid handle to swr controller\n",
  1021. __func__);
  1022. return -EINVAL;
  1023. }
  1024. mutex_lock(&swrm->mlock);
  1025. mutex_lock(&swrm->devlock);
  1026. if (!swrm->dev_up) {
  1027. mutex_unlock(&swrm->devlock);
  1028. mutex_unlock(&swrm->mlock);
  1029. return -EINVAL;
  1030. }
  1031. mutex_unlock(&swrm->devlock);
  1032. if (!swrm_is_port_en(master))
  1033. pm_runtime_get_sync(swrm->dev);
  1034. for (i = 0; i < portinfo->num_port; i++) {
  1035. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1036. portinfo->port_type[i],
  1037. portinfo->port_id[i]);
  1038. if (ret) {
  1039. dev_err(&master->dev,
  1040. "%s: mstr portid for slv port %d not found\n",
  1041. __func__, portinfo->port_id[i]);
  1042. goto port_fail;
  1043. }
  1044. mport = &(swrm->mport_cfg[mstr_port_id]);
  1045. /* get port req */
  1046. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1047. portinfo->dev_num);
  1048. if (!port_req) {
  1049. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1050. __func__, portinfo->port_id[i],
  1051. portinfo->dev_num);
  1052. port_req = kzalloc(sizeof(struct swr_port_info),
  1053. GFP_KERNEL);
  1054. if (!port_req) {
  1055. ret = -ENOMEM;
  1056. goto mem_fail;
  1057. }
  1058. port_req->dev_num = portinfo->dev_num;
  1059. port_req->slave_port_id = portinfo->port_id[i];
  1060. port_req->num_ch = portinfo->num_ch[i];
  1061. port_req->ch_rate = portinfo->ch_rate[i];
  1062. port_req->ch_en = 0;
  1063. port_req->master_port_id = mstr_port_id;
  1064. list_add(&port_req->list, &mport->port_req_list);
  1065. }
  1066. port_req->req_ch |= portinfo->ch_en[i];
  1067. dev_dbg(&master->dev,
  1068. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1069. __func__, port_req->master_port_id,
  1070. port_req->slave_port_id, port_req->ch_rate,
  1071. port_req->num_ch);
  1072. /* Put the port req on master port */
  1073. mport = &(swrm->mport_cfg[mstr_port_id]);
  1074. mport->port_en = true;
  1075. mport->req_ch |= mstr_ch_msk;
  1076. master->port_en_mask |= (1 << mstr_port_id);
  1077. }
  1078. master->num_port += portinfo->num_port;
  1079. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1080. swr_port_response(master, portinfo->tid);
  1081. mutex_unlock(&swrm->mlock);
  1082. return 0;
  1083. port_fail:
  1084. mem_fail:
  1085. /* cleanup port reqs in error condition */
  1086. swrm_cleanup_disabled_port_reqs(master);
  1087. mutex_unlock(&swrm->mlock);
  1088. return ret;
  1089. }
  1090. static int swrm_disconnect_port(struct swr_master *master,
  1091. struct swr_params *portinfo)
  1092. {
  1093. int i, ret = 0;
  1094. struct swr_port_info *port_req;
  1095. struct swrm_mports *mport;
  1096. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1097. u8 mstr_port_id, mstr_ch_mask;
  1098. if (!swrm) {
  1099. dev_err(&master->dev,
  1100. "%s: Invalid handle to swr controller\n",
  1101. __func__);
  1102. return -EINVAL;
  1103. }
  1104. if (!portinfo) {
  1105. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1106. return -EINVAL;
  1107. }
  1108. mutex_lock(&swrm->mlock);
  1109. for (i = 0; i < portinfo->num_port; i++) {
  1110. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1111. portinfo->port_type[i], portinfo->port_id[i]);
  1112. if (ret) {
  1113. dev_err(&master->dev,
  1114. "%s: mstr portid for slv port %d not found\n",
  1115. __func__, portinfo->port_id[i]);
  1116. mutex_unlock(&swrm->mlock);
  1117. return -EINVAL;
  1118. }
  1119. mport = &(swrm->mport_cfg[mstr_port_id]);
  1120. /* get port req */
  1121. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1122. portinfo->dev_num);
  1123. if (!port_req) {
  1124. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1125. __func__, portinfo->port_id[i]);
  1126. mutex_unlock(&swrm->mlock);
  1127. return -EINVAL;
  1128. }
  1129. port_req->req_ch &= ~portinfo->ch_en[i];
  1130. mport->req_ch &= ~mstr_ch_mask;
  1131. }
  1132. master->num_port -= portinfo->num_port;
  1133. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1134. swr_port_response(master, portinfo->tid);
  1135. mutex_unlock(&swrm->mlock);
  1136. return 0;
  1137. }
  1138. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1139. int status, u8 *devnum)
  1140. {
  1141. int i;
  1142. bool found = false;
  1143. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1144. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1145. *devnum = i;
  1146. found = true;
  1147. break;
  1148. }
  1149. status >>= 2;
  1150. }
  1151. if (found)
  1152. return 0;
  1153. else
  1154. return -EINVAL;
  1155. }
  1156. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1157. {
  1158. int i;
  1159. int status = 0;
  1160. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1161. if (!status) {
  1162. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1163. __func__, status);
  1164. return;
  1165. }
  1166. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1167. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1168. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1169. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1170. SWRS_SCP_INT_STATUS_MASK_1);
  1171. status >>= 2;
  1172. }
  1173. }
  1174. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1175. int status, u8 *devnum)
  1176. {
  1177. int i;
  1178. int new_sts = status;
  1179. int ret = SWR_NOT_PRESENT;
  1180. if (status != swrm->slave_status) {
  1181. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1182. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1183. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1184. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1185. *devnum = i;
  1186. break;
  1187. }
  1188. status >>= 2;
  1189. swrm->slave_status >>= 2;
  1190. }
  1191. swrm->slave_status = new_sts;
  1192. }
  1193. return ret;
  1194. }
  1195. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1196. {
  1197. struct swr_mstr_ctrl *swrm = dev;
  1198. u32 value, intr_sts, intr_sts_masked;
  1199. u32 temp = 0;
  1200. u32 status, chg_sts, i;
  1201. u8 devnum = 0;
  1202. int ret = IRQ_HANDLED;
  1203. struct swr_device *swr_dev;
  1204. struct swr_master *mstr = &swrm->master;
  1205. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1206. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1207. return IRQ_NONE;
  1208. }
  1209. mutex_lock(&swrm->reslock);
  1210. if (swrm_clk_request(swrm, true)) {
  1211. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1212. __func__);
  1213. mutex_unlock(&swrm->reslock);
  1214. goto exit;
  1215. }
  1216. mutex_unlock(&swrm->reslock);
  1217. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1218. intr_sts_masked = intr_sts & swrm->intr_mask;
  1219. handle_irq:
  1220. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1221. value = intr_sts_masked & (1 << i);
  1222. if (!value)
  1223. continue;
  1224. switch (value) {
  1225. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1226. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1227. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1228. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1229. if (ret) {
  1230. dev_err_ratelimited(swrm->dev,
  1231. "no slave alert found.spurious interrupt\n");
  1232. break;
  1233. }
  1234. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1235. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1236. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1237. SWRS_SCP_INT_STATUS_CLEAR_1);
  1238. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1239. SWRS_SCP_INT_STATUS_CLEAR_1);
  1240. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1241. if (swr_dev->dev_num != devnum)
  1242. continue;
  1243. if (swr_dev->slave_irq) {
  1244. do {
  1245. handle_nested_irq(
  1246. irq_find_mapping(
  1247. swr_dev->slave_irq, 0));
  1248. } while (swr_dev->slave_irq_pending);
  1249. }
  1250. }
  1251. break;
  1252. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1253. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1254. break;
  1255. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1256. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1257. if (status == swrm->slave_status) {
  1258. dev_dbg(swrm->dev,
  1259. "%s: No change in slave status: %d\n",
  1260. __func__, status);
  1261. break;
  1262. }
  1263. chg_sts = swrm_check_slave_change_status(swrm, status,
  1264. &devnum);
  1265. switch (chg_sts) {
  1266. case SWR_NOT_PRESENT:
  1267. dev_dbg(swrm->dev, "device %d got detached\n",
  1268. devnum);
  1269. break;
  1270. case SWR_ATTACHED_OK:
  1271. dev_dbg(swrm->dev, "device %d got attached\n",
  1272. devnum);
  1273. /* enable host irq from slave device*/
  1274. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1275. SWRS_SCP_INT_STATUS_CLEAR_1);
  1276. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1277. SWRS_SCP_INT_STATUS_MASK_1);
  1278. break;
  1279. case SWR_ALERT:
  1280. dev_dbg(swrm->dev,
  1281. "device %d has pending interrupt\n",
  1282. devnum);
  1283. break;
  1284. }
  1285. break;
  1286. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1287. dev_err_ratelimited(swrm->dev,
  1288. "SWR bus clsh detected\n");
  1289. break;
  1290. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1291. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1292. break;
  1293. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1294. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1295. break;
  1296. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1297. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1298. break;
  1299. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1300. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1301. dev_err_ratelimited(swrm->dev,
  1302. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1303. value);
  1304. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1305. break;
  1306. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1307. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1308. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1309. swr_master_write(swrm,
  1310. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1311. break;
  1312. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1313. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1314. swrm->intr_mask &=
  1315. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1316. swr_master_write(swrm,
  1317. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1318. break;
  1319. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1320. complete(&swrm->broadcast);
  1321. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1322. break;
  1323. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1324. break;
  1325. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1326. break;
  1327. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1328. break;
  1329. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1330. complete(&swrm->reset);
  1331. break;
  1332. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1333. break;
  1334. default:
  1335. dev_err_ratelimited(swrm->dev,
  1336. "SWR unknown interrupt\n");
  1337. ret = IRQ_NONE;
  1338. break;
  1339. }
  1340. }
  1341. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1342. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1343. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1344. intr_sts_masked = intr_sts & swrm->intr_mask;
  1345. if (intr_sts_masked) {
  1346. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1347. goto handle_irq;
  1348. }
  1349. mutex_lock(&swrm->reslock);
  1350. swrm_clk_request(swrm, false);
  1351. mutex_unlock(&swrm->reslock);
  1352. exit:
  1353. swrm_unlock_sleep(swrm);
  1354. return ret;
  1355. }
  1356. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1357. {
  1358. struct swr_mstr_ctrl *swrm = dev;
  1359. u32 value, intr_sts, intr_sts_masked;
  1360. u32 temp = 0;
  1361. u32 status, chg_sts, i;
  1362. u8 devnum = 0;
  1363. int ret = IRQ_HANDLED;
  1364. struct swr_device *swr_dev;
  1365. struct swr_master *mstr = &swrm->master;
  1366. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1367. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1368. return IRQ_NONE;
  1369. }
  1370. mutex_lock(&swrm->reslock);
  1371. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1372. ret = IRQ_NONE;
  1373. goto exit;
  1374. }
  1375. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1376. ret = IRQ_NONE;
  1377. goto err_audio_hw_vote;
  1378. }
  1379. swrm_clk_request(swrm, true);
  1380. mutex_unlock(&swrm->reslock);
  1381. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1382. intr_sts_masked = intr_sts & swrm->intr_mask;
  1383. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1384. handle_irq:
  1385. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1386. value = intr_sts_masked & (1 << i);
  1387. if (!value)
  1388. continue;
  1389. switch (value) {
  1390. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1391. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1392. __func__);
  1393. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1394. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1395. if (ret) {
  1396. dev_err_ratelimited(swrm->dev,
  1397. "%s: no slave alert found.spurious interrupt\n",
  1398. __func__);
  1399. break;
  1400. }
  1401. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1402. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1403. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1404. SWRS_SCP_INT_STATUS_CLEAR_1);
  1405. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1406. SWRS_SCP_INT_STATUS_CLEAR_1);
  1407. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1408. if (swr_dev->dev_num != devnum)
  1409. continue;
  1410. if (swr_dev->slave_irq) {
  1411. do {
  1412. handle_nested_irq(
  1413. irq_find_mapping(
  1414. swr_dev->slave_irq, 0));
  1415. } while (swr_dev->slave_irq_pending);
  1416. }
  1417. }
  1418. break;
  1419. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1420. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1421. __func__);
  1422. break;
  1423. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1424. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1425. if (status == swrm->slave_status) {
  1426. dev_dbg(swrm->dev,
  1427. "%s: No change in slave status: %d\n",
  1428. __func__, status);
  1429. break;
  1430. }
  1431. chg_sts = swrm_check_slave_change_status(swrm, status,
  1432. &devnum);
  1433. switch (chg_sts) {
  1434. case SWR_NOT_PRESENT:
  1435. dev_dbg(swrm->dev,
  1436. "%s: device %d got detached\n",
  1437. __func__, devnum);
  1438. break;
  1439. case SWR_ATTACHED_OK:
  1440. dev_dbg(swrm->dev,
  1441. "%s: device %d got attached\n",
  1442. __func__, devnum);
  1443. /* enable host irq from slave device*/
  1444. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1445. SWRS_SCP_INT_STATUS_CLEAR_1);
  1446. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1447. SWRS_SCP_INT_STATUS_MASK_1);
  1448. break;
  1449. case SWR_ALERT:
  1450. dev_dbg(swrm->dev,
  1451. "%s: device %d has pending interrupt\n",
  1452. __func__, devnum);
  1453. break;
  1454. }
  1455. break;
  1456. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1457. dev_err_ratelimited(swrm->dev,
  1458. "%s: SWR bus clsh detected\n",
  1459. __func__);
  1460. break;
  1461. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1462. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1463. __func__);
  1464. break;
  1465. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1466. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1467. __func__);
  1468. break;
  1469. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1470. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1471. __func__);
  1472. break;
  1473. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1474. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1475. dev_err_ratelimited(swrm->dev,
  1476. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1477. __func__, value);
  1478. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1479. break;
  1480. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1481. dev_err_ratelimited(swrm->dev,
  1482. "%s: SWR Port collision detected\n",
  1483. __func__);
  1484. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1485. swr_master_write(swrm,
  1486. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1487. break;
  1488. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1489. dev_dbg(swrm->dev,
  1490. "%s: SWR read enable valid mismatch\n",
  1491. __func__);
  1492. swrm->intr_mask &=
  1493. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1494. swr_master_write(swrm,
  1495. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1496. break;
  1497. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1498. complete(&swrm->broadcast);
  1499. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1500. __func__);
  1501. break;
  1502. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1503. break;
  1504. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1505. break;
  1506. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1507. break;
  1508. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1509. break;
  1510. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1511. if (swrm->state == SWR_MSTR_UP)
  1512. dev_dbg(swrm->dev,
  1513. "%s:SWR Master is already up\n",
  1514. __func__);
  1515. else
  1516. dev_err_ratelimited(swrm->dev,
  1517. "%s: SWR wokeup during clock stop\n",
  1518. __func__);
  1519. /* It might be possible the slave device gets reset
  1520. * and slave interrupt gets missed. So re-enable
  1521. * Host IRQ and process slave pending
  1522. * interrupts, if any.
  1523. */
  1524. swrm_enable_slave_irq(swrm);
  1525. break;
  1526. default:
  1527. dev_err_ratelimited(swrm->dev,
  1528. "%s: SWR unknown interrupt value: %d\n",
  1529. __func__, value);
  1530. ret = IRQ_NONE;
  1531. break;
  1532. }
  1533. }
  1534. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1535. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1536. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1537. intr_sts_masked = intr_sts & swrm->intr_mask;
  1538. if (intr_sts_masked) {
  1539. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1540. __func__, intr_sts_masked);
  1541. goto handle_irq;
  1542. }
  1543. mutex_lock(&swrm->reslock);
  1544. swrm_clk_request(swrm, false);
  1545. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1546. err_audio_hw_vote:
  1547. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1548. exit:
  1549. mutex_unlock(&swrm->reslock);
  1550. swrm_unlock_sleep(swrm);
  1551. return ret;
  1552. }
  1553. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1554. {
  1555. struct swr_mstr_ctrl *swrm = dev;
  1556. int ret = IRQ_HANDLED;
  1557. if (!swrm || !(swrm->dev)) {
  1558. pr_err("%s: swrm or dev is null\n", __func__);
  1559. return IRQ_NONE;
  1560. }
  1561. mutex_lock(&swrm->devlock);
  1562. if (!swrm->dev_up) {
  1563. if (swrm->wake_irq > 0)
  1564. disable_irq_nosync(swrm->wake_irq);
  1565. mutex_unlock(&swrm->devlock);
  1566. return ret;
  1567. }
  1568. mutex_unlock(&swrm->devlock);
  1569. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1570. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1571. goto exit;
  1572. }
  1573. if (swrm->wake_irq > 0)
  1574. disable_irq_nosync(swrm->wake_irq);
  1575. pm_runtime_get_sync(swrm->dev);
  1576. pm_runtime_mark_last_busy(swrm->dev);
  1577. pm_runtime_put_autosuspend(swrm->dev);
  1578. swrm_unlock_sleep(swrm);
  1579. exit:
  1580. return ret;
  1581. }
  1582. static void swrm_wakeup_work(struct work_struct *work)
  1583. {
  1584. struct swr_mstr_ctrl *swrm;
  1585. swrm = container_of(work, struct swr_mstr_ctrl,
  1586. wakeup_work);
  1587. if (!swrm || !(swrm->dev)) {
  1588. pr_err("%s: swrm or dev is null\n", __func__);
  1589. return;
  1590. }
  1591. mutex_lock(&swrm->devlock);
  1592. if (!swrm->dev_up) {
  1593. mutex_unlock(&swrm->devlock);
  1594. goto exit;
  1595. }
  1596. mutex_unlock(&swrm->devlock);
  1597. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1598. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1599. goto exit;
  1600. }
  1601. pm_runtime_get_sync(swrm->dev);
  1602. pm_runtime_mark_last_busy(swrm->dev);
  1603. pm_runtime_put_autosuspend(swrm->dev);
  1604. swrm_unlock_sleep(swrm);
  1605. exit:
  1606. pm_relax(swrm->dev);
  1607. }
  1608. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1609. {
  1610. u32 val;
  1611. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1612. val = (swrm->slave_status >> (devnum * 2));
  1613. val &= SWRM_MCP_SLV_STATUS_MASK;
  1614. return val;
  1615. }
  1616. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1617. u8 *dev_num)
  1618. {
  1619. int i;
  1620. u64 id = 0;
  1621. int ret = -EINVAL;
  1622. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1623. struct swr_device *swr_dev;
  1624. u32 num_dev = 0;
  1625. if (!swrm) {
  1626. pr_err("%s: Invalid handle to swr controller\n",
  1627. __func__);
  1628. return ret;
  1629. }
  1630. if (swrm->num_dev)
  1631. num_dev = swrm->num_dev;
  1632. else
  1633. num_dev = mstr->num_dev;
  1634. mutex_lock(&swrm->devlock);
  1635. if (!swrm->dev_up) {
  1636. mutex_unlock(&swrm->devlock);
  1637. return ret;
  1638. }
  1639. mutex_unlock(&swrm->devlock);
  1640. pm_runtime_get_sync(swrm->dev);
  1641. for (i = 1; i < (num_dev + 1); i++) {
  1642. id = ((u64)(swr_master_read(swrm,
  1643. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1644. id |= swr_master_read(swrm,
  1645. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1646. /*
  1647. * As pm_runtime_get_sync() brings all slaves out of reset
  1648. * update logical device number for all slaves.
  1649. */
  1650. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1651. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1652. u32 status = swrm_get_device_status(swrm, i);
  1653. if ((status == 0x01) || (status == 0x02)) {
  1654. swr_dev->dev_num = i;
  1655. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1656. *dev_num = i;
  1657. ret = 0;
  1658. }
  1659. dev_dbg(swrm->dev,
  1660. "%s: devnum %d is assigned for dev addr %lx\n",
  1661. __func__, i, swr_dev->addr);
  1662. }
  1663. }
  1664. }
  1665. }
  1666. if (ret)
  1667. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1668. __func__, dev_id);
  1669. pm_runtime_mark_last_busy(swrm->dev);
  1670. pm_runtime_put_autosuspend(swrm->dev);
  1671. return ret;
  1672. }
  1673. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1674. {
  1675. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1676. if (!swrm) {
  1677. pr_err("%s: Invalid handle to swr controller\n",
  1678. __func__);
  1679. return;
  1680. }
  1681. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1682. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1683. return;
  1684. }
  1685. if (++swrm->hw_core_clk_en == 1)
  1686. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1687. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1688. __func__);
  1689. --swrm->hw_core_clk_en;
  1690. }
  1691. if ( ++swrm->aud_core_clk_en == 1)
  1692. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1693. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1694. __func__);
  1695. --swrm->aud_core_clk_en;
  1696. }
  1697. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1698. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1699. pm_runtime_get_sync(swrm->dev);
  1700. }
  1701. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1702. {
  1703. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1704. if (!swrm) {
  1705. pr_err("%s: Invalid handle to swr controller\n",
  1706. __func__);
  1707. return;
  1708. }
  1709. pm_runtime_mark_last_busy(swrm->dev);
  1710. pm_runtime_put_autosuspend(swrm->dev);
  1711. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1712. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1713. --swrm->aud_core_clk_en;
  1714. if (swrm->aud_core_clk_en < 0)
  1715. swrm->aud_core_clk_en = 0;
  1716. else if (swrm->aud_core_clk_en == 0)
  1717. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1718. --swrm->hw_core_clk_en;
  1719. if (swrm->hw_core_clk_en < 0)
  1720. swrm->hw_core_clk_en = 0;
  1721. else if (swrm->hw_core_clk_en == 0)
  1722. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1723. swrm_unlock_sleep(swrm);
  1724. }
  1725. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1726. {
  1727. int ret = 0;
  1728. u32 val;
  1729. u8 row_ctrl = SWR_ROW_50;
  1730. u8 col_ctrl = SWR_MIN_COL;
  1731. u8 ssp_period = 1;
  1732. u8 retry_cmd_num = 3;
  1733. u32 reg[SWRM_MAX_INIT_REG];
  1734. u32 value[SWRM_MAX_INIT_REG];
  1735. int len = 0;
  1736. /* Clear Rows and Cols */
  1737. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1738. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1739. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1740. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1741. value[len++] = val;
  1742. /* Set Auto enumeration flag */
  1743. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1744. value[len++] = 1;
  1745. /* Configure No pings */
  1746. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1747. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1748. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1749. reg[len] = SWRM_MCP_CFG_ADDR;
  1750. value[len++] = val;
  1751. /* Configure number of retries of a read/write cmd */
  1752. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1753. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1754. value[len++] = val;
  1755. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1756. value[len++] = 0x2;
  1757. /* Set IRQ to PULSE */
  1758. reg[len] = SWRM_COMP_CFG_ADDR;
  1759. value[len++] = 0x02;
  1760. reg[len] = SWRM_COMP_CFG_ADDR;
  1761. value[len++] = 0x03;
  1762. reg[len] = SWRM_INTERRUPT_CLEAR;
  1763. value[len++] = 0xFFFFFFFF;
  1764. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1765. /* Mask soundwire interrupts */
  1766. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1767. value[len++] = swrm->intr_mask;
  1768. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1769. value[len++] = swrm->intr_mask;
  1770. swr_master_bulk_write(swrm, reg, value, len);
  1771. /*
  1772. * For SWR master version 1.5.1, continue
  1773. * execute on command ignore.
  1774. */
  1775. if (swrm->version == SWRM_VERSION_1_5_1)
  1776. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1777. (swr_master_read(swrm,
  1778. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1779. return ret;
  1780. }
  1781. static int swrm_event_notify(struct notifier_block *self,
  1782. unsigned long action, void *data)
  1783. {
  1784. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1785. event_notifier);
  1786. if (!swrm || !(swrm->dev)) {
  1787. pr_err("%s: swrm or dev is NULL\n", __func__);
  1788. return -EINVAL;
  1789. }
  1790. switch (action) {
  1791. case MSM_AUD_DC_EVENT:
  1792. schedule_work(&(swrm->dc_presence_work));
  1793. break;
  1794. case SWR_WAKE_IRQ_EVENT:
  1795. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1796. swrm->ipc_wakeup_triggered = true;
  1797. pm_stay_awake(swrm->dev);
  1798. schedule_work(&swrm->wakeup_work);
  1799. }
  1800. break;
  1801. default:
  1802. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1803. __func__, action);
  1804. return -EINVAL;
  1805. }
  1806. return 0;
  1807. }
  1808. static void swrm_notify_work_fn(struct work_struct *work)
  1809. {
  1810. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1811. dc_presence_work);
  1812. if (!swrm || !swrm->pdev) {
  1813. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1814. return;
  1815. }
  1816. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1817. }
  1818. static int swrm_probe(struct platform_device *pdev)
  1819. {
  1820. struct swr_mstr_ctrl *swrm;
  1821. struct swr_ctrl_platform_data *pdata;
  1822. u32 i, num_ports, port_num, port_type, ch_mask;
  1823. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1824. int ret = 0;
  1825. struct clk *lpass_core_hw_vote = NULL;
  1826. struct clk *lpass_core_audio = NULL;
  1827. /* Allocate soundwire master driver structure */
  1828. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1829. GFP_KERNEL);
  1830. if (!swrm) {
  1831. ret = -ENOMEM;
  1832. goto err_memory_fail;
  1833. }
  1834. swrm->pdev = pdev;
  1835. swrm->dev = &pdev->dev;
  1836. platform_set_drvdata(pdev, swrm);
  1837. swr_set_ctrl_data(&swrm->master, swrm);
  1838. pdata = dev_get_platdata(&pdev->dev);
  1839. if (!pdata) {
  1840. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1841. __func__);
  1842. ret = -EINVAL;
  1843. goto err_pdata_fail;
  1844. }
  1845. swrm->handle = (void *)pdata->handle;
  1846. if (!swrm->handle) {
  1847. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1848. __func__);
  1849. ret = -EINVAL;
  1850. goto err_pdata_fail;
  1851. }
  1852. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1853. &swrm->master_id);
  1854. if (ret) {
  1855. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1856. goto err_pdata_fail;
  1857. }
  1858. if (!(of_property_read_u32(pdev->dev.of_node,
  1859. "swrm-io-base", &swrm->swrm_base_reg)))
  1860. ret = of_property_read_u32(pdev->dev.of_node,
  1861. "swrm-io-base", &swrm->swrm_base_reg);
  1862. if (!swrm->swrm_base_reg) {
  1863. swrm->read = pdata->read;
  1864. if (!swrm->read) {
  1865. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1866. __func__);
  1867. ret = -EINVAL;
  1868. goto err_pdata_fail;
  1869. }
  1870. swrm->write = pdata->write;
  1871. if (!swrm->write) {
  1872. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1873. __func__);
  1874. ret = -EINVAL;
  1875. goto err_pdata_fail;
  1876. }
  1877. swrm->bulk_write = pdata->bulk_write;
  1878. if (!swrm->bulk_write) {
  1879. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1880. __func__);
  1881. ret = -EINVAL;
  1882. goto err_pdata_fail;
  1883. }
  1884. } else {
  1885. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1886. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1887. }
  1888. swrm->clk = pdata->clk;
  1889. if (!swrm->clk) {
  1890. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1891. __func__);
  1892. ret = -EINVAL;
  1893. goto err_pdata_fail;
  1894. }
  1895. if (of_property_read_u32(pdev->dev.of_node,
  1896. "qcom,swr-clock-stop-mode0",
  1897. &swrm->clk_stop_mode0_supp)) {
  1898. swrm->clk_stop_mode0_supp = FALSE;
  1899. }
  1900. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1901. &swrm->num_dev);
  1902. if (ret) {
  1903. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1904. __func__, "qcom,swr-num-dev");
  1905. } else {
  1906. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1907. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1908. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1909. ret = -EINVAL;
  1910. goto err_pdata_fail;
  1911. }
  1912. }
  1913. /* Parse soundwire port mapping */
  1914. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1915. &num_ports);
  1916. if (ret) {
  1917. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1918. goto err_pdata_fail;
  1919. }
  1920. swrm->num_ports = num_ports;
  1921. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1922. &map_size)) {
  1923. dev_err(swrm->dev, "missing port mapping\n");
  1924. goto err_pdata_fail;
  1925. }
  1926. map_length = map_size / (3 * sizeof(u32));
  1927. if (num_ports > SWR_MSTR_PORT_LEN) {
  1928. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1929. __func__);
  1930. ret = -EINVAL;
  1931. goto err_pdata_fail;
  1932. }
  1933. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1934. if (!temp) {
  1935. ret = -ENOMEM;
  1936. goto err_pdata_fail;
  1937. }
  1938. ret = of_property_read_u32_array(pdev->dev.of_node,
  1939. "qcom,swr-port-mapping", temp, 3 * map_length);
  1940. if (ret) {
  1941. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1942. __func__);
  1943. goto err_pdata_fail;
  1944. }
  1945. for (i = 0; i < map_length; i++) {
  1946. port_num = temp[3 * i];
  1947. port_type = temp[3 * i + 1];
  1948. ch_mask = temp[3 * i + 2];
  1949. if (port_num != old_port_num)
  1950. ch_iter = 0;
  1951. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1952. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1953. old_port_num = port_num;
  1954. }
  1955. devm_kfree(&pdev->dev, temp);
  1956. swrm->reg_irq = pdata->reg_irq;
  1957. swrm->master.read = swrm_read;
  1958. swrm->master.write = swrm_write;
  1959. swrm->master.bulk_write = swrm_bulk_write;
  1960. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1961. swrm->master.connect_port = swrm_connect_port;
  1962. swrm->master.disconnect_port = swrm_disconnect_port;
  1963. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1964. swrm->master.remove_from_group = swrm_remove_from_group;
  1965. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1966. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1967. swrm->master.dev.parent = &pdev->dev;
  1968. swrm->master.dev.of_node = pdev->dev.of_node;
  1969. swrm->master.num_port = 0;
  1970. swrm->rcmd_id = 0;
  1971. swrm->wcmd_id = 0;
  1972. swrm->slave_status = 0;
  1973. swrm->num_rx_chs = 0;
  1974. swrm->clk_ref_count = 0;
  1975. swrm->swr_irq_wakeup_capable = 0;
  1976. swrm->mclk_freq = MCLK_FREQ;
  1977. swrm->dev_up = true;
  1978. swrm->state = SWR_MSTR_UP;
  1979. swrm->ipc_wakeup = false;
  1980. swrm->ipc_wakeup_triggered = false;
  1981. init_completion(&swrm->reset);
  1982. init_completion(&swrm->broadcast);
  1983. init_completion(&swrm->clk_off_complete);
  1984. mutex_init(&swrm->mlock);
  1985. mutex_init(&swrm->reslock);
  1986. mutex_init(&swrm->force_down_lock);
  1987. mutex_init(&swrm->iolock);
  1988. mutex_init(&swrm->clklock);
  1989. mutex_init(&swrm->devlock);
  1990. mutex_init(&swrm->pm_lock);
  1991. swrm->wlock_holders = 0;
  1992. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1993. init_waitqueue_head(&swrm->pm_wq);
  1994. pm_qos_add_request(&swrm->pm_qos_req,
  1995. PM_QOS_CPU_DMA_LATENCY,
  1996. PM_QOS_DEFAULT_VALUE);
  1997. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1998. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1999. /* Register LPASS core hw vote */
  2000. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2001. if (IS_ERR(lpass_core_hw_vote)) {
  2002. ret = PTR_ERR(lpass_core_hw_vote);
  2003. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2004. __func__, "lpass_core_hw_vote", ret);
  2005. lpass_core_hw_vote = NULL;
  2006. ret = 0;
  2007. }
  2008. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2009. /* Register LPASS audio core vote */
  2010. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2011. if (IS_ERR(lpass_core_audio)) {
  2012. ret = PTR_ERR(lpass_core_audio);
  2013. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2014. __func__, "lpass_core_audio", ret);
  2015. lpass_core_audio = NULL;
  2016. ret = 0;
  2017. }
  2018. swrm->lpass_core_audio = lpass_core_audio;
  2019. if (swrm->reg_irq) {
  2020. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2021. SWR_IRQ_REGISTER);
  2022. if (ret) {
  2023. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2024. __func__, ret);
  2025. goto err_irq_fail;
  2026. }
  2027. } else {
  2028. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2029. if (swrm->irq < 0) {
  2030. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2031. __func__, swrm->irq);
  2032. goto err_irq_fail;
  2033. }
  2034. ret = request_threaded_irq(swrm->irq, NULL,
  2035. swr_mstr_interrupt_v2,
  2036. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2037. "swr_master_irq", swrm);
  2038. if (ret) {
  2039. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2040. __func__, ret);
  2041. goto err_irq_fail;
  2042. }
  2043. }
  2044. /* Make inband tx interrupts as wakeup capable for slave irq */
  2045. ret = of_property_read_u32(pdev->dev.of_node,
  2046. "qcom,swr-mstr-irq-wakeup-capable",
  2047. &swrm->swr_irq_wakeup_capable);
  2048. if (ret)
  2049. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2050. __func__);
  2051. if (swrm->swr_irq_wakeup_capable)
  2052. irq_set_irq_wake(swrm->irq, 1);
  2053. ret = swr_register_master(&swrm->master);
  2054. if (ret) {
  2055. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2056. goto err_mstr_fail;
  2057. }
  2058. /* Add devices registered with board-info as the
  2059. * controller will be up now
  2060. */
  2061. swr_master_add_boarddevices(&swrm->master);
  2062. mutex_lock(&swrm->mlock);
  2063. swrm_clk_request(swrm, true);
  2064. ret = swrm_master_init(swrm);
  2065. if (ret < 0) {
  2066. dev_err(&pdev->dev,
  2067. "%s: Error in master Initialization , err %d\n",
  2068. __func__, ret);
  2069. mutex_unlock(&swrm->mlock);
  2070. goto err_mstr_fail;
  2071. }
  2072. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2073. mutex_unlock(&swrm->mlock);
  2074. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2075. if (pdev->dev.of_node)
  2076. of_register_swr_devices(&swrm->master);
  2077. dbgswrm = swrm;
  2078. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2079. if (!IS_ERR(debugfs_swrm_dent)) {
  2080. debugfs_peek = debugfs_create_file("swrm_peek",
  2081. S_IFREG | 0444, debugfs_swrm_dent,
  2082. (void *) "swrm_peek", &swrm_debug_ops);
  2083. debugfs_poke = debugfs_create_file("swrm_poke",
  2084. S_IFREG | 0444, debugfs_swrm_dent,
  2085. (void *) "swrm_poke", &swrm_debug_ops);
  2086. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2087. S_IFREG | 0444, debugfs_swrm_dent,
  2088. (void *) "swrm_reg_dump",
  2089. &swrm_debug_ops);
  2090. }
  2091. ret = device_init_wakeup(swrm->dev, true);
  2092. if (ret) {
  2093. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2094. goto err_irq_wakeup_fail;
  2095. }
  2096. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2097. pm_runtime_use_autosuspend(&pdev->dev);
  2098. pm_runtime_set_active(&pdev->dev);
  2099. pm_runtime_enable(&pdev->dev);
  2100. pm_runtime_mark_last_busy(&pdev->dev);
  2101. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2102. swrm->event_notifier.notifier_call = swrm_event_notify;
  2103. msm_aud_evt_register_client(&swrm->event_notifier);
  2104. return 0;
  2105. err_irq_wakeup_fail:
  2106. device_init_wakeup(swrm->dev, false);
  2107. err_mstr_fail:
  2108. if (swrm->reg_irq)
  2109. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2110. swrm, SWR_IRQ_FREE);
  2111. else if (swrm->irq)
  2112. free_irq(swrm->irq, swrm);
  2113. err_irq_fail:
  2114. mutex_destroy(&swrm->mlock);
  2115. mutex_destroy(&swrm->reslock);
  2116. mutex_destroy(&swrm->force_down_lock);
  2117. mutex_destroy(&swrm->iolock);
  2118. mutex_destroy(&swrm->clklock);
  2119. mutex_destroy(&swrm->pm_lock);
  2120. pm_qos_remove_request(&swrm->pm_qos_req);
  2121. err_pdata_fail:
  2122. err_memory_fail:
  2123. return ret;
  2124. }
  2125. static int swrm_remove(struct platform_device *pdev)
  2126. {
  2127. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2128. if (swrm->reg_irq)
  2129. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2130. swrm, SWR_IRQ_FREE);
  2131. else if (swrm->irq)
  2132. free_irq(swrm->irq, swrm);
  2133. else if (swrm->wake_irq > 0)
  2134. free_irq(swrm->wake_irq, swrm);
  2135. if (swrm->swr_irq_wakeup_capable)
  2136. irq_set_irq_wake(swrm->irq, 0);
  2137. cancel_work_sync(&swrm->wakeup_work);
  2138. pm_runtime_disable(&pdev->dev);
  2139. pm_runtime_set_suspended(&pdev->dev);
  2140. swr_unregister_master(&swrm->master);
  2141. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2142. device_init_wakeup(swrm->dev, false);
  2143. mutex_destroy(&swrm->mlock);
  2144. mutex_destroy(&swrm->reslock);
  2145. mutex_destroy(&swrm->iolock);
  2146. mutex_destroy(&swrm->clklock);
  2147. mutex_destroy(&swrm->force_down_lock);
  2148. mutex_destroy(&swrm->pm_lock);
  2149. pm_qos_remove_request(&swrm->pm_qos_req);
  2150. devm_kfree(&pdev->dev, swrm);
  2151. return 0;
  2152. }
  2153. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2154. {
  2155. u32 val;
  2156. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2157. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2158. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2159. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2160. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2161. return 0;
  2162. }
  2163. #ifdef CONFIG_PM
  2164. static int swrm_runtime_resume(struct device *dev)
  2165. {
  2166. struct platform_device *pdev = to_platform_device(dev);
  2167. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2168. int ret = 0;
  2169. bool hw_core_err = false;
  2170. bool aud_core_err = false;
  2171. struct swr_master *mstr = &swrm->master;
  2172. struct swr_device *swr_dev;
  2173. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2174. __func__, swrm->state);
  2175. mutex_lock(&swrm->reslock);
  2176. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2177. dev_err(dev, "%s:lpass core hw enable failed\n",
  2178. __func__);
  2179. hw_core_err = true;
  2180. }
  2181. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2182. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2183. __func__);
  2184. aud_core_err = true;
  2185. }
  2186. if ((swrm->state == SWR_MSTR_DOWN) ||
  2187. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2188. if (swrm->clk_stop_mode0_supp) {
  2189. if (swrm->ipc_wakeup)
  2190. msm_aud_evt_blocking_notifier_call_chain(
  2191. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2192. }
  2193. if (swrm_clk_request(swrm, true)) {
  2194. /*
  2195. * Set autosuspend timer to 1 for
  2196. * master to enter into suspend.
  2197. */
  2198. auto_suspend_timer = 1;
  2199. goto exit;
  2200. }
  2201. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2202. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2203. ret = swr_device_up(swr_dev);
  2204. if (ret == -ENODEV) {
  2205. dev_dbg(dev,
  2206. "%s slave device up not implemented\n",
  2207. __func__);
  2208. ret = 0;
  2209. } else if (ret) {
  2210. dev_err(dev,
  2211. "%s: failed to wakeup swr dev %d\n",
  2212. __func__, swr_dev->dev_num);
  2213. swrm_clk_request(swrm, false);
  2214. goto exit;
  2215. }
  2216. }
  2217. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2218. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2219. swrm_master_init(swrm);
  2220. /* wait for hw enumeration to complete */
  2221. usleep_range(100, 105);
  2222. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2223. SWRS_SCP_INT_STATUS_MASK_1);
  2224. if (swrm->state == SWR_MSTR_SSR) {
  2225. mutex_unlock(&swrm->reslock);
  2226. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2227. mutex_lock(&swrm->reslock);
  2228. }
  2229. } else {
  2230. /*wake up from clock stop*/
  2231. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2232. usleep_range(100, 105);
  2233. }
  2234. swrm->state = SWR_MSTR_UP;
  2235. }
  2236. exit:
  2237. if (!aud_core_err)
  2238. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2239. if (!hw_core_err)
  2240. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2241. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2242. auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  2243. mutex_unlock(&swrm->reslock);
  2244. return ret;
  2245. }
  2246. static int swrm_runtime_suspend(struct device *dev)
  2247. {
  2248. struct platform_device *pdev = to_platform_device(dev);
  2249. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2250. int ret = 0;
  2251. bool hw_core_err = false;
  2252. bool aud_core_err = false;
  2253. struct swr_master *mstr = &swrm->master;
  2254. struct swr_device *swr_dev;
  2255. int current_state = 0;
  2256. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2257. __func__, swrm->state);
  2258. mutex_lock(&swrm->reslock);
  2259. mutex_lock(&swrm->force_down_lock);
  2260. current_state = swrm->state;
  2261. mutex_unlock(&swrm->force_down_lock);
  2262. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2263. dev_err(dev, "%s:lpass core hw enable failed\n",
  2264. __func__);
  2265. hw_core_err = true;
  2266. }
  2267. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2268. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2269. __func__);
  2270. aud_core_err = true;
  2271. }
  2272. if ((current_state == SWR_MSTR_UP) ||
  2273. (current_state == SWR_MSTR_SSR)) {
  2274. if ((current_state != SWR_MSTR_SSR) &&
  2275. swrm_is_port_en(&swrm->master)) {
  2276. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2277. ret = -EBUSY;
  2278. goto exit;
  2279. }
  2280. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2281. mutex_unlock(&swrm->reslock);
  2282. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2283. mutex_lock(&swrm->reslock);
  2284. swrm_clk_pause(swrm);
  2285. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2286. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2287. ret = swr_device_down(swr_dev);
  2288. if (ret == -ENODEV) {
  2289. dev_dbg_ratelimited(dev,
  2290. "%s slave device down not implemented\n",
  2291. __func__);
  2292. ret = 0;
  2293. } else if (ret) {
  2294. dev_err(dev,
  2295. "%s: failed to shutdown swr dev %d\n",
  2296. __func__, swr_dev->dev_num);
  2297. goto exit;
  2298. }
  2299. }
  2300. } else {
  2301. mutex_unlock(&swrm->reslock);
  2302. /* clock stop sequence */
  2303. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2304. SWRS_SCP_CONTROL);
  2305. mutex_lock(&swrm->reslock);
  2306. usleep_range(100, 105);
  2307. }
  2308. swrm_clk_request(swrm, false);
  2309. if (swrm->clk_stop_mode0_supp) {
  2310. if (swrm->wake_irq > 0) {
  2311. enable_irq(swrm->wake_irq);
  2312. } else if (swrm->ipc_wakeup) {
  2313. msm_aud_evt_blocking_notifier_call_chain(
  2314. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2315. swrm->ipc_wakeup_triggered = false;
  2316. }
  2317. }
  2318. }
  2319. /* Retain SSR state until resume */
  2320. if (current_state != SWR_MSTR_SSR)
  2321. swrm->state = SWR_MSTR_DOWN;
  2322. exit:
  2323. if (!aud_core_err)
  2324. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2325. if (!hw_core_err)
  2326. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2327. mutex_unlock(&swrm->reslock);
  2328. return ret;
  2329. }
  2330. #endif /* CONFIG_PM */
  2331. static int swrm_device_suspend(struct device *dev)
  2332. {
  2333. struct platform_device *pdev = to_platform_device(dev);
  2334. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2335. int ret = 0;
  2336. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2337. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2338. ret = swrm_runtime_suspend(dev);
  2339. if (!ret) {
  2340. pm_runtime_disable(dev);
  2341. pm_runtime_set_suspended(dev);
  2342. pm_runtime_enable(dev);
  2343. }
  2344. }
  2345. return 0;
  2346. }
  2347. static int swrm_device_down(struct device *dev)
  2348. {
  2349. struct platform_device *pdev = to_platform_device(dev);
  2350. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2351. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2352. mutex_lock(&swrm->force_down_lock);
  2353. swrm->state = SWR_MSTR_SSR;
  2354. mutex_unlock(&swrm->force_down_lock);
  2355. swrm_device_suspend(dev);
  2356. return 0;
  2357. }
  2358. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2359. {
  2360. int ret = 0;
  2361. int irq, dir_apps_irq;
  2362. if (!swrm->ipc_wakeup) {
  2363. irq = of_get_named_gpio(swrm->dev->of_node,
  2364. "qcom,swr-wakeup-irq", 0);
  2365. if (gpio_is_valid(irq)) {
  2366. swrm->wake_irq = gpio_to_irq(irq);
  2367. if (swrm->wake_irq < 0) {
  2368. dev_err(swrm->dev,
  2369. "Unable to configure irq\n");
  2370. return swrm->wake_irq;
  2371. }
  2372. } else {
  2373. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2374. "swr_wake_irq");
  2375. if (dir_apps_irq < 0) {
  2376. dev_err(swrm->dev,
  2377. "TLMM connect gpio not found\n");
  2378. return -EINVAL;
  2379. }
  2380. swrm->wake_irq = dir_apps_irq;
  2381. }
  2382. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2383. swrm_wakeup_interrupt,
  2384. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2385. "swr_wake_irq", swrm);
  2386. if (ret) {
  2387. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2388. __func__, ret);
  2389. return -EINVAL;
  2390. }
  2391. irq_set_irq_wake(swrm->wake_irq, 1);
  2392. }
  2393. return ret;
  2394. }
  2395. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2396. u32 uc, u32 size)
  2397. {
  2398. if (!swrm->port_param) {
  2399. swrm->port_param = devm_kzalloc(dev,
  2400. sizeof(swrm->port_param) * SWR_UC_MAX,
  2401. GFP_KERNEL);
  2402. if (!swrm->port_param)
  2403. return -ENOMEM;
  2404. }
  2405. if (!swrm->port_param[uc]) {
  2406. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2407. sizeof(struct port_params),
  2408. GFP_KERNEL);
  2409. if (!swrm->port_param[uc])
  2410. return -ENOMEM;
  2411. } else {
  2412. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2413. __func__);
  2414. }
  2415. return 0;
  2416. }
  2417. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2418. struct swrm_port_config *port_cfg,
  2419. u32 size)
  2420. {
  2421. int idx;
  2422. struct port_params *params;
  2423. int uc = port_cfg->uc;
  2424. int ret = 0;
  2425. for (idx = 0; idx < size; idx++) {
  2426. params = &((struct port_params *)port_cfg->params)[idx];
  2427. if (!params) {
  2428. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2429. ret = -EINVAL;
  2430. break;
  2431. }
  2432. memcpy(&swrm->port_param[uc][idx], params,
  2433. sizeof(struct port_params));
  2434. }
  2435. return ret;
  2436. }
  2437. /**
  2438. * swrm_wcd_notify - parent device can notify to soundwire master through
  2439. * this function
  2440. * @pdev: pointer to platform device structure
  2441. * @id: command id from parent to the soundwire master
  2442. * @data: data from parent device to soundwire master
  2443. */
  2444. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2445. {
  2446. struct swr_mstr_ctrl *swrm;
  2447. int ret = 0;
  2448. struct swr_master *mstr;
  2449. struct swr_device *swr_dev;
  2450. struct swrm_port_config *port_cfg;
  2451. if (!pdev) {
  2452. pr_err("%s: pdev is NULL\n", __func__);
  2453. return -EINVAL;
  2454. }
  2455. swrm = platform_get_drvdata(pdev);
  2456. if (!swrm) {
  2457. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2458. return -EINVAL;
  2459. }
  2460. mstr = &swrm->master;
  2461. switch (id) {
  2462. case SWR_REQ_CLK_SWITCH:
  2463. /* This will put soundwire in clock stop mode and disable the
  2464. * clocks, if there is no active usecase running, so that the
  2465. * next activity on soundwire will request clock from new clock
  2466. * source.
  2467. */
  2468. mutex_lock(&swrm->mlock);
  2469. if (swrm->state == SWR_MSTR_UP)
  2470. swrm_device_suspend(&pdev->dev);
  2471. mutex_unlock(&swrm->mlock);
  2472. break;
  2473. case SWR_CLK_FREQ:
  2474. if (!data) {
  2475. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2476. ret = -EINVAL;
  2477. } else {
  2478. mutex_lock(&swrm->mlock);
  2479. if (swrm->mclk_freq != *(int *)data) {
  2480. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  2481. if (swrm->state == SWR_MSTR_DOWN)
  2482. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2483. __func__, swrm->state);
  2484. else
  2485. swrm_device_suspend(&pdev->dev);
  2486. }
  2487. swrm->mclk_freq = *(int *)data;
  2488. mutex_unlock(&swrm->mlock);
  2489. }
  2490. break;
  2491. case SWR_DEVICE_SSR_DOWN:
  2492. mutex_lock(&swrm->devlock);
  2493. swrm->dev_up = false;
  2494. mutex_unlock(&swrm->devlock);
  2495. mutex_lock(&swrm->reslock);
  2496. swrm->state = SWR_MSTR_SSR;
  2497. mutex_unlock(&swrm->reslock);
  2498. break;
  2499. case SWR_DEVICE_SSR_UP:
  2500. /* wait for clk voting to be zero */
  2501. reinit_completion(&swrm->clk_off_complete);
  2502. if (swrm->clk_ref_count &&
  2503. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2504. msecs_to_jiffies(500)))
  2505. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2506. __func__);
  2507. mutex_lock(&swrm->devlock);
  2508. swrm->dev_up = true;
  2509. mutex_unlock(&swrm->devlock);
  2510. break;
  2511. case SWR_DEVICE_DOWN:
  2512. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2513. mutex_lock(&swrm->mlock);
  2514. if (swrm->state == SWR_MSTR_DOWN)
  2515. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2516. __func__, swrm->state);
  2517. else
  2518. swrm_device_down(&pdev->dev);
  2519. mutex_unlock(&swrm->mlock);
  2520. break;
  2521. case SWR_DEVICE_UP:
  2522. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2523. mutex_lock(&swrm->devlock);
  2524. if (!swrm->dev_up) {
  2525. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2526. mutex_unlock(&swrm->devlock);
  2527. return -EBUSY;
  2528. }
  2529. mutex_unlock(&swrm->devlock);
  2530. mutex_lock(&swrm->mlock);
  2531. pm_runtime_mark_last_busy(&pdev->dev);
  2532. pm_runtime_get_sync(&pdev->dev);
  2533. mutex_lock(&swrm->reslock);
  2534. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2535. ret = swr_reset_device(swr_dev);
  2536. if (ret) {
  2537. dev_err(swrm->dev,
  2538. "%s: failed to reset swr device %d\n",
  2539. __func__, swr_dev->dev_num);
  2540. swrm_clk_request(swrm, false);
  2541. }
  2542. }
  2543. pm_runtime_mark_last_busy(&pdev->dev);
  2544. pm_runtime_put_autosuspend(&pdev->dev);
  2545. mutex_unlock(&swrm->reslock);
  2546. mutex_unlock(&swrm->mlock);
  2547. break;
  2548. case SWR_SET_NUM_RX_CH:
  2549. if (!data) {
  2550. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2551. ret = -EINVAL;
  2552. } else {
  2553. mutex_lock(&swrm->mlock);
  2554. swrm->num_rx_chs = *(int *)data;
  2555. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2556. list_for_each_entry(swr_dev, &mstr->devices,
  2557. dev_list) {
  2558. ret = swr_set_device_group(swr_dev,
  2559. SWR_BROADCAST);
  2560. if (ret)
  2561. dev_err(swrm->dev,
  2562. "%s: set num ch failed\n",
  2563. __func__);
  2564. }
  2565. } else {
  2566. list_for_each_entry(swr_dev, &mstr->devices,
  2567. dev_list) {
  2568. ret = swr_set_device_group(swr_dev,
  2569. SWR_GROUP_NONE);
  2570. if (ret)
  2571. dev_err(swrm->dev,
  2572. "%s: set num ch failed\n",
  2573. __func__);
  2574. }
  2575. }
  2576. mutex_unlock(&swrm->mlock);
  2577. }
  2578. break;
  2579. case SWR_REGISTER_WAKE_IRQ:
  2580. if (!data) {
  2581. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2582. __func__);
  2583. ret = -EINVAL;
  2584. } else {
  2585. mutex_lock(&swrm->mlock);
  2586. swrm->ipc_wakeup = *(u32 *)data;
  2587. ret = swrm_register_wake_irq(swrm);
  2588. if (ret)
  2589. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2590. __func__);
  2591. mutex_unlock(&swrm->mlock);
  2592. }
  2593. break;
  2594. case SWR_SET_PORT_MAP:
  2595. if (!data) {
  2596. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2597. __func__, id);
  2598. ret = -EINVAL;
  2599. } else {
  2600. mutex_lock(&swrm->mlock);
  2601. port_cfg = (struct swrm_port_config *)data;
  2602. if (!port_cfg->size) {
  2603. ret = -EINVAL;
  2604. goto done;
  2605. }
  2606. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2607. port_cfg->uc, port_cfg->size);
  2608. if (!ret)
  2609. swrm_copy_port_config(swrm, port_cfg,
  2610. port_cfg->size);
  2611. done:
  2612. mutex_unlock(&swrm->mlock);
  2613. }
  2614. break;
  2615. default:
  2616. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2617. __func__, id);
  2618. break;
  2619. }
  2620. return ret;
  2621. }
  2622. EXPORT_SYMBOL(swrm_wcd_notify);
  2623. /*
  2624. * swrm_pm_cmpxchg:
  2625. * Check old state and exchange with pm new state
  2626. * if old state matches with current state
  2627. *
  2628. * @swrm: pointer to wcd core resource
  2629. * @o: pm old state
  2630. * @n: pm new state
  2631. *
  2632. * Returns old state
  2633. */
  2634. static enum swrm_pm_state swrm_pm_cmpxchg(
  2635. struct swr_mstr_ctrl *swrm,
  2636. enum swrm_pm_state o,
  2637. enum swrm_pm_state n)
  2638. {
  2639. enum swrm_pm_state old;
  2640. if (!swrm)
  2641. return o;
  2642. mutex_lock(&swrm->pm_lock);
  2643. old = swrm->pm_state;
  2644. if (old == o)
  2645. swrm->pm_state = n;
  2646. mutex_unlock(&swrm->pm_lock);
  2647. return old;
  2648. }
  2649. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2650. {
  2651. enum swrm_pm_state os;
  2652. /*
  2653. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2654. * and slave wake up requests..
  2655. *
  2656. * If system didn't resume, we can simply return false so
  2657. * IRQ handler can return without handling IRQ.
  2658. */
  2659. mutex_lock(&swrm->pm_lock);
  2660. if (swrm->wlock_holders++ == 0) {
  2661. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2662. pm_qos_update_request(&swrm->pm_qos_req,
  2663. msm_cpuidle_get_deep_idle_latency());
  2664. pm_stay_awake(swrm->dev);
  2665. }
  2666. mutex_unlock(&swrm->pm_lock);
  2667. if (!wait_event_timeout(swrm->pm_wq,
  2668. ((os = swrm_pm_cmpxchg(swrm,
  2669. SWRM_PM_SLEEPABLE,
  2670. SWRM_PM_AWAKE)) ==
  2671. SWRM_PM_SLEEPABLE ||
  2672. (os == SWRM_PM_AWAKE)),
  2673. msecs_to_jiffies(
  2674. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2675. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2676. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2677. swrm->wlock_holders);
  2678. swrm_unlock_sleep(swrm);
  2679. return false;
  2680. }
  2681. wake_up_all(&swrm->pm_wq);
  2682. return true;
  2683. }
  2684. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2685. {
  2686. mutex_lock(&swrm->pm_lock);
  2687. if (--swrm->wlock_holders == 0) {
  2688. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2689. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2690. /*
  2691. * if swrm_lock_sleep failed, pm_state would be still
  2692. * swrm_PM_ASLEEP, don't overwrite
  2693. */
  2694. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2695. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2696. pm_qos_update_request(&swrm->pm_qos_req,
  2697. PM_QOS_DEFAULT_VALUE);
  2698. pm_relax(swrm->dev);
  2699. }
  2700. mutex_unlock(&swrm->pm_lock);
  2701. wake_up_all(&swrm->pm_wq);
  2702. }
  2703. #ifdef CONFIG_PM_SLEEP
  2704. static int swrm_suspend(struct device *dev)
  2705. {
  2706. int ret = -EBUSY;
  2707. struct platform_device *pdev = to_platform_device(dev);
  2708. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2709. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2710. mutex_lock(&swrm->pm_lock);
  2711. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2712. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2713. __func__, swrm->pm_state,
  2714. swrm->wlock_holders);
  2715. swrm->pm_state = SWRM_PM_ASLEEP;
  2716. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2717. /*
  2718. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2719. * then set to SWRM_PM_ASLEEP
  2720. */
  2721. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2722. __func__, swrm->pm_state,
  2723. swrm->wlock_holders);
  2724. mutex_unlock(&swrm->pm_lock);
  2725. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2726. swrm, SWRM_PM_SLEEPABLE,
  2727. SWRM_PM_ASLEEP) ==
  2728. SWRM_PM_SLEEPABLE,
  2729. msecs_to_jiffies(
  2730. SWRM_SYS_SUSPEND_WAIT)))) {
  2731. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2732. __func__, swrm->pm_state,
  2733. swrm->wlock_holders);
  2734. return -EBUSY;
  2735. } else {
  2736. dev_dbg(swrm->dev,
  2737. "%s: done, state %d, wlock %d\n",
  2738. __func__, swrm->pm_state,
  2739. swrm->wlock_holders);
  2740. }
  2741. mutex_lock(&swrm->pm_lock);
  2742. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2743. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2744. __func__, swrm->pm_state,
  2745. swrm->wlock_holders);
  2746. }
  2747. mutex_unlock(&swrm->pm_lock);
  2748. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2749. ret = swrm_runtime_suspend(dev);
  2750. if (!ret) {
  2751. /*
  2752. * Synchronize runtime-pm and system-pm states:
  2753. * At this point, we are already suspended. If
  2754. * runtime-pm still thinks its active, then
  2755. * make sure its status is in sync with HW
  2756. * status. The three below calls let the
  2757. * runtime-pm know that we are suspended
  2758. * already without re-invoking the suspend
  2759. * callback
  2760. */
  2761. pm_runtime_disable(dev);
  2762. pm_runtime_set_suspended(dev);
  2763. pm_runtime_enable(dev);
  2764. }
  2765. }
  2766. if (ret == -EBUSY) {
  2767. /*
  2768. * There is a possibility that some audio stream is active
  2769. * during suspend. We dont want to return suspend failure in
  2770. * that case so that display and relevant components can still
  2771. * go to suspend.
  2772. * If there is some other error, then it should be passed-on
  2773. * to system level suspend
  2774. */
  2775. ret = 0;
  2776. }
  2777. return ret;
  2778. }
  2779. static int swrm_resume(struct device *dev)
  2780. {
  2781. int ret = 0;
  2782. struct platform_device *pdev = to_platform_device(dev);
  2783. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2784. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2785. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2786. ret = swrm_runtime_resume(dev);
  2787. if (!ret) {
  2788. pm_runtime_mark_last_busy(dev);
  2789. pm_request_autosuspend(dev);
  2790. }
  2791. }
  2792. mutex_lock(&swrm->pm_lock);
  2793. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2794. dev_dbg(swrm->dev,
  2795. "%s: resuming system, state %d, wlock %d\n",
  2796. __func__, swrm->pm_state,
  2797. swrm->wlock_holders);
  2798. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2799. } else {
  2800. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2801. __func__, swrm->pm_state,
  2802. swrm->wlock_holders);
  2803. }
  2804. mutex_unlock(&swrm->pm_lock);
  2805. wake_up_all(&swrm->pm_wq);
  2806. return ret;
  2807. }
  2808. #endif /* CONFIG_PM_SLEEP */
  2809. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2810. SET_SYSTEM_SLEEP_PM_OPS(
  2811. swrm_suspend,
  2812. swrm_resume
  2813. )
  2814. SET_RUNTIME_PM_OPS(
  2815. swrm_runtime_suspend,
  2816. swrm_runtime_resume,
  2817. NULL
  2818. )
  2819. };
  2820. static const struct of_device_id swrm_dt_match[] = {
  2821. {
  2822. .compatible = "qcom,swr-mstr",
  2823. },
  2824. {}
  2825. };
  2826. static struct platform_driver swr_mstr_driver = {
  2827. .probe = swrm_probe,
  2828. .remove = swrm_remove,
  2829. .driver = {
  2830. .name = SWR_WCD_NAME,
  2831. .owner = THIS_MODULE,
  2832. .pm = &swrm_dev_pm_ops,
  2833. .of_match_table = swrm_dt_match,
  2834. .suppress_bind_attrs = true,
  2835. },
  2836. };
  2837. static int __init swrm_init(void)
  2838. {
  2839. return platform_driver_register(&swr_mstr_driver);
  2840. }
  2841. module_init(swrm_init);
  2842. static void __exit swrm_exit(void)
  2843. {
  2844. platform_driver_unregister(&swr_mstr_driver);
  2845. }
  2846. module_exit(swrm_exit);
  2847. MODULE_LICENSE("GPL v2");
  2848. MODULE_DESCRIPTION("SoundWire Master Controller");
  2849. MODULE_ALIAS("platform:swr-mstr");