lahaina.c 220 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. enum {
  94. TDM_PRI = 0,
  95. TDM_SEC,
  96. TDM_TERT,
  97. TDM_QUAT,
  98. TDM_QUIN,
  99. TDM_SEN,
  100. TDM_INTERFACE_MAX,
  101. };
  102. enum {
  103. PRIM_AUX_PCM = 0,
  104. SEC_AUX_PCM,
  105. TERT_AUX_PCM,
  106. QUAT_AUX_PCM,
  107. QUIN_AUX_PCM,
  108. SEN_AUX_PCM,
  109. AUX_PCM_MAX,
  110. };
  111. enum {
  112. PRIM_MI2S = 0,
  113. SEC_MI2S,
  114. TERT_MI2S,
  115. QUAT_MI2S,
  116. QUIN_MI2S,
  117. SEN_MI2S,
  118. MI2S_MAX,
  119. };
  120. enum {
  121. WSA_CDC_DMA_RX_0 = 0,
  122. WSA_CDC_DMA_RX_1,
  123. RX_CDC_DMA_RX_0,
  124. RX_CDC_DMA_RX_1,
  125. RX_CDC_DMA_RX_2,
  126. RX_CDC_DMA_RX_3,
  127. RX_CDC_DMA_RX_5,
  128. RX_CDC_DMA_RX_6,
  129. CDC_DMA_RX_MAX,
  130. };
  131. enum {
  132. WSA_CDC_DMA_TX_0 = 0,
  133. WSA_CDC_DMA_TX_1,
  134. WSA_CDC_DMA_TX_2,
  135. TX_CDC_DMA_TX_0,
  136. TX_CDC_DMA_TX_3,
  137. TX_CDC_DMA_TX_4,
  138. VA_CDC_DMA_TX_0,
  139. VA_CDC_DMA_TX_1,
  140. VA_CDC_DMA_TX_2,
  141. CDC_DMA_TX_MAX,
  142. };
  143. enum {
  144. SLIM_RX_7 = 0,
  145. SLIM_RX_MAX,
  146. };
  147. enum {
  148. SLIM_TX_7 = 0,
  149. SLIM_TX_8,
  150. SLIM_TX_MAX,
  151. };
  152. enum {
  153. AFE_LOOPBACK_TX_IDX = 0,
  154. AFE_LOOPBACK_TX_IDX_MAX,
  155. };
  156. struct msm_asoc_mach_data {
  157. struct snd_info_entry *codec_root;
  158. int usbc_en2_gpio; /* used by gpio driver API */
  159. int lito_v2_enabled;
  160. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  161. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  162. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  163. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  164. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  165. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  166. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  167. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  168. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  169. bool is_afe_config_done;
  170. struct device_node *fsa_handle;
  171. struct clk *lpass_audio_hw_vote;
  172. int core_audio_vote_count;
  173. u32 wsa_max_devs;
  174. };
  175. struct tdm_port {
  176. u32 mode;
  177. u32 channel;
  178. };
  179. struct tdm_dev_config {
  180. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  181. };
  182. enum {
  183. EXT_DISP_RX_IDX_DP = 0,
  184. EXT_DISP_RX_IDX_DP1,
  185. EXT_DISP_RX_IDX_MAX,
  186. };
  187. struct dev_config {
  188. u32 sample_rate;
  189. u32 bit_format;
  190. u32 channels;
  191. };
  192. /* Default configuration of slimbus channels */
  193. static struct dev_config slim_rx_cfg[] = {
  194. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  195. };
  196. static struct dev_config slim_tx_cfg[] = {
  197. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  198. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  199. };
  200. /* Default configuration of external display BE */
  201. static struct dev_config ext_disp_rx_cfg[] = {
  202. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  203. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  204. };
  205. static struct dev_config usb_rx_cfg = {
  206. .sample_rate = SAMPLING_RATE_48KHZ,
  207. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  208. .channels = 2,
  209. };
  210. static struct dev_config usb_tx_cfg = {
  211. .sample_rate = SAMPLING_RATE_48KHZ,
  212. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  213. .channels = 1,
  214. };
  215. static struct dev_config proxy_rx_cfg = {
  216. .sample_rate = SAMPLING_RATE_48KHZ,
  217. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  218. .channels = 2,
  219. };
  220. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  221. {
  222. AFE_API_VERSION_I2S_CONFIG,
  223. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  224. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  225. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  226. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  227. 0,
  228. },
  229. {
  230. AFE_API_VERSION_I2S_CONFIG,
  231. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  232. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  233. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  234. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  235. 0,
  236. },
  237. {
  238. AFE_API_VERSION_I2S_CONFIG,
  239. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  240. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  241. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  242. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  243. 0,
  244. },
  245. {
  246. AFE_API_VERSION_I2S_CONFIG,
  247. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  248. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  249. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  250. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  251. 0,
  252. },
  253. {
  254. AFE_API_VERSION_I2S_CONFIG,
  255. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  256. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  257. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  258. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  259. 0,
  260. },
  261. {
  262. AFE_API_VERSION_I2S_CONFIG,
  263. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  264. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  265. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  266. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  267. 0,
  268. },
  269. };
  270. struct mi2s_conf {
  271. struct mutex lock;
  272. u32 ref_cnt;
  273. u32 msm_is_mi2s_master;
  274. };
  275. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  276. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  277. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  278. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  279. };
  280. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  281. /* Default configuration of TDM channels */
  282. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  283. { /* PRI TDM */
  284. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  285. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  286. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  292. },
  293. { /* SEC TDM */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  295. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  296. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  302. },
  303. { /* TERT TDM */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  305. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  306. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  312. },
  313. { /* QUAT TDM */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  315. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  316. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  321. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  322. },
  323. { /* QUIN TDM */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  325. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  326. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  331. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  332. },
  333. { /* SEN TDM */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  335. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  336. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  341. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  342. },
  343. };
  344. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  345. { /* PRI TDM */
  346. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  347. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  348. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  353. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  354. },
  355. { /* SEC TDM */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  357. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  358. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  363. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  364. },
  365. { /* TERT TDM */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  367. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  368. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  373. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  374. },
  375. { /* QUAT TDM */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  377. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  378. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  383. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  384. },
  385. { /* QUIN TDM */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  387. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  388. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  393. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  394. },
  395. { /* SEN TDM */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  397. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  398. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  403. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  404. },
  405. };
  406. /* Default configuration of AUX PCM channels */
  407. static struct dev_config aux_pcm_rx_cfg[] = {
  408. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  409. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  410. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  411. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  414. };
  415. static struct dev_config aux_pcm_tx_cfg[] = {
  416. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  418. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  419. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  422. };
  423. /* Default configuration of MI2S channels */
  424. static struct dev_config mi2s_rx_cfg[] = {
  425. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  426. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  427. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  428. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  431. };
  432. static struct dev_config mi2s_tx_cfg[] = {
  433. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  434. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  435. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  436. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  439. };
  440. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  441. { /* PRI TDM */
  442. { {0, 4, 0xFFFF} }, /* RX_0 */
  443. { {8, 12, 0xFFFF} }, /* RX_1 */
  444. { {16, 20, 0xFFFF} }, /* RX_2 */
  445. { {24, 28, 0xFFFF} }, /* RX_3 */
  446. { {0xFFFF} }, /* RX_4 */
  447. { {0xFFFF} }, /* RX_5 */
  448. { {0xFFFF} }, /* RX_6 */
  449. { {0xFFFF} }, /* RX_7 */
  450. },
  451. {
  452. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  453. { {8, 12, 0xFFFF} }, /* TX_1 */
  454. { {16, 20, 0xFFFF} }, /* TX_2 */
  455. { {24, 28, 0xFFFF} }, /* TX_3 */
  456. { {0xFFFF} }, /* TX_4 */
  457. { {0xFFFF} }, /* TX_5 */
  458. { {0xFFFF} }, /* TX_6 */
  459. { {0xFFFF} }, /* TX_7 */
  460. },
  461. };
  462. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  463. { /* SEC TDM */
  464. { {0, 4, 0xFFFF} }, /* RX_0 */
  465. { {8, 12, 0xFFFF} }, /* RX_1 */
  466. { {16, 20, 0xFFFF} }, /* RX_2 */
  467. { {24, 28, 0xFFFF} }, /* RX_3 */
  468. { {0xFFFF} }, /* RX_4 */
  469. { {0xFFFF} }, /* RX_5 */
  470. { {0xFFFF} }, /* RX_6 */
  471. { {0xFFFF} }, /* RX_7 */
  472. },
  473. {
  474. { {0, 4, 0xFFFF} }, /* TX_0 */
  475. { {8, 12, 0xFFFF} }, /* TX_1 */
  476. { {16, 20, 0xFFFF} }, /* TX_2 */
  477. { {24, 28, 0xFFFF} }, /* TX_3 */
  478. { {0xFFFF} }, /* TX_4 */
  479. { {0xFFFF} }, /* TX_5 */
  480. { {0xFFFF} }, /* TX_6 */
  481. { {0xFFFF} }, /* TX_7 */
  482. },
  483. };
  484. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  485. { /* TERT TDM */
  486. { {0, 4, 0xFFFF} }, /* RX_0 */
  487. { {8, 12, 0xFFFF} }, /* RX_1 */
  488. { {16, 20, 0xFFFF} }, /* RX_2 */
  489. { {24, 28, 0xFFFF} }, /* RX_3 */
  490. { {0xFFFF} }, /* RX_4 */
  491. { {0xFFFF} }, /* RX_5 */
  492. { {0xFFFF} }, /* RX_6 */
  493. { {0xFFFF} }, /* RX_7 */
  494. },
  495. {
  496. { {0, 4, 0xFFFF} }, /* TX_0 */
  497. { {8, 12, 0xFFFF} }, /* TX_1 */
  498. { {16, 20, 0xFFFF} }, /* TX_2 */
  499. { {24, 28, 0xFFFF} }, /* TX_3 */
  500. { {0xFFFF} }, /* TX_4 */
  501. { {0xFFFF} }, /* TX_5 */
  502. { {0xFFFF} }, /* TX_6 */
  503. { {0xFFFF} }, /* TX_7 */
  504. },
  505. };
  506. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  507. { /* QUAT TDM */
  508. { {0, 4, 0xFFFF} }, /* RX_0 */
  509. { {8, 12, 0xFFFF} }, /* RX_1 */
  510. { {16, 20, 0xFFFF} }, /* RX_2 */
  511. { {24, 28, 0xFFFF} }, /* RX_3 */
  512. { {0xFFFF} }, /* RX_4 */
  513. { {0xFFFF} }, /* RX_5 */
  514. { {0xFFFF} }, /* RX_6 */
  515. { {0xFFFF} }, /* RX_7 */
  516. },
  517. {
  518. { {0, 4, 0xFFFF} }, /* TX_0 */
  519. { {8, 12, 0xFFFF} }, /* TX_1 */
  520. { {16, 20, 0xFFFF} }, /* TX_2 */
  521. { {24, 28, 0xFFFF} }, /* TX_3 */
  522. { {0xFFFF} }, /* TX_4 */
  523. { {0xFFFF} }, /* TX_5 */
  524. { {0xFFFF} }, /* TX_6 */
  525. { {0xFFFF} }, /* TX_7 */
  526. },
  527. };
  528. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  529. { /* QUIN TDM */
  530. { {0, 4, 0xFFFF} }, /* RX_0 */
  531. { {8, 12, 0xFFFF} }, /* RX_1 */
  532. { {16, 20, 0xFFFF} }, /* RX_2 */
  533. { {24, 28, 0xFFFF} }, /* RX_3 */
  534. { {0xFFFF} }, /* RX_4 */
  535. { {0xFFFF} }, /* RX_5 */
  536. { {0xFFFF} }, /* RX_6 */
  537. { {0xFFFF} }, /* RX_7 */
  538. },
  539. {
  540. { {0, 4, 0xFFFF} }, /* TX_0 */
  541. { {8, 12, 0xFFFF} }, /* TX_1 */
  542. { {16, 20, 0xFFFF} }, /* TX_2 */
  543. { {24, 28, 0xFFFF} }, /* TX_3 */
  544. { {0xFFFF} }, /* TX_4 */
  545. { {0xFFFF} }, /* TX_5 */
  546. { {0xFFFF} }, /* TX_6 */
  547. { {0xFFFF} }, /* TX_7 */
  548. },
  549. };
  550. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  551. { /* SEN TDM */
  552. { {0, 4, 0xFFFF} }, /* RX_0 */
  553. { {8, 12, 0xFFFF} }, /* RX_1 */
  554. { {16, 20, 0xFFFF} }, /* RX_2 */
  555. { {24, 28, 0xFFFF} }, /* RX_3 */
  556. { {0xFFFF} }, /* RX_4 */
  557. { {0xFFFF} }, /* RX_5 */
  558. { {0xFFFF} }, /* RX_6 */
  559. { {0xFFFF} }, /* RX_7 */
  560. },
  561. {
  562. { {0, 4, 0xFFFF} }, /* TX_0 */
  563. { {8, 12, 0xFFFF} }, /* TX_1 */
  564. { {16, 20, 0xFFFF} }, /* TX_2 */
  565. { {24, 28, 0xFFFF} }, /* TX_3 */
  566. { {0xFFFF} }, /* TX_4 */
  567. { {0xFFFF} }, /* TX_5 */
  568. { {0xFFFF} }, /* TX_6 */
  569. { {0xFFFF} }, /* TX_7 */
  570. },
  571. };
  572. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  573. pri_tdm_dev_config,
  574. sec_tdm_dev_config,
  575. tert_tdm_dev_config,
  576. quat_tdm_dev_config,
  577. quin_tdm_dev_config,
  578. sen_tdm_dev_config,
  579. };
  580. /* Default configuration of Codec DMA Interface RX */
  581. static struct dev_config cdc_dma_rx_cfg[] = {
  582. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  583. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  584. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  585. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  589. [RX_CDC_DMA_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  590. };
  591. /* Default configuration of Codec DMA Interface TX */
  592. static struct dev_config cdc_dma_tx_cfg[] = {
  593. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  594. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  595. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  596. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  598. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  599. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  600. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  601. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  602. };
  603. static struct dev_config afe_loopback_tx_cfg[] = {
  604. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  605. };
  606. static int msm_vi_feed_tx_ch = 2;
  607. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  608. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  609. "S32_LE"};
  610. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  611. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  612. "Six", "Seven", "Eight"};
  613. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  614. "KHZ_16", "KHZ_22P05",
  615. "KHZ_32", "KHZ_44P1", "KHZ_48",
  616. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  617. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  618. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  619. "Five", "Six", "Seven",
  620. "Eight"};
  621. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  622. "KHZ_48", "KHZ_176P4",
  623. "KHZ_352P8"};
  624. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  625. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  626. "Five", "Six", "Seven", "Eight"};
  627. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  628. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  629. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  630. "KHZ_48", "KHZ_88P2", "KHZ_96",
  631. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  632. "KHZ_384"};
  633. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  634. "Five", "Six", "Seven",
  635. "Eight"};
  636. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  637. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  638. "Five", "Six", "Seven",
  639. "Eight"};
  640. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  641. "KHZ_16", "KHZ_22P05",
  642. "KHZ_32", "KHZ_44P1", "KHZ_48",
  643. "KHZ_88P2", "KHZ_96",
  644. "KHZ_176P4", "KHZ_192",
  645. "KHZ_352P8", "KHZ_384"};
  646. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  647. "KHZ_16", "KHZ_22P05",
  648. "KHZ_32", "KHZ_44P1", "KHZ_48",
  649. "KHZ_88P2", "KHZ_96",
  650. "KHZ_176P4", "KHZ_192"};
  651. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  652. "S24_3LE"};
  653. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  654. "KHZ_192", "KHZ_32", "KHZ_44P1",
  655. "KHZ_88P2", "KHZ_176P4"};
  656. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  657. "KHZ_44P1", "KHZ_48",
  658. "KHZ_88P2", "KHZ_96"};
  659. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  660. "KHZ_44P1", "KHZ_48",
  661. "KHZ_88P2", "KHZ_96"};
  662. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  663. "KHZ_44P1", "KHZ_48",
  664. "KHZ_88P2", "KHZ_96"};
  665. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  666. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  667. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  668. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_6_chs, cdc_dma_rx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  745. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  747. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  748. cdc_dma_sample_rate_text);
  749. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  750. cdc_dma_sample_rate_text);
  751. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  752. cdc_dma_sample_rate_text);
  753. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  754. cdc_dma_sample_rate_text);
  755. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  756. cdc_dma_sample_rate_text);
  757. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  758. cdc_dma_sample_rate_text);
  759. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  760. cdc_dma_sample_rate_text);
  761. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  762. cdc_dma_sample_rate_text);
  763. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  764. cdc_dma_sample_rate_text);
  765. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  766. cdc_dma_sample_rate_text);
  767. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  768. cdc_dma_sample_rate_text);
  769. /* WCD9380 */
  770. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  771. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  772. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  773. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  775. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_format, cdc80_bit_format_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  777. cdc80_dma_sample_rate_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  779. cdc80_dma_sample_rate_text);
  780. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  781. cdc80_dma_sample_rate_text);
  782. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  783. cdc80_dma_sample_rate_text);
  784. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  785. cdc80_dma_sample_rate_text);
  786. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_sample_rate,
  787. cdc80_dma_sample_rate_text);
  788. /* WCD9385 */
  789. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  790. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  791. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  793. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_format, bit_format_text);
  795. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  796. cdc_dma_sample_rate_text);
  797. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  798. cdc_dma_sample_rate_text);
  799. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  800. cdc_dma_sample_rate_text);
  801. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  802. cdc_dma_sample_rate_text);
  803. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  804. cdc_dma_sample_rate_text);
  805. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_sample_rate,
  806. cdc_dma_sample_rate_text);
  807. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  808. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  809. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  810. ext_disp_sample_rate_text);
  811. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  812. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  813. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  814. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  815. static bool is_initial_boot;
  816. static bool codec_reg_done;
  817. static struct snd_soc_card snd_soc_card_lahaina_msm;
  818. static int dmic_0_1_gpio_cnt;
  819. static int dmic_2_3_gpio_cnt;
  820. static int dmic_4_5_gpio_cnt;
  821. static void *def_wcd_mbhc_cal(void);
  822. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  823. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  824. /*
  825. * Need to report LINEIN
  826. * if R/L channel impedance is larger than 5K ohm
  827. */
  828. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  829. .read_fw_bin = false,
  830. .calibration = NULL,
  831. .detect_extn_cable = true,
  832. .mono_stero_detection = false,
  833. .swap_gnd_mic = NULL,
  834. .hs_ext_micbias = true,
  835. .key_code[0] = KEY_MEDIA,
  836. .key_code[1] = KEY_VOICECOMMAND,
  837. .key_code[2] = KEY_VOLUMEUP,
  838. .key_code[3] = KEY_VOLUMEDOWN,
  839. .key_code[4] = 0,
  840. .key_code[5] = 0,
  841. .key_code[6] = 0,
  842. .key_code[7] = 0,
  843. .linein_th = 5000,
  844. .moisture_en = false,
  845. .mbhc_micbias = MIC_BIAS_2,
  846. .anc_micbias = MIC_BIAS_2,
  847. .enable_anc_mic_detect = false,
  848. .moisture_duty_cycle_en = true,
  849. };
  850. static inline int param_is_mask(int p)
  851. {
  852. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  853. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  854. }
  855. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  856. int n)
  857. {
  858. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  859. }
  860. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  861. unsigned int bit)
  862. {
  863. if (bit >= SNDRV_MASK_MAX)
  864. return;
  865. if (param_is_mask(n)) {
  866. struct snd_mask *m = param_to_mask(p, n);
  867. m->bits[0] = 0;
  868. m->bits[1] = 0;
  869. m->bits[bit >> 5] |= (1 << (bit & 31));
  870. }
  871. }
  872. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  873. struct snd_ctl_elem_value *ucontrol)
  874. {
  875. int sample_rate_val = 0;
  876. switch (usb_rx_cfg.sample_rate) {
  877. case SAMPLING_RATE_384KHZ:
  878. sample_rate_val = 12;
  879. break;
  880. case SAMPLING_RATE_352P8KHZ:
  881. sample_rate_val = 11;
  882. break;
  883. case SAMPLING_RATE_192KHZ:
  884. sample_rate_val = 10;
  885. break;
  886. case SAMPLING_RATE_176P4KHZ:
  887. sample_rate_val = 9;
  888. break;
  889. case SAMPLING_RATE_96KHZ:
  890. sample_rate_val = 8;
  891. break;
  892. case SAMPLING_RATE_88P2KHZ:
  893. sample_rate_val = 7;
  894. break;
  895. case SAMPLING_RATE_48KHZ:
  896. sample_rate_val = 6;
  897. break;
  898. case SAMPLING_RATE_44P1KHZ:
  899. sample_rate_val = 5;
  900. break;
  901. case SAMPLING_RATE_32KHZ:
  902. sample_rate_val = 4;
  903. break;
  904. case SAMPLING_RATE_22P05KHZ:
  905. sample_rate_val = 3;
  906. break;
  907. case SAMPLING_RATE_16KHZ:
  908. sample_rate_val = 2;
  909. break;
  910. case SAMPLING_RATE_11P025KHZ:
  911. sample_rate_val = 1;
  912. break;
  913. case SAMPLING_RATE_8KHZ:
  914. default:
  915. sample_rate_val = 0;
  916. break;
  917. }
  918. ucontrol->value.integer.value[0] = sample_rate_val;
  919. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  920. usb_rx_cfg.sample_rate);
  921. return 0;
  922. }
  923. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  924. struct snd_ctl_elem_value *ucontrol)
  925. {
  926. switch (ucontrol->value.integer.value[0]) {
  927. case 12:
  928. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  929. break;
  930. case 11:
  931. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  932. break;
  933. case 10:
  934. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  935. break;
  936. case 9:
  937. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  938. break;
  939. case 8:
  940. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  941. break;
  942. case 7:
  943. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  944. break;
  945. case 6:
  946. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  947. break;
  948. case 5:
  949. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  950. break;
  951. case 4:
  952. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  953. break;
  954. case 3:
  955. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  956. break;
  957. case 2:
  958. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  959. break;
  960. case 1:
  961. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  962. break;
  963. case 0:
  964. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  965. break;
  966. default:
  967. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  968. break;
  969. }
  970. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  971. __func__, ucontrol->value.integer.value[0],
  972. usb_rx_cfg.sample_rate);
  973. return 0;
  974. }
  975. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  976. struct snd_ctl_elem_value *ucontrol)
  977. {
  978. int sample_rate_val = 0;
  979. switch (usb_tx_cfg.sample_rate) {
  980. case SAMPLING_RATE_384KHZ:
  981. sample_rate_val = 12;
  982. break;
  983. case SAMPLING_RATE_352P8KHZ:
  984. sample_rate_val = 11;
  985. break;
  986. case SAMPLING_RATE_192KHZ:
  987. sample_rate_val = 10;
  988. break;
  989. case SAMPLING_RATE_176P4KHZ:
  990. sample_rate_val = 9;
  991. break;
  992. case SAMPLING_RATE_96KHZ:
  993. sample_rate_val = 8;
  994. break;
  995. case SAMPLING_RATE_88P2KHZ:
  996. sample_rate_val = 7;
  997. break;
  998. case SAMPLING_RATE_48KHZ:
  999. sample_rate_val = 6;
  1000. break;
  1001. case SAMPLING_RATE_44P1KHZ:
  1002. sample_rate_val = 5;
  1003. break;
  1004. case SAMPLING_RATE_32KHZ:
  1005. sample_rate_val = 4;
  1006. break;
  1007. case SAMPLING_RATE_22P05KHZ:
  1008. sample_rate_val = 3;
  1009. break;
  1010. case SAMPLING_RATE_16KHZ:
  1011. sample_rate_val = 2;
  1012. break;
  1013. case SAMPLING_RATE_11P025KHZ:
  1014. sample_rate_val = 1;
  1015. break;
  1016. case SAMPLING_RATE_8KHZ:
  1017. sample_rate_val = 0;
  1018. break;
  1019. default:
  1020. sample_rate_val = 6;
  1021. break;
  1022. }
  1023. ucontrol->value.integer.value[0] = sample_rate_val;
  1024. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1025. usb_tx_cfg.sample_rate);
  1026. return 0;
  1027. }
  1028. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1029. struct snd_ctl_elem_value *ucontrol)
  1030. {
  1031. switch (ucontrol->value.integer.value[0]) {
  1032. case 12:
  1033. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1034. break;
  1035. case 11:
  1036. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1037. break;
  1038. case 10:
  1039. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1040. break;
  1041. case 9:
  1042. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1043. break;
  1044. case 8:
  1045. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1046. break;
  1047. case 7:
  1048. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1049. break;
  1050. case 6:
  1051. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1052. break;
  1053. case 5:
  1054. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1055. break;
  1056. case 4:
  1057. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1058. break;
  1059. case 3:
  1060. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1061. break;
  1062. case 2:
  1063. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1064. break;
  1065. case 1:
  1066. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1067. break;
  1068. case 0:
  1069. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1070. break;
  1071. default:
  1072. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1073. break;
  1074. }
  1075. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1076. __func__, ucontrol->value.integer.value[0],
  1077. usb_tx_cfg.sample_rate);
  1078. return 0;
  1079. }
  1080. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1081. struct snd_ctl_elem_value *ucontrol)
  1082. {
  1083. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1084. afe_loopback_tx_cfg[0].channels);
  1085. ucontrol->value.enumerated.item[0] =
  1086. afe_loopback_tx_cfg[0].channels - 1;
  1087. return 0;
  1088. }
  1089. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1090. struct snd_ctl_elem_value *ucontrol)
  1091. {
  1092. afe_loopback_tx_cfg[0].channels =
  1093. ucontrol->value.enumerated.item[0] + 1;
  1094. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1095. afe_loopback_tx_cfg[0].channels);
  1096. return 1;
  1097. }
  1098. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1099. struct snd_ctl_elem_value *ucontrol)
  1100. {
  1101. switch (usb_rx_cfg.bit_format) {
  1102. case SNDRV_PCM_FORMAT_S32_LE:
  1103. ucontrol->value.integer.value[0] = 3;
  1104. break;
  1105. case SNDRV_PCM_FORMAT_S24_3LE:
  1106. ucontrol->value.integer.value[0] = 2;
  1107. break;
  1108. case SNDRV_PCM_FORMAT_S24_LE:
  1109. ucontrol->value.integer.value[0] = 1;
  1110. break;
  1111. case SNDRV_PCM_FORMAT_S16_LE:
  1112. default:
  1113. ucontrol->value.integer.value[0] = 0;
  1114. break;
  1115. }
  1116. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1117. __func__, usb_rx_cfg.bit_format,
  1118. ucontrol->value.integer.value[0]);
  1119. return 0;
  1120. }
  1121. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1122. struct snd_ctl_elem_value *ucontrol)
  1123. {
  1124. int rc = 0;
  1125. switch (ucontrol->value.integer.value[0]) {
  1126. case 3:
  1127. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1128. break;
  1129. case 2:
  1130. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1131. break;
  1132. case 1:
  1133. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1134. break;
  1135. case 0:
  1136. default:
  1137. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1138. break;
  1139. }
  1140. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1141. __func__, usb_rx_cfg.bit_format,
  1142. ucontrol->value.integer.value[0]);
  1143. return rc;
  1144. }
  1145. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1146. struct snd_ctl_elem_value *ucontrol)
  1147. {
  1148. switch (usb_tx_cfg.bit_format) {
  1149. case SNDRV_PCM_FORMAT_S32_LE:
  1150. ucontrol->value.integer.value[0] = 3;
  1151. break;
  1152. case SNDRV_PCM_FORMAT_S24_3LE:
  1153. ucontrol->value.integer.value[0] = 2;
  1154. break;
  1155. case SNDRV_PCM_FORMAT_S24_LE:
  1156. ucontrol->value.integer.value[0] = 1;
  1157. break;
  1158. case SNDRV_PCM_FORMAT_S16_LE:
  1159. default:
  1160. ucontrol->value.integer.value[0] = 0;
  1161. break;
  1162. }
  1163. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1164. __func__, usb_tx_cfg.bit_format,
  1165. ucontrol->value.integer.value[0]);
  1166. return 0;
  1167. }
  1168. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1169. struct snd_ctl_elem_value *ucontrol)
  1170. {
  1171. int rc = 0;
  1172. switch (ucontrol->value.integer.value[0]) {
  1173. case 3:
  1174. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1175. break;
  1176. case 2:
  1177. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1178. break;
  1179. case 1:
  1180. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1181. break;
  1182. case 0:
  1183. default:
  1184. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1185. break;
  1186. }
  1187. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1188. __func__, usb_tx_cfg.bit_format,
  1189. ucontrol->value.integer.value[0]);
  1190. return rc;
  1191. }
  1192. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1193. struct snd_ctl_elem_value *ucontrol)
  1194. {
  1195. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1196. usb_rx_cfg.channels);
  1197. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1198. return 0;
  1199. }
  1200. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1204. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1205. return 1;
  1206. }
  1207. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1208. struct snd_ctl_elem_value *ucontrol)
  1209. {
  1210. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1211. usb_tx_cfg.channels);
  1212. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1213. return 0;
  1214. }
  1215. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1216. struct snd_ctl_elem_value *ucontrol)
  1217. {
  1218. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1219. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1220. return 1;
  1221. }
  1222. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1223. struct snd_ctl_elem_value *ucontrol)
  1224. {
  1225. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1226. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1227. ucontrol->value.integer.value[0]);
  1228. return 0;
  1229. }
  1230. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1231. struct snd_ctl_elem_value *ucontrol)
  1232. {
  1233. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1234. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1235. return 1;
  1236. }
  1237. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1238. {
  1239. int idx = 0;
  1240. if (strnstr(kcontrol->id.name, "Display Port RX",
  1241. sizeof("Display Port RX"))) {
  1242. idx = EXT_DISP_RX_IDX_DP;
  1243. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1244. sizeof("Display Port1 RX"))) {
  1245. idx = EXT_DISP_RX_IDX_DP1;
  1246. } else {
  1247. pr_err("%s: unsupported BE: %s\n",
  1248. __func__, kcontrol->id.name);
  1249. idx = -EINVAL;
  1250. }
  1251. return idx;
  1252. }
  1253. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1254. struct snd_ctl_elem_value *ucontrol)
  1255. {
  1256. int idx = ext_disp_get_port_idx(kcontrol);
  1257. if (idx < 0)
  1258. return idx;
  1259. switch (ext_disp_rx_cfg[idx].bit_format) {
  1260. case SNDRV_PCM_FORMAT_S24_3LE:
  1261. ucontrol->value.integer.value[0] = 2;
  1262. break;
  1263. case SNDRV_PCM_FORMAT_S24_LE:
  1264. ucontrol->value.integer.value[0] = 1;
  1265. break;
  1266. case SNDRV_PCM_FORMAT_S16_LE:
  1267. default:
  1268. ucontrol->value.integer.value[0] = 0;
  1269. break;
  1270. }
  1271. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1272. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1273. ucontrol->value.integer.value[0]);
  1274. return 0;
  1275. }
  1276. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1277. struct snd_ctl_elem_value *ucontrol)
  1278. {
  1279. int idx = ext_disp_get_port_idx(kcontrol);
  1280. if (idx < 0)
  1281. return idx;
  1282. switch (ucontrol->value.integer.value[0]) {
  1283. case 2:
  1284. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1285. break;
  1286. case 1:
  1287. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1288. break;
  1289. case 0:
  1290. default:
  1291. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1292. break;
  1293. }
  1294. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1295. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1296. ucontrol->value.integer.value[0]);
  1297. return 0;
  1298. }
  1299. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1300. struct snd_ctl_elem_value *ucontrol)
  1301. {
  1302. int idx = ext_disp_get_port_idx(kcontrol);
  1303. if (idx < 0)
  1304. return idx;
  1305. ucontrol->value.integer.value[0] =
  1306. ext_disp_rx_cfg[idx].channels - 2;
  1307. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1308. idx, ext_disp_rx_cfg[idx].channels);
  1309. return 0;
  1310. }
  1311. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1312. struct snd_ctl_elem_value *ucontrol)
  1313. {
  1314. int idx = ext_disp_get_port_idx(kcontrol);
  1315. if (idx < 0)
  1316. return idx;
  1317. ext_disp_rx_cfg[idx].channels =
  1318. ucontrol->value.integer.value[0] + 2;
  1319. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1320. idx, ext_disp_rx_cfg[idx].channels);
  1321. return 1;
  1322. }
  1323. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1324. struct snd_ctl_elem_value *ucontrol)
  1325. {
  1326. int sample_rate_val;
  1327. int idx = ext_disp_get_port_idx(kcontrol);
  1328. if (idx < 0)
  1329. return idx;
  1330. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1331. case SAMPLING_RATE_176P4KHZ:
  1332. sample_rate_val = 6;
  1333. break;
  1334. case SAMPLING_RATE_88P2KHZ:
  1335. sample_rate_val = 5;
  1336. break;
  1337. case SAMPLING_RATE_44P1KHZ:
  1338. sample_rate_val = 4;
  1339. break;
  1340. case SAMPLING_RATE_32KHZ:
  1341. sample_rate_val = 3;
  1342. break;
  1343. case SAMPLING_RATE_192KHZ:
  1344. sample_rate_val = 2;
  1345. break;
  1346. case SAMPLING_RATE_96KHZ:
  1347. sample_rate_val = 1;
  1348. break;
  1349. case SAMPLING_RATE_48KHZ:
  1350. default:
  1351. sample_rate_val = 0;
  1352. break;
  1353. }
  1354. ucontrol->value.integer.value[0] = sample_rate_val;
  1355. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1356. idx, ext_disp_rx_cfg[idx].sample_rate);
  1357. return 0;
  1358. }
  1359. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1360. struct snd_ctl_elem_value *ucontrol)
  1361. {
  1362. int idx = ext_disp_get_port_idx(kcontrol);
  1363. if (idx < 0)
  1364. return idx;
  1365. switch (ucontrol->value.integer.value[0]) {
  1366. case 6:
  1367. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1368. break;
  1369. case 5:
  1370. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1371. break;
  1372. case 4:
  1373. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1374. break;
  1375. case 3:
  1376. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1377. break;
  1378. case 2:
  1379. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1380. break;
  1381. case 1:
  1382. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1383. break;
  1384. case 0:
  1385. default:
  1386. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1387. break;
  1388. }
  1389. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1390. __func__, ucontrol->value.integer.value[0], idx,
  1391. ext_disp_rx_cfg[idx].sample_rate);
  1392. return 0;
  1393. }
  1394. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1395. struct snd_ctl_elem_value *ucontrol)
  1396. {
  1397. pr_debug("%s: proxy_rx channels = %d\n",
  1398. __func__, proxy_rx_cfg.channels);
  1399. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1400. return 0;
  1401. }
  1402. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1403. struct snd_ctl_elem_value *ucontrol)
  1404. {
  1405. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1406. pr_debug("%s: proxy_rx channels = %d\n",
  1407. __func__, proxy_rx_cfg.channels);
  1408. return 1;
  1409. }
  1410. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1411. struct tdm_port *port)
  1412. {
  1413. if (port) {
  1414. if (strnstr(kcontrol->id.name, "PRI",
  1415. sizeof(kcontrol->id.name))) {
  1416. port->mode = TDM_PRI;
  1417. } else if (strnstr(kcontrol->id.name, "SEC",
  1418. sizeof(kcontrol->id.name))) {
  1419. port->mode = TDM_SEC;
  1420. } else if (strnstr(kcontrol->id.name, "TERT",
  1421. sizeof(kcontrol->id.name))) {
  1422. port->mode = TDM_TERT;
  1423. } else if (strnstr(kcontrol->id.name, "QUAT",
  1424. sizeof(kcontrol->id.name))) {
  1425. port->mode = TDM_QUAT;
  1426. } else if (strnstr(kcontrol->id.name, "QUIN",
  1427. sizeof(kcontrol->id.name))) {
  1428. port->mode = TDM_QUIN;
  1429. } else if (strnstr(kcontrol->id.name, "SEN",
  1430. sizeof(kcontrol->id.name))) {
  1431. port->mode = TDM_SEN;
  1432. } else {
  1433. pr_err("%s: unsupported mode in: %s\n",
  1434. __func__, kcontrol->id.name);
  1435. return -EINVAL;
  1436. }
  1437. if (strnstr(kcontrol->id.name, "RX_0",
  1438. sizeof(kcontrol->id.name)) ||
  1439. strnstr(kcontrol->id.name, "TX_0",
  1440. sizeof(kcontrol->id.name))) {
  1441. port->channel = TDM_0;
  1442. } else if (strnstr(kcontrol->id.name, "RX_1",
  1443. sizeof(kcontrol->id.name)) ||
  1444. strnstr(kcontrol->id.name, "TX_1",
  1445. sizeof(kcontrol->id.name))) {
  1446. port->channel = TDM_1;
  1447. } else if (strnstr(kcontrol->id.name, "RX_2",
  1448. sizeof(kcontrol->id.name)) ||
  1449. strnstr(kcontrol->id.name, "TX_2",
  1450. sizeof(kcontrol->id.name))) {
  1451. port->channel = TDM_2;
  1452. } else if (strnstr(kcontrol->id.name, "RX_3",
  1453. sizeof(kcontrol->id.name)) ||
  1454. strnstr(kcontrol->id.name, "TX_3",
  1455. sizeof(kcontrol->id.name))) {
  1456. port->channel = TDM_3;
  1457. } else if (strnstr(kcontrol->id.name, "RX_4",
  1458. sizeof(kcontrol->id.name)) ||
  1459. strnstr(kcontrol->id.name, "TX_4",
  1460. sizeof(kcontrol->id.name))) {
  1461. port->channel = TDM_4;
  1462. } else if (strnstr(kcontrol->id.name, "RX_5",
  1463. sizeof(kcontrol->id.name)) ||
  1464. strnstr(kcontrol->id.name, "TX_5",
  1465. sizeof(kcontrol->id.name))) {
  1466. port->channel = TDM_5;
  1467. } else if (strnstr(kcontrol->id.name, "RX_6",
  1468. sizeof(kcontrol->id.name)) ||
  1469. strnstr(kcontrol->id.name, "TX_6",
  1470. sizeof(kcontrol->id.name))) {
  1471. port->channel = TDM_6;
  1472. } else if (strnstr(kcontrol->id.name, "RX_7",
  1473. sizeof(kcontrol->id.name)) ||
  1474. strnstr(kcontrol->id.name, "TX_7",
  1475. sizeof(kcontrol->id.name))) {
  1476. port->channel = TDM_7;
  1477. } else {
  1478. pr_err("%s: unsupported channel in: %s\n",
  1479. __func__, kcontrol->id.name);
  1480. return -EINVAL;
  1481. }
  1482. } else {
  1483. return -EINVAL;
  1484. }
  1485. return 0;
  1486. }
  1487. static int tdm_get_sample_rate(int value)
  1488. {
  1489. int sample_rate = 0;
  1490. switch (value) {
  1491. case 0:
  1492. sample_rate = SAMPLING_RATE_8KHZ;
  1493. break;
  1494. case 1:
  1495. sample_rate = SAMPLING_RATE_16KHZ;
  1496. break;
  1497. case 2:
  1498. sample_rate = SAMPLING_RATE_32KHZ;
  1499. break;
  1500. case 3:
  1501. sample_rate = SAMPLING_RATE_48KHZ;
  1502. break;
  1503. case 4:
  1504. sample_rate = SAMPLING_RATE_176P4KHZ;
  1505. break;
  1506. case 5:
  1507. sample_rate = SAMPLING_RATE_352P8KHZ;
  1508. break;
  1509. default:
  1510. sample_rate = SAMPLING_RATE_48KHZ;
  1511. break;
  1512. }
  1513. return sample_rate;
  1514. }
  1515. static int tdm_get_sample_rate_val(int sample_rate)
  1516. {
  1517. int sample_rate_val = 0;
  1518. switch (sample_rate) {
  1519. case SAMPLING_RATE_8KHZ:
  1520. sample_rate_val = 0;
  1521. break;
  1522. case SAMPLING_RATE_16KHZ:
  1523. sample_rate_val = 1;
  1524. break;
  1525. case SAMPLING_RATE_32KHZ:
  1526. sample_rate_val = 2;
  1527. break;
  1528. case SAMPLING_RATE_48KHZ:
  1529. sample_rate_val = 3;
  1530. break;
  1531. case SAMPLING_RATE_176P4KHZ:
  1532. sample_rate_val = 4;
  1533. break;
  1534. case SAMPLING_RATE_352P8KHZ:
  1535. sample_rate_val = 5;
  1536. break;
  1537. default:
  1538. sample_rate_val = 3;
  1539. break;
  1540. }
  1541. return sample_rate_val;
  1542. }
  1543. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1544. struct snd_ctl_elem_value *ucontrol)
  1545. {
  1546. struct tdm_port port;
  1547. int ret = tdm_get_port_idx(kcontrol, &port);
  1548. if (ret) {
  1549. pr_err("%s: unsupported control: %s\n",
  1550. __func__, kcontrol->id.name);
  1551. } else {
  1552. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1553. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1554. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1555. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1556. ucontrol->value.enumerated.item[0]);
  1557. }
  1558. return ret;
  1559. }
  1560. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1561. struct snd_ctl_elem_value *ucontrol)
  1562. {
  1563. struct tdm_port port;
  1564. int ret = tdm_get_port_idx(kcontrol, &port);
  1565. if (ret) {
  1566. pr_err("%s: unsupported control: %s\n",
  1567. __func__, kcontrol->id.name);
  1568. } else {
  1569. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1570. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1571. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1572. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1573. ucontrol->value.enumerated.item[0]);
  1574. }
  1575. return ret;
  1576. }
  1577. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1578. struct snd_ctl_elem_value *ucontrol)
  1579. {
  1580. struct tdm_port port;
  1581. int ret = tdm_get_port_idx(kcontrol, &port);
  1582. if (ret) {
  1583. pr_err("%s: unsupported control: %s\n",
  1584. __func__, kcontrol->id.name);
  1585. } else {
  1586. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1587. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1588. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1589. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1590. ucontrol->value.enumerated.item[0]);
  1591. }
  1592. return ret;
  1593. }
  1594. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1595. struct snd_ctl_elem_value *ucontrol)
  1596. {
  1597. struct tdm_port port;
  1598. int ret = tdm_get_port_idx(kcontrol, &port);
  1599. if (ret) {
  1600. pr_err("%s: unsupported control: %s\n",
  1601. __func__, kcontrol->id.name);
  1602. } else {
  1603. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1604. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1605. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1606. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1607. ucontrol->value.enumerated.item[0]);
  1608. }
  1609. return ret;
  1610. }
  1611. static int tdm_get_format(int value)
  1612. {
  1613. int format = 0;
  1614. switch (value) {
  1615. case 0:
  1616. format = SNDRV_PCM_FORMAT_S16_LE;
  1617. break;
  1618. case 1:
  1619. format = SNDRV_PCM_FORMAT_S24_LE;
  1620. break;
  1621. case 2:
  1622. format = SNDRV_PCM_FORMAT_S32_LE;
  1623. break;
  1624. default:
  1625. format = SNDRV_PCM_FORMAT_S16_LE;
  1626. break;
  1627. }
  1628. return format;
  1629. }
  1630. static int tdm_get_format_val(int format)
  1631. {
  1632. int value = 0;
  1633. switch (format) {
  1634. case SNDRV_PCM_FORMAT_S16_LE:
  1635. value = 0;
  1636. break;
  1637. case SNDRV_PCM_FORMAT_S24_LE:
  1638. value = 1;
  1639. break;
  1640. case SNDRV_PCM_FORMAT_S32_LE:
  1641. value = 2;
  1642. break;
  1643. default:
  1644. value = 0;
  1645. break;
  1646. }
  1647. return value;
  1648. }
  1649. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct tdm_port port;
  1653. int ret = tdm_get_port_idx(kcontrol, &port);
  1654. if (ret) {
  1655. pr_err("%s: unsupported control: %s\n",
  1656. __func__, kcontrol->id.name);
  1657. } else {
  1658. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1659. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1660. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1661. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1662. ucontrol->value.enumerated.item[0]);
  1663. }
  1664. return ret;
  1665. }
  1666. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1667. struct snd_ctl_elem_value *ucontrol)
  1668. {
  1669. struct tdm_port port;
  1670. int ret = tdm_get_port_idx(kcontrol, &port);
  1671. if (ret) {
  1672. pr_err("%s: unsupported control: %s\n",
  1673. __func__, kcontrol->id.name);
  1674. } else {
  1675. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1676. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1677. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1678. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1679. ucontrol->value.enumerated.item[0]);
  1680. }
  1681. return ret;
  1682. }
  1683. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1684. struct snd_ctl_elem_value *ucontrol)
  1685. {
  1686. struct tdm_port port;
  1687. int ret = tdm_get_port_idx(kcontrol, &port);
  1688. if (ret) {
  1689. pr_err("%s: unsupported control: %s\n",
  1690. __func__, kcontrol->id.name);
  1691. } else {
  1692. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1693. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1694. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1695. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1696. ucontrol->value.enumerated.item[0]);
  1697. }
  1698. return ret;
  1699. }
  1700. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1701. struct snd_ctl_elem_value *ucontrol)
  1702. {
  1703. struct tdm_port port;
  1704. int ret = tdm_get_port_idx(kcontrol, &port);
  1705. if (ret) {
  1706. pr_err("%s: unsupported control: %s\n",
  1707. __func__, kcontrol->id.name);
  1708. } else {
  1709. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1710. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1711. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1712. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1713. ucontrol->value.enumerated.item[0]);
  1714. }
  1715. return ret;
  1716. }
  1717. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1718. struct snd_ctl_elem_value *ucontrol)
  1719. {
  1720. struct tdm_port port;
  1721. int ret = tdm_get_port_idx(kcontrol, &port);
  1722. if (ret) {
  1723. pr_err("%s: unsupported control: %s\n",
  1724. __func__, kcontrol->id.name);
  1725. } else {
  1726. ucontrol->value.enumerated.item[0] =
  1727. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1728. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1729. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1730. ucontrol->value.enumerated.item[0]);
  1731. }
  1732. return ret;
  1733. }
  1734. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1735. struct snd_ctl_elem_value *ucontrol)
  1736. {
  1737. struct tdm_port port;
  1738. int ret = tdm_get_port_idx(kcontrol, &port);
  1739. if (ret) {
  1740. pr_err("%s: unsupported control: %s\n",
  1741. __func__, kcontrol->id.name);
  1742. } else {
  1743. tdm_rx_cfg[port.mode][port.channel].channels =
  1744. ucontrol->value.enumerated.item[0] + 1;
  1745. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1746. tdm_rx_cfg[port.mode][port.channel].channels,
  1747. ucontrol->value.enumerated.item[0] + 1);
  1748. }
  1749. return ret;
  1750. }
  1751. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1752. struct snd_ctl_elem_value *ucontrol)
  1753. {
  1754. struct tdm_port port;
  1755. int ret = tdm_get_port_idx(kcontrol, &port);
  1756. if (ret) {
  1757. pr_err("%s: unsupported control: %s\n",
  1758. __func__, kcontrol->id.name);
  1759. } else {
  1760. ucontrol->value.enumerated.item[0] =
  1761. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1762. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1763. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1764. ucontrol->value.enumerated.item[0]);
  1765. }
  1766. return ret;
  1767. }
  1768. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1769. struct snd_ctl_elem_value *ucontrol)
  1770. {
  1771. struct tdm_port port;
  1772. int ret = tdm_get_port_idx(kcontrol, &port);
  1773. if (ret) {
  1774. pr_err("%s: unsupported control: %s\n",
  1775. __func__, kcontrol->id.name);
  1776. } else {
  1777. tdm_tx_cfg[port.mode][port.channel].channels =
  1778. ucontrol->value.enumerated.item[0] + 1;
  1779. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1780. tdm_tx_cfg[port.mode][port.channel].channels,
  1781. ucontrol->value.enumerated.item[0] + 1);
  1782. }
  1783. return ret;
  1784. }
  1785. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1786. struct snd_ctl_elem_value *ucontrol)
  1787. {
  1788. int slot_index = 0;
  1789. int interface = ucontrol->value.integer.value[0];
  1790. int channel = ucontrol->value.integer.value[1];
  1791. unsigned int offset_val = 0;
  1792. unsigned int *slot_offset = NULL;
  1793. struct tdm_dev_config *config = NULL;
  1794. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1795. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1796. return -EINVAL;
  1797. }
  1798. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1799. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1800. return -EINVAL;
  1801. }
  1802. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1803. interface, channel);
  1804. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1805. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1806. slot_offset = config->tdm_slot_offset;
  1807. for (slot_index = 0; slot_index < TDM_MAX_SLOTS; slot_index++) {
  1808. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1809. slot_index];
  1810. /* Offset value can only be 0, 4, 8, ..28 */
  1811. if (offset_val % 4 == 0 && offset_val <= 28)
  1812. slot_offset[slot_index] = offset_val;
  1813. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1814. slot_index, slot_offset[slot_index]);
  1815. }
  1816. return 0;
  1817. }
  1818. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1819. {
  1820. int idx = 0;
  1821. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1822. sizeof("PRIM_AUX_PCM"))) {
  1823. idx = PRIM_AUX_PCM;
  1824. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1825. sizeof("SEC_AUX_PCM"))) {
  1826. idx = SEC_AUX_PCM;
  1827. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1828. sizeof("TERT_AUX_PCM"))) {
  1829. idx = TERT_AUX_PCM;
  1830. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1831. sizeof("QUAT_AUX_PCM"))) {
  1832. idx = QUAT_AUX_PCM;
  1833. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1834. sizeof("QUIN_AUX_PCM"))) {
  1835. idx = QUIN_AUX_PCM;
  1836. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1837. sizeof("SEN_AUX_PCM"))) {
  1838. idx = SEN_AUX_PCM;
  1839. } else {
  1840. pr_err("%s: unsupported port: %s\n",
  1841. __func__, kcontrol->id.name);
  1842. idx = -EINVAL;
  1843. }
  1844. return idx;
  1845. }
  1846. static int aux_pcm_get_sample_rate(int value)
  1847. {
  1848. int sample_rate = 0;
  1849. switch (value) {
  1850. case 1:
  1851. sample_rate = SAMPLING_RATE_16KHZ;
  1852. break;
  1853. case 0:
  1854. default:
  1855. sample_rate = SAMPLING_RATE_8KHZ;
  1856. break;
  1857. }
  1858. return sample_rate;
  1859. }
  1860. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1861. {
  1862. int sample_rate_val = 0;
  1863. switch (sample_rate) {
  1864. case SAMPLING_RATE_16KHZ:
  1865. sample_rate_val = 1;
  1866. break;
  1867. case SAMPLING_RATE_8KHZ:
  1868. default:
  1869. sample_rate_val = 0;
  1870. break;
  1871. }
  1872. return sample_rate_val;
  1873. }
  1874. static int mi2s_auxpcm_get_format(int value)
  1875. {
  1876. int format = 0;
  1877. switch (value) {
  1878. case 0:
  1879. format = SNDRV_PCM_FORMAT_S16_LE;
  1880. break;
  1881. case 1:
  1882. format = SNDRV_PCM_FORMAT_S24_LE;
  1883. break;
  1884. case 2:
  1885. format = SNDRV_PCM_FORMAT_S24_3LE;
  1886. break;
  1887. case 3:
  1888. format = SNDRV_PCM_FORMAT_S32_LE;
  1889. break;
  1890. default:
  1891. format = SNDRV_PCM_FORMAT_S16_LE;
  1892. break;
  1893. }
  1894. return format;
  1895. }
  1896. static int mi2s_auxpcm_get_format_value(int format)
  1897. {
  1898. int value = 0;
  1899. switch (format) {
  1900. case SNDRV_PCM_FORMAT_S16_LE:
  1901. value = 0;
  1902. break;
  1903. case SNDRV_PCM_FORMAT_S24_LE:
  1904. value = 1;
  1905. break;
  1906. case SNDRV_PCM_FORMAT_S24_3LE:
  1907. value = 2;
  1908. break;
  1909. case SNDRV_PCM_FORMAT_S32_LE:
  1910. value = 3;
  1911. break;
  1912. default:
  1913. value = 0;
  1914. break;
  1915. }
  1916. return value;
  1917. }
  1918. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1919. struct snd_ctl_elem_value *ucontrol)
  1920. {
  1921. int idx = aux_pcm_get_port_idx(kcontrol);
  1922. if (idx < 0)
  1923. return idx;
  1924. ucontrol->value.enumerated.item[0] =
  1925. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1926. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1927. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1928. ucontrol->value.enumerated.item[0]);
  1929. return 0;
  1930. }
  1931. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1932. struct snd_ctl_elem_value *ucontrol)
  1933. {
  1934. int idx = aux_pcm_get_port_idx(kcontrol);
  1935. if (idx < 0)
  1936. return idx;
  1937. aux_pcm_rx_cfg[idx].sample_rate =
  1938. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1939. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1940. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1941. ucontrol->value.enumerated.item[0]);
  1942. return 0;
  1943. }
  1944. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1945. struct snd_ctl_elem_value *ucontrol)
  1946. {
  1947. int idx = aux_pcm_get_port_idx(kcontrol);
  1948. if (idx < 0)
  1949. return idx;
  1950. ucontrol->value.enumerated.item[0] =
  1951. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  1952. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  1953. idx, aux_pcm_tx_cfg[idx].sample_rate,
  1954. ucontrol->value.enumerated.item[0]);
  1955. return 0;
  1956. }
  1957. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1958. struct snd_ctl_elem_value *ucontrol)
  1959. {
  1960. int idx = aux_pcm_get_port_idx(kcontrol);
  1961. if (idx < 0)
  1962. return idx;
  1963. aux_pcm_tx_cfg[idx].sample_rate =
  1964. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1965. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  1966. idx, aux_pcm_tx_cfg[idx].sample_rate,
  1967. ucontrol->value.enumerated.item[0]);
  1968. return 0;
  1969. }
  1970. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  1971. struct snd_ctl_elem_value *ucontrol)
  1972. {
  1973. int idx = aux_pcm_get_port_idx(kcontrol);
  1974. if (idx < 0)
  1975. return idx;
  1976. ucontrol->value.enumerated.item[0] =
  1977. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  1978. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  1979. idx, aux_pcm_rx_cfg[idx].bit_format,
  1980. ucontrol->value.enumerated.item[0]);
  1981. return 0;
  1982. }
  1983. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  1984. struct snd_ctl_elem_value *ucontrol)
  1985. {
  1986. int idx = aux_pcm_get_port_idx(kcontrol);
  1987. if (idx < 0)
  1988. return idx;
  1989. aux_pcm_rx_cfg[idx].bit_format =
  1990. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  1991. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  1992. idx, aux_pcm_rx_cfg[idx].bit_format,
  1993. ucontrol->value.enumerated.item[0]);
  1994. return 0;
  1995. }
  1996. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  1997. struct snd_ctl_elem_value *ucontrol)
  1998. {
  1999. int idx = aux_pcm_get_port_idx(kcontrol);
  2000. if (idx < 0)
  2001. return idx;
  2002. ucontrol->value.enumerated.item[0] =
  2003. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  2004. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2005. idx, aux_pcm_tx_cfg[idx].bit_format,
  2006. ucontrol->value.enumerated.item[0]);
  2007. return 0;
  2008. }
  2009. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2010. struct snd_ctl_elem_value *ucontrol)
  2011. {
  2012. int idx = aux_pcm_get_port_idx(kcontrol);
  2013. if (idx < 0)
  2014. return idx;
  2015. aux_pcm_tx_cfg[idx].bit_format =
  2016. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2017. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2018. idx, aux_pcm_tx_cfg[idx].bit_format,
  2019. ucontrol->value.enumerated.item[0]);
  2020. return 0;
  2021. }
  2022. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2023. {
  2024. int idx = 0;
  2025. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2026. sizeof("PRIM_MI2S_RX"))) {
  2027. idx = PRIM_MI2S;
  2028. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2029. sizeof("SEC_MI2S_RX"))) {
  2030. idx = SEC_MI2S;
  2031. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2032. sizeof("TERT_MI2S_RX"))) {
  2033. idx = TERT_MI2S;
  2034. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2035. sizeof("QUAT_MI2S_RX"))) {
  2036. idx = QUAT_MI2S;
  2037. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2038. sizeof("QUIN_MI2S_RX"))) {
  2039. idx = QUIN_MI2S;
  2040. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2041. sizeof("SEN_MI2S_RX"))) {
  2042. idx = SEN_MI2S;
  2043. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2044. sizeof("PRIM_MI2S_TX"))) {
  2045. idx = PRIM_MI2S;
  2046. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2047. sizeof("SEC_MI2S_TX"))) {
  2048. idx = SEC_MI2S;
  2049. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2050. sizeof("TERT_MI2S_TX"))) {
  2051. idx = TERT_MI2S;
  2052. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2053. sizeof("QUAT_MI2S_TX"))) {
  2054. idx = QUAT_MI2S;
  2055. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2056. sizeof("QUIN_MI2S_TX"))) {
  2057. idx = QUIN_MI2S;
  2058. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2059. sizeof("SEN_MI2S_TX"))) {
  2060. idx = SEN_MI2S;
  2061. } else {
  2062. pr_err("%s: unsupported channel: %s\n",
  2063. __func__, kcontrol->id.name);
  2064. idx = -EINVAL;
  2065. }
  2066. return idx;
  2067. }
  2068. static int mi2s_get_sample_rate(int value)
  2069. {
  2070. int sample_rate = 0;
  2071. switch (value) {
  2072. case 0:
  2073. sample_rate = SAMPLING_RATE_8KHZ;
  2074. break;
  2075. case 1:
  2076. sample_rate = SAMPLING_RATE_11P025KHZ;
  2077. break;
  2078. case 2:
  2079. sample_rate = SAMPLING_RATE_16KHZ;
  2080. break;
  2081. case 3:
  2082. sample_rate = SAMPLING_RATE_22P05KHZ;
  2083. break;
  2084. case 4:
  2085. sample_rate = SAMPLING_RATE_32KHZ;
  2086. break;
  2087. case 5:
  2088. sample_rate = SAMPLING_RATE_44P1KHZ;
  2089. break;
  2090. case 6:
  2091. sample_rate = SAMPLING_RATE_48KHZ;
  2092. break;
  2093. case 7:
  2094. sample_rate = SAMPLING_RATE_88P2KHZ;
  2095. break;
  2096. case 8:
  2097. sample_rate = SAMPLING_RATE_96KHZ;
  2098. break;
  2099. case 9:
  2100. sample_rate = SAMPLING_RATE_176P4KHZ;
  2101. break;
  2102. case 10:
  2103. sample_rate = SAMPLING_RATE_192KHZ;
  2104. break;
  2105. case 11:
  2106. sample_rate = SAMPLING_RATE_352P8KHZ;
  2107. break;
  2108. case 12:
  2109. sample_rate = SAMPLING_RATE_384KHZ;
  2110. break;
  2111. default:
  2112. sample_rate = SAMPLING_RATE_48KHZ;
  2113. break;
  2114. }
  2115. return sample_rate;
  2116. }
  2117. static int mi2s_get_sample_rate_val(int sample_rate)
  2118. {
  2119. int sample_rate_val = 0;
  2120. switch (sample_rate) {
  2121. case SAMPLING_RATE_8KHZ:
  2122. sample_rate_val = 0;
  2123. break;
  2124. case SAMPLING_RATE_11P025KHZ:
  2125. sample_rate_val = 1;
  2126. break;
  2127. case SAMPLING_RATE_16KHZ:
  2128. sample_rate_val = 2;
  2129. break;
  2130. case SAMPLING_RATE_22P05KHZ:
  2131. sample_rate_val = 3;
  2132. break;
  2133. case SAMPLING_RATE_32KHZ:
  2134. sample_rate_val = 4;
  2135. break;
  2136. case SAMPLING_RATE_44P1KHZ:
  2137. sample_rate_val = 5;
  2138. break;
  2139. case SAMPLING_RATE_48KHZ:
  2140. sample_rate_val = 6;
  2141. break;
  2142. case SAMPLING_RATE_88P2KHZ:
  2143. sample_rate_val = 7;
  2144. break;
  2145. case SAMPLING_RATE_96KHZ:
  2146. sample_rate_val = 8;
  2147. break;
  2148. case SAMPLING_RATE_176P4KHZ:
  2149. sample_rate_val = 9;
  2150. break;
  2151. case SAMPLING_RATE_192KHZ:
  2152. sample_rate_val = 10;
  2153. break;
  2154. case SAMPLING_RATE_352P8KHZ:
  2155. sample_rate_val = 11;
  2156. break;
  2157. case SAMPLING_RATE_384KHZ:
  2158. sample_rate_val = 12;
  2159. break;
  2160. default:
  2161. sample_rate_val = 6;
  2162. break;
  2163. }
  2164. return sample_rate_val;
  2165. }
  2166. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2167. struct snd_ctl_elem_value *ucontrol)
  2168. {
  2169. int idx = mi2s_get_port_idx(kcontrol);
  2170. if (idx < 0)
  2171. return idx;
  2172. ucontrol->value.enumerated.item[0] =
  2173. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2174. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2175. idx, mi2s_rx_cfg[idx].sample_rate,
  2176. ucontrol->value.enumerated.item[0]);
  2177. return 0;
  2178. }
  2179. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2180. struct snd_ctl_elem_value *ucontrol)
  2181. {
  2182. int idx = mi2s_get_port_idx(kcontrol);
  2183. if (idx < 0)
  2184. return idx;
  2185. mi2s_rx_cfg[idx].sample_rate =
  2186. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2187. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2188. idx, mi2s_rx_cfg[idx].sample_rate,
  2189. ucontrol->value.enumerated.item[0]);
  2190. return 0;
  2191. }
  2192. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2193. struct snd_ctl_elem_value *ucontrol)
  2194. {
  2195. int idx = mi2s_get_port_idx(kcontrol);
  2196. if (idx < 0)
  2197. return idx;
  2198. ucontrol->value.enumerated.item[0] =
  2199. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2200. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2201. idx, mi2s_tx_cfg[idx].sample_rate,
  2202. ucontrol->value.enumerated.item[0]);
  2203. return 0;
  2204. }
  2205. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2206. struct snd_ctl_elem_value *ucontrol)
  2207. {
  2208. int idx = mi2s_get_port_idx(kcontrol);
  2209. if (idx < 0)
  2210. return idx;
  2211. mi2s_tx_cfg[idx].sample_rate =
  2212. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2213. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2214. idx, mi2s_tx_cfg[idx].sample_rate,
  2215. ucontrol->value.enumerated.item[0]);
  2216. return 0;
  2217. }
  2218. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2219. struct snd_ctl_elem_value *ucontrol)
  2220. {
  2221. int idx = mi2s_get_port_idx(kcontrol);
  2222. if (idx < 0)
  2223. return idx;
  2224. ucontrol->value.enumerated.item[0] =
  2225. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2226. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2227. idx, mi2s_rx_cfg[idx].bit_format,
  2228. ucontrol->value.enumerated.item[0]);
  2229. return 0;
  2230. }
  2231. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2232. struct snd_ctl_elem_value *ucontrol)
  2233. {
  2234. int idx = mi2s_get_port_idx(kcontrol);
  2235. if (idx < 0)
  2236. return idx;
  2237. mi2s_rx_cfg[idx].bit_format =
  2238. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2239. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2240. idx, mi2s_rx_cfg[idx].bit_format,
  2241. ucontrol->value.enumerated.item[0]);
  2242. return 0;
  2243. }
  2244. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2245. struct snd_ctl_elem_value *ucontrol)
  2246. {
  2247. int idx = mi2s_get_port_idx(kcontrol);
  2248. if (idx < 0)
  2249. return idx;
  2250. ucontrol->value.enumerated.item[0] =
  2251. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2252. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2253. idx, mi2s_tx_cfg[idx].bit_format,
  2254. ucontrol->value.enumerated.item[0]);
  2255. return 0;
  2256. }
  2257. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2258. struct snd_ctl_elem_value *ucontrol)
  2259. {
  2260. int idx = mi2s_get_port_idx(kcontrol);
  2261. if (idx < 0)
  2262. return idx;
  2263. mi2s_tx_cfg[idx].bit_format =
  2264. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2265. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2266. idx, mi2s_tx_cfg[idx].bit_format,
  2267. ucontrol->value.enumerated.item[0]);
  2268. return 0;
  2269. }
  2270. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2271. struct snd_ctl_elem_value *ucontrol)
  2272. {
  2273. int idx = mi2s_get_port_idx(kcontrol);
  2274. if (idx < 0)
  2275. return idx;
  2276. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2277. idx, mi2s_rx_cfg[idx].channels);
  2278. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2279. return 0;
  2280. }
  2281. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2282. struct snd_ctl_elem_value *ucontrol)
  2283. {
  2284. int idx = mi2s_get_port_idx(kcontrol);
  2285. if (idx < 0)
  2286. return idx;
  2287. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2288. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2289. idx, mi2s_rx_cfg[idx].channels);
  2290. return 1;
  2291. }
  2292. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2293. struct snd_ctl_elem_value *ucontrol)
  2294. {
  2295. int idx = mi2s_get_port_idx(kcontrol);
  2296. if (idx < 0)
  2297. return idx;
  2298. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2299. idx, mi2s_tx_cfg[idx].channels);
  2300. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2301. return 0;
  2302. }
  2303. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2304. struct snd_ctl_elem_value *ucontrol)
  2305. {
  2306. int idx = mi2s_get_port_idx(kcontrol);
  2307. if (idx < 0)
  2308. return idx;
  2309. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2310. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2311. idx, mi2s_tx_cfg[idx].channels);
  2312. return 1;
  2313. }
  2314. static int msm_get_port_id(int be_id)
  2315. {
  2316. int afe_port_id = 0;
  2317. switch (be_id) {
  2318. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2319. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2320. break;
  2321. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2322. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2323. break;
  2324. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2325. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2326. break;
  2327. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2328. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2329. break;
  2330. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2331. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2332. break;
  2333. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2334. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2335. break;
  2336. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2337. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2338. break;
  2339. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2340. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2341. break;
  2342. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2343. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2344. break;
  2345. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2346. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2347. break;
  2348. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2349. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2350. break;
  2351. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2352. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2353. break;
  2354. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2355. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2356. break;
  2357. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2358. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2359. break;
  2360. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2361. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2362. break;
  2363. default:
  2364. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2365. afe_port_id = -EINVAL;
  2366. }
  2367. return afe_port_id;
  2368. }
  2369. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2370. {
  2371. u32 bit_per_sample = 0;
  2372. switch (bit_format) {
  2373. case SNDRV_PCM_FORMAT_S32_LE:
  2374. case SNDRV_PCM_FORMAT_S24_3LE:
  2375. case SNDRV_PCM_FORMAT_S24_LE:
  2376. bit_per_sample = 32;
  2377. break;
  2378. case SNDRV_PCM_FORMAT_S16_LE:
  2379. default:
  2380. bit_per_sample = 16;
  2381. break;
  2382. }
  2383. return bit_per_sample;
  2384. }
  2385. static void update_mi2s_clk_val(int dai_id, int stream)
  2386. {
  2387. u32 bit_per_sample = 0;
  2388. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2389. bit_per_sample =
  2390. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2391. mi2s_clk[dai_id].clk_freq_in_hz =
  2392. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2393. } else {
  2394. bit_per_sample =
  2395. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2396. mi2s_clk[dai_id].clk_freq_in_hz =
  2397. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2398. }
  2399. }
  2400. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2401. {
  2402. int ret = 0;
  2403. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2404. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2405. int port_id = 0;
  2406. int index = cpu_dai->id;
  2407. port_id = msm_get_port_id(rtd->dai_link->id);
  2408. if (port_id < 0) {
  2409. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2410. ret = port_id;
  2411. goto err;
  2412. }
  2413. if (enable) {
  2414. update_mi2s_clk_val(index, substream->stream);
  2415. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2416. mi2s_clk[index].clk_freq_in_hz);
  2417. }
  2418. mi2s_clk[index].enable = enable;
  2419. ret = afe_set_lpass_clock_v2(port_id,
  2420. &mi2s_clk[index]);
  2421. if (ret < 0) {
  2422. dev_err(rtd->card->dev,
  2423. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2424. __func__, port_id, ret);
  2425. goto err;
  2426. }
  2427. err:
  2428. return ret;
  2429. }
  2430. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2431. {
  2432. int idx = 0;
  2433. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2434. sizeof("WSA_CDC_DMA_RX_0")))
  2435. idx = WSA_CDC_DMA_RX_0;
  2436. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2437. sizeof("WSA_CDC_DMA_RX_0")))
  2438. idx = WSA_CDC_DMA_RX_1;
  2439. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2440. sizeof("RX_CDC_DMA_RX_0")))
  2441. idx = RX_CDC_DMA_RX_0;
  2442. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2443. sizeof("RX_CDC_DMA_RX_1")))
  2444. idx = RX_CDC_DMA_RX_1;
  2445. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2446. sizeof("RX_CDC_DMA_RX_2")))
  2447. idx = RX_CDC_DMA_RX_2;
  2448. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2449. sizeof("RX_CDC_DMA_RX_3")))
  2450. idx = RX_CDC_DMA_RX_3;
  2451. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2452. sizeof("RX_CDC_DMA_RX_5")))
  2453. idx = RX_CDC_DMA_RX_5;
  2454. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_6",
  2455. sizeof("RX_CDC_DMA_RX_6")))
  2456. idx = RX_CDC_DMA_RX_6;
  2457. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2458. sizeof("WSA_CDC_DMA_TX_0")))
  2459. idx = WSA_CDC_DMA_TX_0;
  2460. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2461. sizeof("WSA_CDC_DMA_TX_1")))
  2462. idx = WSA_CDC_DMA_TX_1;
  2463. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2464. sizeof("WSA_CDC_DMA_TX_2")))
  2465. idx = WSA_CDC_DMA_TX_2;
  2466. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2467. sizeof("TX_CDC_DMA_TX_0")))
  2468. idx = TX_CDC_DMA_TX_0;
  2469. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2470. sizeof("TX_CDC_DMA_TX_3")))
  2471. idx = TX_CDC_DMA_TX_3;
  2472. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2473. sizeof("TX_CDC_DMA_TX_4")))
  2474. idx = TX_CDC_DMA_TX_4;
  2475. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2476. sizeof("VA_CDC_DMA_TX_0")))
  2477. idx = VA_CDC_DMA_TX_0;
  2478. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2479. sizeof("VA_CDC_DMA_TX_1")))
  2480. idx = VA_CDC_DMA_TX_1;
  2481. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2482. sizeof("VA_CDC_DMA_TX_2")))
  2483. idx = VA_CDC_DMA_TX_2;
  2484. else {
  2485. pr_err("%s: unsupported channel: %s\n",
  2486. __func__, kcontrol->id.name);
  2487. return -EINVAL;
  2488. }
  2489. return idx;
  2490. }
  2491. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2492. struct snd_ctl_elem_value *ucontrol)
  2493. {
  2494. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2495. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2496. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2497. return ch_num;
  2498. }
  2499. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2500. cdc_dma_rx_cfg[ch_num].channels - 1);
  2501. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2502. return 0;
  2503. }
  2504. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2505. struct snd_ctl_elem_value *ucontrol)
  2506. {
  2507. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2508. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2509. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2510. return ch_num;
  2511. }
  2512. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2513. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2514. cdc_dma_rx_cfg[ch_num].channels);
  2515. return 1;
  2516. }
  2517. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2521. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2522. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2523. return ch_num;
  2524. }
  2525. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2526. case SNDRV_PCM_FORMAT_S32_LE:
  2527. ucontrol->value.integer.value[0] = 3;
  2528. break;
  2529. case SNDRV_PCM_FORMAT_S24_3LE:
  2530. ucontrol->value.integer.value[0] = 2;
  2531. break;
  2532. case SNDRV_PCM_FORMAT_S24_LE:
  2533. ucontrol->value.integer.value[0] = 1;
  2534. break;
  2535. case SNDRV_PCM_FORMAT_S16_LE:
  2536. default:
  2537. ucontrol->value.integer.value[0] = 0;
  2538. break;
  2539. }
  2540. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2541. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2542. ucontrol->value.integer.value[0]);
  2543. return 0;
  2544. }
  2545. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2546. struct snd_ctl_elem_value *ucontrol)
  2547. {
  2548. int rc = 0;
  2549. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2550. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2551. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2552. return ch_num;
  2553. }
  2554. switch (ucontrol->value.integer.value[0]) {
  2555. case 3:
  2556. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2557. break;
  2558. case 2:
  2559. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2560. break;
  2561. case 1:
  2562. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2563. break;
  2564. case 0:
  2565. default:
  2566. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2567. break;
  2568. }
  2569. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2570. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2571. ucontrol->value.integer.value[0]);
  2572. return rc;
  2573. }
  2574. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2575. {
  2576. int sample_rate_val = 0;
  2577. switch (sample_rate) {
  2578. case SAMPLING_RATE_8KHZ:
  2579. sample_rate_val = 0;
  2580. break;
  2581. case SAMPLING_RATE_11P025KHZ:
  2582. sample_rate_val = 1;
  2583. break;
  2584. case SAMPLING_RATE_16KHZ:
  2585. sample_rate_val = 2;
  2586. break;
  2587. case SAMPLING_RATE_22P05KHZ:
  2588. sample_rate_val = 3;
  2589. break;
  2590. case SAMPLING_RATE_32KHZ:
  2591. sample_rate_val = 4;
  2592. break;
  2593. case SAMPLING_RATE_44P1KHZ:
  2594. sample_rate_val = 5;
  2595. break;
  2596. case SAMPLING_RATE_48KHZ:
  2597. sample_rate_val = 6;
  2598. break;
  2599. case SAMPLING_RATE_88P2KHZ:
  2600. sample_rate_val = 7;
  2601. break;
  2602. case SAMPLING_RATE_96KHZ:
  2603. sample_rate_val = 8;
  2604. break;
  2605. case SAMPLING_RATE_176P4KHZ:
  2606. sample_rate_val = 9;
  2607. break;
  2608. case SAMPLING_RATE_192KHZ:
  2609. sample_rate_val = 10;
  2610. break;
  2611. case SAMPLING_RATE_352P8KHZ:
  2612. sample_rate_val = 11;
  2613. break;
  2614. case SAMPLING_RATE_384KHZ:
  2615. sample_rate_val = 12;
  2616. break;
  2617. default:
  2618. sample_rate_val = 6;
  2619. break;
  2620. }
  2621. return sample_rate_val;
  2622. }
  2623. static int cdc_dma_get_sample_rate(int value)
  2624. {
  2625. int sample_rate = 0;
  2626. switch (value) {
  2627. case 0:
  2628. sample_rate = SAMPLING_RATE_8KHZ;
  2629. break;
  2630. case 1:
  2631. sample_rate = SAMPLING_RATE_11P025KHZ;
  2632. break;
  2633. case 2:
  2634. sample_rate = SAMPLING_RATE_16KHZ;
  2635. break;
  2636. case 3:
  2637. sample_rate = SAMPLING_RATE_22P05KHZ;
  2638. break;
  2639. case 4:
  2640. sample_rate = SAMPLING_RATE_32KHZ;
  2641. break;
  2642. case 5:
  2643. sample_rate = SAMPLING_RATE_44P1KHZ;
  2644. break;
  2645. case 6:
  2646. sample_rate = SAMPLING_RATE_48KHZ;
  2647. break;
  2648. case 7:
  2649. sample_rate = SAMPLING_RATE_88P2KHZ;
  2650. break;
  2651. case 8:
  2652. sample_rate = SAMPLING_RATE_96KHZ;
  2653. break;
  2654. case 9:
  2655. sample_rate = SAMPLING_RATE_176P4KHZ;
  2656. break;
  2657. case 10:
  2658. sample_rate = SAMPLING_RATE_192KHZ;
  2659. break;
  2660. case 11:
  2661. sample_rate = SAMPLING_RATE_352P8KHZ;
  2662. break;
  2663. case 12:
  2664. sample_rate = SAMPLING_RATE_384KHZ;
  2665. break;
  2666. default:
  2667. sample_rate = SAMPLING_RATE_48KHZ;
  2668. break;
  2669. }
  2670. return sample_rate;
  2671. }
  2672. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2673. struct snd_ctl_elem_value *ucontrol)
  2674. {
  2675. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2676. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2677. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2678. return ch_num;
  2679. }
  2680. ucontrol->value.enumerated.item[0] =
  2681. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2682. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2683. cdc_dma_rx_cfg[ch_num].sample_rate);
  2684. return 0;
  2685. }
  2686. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2687. struct snd_ctl_elem_value *ucontrol)
  2688. {
  2689. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2690. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2691. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2692. return ch_num;
  2693. }
  2694. cdc_dma_rx_cfg[ch_num].sample_rate =
  2695. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2696. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2697. __func__, ucontrol->value.enumerated.item[0],
  2698. cdc_dma_rx_cfg[ch_num].sample_rate);
  2699. return 0;
  2700. }
  2701. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2702. struct snd_ctl_elem_value *ucontrol)
  2703. {
  2704. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2705. if (ch_num < 0) {
  2706. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2707. return ch_num;
  2708. }
  2709. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2710. cdc_dma_tx_cfg[ch_num].channels);
  2711. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2712. return 0;
  2713. }
  2714. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2715. struct snd_ctl_elem_value *ucontrol)
  2716. {
  2717. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2718. if (ch_num < 0) {
  2719. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2720. return ch_num;
  2721. }
  2722. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2723. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2724. cdc_dma_tx_cfg[ch_num].channels);
  2725. return 1;
  2726. }
  2727. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2728. struct snd_ctl_elem_value *ucontrol)
  2729. {
  2730. int sample_rate_val;
  2731. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2732. if (ch_num < 0) {
  2733. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2734. return ch_num;
  2735. }
  2736. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2737. case SAMPLING_RATE_384KHZ:
  2738. sample_rate_val = 12;
  2739. break;
  2740. case SAMPLING_RATE_352P8KHZ:
  2741. sample_rate_val = 11;
  2742. break;
  2743. case SAMPLING_RATE_192KHZ:
  2744. sample_rate_val = 10;
  2745. break;
  2746. case SAMPLING_RATE_176P4KHZ:
  2747. sample_rate_val = 9;
  2748. break;
  2749. case SAMPLING_RATE_96KHZ:
  2750. sample_rate_val = 8;
  2751. break;
  2752. case SAMPLING_RATE_88P2KHZ:
  2753. sample_rate_val = 7;
  2754. break;
  2755. case SAMPLING_RATE_48KHZ:
  2756. sample_rate_val = 6;
  2757. break;
  2758. case SAMPLING_RATE_44P1KHZ:
  2759. sample_rate_val = 5;
  2760. break;
  2761. case SAMPLING_RATE_32KHZ:
  2762. sample_rate_val = 4;
  2763. break;
  2764. case SAMPLING_RATE_22P05KHZ:
  2765. sample_rate_val = 3;
  2766. break;
  2767. case SAMPLING_RATE_16KHZ:
  2768. sample_rate_val = 2;
  2769. break;
  2770. case SAMPLING_RATE_11P025KHZ:
  2771. sample_rate_val = 1;
  2772. break;
  2773. case SAMPLING_RATE_8KHZ:
  2774. sample_rate_val = 0;
  2775. break;
  2776. default:
  2777. sample_rate_val = 6;
  2778. break;
  2779. }
  2780. ucontrol->value.integer.value[0] = sample_rate_val;
  2781. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2782. cdc_dma_tx_cfg[ch_num].sample_rate);
  2783. return 0;
  2784. }
  2785. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2786. struct snd_ctl_elem_value *ucontrol)
  2787. {
  2788. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2789. if (ch_num < 0) {
  2790. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2791. return ch_num;
  2792. }
  2793. switch (ucontrol->value.integer.value[0]) {
  2794. case 12:
  2795. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2796. break;
  2797. case 11:
  2798. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2799. break;
  2800. case 10:
  2801. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2802. break;
  2803. case 9:
  2804. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2805. break;
  2806. case 8:
  2807. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2808. break;
  2809. case 7:
  2810. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2811. break;
  2812. case 6:
  2813. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2814. break;
  2815. case 5:
  2816. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2817. break;
  2818. case 4:
  2819. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2820. break;
  2821. case 3:
  2822. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2823. break;
  2824. case 2:
  2825. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2826. break;
  2827. case 1:
  2828. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2829. break;
  2830. case 0:
  2831. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2832. break;
  2833. default:
  2834. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2835. break;
  2836. }
  2837. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2838. __func__, ucontrol->value.integer.value[0],
  2839. cdc_dma_tx_cfg[ch_num].sample_rate);
  2840. return 0;
  2841. }
  2842. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2843. struct snd_ctl_elem_value *ucontrol)
  2844. {
  2845. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2846. if (ch_num < 0) {
  2847. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2848. return ch_num;
  2849. }
  2850. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2851. case SNDRV_PCM_FORMAT_S32_LE:
  2852. ucontrol->value.integer.value[0] = 3;
  2853. break;
  2854. case SNDRV_PCM_FORMAT_S24_3LE:
  2855. ucontrol->value.integer.value[0] = 2;
  2856. break;
  2857. case SNDRV_PCM_FORMAT_S24_LE:
  2858. ucontrol->value.integer.value[0] = 1;
  2859. break;
  2860. case SNDRV_PCM_FORMAT_S16_LE:
  2861. default:
  2862. ucontrol->value.integer.value[0] = 0;
  2863. break;
  2864. }
  2865. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2866. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2867. ucontrol->value.integer.value[0]);
  2868. return 0;
  2869. }
  2870. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2871. struct snd_ctl_elem_value *ucontrol)
  2872. {
  2873. int rc = 0;
  2874. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2875. if (ch_num < 0) {
  2876. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2877. return ch_num;
  2878. }
  2879. switch (ucontrol->value.integer.value[0]) {
  2880. case 3:
  2881. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2882. break;
  2883. case 2:
  2884. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2885. break;
  2886. case 1:
  2887. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2888. break;
  2889. case 0:
  2890. default:
  2891. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2892. break;
  2893. }
  2894. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2895. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2896. ucontrol->value.integer.value[0]);
  2897. return rc;
  2898. }
  2899. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  2900. {
  2901. int idx = 0;
  2902. switch (be_id) {
  2903. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2904. idx = WSA_CDC_DMA_RX_0;
  2905. break;
  2906. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2907. idx = WSA_CDC_DMA_TX_0;
  2908. break;
  2909. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2910. idx = WSA_CDC_DMA_RX_1;
  2911. break;
  2912. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2913. idx = WSA_CDC_DMA_TX_1;
  2914. break;
  2915. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2916. idx = WSA_CDC_DMA_TX_2;
  2917. break;
  2918. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2919. idx = RX_CDC_DMA_RX_0;
  2920. break;
  2921. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2922. idx = RX_CDC_DMA_RX_1;
  2923. break;
  2924. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2925. idx = RX_CDC_DMA_RX_2;
  2926. break;
  2927. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2928. idx = RX_CDC_DMA_RX_3;
  2929. break;
  2930. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2931. idx = RX_CDC_DMA_RX_5;
  2932. break;
  2933. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  2934. idx = RX_CDC_DMA_RX_6;
  2935. break;
  2936. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2937. idx = TX_CDC_DMA_TX_0;
  2938. break;
  2939. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2940. idx = TX_CDC_DMA_TX_3;
  2941. break;
  2942. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2943. idx = TX_CDC_DMA_TX_4;
  2944. break;
  2945. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2946. idx = VA_CDC_DMA_TX_0;
  2947. break;
  2948. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2949. idx = VA_CDC_DMA_TX_1;
  2950. break;
  2951. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2952. idx = VA_CDC_DMA_TX_2;
  2953. break;
  2954. default:
  2955. idx = RX_CDC_DMA_RX_0;
  2956. break;
  2957. }
  2958. return idx;
  2959. }
  2960. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  2961. struct snd_ctl_elem_value *ucontrol)
  2962. {
  2963. /*
  2964. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  2965. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  2966. * value.
  2967. */
  2968. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  2969. case SAMPLING_RATE_96KHZ:
  2970. ucontrol->value.integer.value[0] = 5;
  2971. break;
  2972. case SAMPLING_RATE_88P2KHZ:
  2973. ucontrol->value.integer.value[0] = 4;
  2974. break;
  2975. case SAMPLING_RATE_48KHZ:
  2976. ucontrol->value.integer.value[0] = 3;
  2977. break;
  2978. case SAMPLING_RATE_44P1KHZ:
  2979. ucontrol->value.integer.value[0] = 2;
  2980. break;
  2981. case SAMPLING_RATE_16KHZ:
  2982. ucontrol->value.integer.value[0] = 1;
  2983. break;
  2984. case SAMPLING_RATE_8KHZ:
  2985. default:
  2986. ucontrol->value.integer.value[0] = 0;
  2987. break;
  2988. }
  2989. pr_debug("%s: sample rate = %d\n", __func__,
  2990. slim_rx_cfg[SLIM_RX_7].sample_rate);
  2991. return 0;
  2992. }
  2993. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  2994. struct snd_ctl_elem_value *ucontrol)
  2995. {
  2996. switch (ucontrol->value.integer.value[0]) {
  2997. case 1:
  2998. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  2999. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3000. break;
  3001. case 2:
  3002. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3003. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3004. break;
  3005. case 3:
  3006. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3007. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3008. break;
  3009. case 4:
  3010. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3011. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3012. break;
  3013. case 5:
  3014. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3015. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3016. break;
  3017. case 0:
  3018. default:
  3019. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3020. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3021. break;
  3022. }
  3023. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3024. __func__,
  3025. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3026. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3027. ucontrol->value.enumerated.item[0]);
  3028. return 0;
  3029. }
  3030. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3031. struct snd_ctl_elem_value *ucontrol)
  3032. {
  3033. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3034. case SAMPLING_RATE_96KHZ:
  3035. ucontrol->value.integer.value[0] = 5;
  3036. break;
  3037. case SAMPLING_RATE_88P2KHZ:
  3038. ucontrol->value.integer.value[0] = 4;
  3039. break;
  3040. case SAMPLING_RATE_48KHZ:
  3041. ucontrol->value.integer.value[0] = 3;
  3042. break;
  3043. case SAMPLING_RATE_44P1KHZ:
  3044. ucontrol->value.integer.value[0] = 2;
  3045. break;
  3046. case SAMPLING_RATE_16KHZ:
  3047. ucontrol->value.integer.value[0] = 1;
  3048. break;
  3049. case SAMPLING_RATE_8KHZ:
  3050. default:
  3051. ucontrol->value.integer.value[0] = 0;
  3052. break;
  3053. }
  3054. pr_debug("%s: sample rate rx = %d\n", __func__,
  3055. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3056. return 0;
  3057. }
  3058. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3059. struct snd_ctl_elem_value *ucontrol)
  3060. {
  3061. switch (ucontrol->value.integer.value[0]) {
  3062. case 1:
  3063. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3064. break;
  3065. case 2:
  3066. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3067. break;
  3068. case 3:
  3069. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3070. break;
  3071. case 4:
  3072. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3073. break;
  3074. case 5:
  3075. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3076. break;
  3077. case 0:
  3078. default:
  3079. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3080. break;
  3081. }
  3082. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3083. __func__,
  3084. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3085. ucontrol->value.enumerated.item[0]);
  3086. return 0;
  3087. }
  3088. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3089. struct snd_ctl_elem_value *ucontrol)
  3090. {
  3091. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3092. case SAMPLING_RATE_96KHZ:
  3093. ucontrol->value.integer.value[0] = 5;
  3094. break;
  3095. case SAMPLING_RATE_88P2KHZ:
  3096. ucontrol->value.integer.value[0] = 4;
  3097. break;
  3098. case SAMPLING_RATE_48KHZ:
  3099. ucontrol->value.integer.value[0] = 3;
  3100. break;
  3101. case SAMPLING_RATE_44P1KHZ:
  3102. ucontrol->value.integer.value[0] = 2;
  3103. break;
  3104. case SAMPLING_RATE_16KHZ:
  3105. ucontrol->value.integer.value[0] = 1;
  3106. break;
  3107. case SAMPLING_RATE_8KHZ:
  3108. default:
  3109. ucontrol->value.integer.value[0] = 0;
  3110. break;
  3111. }
  3112. pr_debug("%s: sample rate tx = %d\n", __func__,
  3113. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3114. return 0;
  3115. }
  3116. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3117. struct snd_ctl_elem_value *ucontrol)
  3118. {
  3119. switch (ucontrol->value.integer.value[0]) {
  3120. case 1:
  3121. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3122. break;
  3123. case 2:
  3124. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3125. break;
  3126. case 3:
  3127. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3128. break;
  3129. case 4:
  3130. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3131. break;
  3132. case 5:
  3133. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3134. break;
  3135. case 0:
  3136. default:
  3137. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3138. break;
  3139. }
  3140. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3141. __func__,
  3142. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3143. ucontrol->value.enumerated.item[0]);
  3144. return 0;
  3145. }
  3146. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3147. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3148. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3149. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3150. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3151. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3152. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3153. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3154. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3155. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3156. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3157. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3158. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3159. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3160. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3161. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Channels", rx_cdc_dma_rx_6_chs,
  3162. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3163. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3164. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3165. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3166. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3167. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3168. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3169. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3170. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3171. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3172. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3173. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3174. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3175. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3176. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3177. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3178. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3179. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3180. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3181. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3182. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3183. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3184. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3185. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3186. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3187. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3188. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3189. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3190. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3191. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3192. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3193. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3194. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3195. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3196. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3197. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3198. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3199. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3200. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3201. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3202. wsa_cdc_dma_rx_0_sample_rate,
  3203. cdc_dma_rx_sample_rate_get,
  3204. cdc_dma_rx_sample_rate_put),
  3205. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3206. wsa_cdc_dma_rx_1_sample_rate,
  3207. cdc_dma_rx_sample_rate_get,
  3208. cdc_dma_rx_sample_rate_put),
  3209. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3210. wsa_cdc_dma_tx_0_sample_rate,
  3211. cdc_dma_tx_sample_rate_get,
  3212. cdc_dma_tx_sample_rate_put),
  3213. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3214. wsa_cdc_dma_tx_1_sample_rate,
  3215. cdc_dma_tx_sample_rate_get,
  3216. cdc_dma_tx_sample_rate_put),
  3217. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3218. wsa_cdc_dma_tx_2_sample_rate,
  3219. cdc_dma_tx_sample_rate_get,
  3220. cdc_dma_tx_sample_rate_put),
  3221. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3222. tx_cdc_dma_tx_0_sample_rate,
  3223. cdc_dma_tx_sample_rate_get,
  3224. cdc_dma_tx_sample_rate_put),
  3225. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3226. tx_cdc_dma_tx_3_sample_rate,
  3227. cdc_dma_tx_sample_rate_get,
  3228. cdc_dma_tx_sample_rate_put),
  3229. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3230. tx_cdc_dma_tx_4_sample_rate,
  3231. cdc_dma_tx_sample_rate_get,
  3232. cdc_dma_tx_sample_rate_put),
  3233. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3234. va_cdc_dma_tx_0_sample_rate,
  3235. cdc_dma_tx_sample_rate_get,
  3236. cdc_dma_tx_sample_rate_put),
  3237. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3238. va_cdc_dma_tx_1_sample_rate,
  3239. cdc_dma_tx_sample_rate_get,
  3240. cdc_dma_tx_sample_rate_put),
  3241. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3242. va_cdc_dma_tx_2_sample_rate,
  3243. cdc_dma_tx_sample_rate_get,
  3244. cdc_dma_tx_sample_rate_put),
  3245. };
  3246. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3247. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3248. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3249. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3250. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3251. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3252. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3253. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3254. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3255. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3256. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3257. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc80_dma_rx_6_format,
  3258. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3259. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3260. rx_cdc80_dma_rx_0_sample_rate,
  3261. cdc_dma_rx_sample_rate_get,
  3262. cdc_dma_rx_sample_rate_put),
  3263. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3264. rx_cdc80_dma_rx_1_sample_rate,
  3265. cdc_dma_rx_sample_rate_get,
  3266. cdc_dma_rx_sample_rate_put),
  3267. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3268. rx_cdc80_dma_rx_2_sample_rate,
  3269. cdc_dma_rx_sample_rate_get,
  3270. cdc_dma_rx_sample_rate_put),
  3271. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3272. rx_cdc80_dma_rx_3_sample_rate,
  3273. cdc_dma_rx_sample_rate_get,
  3274. cdc_dma_rx_sample_rate_put),
  3275. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3276. rx_cdc80_dma_rx_5_sample_rate,
  3277. cdc_dma_rx_sample_rate_get,
  3278. cdc_dma_rx_sample_rate_put),
  3279. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3280. rx_cdc80_dma_rx_6_sample_rate,
  3281. cdc_dma_rx_sample_rate_get,
  3282. cdc_dma_rx_sample_rate_put),
  3283. };
  3284. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3285. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3286. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3287. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3288. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3289. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3290. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3291. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3292. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3293. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3294. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3295. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc85_dma_rx_6_format,
  3296. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3297. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3298. rx_cdc85_dma_rx_0_sample_rate,
  3299. cdc_dma_rx_sample_rate_get,
  3300. cdc_dma_rx_sample_rate_put),
  3301. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3302. rx_cdc85_dma_rx_1_sample_rate,
  3303. cdc_dma_rx_sample_rate_get,
  3304. cdc_dma_rx_sample_rate_put),
  3305. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3306. rx_cdc85_dma_rx_2_sample_rate,
  3307. cdc_dma_rx_sample_rate_get,
  3308. cdc_dma_rx_sample_rate_put),
  3309. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3310. rx_cdc85_dma_rx_3_sample_rate,
  3311. cdc_dma_rx_sample_rate_get,
  3312. cdc_dma_rx_sample_rate_put),
  3313. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3314. rx_cdc85_dma_rx_5_sample_rate,
  3315. cdc_dma_rx_sample_rate_get,
  3316. cdc_dma_rx_sample_rate_put),
  3317. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3318. rx_cdc85_dma_rx_6_sample_rate,
  3319. cdc_dma_rx_sample_rate_get,
  3320. cdc_dma_rx_sample_rate_put),
  3321. };
  3322. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3323. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3324. usb_audio_rx_sample_rate_get,
  3325. usb_audio_rx_sample_rate_put),
  3326. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3327. usb_audio_tx_sample_rate_get,
  3328. usb_audio_tx_sample_rate_put),
  3329. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3330. tdm_rx_sample_rate_get,
  3331. tdm_rx_sample_rate_put),
  3332. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3333. tdm_rx_sample_rate_get,
  3334. tdm_rx_sample_rate_put),
  3335. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3336. tdm_rx_sample_rate_get,
  3337. tdm_rx_sample_rate_put),
  3338. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3339. tdm_rx_sample_rate_get,
  3340. tdm_rx_sample_rate_put),
  3341. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3342. tdm_rx_sample_rate_get,
  3343. tdm_rx_sample_rate_put),
  3344. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3345. tdm_rx_sample_rate_get,
  3346. tdm_rx_sample_rate_put),
  3347. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3348. tdm_tx_sample_rate_get,
  3349. tdm_tx_sample_rate_put),
  3350. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3351. tdm_tx_sample_rate_get,
  3352. tdm_tx_sample_rate_put),
  3353. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3354. tdm_tx_sample_rate_get,
  3355. tdm_tx_sample_rate_put),
  3356. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3357. tdm_tx_sample_rate_get,
  3358. tdm_tx_sample_rate_put),
  3359. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3360. tdm_tx_sample_rate_get,
  3361. tdm_tx_sample_rate_put),
  3362. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3363. tdm_tx_sample_rate_get,
  3364. tdm_tx_sample_rate_put),
  3365. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3366. aux_pcm_rx_sample_rate_get,
  3367. aux_pcm_rx_sample_rate_put),
  3368. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3369. aux_pcm_rx_sample_rate_get,
  3370. aux_pcm_rx_sample_rate_put),
  3371. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3372. aux_pcm_rx_sample_rate_get,
  3373. aux_pcm_rx_sample_rate_put),
  3374. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3375. aux_pcm_rx_sample_rate_get,
  3376. aux_pcm_rx_sample_rate_put),
  3377. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3378. aux_pcm_rx_sample_rate_get,
  3379. aux_pcm_rx_sample_rate_put),
  3380. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3381. aux_pcm_rx_sample_rate_get,
  3382. aux_pcm_rx_sample_rate_put),
  3383. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3384. aux_pcm_tx_sample_rate_get,
  3385. aux_pcm_tx_sample_rate_put),
  3386. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3387. aux_pcm_tx_sample_rate_get,
  3388. aux_pcm_tx_sample_rate_put),
  3389. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3390. aux_pcm_tx_sample_rate_get,
  3391. aux_pcm_tx_sample_rate_put),
  3392. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3393. aux_pcm_tx_sample_rate_get,
  3394. aux_pcm_tx_sample_rate_put),
  3395. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3396. aux_pcm_tx_sample_rate_get,
  3397. aux_pcm_tx_sample_rate_put),
  3398. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3399. aux_pcm_tx_sample_rate_get,
  3400. aux_pcm_tx_sample_rate_put),
  3401. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3402. mi2s_rx_sample_rate_get,
  3403. mi2s_rx_sample_rate_put),
  3404. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3405. mi2s_rx_sample_rate_get,
  3406. mi2s_rx_sample_rate_put),
  3407. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3408. mi2s_rx_sample_rate_get,
  3409. mi2s_rx_sample_rate_put),
  3410. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3411. mi2s_rx_sample_rate_get,
  3412. mi2s_rx_sample_rate_put),
  3413. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3414. mi2s_rx_sample_rate_get,
  3415. mi2s_rx_sample_rate_put),
  3416. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3417. mi2s_rx_sample_rate_get,
  3418. mi2s_rx_sample_rate_put),
  3419. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3420. mi2s_tx_sample_rate_get,
  3421. mi2s_tx_sample_rate_put),
  3422. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3423. mi2s_tx_sample_rate_get,
  3424. mi2s_tx_sample_rate_put),
  3425. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3426. mi2s_tx_sample_rate_get,
  3427. mi2s_tx_sample_rate_put),
  3428. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3429. mi2s_tx_sample_rate_get,
  3430. mi2s_tx_sample_rate_put),
  3431. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3432. mi2s_tx_sample_rate_get,
  3433. mi2s_tx_sample_rate_put),
  3434. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3435. mi2s_tx_sample_rate_get,
  3436. mi2s_tx_sample_rate_put),
  3437. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3438. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3439. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3440. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3441. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3442. tdm_rx_format_get,
  3443. tdm_rx_format_put),
  3444. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3445. tdm_rx_format_get,
  3446. tdm_rx_format_put),
  3447. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3448. tdm_rx_format_get,
  3449. tdm_rx_format_put),
  3450. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3451. tdm_rx_format_get,
  3452. tdm_rx_format_put),
  3453. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3454. tdm_rx_format_get,
  3455. tdm_rx_format_put),
  3456. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3457. tdm_rx_format_get,
  3458. tdm_rx_format_put),
  3459. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3460. tdm_tx_format_get,
  3461. tdm_tx_format_put),
  3462. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3463. tdm_tx_format_get,
  3464. tdm_tx_format_put),
  3465. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3466. tdm_tx_format_get,
  3467. tdm_tx_format_put),
  3468. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3469. tdm_tx_format_get,
  3470. tdm_tx_format_put),
  3471. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3472. tdm_tx_format_get,
  3473. tdm_tx_format_put),
  3474. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3475. tdm_tx_format_get,
  3476. tdm_tx_format_put),
  3477. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3478. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3479. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3480. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3481. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3482. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3483. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3484. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3485. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3486. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3487. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3488. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3489. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3490. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3491. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3492. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3493. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3494. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3495. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3496. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3497. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3498. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3499. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3500. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3501. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3502. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3503. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3504. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3505. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3506. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3507. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3508. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3509. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3510. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3511. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3512. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3513. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3514. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3515. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3516. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3517. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3518. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3519. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3520. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3521. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3522. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3523. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3524. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3525. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3526. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3527. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3528. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3529. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3530. proxy_rx_ch_get, proxy_rx_ch_put),
  3531. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3532. tdm_rx_ch_get,
  3533. tdm_rx_ch_put),
  3534. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3535. tdm_rx_ch_get,
  3536. tdm_rx_ch_put),
  3537. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3538. tdm_rx_ch_get,
  3539. tdm_rx_ch_put),
  3540. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3541. tdm_rx_ch_get,
  3542. tdm_rx_ch_put),
  3543. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3544. tdm_rx_ch_get,
  3545. tdm_rx_ch_put),
  3546. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3547. tdm_rx_ch_get,
  3548. tdm_rx_ch_put),
  3549. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3550. tdm_tx_ch_get,
  3551. tdm_tx_ch_put),
  3552. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3553. tdm_tx_ch_get,
  3554. tdm_tx_ch_put),
  3555. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3556. tdm_tx_ch_get,
  3557. tdm_tx_ch_put),
  3558. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3559. tdm_tx_ch_get,
  3560. tdm_tx_ch_put),
  3561. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3562. tdm_tx_ch_get,
  3563. tdm_tx_ch_put),
  3564. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3565. tdm_tx_ch_get,
  3566. tdm_tx_ch_put),
  3567. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3568. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3569. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3570. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3571. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3572. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3573. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3574. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3575. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3576. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3577. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3578. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3579. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3580. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3581. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3582. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3583. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3584. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3585. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3586. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3587. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3588. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3589. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3590. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3591. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3592. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3593. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3594. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3595. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3596. ext_disp_rx_sample_rate_get,
  3597. ext_disp_rx_sample_rate_put),
  3598. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3599. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3600. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3601. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3602. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3603. ext_disp_rx_sample_rate_get,
  3604. ext_disp_rx_sample_rate_put),
  3605. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3606. msm_bt_sample_rate_get,
  3607. msm_bt_sample_rate_put),
  3608. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3609. msm_bt_sample_rate_rx_get,
  3610. msm_bt_sample_rate_rx_put),
  3611. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3612. msm_bt_sample_rate_tx_get,
  3613. msm_bt_sample_rate_tx_put),
  3614. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3615. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3616. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3617. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3618. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3619. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3620. };
  3621. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3622. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3623. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3624. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3625. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3626. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3627. aux_pcm_rx_sample_rate_get,
  3628. aux_pcm_rx_sample_rate_put),
  3629. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3630. aux_pcm_tx_sample_rate_get,
  3631. aux_pcm_tx_sample_rate_put),
  3632. };
  3633. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3634. {
  3635. int idx;
  3636. switch (be_id) {
  3637. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3638. idx = EXT_DISP_RX_IDX_DP;
  3639. break;
  3640. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3641. idx = EXT_DISP_RX_IDX_DP1;
  3642. break;
  3643. default:
  3644. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3645. idx = -EINVAL;
  3646. break;
  3647. }
  3648. return idx;
  3649. }
  3650. static int lahaina_send_island_va_config(int32_t be_id)
  3651. {
  3652. int rc = 0;
  3653. int port_id = 0xFFFF;
  3654. port_id = msm_get_port_id(be_id);
  3655. if (port_id < 0) {
  3656. pr_err("%s: Invalid island interface, be_id: %d\n",
  3657. __func__, be_id);
  3658. rc = -EINVAL;
  3659. } else {
  3660. /*
  3661. * send island mode config
  3662. * This should be the first configuration
  3663. */
  3664. rc = afe_send_port_island_mode(port_id);
  3665. if (rc)
  3666. pr_err("%s: afe send island mode failed %d\n",
  3667. __func__, rc);
  3668. }
  3669. return rc;
  3670. }
  3671. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3672. struct snd_pcm_hw_params *params)
  3673. {
  3674. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3675. struct snd_interval *rate = hw_param_interval(params,
  3676. SNDRV_PCM_HW_PARAM_RATE);
  3677. struct snd_interval *channels = hw_param_interval(params,
  3678. SNDRV_PCM_HW_PARAM_CHANNELS);
  3679. int idx = 0, rc = 0;
  3680. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3681. __func__, dai_link->id, params_format(params),
  3682. params_rate(params));
  3683. switch (dai_link->id) {
  3684. case MSM_BACKEND_DAI_USB_RX:
  3685. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3686. usb_rx_cfg.bit_format);
  3687. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3688. channels->min = channels->max = usb_rx_cfg.channels;
  3689. break;
  3690. case MSM_BACKEND_DAI_USB_TX:
  3691. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3692. usb_tx_cfg.bit_format);
  3693. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3694. channels->min = channels->max = usb_tx_cfg.channels;
  3695. break;
  3696. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3697. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3698. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3699. if (idx < 0) {
  3700. pr_err("%s: Incorrect ext disp idx %d\n",
  3701. __func__, idx);
  3702. rc = idx;
  3703. goto done;
  3704. }
  3705. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3706. ext_disp_rx_cfg[idx].bit_format);
  3707. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3708. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3709. break;
  3710. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3711. channels->min = channels->max = proxy_rx_cfg.channels;
  3712. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3713. break;
  3714. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3715. channels->min = channels->max =
  3716. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3717. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3718. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3719. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3720. break;
  3721. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3722. channels->min = channels->max =
  3723. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3724. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3725. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3726. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3727. break;
  3728. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3729. channels->min = channels->max =
  3730. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3731. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3732. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3733. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3734. break;
  3735. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3736. channels->min = channels->max =
  3737. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3738. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3739. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3740. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3741. break;
  3742. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3743. channels->min = channels->max =
  3744. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3745. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3746. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3747. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3748. break;
  3749. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3750. channels->min = channels->max =
  3751. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3752. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3753. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3754. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3755. break;
  3756. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3757. channels->min = channels->max =
  3758. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3759. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3760. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3761. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3762. break;
  3763. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3764. channels->min = channels->max =
  3765. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3766. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3767. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3768. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3769. break;
  3770. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3771. channels->min = channels->max =
  3772. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3773. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3774. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3775. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3776. break;
  3777. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3778. channels->min = channels->max =
  3779. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3780. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3781. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3782. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3783. break;
  3784. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3785. channels->min = channels->max =
  3786. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3787. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3788. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3789. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3790. break;
  3791. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3792. channels->min = channels->max =
  3793. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3794. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3795. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3796. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3797. break;
  3798. case MSM_BACKEND_DAI_AUXPCM_RX:
  3799. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3800. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3801. rate->min = rate->max =
  3802. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3803. channels->min = channels->max =
  3804. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3805. break;
  3806. case MSM_BACKEND_DAI_AUXPCM_TX:
  3807. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3808. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3809. rate->min = rate->max =
  3810. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3811. channels->min = channels->max =
  3812. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3813. break;
  3814. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3815. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3816. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3817. rate->min = rate->max =
  3818. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3819. channels->min = channels->max =
  3820. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3821. break;
  3822. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3823. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3824. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3825. rate->min = rate->max =
  3826. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3827. channels->min = channels->max =
  3828. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3829. break;
  3830. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3831. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3832. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3833. rate->min = rate->max =
  3834. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3835. channels->min = channels->max =
  3836. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3837. break;
  3838. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3839. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3840. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3841. rate->min = rate->max =
  3842. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3843. channels->min = channels->max =
  3844. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  3845. break;
  3846. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  3847. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3848. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  3849. rate->min = rate->max =
  3850. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  3851. channels->min = channels->max =
  3852. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  3853. break;
  3854. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  3855. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3856. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  3857. rate->min = rate->max =
  3858. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  3859. channels->min = channels->max =
  3860. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  3861. break;
  3862. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  3863. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3864. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  3865. rate->min = rate->max =
  3866. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  3867. channels->min = channels->max =
  3868. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  3869. break;
  3870. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  3871. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3872. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  3873. rate->min = rate->max =
  3874. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  3875. channels->min = channels->max =
  3876. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  3877. break;
  3878. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  3879. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3880. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  3881. rate->min = rate->max =
  3882. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  3883. channels->min = channels->max =
  3884. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  3885. break;
  3886. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  3887. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3888. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  3889. rate->min = rate->max =
  3890. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  3891. channels->min = channels->max =
  3892. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  3893. break;
  3894. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  3895. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3896. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  3897. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  3898. channels->min = channels->max =
  3899. mi2s_rx_cfg[PRIM_MI2S].channels;
  3900. break;
  3901. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  3902. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3903. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  3904. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  3905. channels->min = channels->max =
  3906. mi2s_tx_cfg[PRIM_MI2S].channels;
  3907. break;
  3908. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  3909. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3910. mi2s_rx_cfg[SEC_MI2S].bit_format);
  3911. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  3912. channels->min = channels->max =
  3913. mi2s_rx_cfg[SEC_MI2S].channels;
  3914. break;
  3915. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  3916. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3917. mi2s_tx_cfg[SEC_MI2S].bit_format);
  3918. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  3919. channels->min = channels->max =
  3920. mi2s_tx_cfg[SEC_MI2S].channels;
  3921. break;
  3922. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  3923. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3924. mi2s_rx_cfg[TERT_MI2S].bit_format);
  3925. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  3926. channels->min = channels->max =
  3927. mi2s_rx_cfg[TERT_MI2S].channels;
  3928. break;
  3929. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  3930. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3931. mi2s_tx_cfg[TERT_MI2S].bit_format);
  3932. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  3933. channels->min = channels->max =
  3934. mi2s_tx_cfg[TERT_MI2S].channels;
  3935. break;
  3936. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  3937. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3938. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  3939. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  3940. channels->min = channels->max =
  3941. mi2s_rx_cfg[QUAT_MI2S].channels;
  3942. break;
  3943. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  3944. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3945. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  3946. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  3947. channels->min = channels->max =
  3948. mi2s_tx_cfg[QUAT_MI2S].channels;
  3949. break;
  3950. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  3951. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3952. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  3953. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  3954. channels->min = channels->max =
  3955. mi2s_rx_cfg[QUIN_MI2S].channels;
  3956. break;
  3957. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  3958. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3959. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  3960. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  3961. channels->min = channels->max =
  3962. mi2s_tx_cfg[QUIN_MI2S].channels;
  3963. break;
  3964. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  3965. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3966. mi2s_rx_cfg[SEN_MI2S].bit_format);
  3967. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  3968. channels->min = channels->max =
  3969. mi2s_rx_cfg[SEN_MI2S].channels;
  3970. break;
  3971. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  3972. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3973. mi2s_tx_cfg[SEN_MI2S].bit_format);
  3974. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  3975. channels->min = channels->max =
  3976. mi2s_tx_cfg[SEN_MI2S].channels;
  3977. break;
  3978. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3979. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3980. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3981. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3982. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3983. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3984. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  3985. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  3986. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3987. cdc_dma_rx_cfg[idx].bit_format);
  3988. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  3989. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  3990. break;
  3991. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3992. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3993. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3994. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3995. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3996. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3997. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3998. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3999. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4000. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4001. cdc_dma_tx_cfg[idx].bit_format);
  4002. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4003. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4004. break;
  4005. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4006. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4007. SNDRV_PCM_FORMAT_S32_LE);
  4008. rate->min = rate->max = SAMPLING_RATE_8KHZ;
  4009. channels->min = channels->max = msm_vi_feed_tx_ch;
  4010. break;
  4011. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4012. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4013. slim_rx_cfg[SLIM_RX_7].bit_format);
  4014. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4015. channels->min = channels->max =
  4016. slim_rx_cfg[SLIM_RX_7].channels;
  4017. break;
  4018. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4019. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4020. slim_tx_cfg[SLIM_TX_7].bit_format);
  4021. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4022. channels->min = channels->max =
  4023. slim_tx_cfg[SLIM_TX_7].channels;
  4024. break;
  4025. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4026. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4027. channels->min = channels->max =
  4028. slim_tx_cfg[SLIM_TX_8].channels;
  4029. break;
  4030. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4031. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4032. afe_loopback_tx_cfg[idx].bit_format);
  4033. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4034. channels->min = channels->max =
  4035. afe_loopback_tx_cfg[idx].channels;
  4036. break;
  4037. default:
  4038. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4039. break;
  4040. }
  4041. done:
  4042. return rc;
  4043. }
  4044. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4045. {
  4046. struct snd_soc_card *card = component->card;
  4047. struct msm_asoc_mach_data *pdata =
  4048. snd_soc_card_get_drvdata(card);
  4049. if (!pdata->fsa_handle)
  4050. return false;
  4051. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4052. }
  4053. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4054. {
  4055. int value = 0;
  4056. bool ret = false;
  4057. struct snd_soc_card *card;
  4058. struct msm_asoc_mach_data *pdata;
  4059. if (!component) {
  4060. pr_err("%s component is NULL\n", __func__);
  4061. return false;
  4062. }
  4063. card = component->card;
  4064. pdata = snd_soc_card_get_drvdata(card);
  4065. if (!pdata)
  4066. return false;
  4067. if (wcd_mbhc_cfg.enable_usbc_analog)
  4068. return msm_usbc_swap_gnd_mic(component, active);
  4069. /* if usbc is not defined, swap using us_euro_gpio_p */
  4070. if (pdata->us_euro_gpio_p) {
  4071. value = msm_cdc_pinctrl_get_state(
  4072. pdata->us_euro_gpio_p);
  4073. if (value)
  4074. msm_cdc_pinctrl_select_sleep_state(
  4075. pdata->us_euro_gpio_p);
  4076. else
  4077. msm_cdc_pinctrl_select_active_state(
  4078. pdata->us_euro_gpio_p);
  4079. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4080. __func__, value, !value);
  4081. ret = true;
  4082. }
  4083. return ret;
  4084. }
  4085. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4086. struct snd_pcm_hw_params *params)
  4087. {
  4088. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4089. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4090. int ret = 0;
  4091. int slot_width = TDM_SLOT_WIDTH_BITS;
  4092. int channels, slots = TDM_MAX_SLOTS;
  4093. unsigned int slot_mask, rate, clk_freq;
  4094. unsigned int *slot_offset;
  4095. struct tdm_dev_config *config;
  4096. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4097. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4098. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4099. pr_err("%s: dai id 0x%x not supported\n",
  4100. __func__, cpu_dai->id);
  4101. return -EINVAL;
  4102. }
  4103. /* RX or TX */
  4104. path_dir = cpu_dai->id % MAX_PATH;
  4105. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4106. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4107. / (MAX_PATH * TDM_PORT_MAX);
  4108. /* 0, 1, 2, .. 7 */
  4109. channel_interface =
  4110. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4111. % TDM_PORT_MAX;
  4112. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4113. __func__, path_dir, interface, channel_interface);
  4114. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4115. (path_dir * TDM_PORT_MAX) + channel_interface;
  4116. slot_offset = config->tdm_slot_offset;
  4117. if (path_dir)
  4118. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4119. else
  4120. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4121. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4122. /*2 slot config - bits 0 and 1 set for the first two slots */
  4123. slot_mask = 0x0000FFFF >> (16 - slots);
  4124. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4125. __func__, slot_width, slots, slot_mask);
  4126. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4127. slots, slot_width);
  4128. if (ret < 0) {
  4129. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4130. __func__, ret);
  4131. goto end;
  4132. }
  4133. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4134. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4135. 0, NULL, channels, slot_offset);
  4136. if (ret < 0) {
  4137. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4138. __func__, ret);
  4139. goto end;
  4140. }
  4141. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4142. /*2 slot config - bits 0 and 1 set for the first two slots */
  4143. slot_mask = 0x0000FFFF >> (16 - slots);
  4144. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4145. __func__, slot_width, slots, slot_mask);
  4146. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4147. slots, slot_width);
  4148. if (ret < 0) {
  4149. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4150. __func__, ret);
  4151. goto end;
  4152. }
  4153. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4154. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4155. channels, slot_offset, 0, NULL);
  4156. if (ret < 0) {
  4157. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4158. __func__, ret);
  4159. goto end;
  4160. }
  4161. } else {
  4162. ret = -EINVAL;
  4163. pr_err("%s: invalid use case, err:%d\n",
  4164. __func__, ret);
  4165. goto end;
  4166. }
  4167. rate = params_rate(params);
  4168. clk_freq = rate * slot_width * slots;
  4169. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4170. if (ret < 0)
  4171. pr_err("%s: failed to set tdm clk, err:%d\n",
  4172. __func__, ret);
  4173. end:
  4174. return ret;
  4175. }
  4176. static int msm_get_tdm_mode(u32 port_id)
  4177. {
  4178. int tdm_mode;
  4179. switch (port_id) {
  4180. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4181. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4182. tdm_mode = TDM_PRI;
  4183. break;
  4184. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4185. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4186. tdm_mode = TDM_SEC;
  4187. break;
  4188. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4189. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4190. tdm_mode = TDM_TERT;
  4191. break;
  4192. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4193. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4194. tdm_mode = TDM_QUAT;
  4195. break;
  4196. case AFE_PORT_ID_QUINARY_TDM_RX:
  4197. case AFE_PORT_ID_QUINARY_TDM_TX:
  4198. tdm_mode = TDM_QUIN;
  4199. break;
  4200. case AFE_PORT_ID_SENARY_TDM_RX:
  4201. case AFE_PORT_ID_SENARY_TDM_TX:
  4202. tdm_mode = TDM_SEN;
  4203. break;
  4204. default:
  4205. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4206. tdm_mode = -EINVAL;
  4207. }
  4208. return tdm_mode;
  4209. }
  4210. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4211. {
  4212. int ret = 0;
  4213. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4214. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4215. struct snd_soc_card *card = rtd->card;
  4216. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4217. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4218. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4219. ret = -EINVAL;
  4220. pr_err("%s: Invalid TDM interface %d\n",
  4221. __func__, ret);
  4222. return ret;
  4223. }
  4224. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4225. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4226. == 0) {
  4227. ret = msm_cdc_pinctrl_select_active_state(
  4228. pdata->mi2s_gpio_p[tdm_mode]);
  4229. if (ret) {
  4230. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4231. __func__, ret);
  4232. goto done;
  4233. }
  4234. }
  4235. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4236. }
  4237. done:
  4238. return ret;
  4239. }
  4240. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4241. {
  4242. int ret = 0;
  4243. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4244. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4245. struct snd_soc_card *card = rtd->card;
  4246. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4247. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4248. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4249. ret = -EINVAL;
  4250. pr_err("%s: Invalid TDM interface %d\n",
  4251. __func__, ret);
  4252. return;
  4253. }
  4254. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4255. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4256. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4257. == 0) {
  4258. ret = msm_cdc_pinctrl_select_sleep_state(
  4259. pdata->mi2s_gpio_p[tdm_mode]);
  4260. if (ret)
  4261. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4262. __func__, ret);
  4263. }
  4264. }
  4265. }
  4266. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4267. {
  4268. int ret = 0;
  4269. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4270. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4271. struct snd_soc_card *card = rtd->card;
  4272. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4273. u32 aux_mode = cpu_dai->id - 1;
  4274. if (aux_mode >= AUX_PCM_MAX) {
  4275. ret = -EINVAL;
  4276. pr_err("%s: Invalid AUX interface %d\n",
  4277. __func__, ret);
  4278. return ret;
  4279. }
  4280. if (pdata->mi2s_gpio_p[aux_mode]) {
  4281. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4282. == 0) {
  4283. ret = msm_cdc_pinctrl_select_active_state(
  4284. pdata->mi2s_gpio_p[aux_mode]);
  4285. if (ret) {
  4286. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4287. __func__, ret);
  4288. goto done;
  4289. }
  4290. }
  4291. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4292. }
  4293. done:
  4294. return ret;
  4295. }
  4296. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4297. {
  4298. int ret = 0;
  4299. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4300. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4301. struct snd_soc_card *card = rtd->card;
  4302. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4303. u32 aux_mode = cpu_dai->id - 1;
  4304. if (aux_mode >= AUX_PCM_MAX) {
  4305. pr_err("%s: Invalid AUX interface %d\n",
  4306. __func__, ret);
  4307. return;
  4308. }
  4309. if (pdata->mi2s_gpio_p[aux_mode]) {
  4310. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4311. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4312. == 0) {
  4313. ret = msm_cdc_pinctrl_select_sleep_state(
  4314. pdata->mi2s_gpio_p[aux_mode]);
  4315. if (ret)
  4316. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4317. __func__, ret);
  4318. }
  4319. }
  4320. }
  4321. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4322. {
  4323. int ret = 0;
  4324. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4325. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4326. switch (dai_link->id) {
  4327. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4328. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4329. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4330. ret = lahaina_send_island_va_config(dai_link->id);
  4331. if (ret)
  4332. pr_err("%s: send island va cfg failed, err: %d\n",
  4333. __func__, ret);
  4334. break;
  4335. }
  4336. return ret;
  4337. }
  4338. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4339. struct snd_pcm_hw_params *params)
  4340. {
  4341. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4342. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4343. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4344. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4345. int ret = 0;
  4346. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4347. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4348. u32 user_set_tx_ch = 0;
  4349. u32 user_set_rx_ch = 0;
  4350. u32 ch_id;
  4351. ret = snd_soc_dai_get_channel_map(codec_dai,
  4352. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4353. &rx_ch_cdc_dma);
  4354. if (ret < 0) {
  4355. pr_err("%s: failed to get codec chan map, err:%d\n",
  4356. __func__, ret);
  4357. goto err;
  4358. }
  4359. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4360. switch (dai_link->id) {
  4361. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4362. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4363. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4364. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4365. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4366. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4367. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4368. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4369. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4370. {
  4371. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4372. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4373. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4374. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4375. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4376. user_set_rx_ch, &rx_ch_cdc_dma);
  4377. if (ret < 0) {
  4378. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4379. __func__, ret);
  4380. goto err;
  4381. }
  4382. }
  4383. break;
  4384. }
  4385. } else {
  4386. switch (dai_link->id) {
  4387. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4388. {
  4389. user_set_tx_ch = msm_vi_feed_tx_ch;
  4390. }
  4391. break;
  4392. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4393. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4394. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4395. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4396. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4397. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4398. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4399. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4400. {
  4401. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4402. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4403. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4404. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4405. }
  4406. break;
  4407. }
  4408. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4409. &tx_ch_cdc_dma, 0, 0);
  4410. if (ret < 0) {
  4411. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4412. __func__, ret);
  4413. goto err;
  4414. }
  4415. }
  4416. err:
  4417. return ret;
  4418. }
  4419. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4420. {
  4421. pr_debug("%s: TODO: add new QOS implementation\n", __func__);
  4422. return 0;
  4423. }
  4424. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4425. {
  4426. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4427. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4428. int index = cpu_dai->id;
  4429. struct snd_soc_card *card = rtd->card;
  4430. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4431. int sample_rate = 0;
  4432. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4433. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4434. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4435. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4436. } else {
  4437. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4438. return;
  4439. }
  4440. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4441. if (pdata->lpass_audio_hw_vote != NULL) {
  4442. if (--pdata->core_audio_vote_count == 0) {
  4443. clk_disable_unprepare(
  4444. pdata->lpass_audio_hw_vote);
  4445. } else if (pdata->core_audio_vote_count < 0) {
  4446. pr_err("%s: audio vote mismatch\n", __func__);
  4447. pdata->core_audio_vote_count = 0;
  4448. }
  4449. } else {
  4450. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4451. }
  4452. }
  4453. }
  4454. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4455. {
  4456. int ret = 0;
  4457. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4458. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4459. int index = cpu_dai->id;
  4460. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4461. struct snd_soc_card *card = rtd->card;
  4462. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4463. int sample_rate = 0;
  4464. dev_dbg(rtd->card->dev,
  4465. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4466. __func__, substream->name, substream->stream,
  4467. cpu_dai->name, cpu_dai->id);
  4468. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4469. ret = -EINVAL;
  4470. dev_err(rtd->card->dev,
  4471. "%s: CPU DAI id (%d) out of range\n",
  4472. __func__, cpu_dai->id);
  4473. goto err;
  4474. }
  4475. /*
  4476. * Mutex protection in case the same MI2S
  4477. * interface using for both TX and RX so
  4478. * that the same clock won't be enable twice.
  4479. */
  4480. mutex_lock(&mi2s_intf_conf[index].lock);
  4481. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4482. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4483. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4484. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4485. } else {
  4486. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4487. ret = -EINVAL;
  4488. goto vote_err;
  4489. }
  4490. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4491. if (pdata->lpass_audio_hw_vote == NULL) {
  4492. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4493. __func__);
  4494. ret = -EINVAL;
  4495. goto vote_err;
  4496. }
  4497. if (pdata->core_audio_vote_count == 0) {
  4498. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4499. if (ret < 0) {
  4500. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4501. __func__);
  4502. goto vote_err;
  4503. }
  4504. }
  4505. pdata->core_audio_vote_count++;
  4506. }
  4507. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4508. /* Check if msm needs to provide the clock to the interface */
  4509. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4510. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4511. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4512. }
  4513. ret = msm_mi2s_set_sclk(substream, true);
  4514. if (ret < 0) {
  4515. dev_err(rtd->card->dev,
  4516. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4517. __func__, ret);
  4518. goto clean_up;
  4519. }
  4520. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4521. if (ret < 0) {
  4522. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4523. __func__, index, ret);
  4524. goto clk_off;
  4525. }
  4526. if (pdata->mi2s_gpio_p[index]) {
  4527. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4528. == 0) {
  4529. ret = msm_cdc_pinctrl_select_active_state(
  4530. pdata->mi2s_gpio_p[index]);
  4531. if (ret) {
  4532. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4533. __func__, ret);
  4534. goto clk_off;
  4535. }
  4536. }
  4537. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4538. }
  4539. }
  4540. clk_off:
  4541. if (ret < 0)
  4542. msm_mi2s_set_sclk(substream, false);
  4543. clean_up:
  4544. if (ret < 0) {
  4545. mi2s_intf_conf[index].ref_cnt--;
  4546. mi2s_disable_audio_vote(substream);
  4547. }
  4548. vote_err:
  4549. mutex_unlock(&mi2s_intf_conf[index].lock);
  4550. err:
  4551. return ret;
  4552. }
  4553. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4554. {
  4555. int ret = 0;
  4556. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4557. int index = rtd->cpu_dai->id;
  4558. struct snd_soc_card *card = rtd->card;
  4559. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4560. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4561. substream->name, substream->stream);
  4562. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4563. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4564. return;
  4565. }
  4566. mutex_lock(&mi2s_intf_conf[index].lock);
  4567. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4568. if (pdata->mi2s_gpio_p[index]) {
  4569. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4570. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4571. == 0) {
  4572. ret = msm_cdc_pinctrl_select_sleep_state(
  4573. pdata->mi2s_gpio_p[index]);
  4574. if (ret)
  4575. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4576. __func__, ret);
  4577. }
  4578. }
  4579. ret = msm_mi2s_set_sclk(substream, false);
  4580. if (ret < 0)
  4581. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4582. __func__, index, ret);
  4583. }
  4584. mi2s_disable_audio_vote(substream);
  4585. mutex_unlock(&mi2s_intf_conf[index].lock);
  4586. }
  4587. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4588. struct snd_pcm_hw_params *params)
  4589. {
  4590. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4591. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4592. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4593. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4594. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4595. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4596. int ret = 0;
  4597. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4598. codec_dai->name, codec_dai->id);
  4599. ret = snd_soc_dai_get_channel_map(codec_dai,
  4600. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4601. if (ret) {
  4602. dev_err(rtd->dev,
  4603. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4604. __func__, ret);
  4605. goto err;
  4606. }
  4607. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4608. __func__, tx_ch_cnt, dai_link->id);
  4609. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4610. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4611. if (ret)
  4612. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4613. __func__, ret);
  4614. err:
  4615. return ret;
  4616. }
  4617. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4618. struct snd_pcm_hw_params *params)
  4619. {
  4620. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4621. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4622. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4623. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4624. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4625. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4626. int ret = 0;
  4627. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4628. codec_dai->name, codec_dai->id);
  4629. ret = snd_soc_dai_get_channel_map(codec_dai,
  4630. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4631. if (ret) {
  4632. dev_err(rtd->dev,
  4633. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4634. __func__, ret);
  4635. goto err;
  4636. }
  4637. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4638. __func__, tx_ch_cnt, dai_link->id);
  4639. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4640. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4641. if (ret)
  4642. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4643. __func__, ret);
  4644. err:
  4645. return ret;
  4646. }
  4647. static struct snd_soc_ops lahaina_aux_be_ops = {
  4648. .startup = lahaina_aux_snd_startup,
  4649. .shutdown = lahaina_aux_snd_shutdown
  4650. };
  4651. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4652. .hw_params = lahaina_tdm_snd_hw_params,
  4653. .startup = lahaina_tdm_snd_startup,
  4654. .shutdown = lahaina_tdm_snd_shutdown
  4655. };
  4656. static struct snd_soc_ops msm_mi2s_be_ops = {
  4657. .startup = msm_mi2s_snd_startup,
  4658. .shutdown = msm_mi2s_snd_shutdown,
  4659. };
  4660. static struct snd_soc_ops msm_fe_qos_ops = {
  4661. .prepare = msm_fe_qos_prepare,
  4662. };
  4663. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4664. .startup = msm_snd_cdc_dma_startup,
  4665. .hw_params = msm_snd_cdc_dma_hw_params,
  4666. };
  4667. static struct snd_soc_ops msm_wcn_ops = {
  4668. .hw_params = msm_wcn_hw_params,
  4669. };
  4670. static struct snd_soc_ops msm_wcn_ops_lito = {
  4671. .hw_params = msm_wcn_hw_params_lito,
  4672. };
  4673. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4674. struct snd_kcontrol *kcontrol, int event)
  4675. {
  4676. struct msm_asoc_mach_data *pdata = NULL;
  4677. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4678. int ret = 0;
  4679. u32 dmic_idx;
  4680. int *dmic_gpio_cnt;
  4681. struct device_node *dmic_gpio;
  4682. char *wname;
  4683. wname = strpbrk(w->name, "012345");
  4684. if (!wname) {
  4685. dev_err(component->dev, "%s: widget not found\n", __func__);
  4686. return -EINVAL;
  4687. }
  4688. ret = kstrtouint(wname, 10, &dmic_idx);
  4689. if (ret < 0) {
  4690. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4691. __func__);
  4692. return -EINVAL;
  4693. }
  4694. pdata = snd_soc_card_get_drvdata(component->card);
  4695. switch (dmic_idx) {
  4696. case 0:
  4697. case 1:
  4698. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4699. dmic_gpio = pdata->dmic01_gpio_p;
  4700. break;
  4701. case 2:
  4702. case 3:
  4703. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4704. dmic_gpio = pdata->dmic23_gpio_p;
  4705. break;
  4706. case 4:
  4707. case 5:
  4708. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4709. dmic_gpio = pdata->dmic45_gpio_p;
  4710. break;
  4711. default:
  4712. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4713. __func__);
  4714. return -EINVAL;
  4715. }
  4716. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4717. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4718. switch (event) {
  4719. case SND_SOC_DAPM_PRE_PMU:
  4720. (*dmic_gpio_cnt)++;
  4721. if (*dmic_gpio_cnt == 1) {
  4722. ret = msm_cdc_pinctrl_select_active_state(
  4723. dmic_gpio);
  4724. if (ret < 0) {
  4725. pr_err("%s: gpio set cannot be activated %sd",
  4726. __func__, "dmic_gpio");
  4727. return ret;
  4728. }
  4729. }
  4730. break;
  4731. case SND_SOC_DAPM_POST_PMD:
  4732. (*dmic_gpio_cnt)--;
  4733. if (*dmic_gpio_cnt == 0) {
  4734. ret = msm_cdc_pinctrl_select_sleep_state(
  4735. dmic_gpio);
  4736. if (ret < 0) {
  4737. pr_err("%s: gpio set cannot be de-activated %sd",
  4738. __func__, "dmic_gpio");
  4739. return ret;
  4740. }
  4741. }
  4742. break;
  4743. default:
  4744. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4745. return -EINVAL;
  4746. }
  4747. return 0;
  4748. }
  4749. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4750. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4751. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4752. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4753. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4754. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4755. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4756. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4757. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4758. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4759. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4760. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4761. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4762. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4763. };
  4764. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4765. {
  4766. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4767. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4768. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4769. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4770. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4771. }
  4772. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4773. {
  4774. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4775. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4776. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4777. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4778. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4779. }
  4780. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4781. const char *name,
  4782. struct snd_info_entry *parent)
  4783. {
  4784. struct snd_info_entry *entry;
  4785. entry = snd_info_create_module_entry(mod, name, parent);
  4786. if (!entry)
  4787. return NULL;
  4788. entry->mode = S_IFDIR | 0555;
  4789. if (snd_info_register(entry) < 0) {
  4790. snd_info_free_entry(entry);
  4791. return NULL;
  4792. }
  4793. return entry;
  4794. }
  4795. static void *def_wcd_mbhc_cal(void)
  4796. {
  4797. void *wcd_mbhc_cal;
  4798. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4799. u16 *btn_high;
  4800. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4801. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4802. if (!wcd_mbhc_cal)
  4803. return NULL;
  4804. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4805. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4806. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4807. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4808. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4809. btn_high[0] = 75;
  4810. btn_high[1] = 150;
  4811. btn_high[2] = 237;
  4812. btn_high[3] = 500;
  4813. btn_high[4] = 500;
  4814. btn_high[5] = 500;
  4815. btn_high[6] = 500;
  4816. btn_high[7] = 500;
  4817. return wcd_mbhc_cal;
  4818. }
  4819. /* Digital audio interface glue - connects codec <---> CPU */
  4820. static struct snd_soc_dai_link msm_common_dai_links[] = {
  4821. /* FrontEnd DAI Links */
  4822. {/* hw:x,0 */
  4823. .name = MSM_DAILINK_NAME(Media1),
  4824. .stream_name = "MultiMedia1",
  4825. .dynamic = 1,
  4826. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4827. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4828. #endif /* CONFIG_AUDIO_QGKI */
  4829. .dpcm_playback = 1,
  4830. .dpcm_capture = 1,
  4831. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4832. SND_SOC_DPCM_TRIGGER_POST},
  4833. .ignore_suspend = 1,
  4834. /* this dainlink has playback support */
  4835. .ignore_pmdown_time = 1,
  4836. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  4837. SND_SOC_DAILINK_REG(multimedia1),
  4838. },
  4839. {/* hw:x,1 */
  4840. .name = MSM_DAILINK_NAME(Media2),
  4841. .stream_name = "MultiMedia2",
  4842. .dynamic = 1,
  4843. .dpcm_playback = 1,
  4844. .dpcm_capture = 1,
  4845. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4846. SND_SOC_DPCM_TRIGGER_POST},
  4847. .ignore_suspend = 1,
  4848. /* this dainlink has playback support */
  4849. .ignore_pmdown_time = 1,
  4850. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  4851. SND_SOC_DAILINK_REG(multimedia2),
  4852. },
  4853. {/* hw:x,2 */
  4854. .name = "VoiceMMode1",
  4855. .stream_name = "VoiceMMode1",
  4856. .dynamic = 1,
  4857. .dpcm_playback = 1,
  4858. .dpcm_capture = 1,
  4859. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4860. SND_SOC_DPCM_TRIGGER_POST},
  4861. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4862. .ignore_suspend = 1,
  4863. .ignore_pmdown_time = 1,
  4864. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  4865. SND_SOC_DAILINK_REG(voicemmode1),
  4866. },
  4867. {/* hw:x,3 */
  4868. .name = "MSM VoIP",
  4869. .stream_name = "VoIP",
  4870. .dynamic = 1,
  4871. .dpcm_playback = 1,
  4872. .dpcm_capture = 1,
  4873. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4874. SND_SOC_DPCM_TRIGGER_POST},
  4875. .ignore_suspend = 1,
  4876. /* this dainlink has playback support */
  4877. .ignore_pmdown_time = 1,
  4878. .id = MSM_FRONTEND_DAI_VOIP,
  4879. SND_SOC_DAILINK_REG(msmvoip),
  4880. },
  4881. {/* hw:x,4 */
  4882. .name = MSM_DAILINK_NAME(ULL),
  4883. .stream_name = "MultiMedia3",
  4884. .dynamic = 1,
  4885. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4886. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4887. #endif /* CONFIG_AUDIO_QGKI */
  4888. .dpcm_playback = 1,
  4889. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4890. SND_SOC_DPCM_TRIGGER_POST},
  4891. .ignore_suspend = 1,
  4892. /* this dainlink has playback support */
  4893. .ignore_pmdown_time = 1,
  4894. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  4895. SND_SOC_DAILINK_REG(multimedia3),
  4896. },
  4897. {/* hw:x,5 */
  4898. .name = "MSM AFE-PCM RX",
  4899. .stream_name = "AFE-PROXY RX",
  4900. .dpcm_playback = 1,
  4901. .ignore_suspend = 1,
  4902. /* this dainlink has playback support */
  4903. .ignore_pmdown_time = 1,
  4904. SND_SOC_DAILINK_REG(afepcm_rx),
  4905. },
  4906. {/* hw:x,6 */
  4907. .name = "MSM AFE-PCM TX",
  4908. .stream_name = "AFE-PROXY TX",
  4909. .dpcm_capture = 1,
  4910. .ignore_suspend = 1,
  4911. SND_SOC_DAILINK_REG(afepcm_tx),
  4912. },
  4913. {/* hw:x,7 */
  4914. .name = MSM_DAILINK_NAME(Compress1),
  4915. .stream_name = "Compress1",
  4916. .dynamic = 1,
  4917. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4918. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  4919. #endif /* CONFIG_AUDIO_QGKI */
  4920. .dpcm_playback = 1,
  4921. .dpcm_capture = 1,
  4922. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4923. SND_SOC_DPCM_TRIGGER_POST},
  4924. .ignore_suspend = 1,
  4925. .ignore_pmdown_time = 1,
  4926. /* this dainlink has playback support */
  4927. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  4928. SND_SOC_DAILINK_REG(multimedia4),
  4929. },
  4930. /* Hostless PCM purpose */
  4931. {/* hw:x,8 */
  4932. .name = "AUXPCM Hostless",
  4933. .stream_name = "AUXPCM Hostless",
  4934. .dynamic = 1,
  4935. .dpcm_playback = 1,
  4936. .dpcm_capture = 1,
  4937. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4938. SND_SOC_DPCM_TRIGGER_POST},
  4939. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4940. .ignore_suspend = 1,
  4941. /* this dainlink has playback support */
  4942. .ignore_pmdown_time = 1,
  4943. SND_SOC_DAILINK_REG(auxpcm_hostless),
  4944. },
  4945. {/* hw:x,9 */
  4946. .name = MSM_DAILINK_NAME(LowLatency),
  4947. .stream_name = "MultiMedia5",
  4948. .dynamic = 1,
  4949. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4950. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4951. #endif /* CONFIG_AUDIO_QGKI */
  4952. .dpcm_playback = 1,
  4953. .dpcm_capture = 1,
  4954. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4955. SND_SOC_DPCM_TRIGGER_POST},
  4956. .ignore_suspend = 1,
  4957. /* this dainlink has playback support */
  4958. .ignore_pmdown_time = 1,
  4959. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  4960. .ops = &msm_fe_qos_ops,
  4961. SND_SOC_DAILINK_REG(multimedia5),
  4962. },
  4963. {/* hw:x,10 */
  4964. .name = "Listen 1 Audio Service",
  4965. .stream_name = "Listen 1 Audio Service",
  4966. .dynamic = 1,
  4967. .dpcm_capture = 1,
  4968. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  4969. SND_SOC_DPCM_TRIGGER_POST },
  4970. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  4971. .ignore_suspend = 1,
  4972. .id = MSM_FRONTEND_DAI_LSM1,
  4973. SND_SOC_DAILINK_REG(listen1),
  4974. },
  4975. /* Multiple Tunnel instances */
  4976. {/* hw:x,11 */
  4977. .name = MSM_DAILINK_NAME(Compress2),
  4978. .stream_name = "Compress2",
  4979. .dynamic = 1,
  4980. .dpcm_playback = 1,
  4981. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4982. SND_SOC_DPCM_TRIGGER_POST},
  4983. .ignore_suspend = 1,
  4984. .ignore_pmdown_time = 1,
  4985. /* this dainlink has playback support */
  4986. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  4987. SND_SOC_DAILINK_REG(multimedia7),
  4988. },
  4989. {/* hw:x,12 */
  4990. .name = MSM_DAILINK_NAME(MultiMedia10),
  4991. .stream_name = "MultiMedia10",
  4992. .dynamic = 1,
  4993. .dpcm_playback = 1,
  4994. .dpcm_capture = 1,
  4995. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4996. SND_SOC_DPCM_TRIGGER_POST},
  4997. .ignore_suspend = 1,
  4998. .ignore_pmdown_time = 1,
  4999. /* this dainlink has playback support */
  5000. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5001. SND_SOC_DAILINK_REG(multimedia10),
  5002. },
  5003. {/* hw:x,13 */
  5004. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  5005. .stream_name = "MM_NOIRQ",
  5006. .dynamic = 1,
  5007. .dpcm_playback = 1,
  5008. .dpcm_capture = 1,
  5009. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5010. SND_SOC_DPCM_TRIGGER_POST},
  5011. .ignore_suspend = 1,
  5012. .ignore_pmdown_time = 1,
  5013. /* this dainlink has playback support */
  5014. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  5015. .ops = &msm_fe_qos_ops,
  5016. SND_SOC_DAILINK_REG(multimedia8),
  5017. },
  5018. /* HDMI Hostless */
  5019. {/* hw:x,14 */
  5020. .name = "HDMI_RX_HOSTLESS",
  5021. .stream_name = "HDMI_RX_HOSTLESS",
  5022. .dynamic = 1,
  5023. .dpcm_playback = 1,
  5024. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5025. SND_SOC_DPCM_TRIGGER_POST},
  5026. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5027. .ignore_suspend = 1,
  5028. .ignore_pmdown_time = 1,
  5029. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  5030. },
  5031. {/* hw:x,15 */
  5032. .name = "VoiceMMode2",
  5033. .stream_name = "VoiceMMode2",
  5034. .dynamic = 1,
  5035. .dpcm_playback = 1,
  5036. .dpcm_capture = 1,
  5037. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5038. SND_SOC_DPCM_TRIGGER_POST},
  5039. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5040. .ignore_suspend = 1,
  5041. .ignore_pmdown_time = 1,
  5042. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5043. SND_SOC_DAILINK_REG(voicemmode2),
  5044. },
  5045. /* LSM FE */
  5046. {/* hw:x,16 */
  5047. .name = "Listen 2 Audio Service",
  5048. .stream_name = "Listen 2 Audio Service",
  5049. .dynamic = 1,
  5050. .dpcm_capture = 1,
  5051. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5052. SND_SOC_DPCM_TRIGGER_POST },
  5053. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5054. .ignore_suspend = 1,
  5055. .id = MSM_FRONTEND_DAI_LSM2,
  5056. SND_SOC_DAILINK_REG(listen2),
  5057. },
  5058. {/* hw:x,17 */
  5059. .name = "Listen 3 Audio Service",
  5060. .stream_name = "Listen 3 Audio Service",
  5061. .dynamic = 1,
  5062. .dpcm_capture = 1,
  5063. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5064. SND_SOC_DPCM_TRIGGER_POST },
  5065. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5066. .ignore_suspend = 1,
  5067. .id = MSM_FRONTEND_DAI_LSM3,
  5068. SND_SOC_DAILINK_REG(listen3),
  5069. },
  5070. {/* hw:x,18 */
  5071. .name = "Listen 4 Audio Service",
  5072. .stream_name = "Listen 4 Audio Service",
  5073. .dynamic = 1,
  5074. .dpcm_capture = 1,
  5075. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5076. SND_SOC_DPCM_TRIGGER_POST },
  5077. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5078. .ignore_suspend = 1,
  5079. .id = MSM_FRONTEND_DAI_LSM4,
  5080. SND_SOC_DAILINK_REG(listen4),
  5081. },
  5082. {/* hw:x,19 */
  5083. .name = "Listen 5 Audio Service",
  5084. .stream_name = "Listen 5 Audio Service",
  5085. .dynamic = 1,
  5086. .dpcm_capture = 1,
  5087. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5088. SND_SOC_DPCM_TRIGGER_POST },
  5089. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5090. .ignore_suspend = 1,
  5091. .id = MSM_FRONTEND_DAI_LSM5,
  5092. SND_SOC_DAILINK_REG(listen5),
  5093. },
  5094. {/* hw:x,20 */
  5095. .name = "Listen 6 Audio Service",
  5096. .stream_name = "Listen 6 Audio Service",
  5097. .dynamic = 1,
  5098. .dpcm_capture = 1,
  5099. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5100. SND_SOC_DPCM_TRIGGER_POST },
  5101. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5102. .ignore_suspend = 1,
  5103. .id = MSM_FRONTEND_DAI_LSM6,
  5104. SND_SOC_DAILINK_REG(listen6),
  5105. },
  5106. {/* hw:x,21 */
  5107. .name = "Listen 7 Audio Service",
  5108. .stream_name = "Listen 7 Audio Service",
  5109. .dynamic = 1,
  5110. .dpcm_capture = 1,
  5111. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5112. SND_SOC_DPCM_TRIGGER_POST },
  5113. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5114. .ignore_suspend = 1,
  5115. .id = MSM_FRONTEND_DAI_LSM7,
  5116. SND_SOC_DAILINK_REG(listen7),
  5117. },
  5118. {/* hw:x,22 */
  5119. .name = "Listen 8 Audio Service",
  5120. .stream_name = "Listen 8 Audio Service",
  5121. .dynamic = 1,
  5122. .dpcm_capture = 1,
  5123. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5124. SND_SOC_DPCM_TRIGGER_POST },
  5125. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5126. .ignore_suspend = 1,
  5127. .id = MSM_FRONTEND_DAI_LSM8,
  5128. SND_SOC_DAILINK_REG(listen8),
  5129. },
  5130. {/* hw:x,23 */
  5131. .name = MSM_DAILINK_NAME(Media9),
  5132. .stream_name = "MultiMedia9",
  5133. .dynamic = 1,
  5134. .dpcm_playback = 1,
  5135. .dpcm_capture = 1,
  5136. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5137. SND_SOC_DPCM_TRIGGER_POST},
  5138. .ignore_suspend = 1,
  5139. /* this dainlink has playback support */
  5140. .ignore_pmdown_time = 1,
  5141. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5142. SND_SOC_DAILINK_REG(multimedia9),
  5143. },
  5144. {/* hw:x,24 */
  5145. .name = MSM_DAILINK_NAME(Compress4),
  5146. .stream_name = "Compress4",
  5147. .dynamic = 1,
  5148. .dpcm_playback = 1,
  5149. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5150. SND_SOC_DPCM_TRIGGER_POST},
  5151. .ignore_suspend = 1,
  5152. .ignore_pmdown_time = 1,
  5153. /* this dainlink has playback support */
  5154. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5155. SND_SOC_DAILINK_REG(multimedia11),
  5156. },
  5157. {/* hw:x,25 */
  5158. .name = MSM_DAILINK_NAME(Compress5),
  5159. .stream_name = "Compress5",
  5160. .dynamic = 1,
  5161. .dpcm_playback = 1,
  5162. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5163. SND_SOC_DPCM_TRIGGER_POST},
  5164. .ignore_suspend = 1,
  5165. .ignore_pmdown_time = 1,
  5166. /* this dainlink has playback support */
  5167. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5168. SND_SOC_DAILINK_REG(multimedia12),
  5169. },
  5170. {/* hw:x,26 */
  5171. .name = MSM_DAILINK_NAME(Compress6),
  5172. .stream_name = "Compress6",
  5173. .dynamic = 1,
  5174. .dpcm_playback = 1,
  5175. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5176. SND_SOC_DPCM_TRIGGER_POST},
  5177. .ignore_suspend = 1,
  5178. .ignore_pmdown_time = 1,
  5179. /* this dainlink has playback support */
  5180. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5181. SND_SOC_DAILINK_REG(multimedia13),
  5182. },
  5183. {/* hw:x,27 */
  5184. .name = MSM_DAILINK_NAME(Compress7),
  5185. .stream_name = "Compress7",
  5186. .dynamic = 1,
  5187. .dpcm_playback = 1,
  5188. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5189. SND_SOC_DPCM_TRIGGER_POST},
  5190. .ignore_suspend = 1,
  5191. .ignore_pmdown_time = 1,
  5192. /* this dainlink has playback support */
  5193. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5194. SND_SOC_DAILINK_REG(multimedia14),
  5195. },
  5196. {/* hw:x,28 */
  5197. .name = MSM_DAILINK_NAME(Compress8),
  5198. .stream_name = "Compress8",
  5199. .dynamic = 1,
  5200. .dpcm_playback = 1,
  5201. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5202. SND_SOC_DPCM_TRIGGER_POST},
  5203. .ignore_suspend = 1,
  5204. .ignore_pmdown_time = 1,
  5205. /* this dainlink has playback support */
  5206. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5207. SND_SOC_DAILINK_REG(multimedia15),
  5208. },
  5209. {/* hw:x,29 */
  5210. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5211. .stream_name = "MM_NOIRQ_2",
  5212. .dynamic = 1,
  5213. .dpcm_playback = 1,
  5214. .dpcm_capture = 1,
  5215. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5216. SND_SOC_DPCM_TRIGGER_POST},
  5217. .ignore_suspend = 1,
  5218. .ignore_pmdown_time = 1,
  5219. /* this dainlink has playback support */
  5220. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5221. .ops = &msm_fe_qos_ops,
  5222. SND_SOC_DAILINK_REG(multimedia16),
  5223. },
  5224. {/* hw:x,30 */
  5225. .name = "CDC_DMA Hostless",
  5226. .stream_name = "CDC_DMA Hostless",
  5227. .dynamic = 1,
  5228. .dpcm_playback = 1,
  5229. .dpcm_capture = 1,
  5230. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5231. SND_SOC_DPCM_TRIGGER_POST},
  5232. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5233. .ignore_suspend = 1,
  5234. /* this dailink has playback support */
  5235. .ignore_pmdown_time = 1,
  5236. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5237. },
  5238. {/* hw:x,31 */
  5239. .name = "TX3_CDC_DMA Hostless",
  5240. .stream_name = "TX3_CDC_DMA Hostless",
  5241. .dynamic = 1,
  5242. .dpcm_capture = 1,
  5243. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5244. SND_SOC_DPCM_TRIGGER_POST},
  5245. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5246. .ignore_suspend = 1,
  5247. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5248. },
  5249. {/* hw:x,32 */
  5250. .name = "Tertiary MI2S TX_Hostless",
  5251. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5252. .dynamic = 1,
  5253. .dpcm_capture = 1,
  5254. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5255. SND_SOC_DPCM_TRIGGER_POST},
  5256. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5257. .ignore_suspend = 1,
  5258. .ignore_pmdown_time = 1,
  5259. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5260. },
  5261. };
  5262. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5263. {/* hw:x,33 */
  5264. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5265. .stream_name = "WSA CDC DMA0 Capture",
  5266. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5267. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5268. .ignore_suspend = 1,
  5269. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5270. .ops = &msm_cdc_dma_be_ops,
  5271. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5272. },
  5273. };
  5274. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5275. {/* hw:x,34 */
  5276. .name = MSM_DAILINK_NAME(ASM Loopback),
  5277. .stream_name = "MultiMedia6",
  5278. .dynamic = 1,
  5279. .dpcm_playback = 1,
  5280. .dpcm_capture = 1,
  5281. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5282. SND_SOC_DPCM_TRIGGER_POST},
  5283. .ignore_suspend = 1,
  5284. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5285. .ignore_pmdown_time = 1,
  5286. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5287. SND_SOC_DAILINK_REG(multimedia6),
  5288. },
  5289. {/* hw:x,35 */
  5290. .name = "USB Audio Hostless",
  5291. .stream_name = "USB Audio Hostless",
  5292. .dynamic = 1,
  5293. .dpcm_playback = 1,
  5294. .dpcm_capture = 1,
  5295. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5296. SND_SOC_DPCM_TRIGGER_POST},
  5297. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5298. .ignore_suspend = 1,
  5299. .ignore_pmdown_time = 1,
  5300. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5301. },
  5302. {/* hw:x,36 */
  5303. .name = "SLIMBUS_7 Hostless",
  5304. .stream_name = "SLIMBUS_7 Hostless",
  5305. .dynamic = 1,
  5306. .dpcm_capture = 1,
  5307. .dpcm_playback = 1,
  5308. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5309. SND_SOC_DPCM_TRIGGER_POST},
  5310. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5311. .ignore_suspend = 1,
  5312. .ignore_pmdown_time = 1,
  5313. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5314. },
  5315. {/* hw:x,37 */
  5316. .name = "Compress Capture",
  5317. .stream_name = "Compress9",
  5318. .dynamic = 1,
  5319. .dpcm_capture = 1,
  5320. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5321. SND_SOC_DPCM_TRIGGER_POST},
  5322. .ignore_suspend = 1,
  5323. .ignore_pmdown_time = 1,
  5324. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5325. SND_SOC_DAILINK_REG(multimedia17),
  5326. },
  5327. {/* hw:x,38 */
  5328. .name = "SLIMBUS_8 Hostless",
  5329. .stream_name = "SLIMBUS_8 Hostless",
  5330. .dynamic = 1,
  5331. .dpcm_capture = 1,
  5332. .dpcm_playback = 1,
  5333. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5334. SND_SOC_DPCM_TRIGGER_POST},
  5335. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5336. .ignore_suspend = 1,
  5337. .ignore_pmdown_time = 1,
  5338. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5339. },
  5340. {/* hw:x,39 */
  5341. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5342. .stream_name = "TX CDC DMA5 Capture",
  5343. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5344. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5345. .ignore_suspend = 1,
  5346. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5347. .ops = &msm_cdc_dma_be_ops,
  5348. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5349. },
  5350. {/* hw:x,40 */
  5351. .name = MSM_DAILINK_NAME(Media31),
  5352. .stream_name = "MultiMedia31",
  5353. .dynamic = 1,
  5354. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5355. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5356. #endif /* CONFIG_AUDIO_QGKI */
  5357. .dpcm_playback = 1,
  5358. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5359. SND_SOC_DPCM_TRIGGER_POST},
  5360. .ignore_suspend = 1,
  5361. /* this dainlink has playback support */
  5362. .ignore_pmdown_time = 1,
  5363. .id = MSM_FRONTEND_DAI_MULTIMEDIA31,
  5364. SND_SOC_DAILINK_REG(multimedia31),
  5365. },
  5366. {/* hw:x,41 */
  5367. .name = MSM_DAILINK_NAME(Media32),
  5368. .stream_name = "MultiMedia32",
  5369. .dynamic = 1,
  5370. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5371. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5372. #endif /* CONFIG_AUDIO_QGKI */
  5373. .dpcm_playback = 1,
  5374. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5375. SND_SOC_DPCM_TRIGGER_POST},
  5376. .ignore_suspend = 1,
  5377. /* this dainlink has playback support */
  5378. .ignore_pmdown_time = 1,
  5379. .id = MSM_FRONTEND_DAI_MULTIMEDIA32,
  5380. SND_SOC_DAILINK_REG(multimedia32),
  5381. },
  5382. };
  5383. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5384. /* Backend AFE DAI Links */
  5385. {
  5386. .name = LPASS_BE_AFE_PCM_RX,
  5387. .stream_name = "AFE Playback",
  5388. .no_pcm = 1,
  5389. .dpcm_playback = 1,
  5390. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5391. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5392. /* this dainlink has playback support */
  5393. .ignore_pmdown_time = 1,
  5394. .ignore_suspend = 1,
  5395. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5396. },
  5397. {
  5398. .name = LPASS_BE_AFE_PCM_TX,
  5399. .stream_name = "AFE Capture",
  5400. .no_pcm = 1,
  5401. .dpcm_capture = 1,
  5402. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5403. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5404. .ignore_suspend = 1,
  5405. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5406. },
  5407. /* Incall Record Uplink BACK END DAI Link */
  5408. {
  5409. .name = LPASS_BE_INCALL_RECORD_TX,
  5410. .stream_name = "Voice Uplink Capture",
  5411. .no_pcm = 1,
  5412. .dpcm_capture = 1,
  5413. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5414. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5415. .ignore_suspend = 1,
  5416. SND_SOC_DAILINK_REG(incall_record_tx),
  5417. },
  5418. /* Incall Record Downlink BACK END DAI Link */
  5419. {
  5420. .name = LPASS_BE_INCALL_RECORD_RX,
  5421. .stream_name = "Voice Downlink Capture",
  5422. .no_pcm = 1,
  5423. .dpcm_capture = 1,
  5424. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5425. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5426. .ignore_suspend = 1,
  5427. SND_SOC_DAILINK_REG(incall_record_rx),
  5428. },
  5429. /* Incall Music BACK END DAI Link */
  5430. {
  5431. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5432. .stream_name = "Voice Farend Playback",
  5433. .no_pcm = 1,
  5434. .dpcm_playback = 1,
  5435. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5436. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5437. .ignore_suspend = 1,
  5438. .ignore_pmdown_time = 1,
  5439. SND_SOC_DAILINK_REG(voice_playback_tx),
  5440. },
  5441. /* Incall Music 2 BACK END DAI Link */
  5442. {
  5443. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5444. .stream_name = "Voice2 Farend Playback",
  5445. .no_pcm = 1,
  5446. .dpcm_playback = 1,
  5447. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5448. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5449. .ignore_suspend = 1,
  5450. .ignore_pmdown_time = 1,
  5451. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5452. },
  5453. /* Proxy Tx BACK END DAI Link */
  5454. {
  5455. .name = LPASS_BE_PROXY_TX,
  5456. .stream_name = "Proxy Capture",
  5457. .no_pcm = 1,
  5458. .dpcm_capture = 1,
  5459. .id = MSM_BACKEND_DAI_PROXY_TX,
  5460. .ignore_suspend = 1,
  5461. SND_SOC_DAILINK_REG(proxy_tx),
  5462. },
  5463. /* Proxy Rx BACK END DAI Link */
  5464. {
  5465. .name = LPASS_BE_PROXY_RX,
  5466. .stream_name = "Proxy Playback",
  5467. .no_pcm = 1,
  5468. .dpcm_playback = 1,
  5469. .id = MSM_BACKEND_DAI_PROXY_RX,
  5470. .ignore_pmdown_time = 1,
  5471. .ignore_suspend = 1,
  5472. SND_SOC_DAILINK_REG(proxy_rx),
  5473. },
  5474. {
  5475. .name = LPASS_BE_USB_AUDIO_RX,
  5476. .stream_name = "USB Audio Playback",
  5477. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5478. .dynamic_be = 1,
  5479. #endif /* CONFIG_AUDIO_QGKI */
  5480. .no_pcm = 1,
  5481. .dpcm_playback = 1,
  5482. .id = MSM_BACKEND_DAI_USB_RX,
  5483. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5484. .ignore_pmdown_time = 1,
  5485. .ignore_suspend = 1,
  5486. SND_SOC_DAILINK_REG(usb_audio_rx),
  5487. },
  5488. {
  5489. .name = LPASS_BE_USB_AUDIO_TX,
  5490. .stream_name = "USB Audio Capture",
  5491. .no_pcm = 1,
  5492. .dpcm_capture = 1,
  5493. .id = MSM_BACKEND_DAI_USB_TX,
  5494. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5495. .ignore_suspend = 1,
  5496. SND_SOC_DAILINK_REG(usb_audio_tx),
  5497. },
  5498. {
  5499. .name = LPASS_BE_PRI_TDM_RX_0,
  5500. .stream_name = "Primary TDM0 Playback",
  5501. .no_pcm = 1,
  5502. .dpcm_playback = 1,
  5503. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5504. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5505. .ops = &lahaina_tdm_be_ops,
  5506. .ignore_suspend = 1,
  5507. .ignore_pmdown_time = 1,
  5508. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5509. },
  5510. {
  5511. .name = LPASS_BE_PRI_TDM_TX_0,
  5512. .stream_name = "Primary TDM0 Capture",
  5513. .no_pcm = 1,
  5514. .dpcm_capture = 1,
  5515. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5516. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5517. .ops = &lahaina_tdm_be_ops,
  5518. .ignore_suspend = 1,
  5519. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5520. },
  5521. {
  5522. .name = LPASS_BE_SEC_TDM_RX_0,
  5523. .stream_name = "Secondary TDM0 Playback",
  5524. .no_pcm = 1,
  5525. .dpcm_playback = 1,
  5526. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5527. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5528. .ops = &lahaina_tdm_be_ops,
  5529. .ignore_suspend = 1,
  5530. .ignore_pmdown_time = 1,
  5531. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5532. },
  5533. {
  5534. .name = LPASS_BE_SEC_TDM_TX_0,
  5535. .stream_name = "Secondary TDM0 Capture",
  5536. .no_pcm = 1,
  5537. .dpcm_capture = 1,
  5538. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5539. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5540. .ops = &lahaina_tdm_be_ops,
  5541. .ignore_suspend = 1,
  5542. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5543. },
  5544. {
  5545. .name = LPASS_BE_TERT_TDM_RX_0,
  5546. .stream_name = "Tertiary TDM0 Playback",
  5547. .no_pcm = 1,
  5548. .dpcm_playback = 1,
  5549. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5550. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5551. .ops = &lahaina_tdm_be_ops,
  5552. .ignore_suspend = 1,
  5553. .ignore_pmdown_time = 1,
  5554. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5555. },
  5556. {
  5557. .name = LPASS_BE_TERT_TDM_TX_0,
  5558. .stream_name = "Tertiary TDM0 Capture",
  5559. .no_pcm = 1,
  5560. .dpcm_capture = 1,
  5561. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5562. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5563. .ops = &lahaina_tdm_be_ops,
  5564. .ignore_suspend = 1,
  5565. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5566. },
  5567. {
  5568. .name = LPASS_BE_QUAT_TDM_RX_0,
  5569. .stream_name = "Quaternary TDM0 Playback",
  5570. .no_pcm = 1,
  5571. .dpcm_playback = 1,
  5572. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5573. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5574. .ops = &lahaina_tdm_be_ops,
  5575. .ignore_suspend = 1,
  5576. .ignore_pmdown_time = 1,
  5577. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5578. },
  5579. {
  5580. .name = LPASS_BE_QUAT_TDM_TX_0,
  5581. .stream_name = "Quaternary TDM0 Capture",
  5582. .no_pcm = 1,
  5583. .dpcm_capture = 1,
  5584. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5585. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5586. .ops = &lahaina_tdm_be_ops,
  5587. .ignore_suspend = 1,
  5588. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5589. },
  5590. {
  5591. .name = LPASS_BE_QUIN_TDM_RX_0,
  5592. .stream_name = "Quinary TDM0 Playback",
  5593. .no_pcm = 1,
  5594. .dpcm_playback = 1,
  5595. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5596. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5597. .ops = &lahaina_tdm_be_ops,
  5598. .ignore_suspend = 1,
  5599. .ignore_pmdown_time = 1,
  5600. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5601. },
  5602. {
  5603. .name = LPASS_BE_QUIN_TDM_TX_0,
  5604. .stream_name = "Quinary TDM0 Capture",
  5605. .no_pcm = 1,
  5606. .dpcm_capture = 1,
  5607. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5608. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5609. .ops = &lahaina_tdm_be_ops,
  5610. .ignore_suspend = 1,
  5611. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5612. },
  5613. {
  5614. .name = LPASS_BE_SEN_TDM_RX_0,
  5615. .stream_name = "Senary TDM0 Playback",
  5616. .no_pcm = 1,
  5617. .dpcm_playback = 1,
  5618. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5619. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5620. .ops = &lahaina_tdm_be_ops,
  5621. .ignore_suspend = 1,
  5622. .ignore_pmdown_time = 1,
  5623. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5624. },
  5625. {
  5626. .name = LPASS_BE_SEN_TDM_TX_0,
  5627. .stream_name = "Senary TDM0 Capture",
  5628. .no_pcm = 1,
  5629. .dpcm_capture = 1,
  5630. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5631. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5632. .ops = &lahaina_tdm_be_ops,
  5633. .ignore_suspend = 1,
  5634. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5635. },
  5636. };
  5637. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5638. {
  5639. .name = LPASS_BE_SLIMBUS_7_RX,
  5640. .stream_name = "Slimbus7 Playback",
  5641. .no_pcm = 1,
  5642. .dpcm_playback = 1,
  5643. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5644. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5645. .init = &msm_wcn_init,
  5646. .ops = &msm_wcn_ops,
  5647. /* dai link has playback support */
  5648. .ignore_pmdown_time = 1,
  5649. .ignore_suspend = 1,
  5650. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5651. },
  5652. {
  5653. .name = LPASS_BE_SLIMBUS_7_TX,
  5654. .stream_name = "Slimbus7 Capture",
  5655. .no_pcm = 1,
  5656. .dpcm_capture = 1,
  5657. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5658. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5659. .ops = &msm_wcn_ops,
  5660. .ignore_suspend = 1,
  5661. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5662. },
  5663. };
  5664. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5665. {
  5666. .name = LPASS_BE_SLIMBUS_7_RX,
  5667. .stream_name = "Slimbus7 Playback",
  5668. .no_pcm = 1,
  5669. .dpcm_playback = 1,
  5670. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5671. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5672. .init = &msm_wcn_init_lito,
  5673. .ops = &msm_wcn_ops_lito,
  5674. /* dai link has playback support */
  5675. .ignore_pmdown_time = 1,
  5676. .ignore_suspend = 1,
  5677. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5678. },
  5679. {
  5680. .name = LPASS_BE_SLIMBUS_7_TX,
  5681. .stream_name = "Slimbus7 Capture",
  5682. .no_pcm = 1,
  5683. .dpcm_capture = 1,
  5684. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5685. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5686. .ops = &msm_wcn_ops_lito,
  5687. .ignore_suspend = 1,
  5688. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5689. },
  5690. {
  5691. .name = LPASS_BE_SLIMBUS_8_TX,
  5692. .stream_name = "Slimbus8 Capture",
  5693. .no_pcm = 1,
  5694. .dpcm_capture = 1,
  5695. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5696. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5697. .ops = &msm_wcn_ops_lito,
  5698. .ignore_suspend = 1,
  5699. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5700. },
  5701. };
  5702. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5703. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5704. /* DISP PORT BACK END DAI Link */
  5705. {
  5706. .name = LPASS_BE_DISPLAY_PORT,
  5707. .stream_name = "Display Port Playback",
  5708. .no_pcm = 1,
  5709. .dpcm_playback = 1,
  5710. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5711. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5712. .ignore_pmdown_time = 1,
  5713. .ignore_suspend = 1,
  5714. SND_SOC_DAILINK_REG(display_port),
  5715. },
  5716. /* DISP PORT 1 BACK END DAI Link */
  5717. {
  5718. .name = LPASS_BE_DISPLAY_PORT1,
  5719. .stream_name = "Display Port1 Playback",
  5720. .no_pcm = 1,
  5721. .dpcm_playback = 1,
  5722. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5723. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5724. .ignore_pmdown_time = 1,
  5725. .ignore_suspend = 1,
  5726. SND_SOC_DAILINK_REG(display_port1),
  5727. },
  5728. };
  5729. #endif
  5730. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5731. {
  5732. .name = LPASS_BE_PRI_MI2S_RX,
  5733. .stream_name = "Primary MI2S Playback",
  5734. .no_pcm = 1,
  5735. .dpcm_playback = 1,
  5736. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5737. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5738. .ops = &msm_mi2s_be_ops,
  5739. .ignore_suspend = 1,
  5740. .ignore_pmdown_time = 1,
  5741. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5742. },
  5743. {
  5744. .name = LPASS_BE_PRI_MI2S_TX,
  5745. .stream_name = "Primary MI2S Capture",
  5746. .no_pcm = 1,
  5747. .dpcm_capture = 1,
  5748. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5749. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5750. .ops = &msm_mi2s_be_ops,
  5751. .ignore_suspend = 1,
  5752. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5753. },
  5754. {
  5755. .name = LPASS_BE_SEC_MI2S_RX,
  5756. .stream_name = "Secondary MI2S Playback",
  5757. .no_pcm = 1,
  5758. .dpcm_playback = 1,
  5759. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5760. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5761. .ops = &msm_mi2s_be_ops,
  5762. .ignore_suspend = 1,
  5763. .ignore_pmdown_time = 1,
  5764. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5765. },
  5766. {
  5767. .name = LPASS_BE_SEC_MI2S_TX,
  5768. .stream_name = "Secondary MI2S Capture",
  5769. .no_pcm = 1,
  5770. .dpcm_capture = 1,
  5771. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5772. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5773. .ops = &msm_mi2s_be_ops,
  5774. .ignore_suspend = 1,
  5775. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5776. },
  5777. {
  5778. .name = LPASS_BE_TERT_MI2S_RX,
  5779. .stream_name = "Tertiary MI2S Playback",
  5780. .no_pcm = 1,
  5781. .dpcm_playback = 1,
  5782. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  5783. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5784. .ops = &msm_mi2s_be_ops,
  5785. .ignore_suspend = 1,
  5786. .ignore_pmdown_time = 1,
  5787. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  5788. },
  5789. {
  5790. .name = LPASS_BE_TERT_MI2S_TX,
  5791. .stream_name = "Tertiary MI2S Capture",
  5792. .no_pcm = 1,
  5793. .dpcm_capture = 1,
  5794. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  5795. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5796. .ops = &msm_mi2s_be_ops,
  5797. .ignore_suspend = 1,
  5798. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  5799. },
  5800. {
  5801. .name = LPASS_BE_QUAT_MI2S_RX,
  5802. .stream_name = "Quaternary MI2S Playback",
  5803. .no_pcm = 1,
  5804. .dpcm_playback = 1,
  5805. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  5806. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5807. .ops = &msm_mi2s_be_ops,
  5808. .ignore_suspend = 1,
  5809. .ignore_pmdown_time = 1,
  5810. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  5811. },
  5812. {
  5813. .name = LPASS_BE_QUAT_MI2S_TX,
  5814. .stream_name = "Quaternary MI2S Capture",
  5815. .no_pcm = 1,
  5816. .dpcm_capture = 1,
  5817. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  5818. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5819. .ops = &msm_mi2s_be_ops,
  5820. .ignore_suspend = 1,
  5821. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  5822. },
  5823. {
  5824. .name = LPASS_BE_QUIN_MI2S_RX,
  5825. .stream_name = "Quinary MI2S Playback",
  5826. .no_pcm = 1,
  5827. .dpcm_playback = 1,
  5828. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  5829. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5830. .ops = &msm_mi2s_be_ops,
  5831. .ignore_suspend = 1,
  5832. .ignore_pmdown_time = 1,
  5833. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  5834. },
  5835. {
  5836. .name = LPASS_BE_QUIN_MI2S_TX,
  5837. .stream_name = "Quinary MI2S Capture",
  5838. .no_pcm = 1,
  5839. .dpcm_capture = 1,
  5840. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  5841. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5842. .ops = &msm_mi2s_be_ops,
  5843. .ignore_suspend = 1,
  5844. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  5845. },
  5846. {
  5847. .name = LPASS_BE_SENARY_MI2S_RX,
  5848. .stream_name = "Senary MI2S Playback",
  5849. .no_pcm = 1,
  5850. .dpcm_playback = 1,
  5851. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  5852. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5853. .ops = &msm_mi2s_be_ops,
  5854. .ignore_suspend = 1,
  5855. .ignore_pmdown_time = 1,
  5856. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  5857. },
  5858. {
  5859. .name = LPASS_BE_SENARY_MI2S_TX,
  5860. .stream_name = "Senary MI2S Capture",
  5861. .no_pcm = 1,
  5862. .dpcm_capture = 1,
  5863. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  5864. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5865. .ops = &msm_mi2s_be_ops,
  5866. .ignore_suspend = 1,
  5867. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  5868. },
  5869. };
  5870. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  5871. /* Primary AUX PCM Backend DAI Links */
  5872. {
  5873. .name = LPASS_BE_AUXPCM_RX,
  5874. .stream_name = "AUX PCM Playback",
  5875. .no_pcm = 1,
  5876. .dpcm_playback = 1,
  5877. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  5878. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5879. .ops = &lahaina_aux_be_ops,
  5880. .ignore_pmdown_time = 1,
  5881. .ignore_suspend = 1,
  5882. SND_SOC_DAILINK_REG(auxpcm_rx),
  5883. },
  5884. {
  5885. .name = LPASS_BE_AUXPCM_TX,
  5886. .stream_name = "AUX PCM Capture",
  5887. .no_pcm = 1,
  5888. .dpcm_capture = 1,
  5889. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  5890. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5891. .ops = &lahaina_aux_be_ops,
  5892. .ignore_suspend = 1,
  5893. SND_SOC_DAILINK_REG(auxpcm_tx),
  5894. },
  5895. /* Secondary AUX PCM Backend DAI Links */
  5896. {
  5897. .name = LPASS_BE_SEC_AUXPCM_RX,
  5898. .stream_name = "Sec AUX PCM Playback",
  5899. .no_pcm = 1,
  5900. .dpcm_playback = 1,
  5901. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  5902. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5903. .ops = &lahaina_aux_be_ops,
  5904. .ignore_pmdown_time = 1,
  5905. .ignore_suspend = 1,
  5906. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  5907. },
  5908. {
  5909. .name = LPASS_BE_SEC_AUXPCM_TX,
  5910. .stream_name = "Sec AUX PCM Capture",
  5911. .no_pcm = 1,
  5912. .dpcm_capture = 1,
  5913. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  5914. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5915. .ops = &lahaina_aux_be_ops,
  5916. .ignore_suspend = 1,
  5917. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  5918. },
  5919. /* Tertiary AUX PCM Backend DAI Links */
  5920. {
  5921. .name = LPASS_BE_TERT_AUXPCM_RX,
  5922. .stream_name = "Tert AUX PCM Playback",
  5923. .no_pcm = 1,
  5924. .dpcm_playback = 1,
  5925. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  5926. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5927. .ops = &lahaina_aux_be_ops,
  5928. .ignore_suspend = 1,
  5929. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  5930. },
  5931. {
  5932. .name = LPASS_BE_TERT_AUXPCM_TX,
  5933. .stream_name = "Tert AUX PCM Capture",
  5934. .no_pcm = 1,
  5935. .dpcm_capture = 1,
  5936. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  5937. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5938. .ops = &lahaina_aux_be_ops,
  5939. .ignore_suspend = 1,
  5940. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  5941. },
  5942. /* Quaternary AUX PCM Backend DAI Links */
  5943. {
  5944. .name = LPASS_BE_QUAT_AUXPCM_RX,
  5945. .stream_name = "Quat AUX PCM Playback",
  5946. .no_pcm = 1,
  5947. .dpcm_playback = 1,
  5948. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  5949. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5950. .ops = &lahaina_aux_be_ops,
  5951. .ignore_suspend = 1,
  5952. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  5953. },
  5954. {
  5955. .name = LPASS_BE_QUAT_AUXPCM_TX,
  5956. .stream_name = "Quat AUX PCM Capture",
  5957. .no_pcm = 1,
  5958. .dpcm_capture = 1,
  5959. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  5960. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5961. .ops = &lahaina_aux_be_ops,
  5962. .ignore_suspend = 1,
  5963. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  5964. },
  5965. /* Quinary AUX PCM Backend DAI Links */
  5966. {
  5967. .name = LPASS_BE_QUIN_AUXPCM_RX,
  5968. .stream_name = "Quin AUX PCM Playback",
  5969. .no_pcm = 1,
  5970. .dpcm_playback = 1,
  5971. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  5972. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5973. .ops = &lahaina_aux_be_ops,
  5974. .ignore_suspend = 1,
  5975. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  5976. },
  5977. {
  5978. .name = LPASS_BE_QUIN_AUXPCM_TX,
  5979. .stream_name = "Quin AUX PCM Capture",
  5980. .no_pcm = 1,
  5981. .dpcm_capture = 1,
  5982. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  5983. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5984. .ops = &lahaina_aux_be_ops,
  5985. .ignore_suspend = 1,
  5986. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  5987. },
  5988. /* Senary AUX PCM Backend DAI Links */
  5989. {
  5990. .name = LPASS_BE_SEN_AUXPCM_RX,
  5991. .stream_name = "Sen AUX PCM Playback",
  5992. .no_pcm = 1,
  5993. .dpcm_playback = 1,
  5994. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  5995. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5996. .ops = &lahaina_aux_be_ops,
  5997. .ignore_suspend = 1,
  5998. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  5999. },
  6000. {
  6001. .name = LPASS_BE_SEN_AUXPCM_TX,
  6002. .stream_name = "Sen AUX PCM Capture",
  6003. .no_pcm = 1,
  6004. .dpcm_capture = 1,
  6005. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  6006. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6007. .ops = &lahaina_aux_be_ops,
  6008. .ignore_suspend = 1,
  6009. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  6010. },
  6011. };
  6012. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  6013. /* WSA CDC DMA Backend DAI Links */
  6014. {
  6015. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  6016. .stream_name = "WSA CDC DMA0 Playback",
  6017. .no_pcm = 1,
  6018. .dpcm_playback = 1,
  6019. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  6020. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6021. .ignore_pmdown_time = 1,
  6022. .ignore_suspend = 1,
  6023. .ops = &msm_cdc_dma_be_ops,
  6024. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  6025. .init = &msm_int_audrx_init,
  6026. },
  6027. {
  6028. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  6029. .stream_name = "WSA CDC DMA1 Playback",
  6030. .no_pcm = 1,
  6031. .dpcm_playback = 1,
  6032. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  6033. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6034. .ignore_pmdown_time = 1,
  6035. .ignore_suspend = 1,
  6036. .ops = &msm_cdc_dma_be_ops,
  6037. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  6038. },
  6039. {
  6040. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  6041. .stream_name = "WSA CDC DMA1 Capture",
  6042. .no_pcm = 1,
  6043. .dpcm_capture = 1,
  6044. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  6045. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6046. .ignore_suspend = 1,
  6047. .ops = &msm_cdc_dma_be_ops,
  6048. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  6049. },
  6050. };
  6051. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  6052. /* RX CDC DMA Backend DAI Links */
  6053. {
  6054. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  6055. .stream_name = "RX CDC DMA0 Playback",
  6056. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6057. .dynamic_be = 1,
  6058. #endif /* CONFIG_AUDIO_QGKI */
  6059. .no_pcm = 1,
  6060. .dpcm_playback = 1,
  6061. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  6062. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6063. .ignore_pmdown_time = 1,
  6064. .ignore_suspend = 1,
  6065. .ops = &msm_cdc_dma_be_ops,
  6066. SND_SOC_DAILINK_REG(rx_dma_rx0),
  6067. .init = &msm_aux_codec_init,
  6068. },
  6069. {
  6070. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  6071. .stream_name = "RX CDC DMA1 Playback",
  6072. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6073. .dynamic_be = 1,
  6074. #endif /* CONFIG_AUDIO_QGKI */
  6075. .no_pcm = 1,
  6076. .dpcm_playback = 1,
  6077. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  6078. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6079. .ignore_pmdown_time = 1,
  6080. .ignore_suspend = 1,
  6081. .ops = &msm_cdc_dma_be_ops,
  6082. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6083. },
  6084. {
  6085. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6086. .stream_name = "RX CDC DMA2 Playback",
  6087. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6088. .dynamic_be = 1,
  6089. #endif /* CONFIG_AUDIO_QGKI */
  6090. .no_pcm = 1,
  6091. .dpcm_playback = 1,
  6092. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6093. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6094. .ignore_pmdown_time = 1,
  6095. .ignore_suspend = 1,
  6096. .ops = &msm_cdc_dma_be_ops,
  6097. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6098. },
  6099. {
  6100. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6101. .stream_name = "RX CDC DMA3 Playback",
  6102. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6103. .dynamic_be = 1,
  6104. #endif /* CONFIG_AUDIO_QGKI */
  6105. .no_pcm = 1,
  6106. .dpcm_playback = 1,
  6107. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6108. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6109. .ignore_pmdown_time = 1,
  6110. .ignore_suspend = 1,
  6111. .ops = &msm_cdc_dma_be_ops,
  6112. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6113. },
  6114. {
  6115. .name = LPASS_BE_RX_CDC_DMA_RX_6,
  6116. .stream_name = "RX CDC DMA6 Playback",
  6117. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6118. .dynamic_be = 1,
  6119. #endif /* CONFIG_AUDIO_QGKI */
  6120. .no_pcm = 1,
  6121. .dpcm_playback = 1,
  6122. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  6123. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6124. .ignore_pmdown_time = 1,
  6125. .ignore_suspend = 1,
  6126. .ops = &msm_cdc_dma_be_ops,
  6127. SND_SOC_DAILINK_REG(rx_dma_rx6),
  6128. },
  6129. /* TX CDC DMA Backend DAI Links */
  6130. {
  6131. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6132. .stream_name = "TX CDC DMA3 Capture",
  6133. .no_pcm = 1,
  6134. .dpcm_capture = 1,
  6135. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6136. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6137. .ignore_suspend = 1,
  6138. .ops = &msm_cdc_dma_be_ops,
  6139. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6140. },
  6141. {
  6142. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6143. .stream_name = "TX CDC DMA4 Capture",
  6144. .no_pcm = 1,
  6145. .dpcm_capture = 1,
  6146. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6147. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6148. .ignore_suspend = 1,
  6149. .ops = &msm_cdc_dma_be_ops,
  6150. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6151. },
  6152. };
  6153. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6154. {
  6155. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6156. .stream_name = "VA CDC DMA0 Capture",
  6157. .no_pcm = 1,
  6158. .dpcm_capture = 1,
  6159. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6160. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6161. .ignore_suspend = 1,
  6162. .ops = &msm_cdc_dma_be_ops,
  6163. SND_SOC_DAILINK_REG(va_dma_tx0),
  6164. },
  6165. {
  6166. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6167. .stream_name = "VA CDC DMA1 Capture",
  6168. .no_pcm = 1,
  6169. .dpcm_capture = 1,
  6170. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6171. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6172. .ignore_suspend = 1,
  6173. .ops = &msm_cdc_dma_be_ops,
  6174. SND_SOC_DAILINK_REG(va_dma_tx1),
  6175. },
  6176. {
  6177. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6178. .stream_name = "VA CDC DMA2 Capture",
  6179. .no_pcm = 1,
  6180. .dpcm_capture = 1,
  6181. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6182. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6183. .ignore_suspend = 1,
  6184. .ops = &msm_cdc_dma_be_ops,
  6185. SND_SOC_DAILINK_REG(va_dma_tx2),
  6186. },
  6187. };
  6188. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6189. {
  6190. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6191. .stream_name = "AFE Loopback Capture",
  6192. .no_pcm = 1,
  6193. .dpcm_capture = 1,
  6194. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6195. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6196. .ignore_pmdown_time = 1,
  6197. .ignore_suspend = 1,
  6198. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6199. },
  6200. };
  6201. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6202. ARRAY_SIZE(msm_common_dai_links) +
  6203. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6204. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6205. ARRAY_SIZE(msm_common_be_dai_links) +
  6206. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6207. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6208. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6209. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6210. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6211. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6212. ARRAY_SIZE(ext_disp_be_dai_link) +
  6213. #endif
  6214. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6215. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6216. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6217. static int msm_populate_dai_link_component_of_node(
  6218. struct snd_soc_card *card)
  6219. {
  6220. int i, j, index, ret = 0;
  6221. struct device *cdev = card->dev;
  6222. struct snd_soc_dai_link *dai_link = card->dai_link;
  6223. struct device_node *np = NULL;
  6224. int codecs_enabled = 0;
  6225. struct snd_soc_dai_link_component *codecs_comp = NULL;
  6226. if (!cdev) {
  6227. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6228. return -ENODEV;
  6229. }
  6230. for (i = 0; i < card->num_links; i++) {
  6231. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6232. continue;
  6233. /* populate platform_of_node for snd card dai links */
  6234. if (dai_link[i].platforms->name &&
  6235. !dai_link[i].platforms->of_node) {
  6236. index = of_property_match_string(cdev->of_node,
  6237. "asoc-platform-names",
  6238. dai_link[i].platforms->name);
  6239. if (index < 0) {
  6240. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6241. __func__, dai_link[i].platforms->name);
  6242. ret = index;
  6243. goto err;
  6244. }
  6245. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6246. index);
  6247. if (!np) {
  6248. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6249. __func__, dai_link[i].platforms->name,
  6250. index);
  6251. ret = -ENODEV;
  6252. goto err;
  6253. }
  6254. dai_link[i].platforms->of_node = np;
  6255. dai_link[i].platforms->name = NULL;
  6256. }
  6257. /* populate cpu_of_node for snd card dai links */
  6258. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6259. index = of_property_match_string(cdev->of_node,
  6260. "asoc-cpu-names",
  6261. dai_link[i].cpus->dai_name);
  6262. if (index >= 0) {
  6263. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6264. index);
  6265. if (!np) {
  6266. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6267. __func__,
  6268. dai_link[i].cpus->dai_name);
  6269. ret = -ENODEV;
  6270. goto err;
  6271. }
  6272. dai_link[i].cpus->of_node = np;
  6273. dai_link[i].cpus->dai_name = NULL;
  6274. }
  6275. }
  6276. /* populate codec_of_node for snd card dai links */
  6277. if (dai_link[i].num_codecs > 0) {
  6278. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6279. if (dai_link[i].codecs[j].of_node ||
  6280. !dai_link[i].codecs[j].name)
  6281. continue;
  6282. index = of_property_match_string(cdev->of_node,
  6283. "asoc-codec-names",
  6284. dai_link[i].codecs[j].name);
  6285. if (index < 0)
  6286. continue;
  6287. np = of_parse_phandle(cdev->of_node,
  6288. "asoc-codec",
  6289. index);
  6290. if (!np) {
  6291. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6292. __func__,
  6293. dai_link[i].codecs[j].name);
  6294. ret = -ENODEV;
  6295. goto err;
  6296. }
  6297. dai_link[i].codecs[j].of_node = np;
  6298. dai_link[i].codecs[j].name = NULL;
  6299. }
  6300. }
  6301. }
  6302. /* In multi-codec scenario, check if codecs are enabled for this platform */
  6303. for (i = 0; i < card->num_links; i++) {
  6304. codecs_enabled = 0;
  6305. if (dai_link[i].num_codecs > 1) {
  6306. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6307. if (!dai_link[i].codecs[j].of_node)
  6308. continue;
  6309. np = dai_link[i].codecs[j].of_node;
  6310. if (!of_device_is_available(np)) {
  6311. dev_err(cdev, "%s: codec is disabled: %s\n",
  6312. __func__,
  6313. np->full_name);
  6314. dai_link[i].codecs[j].of_node = NULL;
  6315. continue;
  6316. }
  6317. codecs_enabled++;
  6318. }
  6319. if (codecs_enabled > 0 &&
  6320. codecs_enabled < dai_link[i].num_codecs) {
  6321. codecs_comp = devm_kzalloc(cdev,
  6322. sizeof(struct snd_soc_dai_link_component)
  6323. * codecs_enabled, GFP_KERNEL);
  6324. if (!codecs_comp) {
  6325. dev_err(cdev, "%s: %s dailink codec component alloc failed\n",
  6326. __func__, dai_link[i].name);
  6327. ret = -ENOMEM;
  6328. goto err;
  6329. }
  6330. index = 0;
  6331. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6332. if(dai_link[i].codecs[j].of_node) {
  6333. codecs_comp[index].of_node =
  6334. dai_link[i].codecs[j].of_node;
  6335. codecs_comp[index].dai_name =
  6336. dai_link[i].codecs[j].dai_name;
  6337. codecs_comp[index].name = NULL;
  6338. index++;
  6339. }
  6340. }
  6341. dai_link[i].codecs = codecs_comp;
  6342. dai_link[i].num_codecs = codecs_enabled;
  6343. }
  6344. }
  6345. }
  6346. err:
  6347. return ret;
  6348. }
  6349. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6350. {
  6351. int ret = -EINVAL;
  6352. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6353. if (!component) {
  6354. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6355. return ret;
  6356. }
  6357. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6358. ARRAY_SIZE(msm_snd_controls));
  6359. if (ret < 0) {
  6360. dev_err(component->dev,
  6361. "%s: add_codec_controls failed, err = %d\n",
  6362. __func__, ret);
  6363. return ret;
  6364. }
  6365. return ret;
  6366. }
  6367. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6368. struct snd_pcm_hw_params *params)
  6369. {
  6370. return 0;
  6371. }
  6372. static struct snd_soc_ops msm_stub_be_ops = {
  6373. .hw_params = msm_snd_stub_hw_params,
  6374. };
  6375. struct snd_soc_card snd_soc_card_stub_msm = {
  6376. .name = "lahaina-stub-snd-card",
  6377. };
  6378. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6379. /* FrontEnd DAI Links */
  6380. {
  6381. .name = "MSMSTUB Media1",
  6382. .stream_name = "MultiMedia1",
  6383. .dynamic = 1,
  6384. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6385. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6386. #endif /* CONFIG_AUDIO_QGKI */
  6387. .dpcm_playback = 1,
  6388. .dpcm_capture = 1,
  6389. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6390. SND_SOC_DPCM_TRIGGER_POST},
  6391. .ignore_suspend = 1,
  6392. /* this dainlink has playback support */
  6393. .ignore_pmdown_time = 1,
  6394. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6395. SND_SOC_DAILINK_REG(multimedia1),
  6396. },
  6397. };
  6398. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6399. /* Backend DAI Links */
  6400. {
  6401. .name = LPASS_BE_AUXPCM_RX,
  6402. .stream_name = "AUX PCM Playback",
  6403. .no_pcm = 1,
  6404. .dpcm_playback = 1,
  6405. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6406. .init = &msm_audrx_stub_init,
  6407. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6408. .ignore_pmdown_time = 1,
  6409. .ignore_suspend = 1,
  6410. .ops = &msm_stub_be_ops,
  6411. SND_SOC_DAILINK_REG(auxpcm_rx),
  6412. },
  6413. {
  6414. .name = LPASS_BE_AUXPCM_TX,
  6415. .stream_name = "AUX PCM Capture",
  6416. .no_pcm = 1,
  6417. .dpcm_capture = 1,
  6418. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6419. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6420. .ignore_suspend = 1,
  6421. .ops = &msm_stub_be_ops,
  6422. SND_SOC_DAILINK_REG(auxpcm_tx),
  6423. },
  6424. };
  6425. static struct snd_soc_dai_link msm_stub_dai_links[
  6426. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6427. ARRAY_SIZE(msm_stub_be_dai_links)];
  6428. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6429. { .compatible = "qcom,lahaina-asoc-snd",
  6430. .data = "codec"},
  6431. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6432. .data = "stub_codec"},
  6433. {},
  6434. };
  6435. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6436. {
  6437. struct snd_soc_card *card = NULL;
  6438. struct snd_soc_dai_link *dailink = NULL;
  6439. int len_1 = 0;
  6440. int len_2 = 0;
  6441. int total_links = 0;
  6442. int rc = 0;
  6443. u32 mi2s_audio_intf = 0;
  6444. u32 auxpcm_audio_intf = 0;
  6445. u32 val = 0;
  6446. u32 wcn_btfm_intf = 0;
  6447. const struct of_device_id *match;
  6448. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6449. if (!match) {
  6450. dev_err(dev, "%s: No DT match found for sound card\n",
  6451. __func__);
  6452. return NULL;
  6453. }
  6454. if (!strcmp(match->data, "codec")) {
  6455. card = &snd_soc_card_lahaina_msm;
  6456. memcpy(msm_lahaina_dai_links + total_links,
  6457. msm_common_dai_links,
  6458. sizeof(msm_common_dai_links));
  6459. total_links += ARRAY_SIZE(msm_common_dai_links);
  6460. memcpy(msm_lahaina_dai_links + total_links,
  6461. msm_bolero_fe_dai_links,
  6462. sizeof(msm_bolero_fe_dai_links));
  6463. total_links +=
  6464. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6465. memcpy(msm_lahaina_dai_links + total_links,
  6466. msm_common_misc_fe_dai_links,
  6467. sizeof(msm_common_misc_fe_dai_links));
  6468. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6469. memcpy(msm_lahaina_dai_links + total_links,
  6470. msm_common_be_dai_links,
  6471. sizeof(msm_common_be_dai_links));
  6472. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6473. memcpy(msm_lahaina_dai_links + total_links,
  6474. msm_rx_tx_cdc_dma_be_dai_links,
  6475. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6476. total_links +=
  6477. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6478. memcpy(msm_lahaina_dai_links + total_links,
  6479. msm_wsa_cdc_dma_be_dai_links,
  6480. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6481. total_links +=
  6482. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6483. memcpy(msm_lahaina_dai_links + total_links,
  6484. msm_va_cdc_dma_be_dai_links,
  6485. sizeof(msm_va_cdc_dma_be_dai_links));
  6486. total_links +=
  6487. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6488. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6489. &mi2s_audio_intf);
  6490. if (rc) {
  6491. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6492. __func__);
  6493. } else {
  6494. if (mi2s_audio_intf) {
  6495. memcpy(msm_lahaina_dai_links + total_links,
  6496. msm_mi2s_be_dai_links,
  6497. sizeof(msm_mi2s_be_dai_links));
  6498. total_links +=
  6499. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6500. }
  6501. }
  6502. rc = of_property_read_u32(dev->of_node,
  6503. "qcom,auxpcm-audio-intf",
  6504. &auxpcm_audio_intf);
  6505. if (rc) {
  6506. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6507. __func__);
  6508. } else {
  6509. if (auxpcm_audio_intf) {
  6510. memcpy(msm_lahaina_dai_links + total_links,
  6511. msm_auxpcm_be_dai_links,
  6512. sizeof(msm_auxpcm_be_dai_links));
  6513. total_links +=
  6514. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6515. }
  6516. }
  6517. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6518. rc = of_property_read_u32(dev->of_node,
  6519. "qcom,ext-disp-audio-rx", &val);
  6520. if (!rc && val) {
  6521. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6522. __func__);
  6523. memcpy(msm_lahaina_dai_links + total_links,
  6524. ext_disp_be_dai_link,
  6525. sizeof(ext_disp_be_dai_link));
  6526. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6527. }
  6528. #endif
  6529. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6530. if (!rc && val) {
  6531. dev_dbg(dev, "%s(): WCN BT support present\n",
  6532. __func__);
  6533. memcpy(msm_lahaina_dai_links + total_links,
  6534. msm_wcn_be_dai_links,
  6535. sizeof(msm_wcn_be_dai_links));
  6536. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6537. }
  6538. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6539. &val);
  6540. if (!rc && val) {
  6541. memcpy(msm_lahaina_dai_links + total_links,
  6542. msm_afe_rxtx_lb_be_dai_link,
  6543. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6544. total_links +=
  6545. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6546. }
  6547. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6548. &wcn_btfm_intf);
  6549. if (rc) {
  6550. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6551. __func__);
  6552. } else {
  6553. if (wcn_btfm_intf) {
  6554. memcpy(msm_lahaina_dai_links + total_links,
  6555. msm_wcn_btfm_be_dai_links,
  6556. sizeof(msm_wcn_btfm_be_dai_links));
  6557. total_links +=
  6558. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6559. }
  6560. }
  6561. dailink = msm_lahaina_dai_links;
  6562. } else if(!strcmp(match->data, "stub_codec")) {
  6563. card = &snd_soc_card_stub_msm;
  6564. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6565. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6566. memcpy(msm_stub_dai_links,
  6567. msm_stub_fe_dai_links,
  6568. sizeof(msm_stub_fe_dai_links));
  6569. memcpy(msm_stub_dai_links + len_1,
  6570. msm_stub_be_dai_links,
  6571. sizeof(msm_stub_be_dai_links));
  6572. dailink = msm_stub_dai_links;
  6573. total_links = len_2;
  6574. }
  6575. if (card) {
  6576. card->dai_link = dailink;
  6577. card->num_links = total_links;
  6578. }
  6579. return card;
  6580. }
  6581. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6582. {
  6583. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6584. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6585. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6586. SPKR_L_BOOST, SPKR_L_VI};
  6587. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6588. SPKR_R_BOOST, SPKR_R_VI};
  6589. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6590. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6591. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6592. struct snd_soc_component *component = NULL;
  6593. struct snd_soc_dapm_context *dapm = NULL;
  6594. struct snd_card *card = NULL;
  6595. struct snd_info_entry *entry = NULL;
  6596. struct msm_asoc_mach_data *pdata =
  6597. snd_soc_card_get_drvdata(rtd->card);
  6598. int ret = 0;
  6599. if (pdata->wsa_max_devs > 0) {
  6600. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6601. if (!component) {
  6602. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6603. return -EINVAL;
  6604. }
  6605. dapm = snd_soc_component_get_dapm(component);
  6606. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6607. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6608. &ch_rate[0], &spkleft_port_types[0]);
  6609. if (dapm->component) {
  6610. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft IN");
  6611. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft SPKR");
  6612. }
  6613. /*TODO: create codec entry for wsa1 */
  6614. }
  6615. /* If current platform has more than one WSA */
  6616. if (pdata->wsa_max_devs > 1) {
  6617. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6618. if (!component) {
  6619. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6620. return -EINVAL;
  6621. }
  6622. dapm = snd_soc_component_get_dapm(component);
  6623. wsa883x_set_channel_map(component, &spkright_ports[0],
  6624. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6625. &ch_rate[0], &spkright_port_types[0]);
  6626. if (dapm->component) {
  6627. snd_soc_dapm_ignore_suspend(dapm, "spkrRight IN");
  6628. snd_soc_dapm_ignore_suspend(dapm, "spkrRight SPKR");
  6629. }
  6630. /*TODO: create codec entry for wsa2 */
  6631. }
  6632. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6633. if (!component) {
  6634. pr_err("%s: could not find component for bolero_codec\n",
  6635. __func__);
  6636. return ret;
  6637. }
  6638. dapm = snd_soc_component_get_dapm(component);
  6639. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6640. ARRAY_SIZE(msm_int_snd_controls));
  6641. if (ret < 0) {
  6642. pr_err("%s: add_component_controls failed: %d\n",
  6643. __func__, ret);
  6644. return ret;
  6645. }
  6646. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6647. ARRAY_SIZE(msm_common_snd_controls));
  6648. if (ret < 0) {
  6649. pr_err("%s: add common snd controls failed: %d\n",
  6650. __func__, ret);
  6651. return ret;
  6652. }
  6653. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6654. ARRAY_SIZE(msm_int_dapm_widgets));
  6655. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6656. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6657. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6658. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6659. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6660. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6661. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6662. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6663. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6664. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6665. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6666. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6667. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6668. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6669. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6670. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6671. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6672. snd_soc_dapm_sync(dapm);
  6673. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map), sm_port_map);
  6674. card = rtd->card->snd_card;
  6675. if (!pdata->codec_root) {
  6676. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6677. card->proc_root);
  6678. if (!entry) {
  6679. pr_debug("%s: Cannot create codecs module entry\n",
  6680. __func__);
  6681. ret = 0;
  6682. goto err;
  6683. }
  6684. pdata->codec_root = entry;
  6685. }
  6686. bolero_info_create_codec_entry(pdata->codec_root, component);
  6687. bolero_register_wake_irq(component, false);
  6688. codec_reg_done = true;
  6689. err:
  6690. return ret;
  6691. }
  6692. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  6693. {
  6694. struct snd_soc_component *component = NULL;
  6695. struct snd_soc_dapm_context *dapm = NULL;
  6696. int ret = 0;
  6697. int codec_variant = -1;
  6698. void *mbhc_calibration;
  6699. struct snd_info_entry *entry;
  6700. struct snd_card *card = NULL;
  6701. struct msm_asoc_mach_data *pdata;
  6702. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6703. if (!component) {
  6704. pr_err("%s component is NULL\n", __func__);
  6705. return -EINVAL;
  6706. }
  6707. dapm = snd_soc_component_get_dapm(component);
  6708. card = component->card->snd_card;
  6709. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  6710. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  6711. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  6712. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  6713. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  6714. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  6715. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  6716. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  6717. snd_soc_dapm_sync(dapm);
  6718. pdata = snd_soc_card_get_drvdata(component->card);
  6719. if (!pdata->codec_root) {
  6720. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6721. card->proc_root);
  6722. if (!entry) {
  6723. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  6724. __func__);
  6725. ret = 0;
  6726. goto mbhc_cfg_cal;
  6727. }
  6728. pdata->codec_root = entry;
  6729. }
  6730. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  6731. codec_variant = wcd938x_get_codec_variant(component);
  6732. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  6733. if (codec_variant == WCD9380)
  6734. ret = snd_soc_add_component_controls(component,
  6735. msm_int_wcd9380_snd_controls,
  6736. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  6737. else if (codec_variant == WCD9385)
  6738. ret = snd_soc_add_component_controls(component,
  6739. msm_int_wcd9385_snd_controls,
  6740. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  6741. if (ret < 0) {
  6742. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  6743. __func__, ret);
  6744. return ret;
  6745. }
  6746. mbhc_cfg_cal:
  6747. mbhc_calibration = def_wcd_mbhc_cal();
  6748. if (!mbhc_calibration)
  6749. return -ENOMEM;
  6750. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6751. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6752. if (ret) {
  6753. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6754. __func__, ret);
  6755. goto err_hs_detect;
  6756. }
  6757. return 0;
  6758. err_hs_detect:
  6759. kfree(mbhc_calibration);
  6760. return ret;
  6761. }
  6762. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  6763. {
  6764. int count = 0;
  6765. u32 mi2s_master_slave[MI2S_MAX];
  6766. int ret = 0;
  6767. for (count = 0; count < MI2S_MAX; count++) {
  6768. mutex_init(&mi2s_intf_conf[count].lock);
  6769. mi2s_intf_conf[count].ref_cnt = 0;
  6770. }
  6771. ret = of_property_read_u32_array(pdev->dev.of_node,
  6772. "qcom,msm-mi2s-master",
  6773. mi2s_master_slave, MI2S_MAX);
  6774. if (ret) {
  6775. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  6776. __func__);
  6777. } else {
  6778. for (count = 0; count < MI2S_MAX; count++) {
  6779. mi2s_intf_conf[count].msm_is_mi2s_master =
  6780. mi2s_master_slave[count];
  6781. }
  6782. }
  6783. }
  6784. static void msm_i2s_auxpcm_deinit(void)
  6785. {
  6786. int count = 0;
  6787. for (count = 0; count < MI2S_MAX; count++) {
  6788. mutex_destroy(&mi2s_intf_conf[count].lock);
  6789. mi2s_intf_conf[count].ref_cnt = 0;
  6790. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  6791. }
  6792. }
  6793. static int lahaina_ssr_enable(struct device *dev, void *data)
  6794. {
  6795. struct platform_device *pdev = to_platform_device(dev);
  6796. struct snd_soc_card *card = platform_get_drvdata(pdev);
  6797. int ret = 0;
  6798. if (!card) {
  6799. dev_err(dev, "%s: card is NULL\n", __func__);
  6800. ret = -EINVAL;
  6801. goto err;
  6802. }
  6803. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  6804. /* TODO */
  6805. dev_dbg(dev, "%s: TODO \n", __func__);
  6806. }
  6807. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6808. snd_soc_card_change_online_state(card, 1);
  6809. #endif /* CONFIG_AUDIO_QGKI */
  6810. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  6811. err:
  6812. return ret;
  6813. }
  6814. static void lahaina_ssr_disable(struct device *dev, void *data)
  6815. {
  6816. struct platform_device *pdev = to_platform_device(dev);
  6817. struct snd_soc_card *card = platform_get_drvdata(pdev);
  6818. if (!card) {
  6819. dev_err(dev, "%s: card is NULL\n", __func__);
  6820. return;
  6821. }
  6822. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  6823. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6824. snd_soc_card_change_online_state(card, 0);
  6825. #endif /* CONFIG_AUDIO_QGKI */
  6826. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  6827. /* TODO */
  6828. dev_dbg(dev, "%s: TODO \n", __func__);
  6829. }
  6830. }
  6831. static const struct snd_event_ops lahaina_ssr_ops = {
  6832. .enable = lahaina_ssr_enable,
  6833. .disable = lahaina_ssr_disable,
  6834. };
  6835. static int msm_audio_ssr_compare(struct device *dev, void *data)
  6836. {
  6837. struct device_node *node = data;
  6838. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  6839. __func__, dev->of_node, node);
  6840. return (dev->of_node && dev->of_node == node);
  6841. }
  6842. static int msm_audio_ssr_register(struct device *dev)
  6843. {
  6844. struct device_node *np = dev->of_node;
  6845. struct snd_event_clients *ssr_clients = NULL;
  6846. struct device_node *node = NULL;
  6847. int ret = 0;
  6848. int i = 0;
  6849. for (i = 0; ; i++) {
  6850. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  6851. if (!node)
  6852. break;
  6853. snd_event_mstr_add_client(&ssr_clients,
  6854. msm_audio_ssr_compare, node);
  6855. }
  6856. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  6857. ssr_clients, NULL);
  6858. if (!ret)
  6859. snd_event_notify(dev, SND_EVENT_UP);
  6860. return ret;
  6861. }
  6862. static int msm_asoc_machine_probe(struct platform_device *pdev)
  6863. {
  6864. struct snd_soc_card *card = NULL;
  6865. struct msm_asoc_mach_data *pdata = NULL;
  6866. const char *mbhc_audio_jack_type = NULL;
  6867. int ret = 0;
  6868. uint index = 0;
  6869. struct clk *lpass_audio_hw_vote = NULL;
  6870. if (!pdev->dev.of_node) {
  6871. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  6872. return -EINVAL;
  6873. }
  6874. pdata = devm_kzalloc(&pdev->dev,
  6875. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  6876. if (!pdata)
  6877. return -ENOMEM;
  6878. of_property_read_u32(pdev->dev.of_node,
  6879. "qcom,lito-is-v2-enabled",
  6880. &pdata->lito_v2_enabled);
  6881. card = populate_snd_card_dailinks(&pdev->dev);
  6882. if (!card) {
  6883. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  6884. ret = -EINVAL;
  6885. goto err;
  6886. }
  6887. card->dev = &pdev->dev;
  6888. platform_set_drvdata(pdev, card);
  6889. snd_soc_card_set_drvdata(card, pdata);
  6890. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  6891. if (ret) {
  6892. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  6893. __func__, ret);
  6894. goto err;
  6895. }
  6896. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  6897. if (ret) {
  6898. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  6899. __func__, ret);
  6900. goto err;
  6901. }
  6902. ret = msm_populate_dai_link_component_of_node(card);
  6903. if (ret) {
  6904. ret = -EPROBE_DEFER;
  6905. goto err;
  6906. }
  6907. /* Get maximum WSA device count for this platform */
  6908. ret = of_property_read_u32(pdev->dev.of_node,
  6909. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  6910. if (ret) {
  6911. dev_info(&pdev->dev,
  6912. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6913. __func__, pdev->dev.of_node->full_name, ret);
  6914. pdata->wsa_max_devs = 0;
  6915. }
  6916. ret = devm_snd_soc_register_card(&pdev->dev, card);
  6917. if (ret == -EPROBE_DEFER) {
  6918. if (codec_reg_done)
  6919. ret = -EINVAL;
  6920. goto err;
  6921. } else if (ret) {
  6922. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  6923. __func__, ret);
  6924. goto err;
  6925. }
  6926. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  6927. __func__, card->name);
  6928. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6929. "qcom,hph-en1-gpio", 0);
  6930. if (!pdata->hph_en1_gpio_p) {
  6931. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  6932. __func__, "qcom,hph-en1-gpio",
  6933. pdev->dev.of_node->full_name);
  6934. }
  6935. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6936. "qcom,hph-en0-gpio", 0);
  6937. if (!pdata->hph_en0_gpio_p) {
  6938. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  6939. __func__, "qcom,hph-en0-gpio",
  6940. pdev->dev.of_node->full_name);
  6941. }
  6942. ret = of_property_read_string(pdev->dev.of_node,
  6943. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  6944. if (ret) {
  6945. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  6946. __func__, "qcom,mbhc-audio-jack-type",
  6947. pdev->dev.of_node->full_name);
  6948. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  6949. } else {
  6950. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  6951. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  6952. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  6953. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  6954. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  6955. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  6956. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  6957. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  6958. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  6959. } else {
  6960. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  6961. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  6962. }
  6963. }
  6964. /*
  6965. * Parse US-Euro gpio info from DT. Report no error if us-euro
  6966. * entry is not found in DT file as some targets do not support
  6967. * US-Euro detection
  6968. */
  6969. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6970. "qcom,us-euro-gpios", 0);
  6971. if (!pdata->us_euro_gpio_p) {
  6972. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  6973. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  6974. } else {
  6975. dev_dbg(&pdev->dev, "%s detected\n",
  6976. "qcom,us-euro-gpios");
  6977. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  6978. }
  6979. if (wcd_mbhc_cfg.enable_usbc_analog)
  6980. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  6981. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  6982. "fsa4480-i2c-handle", 0);
  6983. if (!pdata->fsa_handle)
  6984. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  6985. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  6986. msm_i2s_auxpcm_init(pdev);
  6987. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6988. "qcom,cdc-dmic01-gpios",
  6989. 0);
  6990. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6991. "qcom,cdc-dmic23-gpios",
  6992. 0);
  6993. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  6994. "qcom,cdc-dmic45-gpios",
  6995. 0);
  6996. if (pdata->dmic01_gpio_p)
  6997. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  6998. if (pdata->dmic23_gpio_p)
  6999. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  7000. if (pdata->dmic45_gpio_p)
  7001. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  7002. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7003. "qcom,pri-mi2s-gpios", 0);
  7004. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7005. "qcom,sec-mi2s-gpios", 0);
  7006. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7007. "qcom,tert-mi2s-gpios", 0);
  7008. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7009. "qcom,quat-mi2s-gpios", 0);
  7010. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7011. "qcom,quin-mi2s-gpios", 0);
  7012. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7013. "qcom,sen-mi2s-gpios", 0);
  7014. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  7015. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  7016. /* Register LPASS audio hw vote */
  7017. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  7018. if (IS_ERR(lpass_audio_hw_vote)) {
  7019. ret = PTR_ERR(lpass_audio_hw_vote);
  7020. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  7021. __func__, "lpass_audio_hw_vote", ret);
  7022. lpass_audio_hw_vote = NULL;
  7023. ret = 0;
  7024. }
  7025. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  7026. pdata->core_audio_vote_count = 0;
  7027. ret = msm_audio_ssr_register(&pdev->dev);
  7028. if (ret)
  7029. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  7030. __func__, ret);
  7031. is_initial_boot = true;
  7032. return 0;
  7033. err:
  7034. devm_kfree(&pdev->dev, pdata);
  7035. return ret;
  7036. }
  7037. static int msm_asoc_machine_remove(struct platform_device *pdev)
  7038. {
  7039. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7040. snd_event_master_deregister(&pdev->dev);
  7041. snd_soc_unregister_card(card);
  7042. msm_i2s_auxpcm_deinit();
  7043. return 0;
  7044. }
  7045. static struct platform_driver lahaina_asoc_machine_driver = {
  7046. .driver = {
  7047. .name = DRV_NAME,
  7048. .owner = THIS_MODULE,
  7049. .pm = &snd_soc_pm_ops,
  7050. .of_match_table = lahaina_asoc_machine_of_match,
  7051. .suppress_bind_attrs = true,
  7052. },
  7053. .probe = msm_asoc_machine_probe,
  7054. .remove = msm_asoc_machine_remove,
  7055. };
  7056. module_platform_driver(lahaina_asoc_machine_driver);
  7057. MODULE_DESCRIPTION("ALSA SoC msm");
  7058. MODULE_LICENSE("GPL v2");
  7059. MODULE_ALIAS("platform:" DRV_NAME);
  7060. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);