dp_tx.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. DP_STATS_INC(tx_desc->vdev, tx_i.freed.num, 1);
  91. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  92. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  93. qdf_atomic_dec(&pdev->num_tx_outstanding);
  94. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  95. qdf_atomic_dec(&pdev->num_tx_exception);
  96. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  97. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  98. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  99. else
  100. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  102. "Tx Completion Release desc %d status %d outstanding %d\n",
  103. tx_desc->id, comp_status,
  104. qdf_atomic_read(&pdev->num_tx_outstanding));
  105. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  106. return;
  107. }
  108. /**
  109. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  110. * @vdev: DP vdev Handle
  111. * @nbuf: skb
  112. * @align_pad: Alignment Pad bytes to be added in frame header before adding HTT
  113. * metadata
  114. *
  115. * Prepares and fills HTT metadata in the frame pre-header for special frames
  116. * that should be transmitted using varying transmit parameters.
  117. * There are 2 VDEV modes that currently needs this special metadata -
  118. * 1) Mesh Mode
  119. * 2) DSRC Mode
  120. *
  121. * Return: HTT metadata size
  122. *
  123. */
  124. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  125. uint8_t align_pad, uint32_t *meta_data)
  126. {
  127. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  128. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  129. uint8_t htt_desc_size = 0;
  130. uint8_t *hdr = NULL;
  131. qdf_nbuf_unshare(nbuf);
  132. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  133. /*
  134. * Metadata - HTT MSDU Extension header
  135. */
  136. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  137. if (vdev->mesh_vdev) {
  138. /* Fill and add HTT metaheader */
  139. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size + align_pad);
  140. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  141. } else if (vdev->opmode == wlan_op_mode_ocb) {
  142. /* Todo - Add support for DSRC */
  143. }
  144. return htt_desc_size;
  145. }
  146. /**
  147. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  148. * @tso_seg: TSO segment to process
  149. * @ext_desc: Pointer to MSDU extension descriptor
  150. *
  151. * Return: void
  152. */
  153. #if defined(FEATURE_TSO)
  154. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  155. void *ext_desc)
  156. {
  157. uint8_t num_frag;
  158. uint32_t *buf_ptr;
  159. uint32_t tso_flags;
  160. /*
  161. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  162. * tcp_flag_mask
  163. *
  164. * Checksum enable flags are set in TCL descriptor and not in Extension
  165. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  166. */
  167. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  168. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  169. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  170. tso_seg->tso_flags.ip_len);
  171. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  172. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  173. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  174. uint32_t lo = 0;
  175. uint32_t hi = 0;
  176. qdf_dmaaddr_to_32s(
  177. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  178. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  179. tso_seg->tso_frags[num_frag].length);
  180. }
  181. return;
  182. }
  183. #else
  184. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  185. void *ext_desc)
  186. {
  187. return;
  188. }
  189. #endif
  190. /**
  191. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  192. * @vdev: virtual device handle
  193. * @msdu: network buffer
  194. * @msdu_info: meta data associated with the msdu
  195. *
  196. * Return: QDF_STATUS_SUCCESS success
  197. */
  198. #if defined(FEATURE_TSO)
  199. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  200. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  201. {
  202. struct qdf_tso_seg_elem_t *tso_seg;
  203. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  204. struct dp_soc *soc = vdev->pdev->soc;
  205. struct qdf_tso_info_t *tso_info;
  206. tso_info = &msdu_info->u.tso_info;
  207. tso_info->curr_seg = NULL;
  208. tso_info->tso_seg_list = NULL;
  209. tso_info->num_segs = num_seg;
  210. msdu_info->frm_type = dp_tx_frm_tso;
  211. while (num_seg) {
  212. tso_seg = dp_tx_tso_desc_alloc(
  213. soc, msdu_info->tx_queue.desc_pool_id);
  214. if (tso_seg) {
  215. tso_seg->next = tso_info->tso_seg_list;
  216. tso_info->tso_seg_list = tso_seg;
  217. num_seg--;
  218. } else {
  219. struct qdf_tso_seg_elem_t *next_seg;
  220. struct qdf_tso_seg_elem_t *free_seg =
  221. tso_info->tso_seg_list;
  222. while (free_seg) {
  223. next_seg = free_seg->next;
  224. dp_tx_tso_desc_free(soc,
  225. msdu_info->tx_queue.desc_pool_id,
  226. free_seg);
  227. free_seg = next_seg;
  228. }
  229. return QDF_STATUS_E_NOMEM;
  230. }
  231. }
  232. msdu_info->num_seg =
  233. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  234. tso_info->curr_seg = tso_info->tso_seg_list;
  235. return QDF_STATUS_SUCCESS;
  236. }
  237. #else
  238. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  239. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  240. {
  241. return QDF_STATUS_E_NOMEM;
  242. }
  243. #endif
  244. /**
  245. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  246. * @vdev: DP Vdev handle
  247. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  248. * @desc_pool_id: Descriptor Pool ID
  249. *
  250. * Return:
  251. */
  252. static
  253. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  254. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  255. {
  256. uint8_t i;
  257. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  258. struct dp_tx_seg_info_s *seg_info;
  259. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  260. struct dp_soc *soc = vdev->pdev->soc;
  261. /* Allocate an extension descriptor */
  262. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  263. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  264. if (!msdu_ext_desc)
  265. return NULL;
  266. if (qdf_unlikely(vdev->mesh_vdev)) {
  267. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  268. &msdu_info->meta_data[0],
  269. sizeof(struct htt_tx_msdu_desc_ext2_t));
  270. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  271. }
  272. switch (msdu_info->frm_type) {
  273. case dp_tx_frm_sg:
  274. case dp_tx_frm_me:
  275. case dp_tx_frm_raw:
  276. seg_info = msdu_info->u.sg_info.curr_seg;
  277. /* Update the buffer pointers in MSDU Extension Descriptor */
  278. for (i = 0; i < seg_info->frag_cnt; i++) {
  279. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  280. seg_info->frags[i].paddr_lo,
  281. seg_info->frags[i].paddr_hi,
  282. seg_info->frags[i].len);
  283. }
  284. break;
  285. case dp_tx_frm_tso:
  286. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  287. &cached_ext_desc[0]);
  288. break;
  289. default:
  290. break;
  291. }
  292. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  293. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  294. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  295. msdu_ext_desc->vaddr);
  296. return msdu_ext_desc;
  297. }
  298. /**
  299. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  300. * @vdev: DP vdev handle
  301. * @nbuf: skb
  302. * @desc_pool_id: Descriptor pool ID
  303. * Allocate and prepare Tx descriptor with msdu information.
  304. *
  305. * Return: Pointer to Tx Descriptor on success,
  306. * NULL on failure
  307. */
  308. static
  309. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  310. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  311. uint32_t *meta_data)
  312. {
  313. QDF_STATUS status;
  314. uint8_t align_pad;
  315. uint8_t is_exception = 0;
  316. uint8_t htt_hdr_size;
  317. struct ether_header *eh;
  318. struct dp_tx_desc_s *tx_desc;
  319. struct dp_pdev *pdev = vdev->pdev;
  320. struct dp_soc *soc = pdev->soc;
  321. /* Flow control/Congestion Control processing */
  322. status = dp_tx_flow_control(vdev);
  323. if (QDF_STATUS_E_RESOURCES == status) {
  324. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  325. "%s Tx Resource Full\n", __func__);
  326. /* TODO Stop Tx Queues */
  327. }
  328. /* Allocate software Tx descriptor */
  329. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  330. if (qdf_unlikely(!tx_desc)) {
  331. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  332. "%s Tx Desc Alloc Failed\n", __func__);
  333. return NULL;
  334. }
  335. /* Flow control/Congestion Control counters */
  336. qdf_atomic_inc(&pdev->num_tx_outstanding);
  337. /* Initialize the SW tx descriptor */
  338. tx_desc->nbuf = nbuf;
  339. tx_desc->frm_type = dp_tx_frm_std;
  340. tx_desc->tx_encap_type = vdev->tx_encap_type;
  341. tx_desc->vdev = vdev;
  342. tx_desc->pdev = pdev;
  343. tx_desc->msdu_ext_desc = NULL;
  344. align_pad = ((unsigned long) qdf_nbuf_mapped_paddr_get(nbuf)) & 0x7;
  345. tx_desc->pkt_offset = align_pad;
  346. /*
  347. * For special modes (vdev_type == ocb or mesh), data frames should be
  348. * transmitted using varying transmit parameters (tx spec) which include
  349. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  350. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  351. * These frames are sent as exception packets to firmware.
  352. */
  353. if (qdf_unlikely(vdev->mesh_vdev ||
  354. (vdev->opmode == wlan_op_mode_ocb))) {
  355. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  356. align_pad, meta_data);
  357. tx_desc->pkt_offset += htt_hdr_size;
  358. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  359. is_exception = 1;
  360. }
  361. if (qdf_unlikely(vdev->nawds_enabled)) {
  362. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  363. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  364. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  365. is_exception = 1;
  366. }
  367. }
  368. #if !TQM_BYPASS_WAR
  369. if (is_exception)
  370. #endif
  371. {
  372. /* Temporary WAR due to TQM VP issues */
  373. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  374. qdf_atomic_inc(&pdev->num_tx_exception);
  375. }
  376. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  377. qdf_nbuf_map(soc->osdev, nbuf,
  378. QDF_DMA_TO_DEVICE))) {
  379. /* Handle failure */
  380. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  381. "qdf_nbuf_map failed\n");
  382. goto failure;
  383. }
  384. return tx_desc;
  385. failure:
  386. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  387. qdf_nbuf_len(nbuf));
  388. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  389. dp_tx_desc_release(tx_desc, desc_pool_id);
  390. return NULL;
  391. }
  392. /**
  393. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  394. * @vdev: DP vdev handle
  395. * @nbuf: skb
  396. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  397. * @desc_pool_id : Descriptor Pool ID
  398. *
  399. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  400. * information. For frames wth fragments, allocate and prepare
  401. * an MSDU extension descriptor
  402. *
  403. * Return: Pointer to Tx Descriptor on success,
  404. * NULL on failure
  405. */
  406. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  407. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  408. uint8_t desc_pool_id)
  409. {
  410. struct dp_tx_desc_s *tx_desc;
  411. QDF_STATUS status;
  412. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  413. struct dp_pdev *pdev = vdev->pdev;
  414. struct dp_soc *soc = pdev->soc;
  415. /* Flow control/Congestion Control processing */
  416. status = dp_tx_flow_control(vdev);
  417. if (QDF_STATUS_E_RESOURCES == status) {
  418. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  419. "%s Tx Resource Full\n", __func__);
  420. /* TODO Stop Tx Queues */
  421. }
  422. /* Allocate software Tx descriptor */
  423. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  424. if (!tx_desc)
  425. return NULL;
  426. /* Flow control/Congestion Control counters */
  427. qdf_atomic_inc(&pdev->num_tx_outstanding);
  428. /* Initialize the SW tx descriptor */
  429. tx_desc->nbuf = nbuf;
  430. tx_desc->frm_type = msdu_info->frm_type;
  431. tx_desc->tx_encap_type = vdev->tx_encap_type;
  432. tx_desc->vdev = vdev;
  433. tx_desc->pdev = pdev;
  434. tx_desc->pkt_offset = 0;
  435. /* Handle scattered frames - TSO/SG/ME */
  436. /* Allocate and prepare an extension descriptor for scattered frames */
  437. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  438. if (!msdu_ext_desc) {
  439. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  440. "%s Tx Extension Descriptor Alloc Fail\n",
  441. __func__);
  442. goto failure;
  443. }
  444. #if TQM_BYPASS_WAR
  445. /* Temporary WAR due to TQM VP issues */
  446. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  447. qdf_atomic_inc(&pdev->num_tx_exception);
  448. #endif
  449. if (qdf_unlikely(vdev->mesh_vdev))
  450. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  451. tx_desc->msdu_ext_desc = msdu_ext_desc;
  452. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  453. return tx_desc;
  454. failure:
  455. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  456. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  457. qdf_nbuf_len(nbuf));
  458. dp_tx_desc_release(tx_desc, desc_pool_id);
  459. return NULL;
  460. }
  461. /**
  462. * dp_tx_prepare_raw() - Prepare RAW packet TX
  463. * @vdev: DP vdev handle
  464. * @nbuf: buffer pointer
  465. * @seg_info: Pointer to Segment info Descriptor to be prepared
  466. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  467. * descriptor
  468. *
  469. * Return:
  470. */
  471. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  472. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  473. {
  474. qdf_nbuf_t curr_nbuf = NULL;
  475. uint16_t total_len = 0;
  476. int32_t i;
  477. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  478. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  479. QDF_DMA_TO_DEVICE)) {
  480. qdf_print("dma map error\n");
  481. qdf_nbuf_free(nbuf);
  482. return NULL;
  483. }
  484. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  485. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  486. seg_info->frags[i].paddr_lo =
  487. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  488. seg_info->frags[i].paddr_hi = 0x0;
  489. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  490. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  491. total_len += qdf_nbuf_len(curr_nbuf);
  492. }
  493. seg_info->frag_cnt = i;
  494. seg_info->total_len = total_len;
  495. seg_info->next = NULL;
  496. sg_info->curr_seg = seg_info;
  497. msdu_info->frm_type = dp_tx_frm_raw;
  498. msdu_info->num_seg = 1;
  499. return nbuf;
  500. }
  501. /**
  502. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  503. * @soc: DP Soc Handle
  504. * @vdev: DP vdev handle
  505. * @tx_desc: Tx Descriptor Handle
  506. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  507. * @fw_metadata: Metadata to send to Target Firmware along with frame
  508. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  509. *
  510. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  511. * from software Tx descriptor
  512. *
  513. * Return:
  514. */
  515. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  516. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  517. uint16_t fw_metadata, uint8_t ring_id)
  518. {
  519. uint8_t type;
  520. uint16_t length;
  521. void *hal_tx_desc, *hal_tx_desc_cached;
  522. qdf_dma_addr_t dma_addr;
  523. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  524. /* Return Buffer Manager ID */
  525. uint8_t bm_id = ring_id;
  526. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  527. hal_tx_desc_cached = (void *) cached_desc;
  528. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  529. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  530. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  531. type = HAL_TX_BUF_TYPE_EXT_DESC;
  532. dma_addr = tx_desc->msdu_ext_desc->paddr;
  533. } else {
  534. length = qdf_nbuf_len(tx_desc->nbuf);
  535. type = HAL_TX_BUF_TYPE_BUFFER;
  536. /**
  537. * For non-scatter regular frames, buffer pointer is directly
  538. * programmed in TCL input descriptor instead of using an MSDU
  539. * extension descriptor.For the direct buffer pointer case, HW
  540. * requirement is that descriptor should always point to a
  541. * 8-byte aligned address.
  542. * Alignment padding is already accounted in pkt_offset
  543. *
  544. */
  545. dma_addr = (qdf_nbuf_mapped_paddr_get(tx_desc->nbuf) & ~0x7);
  546. }
  547. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  548. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  549. dma_addr , bm_id, tx_desc->id, type);
  550. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  551. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  552. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  553. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  554. vdev->dscp_tid_map_id);
  555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  556. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  557. __func__, length, type, (uint64_t)dma_addr,
  558. tx_desc->pkt_offset);
  559. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  560. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  561. /*
  562. * TODO
  563. * Fix this , this should be based on vdev opmode (AP or STA)
  564. * Enable both AddrX and AddrY flags for now
  565. */
  566. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  567. HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  568. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  569. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  570. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  571. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  572. }
  573. if (tid != HTT_TX_EXT_TID_INVALID)
  574. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  575. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  576. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  577. /* Sync cached descriptor with HW */
  578. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  579. if (!hal_tx_desc) {
  580. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  581. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  582. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  583. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  584. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  585. length);
  586. hal_srng_access_end(soc->hal_soc,
  587. soc->tcl_data_ring[ring_id].hal_srng);
  588. return QDF_STATUS_E_RESOURCES;
  589. }
  590. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  591. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  592. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  593. return QDF_STATUS_SUCCESS;
  594. }
  595. /**
  596. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  597. * @vdev: DP vdev handle
  598. * @nbuf: skb
  599. *
  600. * Extract the DSCP or PCP information from frame and map into TID value.
  601. * Software based TID classification is required when more than 2 DSCP-TID
  602. * mapping tables are needed.
  603. * Hardware supports 2 DSCP-TID mapping tables
  604. *
  605. * Return: void
  606. */
  607. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  608. struct dp_tx_msdu_info_s *msdu_info)
  609. {
  610. uint8_t tos = 0, dscp_tid_override = 0;
  611. uint8_t *hdr_ptr, *L3datap;
  612. uint8_t is_mcast = 0;
  613. struct ether_header *eh = NULL;
  614. qdf_ethervlan_header_t *evh = NULL;
  615. uint16_t ether_type;
  616. qdf_llc_t *llcHdr;
  617. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  618. /* for mesh packets don't do any classification */
  619. if (qdf_unlikely(vdev->mesh_vdev))
  620. return;
  621. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  622. eh = (struct ether_header *) nbuf->data;
  623. hdr_ptr = eh->ether_dhost;
  624. L3datap = hdr_ptr + sizeof(struct ether_header);
  625. } else {
  626. qdf_dot3_qosframe_t *qos_wh =
  627. (qdf_dot3_qosframe_t *) nbuf->data;
  628. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  629. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  630. return;
  631. }
  632. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  633. ether_type = eh->ether_type;
  634. /*
  635. * Check if packet is dot3 or eth2 type.
  636. */
  637. if (IS_LLC_PRESENT(ether_type)) {
  638. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  639. sizeof(*llcHdr));
  640. if (ether_type == htons(ETHERTYPE_8021Q)) {
  641. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  642. sizeof(*llcHdr);
  643. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  644. + sizeof(*llcHdr) +
  645. sizeof(qdf_net_vlanhdr_t));
  646. } else {
  647. L3datap = hdr_ptr + sizeof(struct ether_header) +
  648. sizeof(*llcHdr);
  649. }
  650. } else {
  651. if (ether_type == htons(ETHERTYPE_8021Q)) {
  652. evh = (qdf_ethervlan_header_t *) eh;
  653. ether_type = evh->ether_type;
  654. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  655. }
  656. }
  657. /*
  658. * Find priority from IP TOS DSCP field
  659. */
  660. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  661. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  662. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  663. /* Only for unicast frames */
  664. if (!is_mcast) {
  665. /* send it on VO queue */
  666. msdu_info->tid = DP_VO_TID;
  667. }
  668. } else {
  669. /*
  670. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  671. * from TOS byte.
  672. */
  673. tos = ip->ip_tos;
  674. dscp_tid_override = 1;
  675. }
  676. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  677. /* TODO
  678. * use flowlabel
  679. *igmpmld cases to be handled in phase 2
  680. */
  681. unsigned long ver_pri_flowlabel;
  682. unsigned long pri;
  683. ver_pri_flowlabel = *(unsigned long *) L3datap;
  684. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  685. DP_IPV6_PRIORITY_SHIFT;
  686. tos = pri;
  687. dscp_tid_override = 1;
  688. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  689. msdu_info->tid = DP_VO_TID;
  690. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  691. /* Only for unicast frames */
  692. if (!is_mcast) {
  693. /* send ucast arp on VO queue */
  694. msdu_info->tid = DP_VO_TID;
  695. }
  696. }
  697. /*
  698. * Assign all MCAST packets to BE
  699. */
  700. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  701. if (is_mcast) {
  702. tos = 0;
  703. dscp_tid_override = 1;
  704. }
  705. }
  706. if (dscp_tid_override == 1) {
  707. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  708. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  709. }
  710. return;
  711. }
  712. /**
  713. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  714. * @vdev: DP vdev handle
  715. * @nbuf: skb
  716. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  717. * @tx_q: Tx queue to be used for this Tx frame
  718. * @peer_id: peer_id of the peer in case of NAWDS frames
  719. *
  720. * Return: NULL on success,
  721. * nbuf when it fails to send
  722. */
  723. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  724. uint8_t tid, struct dp_tx_queue *tx_q,
  725. uint32_t *meta_data, uint16_t peer_id)
  726. {
  727. struct dp_pdev *pdev = vdev->pdev;
  728. struct dp_soc *soc = pdev->soc;
  729. struct dp_tx_desc_s *tx_desc;
  730. QDF_STATUS status;
  731. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  732. uint16_t htt_tcl_metadata = 0;
  733. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  734. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  735. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  736. if (!tx_desc) {
  737. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  738. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  739. __func__, vdev, tx_q->desc_pool_id);
  740. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  741. goto fail_return;
  742. }
  743. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  744. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  745. "%s %d : HAL RING Access Failed -- %p\n",
  746. __func__, __LINE__, hal_srng);
  747. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  748. goto fail_return;
  749. }
  750. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  751. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  752. HTT_TCL_METADATA_TYPE_PEER_BASED);
  753. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  754. peer_id);
  755. } else
  756. htt_tcl_metadata = vdev->htt_tcl_metadata;
  757. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  758. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  759. htt_tcl_metadata, tx_q->ring_id);
  760. if (status != QDF_STATUS_SUCCESS) {
  761. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  762. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  763. __func__, tx_desc, tx_q->ring_id);
  764. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  765. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  766. goto fail_return;
  767. }
  768. hal_srng_access_end(soc->hal_soc, hal_srng);
  769. return NULL;
  770. fail_return:
  771. DP_STATS_INC_PKT(pdev, tx_i.dropped.dropped_pkt, 1,
  772. qdf_nbuf_len(nbuf));
  773. return nbuf;
  774. }
  775. /**
  776. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  777. * @vdev: DP vdev handle
  778. * @nbuf: skb
  779. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  780. *
  781. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  782. *
  783. * Return: NULL on success,
  784. * nbuf when it fails to send
  785. */
  786. #if QDF_LOCK_STATS
  787. static noinline
  788. #else
  789. static
  790. #endif
  791. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  792. struct dp_tx_msdu_info_s *msdu_info)
  793. {
  794. uint8_t i;
  795. struct dp_pdev *pdev = vdev->pdev;
  796. struct dp_soc *soc = pdev->soc;
  797. struct dp_tx_desc_s *tx_desc;
  798. QDF_STATUS status;
  799. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  800. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  801. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  802. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  803. "%s %d : HAL RING Access Failed -- %p\n",
  804. __func__, __LINE__, hal_srng);
  805. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  806. DP_STATS_INC_PKT(vdev,
  807. tx_i.dropped.dropped_pkt, 1,
  808. qdf_nbuf_len(tx_desc->nbuf));
  809. return nbuf;
  810. }
  811. i = 0;
  812. /*
  813. * For each segment (maps to 1 MSDU) , prepare software and hardware
  814. * descriptors using information in msdu_info
  815. */
  816. while (i < msdu_info->num_seg) {
  817. /*
  818. * Setup Tx descriptor for an MSDU, and MSDU extension
  819. * descriptor
  820. */
  821. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  822. tx_q->desc_pool_id);
  823. if (!tx_desc) {
  824. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  825. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  826. __func__, vdev, tx_q->desc_pool_id);
  827. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  828. DP_STATS_INC_PKT(vdev,
  829. tx_i.dropped.dropped_pkt, 1,
  830. qdf_nbuf_len(tx_desc->nbuf));
  831. goto done;
  832. }
  833. /*
  834. * Enqueue the Tx MSDU descriptor to HW for transmit
  835. */
  836. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  837. vdev->htt_tcl_metadata, tx_q->ring_id);
  838. if (status != QDF_STATUS_SUCCESS) {
  839. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  840. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  841. __func__, tx_desc, tx_q->ring_id);
  842. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  843. DP_STATS_INC_PKT(pdev,
  844. tx_i.dropped.dropped_pkt, 1,
  845. qdf_nbuf_len(tx_desc->nbuf));
  846. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  847. goto done;
  848. }
  849. /*
  850. * TODO
  851. * if tso_info structure can be modified to have curr_seg
  852. * as first element, following 2 blocks of code (for TSO and SG)
  853. * can be combined into 1
  854. */
  855. /*
  856. * For frames with multiple segments (TSO, ME), jump to next
  857. * segment.
  858. */
  859. if (msdu_info->frm_type == dp_tx_frm_tso) {
  860. if (msdu_info->u.tso_info.curr_seg->next) {
  861. msdu_info->u.tso_info.curr_seg =
  862. msdu_info->u.tso_info.curr_seg->next;
  863. /*
  864. * If this is a jumbo nbuf, then increment the number of
  865. * nbuf users for each additional segment of the msdu.
  866. * This will ensure that the skb is freed only after
  867. * receiving tx completion for all segments of an nbuf
  868. */
  869. qdf_nbuf_inc_users(nbuf);
  870. /* Check with MCL if this is needed */
  871. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  872. }
  873. }
  874. /*
  875. * For Multicast-Unicast converted packets,
  876. * each converted frame (for a client) is represented as
  877. * 1 segment
  878. */
  879. if (msdu_info->frm_type == dp_tx_frm_sg) {
  880. if (msdu_info->u.sg_info.curr_seg->next) {
  881. msdu_info->u.sg_info.curr_seg =
  882. msdu_info->u.sg_info.curr_seg->next;
  883. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  884. }
  885. }
  886. i++;
  887. }
  888. nbuf = NULL;
  889. done:
  890. hal_srng_access_end(soc->hal_soc, hal_srng);
  891. return nbuf;
  892. }
  893. /**
  894. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  895. * for SG frames
  896. * @vdev: DP vdev handle
  897. * @nbuf: skb
  898. * @seg_info: Pointer to Segment info Descriptor to be prepared
  899. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  900. *
  901. * Return: NULL on success,
  902. * nbuf when it fails to send
  903. */
  904. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  905. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  906. {
  907. uint32_t cur_frag, nr_frags;
  908. qdf_dma_addr_t paddr;
  909. struct dp_tx_sg_info_s *sg_info;
  910. sg_info = &msdu_info->u.sg_info;
  911. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  912. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  913. QDF_DMA_TO_DEVICE)) {
  914. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  915. "dma map error\n");
  916. qdf_nbuf_free(nbuf);
  917. return NULL;
  918. }
  919. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  920. seg_info->frags[0].paddr_hi = 0;
  921. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  922. seg_info->frags[0].vaddr = (void *) nbuf;
  923. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  924. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  925. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  926. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  927. "frag dma map error\n");
  928. qdf_nbuf_free(nbuf);
  929. return NULL;
  930. }
  931. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  932. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  933. seg_info->frags[cur_frag + 1].paddr_hi =
  934. ((uint64_t) paddr) >> 32;
  935. seg_info->frags[cur_frag + 1].len =
  936. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  937. }
  938. seg_info->frag_cnt = (cur_frag + 1);
  939. seg_info->total_len = qdf_nbuf_len(nbuf);
  940. seg_info->next = NULL;
  941. sg_info->curr_seg = seg_info;
  942. msdu_info->frm_type = dp_tx_frm_sg;
  943. msdu_info->num_seg = 1;
  944. return nbuf;
  945. }
  946. #ifdef MESH_MODE_SUPPORT
  947. /**
  948. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  949. and prepare msdu_info for mesh frames.
  950. * @vdev: DP vdev handle
  951. * @nbuf: skb
  952. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  953. *
  954. * Return: void
  955. */
  956. static
  957. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  958. struct dp_tx_msdu_info_s *msdu_info)
  959. {
  960. struct meta_hdr_s *mhdr;
  961. struct htt_tx_msdu_desc_ext2_t *meta_data =
  962. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  963. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  964. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  965. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  966. meta_data->power = mhdr->power;
  967. meta_data->mcs_mask = mhdr->rates[0] & 0xF;
  968. meta_data->nss_mask = (mhdr->rates[0] >> 4) & 0x3;
  969. meta_data->pream_type = (mhdr->rates[0] >> 6) & 0x3;
  970. meta_data->retry_limit = mhdr->max_tries[0];
  971. meta_data->dyn_bw = 1;
  972. meta_data->valid_pwr = 1;
  973. meta_data->valid_mcs_mask = 1;
  974. meta_data->valid_nss_mask = 1;
  975. meta_data->valid_preamble_type = 1;
  976. meta_data->valid_retries = 1;
  977. meta_data->valid_bw_info = 1;
  978. }
  979. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  980. meta_data->encrypt_type = 0;
  981. meta_data->valid_encrypt_type = 1;
  982. }
  983. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  984. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  985. else
  986. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  987. meta_data->valid_key_flags = 1;
  988. meta_data->key_flags = (mhdr->keyix & 0x3);
  989. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  990. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  991. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  992. __func__, msdu_info->meta_data[0],
  993. msdu_info->meta_data[1],
  994. msdu_info->meta_data[2],
  995. msdu_info->meta_data[3],
  996. msdu_info->meta_data[4]);
  997. return;
  998. }
  999. #else
  1000. static
  1001. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1002. struct dp_tx_msdu_info_s *msdu_info)
  1003. {
  1004. }
  1005. #endif
  1006. /**
  1007. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1008. * @vdev: dp_vdev handle
  1009. * @nbuf: skb
  1010. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1011. * @tx_q: Tx queue to be used for this Tx frame
  1012. * @meta_data: Meta date for mesh
  1013. * @peer_id: peer_id of the peer in case of NAWDS frames
  1014. *
  1015. * return: NULL on success nbuf on failure
  1016. */
  1017. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1018. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1019. uint32_t peer_id)
  1020. {
  1021. struct dp_peer *peer = NULL;
  1022. qdf_nbuf_t nbuf_copy;
  1023. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1024. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1025. (peer->nawds_enabled || peer->bss_peer)) {
  1026. nbuf_copy = qdf_nbuf_copy(nbuf);
  1027. if (!nbuf_copy) {
  1028. QDF_TRACE(QDF_MODULE_ID_DP,
  1029. QDF_TRACE_LEVEL_ERROR,
  1030. "nbuf copy failed");
  1031. }
  1032. peer_id = peer->peer_ids[0];
  1033. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1034. tx_q, meta_data, peer_id);
  1035. if (nbuf_copy != NULL) {
  1036. qdf_nbuf_free(nbuf);
  1037. return nbuf_copy;
  1038. }
  1039. }
  1040. }
  1041. if (peer_id == HTT_INVALID_PEER)
  1042. return nbuf;
  1043. qdf_nbuf_free(nbuf);
  1044. return NULL;
  1045. }
  1046. /**
  1047. * dp_tx_send() - Transmit a frame on a given VAP
  1048. * @vap_dev: DP vdev handle
  1049. * @nbuf: skb
  1050. *
  1051. * Entry point for Core Tx layer (DP_TX) invoked from
  1052. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1053. * cases
  1054. *
  1055. * Return: NULL on success,
  1056. * nbuf when it fails to send
  1057. */
  1058. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1059. {
  1060. struct ether_header *eh = NULL;
  1061. struct dp_tx_msdu_info_s msdu_info;
  1062. struct dp_tx_seg_info_s seg_info;
  1063. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1064. uint16_t peer_id = HTT_INVALID_PEER;
  1065. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1066. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1067. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1068. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1069. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1070. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1071. /*
  1072. * Set Default Host TID value to invalid TID
  1073. * (TID override disabled)
  1074. */
  1075. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1076. DP_STATS_INC_PKT(vdev->pdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1077. if (qdf_unlikely(vdev->mesh_vdev))
  1078. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1079. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1080. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1081. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1082. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1083. /*
  1084. * Get HW Queue to use for this frame.
  1085. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1086. * dedicated for data and 1 for command.
  1087. * "queue_id" maps to one hardware ring.
  1088. * With each ring, we also associate a unique Tx descriptor pool
  1089. * to minimize lock contention for these resources.
  1090. */
  1091. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1092. /*
  1093. * TCL H/W supports 2 DSCP-TID mapping tables.
  1094. * Table 1 - Default DSCP-TID mapping table
  1095. * Table 2 - 1 DSCP-TID override table
  1096. *
  1097. * If we need a different DSCP-TID mapping for this vap,
  1098. * call tid_classify to extract DSCP/ToS from frame and
  1099. * map to a TID and store in msdu_info. This is later used
  1100. * to fill in TCL Input descriptor (per-packet TID override).
  1101. */
  1102. if (vdev->dscp_tid_map_id > 1)
  1103. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1104. /* Reset the control block */
  1105. qdf_nbuf_reset_ctxt(nbuf);
  1106. /*
  1107. * Classify the frame and call corresponding
  1108. * "prepare" function which extracts the segment (TSO)
  1109. * and fragmentation information (for TSO , SG, ME, or Raw)
  1110. * into MSDU_INFO structure which is later used to fill
  1111. * SW and HW descriptors.
  1112. */
  1113. if (qdf_nbuf_is_tso(nbuf)) {
  1114. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1115. "%s TSO frame %p\n", __func__, vdev);
  1116. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1117. qdf_nbuf_len(nbuf));
  1118. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1119. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1120. "%s tso_prepare fail vdev_id:%d\n",
  1121. __func__, vdev->vdev_id);
  1122. return nbuf;
  1123. }
  1124. goto send_multiple;
  1125. }
  1126. /* SG */
  1127. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1128. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1129. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1130. "%s non-TSO SG frame %p\n", __func__, vdev);
  1131. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1132. qdf_nbuf_len(nbuf));
  1133. goto send_multiple;
  1134. }
  1135. /* Mcast to Ucast Conversion*/
  1136. if (qdf_unlikely(vdev->mcast_enhancement_en == 1)) {
  1137. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1138. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1139. nbuf = dp_tx_prepare_me(vdev, nbuf, &msdu_info);
  1140. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1141. "%s Mcast frm for ME %p\n", __func__, vdev);
  1142. DP_STATS_INC_PKT(vdev,
  1143. tx_i.mcast_en.mcast_pkt, 1,
  1144. qdf_nbuf_len(nbuf));
  1145. goto send_multiple;
  1146. }
  1147. }
  1148. /* RAW */
  1149. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1150. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1151. if (nbuf == NULL)
  1152. return NULL;
  1153. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1154. "%s Raw frame %p\n", __func__, vdev);
  1155. DP_STATS_INC_PKT(vdev, tx_i.raw_pkt, 1,
  1156. qdf_nbuf_len(nbuf));
  1157. goto send_multiple;
  1158. }
  1159. if (vdev->nawds_enabled) {
  1160. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1161. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1162. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1163. &msdu_info.tx_queue,
  1164. msdu_info.meta_data, peer_id);
  1165. return nbuf;
  1166. }
  1167. }
  1168. /* Single linear frame */
  1169. /*
  1170. * If nbuf is a simple linear frame, use send_single function to
  1171. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1172. * SRNG. There is no need to setup a MSDU extension descriptor.
  1173. */
  1174. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1175. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1176. return nbuf;
  1177. send_multiple:
  1178. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1179. return nbuf;
  1180. }
  1181. /**
  1182. * dp_tx_reinject_handler() - Tx Reinject Handler
  1183. * @tx_desc: software descriptor head pointer
  1184. * @status : Tx completion status from HTT descriptor
  1185. *
  1186. * This function reinjects frames back to Target.
  1187. * Todo - Host queue needs to be added
  1188. *
  1189. * Return: none
  1190. */
  1191. static
  1192. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1193. {
  1194. struct dp_vdev *vdev;
  1195. vdev = tx_desc->vdev;
  1196. qdf_assert(vdev);
  1197. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1198. "%s Tx reinject path\n", __func__);
  1199. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1200. qdf_nbuf_len(tx_desc->nbuf));
  1201. if (qdf_unlikely(vdev->mesh_vdev)) {
  1202. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1203. } else
  1204. dp_tx_send(vdev, tx_desc->nbuf);
  1205. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1206. }
  1207. /**
  1208. * dp_tx_inspect_handler() - Tx Inspect Handler
  1209. * @tx_desc: software descriptor head pointer
  1210. * @status : Tx completion status from HTT descriptor
  1211. *
  1212. * Handles Tx frames sent back to Host for inspection
  1213. * (ProxyARP)
  1214. *
  1215. * Return: none
  1216. */
  1217. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1218. {
  1219. struct dp_soc *soc;
  1220. struct dp_pdev *pdev = tx_desc->pdev;
  1221. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1222. "%s Tx inspect path\n",
  1223. __func__);
  1224. qdf_assert(pdev);
  1225. soc = pdev->soc;
  1226. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1227. qdf_nbuf_len(tx_desc->nbuf));
  1228. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1229. }
  1230. /**
  1231. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1232. * @tx_desc: software descriptor head pointer
  1233. * @status : Tx completion status from HTT descriptor
  1234. *
  1235. * This function will process HTT Tx indication messages from Target
  1236. *
  1237. * Return: none
  1238. */
  1239. static
  1240. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1241. {
  1242. uint8_t tx_status;
  1243. struct dp_pdev *pdev;
  1244. struct dp_soc *soc;
  1245. uint32_t *htt_status_word = (uint32_t *) status;
  1246. qdf_assert(tx_desc->pdev);
  1247. pdev = tx_desc->pdev;
  1248. soc = pdev->soc;
  1249. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1250. switch (tx_status) {
  1251. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1252. {
  1253. qdf_atomic_dec(&pdev->num_tx_exception);
  1254. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1255. break;
  1256. }
  1257. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1258. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1259. {
  1260. qdf_atomic_dec(&pdev->num_tx_exception);
  1261. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.dropped.dropped_pkt,
  1262. 1, qdf_nbuf_len(tx_desc->nbuf));
  1263. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1264. break;
  1265. }
  1266. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1267. {
  1268. dp_tx_reinject_handler(tx_desc, status);
  1269. break;
  1270. }
  1271. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1272. {
  1273. dp_tx_inspect_handler(tx_desc, status);
  1274. break;
  1275. }
  1276. default:
  1277. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1278. "%s Invalid HTT tx_status %d\n",
  1279. __func__, tx_status);
  1280. break;
  1281. }
  1282. }
  1283. #ifdef MESH_MODE_SUPPORT
  1284. /**
  1285. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1286. * in mesh meta header
  1287. * @tx_desc: software descriptor head pointer
  1288. * @ts: pointer to tx completion stats
  1289. * Return: none
  1290. */
  1291. static
  1292. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1293. struct hal_tx_completion_status *ts)
  1294. {
  1295. struct meta_hdr_s *mhdr;
  1296. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1297. if (!tx_desc->msdu_ext_desc) {
  1298. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1299. }
  1300. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1301. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1302. mhdr->rssi = ts->ack_frame_rssi;
  1303. }
  1304. #else
  1305. static
  1306. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1307. struct hal_tx_completion_status *ts)
  1308. {
  1309. }
  1310. #endif
  1311. /**
  1312. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1313. * @tx_desc: software descriptor head pointer
  1314. * @length: packet length
  1315. *
  1316. * Return: none
  1317. */
  1318. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1319. uint32_t length)
  1320. {
  1321. struct hal_tx_completion_status ts;
  1322. struct dp_soc *soc = NULL;
  1323. struct dp_vdev *vdev = tx_desc->vdev;
  1324. struct dp_peer *peer = NULL;
  1325. uint8_t comp_status = 0;
  1326. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1327. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1328. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1329. "-------------------- \n"
  1330. "Tx Completion Stats: \n"
  1331. "-------------------- \n"
  1332. "ack_frame_rssi = %d \n"
  1333. "first_msdu = %d \n"
  1334. "last_msdu = %d \n"
  1335. "msdu_part_of_amsdu = %d \n"
  1336. "rate_stats valid = %d \n"
  1337. "bw = %d \n"
  1338. "pkt_type = %d \n"
  1339. "stbc = %d \n"
  1340. "ldpc = %d \n"
  1341. "sgi = %d \n"
  1342. "mcs = %d \n"
  1343. "ofdma = %d \n"
  1344. "tones_in_ru = %d \n"
  1345. "tsf = %d \n"
  1346. "ppdu_id = %d \n"
  1347. "transmit_cnt = %d \n"
  1348. "tid = %d \n"
  1349. "peer_id = %d \n",
  1350. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1351. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1352. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1353. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1354. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1355. ts.peer_id);
  1356. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1357. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1358. if (!vdev) {
  1359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1360. "invalid peer");
  1361. goto fail;
  1362. }
  1363. soc = tx_desc->vdev->pdev->soc;
  1364. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1365. if (!peer) {
  1366. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1367. "invalid peer");
  1368. DP_STATS_INC_PKT(vdev->pdev, dropped.no_peer, 1, length);
  1369. goto out;
  1370. }
  1371. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1372. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1373. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1374. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1375. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1376. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1377. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1378. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1379. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1380. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1381. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1382. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1383. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1384. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1385. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1386. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1387. mcs_count[MAX_MCS], 1,
  1388. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1389. == DOT11_A)));
  1390. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1391. mcs_count[ts.mcs], 1,
  1392. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1393. == DOT11_A)));
  1394. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1395. mcs_count[MAX_MCS], 1,
  1396. ((ts.mcs >= MAX_MCS_11B)
  1397. && (ts.pkt_type == DOT11_B)));
  1398. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1399. mcs_count[ts.mcs], 1,
  1400. ((ts.mcs <= MAX_MCS_11B)
  1401. && (ts.pkt_type == DOT11_B)));
  1402. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1403. mcs_count[MAX_MCS], 1,
  1404. ((ts.mcs >= MAX_MCS_11A)
  1405. && (ts.pkt_type == DOT11_N)));
  1406. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1407. mcs_count[ts.mcs], 1,
  1408. ((ts.mcs <= MAX_MCS_11A)
  1409. && (ts.pkt_type == DOT11_N)));
  1410. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1411. mcs_count[MAX_MCS], 1,
  1412. ((ts.mcs >= MAX_MCS_11AC)
  1413. && (ts.pkt_type == DOT11_AC)));
  1414. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1415. mcs_count[ts.mcs], 1,
  1416. ((ts.mcs <= MAX_MCS_11AC)
  1417. && (ts.pkt_type == DOT11_AC)));
  1418. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1419. mcs_count[MAX_MCS], 1,
  1420. ((ts.mcs >= MAX_MCS)
  1421. && (ts.pkt_type == DOT11_AX)));
  1422. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1423. mcs_count[ts.mcs], 1,
  1424. ((ts.mcs <= MAX_MCS)
  1425. && (ts.pkt_type == DOT11_AX)));
  1426. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1427. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1428. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1429. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1430. , 1);
  1431. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1432. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1433. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1434. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1435. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1436. (ts.first_msdu && ts.last_msdu));
  1437. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1438. !(ts.first_msdu && ts.last_msdu));
  1439. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1440. }
  1441. }
  1442. /* TODO: This call is temporary.
  1443. * Stats update has to be attached to the HTT PPDU message
  1444. */
  1445. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1446. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1447. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1448. out:
  1449. dp_aggregate_vdev_stats(tx_desc->vdev);
  1450. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1451. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1452. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1453. fail:
  1454. return;
  1455. }
  1456. /**
  1457. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1458. * @soc: core txrx main context
  1459. * @comp_head: software descriptor head pointer
  1460. *
  1461. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1462. * and release the software descriptors after processing is complete
  1463. *
  1464. * Return: none
  1465. */
  1466. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1467. struct dp_tx_desc_s *comp_head)
  1468. {
  1469. struct dp_tx_desc_s *desc;
  1470. struct dp_tx_desc_s *next;
  1471. struct hal_tx_completion_status ts = {0};
  1472. uint32_t length;
  1473. struct dp_peer *peer;
  1474. desc = comp_head;
  1475. while (desc) {
  1476. hal_tx_comp_get_status(&desc->comp, &ts);
  1477. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1478. length = qdf_nbuf_len(desc->nbuf);
  1479. /* Error Handling */
  1480. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1481. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1482. dp_tx_comp_process_exception(desc);
  1483. desc = desc->next;
  1484. continue;
  1485. }
  1486. /* Process Tx status in descriptor */
  1487. if (soc->process_tx_status ||
  1488. (desc->vdev && desc->vdev->mesh_vdev))
  1489. dp_tx_comp_process_tx_status(desc, length);
  1490. /* 0 : MSDU buffer, 1 : MLE */
  1491. if (desc->msdu_ext_desc) {
  1492. /* TSO free */
  1493. if (hal_tx_ext_desc_get_tso_enable(
  1494. desc->msdu_ext_desc->vaddr)) {
  1495. /* If remaining number of segment is 0
  1496. * actual TSO may unmap and free */
  1497. if (!DP_DESC_NUM_FRAG(desc)) {
  1498. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1499. QDF_DMA_TO_DEVICE);
  1500. qdf_nbuf_free(desc->nbuf);
  1501. }
  1502. } else {
  1503. /* SG free */
  1504. /* Free buffer */
  1505. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1506. desc->nbuf);
  1507. }
  1508. } else {
  1509. /* Free buffer */
  1510. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1511. }
  1512. next = desc->next;
  1513. dp_tx_desc_release(desc, desc->pool_id);
  1514. desc = next;
  1515. }
  1516. }
  1517. /**
  1518. * dp_tx_comp_handler() - Tx completion handler
  1519. * @soc: core txrx main context
  1520. * @ring_id: completion ring id
  1521. * @budget: No. of packets/descriptors that can be serviced in one loop
  1522. *
  1523. * This function will collect hardware release ring element contents and
  1524. * handle descriptor contents. Based on contents, free packet or handle error
  1525. * conditions
  1526. *
  1527. * Return: none
  1528. */
  1529. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1530. uint32_t budget)
  1531. {
  1532. void *tx_comp_hal_desc;
  1533. uint8_t buffer_src;
  1534. uint8_t pool_id;
  1535. uint32_t tx_desc_id;
  1536. struct dp_tx_desc_s *tx_desc = NULL;
  1537. struct dp_tx_desc_s *head_desc = NULL;
  1538. struct dp_tx_desc_s *tail_desc = NULL;
  1539. uint32_t num_processed;
  1540. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1541. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1542. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1543. "%s %d : HAL RING Access Failed -- %p\n",
  1544. __func__, __LINE__, hal_srng);
  1545. return 0;
  1546. }
  1547. num_processed = 0;
  1548. /* Find head descriptor from completion ring */
  1549. while (qdf_likely(tx_comp_hal_desc =
  1550. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1551. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1552. /* If this buffer was not released by TQM or FW, then it is not
  1553. * Tx completion indication, skip to next descriptor */
  1554. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1555. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1556. QDF_TRACE(QDF_MODULE_ID_DP,
  1557. QDF_TRACE_LEVEL_ERROR,
  1558. "Tx comp release_src != TQM | FW");
  1559. /* TODO Handle Freeing of the buffer in descriptor */
  1560. continue;
  1561. }
  1562. /* Get descriptor id */
  1563. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1564. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1565. DP_TX_DESC_ID_POOL_OS;
  1566. /* Pool ID is out of limit. Error */
  1567. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1568. soc->wlan_cfg_ctx)) {
  1569. QDF_TRACE(QDF_MODULE_ID_DP,
  1570. QDF_TRACE_LEVEL_FATAL,
  1571. "TX COMP pool id %d not valid",
  1572. pool_id);
  1573. /* Check if assert aborts execution, if not handle
  1574. * return here */
  1575. QDF_ASSERT(0);
  1576. }
  1577. /* Find Tx descriptor */
  1578. tx_desc = dp_tx_desc_find(soc, pool_id,
  1579. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1580. DP_TX_DESC_ID_PAGE_OS,
  1581. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1582. DP_TX_DESC_ID_OFFSET_OS);
  1583. /* Pool id is not matching. Error */
  1584. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1585. QDF_TRACE(QDF_MODULE_ID_DP,
  1586. QDF_TRACE_LEVEL_FATAL,
  1587. "Tx Comp pool id %d not matched %d",
  1588. pool_id, tx_desc->pool_id);
  1589. /* Check if assert aborts execution, if not handle
  1590. * return here */
  1591. QDF_ASSERT(0);
  1592. }
  1593. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1594. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1595. QDF_TRACE(QDF_MODULE_ID_DP,
  1596. QDF_TRACE_LEVEL_FATAL,
  1597. "Txdesc invalid, flgs = %x,id = %d",
  1598. tx_desc->flags, tx_desc_id);
  1599. /* TODO Handle Freeing of the buffer in this invalid
  1600. * descriptor */
  1601. continue;
  1602. }
  1603. /*
  1604. * If the release source is FW, process the HTT
  1605. * status
  1606. */
  1607. if (qdf_unlikely(buffer_src ==
  1608. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1609. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1610. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1611. htt_tx_status);
  1612. dp_tx_process_htt_completion(tx_desc,
  1613. htt_tx_status);
  1614. } else {
  1615. tx_desc->next = NULL;
  1616. /* First ring descriptor on the cycle */
  1617. if (!head_desc) {
  1618. head_desc = tx_desc;
  1619. } else {
  1620. tail_desc->next = tx_desc;
  1621. }
  1622. tail_desc = tx_desc;
  1623. /* Collect hw completion contents */
  1624. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1625. &tx_desc->comp, soc->process_tx_status);
  1626. }
  1627. num_processed++;
  1628. /*
  1629. * Processed packet count is more than given quota
  1630. * stop to processing
  1631. */
  1632. if (num_processed >= budget)
  1633. break;
  1634. }
  1635. hal_srng_access_end(soc->hal_soc, hal_srng);
  1636. /* Process the reaped descriptors */
  1637. if (head_desc)
  1638. dp_tx_comp_process_desc(soc, head_desc);
  1639. return num_processed;
  1640. }
  1641. /**
  1642. * dp_tx_vdev_attach() - attach vdev to dp tx
  1643. * @vdev: virtual device instance
  1644. *
  1645. * Return: QDF_STATUS_SUCCESS: success
  1646. * QDF_STATUS_E_RESOURCES: Error return
  1647. */
  1648. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1649. {
  1650. /*
  1651. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1652. */
  1653. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1654. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1655. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1656. vdev->vdev_id);
  1657. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1658. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1659. /*
  1660. * Set HTT Extension Valid bit to 0 by default
  1661. */
  1662. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1663. return QDF_STATUS_SUCCESS;
  1664. }
  1665. /**
  1666. * dp_tx_vdev_detach() - detach vdev from dp tx
  1667. * @vdev: virtual device instance
  1668. *
  1669. * Return: QDF_STATUS_SUCCESS: success
  1670. * QDF_STATUS_E_RESOURCES: Error return
  1671. */
  1672. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1673. {
  1674. return QDF_STATUS_SUCCESS;
  1675. }
  1676. /**
  1677. * dp_tx_pdev_attach() - attach pdev to dp tx
  1678. * @pdev: physical device instance
  1679. *
  1680. * Return: QDF_STATUS_SUCCESS: success
  1681. * QDF_STATUS_E_RESOURCES: Error return
  1682. */
  1683. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1684. {
  1685. struct dp_soc *soc = pdev->soc;
  1686. /* Initialize Flow control counters */
  1687. qdf_atomic_init(&pdev->num_tx_exception);
  1688. qdf_atomic_init(&pdev->num_tx_outstanding);
  1689. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1690. /* Initialize descriptors in TCL Ring */
  1691. hal_tx_init_data_ring(soc->hal_soc,
  1692. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1693. }
  1694. return QDF_STATUS_SUCCESS;
  1695. }
  1696. /**
  1697. * dp_tx_pdev_detach() - detach pdev from dp tx
  1698. * @pdev: physical device instance
  1699. *
  1700. * Return: QDF_STATUS_SUCCESS: success
  1701. * QDF_STATUS_E_RESOURCES: Error return
  1702. */
  1703. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1704. {
  1705. /* What should do here? */
  1706. return QDF_STATUS_SUCCESS;
  1707. }
  1708. /**
  1709. * dp_tx_soc_detach() - detach soc from dp tx
  1710. * @soc: core txrx main context
  1711. *
  1712. * This function will detach dp tx into main device context
  1713. * will free dp tx resource and initialize resources
  1714. *
  1715. * Return: QDF_STATUS_SUCCESS: success
  1716. * QDF_STATUS_E_RESOURCES: Error return
  1717. */
  1718. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1719. {
  1720. uint8_t num_pool;
  1721. uint16_t num_desc;
  1722. uint16_t num_ext_desc;
  1723. uint8_t i;
  1724. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1725. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1726. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1727. for (i = 0; i < num_pool; i++) {
  1728. if (dp_tx_desc_pool_free(soc, i)) {
  1729. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1730. "%s Tx Desc Pool Free failed\n",
  1731. __func__);
  1732. return QDF_STATUS_E_RESOURCES;
  1733. }
  1734. }
  1735. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1736. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1737. __func__, num_pool, num_desc);
  1738. for (i = 0; i < num_pool; i++) {
  1739. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1740. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1741. "%s Tx Ext Desc Pool Free failed\n",
  1742. __func__);
  1743. return QDF_STATUS_E_RESOURCES;
  1744. }
  1745. }
  1746. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1747. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1748. __func__, num_pool, num_ext_desc);
  1749. for (i = 0; i < num_pool; i++) {
  1750. dp_tx_tso_desc_pool_free(soc, i);
  1751. }
  1752. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1753. "%s TSO Desc Pool %d Free descs = %d\n",
  1754. __func__, num_pool, num_desc);
  1755. return QDF_STATUS_SUCCESS;
  1756. }
  1757. /**
  1758. * dp_tx_soc_attach() - attach soc to dp tx
  1759. * @soc: core txrx main context
  1760. *
  1761. * This function will attach dp tx into main device context
  1762. * will allocate dp tx resource and initialize resources
  1763. *
  1764. * Return: QDF_STATUS_SUCCESS: success
  1765. * QDF_STATUS_E_RESOURCES: Error return
  1766. */
  1767. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1768. {
  1769. uint8_t num_pool;
  1770. uint32_t num_desc;
  1771. uint32_t num_ext_desc;
  1772. uint8_t i;
  1773. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1774. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1775. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1776. /* Allocate software Tx descriptor pools */
  1777. for (i = 0; i < num_pool; i++) {
  1778. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1779. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1780. "%s Tx Desc Pool alloc %d failed %p\n",
  1781. __func__, i, soc);
  1782. goto fail;
  1783. }
  1784. }
  1785. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1786. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1787. __func__, num_pool, num_desc);
  1788. /* Allocate extension tx descriptor pools */
  1789. for (i = 0; i < num_pool; i++) {
  1790. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1791. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1792. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1793. i, soc);
  1794. goto fail;
  1795. }
  1796. }
  1797. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1798. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1799. __func__, num_pool, num_ext_desc);
  1800. for (i = 0; i < num_pool; i++) {
  1801. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1802. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1803. "TSO Desc Pool alloc %d failed %p\n",
  1804. i, soc);
  1805. goto fail;
  1806. }
  1807. }
  1808. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1809. "%s TSO Desc Alloc %d, descs = %d\n",
  1810. __func__, num_pool, num_desc);
  1811. /* Initialize descriptors in TCL Rings */
  1812. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1813. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1814. hal_tx_init_data_ring(soc->hal_soc,
  1815. soc->tcl_data_ring[i].hal_srng);
  1816. }
  1817. }
  1818. /*
  1819. * todo - Add a runtime config option to enable this.
  1820. */
  1821. /*
  1822. * Due to multiple issues on NPR EMU, enable it selectively
  1823. * only for NPR EMU, should be removed, once NPR platforms
  1824. * are stable.
  1825. */
  1826. soc->process_tx_status = 1;
  1827. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1828. "%s HAL Tx init Success\n", __func__);
  1829. return QDF_STATUS_SUCCESS;
  1830. fail:
  1831. /* Detach will take care of freeing only allocated resources */
  1832. dp_tx_soc_detach(soc);
  1833. return QDF_STATUS_E_RESOURCES;
  1834. }