sde_io_util.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2015, 2017-2021 The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/err.h>
  7. #include <linux/io.h>
  8. #include <linux/regulator/consumer.h>
  9. #include <linux/soc/qcom/spmi-pmic-arb.h>
  10. #include <linux/pinctrl/qcom-pinctrl.h>
  11. #include <linux/delay.h>
  12. #include <linux/sde_io_util.h>
  13. #include <linux/sde_vm_event.h>
  14. #include "sde_dbg.h"
  15. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  16. #include "ss_dsi_panel_common.h"
  17. #endif
  18. #define MAX_I2C_CMDS 16
  19. void dss_reg_w(struct dss_io_data *io, u32 offset, u32 value, u32 debug)
  20. {
  21. u32 in_val;
  22. if (!io || !io->base) {
  23. DEV_ERR("%pS->%s: invalid input\n",
  24. __builtin_return_address(0), __func__);
  25. return;
  26. }
  27. if (offset > io->len) {
  28. DEV_ERR("%pS->%s: offset out of range\n",
  29. __builtin_return_address(0), __func__);
  30. return;
  31. }
  32. writel_relaxed(value, io->base + offset);
  33. if (debug) {
  34. in_val = readl_relaxed(io->base + offset);
  35. DEV_DBG("[%08x] => %08x [%08x]\n",
  36. (u32)(unsigned long)(io->base + offset),
  37. value, in_val);
  38. }
  39. SDE_REG_LOG(SDE_REG_LOG_RSCC, value, offset);
  40. } /* dss_reg_w */
  41. EXPORT_SYMBOL(dss_reg_w);
  42. u32 dss_reg_r(struct dss_io_data *io, u32 offset, u32 debug)
  43. {
  44. u32 value;
  45. if (!io || !io->base) {
  46. DEV_ERR("%pS->%s: invalid input\n",
  47. __builtin_return_address(0), __func__);
  48. return -EINVAL;
  49. }
  50. if (offset > io->len) {
  51. DEV_ERR("%pS->%s: offset out of range\n",
  52. __builtin_return_address(0), __func__);
  53. return -EINVAL;
  54. }
  55. value = readl_relaxed(io->base + offset);
  56. if (debug)
  57. DEV_DBG("[%08x] <= %08x\n",
  58. (u32)(unsigned long)(io->base + offset), value);
  59. return value;
  60. } /* dss_reg_r */
  61. EXPORT_SYMBOL(dss_reg_r);
  62. void dss_reg_dump(void __iomem *base, u32 length, const char *prefix,
  63. u32 debug)
  64. {
  65. if (debug)
  66. print_hex_dump(KERN_INFO, prefix, DUMP_PREFIX_OFFSET, 32, 4,
  67. (void *)base, length, false);
  68. } /* dss_reg_dump */
  69. EXPORT_SYMBOL(dss_reg_dump);
  70. static struct resource *msm_dss_get_res_byname(struct platform_device *pdev,
  71. unsigned int type, const char *name)
  72. {
  73. struct resource *res = NULL;
  74. res = platform_get_resource_byname(pdev, type, name);
  75. if (!res)
  76. DEV_ERR("%s: '%s' resource not found\n", __func__, name);
  77. return res;
  78. } /* msm_dss_get_res_byname */
  79. int msm_dss_ioremap_byname(struct platform_device *pdev,
  80. struct dss_io_data *io_data, const char *name)
  81. {
  82. struct resource *res = NULL;
  83. if (!pdev || !io_data) {
  84. DEV_ERR("%pS->%s: invalid input\n",
  85. __builtin_return_address(0), __func__);
  86. return -EINVAL;
  87. }
  88. res = msm_dss_get_res_byname(pdev, IORESOURCE_MEM, name);
  89. if (!res) {
  90. DEV_ERR("%pS->%s: '%s' msm_dss_get_res_byname failed\n",
  91. __builtin_return_address(0), __func__, name);
  92. return -ENODEV;
  93. }
  94. io_data->len = (u32)resource_size(res);
  95. io_data->base = ioremap(res->start, io_data->len);
  96. if (!io_data->base) {
  97. DEV_ERR("%pS->%s: '%s' ioremap failed\n",
  98. __builtin_return_address(0), __func__, name);
  99. return -EIO;
  100. }
  101. return 0;
  102. } /* msm_dss_ioremap_byname */
  103. EXPORT_SYMBOL(msm_dss_ioremap_byname);
  104. void msm_dss_iounmap(struct dss_io_data *io_data)
  105. {
  106. if (!io_data) {
  107. DEV_ERR("%pS->%s: invalid input\n",
  108. __builtin_return_address(0), __func__);
  109. return;
  110. }
  111. if (io_data->base) {
  112. iounmap(io_data->base);
  113. io_data->base = NULL;
  114. }
  115. io_data->len = 0;
  116. } /* msm_dss_iounmap */
  117. EXPORT_SYMBOL(msm_dss_iounmap);
  118. int msm_dss_get_gpio_io_mem(const int gpio_pin, struct list_head *mem_list)
  119. {
  120. struct msm_io_mem_entry *io_mem;
  121. struct resource res;
  122. bool gpio_pin_status = false;
  123. int rc = 0;
  124. if (!gpio_is_valid(gpio_pin))
  125. return -EINVAL;
  126. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  127. if (!io_mem)
  128. return -ENOMEM;
  129. gpio_pin_status = msm_gpio_get_pin_address(gpio_pin, &res);
  130. if (!gpio_pin_status) {
  131. rc = -ENODEV;
  132. goto parse_fail;
  133. }
  134. io_mem->base = res.start;
  135. io_mem->size = resource_size(&res);
  136. list_add(&io_mem->list, mem_list);
  137. return 0;
  138. parse_fail:
  139. kfree(io_mem);
  140. return rc;
  141. }
  142. EXPORT_SYMBOL(msm_dss_get_gpio_io_mem);
  143. int msm_dss_get_pmic_io_mem(struct platform_device *pdev,
  144. struct list_head *mem_list)
  145. {
  146. struct list_head temp_head;
  147. struct msm_io_mem_entry *io_mem;
  148. struct resource *res = NULL;
  149. struct property *prop;
  150. const __be32 *cur;
  151. int rc = 0;
  152. u32 val;
  153. INIT_LIST_HEAD(&temp_head);
  154. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  155. if (!res)
  156. return -ENOMEM;
  157. of_property_for_each_u32(pdev->dev.of_node, "qcom,pmic-arb-address",
  158. prop, cur, val) {
  159. rc = spmi_pmic_arb_map_address(&pdev->dev, val, res);
  160. if (rc < 0) {
  161. DEV_ERR("%pS - failed to map pmic address, rc:%d\n",
  162. __func__, rc);
  163. goto parse_fail;
  164. }
  165. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  166. if (!io_mem) {
  167. rc = -ENOMEM;
  168. goto parse_fail;
  169. }
  170. io_mem->base = res->start;
  171. io_mem->size = resource_size(res);
  172. list_add(&io_mem->list, &temp_head);
  173. }
  174. list_splice(&temp_head, mem_list);
  175. goto end;
  176. parse_fail:
  177. msm_dss_clean_io_mem(&temp_head);
  178. end:
  179. kfree(res);
  180. return rc;
  181. }
  182. EXPORT_SYMBOL(msm_dss_get_pmic_io_mem);
  183. int msm_dss_get_io_mem(struct platform_device *pdev, struct list_head *mem_list)
  184. {
  185. struct list_head temp_head;
  186. struct msm_io_mem_entry *io_mem;
  187. struct resource *res = NULL;
  188. const char *reg_name, *exclude_reg_name;
  189. int i, j, rc = 0;
  190. int num_entry, num_exclude_entry;
  191. INIT_LIST_HEAD(&temp_head);
  192. num_entry = of_property_count_strings(pdev->dev.of_node,
  193. "reg-names");
  194. if (num_entry < 0)
  195. num_entry = 0;
  196. /*
  197. * check the dt property to know whether the platform device wants
  198. * to exclude any reg ranges from the IO list
  199. */
  200. num_exclude_entry = of_property_count_strings(pdev->dev.of_node,
  201. "qcom,sde-vm-exclude-reg-names");
  202. if (num_exclude_entry < 0)
  203. num_exclude_entry = 0;
  204. for (i = 0; i < num_entry; i++) {
  205. bool exclude = false;
  206. of_property_read_string_index(pdev->dev.of_node,
  207. "reg-names", i, &reg_name);
  208. for (j = 0; j < num_exclude_entry; j++) {
  209. of_property_read_string_index(pdev->dev.of_node,
  210. "qcom,sde-vm-exclude-reg-names", j,
  211. &exclude_reg_name);
  212. if (!strcmp(reg_name, exclude_reg_name)) {
  213. exclude = true;
  214. break;
  215. }
  216. }
  217. if (exclude)
  218. continue;
  219. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  220. reg_name);
  221. if (!res)
  222. break;
  223. io_mem = kzalloc(sizeof(*io_mem), GFP_KERNEL);
  224. if (!io_mem) {
  225. msm_dss_clean_io_mem(&temp_head);
  226. rc = -ENOMEM;
  227. goto parse_fail;
  228. }
  229. io_mem->base = res->start;
  230. io_mem->size = resource_size(res);
  231. list_add(&io_mem->list, &temp_head);
  232. }
  233. list_splice(&temp_head, mem_list);
  234. return 0;
  235. parse_fail:
  236. msm_dss_clean_io_mem(&temp_head);
  237. return rc;
  238. }
  239. EXPORT_SYMBOL(msm_dss_get_io_mem);
  240. void msm_dss_clean_io_mem(struct list_head *mem_list)
  241. {
  242. struct msm_io_mem_entry *pos, *tmp;
  243. list_for_each_entry_safe(pos, tmp, mem_list, list) {
  244. list_del(&pos->list);
  245. kfree(pos);
  246. }
  247. }
  248. EXPORT_SYMBOL(msm_dss_clean_io_mem);
  249. int msm_dss_get_io_irq(struct platform_device *pdev, struct list_head *irq_list,
  250. u32 label)
  251. {
  252. struct msm_io_irq_entry *io_irq;
  253. int irq;
  254. irq = platform_get_irq(pdev, 0);
  255. if (irq < 0) {
  256. pr_err("invalid IRQ\n");
  257. return irq;
  258. }
  259. io_irq = kzalloc(sizeof(*io_irq), GFP_KERNEL);
  260. if (!io_irq)
  261. return -ENOMEM;
  262. io_irq->label = label;
  263. io_irq->irq_num = irq;
  264. list_add(&io_irq->list, irq_list);
  265. return 0;
  266. }
  267. EXPORT_SYMBOL(msm_dss_get_io_irq);
  268. void msm_dss_clean_io_irq(struct list_head *irq_list)
  269. {
  270. struct msm_io_irq_entry *pos, *tmp;
  271. list_for_each_entry_safe(pos, tmp, irq_list, list) {
  272. list_del(&pos->list);
  273. kfree(pos);
  274. }
  275. }
  276. EXPORT_SYMBOL(msm_dss_clean_io_irq);
  277. int msm_dss_get_vreg(struct device *dev, struct dss_vreg *in_vreg,
  278. int num_vreg, int enable)
  279. {
  280. int i = 0, rc = 0;
  281. struct dss_vreg *curr_vreg = NULL;
  282. if (!in_vreg || !num_vreg)
  283. return rc;
  284. if (enable) {
  285. for (i = 0; i < num_vreg; i++) {
  286. curr_vreg = &in_vreg[i];
  287. curr_vreg->vreg = regulator_get(dev,
  288. curr_vreg->vreg_name);
  289. rc = PTR_ERR_OR_ZERO(curr_vreg->vreg);
  290. if (rc) {
  291. DEV_ERR("%pS->%s: %s get failed. rc=%d\n",
  292. __builtin_return_address(0), __func__,
  293. curr_vreg->vreg_name, rc);
  294. curr_vreg->vreg = NULL;
  295. goto vreg_get_fail;
  296. }
  297. }
  298. } else {
  299. for (i = num_vreg-1; i >= 0; i--) {
  300. curr_vreg = &in_vreg[i];
  301. if (curr_vreg->vreg) {
  302. regulator_put(curr_vreg->vreg);
  303. curr_vreg->vreg = NULL;
  304. }
  305. }
  306. }
  307. return 0;
  308. vreg_get_fail:
  309. for (i--; i >= 0; i--) {
  310. curr_vreg = &in_vreg[i];
  311. regulator_set_load(curr_vreg->vreg, 0);
  312. regulator_put(curr_vreg->vreg);
  313. curr_vreg->vreg = NULL;
  314. }
  315. return rc;
  316. } /* msm_dss_get_vreg */
  317. EXPORT_SYMBOL(msm_dss_get_vreg);
  318. static bool msm_dss_is_hw_controlled(struct dss_vreg in_vreg)
  319. {
  320. u32 mode = 0;
  321. char const *regulator_gdsc = "gdsc";
  322. /*
  323. * For gdsc-regulator devices only, REGULATOR_MODE_FAST specifies that
  324. * the GDSC is in HW controlled mode.
  325. */
  326. mode = regulator_get_mode(in_vreg.vreg);
  327. if (!strcmp(regulator_gdsc, in_vreg.vreg_name) &&
  328. mode == REGULATOR_MODE_FAST) {
  329. DEV_DBG("%pS->%s: %s is HW controlled\n",
  330. __builtin_return_address(0), __func__,
  331. in_vreg.vreg_name);
  332. return true;
  333. }
  334. return false;
  335. }
  336. int msm_dss_enable_vreg(struct dss_vreg *in_vreg, int num_vreg, int enable)
  337. {
  338. int i = 0, rc = 0;
  339. bool need_sleep;
  340. if (enable) {
  341. for (i = 0; i < num_vreg; i++) {
  342. rc = PTR_ERR_OR_ZERO(in_vreg[i].vreg);
  343. if (rc) {
  344. DEV_ERR("%pS->%s: %s regulator error. rc=%d\n",
  345. __builtin_return_address(0), __func__,
  346. in_vreg[i].vreg_name, rc);
  347. goto vreg_set_opt_mode_fail;
  348. }
  349. if (msm_dss_is_hw_controlled(in_vreg[i]))
  350. continue;
  351. need_sleep = !regulator_is_enabled(in_vreg[i].vreg);
  352. if (in_vreg[i].pre_on_sleep && need_sleep)
  353. usleep_range(in_vreg[i].pre_on_sleep * 1000,
  354. (in_vreg[i].pre_on_sleep * 1000) + 10);
  355. rc = regulator_set_load(in_vreg[i].vreg,
  356. in_vreg[i].enable_load);
  357. if (rc < 0) {
  358. DEV_ERR("%pS->%s: %s set opt m fail\n",
  359. __builtin_return_address(0), __func__,
  360. in_vreg[i].vreg_name);
  361. goto vreg_set_opt_mode_fail;
  362. }
  363. if (regulator_count_voltages(in_vreg[i].vreg) > 0)
  364. regulator_set_voltage(in_vreg[i].vreg,
  365. in_vreg[i].min_voltage,
  366. in_vreg[i].max_voltage);
  367. rc = regulator_enable(in_vreg[i].vreg);
  368. if (in_vreg[i].post_on_sleep && need_sleep)
  369. usleep_range(in_vreg[i].post_on_sleep * 1000,
  370. (in_vreg[i].post_on_sleep * 1000) + 10);
  371. if (rc < 0) {
  372. DEV_ERR("%pS->%s: %s enable failed\n",
  373. __builtin_return_address(0), __func__,
  374. in_vreg[i].vreg_name);
  375. goto disable_vreg;
  376. }
  377. }
  378. } else {
  379. for (i = num_vreg-1; i >= 0; i--) {
  380. if (msm_dss_is_hw_controlled(in_vreg[i]))
  381. continue;
  382. if (in_vreg[i].pre_off_sleep)
  383. usleep_range(in_vreg[i].pre_off_sleep * 1000,
  384. (in_vreg[i].pre_off_sleep * 1000) + 10);
  385. regulator_disable(in_vreg[i].vreg);
  386. if (in_vreg[i].post_off_sleep)
  387. usleep_range(in_vreg[i].post_off_sleep * 1000,
  388. (in_vreg[i].post_off_sleep * 1000) + 10);
  389. regulator_set_load(in_vreg[i].vreg,
  390. in_vreg[i].disable_load);
  391. if (regulator_count_voltages(in_vreg[i].vreg) > 0)
  392. regulator_set_voltage(in_vreg[i].vreg, 0,
  393. in_vreg[i].max_voltage);
  394. }
  395. }
  396. return rc;
  397. disable_vreg:
  398. regulator_set_load(in_vreg[i].vreg, in_vreg[i].disable_load);
  399. vreg_set_opt_mode_fail:
  400. for (i--; i >= 0; i--) {
  401. if (in_vreg[i].pre_off_sleep)
  402. usleep_range(in_vreg[i].pre_off_sleep * 1000,
  403. (in_vreg[i].pre_off_sleep * 1000) + 10);
  404. regulator_disable(in_vreg[i].vreg);
  405. if (in_vreg[i].post_off_sleep)
  406. usleep_range(in_vreg[i].post_off_sleep * 1000,
  407. (in_vreg[i].post_off_sleep * 1000) + 10);
  408. regulator_set_load(in_vreg[i].vreg,
  409. in_vreg[i].disable_load);
  410. }
  411. return rc;
  412. } /* msm_dss_enable_vreg */
  413. EXPORT_SYMBOL(msm_dss_enable_vreg);
  414. int msm_dss_enable_gpio(struct dss_gpio *in_gpio, int num_gpio, int enable)
  415. {
  416. int i = 0, rc = 0;
  417. if (enable) {
  418. for (i = 0; i < num_gpio; i++) {
  419. DEV_DBG("%pS->%s: %s enable\n",
  420. __builtin_return_address(0), __func__,
  421. in_gpio[i].gpio_name);
  422. rc = gpio_request(in_gpio[i].gpio,
  423. in_gpio[i].gpio_name);
  424. if (rc < 0) {
  425. DEV_ERR("%pS->%s: %s enable failed\n",
  426. __builtin_return_address(0), __func__,
  427. in_gpio[i].gpio_name);
  428. goto disable_gpio;
  429. }
  430. gpio_set_value(in_gpio[i].gpio, in_gpio[i].value);
  431. }
  432. } else {
  433. for (i = num_gpio-1; i >= 0; i--) {
  434. DEV_DBG("%pS->%s: %s disable\n",
  435. __builtin_return_address(0), __func__,
  436. in_gpio[i].gpio_name);
  437. if (in_gpio[i].gpio)
  438. gpio_free(in_gpio[i].gpio);
  439. }
  440. }
  441. return rc;
  442. disable_gpio:
  443. for (i--; i >= 0; i--)
  444. if (in_gpio[i].gpio)
  445. gpio_free(in_gpio[i].gpio);
  446. return rc;
  447. } /* msm_dss_enable_gpio */
  448. EXPORT_SYMBOL(msm_dss_enable_gpio);
  449. void msm_dss_put_clk(struct dss_clk *clk_arry, int num_clk)
  450. {
  451. int i;
  452. for (i = num_clk - 1; i >= 0; i--) {
  453. if (clk_arry[i].clk)
  454. clk_put(clk_arry[i].clk);
  455. clk_arry[i].clk = NULL;
  456. }
  457. } /* msm_dss_put_clk */
  458. EXPORT_SYMBOL(msm_dss_put_clk);
  459. int msm_dss_get_clk(struct device *dev, struct dss_clk *clk_arry, int num_clk)
  460. {
  461. int i, rc = 0;
  462. for (i = 0; i < num_clk; i++) {
  463. clk_arry[i].clk = clk_get(dev, clk_arry[i].clk_name);
  464. rc = PTR_ERR_OR_ZERO(clk_arry[i].clk);
  465. if (rc) {
  466. DEV_ERR("%pS->%s: '%s' get failed. rc=%d\n",
  467. __builtin_return_address(0), __func__,
  468. clk_arry[i].clk_name, rc);
  469. goto error;
  470. }
  471. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  472. ss_dct_update_clk_dss(clk_arry[i].clk);
  473. #endif
  474. }
  475. return rc;
  476. error:
  477. for (i--; i >= 0; i--) {
  478. if (clk_arry[i].clk)
  479. clk_put(clk_arry[i].clk);
  480. clk_arry[i].clk = NULL;
  481. }
  482. return rc;
  483. } /* msm_dss_get_clk */
  484. EXPORT_SYMBOL(msm_dss_get_clk);
  485. int msm_dss_mmrm_register(struct device *dev, struct dss_module_power *mp,
  486. int (*cb_fnc)(struct mmrm_client_notifier_data *data), void *phandle,
  487. bool *mmrm_enable)
  488. {
  489. int i, rc = 0;
  490. struct dss_clk *clk_array = mp->clk_config;
  491. int num_clk = mp->num_clk;
  492. *mmrm_enable = false;
  493. for (i = 0; i < num_clk; i++) {
  494. struct mmrm_client_desc desc;
  495. char *name = (char *)desc.client_info.desc.name;
  496. struct dss_clk_mmrm_cb *mmrm_cb_data;
  497. if (clk_array[i].type != DSS_CLK_MMRM)
  498. continue;
  499. desc.client_type = MMRM_CLIENT_CLOCK;
  500. desc.client_info.desc.client_domain =
  501. MMRM_CLIENT_DOMAIN_DISPLAY;
  502. desc.client_info.desc.client_id =
  503. clk_array[i].mmrm.clk_id;
  504. strlcpy(name, clk_array[i].clk_name,
  505. sizeof(desc.client_info.desc.name));
  506. desc.client_info.desc.clk = clk_array[i].clk;
  507. desc.priority = MMRM_CLIENT_PRIOR_LOW;
  508. /* init callback wait queue */
  509. init_waitqueue_head(&clk_array[i].mmrm.mmrm_cb_wq);
  510. /* register the callback */
  511. mmrm_cb_data = kzalloc(sizeof(*mmrm_cb_data), GFP_KERNEL);
  512. if (!mmrm_cb_data)
  513. return -ENOMEM;
  514. mmrm_cb_data->phandle = phandle;
  515. mmrm_cb_data->clk = &clk_array[i];
  516. clk_array[i].mmrm.mmrm_cb_data = mmrm_cb_data;
  517. desc.pvt_data = (void *)mmrm_cb_data;
  518. desc.notifier_callback_fn = cb_fnc;
  519. clk_array[i].mmrm.mmrm_client = mmrm_client_register(&desc);
  520. if (!clk_array[i].mmrm.mmrm_client) {
  521. DEV_ERR("mmrm register error\n");
  522. DEV_ERR("clk[%d] type:%d id:%d name:%s\n",
  523. i, desc.client_type,
  524. desc.client_info.desc.client_id,
  525. desc.client_info.desc.name);
  526. rc = -EINVAL;
  527. } else {
  528. *mmrm_enable = true;
  529. DEV_DBG("mmrm register id:%d name=%s prio:%d\n",
  530. desc.client_info.desc.client_id,
  531. desc.client_info.desc.name,
  532. desc.priority);
  533. }
  534. }
  535. return rc;
  536. } /* msm_dss_mmrm_register */
  537. EXPORT_SYMBOL(msm_dss_mmrm_register);
  538. void msm_dss_mmrm_deregister(struct device *dev,
  539. struct dss_module_power *mp)
  540. {
  541. int i, ret;
  542. struct dss_clk *clk_array = mp->clk_config;
  543. int num_clk = mp->num_clk;
  544. for (i = 0; i < num_clk; i++) {
  545. if (clk_array[i].type != DSS_CLK_MMRM)
  546. continue;
  547. ret = mmrm_client_deregister(
  548. clk_array[i].mmrm.mmrm_client);
  549. if (ret) {
  550. DEV_DBG("fail mmrm deregister ret:%d clk:%s\n",
  551. ret, clk_array[i].clk_name);
  552. continue;
  553. }
  554. kfree(clk_array[i].mmrm.mmrm_cb_data);
  555. DEV_DBG("msm dss mmrm deregister clk[%d] name=%s\n",
  556. i, clk_array[i].clk_name);
  557. }
  558. } /* msm_dss_mmrm_deregister */
  559. EXPORT_SYMBOL(msm_dss_mmrm_deregister);
  560. int msm_dss_single_clk_set_rate(struct dss_clk *clk)
  561. {
  562. int rc = 0;
  563. if (!clk) {
  564. DEV_ERR("invalid clk struct\n");
  565. return -EINVAL;
  566. }
  567. DEV_DBG("%pS->%s: set_rate '%s'\n",
  568. __builtin_return_address(0), __func__,
  569. clk->clk_name);
  570. /* When MMRM enabled, avoid setting the rate for the branch clock,
  571. * MMRM is always expecting the vote from the SRC clock only
  572. */
  573. if (!strcmp(clk->clk_name, "branch_clk"))
  574. return 0;
  575. if (clk->type != DSS_CLK_AHB &&
  576. clk->type != DSS_CLK_MMRM &&
  577. !clk->mmrm.flags) {
  578. rc = clk_set_rate(clk->clk, clk->rate);
  579. if (rc)
  580. DEV_ERR("%pS->%s: %s failed. rc=%d\n",
  581. __builtin_return_address(0),
  582. __func__,
  583. clk->clk_name, rc);
  584. } else if (clk->type == DSS_CLK_MMRM) {
  585. struct mmrm_client_data client_data;
  586. memset(&client_data, 0, sizeof(client_data));
  587. client_data.num_hw_blocks = 1;
  588. client_data.flags = clk->mmrm.flags;
  589. rc = mmrm_client_set_value(
  590. clk->mmrm.mmrm_client,
  591. &client_data,
  592. clk->rate);
  593. if (rc) {
  594. DEV_ERR("%pS->%s: %s mmrm setval fail rc:%d\n",
  595. __builtin_return_address(0),
  596. __func__,
  597. clk->clk_name, rc);
  598. } else if (clk->mmrm.mmrm_requested_clk &&
  599. (clk->rate <= clk->mmrm.mmrm_requested_clk)) {
  600. /* notify any pending clk request from mmrm cb,
  601. * new clk must be less or equal than callback
  602. * request, set requested clock to zero to
  603. * succeed mmrm callback
  604. */
  605. clk->mmrm.mmrm_requested_clk = 0;
  606. /* notify callback */
  607. wake_up_all(&clk->mmrm.mmrm_cb_wq);
  608. }
  609. }
  610. return rc;
  611. } /* msm_dss_single_clk_set_rate */
  612. EXPORT_SYMBOL(msm_dss_single_clk_set_rate);
  613. int msm_dss_clk_set_rate(struct dss_clk *clk_arry, int num_clk)
  614. {
  615. int i, rc = 0;
  616. for (i = 0; i < num_clk; i++) {
  617. if (clk_arry[i].clk) {
  618. rc = msm_dss_single_clk_set_rate(&clk_arry[i]);
  619. if (rc)
  620. break;
  621. } else {
  622. DEV_ERR("%pS->%s: '%s' is not available\n",
  623. __builtin_return_address(0), __func__,
  624. clk_arry[i].clk_name);
  625. rc = -EPERM;
  626. break;
  627. }
  628. }
  629. return rc;
  630. } /* msm_dss_clk_set_rate */
  631. EXPORT_SYMBOL(msm_dss_clk_set_rate);
  632. int msm_dss_enable_clk(struct dss_clk *clk_arry, int num_clk, int enable)
  633. {
  634. int i, rc = 0;
  635. if (enable) {
  636. for (i = 0; i < num_clk; i++) {
  637. DEV_DBG("%pS->%s: enable '%s'\n",
  638. __builtin_return_address(0), __func__,
  639. clk_arry[i].clk_name);
  640. if (clk_arry[i].clk) {
  641. rc = clk_prepare_enable(clk_arry[i].clk);
  642. if (rc)
  643. DEV_ERR("%pS->%s: %s en fail. rc=%d\n",
  644. __builtin_return_address(0),
  645. __func__,
  646. clk_arry[i].clk_name, rc);
  647. } else {
  648. DEV_ERR("%pS->%s: '%s' is not available\n",
  649. __builtin_return_address(0), __func__,
  650. clk_arry[i].clk_name);
  651. rc = -EPERM;
  652. }
  653. if (rc) {
  654. msm_dss_enable_clk(clk_arry, i, false);
  655. break;
  656. }
  657. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  658. ss_dct_update_ref_for_dss(clk_arry[i].clk, enable);
  659. #endif
  660. }
  661. } else {
  662. for (i = num_clk - 1; i >= 0; i--) {
  663. DEV_DBG("%pS->%s: disable '%s'\n",
  664. __builtin_return_address(0), __func__,
  665. clk_arry[i].clk_name);
  666. if (clk_arry[i].clk)
  667. clk_disable_unprepare(clk_arry[i].clk);
  668. else
  669. DEV_ERR("%pS->%s: '%s' is not available\n",
  670. __builtin_return_address(0), __func__,
  671. clk_arry[i].clk_name);
  672. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  673. ss_dct_update_ref_for_dss(clk_arry[i].clk, enable);
  674. #endif
  675. }
  676. }
  677. return rc;
  678. } /* msm_dss_enable_clk */
  679. EXPORT_SYMBOL(msm_dss_enable_clk);
  680. int sde_i2c_byte_read(struct i2c_client *client, uint8_t slave_addr,
  681. uint8_t reg_offset, uint8_t *read_buf)
  682. {
  683. struct i2c_msg msgs[2];
  684. int ret = -1;
  685. pr_debug("%s: reading from slave_addr=[%x] and offset=[%x]\n",
  686. __func__, slave_addr, reg_offset);
  687. msgs[0].addr = slave_addr >> 1;
  688. msgs[0].flags = 0;
  689. msgs[0].buf = &reg_offset;
  690. msgs[0].len = 1;
  691. msgs[1].addr = slave_addr >> 1;
  692. msgs[1].flags = I2C_M_RD;
  693. msgs[1].buf = read_buf;
  694. msgs[1].len = 1;
  695. ret = i2c_transfer(client->adapter, msgs, 2);
  696. if (ret < 1) {
  697. pr_err("%s: I2C READ FAILED=[%d]\n", __func__, ret);
  698. return -EACCES;
  699. }
  700. pr_debug("%s: i2c buf is [%x]\n", __func__, *read_buf);
  701. return 0;
  702. }
  703. EXPORT_SYMBOL(sde_i2c_byte_read);
  704. int sde_i2c_byte_write(struct i2c_client *client, uint8_t slave_addr,
  705. uint8_t reg_offset, uint8_t *value)
  706. {
  707. struct i2c_msg msgs[1];
  708. uint8_t data[2];
  709. int status = -EACCES;
  710. pr_debug("%s: writing from slave_addr=[%x] and offset=[%x]\n",
  711. __func__, slave_addr, reg_offset);
  712. data[0] = reg_offset;
  713. data[1] = *value;
  714. msgs[0].addr = slave_addr >> 1;
  715. msgs[0].flags = 0;
  716. msgs[0].len = 2;
  717. msgs[0].buf = data;
  718. status = i2c_transfer(client->adapter, msgs, 1);
  719. if (status < 1) {
  720. pr_err("I2C WRITE FAILED=[%d]\n", status);
  721. return -EACCES;
  722. }
  723. pr_debug("%s: I2C write status=%x\n", __func__, status);
  724. return status;
  725. }
  726. EXPORT_SYMBOL(sde_i2c_byte_write);