sde_encoder.c 192 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  72. a.y1 != b.y1 || a.y2 != b.y2)
  73. /**
  74. * enum sde_enc_rc_events - events for resource control state machine
  75. * @SDE_ENC_RC_EVENT_KICKOFF:
  76. * This event happens at NORMAL priority.
  77. * Event that signals the start of the transfer. When this event is
  78. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  79. * Regardless of the previous state, the resource should be in ON state
  80. * at the end of this event. At the end of this event, a delayed work is
  81. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  82. * ktime.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to leave clocks ON to reduce the mode switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to update the rsc with new vtotal and update
  104. * pm_qos vote.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_PRE_STOP,
  121. SDE_ENC_RC_EVENT_STOP,
  122. SDE_ENC_RC_EVENT_PRE_MODESET,
  123. SDE_ENC_RC_EVENT_POST_MODESET,
  124. SDE_ENC_RC_EVENT_ENTER_IDLE,
  125. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  126. };
  127. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  128. {
  129. struct sde_encoder_virt *sde_enc;
  130. int i;
  131. sde_enc = to_sde_encoder_virt(drm_enc);
  132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  134. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  135. phys->split_role != ENC_ROLE_SLAVE) {
  136. if (enable)
  137. SDE_EVT32(DRMID(drm_enc), enable);
  138. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  139. }
  140. }
  141. }
  142. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  143. {
  144. struct sde_encoder_virt *sde_enc;
  145. struct sde_encoder_phys *phys;
  146. bool is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. if (!sde_enc || !sde_enc->phys_encs[0]) {
  149. SDE_ERROR("invalid params\n");
  150. return U32_MAX;
  151. }
  152. phys = sde_enc->phys_encs[0];
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. return is_vid ? phys->pf_time_in_us : 0;
  155. }
  156. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  157. {
  158. struct sde_encoder_virt *sde_enc;
  159. struct sde_encoder_phys *cur_master;
  160. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  161. ktime_t tvblank, cur_time;
  162. struct intf_status intf_status = {0};
  163. unsigned long features;
  164. u32 fps;
  165. bool is_cmd, is_vid;
  166. sde_enc = to_sde_encoder_virt(drm_enc);
  167. cur_master = sde_enc->cur_master;
  168. fps = sde_encoder_get_fps(drm_enc);
  169. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  170. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  171. if (!cur_master || !cur_master->hw_intf || !fps
  172. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  173. return 0;
  174. features = cur_master->hw_intf->cap->features;
  175. /*
  176. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  177. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  178. * at panel vsync and not at MDP VSYNC
  179. */
  180. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  181. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  182. if (intf_status.is_prog_fetch_en)
  183. return 0;
  184. }
  185. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  186. qtmr_counter = arch_timer_read_counter();
  187. cur_time = ktime_get_ns();
  188. /* check for counter rollover between the two timestamps [56 bits] */
  189. if (qtmr_counter < vsync_counter) {
  190. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  191. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  192. qtmr_counter >> 32, qtmr_counter, hw_diff,
  193. fps, SDE_EVTLOG_FUNC_CASE1);
  194. } else {
  195. hw_diff = qtmr_counter - vsync_counter;
  196. }
  197. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  198. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  199. /* avoid setting timestamp, if diff is more than one vsync */
  200. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  201. tvblank = 0;
  202. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  203. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  204. fps, SDE_EVTLOG_ERROR);
  205. } else {
  206. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  207. }
  208. SDE_DEBUG_ENC(sde_enc,
  209. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  210. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  212. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  213. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  214. return tvblank;
  215. }
  216. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  217. {
  218. bool clone_mode;
  219. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  222. return;
  223. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  224. return;
  225. /*
  226. * clone mode is the only scenario where we want to enable software override
  227. * of fal10 veto.
  228. */
  229. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  230. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  231. if (clone_mode && veto) {
  232. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  233. sde_enc->fal10_veto_override = true;
  234. } else if (sde_enc->fal10_veto_override && !veto) {
  235. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  236. sde_enc->fal10_veto_override = false;
  237. }
  238. }
  239. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  240. {
  241. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  242. struct msm_drm_private *priv;
  243. struct sde_kms *sde_kms;
  244. struct device *cpu_dev;
  245. struct cpumask *cpu_mask = NULL;
  246. int cpu = 0;
  247. u32 cpu_dma_latency;
  248. priv = drm_enc->dev->dev_private;
  249. sde_kms = to_sde_kms(priv->kms);
  250. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  251. return;
  252. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  253. cpumask_clear(&sde_enc->valid_cpu_mask);
  254. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  255. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  256. if (!cpu_mask &&
  257. sde_encoder_check_curr_mode(drm_enc,
  258. MSM_DISPLAY_CMD_MODE))
  259. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  260. if (!cpu_mask)
  261. return;
  262. for_each_cpu(cpu, cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. return;
  268. }
  269. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  270. dev_pm_qos_add_request(cpu_dev,
  271. &sde_enc->pm_qos_cpu_req[cpu],
  272. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  274. }
  275. }
  276. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct device *cpu_dev;
  280. int cpu = 0;
  281. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  282. cpu_dev = get_cpu_device(cpu);
  283. if (!cpu_dev) {
  284. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  285. cpu);
  286. continue;
  287. }
  288. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  289. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  290. }
  291. cpumask_clear(&sde_enc->valid_cpu_mask);
  292. }
  293. static bool _sde_encoder_is_autorefresh_enabled(
  294. struct sde_encoder_virt *sde_enc)
  295. {
  296. struct drm_connector *drm_conn;
  297. if (!sde_enc->cur_master ||
  298. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  299. return false;
  300. drm_conn = sde_enc->cur_master->connector;
  301. if (!drm_conn || !drm_conn->state)
  302. return false;
  303. return sde_connector_get_property(drm_conn->state,
  304. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  305. }
  306. static bool _sde_encoder_is_autorefresh_status_busy(struct sde_encoder_virt *sde_enc)
  307. {
  308. if (!sde_enc->cur_master || !sde_enc->cur_master->hw_intf ||
  309. !sde_enc->cur_master->hw_intf->ops.get_autorefresh_status)
  310. return false;
  311. return sde_enc->cur_master->hw_intf->ops.get_autorefresh_status(
  312. sde_enc->cur_master->hw_intf);
  313. }
  314. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  315. struct sde_hw_qdss *hw_qdss,
  316. struct sde_encoder_phys *phys, bool enable)
  317. {
  318. if (sde_enc->qdss_status == enable)
  319. return;
  320. sde_enc->qdss_status = enable;
  321. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  322. sde_enc->qdss_status);
  323. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  324. }
  325. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  326. s64 timeout_ms, struct sde_encoder_wait_info *info)
  327. {
  328. int rc = 0;
  329. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  330. ktime_t cur_ktime;
  331. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  332. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  333. do {
  334. rc = wait_event_timeout(*(info->wq),
  335. atomic_read(info->atomic_cnt) == info->count_check,
  336. wait_time_jiffies);
  337. cur_ktime = ktime_get();
  338. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  339. timeout_ms, atomic_read(info->atomic_cnt),
  340. info->count_check);
  341. /* Make an early exit if the condition is already satisfied */
  342. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  343. (info->count_check < curr_atomic_cnt)) {
  344. rc = true;
  345. break;
  346. }
  347. /* If we timed out, counter is valid and time is less, wait again */
  348. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  349. (rc == 0) &&
  350. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  351. return rc;
  352. }
  353. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  354. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  355. {
  356. int ret = -ETIMEDOUT;
  357. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  358. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  359. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  360. while (ret == -ETIMEDOUT && timeout_iters--) {
  361. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  362. if (ret == -ETIMEDOUT) {
  363. /* if dma_fence is not signaled, keep waiting */
  364. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  365. continue;
  366. /* timed-out waiting and no sw-override support for hw-fences */
  367. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  368. SDE_ERROR("invalid argument(s)\n");
  369. break;
  370. }
  371. /*
  372. * In case the sw and hw fences were triggered at the same time,
  373. * wait the standard kickoff time one more time. Only override if
  374. * we timeout again.
  375. */
  376. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  377. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  378. if (ret == -ETIMEDOUT) {
  379. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  380. /*
  381. * wait the original timeout time again if we
  382. * did sw override due to fence being signaled
  383. */
  384. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  385. wait_info);
  386. }
  387. break;
  388. }
  389. }
  390. /* reset the timeout value */
  391. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  392. return ret;
  393. }
  394. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  395. {
  396. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  397. return sde_enc &&
  398. (sde_enc->disp_info.display_type ==
  399. SDE_CONNECTOR_PRIMARY);
  400. }
  401. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  402. {
  403. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  404. return sde_enc &&
  405. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  406. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  407. }
  408. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  409. {
  410. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  411. return sde_enc &&
  412. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  413. }
  414. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  415. {
  416. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  417. return sde_enc && sde_enc->cur_master &&
  418. sde_enc->cur_master->cont_splash_enabled;
  419. }
  420. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  421. enum sde_intr_idx intr_idx)
  422. {
  423. SDE_EVT32(DRMID(phys_enc->parent),
  424. phys_enc->intf_idx - INTF_0,
  425. phys_enc->hw_pp->idx - PINGPONG_0,
  426. intr_idx);
  427. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  428. if (phys_enc->parent_ops.handle_frame_done)
  429. phys_enc->parent_ops.handle_frame_done(
  430. phys_enc->parent, phys_enc,
  431. SDE_ENCODER_FRAME_EVENT_ERROR);
  432. }
  433. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  434. enum sde_intr_idx intr_idx,
  435. struct sde_encoder_wait_info *wait_info)
  436. {
  437. struct sde_encoder_irq *irq;
  438. u32 irq_status;
  439. int ret, i;
  440. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  441. SDE_ERROR("invalid params\n");
  442. return -EINVAL;
  443. }
  444. irq = &phys_enc->irq[intr_idx];
  445. /* note: do master / slave checking outside */
  446. /* return EWOULDBLOCK since we know the wait isn't necessary */
  447. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  448. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  449. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  450. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  451. return -EWOULDBLOCK;
  452. }
  453. if (irq->irq_idx < 0) {
  454. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  455. irq->name, irq->hw_idx);
  456. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  457. irq->irq_idx);
  458. return 0;
  459. }
  460. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  461. atomic_read(wait_info->atomic_cnt));
  462. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  463. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  464. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  465. /*
  466. * Some module X may disable interrupt for longer duration
  467. * and it may trigger all interrupts including timer interrupt
  468. * when module X again enable the interrupt.
  469. * That may cause interrupt wait timeout API in this API.
  470. * It is handled by split the wait timer in two halves.
  471. */
  472. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  473. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  474. irq->hw_idx,
  475. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  476. wait_info);
  477. if (ret)
  478. break;
  479. }
  480. if (ret <= 0) {
  481. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  482. irq->irq_idx, true);
  483. if (irq_status) {
  484. unsigned long flags;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  487. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  488. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  489. local_irq_save(flags);
  490. irq->cb.func(phys_enc, irq->irq_idx);
  491. local_irq_restore(flags);
  492. ret = 0;
  493. } else {
  494. ret = -ETIMEDOUT;
  495. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  496. irq->hw_idx, irq->irq_idx,
  497. phys_enc->hw_pp->idx - PINGPONG_0,
  498. atomic_read(wait_info->atomic_cnt), irq_status,
  499. SDE_EVTLOG_ERROR);
  500. }
  501. } else {
  502. ret = 0;
  503. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  504. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  505. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  506. }
  507. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  508. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  509. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  510. return ret;
  511. }
  512. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  513. enum sde_intr_idx intr_idx)
  514. {
  515. struct sde_encoder_irq *irq;
  516. int ret = 0;
  517. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  518. SDE_ERROR("invalid params\n");
  519. return -EINVAL;
  520. }
  521. irq = &phys_enc->irq[intr_idx];
  522. if (irq->irq_idx >= 0) {
  523. SDE_DEBUG_PHYS(phys_enc,
  524. "skipping already registered irq %s type %d\n",
  525. irq->name, irq->intr_type);
  526. return 0;
  527. }
  528. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  529. irq->intr_type, irq->hw_idx);
  530. if (irq->irq_idx < 0) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "failed to lookup IRQ index for %s type:%d\n",
  533. irq->name, irq->intr_type);
  534. return -EINVAL;
  535. }
  536. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  537. &irq->cb);
  538. if (ret) {
  539. SDE_ERROR_PHYS(phys_enc,
  540. "failed to register IRQ callback for %s\n",
  541. irq->name);
  542. irq->irq_idx = -EINVAL;
  543. return ret;
  544. }
  545. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  546. if (ret) {
  547. SDE_ERROR_PHYS(phys_enc,
  548. "enable IRQ for intr:%s failed, irq_idx %d\n",
  549. irq->name, irq->irq_idx);
  550. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  551. irq->irq_idx, &irq->cb);
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, SDE_EVTLOG_ERROR);
  554. irq->irq_idx = -EINVAL;
  555. return ret;
  556. }
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  558. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  559. irq->name, irq->irq_idx);
  560. return ret;
  561. }
  562. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  563. enum sde_intr_idx intr_idx)
  564. {
  565. struct sde_encoder_irq *irq;
  566. int ret;
  567. if (!phys_enc) {
  568. SDE_ERROR("invalid encoder\n");
  569. return -EINVAL;
  570. }
  571. irq = &phys_enc->irq[intr_idx];
  572. /* silently skip irqs that weren't registered */
  573. if (irq->irq_idx < 0) {
  574. SDE_ERROR(
  575. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  576. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  577. irq->irq_idx);
  578. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  579. irq->irq_idx, SDE_EVTLOG_ERROR);
  580. return 0;
  581. }
  582. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  583. if (ret)
  584. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  585. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  586. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  587. &irq->cb);
  588. if (ret)
  589. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  590. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  591. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  592. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  593. irq->irq_idx = -EINVAL;
  594. return 0;
  595. }
  596. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  597. struct sde_encoder_hw_resources *hw_res,
  598. struct drm_connector_state *conn_state)
  599. {
  600. struct sde_encoder_virt *sde_enc = NULL;
  601. int ret, i = 0;
  602. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  603. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  604. -EINVAL, !drm_enc, !hw_res, !conn_state,
  605. hw_res ? !hw_res->comp_info : 0);
  606. return;
  607. }
  608. sde_enc = to_sde_encoder_virt(drm_enc);
  609. SDE_DEBUG_ENC(sde_enc, "\n");
  610. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  611. hw_res->display_type = sde_enc->disp_info.display_type;
  612. /* Query resources used by phys encs, expected to be without overlap */
  613. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  614. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  615. if (phys && phys->ops.get_hw_resources)
  616. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  617. }
  618. /*
  619. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  620. * called from atomic_check phase. Use the below API to get mode
  621. * information of the temporary conn_state passed
  622. */
  623. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  624. if (ret)
  625. SDE_ERROR("failed to get topology ret %d\n", ret);
  626. ret = sde_connector_state_get_compression_info(conn_state,
  627. hw_res->comp_info);
  628. if (ret)
  629. SDE_ERROR("failed to get compression info ret %d\n", ret);
  630. }
  631. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  632. {
  633. struct sde_encoder_virt *sde_enc = NULL;
  634. int i = 0;
  635. unsigned int num_encs;
  636. if (!drm_enc) {
  637. SDE_ERROR("invalid encoder\n");
  638. return;
  639. }
  640. sde_enc = to_sde_encoder_virt(drm_enc);
  641. SDE_DEBUG_ENC(sde_enc, "\n");
  642. num_encs = sde_enc->num_phys_encs;
  643. mutex_lock(&sde_enc->enc_lock);
  644. sde_rsc_client_destroy(sde_enc->rsc_client);
  645. for (i = 0; i < num_encs; i++) {
  646. struct sde_encoder_phys *phys;
  647. phys = sde_enc->phys_vid_encs[i];
  648. if (phys && phys->ops.destroy) {
  649. phys->ops.destroy(phys);
  650. --sde_enc->num_phys_encs;
  651. sde_enc->phys_vid_encs[i] = NULL;
  652. sde_enc->phys_encs[i] = NULL;
  653. }
  654. phys = sde_enc->phys_cmd_encs[i];
  655. if (phys && phys->ops.destroy) {
  656. phys->ops.destroy(phys);
  657. --sde_enc->num_phys_encs;
  658. sde_enc->phys_cmd_encs[i] = NULL;
  659. sde_enc->phys_encs[i] = NULL;
  660. }
  661. phys = sde_enc->phys_encs[i];
  662. if (phys && phys->ops.destroy) {
  663. phys->ops.destroy(phys);
  664. --sde_enc->num_phys_encs;
  665. sde_enc->phys_encs[i] = NULL;
  666. }
  667. }
  668. if (sde_enc->num_phys_encs)
  669. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  670. sde_enc->num_phys_encs);
  671. sde_enc->num_phys_encs = 0;
  672. mutex_unlock(&sde_enc->enc_lock);
  673. drm_encoder_cleanup(drm_enc);
  674. mutex_destroy(&sde_enc->enc_lock);
  675. kfree(sde_enc->input_handler);
  676. sde_enc->input_handler = NULL;
  677. kfree(sde_enc);
  678. }
  679. void sde_encoder_helper_update_intf_cfg(
  680. struct sde_encoder_phys *phys_enc)
  681. {
  682. struct sde_encoder_virt *sde_enc;
  683. struct sde_hw_intf_cfg_v1 *intf_cfg;
  684. enum sde_3d_blend_mode mode_3d;
  685. if (!phys_enc || !phys_enc->hw_pp) {
  686. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  687. return;
  688. }
  689. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  690. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  691. SDE_DEBUG_ENC(sde_enc,
  692. "intf_cfg updated for %d at idx %d\n",
  693. phys_enc->intf_idx,
  694. intf_cfg->intf_count);
  695. /* setup interface configuration */
  696. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  697. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  698. return;
  699. }
  700. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  701. if (phys_enc == sde_enc->cur_master) {
  702. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  703. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  704. else
  705. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  706. }
  707. /* configure this interface as master for split display */
  708. if (phys_enc->split_role == ENC_ROLE_MASTER)
  709. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  710. /* setup which pp blk will connect to this intf */
  711. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  712. phys_enc->hw_intf->ops.bind_pingpong_blk(
  713. phys_enc->hw_intf,
  714. true,
  715. phys_enc->hw_pp->idx);
  716. /*setup merge_3d configuration */
  717. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  718. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  719. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  720. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  721. phys_enc->hw_pp->merge_3d->idx;
  722. if (phys_enc->hw_pp->ops.setup_3d_mode)
  723. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  724. mode_3d);
  725. }
  726. void sde_encoder_helper_split_config(
  727. struct sde_encoder_phys *phys_enc,
  728. enum sde_intf interface)
  729. {
  730. struct sde_encoder_virt *sde_enc;
  731. struct split_pipe_cfg *cfg;
  732. struct sde_hw_mdp *hw_mdptop;
  733. enum sde_rm_topology_name topology;
  734. struct msm_display_info *disp_info;
  735. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  736. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  737. return;
  738. }
  739. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  740. hw_mdptop = phys_enc->hw_mdptop;
  741. disp_info = &sde_enc->disp_info;
  742. cfg = &phys_enc->hw_intf->cfg;
  743. memset(cfg, 0, sizeof(*cfg));
  744. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  745. return;
  746. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  747. cfg->split_link_en = true;
  748. /**
  749. * disable split modes since encoder will be operating in as the only
  750. * encoder, either for the entire use case in the case of, for example,
  751. * single DSI, or for this frame in the case of left/right only partial
  752. * update.
  753. */
  754. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  755. if (hw_mdptop->ops.setup_split_pipe)
  756. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  757. if (hw_mdptop->ops.setup_pp_split)
  758. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  759. return;
  760. }
  761. cfg->en = true;
  762. cfg->mode = phys_enc->intf_mode;
  763. cfg->intf = interface;
  764. if (cfg->en && phys_enc->ops.needs_single_flush &&
  765. phys_enc->ops.needs_single_flush(phys_enc))
  766. cfg->split_flush_en = true;
  767. topology = sde_connector_get_topology_name(phys_enc->connector);
  768. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  769. cfg->pp_split_slave = cfg->intf;
  770. else
  771. cfg->pp_split_slave = INTF_MAX;
  772. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  773. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  774. if (hw_mdptop->ops.setup_split_pipe)
  775. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  776. } else if (sde_enc->hw_pp[0]) {
  777. /*
  778. * slave encoder
  779. * - determine split index from master index,
  780. * assume master is first pp
  781. */
  782. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  783. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  784. cfg->pp_split_index);
  785. if (hw_mdptop->ops.setup_pp_split)
  786. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  787. }
  788. }
  789. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  790. {
  791. struct sde_encoder_virt *sde_enc;
  792. int i = 0;
  793. if (!drm_enc)
  794. return false;
  795. sde_enc = to_sde_encoder_virt(drm_enc);
  796. if (!sde_enc)
  797. return false;
  798. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  799. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  800. if (phys && phys->in_clone_mode)
  801. return true;
  802. }
  803. return false;
  804. }
  805. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  806. struct drm_crtc *crtc)
  807. {
  808. struct sde_encoder_virt *sde_enc;
  809. int i;
  810. if (!drm_enc)
  811. return false;
  812. sde_enc = to_sde_encoder_virt(drm_enc);
  813. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  814. return false;
  815. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  816. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  817. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  818. return true;
  819. }
  820. return false;
  821. }
  822. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  823. struct drm_crtc_state *crtc_state)
  824. {
  825. struct sde_encoder_virt *sde_enc;
  826. struct sde_crtc_state *sde_crtc_state;
  827. int i = 0;
  828. if (!drm_enc || !crtc_state) {
  829. SDE_DEBUG("invalid params\n");
  830. return;
  831. }
  832. sde_enc = to_sde_encoder_virt(drm_enc);
  833. sde_crtc_state = to_sde_crtc_state(crtc_state);
  834. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  835. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  836. return;
  837. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  838. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  839. if (phys) {
  840. phys->in_clone_mode = true;
  841. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  842. }
  843. }
  844. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  845. sde_crtc_state->cwb_enc_mask = 0;
  846. }
  847. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  848. struct drm_crtc_state *crtc_state,
  849. struct drm_connector_state *conn_state)
  850. {
  851. const struct drm_display_mode *mode;
  852. struct drm_display_mode *adj_mode;
  853. int i = 0;
  854. int ret = 0;
  855. mode = &crtc_state->mode;
  856. adj_mode = &crtc_state->adjusted_mode;
  857. /* perform atomic check on the first physical encoder (master) */
  858. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  859. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  860. if (phys && phys->ops.atomic_check)
  861. ret = phys->ops.atomic_check(phys, crtc_state,
  862. conn_state);
  863. else if (phys && phys->ops.mode_fixup)
  864. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  865. ret = -EINVAL;
  866. if (ret) {
  867. SDE_ERROR_ENC(sde_enc,
  868. "mode unsupported, phys idx %d\n", i);
  869. break;
  870. }
  871. }
  872. return ret;
  873. }
  874. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  875. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  876. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  877. {
  878. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  879. int ret = 0;
  880. if (crtc_state->mode_changed || crtc_state->active_changed) {
  881. struct sde_rect mode_roi, roi;
  882. u32 width, height;
  883. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  884. mode_roi.x = 0;
  885. mode_roi.y = 0;
  886. mode_roi.w = width;
  887. mode_roi.h = height;
  888. if (sde_conn_state->rois.num_rects) {
  889. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  890. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  893. roi.x, roi.y, roi.w, roi.h);
  894. ret = -EINVAL;
  895. }
  896. }
  897. if (sde_crtc_state->user_roi_list.num_rects) {
  898. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  899. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  900. SDE_ERROR_ENC(sde_enc,
  901. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  902. roi.x, roi.y, roi.w, roi.h);
  903. ret = -EINVAL;
  904. }
  905. }
  906. }
  907. return ret;
  908. }
  909. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  910. struct drm_crtc_state *crtc_state,
  911. struct drm_connector_state *conn_state,
  912. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  913. struct sde_connector *sde_conn,
  914. struct sde_connector_state *sde_conn_state)
  915. {
  916. int ret = 0;
  917. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  918. struct msm_sub_mode sub_mode;
  919. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  920. struct msm_display_topology *topology = NULL;
  921. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  922. CONNECTOR_PROP_DSC_MODE);
  923. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_BPP_MODE);
  925. ret = sde_connector_get_mode_info(&sde_conn->base,
  926. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  927. if (ret) {
  928. SDE_ERROR_ENC(sde_enc,
  929. "failed to get mode info, rc = %d\n", ret);
  930. return ret;
  931. }
  932. if (sde_conn_state->mode_info.comp_info.comp_type &&
  933. sde_conn_state->mode_info.comp_info.comp_ratio >=
  934. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  935. SDE_ERROR_ENC(sde_enc,
  936. "invalid compression ratio: %d\n",
  937. sde_conn_state->mode_info.comp_info.comp_ratio);
  938. ret = -EINVAL;
  939. return ret;
  940. }
  941. /* Skip RM allocation for Primary during CWB usecase */
  942. if ((!crtc_state->mode_changed && !crtc_state->active_changed &&
  943. crtc_state->connectors_changed &&
  944. !msm_is_private_mode_changed(conn_state) && (conn_state->crtc ==
  945. conn_state->connector->state->crtc)) ||
  946. (crtc_state->active_changed && !crtc_state->active))
  947. goto skip_reserve;
  948. /* Reserve dynamic resources, indicating atomic_check phase */
  949. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  950. conn_state, true);
  951. if (ret) {
  952. if (ret != -EAGAIN)
  953. SDE_ERROR_ENC(sde_enc,
  954. "RM failed to reserve resources, rc = %d\n", ret);
  955. return ret;
  956. }
  957. skip_reserve:
  958. /**
  959. * Update connector state with the topology selected for the
  960. * resource set validated. Reset the topology if we are
  961. * de-activating crtc.
  962. */
  963. if (crtc_state->active) {
  964. topology = &sde_conn_state->mode_info.topology;
  965. ret = sde_rm_update_topology(&sde_kms->rm,
  966. conn_state, topology);
  967. if (ret) {
  968. SDE_ERROR_ENC(sde_enc,
  969. "RM failed to update topology, rc: %d\n", ret);
  970. return ret;
  971. }
  972. }
  973. ret = sde_connector_set_blob_data(conn_state->connector,
  974. conn_state,
  975. CONNECTOR_PROP_SDE_INFO);
  976. if (ret) {
  977. SDE_ERROR_ENC(sde_enc,
  978. "connector failed to update info, rc: %d\n",
  979. ret);
  980. return ret;
  981. }
  982. }
  983. return ret;
  984. }
  985. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  986. {
  987. struct sde_connector *sde_conn = NULL;
  988. struct sde_kms *sde_kms = NULL;
  989. struct drm_connector *conn = NULL;
  990. if (!drm_enc) {
  991. SDE_ERROR("invalid drm encoder\n");
  992. return false;
  993. }
  994. sde_kms = sde_encoder_get_kms(drm_enc);
  995. if (!sde_kms)
  996. return false;
  997. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  998. if (!conn || !conn->state)
  999. return false;
  1000. sde_conn = to_sde_connector(conn);
  1001. if (!sde_conn)
  1002. return false;
  1003. return sde_connector_is_line_insertion_supported(sde_conn);
  1004. }
  1005. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  1006. u32 *qsync_fps, struct drm_connector_state *conn_state)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. int rc = 0;
  1010. struct sde_connector *sde_conn;
  1011. if (!qsync_fps)
  1012. return;
  1013. *qsync_fps = 0;
  1014. if (!drm_enc) {
  1015. SDE_ERROR("invalid drm encoder\n");
  1016. return;
  1017. }
  1018. sde_enc = to_sde_encoder_virt(drm_enc);
  1019. if (!sde_enc->cur_master) {
  1020. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1021. return;
  1022. }
  1023. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1024. if (sde_conn->ops.get_qsync_min_fps)
  1025. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1026. if (rc < 0) {
  1027. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1028. return;
  1029. }
  1030. *qsync_fps = rc;
  1031. }
  1032. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1033. struct sde_connector_state *sde_conn_state)
  1034. {
  1035. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1036. u32 min_fps, step_fps = 0;
  1037. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1038. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1039. CONNECTOR_PROP_QSYNC_MODE);
  1040. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1041. CONNECTOR_PROP_AVR_STEP_STATE);
  1042. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1043. return 0;
  1044. if (!qsync_mode && avr_step_state) {
  1045. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1046. return -EINVAL;
  1047. }
  1048. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1049. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1050. &sde_conn_state->base);
  1051. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1052. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1053. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1054. min_fps, step_fps, vtotal);
  1055. return -EINVAL;
  1056. }
  1057. return 0;
  1058. }
  1059. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1060. struct sde_connector_state *sde_conn_state)
  1061. {
  1062. int rc = 0;
  1063. bool qsync_dirty, has_modeset, ept;
  1064. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1065. u32 qsync_mode;
  1066. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1067. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1068. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1069. ept = msm_property_is_dirty(&sde_conn->property_info,
  1070. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1071. if (has_modeset && qsync_dirty &&
  1072. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1073. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1074. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1075. sde_conn_state->msm_mode.private_flags);
  1076. return -EINVAL;
  1077. }
  1078. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1079. if (qsync_dirty || (qsync_mode && has_modeset))
  1080. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1081. return rc;
  1082. }
  1083. static int sde_encoder_virt_atomic_check(
  1084. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1085. struct drm_connector_state *conn_state)
  1086. {
  1087. struct sde_encoder_virt *sde_enc;
  1088. struct sde_kms *sde_kms;
  1089. const struct drm_display_mode *mode;
  1090. struct drm_display_mode *adj_mode;
  1091. struct sde_connector *sde_conn = NULL;
  1092. struct sde_connector_state *sde_conn_state = NULL;
  1093. struct sde_crtc_state *sde_crtc_state = NULL;
  1094. enum sde_rm_topology_name old_top;
  1095. enum sde_rm_topology_name top_name;
  1096. struct msm_display_info *disp_info;
  1097. int ret = 0;
  1098. if (!drm_enc || !crtc_state || !conn_state) {
  1099. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1100. !drm_enc, !crtc_state, !conn_state);
  1101. return -EINVAL;
  1102. }
  1103. sde_enc = to_sde_encoder_virt(drm_enc);
  1104. disp_info = &sde_enc->disp_info;
  1105. SDE_DEBUG_ENC(sde_enc, "\n");
  1106. sde_kms = sde_encoder_get_kms(drm_enc);
  1107. if (!sde_kms)
  1108. return -EINVAL;
  1109. mode = &crtc_state->mode;
  1110. adj_mode = &crtc_state->adjusted_mode;
  1111. sde_conn = to_sde_connector(conn_state->connector);
  1112. sde_conn_state = to_sde_connector_state(conn_state);
  1113. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1114. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1115. if (ret)
  1116. return ret;
  1117. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1118. crtc_state->active_changed, crtc_state->connectors_changed);
  1119. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1120. conn_state);
  1121. if (ret)
  1122. return ret;
  1123. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1124. conn_state, sde_conn_state, sde_crtc_state);
  1125. if (ret)
  1126. return ret;
  1127. /**
  1128. * record topology in previous atomic state to be able to handle
  1129. * topology transitions correctly.
  1130. */
  1131. old_top = sde_connector_get_property(conn_state,
  1132. CONNECTOR_PROP_TOPOLOGY_NAME);
  1133. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1134. if (ret)
  1135. return ret;
  1136. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1137. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1138. if (ret)
  1139. return ret;
  1140. top_name = sde_connector_get_property(conn_state,
  1141. CONNECTOR_PROP_TOPOLOGY_NAME);
  1142. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1143. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1144. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1145. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1146. top_name);
  1147. return -EINVAL;
  1148. }
  1149. }
  1150. ret = sde_connector_roi_v1_check_roi(conn_state);
  1151. if (ret) {
  1152. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1153. ret);
  1154. return ret;
  1155. }
  1156. drm_mode_set_crtcinfo(adj_mode, 0);
  1157. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1158. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1159. sde_conn_state->msm_mode.private_flags,
  1160. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1161. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1162. return ret;
  1163. }
  1164. static void _sde_encoder_get_connector_roi(
  1165. struct sde_encoder_virt *sde_enc,
  1166. struct sde_rect *merged_conn_roi)
  1167. {
  1168. struct drm_connector *drm_conn;
  1169. struct sde_connector_state *c_state;
  1170. if (!sde_enc || !merged_conn_roi)
  1171. return;
  1172. drm_conn = sde_enc->phys_encs[0]->connector;
  1173. if (!drm_conn || !drm_conn->state)
  1174. return;
  1175. c_state = to_sde_connector_state(drm_conn->state);
  1176. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1177. }
  1178. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1179. {
  1180. struct sde_encoder_virt *sde_enc;
  1181. struct drm_connector *drm_conn;
  1182. struct drm_display_mode *adj_mode;
  1183. struct sde_rect roi;
  1184. if (!drm_enc) {
  1185. SDE_ERROR("invalid encoder parameter\n");
  1186. return -EINVAL;
  1187. }
  1188. sde_enc = to_sde_encoder_virt(drm_enc);
  1189. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1190. SDE_ERROR("invalid crtc parameter\n");
  1191. return -EINVAL;
  1192. }
  1193. if (!sde_enc->cur_master) {
  1194. SDE_ERROR("invalid cur_master parameter\n");
  1195. return -EINVAL;
  1196. }
  1197. adj_mode = &sde_enc->cur_master->cached_mode;
  1198. drm_conn = sde_enc->cur_master->connector;
  1199. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1200. if (sde_kms_rect_is_null(&roi)) {
  1201. roi.w = adj_mode->hdisplay;
  1202. roi.h = adj_mode->vdisplay;
  1203. }
  1204. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1205. sizeof(sde_enc->prv_conn_roi));
  1206. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1207. return 0;
  1208. }
  1209. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1210. {
  1211. struct sde_kms *sde_kms;
  1212. struct sde_hw_mdp *hw_mdp;
  1213. struct drm_display_mode *mode;
  1214. struct sde_encoder_virt *sde_enc;
  1215. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1216. int i;
  1217. if (!drm_enc) {
  1218. SDE_ERROR("invalid encoder parameter\n");
  1219. return;
  1220. }
  1221. sde_enc = to_sde_encoder_virt(drm_enc);
  1222. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1223. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1224. return;
  1225. }
  1226. /* program only for realtime displays */
  1227. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1228. return;
  1229. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1230. if (!sde_kms) {
  1231. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1232. return;
  1233. }
  1234. /* check if hw support is available, early return if not available */
  1235. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1236. return;
  1237. hw_mdp = sde_kms->hw_mdp;
  1238. if (!hw_mdp) {
  1239. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1240. return;
  1241. }
  1242. mode = &drm_enc->crtc->state->adjusted_mode;
  1243. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1244. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1245. for (i = 0; i < num_lm_or_pp; i++) {
  1246. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1247. if (!hw_pp) {
  1248. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1249. return;
  1250. }
  1251. if (hw_pp->ops.set_ppb_fifo_size) {
  1252. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1253. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1254. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1255. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1256. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1257. i, num_lm_or_pp, pixels_per_pp);
  1258. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1259. struct sde_connector *sde_conn =
  1260. to_sde_connector(sde_enc->cur_master->connector);
  1261. if (!sde_conn || !sde_conn->max_mode_width) {
  1262. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1263. return;
  1264. }
  1265. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1266. latency_lines, num_lm_or_pp);
  1267. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1268. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1269. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1270. SDE_EVTLOG_FUNC_CASE2);
  1271. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1272. i, num_lm_or_pp, pixels_per_pp);
  1273. } else {
  1274. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1275. }
  1276. }
  1277. }
  1278. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1279. {
  1280. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1281. struct sde_kms *sde_kms;
  1282. struct sde_hw_mdp *hw_mdptop;
  1283. struct sde_encoder_virt *sde_enc;
  1284. int i;
  1285. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1286. if (!sde_enc) {
  1287. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1288. return;
  1289. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1290. SDE_ERROR("invalid num phys enc %d/%d\n",
  1291. sde_enc->num_phys_encs,
  1292. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1293. return;
  1294. }
  1295. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1296. if (!sde_kms) {
  1297. SDE_ERROR("invalid sde_kms\n");
  1298. return;
  1299. }
  1300. hw_mdptop = sde_kms->hw_mdp;
  1301. if (!hw_mdptop) {
  1302. SDE_ERROR("invalid mdptop\n");
  1303. return;
  1304. }
  1305. if (hw_mdptop->ops.setup_vsync_source) {
  1306. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1307. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1308. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1309. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1310. vsync_cfg.vsync_source = vsync_source;
  1311. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1312. }
  1313. }
  1314. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1315. struct msm_display_info *disp_info)
  1316. {
  1317. struct sde_encoder_phys *phys;
  1318. struct sde_connector *sde_conn;
  1319. int i;
  1320. u32 vsync_source;
  1321. if (!sde_enc || !disp_info) {
  1322. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1323. sde_enc != NULL, disp_info != NULL);
  1324. return;
  1325. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1326. SDE_ERROR("invalid num phys enc %d/%d\n",
  1327. sde_enc->num_phys_encs,
  1328. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1329. return;
  1330. }
  1331. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1332. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1333. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1334. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1335. else
  1336. vsync_source = sde_enc->te_source;
  1337. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1338. disp_info->is_te_using_watchdog_timer);
  1339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1340. phys = sde_enc->phys_encs[i];
  1341. if (phys && phys->ops.setup_vsync_source)
  1342. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1343. }
  1344. }
  1345. }
  1346. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1347. {
  1348. struct sde_encoder_phys *phys;
  1349. int i;
  1350. if (!sde_enc) {
  1351. SDE_ERROR("invalid sde encoder\n");
  1352. return;
  1353. }
  1354. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1355. phys = sde_enc->phys_encs[i];
  1356. if (phys && phys->ops.control_te)
  1357. phys->ops.control_te(phys, enable);
  1358. }
  1359. }
  1360. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1361. bool watchdog_te)
  1362. {
  1363. struct sde_encoder_virt *sde_enc;
  1364. struct msm_display_info disp_info;
  1365. if (!drm_enc) {
  1366. pr_err("invalid drm encoder\n");
  1367. return -EINVAL;
  1368. }
  1369. sde_enc = to_sde_encoder_virt(drm_enc);
  1370. sde_encoder_control_te(sde_enc, false);
  1371. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1372. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1373. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1374. sde_encoder_control_te(sde_enc, true);
  1375. return 0;
  1376. }
  1377. static int _sde_encoder_rsc_client_update_vsync_wait(
  1378. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1379. int wait_vblank_crtc_id)
  1380. {
  1381. int wait_refcount = 0, ret = 0;
  1382. int pipe = -1;
  1383. int wait_count = 0;
  1384. struct drm_crtc *primary_crtc;
  1385. struct drm_crtc *crtc;
  1386. crtc = sde_enc->crtc;
  1387. if (wait_vblank_crtc_id)
  1388. wait_refcount =
  1389. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1390. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1391. SDE_EVTLOG_FUNC_ENTRY);
  1392. if (crtc->base.id != wait_vblank_crtc_id) {
  1393. primary_crtc = drm_crtc_find(drm_enc->dev,
  1394. NULL, wait_vblank_crtc_id);
  1395. if (!primary_crtc) {
  1396. SDE_ERROR_ENC(sde_enc,
  1397. "failed to find primary crtc id %d\n",
  1398. wait_vblank_crtc_id);
  1399. return -EINVAL;
  1400. }
  1401. pipe = drm_crtc_index(primary_crtc);
  1402. }
  1403. /**
  1404. * note: VBLANK is expected to be enabled at this point in
  1405. * resource control state machine if on primary CRTC
  1406. */
  1407. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1408. if (sde_rsc_client_is_state_update_complete(
  1409. sde_enc->rsc_client))
  1410. break;
  1411. if (crtc->base.id == wait_vblank_crtc_id)
  1412. ret = sde_encoder_wait_for_event(drm_enc,
  1413. MSM_ENC_VBLANK);
  1414. else
  1415. drm_wait_one_vblank(drm_enc->dev, pipe);
  1416. if (ret) {
  1417. SDE_ERROR_ENC(sde_enc,
  1418. "wait for vblank failed ret:%d\n", ret);
  1419. /**
  1420. * rsc hardware may hang without vsync. avoid rsc hang
  1421. * by generating the vsync from watchdog timer.
  1422. */
  1423. if (crtc->base.id == wait_vblank_crtc_id)
  1424. sde_encoder_helper_switch_vsync(drm_enc, true);
  1425. }
  1426. }
  1427. if (wait_count >= MAX_RSC_WAIT)
  1428. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1429. SDE_EVTLOG_ERROR);
  1430. if (wait_refcount)
  1431. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1432. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1433. SDE_EVTLOG_FUNC_EXIT);
  1434. return ret;
  1435. }
  1436. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1437. {
  1438. struct sde_encoder_virt *sde_enc;
  1439. struct msm_display_info *disp_info;
  1440. struct sde_rsc_cmd_config *rsc_config;
  1441. struct drm_crtc *crtc;
  1442. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1443. int ret;
  1444. /**
  1445. * Already checked drm_enc, sde_enc is valid in function
  1446. * _sde_encoder_update_rsc_client() which pass the parameters
  1447. * to this function.
  1448. */
  1449. sde_enc = to_sde_encoder_virt(drm_enc);
  1450. crtc = sde_enc->crtc;
  1451. disp_info = &sde_enc->disp_info;
  1452. rsc_config = &sde_enc->rsc_config;
  1453. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1454. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1455. /* update it only once */
  1456. sde_enc->rsc_state_init = true;
  1457. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1458. rsc_state, rsc_config, crtc->base.id,
  1459. &wait_vblank_crtc_id);
  1460. } else {
  1461. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1462. rsc_state, NULL, crtc->base.id,
  1463. &wait_vblank_crtc_id);
  1464. }
  1465. /**
  1466. * if RSC performed a state change that requires a VBLANK wait, it will
  1467. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1468. *
  1469. * if we are the primary display, we will need to enable and wait
  1470. * locally since we hold the commit thread
  1471. *
  1472. * if we are an external display, we must send a signal to the primary
  1473. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1474. * by the primary panel's VBLANK signals
  1475. */
  1476. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1477. if (ret) {
  1478. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1479. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1480. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1481. sde_enc, wait_vblank_crtc_id);
  1482. }
  1483. return ret;
  1484. }
  1485. static int _sde_encoder_update_rsc_client(
  1486. struct drm_encoder *drm_enc, bool enable)
  1487. {
  1488. struct sde_encoder_virt *sde_enc;
  1489. struct drm_crtc *crtc;
  1490. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1491. struct sde_rsc_cmd_config *rsc_config;
  1492. int ret;
  1493. struct msm_display_info *disp_info;
  1494. struct msm_mode_info *mode_info;
  1495. u32 qsync_mode = 0, v_front_porch;
  1496. struct drm_display_mode *mode;
  1497. bool is_vid_mode;
  1498. struct drm_encoder *enc;
  1499. if (!drm_enc || !drm_enc->dev) {
  1500. SDE_ERROR("invalid encoder arguments\n");
  1501. return -EINVAL;
  1502. }
  1503. sde_enc = to_sde_encoder_virt(drm_enc);
  1504. mode_info = &sde_enc->mode_info;
  1505. crtc = sde_enc->crtc;
  1506. if (!sde_enc->crtc) {
  1507. SDE_ERROR("invalid crtc parameter\n");
  1508. return -EINVAL;
  1509. }
  1510. disp_info = &sde_enc->disp_info;
  1511. rsc_config = &sde_enc->rsc_config;
  1512. if (!sde_enc->rsc_client) {
  1513. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1514. return 0;
  1515. }
  1516. /**
  1517. * only primary command mode panel without Qsync can request CMD state.
  1518. * all other panels/displays can request for VID state including
  1519. * secondary command mode panel.
  1520. * Clone mode encoder can request CLK STATE only.
  1521. */
  1522. if (sde_enc->cur_master) {
  1523. qsync_mode = sde_connector_get_qsync_mode(
  1524. sde_enc->cur_master->connector);
  1525. sde_enc->autorefresh_solver_disable =
  1526. _sde_encoder_is_autorefresh_status_busy(sde_enc) ||
  1527. _sde_encoder_is_autorefresh_enabled(sde_enc);
  1528. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1529. sde_enc->autorefresh_solver_disable =
  1530. (sde_enc->autorefresh_solver_disable ||
  1531. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1532. sde_enc->cur_master));
  1533. }
  1534. /* left primary encoder keep vote */
  1535. if (sde_encoder_in_clone_mode(drm_enc)) {
  1536. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1537. return 0;
  1538. }
  1539. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1540. (disp_info->display_type && qsync_mode) ||
  1541. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1542. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1543. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1544. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1545. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1546. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1547. drm_for_each_encoder(enc, drm_enc->dev) {
  1548. if (enc->base.id != drm_enc->base.id &&
  1549. sde_encoder_in_cont_splash(enc))
  1550. rsc_state = SDE_RSC_CLK_STATE;
  1551. }
  1552. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1553. MSM_DISPLAY_VIDEO_MODE);
  1554. mode = &sde_enc->crtc->state->mode;
  1555. v_front_porch = mode->vsync_start - mode->vdisplay;
  1556. /* compare specific items and reconfigure the rsc */
  1557. if ((rsc_config->fps != mode_info->frame_rate) ||
  1558. (rsc_config->vtotal != mode_info->vtotal) ||
  1559. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1560. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1561. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1562. rsc_config->fps = mode_info->frame_rate;
  1563. rsc_config->vtotal = mode_info->vtotal;
  1564. rsc_config->prefill_lines = mode_info->prefill_lines;
  1565. rsc_config->jitter_numer = mode_info->jitter_numer;
  1566. rsc_config->jitter_denom = mode_info->jitter_denom;
  1567. sde_enc->rsc_state_init = false;
  1568. }
  1569. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1570. rsc_config->fps, sde_enc->rsc_state_init);
  1571. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1572. return ret;
  1573. }
  1574. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1575. {
  1576. struct sde_encoder_virt *sde_enc;
  1577. int i;
  1578. if (!drm_enc) {
  1579. SDE_ERROR("invalid encoder\n");
  1580. return;
  1581. }
  1582. sde_enc = to_sde_encoder_virt(drm_enc);
  1583. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1585. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1586. if (phys && phys->ops.irq_control)
  1587. phys->ops.irq_control(phys, enable);
  1588. if (phys && phys->ops.dynamic_irq_control)
  1589. phys->ops.dynamic_irq_control(phys, enable);
  1590. }
  1591. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1592. }
  1593. /* keep track of the userspace vblank during modeset */
  1594. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1595. u32 sw_event)
  1596. {
  1597. struct sde_encoder_virt *sde_enc;
  1598. bool enable;
  1599. int i;
  1600. if (!drm_enc) {
  1601. SDE_ERROR("invalid encoder\n");
  1602. return;
  1603. }
  1604. sde_enc = to_sde_encoder_virt(drm_enc);
  1605. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1606. sw_event, sde_enc->vblank_enabled);
  1607. /* nothing to do if vblank not enabled by userspace */
  1608. if (!sde_enc->vblank_enabled)
  1609. return;
  1610. /* disable vblank on pre_modeset */
  1611. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1612. enable = false;
  1613. /* enable vblank on post_modeset */
  1614. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1615. enable = true;
  1616. else
  1617. return;
  1618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1620. if (phys && phys->ops.control_vblank_irq)
  1621. phys->ops.control_vblank_irq(phys, enable);
  1622. }
  1623. }
  1624. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1625. {
  1626. struct sde_encoder_virt *sde_enc;
  1627. if (!drm_enc)
  1628. return NULL;
  1629. sde_enc = to_sde_encoder_virt(drm_enc);
  1630. return sde_enc->rsc_client;
  1631. }
  1632. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1633. bool enable)
  1634. {
  1635. struct sde_kms *sde_kms;
  1636. struct sde_encoder_virt *sde_enc;
  1637. int rc;
  1638. sde_enc = to_sde_encoder_virt(drm_enc);
  1639. sde_kms = sde_encoder_get_kms(drm_enc);
  1640. if (!sde_kms)
  1641. return -EINVAL;
  1642. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1643. SDE_EVT32(DRMID(drm_enc), enable);
  1644. if (!sde_enc->cur_master) {
  1645. SDE_ERROR("encoder master not set\n");
  1646. return -EINVAL;
  1647. }
  1648. if (enable) {
  1649. /* enable SDE core clks */
  1650. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1651. if (rc < 0) {
  1652. SDE_ERROR("failed to enable power resource %d\n", rc);
  1653. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1654. return rc;
  1655. }
  1656. sde_enc->elevated_ahb_vote = true;
  1657. /* enable DSI clks */
  1658. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1659. true);
  1660. if (rc) {
  1661. SDE_ERROR("failed to enable clk control %d\n", rc);
  1662. pm_runtime_put_sync(drm_enc->dev->dev);
  1663. return rc;
  1664. }
  1665. /* enable all the irq */
  1666. sde_encoder_irq_control(drm_enc, true);
  1667. _sde_encoder_pm_qos_add_request(drm_enc);
  1668. } else {
  1669. _sde_encoder_pm_qos_remove_request(drm_enc);
  1670. /* disable all the irq */
  1671. sde_encoder_irq_control(drm_enc, false);
  1672. /* disable DSI clks */
  1673. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1674. /* disable SDE core clks */
  1675. pm_runtime_put_sync(drm_enc->dev->dev);
  1676. }
  1677. return 0;
  1678. }
  1679. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1680. bool enable, u32 frame_count)
  1681. {
  1682. struct sde_encoder_virt *sde_enc;
  1683. int i;
  1684. if (!drm_enc) {
  1685. SDE_ERROR("invalid encoder\n");
  1686. return;
  1687. }
  1688. sde_enc = to_sde_encoder_virt(drm_enc);
  1689. if (!sde_enc->misr_reconfigure)
  1690. return;
  1691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1693. if (!phys || !phys->ops.setup_misr)
  1694. continue;
  1695. phys->ops.setup_misr(phys, enable, frame_count);
  1696. }
  1697. sde_enc->misr_reconfigure = false;
  1698. }
  1699. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1700. {
  1701. struct sde_crtc *sde_crtc;
  1702. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1703. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1704. return;
  1705. }
  1706. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1707. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1708. phys_enc->fence_error_handle_in_progress) {
  1709. phys_enc->fence_error_handle_in_progress = false;
  1710. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1711. }
  1712. }
  1713. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1714. {
  1715. struct sde_hw_ctl *hw_ctl;
  1716. struct sde_hw_fence_data *hwfence_data;
  1717. int pending_kickoff_cnt = -1;
  1718. int rc = 0;
  1719. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1720. SDE_DEBUG("invalid parameters\n");
  1721. SDE_EVT32(SDE_EVTLOG_ERROR);
  1722. return -EINVAL;
  1723. }
  1724. hw_ctl = phys_enc->hw_ctl;
  1725. hwfence_data = &hw_ctl->hwfence_data;
  1726. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1727. /* out of order hw fence error signal is needed for video panel. */
  1728. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1729. /* out of order hw fence error signal */
  1730. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1731. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1732. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1733. if (rc) {
  1734. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1735. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1736. }
  1737. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1738. } else if (pending_kickoff_cnt) {
  1739. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1740. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1741. if (rc && rc != -EWOULDBLOCK) {
  1742. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1743. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1744. SDE_EVTLOG_ERROR);
  1745. }
  1746. }
  1747. /* HW o/p fence override register */
  1748. if (hw_ctl->ops.trigger_output_fence_override) {
  1749. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1750. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1751. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1752. }
  1753. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1754. return rc;
  1755. }
  1756. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1757. {
  1758. struct drm_crtc *crtc;
  1759. struct sde_crtc *sde_crtc;
  1760. struct sde_crtc_state *cstate;
  1761. struct sde_encoder_virt *sde_enc;
  1762. struct sde_encoder_phys *phys_enc;
  1763. struct sde_fence_context *ctx;
  1764. struct drm_connector *conn;
  1765. bool is_vid;
  1766. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1767. ktime_t time_stamp;
  1768. if (!drm_enc) {
  1769. SDE_ERROR("invalid encoder\n");
  1770. return false;
  1771. }
  1772. crtc = drm_enc->crtc;
  1773. sde_crtc = to_sde_crtc(crtc);
  1774. cstate = to_sde_crtc_state(crtc->state);
  1775. sde_enc = to_sde_encoder_virt(drm_enc);
  1776. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1777. SDE_ERROR("invalid params\n");
  1778. return -EINVAL;
  1779. }
  1780. phys_enc = sde_enc->phys_encs[0];
  1781. ctx = sde_crtc->output_fence;
  1782. time_stamp = ktime_get();
  1783. /* out of order sw fence error signal for video panel.
  1784. * Hold the last good frame for video mode panel.
  1785. */
  1786. if (phys_enc->sde_hw_fence_error_value) {
  1787. fence_status = phys_enc->sde_hw_fence_error_value;
  1788. phys_enc->sde_hw_fence_error_value = 0;
  1789. } else {
  1790. fence_status = sde_crtc->input_fence_status;
  1791. }
  1792. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1793. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1794. if (is_vid) {
  1795. /* update last_good_frame_fence_seqno after at least one good frame */
  1796. if (!phys_enc->fence_error_handle_in_progress) {
  1797. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1798. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1799. phys_enc->fence_error_handle_in_progress = true;
  1800. }
  1801. /* signal release fence for vid panel */
  1802. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1803. } else {
  1804. /*
  1805. * out of order sw fence error signal for CMD panel.
  1806. * always wait frame done for cmd panel.
  1807. * signal the sw fence error release fence for CMD panel.
  1808. */
  1809. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1810. if (pending_kickoff_cnt) {
  1811. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1812. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1813. if (rc && rc != -EWOULDBLOCK) {
  1814. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1815. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1816. SDE_EVTLOG_ERROR);
  1817. }
  1818. }
  1819. /* update fence error context for cmd panel */
  1820. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1821. }
  1822. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1823. /**
  1824. * clear flag in sde_fence_error_ctx after fence signal,
  1825. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1826. * at least one good frame in case of constant fence error
  1827. */
  1828. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1829. /* signal retire fence */
  1830. for (i = 0; i < cstate->num_connectors; ++i) {
  1831. conn = cstate->connectors[i];
  1832. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1833. }
  1834. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1835. ctx->sde_fence_error_ctx.fence_error_state,
  1836. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1837. return rc;
  1838. }
  1839. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1840. {
  1841. struct sde_encoder_virt *sde_enc;
  1842. struct sde_encoder_phys *phys_enc;
  1843. struct msm_drm_private *priv;
  1844. struct msm_fence_error_client_entry *entry;
  1845. int rc = 0;
  1846. sde_enc = to_sde_encoder_virt(drm_enc);
  1847. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1848. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1849. return 0;
  1850. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1851. phys_enc = sde_enc->phys_encs[0];
  1852. rc = sde_encoder_hw_fence_signal(phys_enc);
  1853. if (rc) {
  1854. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1855. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1856. }
  1857. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1858. if (rc) {
  1859. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1860. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1861. }
  1862. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1863. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1864. return -EINVAL;
  1865. }
  1866. priv = phys_enc->sde_kms->dev->dev_private;
  1867. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1868. if (!entry->ops.fence_error_handle_submodule)
  1869. continue;
  1870. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1871. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1872. if (rc) {
  1873. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1874. entry->dev->id);
  1875. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1876. }
  1877. }
  1878. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1879. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1880. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1881. }
  1882. phys_enc->sde_hw_fence_error_status = false;
  1883. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1884. return rc;
  1885. }
  1886. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1887. unsigned int type, unsigned int code, int value)
  1888. {
  1889. struct drm_encoder *drm_enc = NULL;
  1890. struct sde_encoder_virt *sde_enc = NULL;
  1891. struct msm_drm_thread *disp_thread = NULL;
  1892. struct msm_drm_private *priv = NULL;
  1893. if (!handle || !handle->handler || !handle->handler->private) {
  1894. SDE_ERROR("invalid encoder for the input event\n");
  1895. return;
  1896. }
  1897. drm_enc = (struct drm_encoder *)handle->handler->private;
  1898. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1899. SDE_ERROR("invalid parameters\n");
  1900. return;
  1901. }
  1902. priv = drm_enc->dev->dev_private;
  1903. sde_enc = to_sde_encoder_virt(drm_enc);
  1904. if (!sde_enc->crtc || (sde_enc->crtc->index
  1905. >= ARRAY_SIZE(priv->disp_thread))) {
  1906. SDE_DEBUG_ENC(sde_enc,
  1907. "invalid cached CRTC: %d or crtc index: %d\n",
  1908. sde_enc->crtc == NULL,
  1909. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1910. return;
  1911. }
  1912. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1913. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1914. kthread_queue_work(&disp_thread->worker,
  1915. &sde_enc->input_event_work);
  1916. }
  1917. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1918. {
  1919. struct sde_encoder_virt *sde_enc;
  1920. if (!drm_enc) {
  1921. SDE_ERROR("invalid encoder\n");
  1922. return;
  1923. }
  1924. sde_enc = to_sde_encoder_virt(drm_enc);
  1925. /* return early if there is no state change */
  1926. if (sde_enc->idle_pc_enabled == enable)
  1927. return;
  1928. sde_enc->idle_pc_enabled = enable;
  1929. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1930. SDE_EVT32(sde_enc->idle_pc_enabled);
  1931. }
  1932. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1933. u32 sw_event)
  1934. {
  1935. struct drm_encoder *drm_enc = &sde_enc->base;
  1936. struct msm_drm_private *priv;
  1937. unsigned int lp, idle_pc_duration, frame_time_ms, fps;
  1938. struct msm_drm_thread *disp_thread;
  1939. unsigned int min_duration = IDLE_POWERCOLLAPSE_DURATION;
  1940. unsigned int max_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  1941. /* return early if called from esd thread */
  1942. if (sde_enc->delay_kickoff)
  1943. return;
  1944. /* set idle timeout based on master connector's lp value */
  1945. if (sde_enc->cur_master)
  1946. lp = sde_connector_get_lp(
  1947. sde_enc->cur_master->connector);
  1948. else
  1949. lp = SDE_MODE_DPMS_ON;
  1950. fps = sde_enc->mode_info.frame_rate;
  1951. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1952. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1953. else {
  1954. frame_time_ms = 1000;
  1955. do_div(frame_time_ms, fps);
  1956. idle_pc_duration = max(4 * frame_time_ms, min_duration);
  1957. idle_pc_duration = min(idle_pc_duration, max_duration);
  1958. }
  1959. priv = drm_enc->dev->dev_private;
  1960. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1961. kthread_mod_delayed_work(
  1962. &disp_thread->worker,
  1963. &sde_enc->delayed_off_work,
  1964. msecs_to_jiffies(idle_pc_duration));
  1965. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1966. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1967. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1968. sw_event);
  1969. }
  1970. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1971. u32 sw_event)
  1972. {
  1973. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1974. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1975. sw_event);
  1976. }
  1977. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1978. {
  1979. struct sde_encoder_virt *sde_enc;
  1980. if (!encoder)
  1981. return;
  1982. sde_enc = to_sde_encoder_virt(encoder);
  1983. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1984. }
  1985. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1986. u32 sw_event)
  1987. {
  1988. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1989. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1990. else
  1991. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1992. }
  1993. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1994. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1995. {
  1996. int ret = 0;
  1997. mutex_lock(&sde_enc->rc_lock);
  1998. /* return if the resource control is already in ON state */
  1999. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2000. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  2001. sw_event);
  2002. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2003. SDE_EVTLOG_FUNC_CASE1);
  2004. goto end;
  2005. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  2006. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  2007. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2008. sw_event, sde_enc->rc_state);
  2009. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2010. SDE_EVTLOG_ERROR);
  2011. goto end;
  2012. }
  2013. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2014. sde_encoder_irq_control(drm_enc, true);
  2015. _sde_encoder_pm_qos_add_request(drm_enc);
  2016. } else {
  2017. /* enable all the clks and resources */
  2018. ret = _sde_encoder_resource_control_helper(drm_enc,
  2019. true);
  2020. if (ret) {
  2021. SDE_ERROR_ENC(sde_enc,
  2022. "sw_event:%d, rc in state %d\n",
  2023. sw_event, sde_enc->rc_state);
  2024. SDE_EVT32(DRMID(drm_enc), sw_event,
  2025. sde_enc->rc_state,
  2026. SDE_EVTLOG_ERROR);
  2027. goto end;
  2028. }
  2029. _sde_encoder_update_rsc_client(drm_enc, true);
  2030. }
  2031. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2032. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2033. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2034. end:
  2035. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2036. mutex_unlock(&sde_enc->rc_lock);
  2037. return ret;
  2038. }
  2039. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2040. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2041. {
  2042. /* cancel delayed off work, if any */
  2043. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2044. mutex_lock(&sde_enc->rc_lock);
  2045. if (is_vid_mode &&
  2046. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2047. sde_encoder_irq_control(drm_enc, true);
  2048. }
  2049. /* skip if is already OFF or IDLE, resources are off already */
  2050. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2051. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2052. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2053. sw_event, sde_enc->rc_state);
  2054. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2055. SDE_EVTLOG_FUNC_CASE3);
  2056. goto end;
  2057. }
  2058. /**
  2059. * IRQs are still enabled currently, which allows wait for
  2060. * VBLANK which RSC may require to correctly transition to OFF
  2061. */
  2062. _sde_encoder_update_rsc_client(drm_enc, false);
  2063. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2064. SDE_ENC_RC_STATE_PRE_OFF,
  2065. SDE_EVTLOG_FUNC_CASE3);
  2066. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2067. end:
  2068. mutex_unlock(&sde_enc->rc_lock);
  2069. return 0;
  2070. }
  2071. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2072. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2073. {
  2074. int ret = 0;
  2075. mutex_lock(&sde_enc->rc_lock);
  2076. /* return if the resource control is already in OFF state */
  2077. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2078. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2079. sw_event);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_EVTLOG_FUNC_CASE4);
  2082. goto end;
  2083. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2084. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2085. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2086. sw_event, sde_enc->rc_state);
  2087. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2088. SDE_EVTLOG_ERROR);
  2089. ret = -EINVAL;
  2090. goto end;
  2091. }
  2092. /**
  2093. * expect to arrive here only if in either idle state or pre-off
  2094. * and in IDLE state the resources are already disabled
  2095. */
  2096. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2097. _sde_encoder_resource_control_helper(drm_enc, false);
  2098. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2099. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2100. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2101. end:
  2102. mutex_unlock(&sde_enc->rc_lock);
  2103. return ret;
  2104. }
  2105. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2106. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2107. {
  2108. int ret = 0;
  2109. mutex_lock(&sde_enc->rc_lock);
  2110. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2111. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2112. sw_event);
  2113. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2114. SDE_EVTLOG_FUNC_CASE5);
  2115. goto end;
  2116. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2117. /* enable all the clks and resources */
  2118. ret = _sde_encoder_resource_control_helper(drm_enc,
  2119. true);
  2120. if (ret) {
  2121. SDE_ERROR_ENC(sde_enc,
  2122. "sw_event:%d, rc in state %d\n",
  2123. sw_event, sde_enc->rc_state);
  2124. SDE_EVT32(DRMID(drm_enc), sw_event,
  2125. sde_enc->rc_state,
  2126. SDE_EVTLOG_ERROR);
  2127. goto end;
  2128. }
  2129. _sde_encoder_update_rsc_client(drm_enc, true);
  2130. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2131. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2132. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2133. }
  2134. if (sde_encoder_has_dsc_hw_rev_2(sde_enc))
  2135. goto skip_wait;
  2136. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2137. if (ret && ret != -EWOULDBLOCK) {
  2138. SDE_ERROR_ENC(sde_enc, "wait for commit done returned %d\n", ret);
  2139. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, ret, SDE_EVTLOG_ERROR);
  2140. ret = -EINVAL;
  2141. goto end;
  2142. }
  2143. skip_wait:
  2144. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2145. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2146. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2147. _sde_encoder_pm_qos_remove_request(drm_enc);
  2148. end:
  2149. mutex_unlock(&sde_enc->rc_lock);
  2150. return ret;
  2151. }
  2152. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2153. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2154. {
  2155. int ret = 0;
  2156. mutex_lock(&sde_enc->rc_lock);
  2157. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2158. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2159. sw_event);
  2160. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2161. SDE_EVTLOG_FUNC_CASE5);
  2162. goto end;
  2163. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2164. SDE_ERROR_ENC(sde_enc,
  2165. "sw_event:%d, rc:%d !MODESET state\n",
  2166. sw_event, sde_enc->rc_state);
  2167. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2168. SDE_EVTLOG_ERROR);
  2169. ret = -EINVAL;
  2170. goto end;
  2171. }
  2172. /* toggle te bit to update vsync source for sim cmd mode panels */
  2173. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2174. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2175. sde_encoder_control_te(sde_enc, false);
  2176. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2177. sde_encoder_control_te(sde_enc, true);
  2178. }
  2179. _sde_encoder_update_rsc_client(drm_enc, true);
  2180. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2181. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2182. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2183. _sde_encoder_pm_qos_add_request(drm_enc);
  2184. end:
  2185. mutex_unlock(&sde_enc->rc_lock);
  2186. return ret;
  2187. }
  2188. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2189. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2190. {
  2191. struct msm_drm_private *priv;
  2192. struct sde_kms *sde_kms;
  2193. struct drm_crtc *crtc = drm_enc->crtc;
  2194. struct sde_crtc *sde_crtc;
  2195. struct sde_connector *sde_conn;
  2196. int crtc_id = 0;
  2197. priv = drm_enc->dev->dev_private;
  2198. if (!crtc || !sde_enc->cur_master || !priv->kms) {
  2199. SDE_ERROR("invalid args crtc:%d master:%d\n", !crtc, !sde_enc->cur_master);
  2200. return -EINVAL;
  2201. }
  2202. sde_crtc = to_sde_crtc(crtc);
  2203. sde_kms = to_sde_kms(priv->kms);
  2204. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2205. mutex_lock(&sde_enc->rc_lock);
  2206. if (sde_conn->panel_dead) {
  2207. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2208. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2209. goto end;
  2210. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2211. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2212. sw_event, sde_enc->rc_state);
  2213. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2214. goto end;
  2215. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2216. sde_crtc->kickoff_in_progress) {
  2217. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2218. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2219. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2220. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2221. goto end;
  2222. }
  2223. crtc_id = drm_crtc_index(crtc);
  2224. /*
  2225. * Avoid power collapse entry for writeback crtc since HAL does not repopulate
  2226. * crtc, plane properties like luts for idlepc exit commit. Here is_vid_mode will
  2227. * represents video mode panels and wfd baring CWB.
  2228. */
  2229. if (is_vid_mode) {
  2230. sde_encoder_irq_control(drm_enc, false);
  2231. _sde_encoder_pm_qos_remove_request(drm_enc);
  2232. } else {
  2233. if (priv->event_thread[crtc_id].thread)
  2234. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2235. /* disable all the clks and resources */
  2236. _sde_encoder_update_rsc_client(drm_enc, false);
  2237. _sde_encoder_resource_control_helper(drm_enc, false);
  2238. if (!sde_kms->perf.bw_vote_mode)
  2239. memset(&sde_crtc->cur_perf, 0,
  2240. sizeof(struct sde_core_perf_params));
  2241. }
  2242. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2243. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2244. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2245. end:
  2246. mutex_unlock(&sde_enc->rc_lock);
  2247. return 0;
  2248. }
  2249. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2250. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2251. struct msm_drm_private *priv, bool is_vid_mode)
  2252. {
  2253. bool autorefresh_enabled = false;
  2254. struct msm_drm_thread *disp_thread;
  2255. int ret = 0, idle_pc_duration = 0;
  2256. if (!sde_enc->crtc ||
  2257. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2258. SDE_DEBUG_ENC(sde_enc,
  2259. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2260. sde_enc->crtc == NULL,
  2261. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2262. sw_event);
  2263. return -EINVAL;
  2264. }
  2265. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2266. mutex_lock(&sde_enc->rc_lock);
  2267. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2268. if (sde_enc->cur_master &&
  2269. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2270. autorefresh_enabled =
  2271. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2272. sde_enc->cur_master);
  2273. if (autorefresh_enabled) {
  2274. SDE_DEBUG_ENC(sde_enc,
  2275. "not handling early wakeup since auto refresh is enabled\n");
  2276. goto end;
  2277. }
  2278. if (!sde_crtc_frame_pending(sde_enc->crtc)) {
  2279. kthread_mod_delayed_work(&disp_thread->worker,
  2280. &sde_enc->delayed_off_work,
  2281. msecs_to_jiffies(
  2282. IDLE_POWERCOLLAPSE_DURATION));
  2283. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  2284. }
  2285. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2286. /* enable all the clks and resources */
  2287. ret = _sde_encoder_resource_control_helper(drm_enc,
  2288. true);
  2289. if (ret) {
  2290. SDE_ERROR_ENC(sde_enc,
  2291. "sw_event:%d, rc in state %d\n",
  2292. sw_event, sde_enc->rc_state);
  2293. SDE_EVT32(DRMID(drm_enc), sw_event,
  2294. sde_enc->rc_state,
  2295. SDE_EVTLOG_ERROR);
  2296. goto end;
  2297. }
  2298. _sde_encoder_update_rsc_client(drm_enc, true);
  2299. /*
  2300. * In some cases, commit comes with slight delay
  2301. * (> 80 ms)after early wake up, prevent clock switch
  2302. * off to avoid jank in next update. So, increase the
  2303. * command mode idle timeout sufficiently to prevent
  2304. * such case.
  2305. */
  2306. kthread_mod_delayed_work(&disp_thread->worker,
  2307. &sde_enc->delayed_off_work,
  2308. msecs_to_jiffies(
  2309. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2310. idle_pc_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  2311. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2312. }
  2313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_ENC_RC_STATE_ON,
  2314. idle_pc_duration, SDE_EVTLOG_FUNC_CASE8);
  2315. end:
  2316. mutex_unlock(&sde_enc->rc_lock);
  2317. return ret;
  2318. }
  2319. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2320. u32 sw_event)
  2321. {
  2322. struct sde_encoder_virt *sde_enc;
  2323. struct msm_drm_private *priv;
  2324. int ret = 0;
  2325. bool is_vid_mode = false;
  2326. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2327. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2328. sw_event);
  2329. return -EINVAL;
  2330. }
  2331. sde_enc = to_sde_encoder_virt(drm_enc);
  2332. priv = drm_enc->dev->dev_private;
  2333. /* is_vid_mode represents vid mode panel and WFD for clocks and irq control. */
  2334. is_vid_mode = !((sde_encoder_get_intf_mode(drm_enc) == INTF_MODE_CMD) ||
  2335. sde_encoder_in_clone_mode(drm_enc));
  2336. /*
  2337. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2338. * events and return early for other events (ie wb display).
  2339. */
  2340. if (!sde_enc->idle_pc_enabled &&
  2341. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2342. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2343. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2344. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2345. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2346. return 0;
  2347. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2348. sw_event, sde_enc->idle_pc_enabled);
  2349. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2350. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2351. switch (sw_event) {
  2352. case SDE_ENC_RC_EVENT_KICKOFF:
  2353. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2354. is_vid_mode);
  2355. break;
  2356. case SDE_ENC_RC_EVENT_PRE_STOP:
  2357. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2358. is_vid_mode);
  2359. break;
  2360. case SDE_ENC_RC_EVENT_STOP:
  2361. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2362. break;
  2363. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2364. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2365. break;
  2366. case SDE_ENC_RC_EVENT_POST_MODESET:
  2367. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2368. break;
  2369. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2370. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2371. is_vid_mode);
  2372. break;
  2373. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2374. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2375. priv, is_vid_mode);
  2376. break;
  2377. default:
  2378. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2379. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2380. break;
  2381. }
  2382. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2383. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2384. return ret;
  2385. }
  2386. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2387. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2388. {
  2389. int i = 0;
  2390. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2391. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2392. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2393. if (poms_to_vid)
  2394. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2395. else if (poms_to_cmd)
  2396. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2397. _sde_encoder_update_rsc_client(drm_enc, true);
  2398. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2399. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2400. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2401. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2402. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2403. SDE_EVTLOG_FUNC_CASE1);
  2404. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2405. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2406. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2407. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2408. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2409. SDE_EVTLOG_FUNC_CASE2);
  2410. }
  2411. }
  2412. struct drm_connector *sde_encoder_get_connector(
  2413. struct drm_device *dev, struct drm_encoder *drm_enc)
  2414. {
  2415. struct drm_connector_list_iter conn_iter;
  2416. struct drm_connector *conn = NULL, *conn_search;
  2417. drm_connector_list_iter_begin(dev, &conn_iter);
  2418. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2419. if (conn_search->encoder == drm_enc) {
  2420. conn = conn_search;
  2421. break;
  2422. }
  2423. }
  2424. drm_connector_list_iter_end(&conn_iter);
  2425. return conn;
  2426. }
  2427. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2428. {
  2429. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2430. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2431. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2432. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2433. struct sde_rm_hw_request request_hw;
  2434. int i, j;
  2435. sde_enc->cur_channel_cnt = 0;
  2436. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2437. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2438. sde_enc->hw_pp[i] = NULL;
  2439. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2440. break;
  2441. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2442. sde_enc->cur_channel_cnt++;
  2443. }
  2444. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2445. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2446. if (phys) {
  2447. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2448. SDE_HW_BLK_QDSS);
  2449. for (j = 0; j < QDSS_MAX; j++) {
  2450. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2451. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2452. break;
  2453. }
  2454. }
  2455. }
  2456. }
  2457. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2458. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2459. sde_enc->hw_dsc[i] = NULL;
  2460. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2461. continue;
  2462. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2463. }
  2464. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2465. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2466. sde_enc->hw_vdc[i] = NULL;
  2467. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2468. continue;
  2469. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2470. }
  2471. /* Get PP for DSC configuration */
  2472. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2473. struct sde_hw_pingpong *pp = NULL;
  2474. unsigned long features = 0;
  2475. if (!sde_enc->hw_dsc[i])
  2476. continue;
  2477. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2478. request_hw.type = SDE_HW_BLK_PINGPONG;
  2479. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2480. break;
  2481. pp = to_sde_hw_pingpong(request_hw.hw);
  2482. features = pp->ops.get_hw_caps(pp);
  2483. if (test_bit(SDE_PINGPONG_DSC, &features))
  2484. sde_enc->hw_dsc_pp[i] = pp;
  2485. else
  2486. sde_enc->hw_dsc_pp[i] = NULL;
  2487. }
  2488. }
  2489. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2490. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2491. {
  2492. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2493. enum sde_intf_mode intf_mode;
  2494. struct drm_display_mode *old_adj_mode = NULL;
  2495. int ret;
  2496. bool is_cmd_mode = false, res_switch = false;
  2497. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2498. is_cmd_mode = true;
  2499. if (pre_modeset) {
  2500. if (sde_enc->cur_master)
  2501. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2502. if (old_adj_mode && is_cmd_mode)
  2503. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2504. DRM_MODE_MATCH_TIMINGS);
  2505. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2506. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2507. /*
  2508. * add tx wait for sim panel to avoid wd timer getting
  2509. * updated in middle of frame to avoid early vsync
  2510. */
  2511. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2512. if (ret && ret != -EWOULDBLOCK) {
  2513. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2514. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2515. return ret;
  2516. }
  2517. }
  2518. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2519. if (msm_is_mode_seamless_dms(msm_mode) ||
  2520. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2521. is_cmd_mode)) {
  2522. /* restore resource state before releasing them */
  2523. ret = sde_encoder_resource_control(drm_enc,
  2524. SDE_ENC_RC_EVENT_PRE_MODESET);
  2525. if (ret) {
  2526. SDE_ERROR_ENC(sde_enc,
  2527. "sde resource control failed: %d\n",
  2528. ret);
  2529. return ret;
  2530. }
  2531. /*
  2532. * Disable dce before switching the mode and after pre-
  2533. * modeset to guarantee previous kickoff has finished.
  2534. */
  2535. sde_encoder_dce_disable(sde_enc);
  2536. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2537. _sde_encoder_modeset_helper_locked(drm_enc,
  2538. SDE_ENC_RC_EVENT_PRE_MODESET);
  2539. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2540. msm_mode);
  2541. }
  2542. } else {
  2543. if (msm_is_mode_seamless_dms(msm_mode) ||
  2544. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2545. is_cmd_mode))
  2546. sde_encoder_resource_control(&sde_enc->base,
  2547. SDE_ENC_RC_EVENT_POST_MODESET);
  2548. else if (msm_is_mode_seamless_poms(msm_mode))
  2549. _sde_encoder_modeset_helper_locked(drm_enc,
  2550. SDE_ENC_RC_EVENT_POST_MODESET);
  2551. }
  2552. return 0;
  2553. }
  2554. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2555. struct drm_display_mode *mode,
  2556. struct drm_display_mode *adj_mode)
  2557. {
  2558. struct sde_encoder_virt *sde_enc;
  2559. struct sde_kms *sde_kms;
  2560. struct drm_connector *conn;
  2561. struct drm_crtc_state *crtc_state;
  2562. struct sde_crtc_state *sde_crtc_state;
  2563. struct sde_connector_state *c_state;
  2564. struct msm_display_mode *msm_mode;
  2565. struct sde_crtc *sde_crtc;
  2566. int i = 0, ret;
  2567. int num_lm, num_intf, num_pp_per_intf;
  2568. if (!drm_enc) {
  2569. SDE_ERROR("invalid encoder\n");
  2570. return;
  2571. }
  2572. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2573. SDE_ERROR("power resource is not enabled\n");
  2574. return;
  2575. }
  2576. sde_kms = sde_encoder_get_kms(drm_enc);
  2577. if (!sde_kms)
  2578. return;
  2579. sde_enc = to_sde_encoder_virt(drm_enc);
  2580. SDE_DEBUG_ENC(sde_enc, "\n");
  2581. SDE_EVT32(DRMID(drm_enc));
  2582. /*
  2583. * cache the crtc in sde_enc on enable for duration of use case
  2584. * for correctly servicing asynchronous irq events and timers
  2585. */
  2586. if (!drm_enc->crtc) {
  2587. SDE_ERROR("invalid crtc\n");
  2588. return;
  2589. }
  2590. sde_enc->crtc = drm_enc->crtc;
  2591. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2592. crtc_state = sde_crtc->base.state;
  2593. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2594. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2595. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2596. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2597. /* get and store the mode_info */
  2598. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2599. if (!conn) {
  2600. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2601. return;
  2602. } else if (!conn->state) {
  2603. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2604. return;
  2605. }
  2606. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2607. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2608. c_state = to_sde_connector_state(conn->state);
  2609. if (!c_state) {
  2610. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2611. return;
  2612. }
  2613. /* cancel delayed off work, if any */
  2614. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2615. /* release resources before seamless mode change */
  2616. msm_mode = &c_state->msm_mode;
  2617. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2618. if (ret)
  2619. return;
  2620. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2621. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2622. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2623. sde_crtc_state->cached_cwb_enc_mask);
  2624. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2625. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2626. sde_crtc->cached_encoder_mask |= drm_encoder_mask(drm_enc);
  2627. }
  2628. /* reserve dynamic resources now, indicating non test-only */
  2629. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2630. if (ret) {
  2631. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2632. return;
  2633. }
  2634. /* assign the reserved HW blocks to this encoder */
  2635. _sde_encoder_virt_populate_hw_res(drm_enc);
  2636. /* determine left HW PP block to map to INTF */
  2637. num_lm = sde_enc->mode_info.topology.num_lm;
  2638. num_intf = sde_enc->mode_info.topology.num_intf;
  2639. num_pp_per_intf = num_lm / num_intf;
  2640. if (!num_pp_per_intf)
  2641. num_pp_per_intf = 1;
  2642. /* perform mode_set on phys_encs */
  2643. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2644. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2645. if (phys) {
  2646. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2647. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2648. i, num_pp_per_intf);
  2649. return;
  2650. }
  2651. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2652. phys->connector = conn;
  2653. if (phys->ops.mode_set)
  2654. phys->ops.mode_set(phys, mode, adj_mode,
  2655. &sde_crtc->reinit_crtc_mixers);
  2656. }
  2657. }
  2658. /* update resources after seamless mode change */
  2659. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2660. }
  2661. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2662. {
  2663. struct sde_encoder_virt *sde_enc = NULL;
  2664. if (!drm_enc) {
  2665. SDE_ERROR("invalid encoder\n");
  2666. return;
  2667. }
  2668. sde_enc = to_sde_encoder_virt(drm_enc);
  2669. /*
  2670. * disable the vsync source after updating the
  2671. * rsc state. rsc state update might have vsync wait
  2672. * and vsync source must be disabled after it.
  2673. * It will avoid generating any vsync from this point
  2674. * till mode-2 entry. It is SW workaround for HW
  2675. * limitation and should not be removed without
  2676. * checking the updated design.
  2677. */
  2678. sde_encoder_control_te(sde_enc, false);
  2679. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2680. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2681. }
  2682. static int _sde_encoder_input_connect(struct input_handler *handler,
  2683. struct input_dev *dev, const struct input_device_id *id)
  2684. {
  2685. struct input_handle *handle;
  2686. int rc = 0;
  2687. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2688. if (!handle)
  2689. return -ENOMEM;
  2690. handle->dev = dev;
  2691. handle->handler = handler;
  2692. handle->name = handler->name;
  2693. rc = input_register_handle(handle);
  2694. if (rc) {
  2695. pr_err("failed to register input handle\n");
  2696. goto error;
  2697. }
  2698. rc = input_open_device(handle);
  2699. if (rc) {
  2700. pr_err("failed to open input device\n");
  2701. goto error_unregister;
  2702. }
  2703. return 0;
  2704. error_unregister:
  2705. input_unregister_handle(handle);
  2706. error:
  2707. kfree(handle);
  2708. return rc;
  2709. }
  2710. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2711. {
  2712. input_close_device(handle);
  2713. input_unregister_handle(handle);
  2714. kfree(handle);
  2715. }
  2716. /**
  2717. * Structure for specifying event parameters on which to receive callbacks.
  2718. * This structure will trigger a callback in case of a touch event (specified by
  2719. * EV_ABS) where there is a change in X and Y coordinates,
  2720. */
  2721. static const struct input_device_id sde_input_ids[] = {
  2722. {
  2723. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2724. .evbit = { BIT_MASK(EV_ABS) },
  2725. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2726. BIT_MASK(ABS_MT_POSITION_X) |
  2727. BIT_MASK(ABS_MT_POSITION_Y) },
  2728. },
  2729. { },
  2730. };
  2731. static void _sde_encoder_input_handler_register(
  2732. struct drm_encoder *drm_enc)
  2733. {
  2734. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2735. int rc;
  2736. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2737. !sde_enc->input_event_enabled)
  2738. return;
  2739. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2740. sde_enc->input_handler->private = sde_enc;
  2741. /* register input handler if not already registered */
  2742. rc = input_register_handler(sde_enc->input_handler);
  2743. if (rc) {
  2744. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2745. rc);
  2746. kfree(sde_enc->input_handler);
  2747. }
  2748. }
  2749. }
  2750. static void _sde_encoder_input_handler_unregister(
  2751. struct drm_encoder *drm_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2754. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2755. !sde_enc->input_event_enabled)
  2756. return;
  2757. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2758. input_unregister_handler(sde_enc->input_handler);
  2759. sde_enc->input_handler->private = NULL;
  2760. }
  2761. }
  2762. static int _sde_encoder_input_handler(
  2763. struct sde_encoder_virt *sde_enc)
  2764. {
  2765. struct input_handler *input_handler = NULL;
  2766. int rc = 0;
  2767. if (sde_enc->input_handler) {
  2768. SDE_ERROR_ENC(sde_enc,
  2769. "input_handle is active. unexpected\n");
  2770. return -EINVAL;
  2771. }
  2772. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2773. if (!input_handler)
  2774. return -ENOMEM;
  2775. input_handler->event = sde_encoder_input_event_handler;
  2776. input_handler->connect = _sde_encoder_input_connect;
  2777. input_handler->disconnect = _sde_encoder_input_disconnect;
  2778. input_handler->name = "sde";
  2779. input_handler->id_table = sde_input_ids;
  2780. sde_enc->input_handler = input_handler;
  2781. return rc;
  2782. }
  2783. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2784. {
  2785. struct sde_encoder_virt *sde_enc = NULL;
  2786. struct sde_kms *sde_kms;
  2787. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2788. SDE_ERROR("invalid parameters\n");
  2789. return;
  2790. }
  2791. sde_kms = sde_encoder_get_kms(drm_enc);
  2792. if (!sde_kms)
  2793. return;
  2794. sde_enc = to_sde_encoder_virt(drm_enc);
  2795. if (!sde_enc || !sde_enc->cur_master) {
  2796. SDE_DEBUG("invalid sde encoder/master\n");
  2797. return;
  2798. }
  2799. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2800. sde_enc->cur_master->hw_mdptop &&
  2801. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2802. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2803. sde_enc->cur_master->hw_mdptop);
  2804. if (sde_enc->cur_master->hw_mdptop &&
  2805. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2806. !sde_in_trusted_vm(sde_kms))
  2807. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2808. sde_enc->cur_master->hw_mdptop,
  2809. sde_kms->catalog);
  2810. if (sde_enc->cur_master->hw_ctl &&
  2811. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2812. !sde_enc->cur_master->cont_splash_enabled)
  2813. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2814. sde_enc->cur_master->hw_ctl,
  2815. &sde_enc->cur_master->intf_cfg_v1);
  2816. if (sde_enc->cur_master->hw_ctl)
  2817. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2818. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2819. if (!sde_encoder_in_cont_splash(drm_enc))
  2820. _sde_encoder_update_ppb_size(drm_enc);
  2821. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2822. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2823. _sde_encoder_control_fal10_veto(drm_enc, true);
  2824. }
  2825. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2826. {
  2827. struct sde_kms *sde_kms;
  2828. void *dither_cfg = NULL;
  2829. int ret = 0, i = 0;
  2830. size_t len = 0;
  2831. enum sde_rm_topology_name topology;
  2832. struct drm_encoder *drm_enc;
  2833. struct msm_display_dsc_info *dsc = NULL;
  2834. struct sde_encoder_virt *sde_enc;
  2835. struct sde_hw_pingpong *hw_pp;
  2836. u32 bpp, bpc;
  2837. int num_lm;
  2838. if (!phys || !phys->connector || !phys->hw_pp ||
  2839. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2840. return;
  2841. sde_kms = sde_encoder_get_kms(phys->parent);
  2842. if (!sde_kms)
  2843. return;
  2844. topology = sde_connector_get_topology_name(phys->connector);
  2845. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2846. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2847. (phys->split_role == ENC_ROLE_SLAVE)))
  2848. return;
  2849. drm_enc = phys->parent;
  2850. sde_enc = to_sde_encoder_virt(drm_enc);
  2851. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2852. bpc = dsc->config.bits_per_component;
  2853. bpp = dsc->config.bits_per_pixel;
  2854. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2855. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2856. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2857. return;
  2858. }
  2859. ret = sde_connector_get_dither_cfg(phys->connector,
  2860. phys->connector->state, &dither_cfg,
  2861. &len, sde_enc->idle_pc_restore);
  2862. /* skip reg writes when return values are invalid or no data */
  2863. if (ret && ret == -ENODATA)
  2864. return;
  2865. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2866. for (i = 0; i < num_lm; i++) {
  2867. hw_pp = sde_enc->hw_pp[i];
  2868. phys->hw_pp->ops.setup_dither(hw_pp,
  2869. dither_cfg, len);
  2870. }
  2871. }
  2872. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2873. {
  2874. struct sde_encoder_virt *sde_enc = NULL;
  2875. int i;
  2876. if (!drm_enc) {
  2877. SDE_ERROR("invalid encoder\n");
  2878. return;
  2879. }
  2880. sde_enc = to_sde_encoder_virt(drm_enc);
  2881. if (!sde_enc->cur_master) {
  2882. SDE_DEBUG("virt encoder has no master\n");
  2883. return;
  2884. }
  2885. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2886. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2887. sde_enc->idle_pc_restore = true;
  2888. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2889. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2890. if (!phys)
  2891. continue;
  2892. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2893. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2894. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2895. phys->ops.restore(phys);
  2896. _sde_encoder_setup_dither(phys);
  2897. }
  2898. if (sde_enc->cur_master->ops.restore)
  2899. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2900. _sde_encoder_virt_enable_helper(drm_enc);
  2901. sde_encoder_control_te(sde_enc, true);
  2902. /*
  2903. * During IPC misr ctl register is reset.
  2904. * Need to reconfigure misr after every IPC.
  2905. */
  2906. if (atomic_read(&sde_enc->misr_enable))
  2907. sde_enc->misr_reconfigure = true;
  2908. }
  2909. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2910. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2911. {
  2912. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2913. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2914. int i;
  2915. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2916. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2917. if (!phys)
  2918. continue;
  2919. phys->comp_type = comp_info->comp_type;
  2920. phys->comp_ratio = comp_info->comp_ratio;
  2921. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2922. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2923. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2924. phys->dsc_extra_pclk_cycle_cnt =
  2925. comp_info->dsc_info.pclk_per_line;
  2926. phys->dsc_extra_disp_width =
  2927. comp_info->dsc_info.extra_width;
  2928. phys->dce_bytes_per_line =
  2929. comp_info->dsc_info.bytes_per_pkt *
  2930. comp_info->dsc_info.pkt_per_line;
  2931. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2932. phys->dce_bytes_per_line =
  2933. comp_info->vdc_info.bytes_per_pkt *
  2934. comp_info->vdc_info.pkt_per_line;
  2935. }
  2936. if (phys != sde_enc->cur_master) {
  2937. /**
  2938. * on DMS request, the encoder will be enabled
  2939. * already. Invoke restore to reconfigure the
  2940. * new mode.
  2941. */
  2942. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2943. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2944. phys->ops.restore)
  2945. phys->ops.restore(phys);
  2946. else if (phys->ops.enable)
  2947. phys->ops.enable(phys);
  2948. }
  2949. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2950. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2951. phys->ops.setup_misr(phys, true,
  2952. sde_enc->misr_frame_count);
  2953. }
  2954. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2955. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2956. sde_enc->cur_master->ops.restore)
  2957. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2958. else if (sde_enc->cur_master->ops.enable)
  2959. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2960. }
  2961. static void sde_encoder_off_work(struct kthread_work *work)
  2962. {
  2963. struct sde_encoder_virt *sde_enc = container_of(work,
  2964. struct sde_encoder_virt, delayed_off_work.work);
  2965. struct drm_encoder *drm_enc;
  2966. if (!sde_enc) {
  2967. SDE_ERROR("invalid sde encoder\n");
  2968. return;
  2969. }
  2970. drm_enc = &sde_enc->base;
  2971. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2972. sde_encoder_idle_request(drm_enc);
  2973. SDE_ATRACE_END("sde_encoder_off_work");
  2974. }
  2975. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2976. {
  2977. struct sde_encoder_virt *sde_enc = NULL;
  2978. bool has_master_enc = false;
  2979. int i, ret = 0;
  2980. struct sde_connector_state *c_state;
  2981. struct drm_display_mode *cur_mode = NULL;
  2982. struct msm_display_mode *msm_mode;
  2983. if (!drm_enc || !drm_enc->crtc) {
  2984. SDE_ERROR("invalid encoder\n");
  2985. return;
  2986. }
  2987. sde_enc = to_sde_encoder_virt(drm_enc);
  2988. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2989. SDE_ERROR("power resource is not enabled\n");
  2990. return;
  2991. }
  2992. if (!sde_enc->crtc)
  2993. sde_enc->crtc = drm_enc->crtc;
  2994. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2995. SDE_DEBUG_ENC(sde_enc, "\n");
  2996. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2998. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2999. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  3000. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  3001. sde_enc->cur_master = phys;
  3002. has_master_enc = true;
  3003. break;
  3004. }
  3005. }
  3006. if (!has_master_enc) {
  3007. sde_enc->cur_master = NULL;
  3008. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  3009. return;
  3010. }
  3011. _sde_encoder_input_handler_register(drm_enc);
  3012. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3013. if (!c_state) {
  3014. SDE_ERROR("invalid connector state\n");
  3015. return;
  3016. }
  3017. msm_mode = &c_state->msm_mode;
  3018. if ((drm_enc->crtc->state->connectors_changed &&
  3019. sde_encoder_in_clone_mode(drm_enc)) ||
  3020. !(msm_is_mode_seamless_vrr(msm_mode)
  3021. || msm_is_mode_seamless_dms(msm_mode)
  3022. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  3023. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3024. sde_encoder_off_work);
  3025. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3026. if (ret) {
  3027. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  3028. ret);
  3029. return;
  3030. }
  3031. if (sde_encoder_is_built_in_display(drm_enc) &&
  3032. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3033. drm_crtc_vblank_put(sde_enc->crtc);
  3034. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3035. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3036. /* turn off vsync_in to update tear check configuration */
  3037. sde_encoder_control_te(sde_enc, false);
  3038. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3039. _sde_encoder_virt_enable_helper(drm_enc);
  3040. sde_encoder_control_te(sde_enc, true);
  3041. }
  3042. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3043. {
  3044. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3045. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3046. int i = 0;
  3047. _sde_encoder_control_fal10_veto(drm_enc, false);
  3048. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3049. if (sde_enc->phys_encs[i]) {
  3050. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3051. sde_enc->phys_encs[i]->connector = NULL;
  3052. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3053. }
  3054. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3055. }
  3056. sde_enc->cur_master = NULL;
  3057. /*
  3058. * clear the cached crtc in sde_enc on use case finish, after all the
  3059. * outstanding events and timers have been completed
  3060. */
  3061. sde_enc->crtc = NULL;
  3062. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3063. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3064. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3065. }
  3066. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3067. {
  3068. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3069. int i, ret;
  3070. if (sde_enc->cur_master)
  3071. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3072. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3073. !sde_enc->vblank_enabled,
  3074. msecs_to_jiffies(timeout_ms));
  3075. SDE_EVT32(timeout_ms, ret);
  3076. if (!ret) {
  3077. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3078. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3080. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3081. if (phys && phys->ops.control_vblank_irq)
  3082. phys->ops.control_vblank_irq(phys, false);
  3083. }
  3084. }
  3085. }
  3086. static void _sde_encoder_helper_virt_disable(struct drm_encoder *drm_enc)
  3087. {
  3088. int i;
  3089. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3090. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3091. /* disable autorefresh */
  3092. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3093. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3094. if (phys && phys->ops.disable_autorefresh &&
  3095. phys->ops.wait_for_vsync_on_autorefresh_busy) {
  3096. phys->ops.disable_autorefresh(phys);
  3097. phys->ops.wait_for_vsync_on_autorefresh_busy(phys);
  3098. }
  3099. }
  3100. /* wait for idle */
  3101. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3102. }
  3103. }
  3104. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3105. {
  3106. struct sde_encoder_virt *sde_enc = NULL;
  3107. struct sde_connector *sde_conn;
  3108. struct sde_kms *sde_kms;
  3109. struct sde_connector_state *c_state = NULL;
  3110. enum sde_intf_mode intf_mode;
  3111. int ret, i = 0;
  3112. if (!drm_enc) {
  3113. SDE_ERROR("invalid encoder\n");
  3114. return;
  3115. } else if (!drm_enc->dev) {
  3116. SDE_ERROR("invalid dev\n");
  3117. return;
  3118. } else if (!drm_enc->dev->dev_private) {
  3119. SDE_ERROR("invalid dev_private\n");
  3120. return;
  3121. }
  3122. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3123. SDE_ERROR("power resource is not enabled\n");
  3124. return;
  3125. }
  3126. sde_enc = to_sde_encoder_virt(drm_enc);
  3127. if (!sde_enc->cur_master) {
  3128. SDE_ERROR("Invalid cur_master\n");
  3129. return;
  3130. }
  3131. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3132. SDE_DEBUG_ENC(sde_enc, "\n");
  3133. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3134. if (!sde_kms)
  3135. return;
  3136. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3137. if (!c_state) {
  3138. SDE_ERROR("invalid connector state\n");
  3139. return;
  3140. }
  3141. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3142. SDE_EVT32(DRMID(drm_enc));
  3143. _sde_encoder_helper_virt_disable(drm_enc);
  3144. _sde_encoder_input_handler_unregister(drm_enc);
  3145. flush_delayed_work(&sde_conn->status_work);
  3146. if (sde_encoder_is_built_in_display(drm_enc) &&
  3147. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3148. drm_crtc_vblank_get(sde_enc->crtc);
  3149. /*
  3150. * For primary command mode and video mode encoders, execute the
  3151. * resource control pre-stop operations before the physical encoders
  3152. * are disabled, to allow the rsc to transition its states properly.
  3153. *
  3154. * For other encoder types, rsc should not be enabled until after
  3155. * they have been fully disabled, so delay the pre-stop operations
  3156. * until after the physical disable calls have returned.
  3157. */
  3158. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3159. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3160. sde_encoder_resource_control(drm_enc,
  3161. SDE_ENC_RC_EVENT_PRE_STOP);
  3162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3164. if (phys && phys->ops.disable)
  3165. phys->ops.disable(phys);
  3166. }
  3167. } else {
  3168. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3170. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3171. if (phys && phys->ops.disable)
  3172. phys->ops.disable(phys);
  3173. }
  3174. sde_encoder_resource_control(drm_enc,
  3175. SDE_ENC_RC_EVENT_PRE_STOP);
  3176. }
  3177. /*
  3178. * wait for any pending vsync timestamp event to sf
  3179. * to ensure vbalnk irq is disabled.
  3180. */
  3181. if (sde_enc->vblank_enabled &&
  3182. !msm_is_mode_seamless_poms(&c_state->msm_mode))
  3183. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3184. /*
  3185. * disable dce after the transfer is complete (for command mode)
  3186. * and after physical encoder is disabled, to make sure timing
  3187. * engine is already disabled (for video mode).
  3188. */
  3189. if (!sde_in_trusted_vm(sde_kms))
  3190. sde_encoder_dce_disable(sde_enc);
  3191. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3192. /* reset connector topology name property */
  3193. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3194. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3195. ret = sde_rm_update_topology(&sde_kms->rm,
  3196. sde_enc->cur_master->connector->state, NULL);
  3197. if (ret) {
  3198. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3199. return;
  3200. }
  3201. }
  3202. if (!sde_encoder_in_clone_mode(drm_enc))
  3203. sde_encoder_virt_reset(drm_enc);
  3204. }
  3205. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3206. {
  3207. /* trigger hw-fences override signal */
  3208. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3209. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3210. }
  3211. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3212. struct sde_encoder_phys_wb *wb_enc)
  3213. {
  3214. struct sde_encoder_virt *sde_enc;
  3215. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3216. struct sde_ctl_flush_cfg cfg;
  3217. struct sde_hw_dsc *hw_dsc = NULL;
  3218. int i;
  3219. ctl->ops.reset(ctl);
  3220. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3221. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3222. if (wb_enc) {
  3223. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3224. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3225. false, phys_enc->hw_pp->idx);
  3226. if (ctl->ops.update_bitmask)
  3227. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3228. wb_enc->hw_wb->idx, true);
  3229. }
  3230. } else {
  3231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3232. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3233. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3234. sde_enc->phys_encs[i]->hw_intf, false,
  3235. sde_enc->phys_encs[i]->hw_pp->idx);
  3236. if (ctl->ops.update_bitmask)
  3237. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3238. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3239. }
  3240. }
  3241. }
  3242. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3243. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3244. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3245. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3246. phys_enc->hw_pp->merge_3d->idx, true);
  3247. }
  3248. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3249. phys_enc->hw_pp) {
  3250. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3251. false, phys_enc->hw_pp->idx);
  3252. if (ctl->ops.update_bitmask)
  3253. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3254. phys_enc->hw_cdm->idx, true);
  3255. }
  3256. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3257. phys_enc->hw_pp) {
  3258. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3259. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3260. if (ctl->ops.update_dnsc_blur_bitmask)
  3261. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3262. }
  3263. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3264. ctl->ops.reset_post_disable)
  3265. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3266. phys_enc->hw_pp->merge_3d ?
  3267. phys_enc->hw_pp->merge_3d->idx : 0);
  3268. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3269. hw_dsc = sde_enc->hw_dsc[i];
  3270. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3271. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3272. if (ctl->ops.update_bitmask)
  3273. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3274. }
  3275. }
  3276. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3277. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3278. ctl->ops.get_pending_flush(ctl, &cfg);
  3279. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3280. ctl->ops.trigger_flush(ctl);
  3281. ctl->ops.trigger_start(ctl);
  3282. ctl->ops.clear_pending_flush(ctl);
  3283. }
  3284. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3285. {
  3286. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3287. struct sde_ctl_flush_cfg cfg;
  3288. ctl->ops.reset(ctl);
  3289. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3290. ctl->ops.get_pending_flush(ctl, &cfg);
  3291. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3292. ctl->ops.trigger_flush(ctl);
  3293. ctl->ops.trigger_start(ctl);
  3294. }
  3295. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3296. enum sde_intf_type type, u32 controller_id)
  3297. {
  3298. int i = 0;
  3299. for (i = 0; i < catalog->intf_count; i++) {
  3300. if (catalog->intf[i].type == type
  3301. && catalog->intf[i].controller_id == controller_id) {
  3302. return catalog->intf[i].id;
  3303. }
  3304. }
  3305. return INTF_MAX;
  3306. }
  3307. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3308. enum sde_intf_type type, u32 controller_id)
  3309. {
  3310. if (controller_id < catalog->wb_count)
  3311. return catalog->wb[controller_id].id;
  3312. return WB_MAX;
  3313. }
  3314. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3315. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3316. {
  3317. u64 start_timestamp, end_timestamp;
  3318. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3319. SDE_ERROR("invalid inputs\n");
  3320. return;
  3321. }
  3322. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3323. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3324. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3325. &start_timestamp, &end_timestamp);
  3326. trace_sde_hw_fence_status(crtc->base.id, "input",
  3327. start_timestamp, end_timestamp);
  3328. }
  3329. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3330. && hw_ctl->ops.hw_fence_output_status) {
  3331. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3332. &start_timestamp, &end_timestamp);
  3333. trace_sde_hw_fence_status(crtc->base.id, "output",
  3334. start_timestamp, end_timestamp);
  3335. }
  3336. }
  3337. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3338. struct drm_crtc *crtc)
  3339. {
  3340. struct sde_hw_uidle *uidle;
  3341. struct sde_uidle_cntr cntr;
  3342. struct sde_uidle_status status;
  3343. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3344. pr_err("invalid params %d %d\n",
  3345. !sde_kms, !crtc);
  3346. return;
  3347. }
  3348. /* check if perf counters are enabled and setup */
  3349. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3350. return;
  3351. uidle = sde_kms->hw_uidle;
  3352. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3353. && uidle->ops.uidle_get_status) {
  3354. uidle->ops.uidle_get_status(uidle, &status);
  3355. trace_sde_perf_uidle_status(
  3356. crtc->base.id,
  3357. status.uidle_danger_status_0,
  3358. status.uidle_danger_status_1,
  3359. status.uidle_safe_status_0,
  3360. status.uidle_safe_status_1,
  3361. status.uidle_idle_status_0,
  3362. status.uidle_idle_status_1,
  3363. status.uidle_fal_status_0,
  3364. status.uidle_fal_status_1,
  3365. status.uidle_status,
  3366. status.uidle_en_fal10);
  3367. }
  3368. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3369. && uidle->ops.uidle_get_cntr) {
  3370. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3371. trace_sde_perf_uidle_cntr(
  3372. crtc->base.id,
  3373. cntr.fal1_gate_cntr,
  3374. cntr.fal10_gate_cntr,
  3375. cntr.fal_wait_gate_cntr,
  3376. cntr.fal1_num_transitions_cntr,
  3377. cntr.fal10_num_transitions_cntr,
  3378. cntr.min_gate_cntr,
  3379. cntr.max_gate_cntr);
  3380. }
  3381. }
  3382. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3383. struct sde_encoder_phys *phy_enc)
  3384. {
  3385. struct sde_encoder_virt *sde_enc = NULL;
  3386. unsigned long lock_flags;
  3387. ktime_t ts = 0;
  3388. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3389. return;
  3390. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3391. sde_enc = to_sde_encoder_virt(drm_enc);
  3392. /*
  3393. * calculate accurate vsync timestamp when available
  3394. * set current time otherwise
  3395. */
  3396. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3397. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3398. if (!ts)
  3399. ts = ktime_get();
  3400. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3401. phy_enc->last_vsync_timestamp = ts;
  3402. if (phy_enc->ops.is_master && phy_enc->ops.is_master(phy_enc))
  3403. atomic_inc(&sde_enc->vsync_cnt);
  3404. /* update count for debugfs */
  3405. atomic_inc(&phy_enc->vsync_cnt);
  3406. if (sde_enc->crtc_vblank_cb)
  3407. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3408. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3409. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3410. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3411. if (phy_enc->sde_kms->debugfs_hw_fence)
  3412. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3413. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&sde_enc->vsync_cnt));
  3414. SDE_ATRACE_END("encoder_vblank_callback");
  3415. }
  3416. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3417. struct sde_encoder_phys *phy_enc)
  3418. {
  3419. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3420. if (!phy_enc)
  3421. return;
  3422. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3423. atomic_inc(&phy_enc->underrun_cnt);
  3424. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3425. if (sde_enc->cur_master &&
  3426. sde_enc->cur_master->ops.get_underrun_line_count)
  3427. sde_enc->cur_master->ops.get_underrun_line_count(
  3428. sde_enc->cur_master);
  3429. trace_sde_encoder_underrun(DRMID(drm_enc),
  3430. atomic_read(&phy_enc->underrun_cnt));
  3431. if (phy_enc->sde_kms &&
  3432. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3433. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3434. SDE_DBG_CTRL("stop_ftrace");
  3435. SDE_DBG_CTRL("panic_underrun");
  3436. SDE_ATRACE_END("encoder_underrun_callback");
  3437. }
  3438. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3439. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3440. {
  3441. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3442. unsigned long lock_flags;
  3443. bool enable;
  3444. int i;
  3445. enable = vbl_cb ? true : false;
  3446. if (!drm_enc) {
  3447. SDE_ERROR("invalid encoder\n");
  3448. return;
  3449. }
  3450. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3451. SDE_EVT32(DRMID(drm_enc), enable);
  3452. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3453. sde_enc->crtc_vblank_cb = vbl_cb;
  3454. sde_enc->crtc_vblank_cb_data = vbl_data;
  3455. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3456. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3457. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3458. if (phys && phys->ops.control_vblank_irq)
  3459. phys->ops.control_vblank_irq(phys, enable);
  3460. }
  3461. sde_enc->vblank_enabled = enable;
  3462. if (!enable)
  3463. wake_up_all(&sde_enc->vsync_event_wq);
  3464. }
  3465. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3466. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3467. struct drm_crtc *crtc)
  3468. {
  3469. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3470. unsigned long lock_flags;
  3471. bool enable;
  3472. enable = frame_event_cb ? true : false;
  3473. if (!drm_enc) {
  3474. SDE_ERROR("invalid encoder\n");
  3475. return;
  3476. }
  3477. SDE_DEBUG_ENC(sde_enc, "\n");
  3478. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3479. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3480. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3481. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3482. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3483. }
  3484. static void sde_encoder_frame_done_callback(
  3485. struct drm_encoder *drm_enc,
  3486. struct sde_encoder_phys *ready_phys, u32 event)
  3487. {
  3488. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3489. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3490. unsigned int i;
  3491. bool trigger = true;
  3492. bool is_cmd_mode = false;
  3493. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3494. ktime_t ts = 0;
  3495. if (!sde_kms || !sde_enc->cur_master) {
  3496. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3497. sde_kms, sde_enc->cur_master);
  3498. return;
  3499. }
  3500. sde_enc->crtc_frame_event_cb_data.connector =
  3501. sde_enc->cur_master->connector;
  3502. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3503. is_cmd_mode = true;
  3504. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3505. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3506. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3507. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3508. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3509. /*
  3510. * get current ktime for other events and when precise timestamp is not
  3511. * available for retire-fence
  3512. */
  3513. if (!ts)
  3514. ts = ktime_get();
  3515. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3516. | SDE_ENCODER_FRAME_EVENT_ERROR
  3517. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3518. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3519. if (ready_phys->connector)
  3520. topology = sde_connector_get_topology_name(
  3521. ready_phys->connector);
  3522. /* One of the physical encoders has become idle */
  3523. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3524. if (sde_enc->phys_encs[i] == ready_phys) {
  3525. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3526. atomic_read(&sde_enc->frame_done_cnt[i]));
  3527. if (!atomic_add_unless(
  3528. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3529. SDE_EVT32(DRMID(drm_enc), event,
  3530. ready_phys->intf_idx,
  3531. SDE_EVTLOG_ERROR);
  3532. SDE_ERROR_ENC(sde_enc,
  3533. "intf idx:%d, event:%d\n",
  3534. ready_phys->intf_idx, event);
  3535. return;
  3536. }
  3537. }
  3538. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3539. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3540. trigger = false;
  3541. }
  3542. if (trigger) {
  3543. if (sde_enc->crtc_frame_event_cb)
  3544. sde_enc->crtc_frame_event_cb(
  3545. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3546. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3547. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3548. -1, 0);
  3549. }
  3550. } else if (sde_enc->crtc_frame_event_cb) {
  3551. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3552. }
  3553. }
  3554. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3555. {
  3556. struct sde_encoder_virt *sde_enc;
  3557. if (!drm_enc) {
  3558. SDE_ERROR("invalid drm encoder\n");
  3559. return -EINVAL;
  3560. }
  3561. sde_enc = to_sde_encoder_virt(drm_enc);
  3562. sde_encoder_resource_control(&sde_enc->base,
  3563. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3564. return 0;
  3565. }
  3566. /**
  3567. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3568. * phys: Pointer to physical encoder structure
  3569. *
  3570. */
  3571. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3572. struct sde_kms *sde_kms)
  3573. {
  3574. struct sde_connector *c_conn;
  3575. int line_count;
  3576. c_conn = to_sde_connector(phys->connector);
  3577. if (!c_conn) {
  3578. SDE_ERROR("invalid connector");
  3579. return;
  3580. }
  3581. line_count = sde_connector_get_property(phys->connector->state,
  3582. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3583. if (c_conn->hwfence_wb_retire_fences_enable)
  3584. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3585. sde_kms->debugfs_hw_fence);
  3586. }
  3587. /**
  3588. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3589. * drm_enc: Pointer to drm encoder structure
  3590. * phys: Pointer to physical encoder structure
  3591. * extra_flush: Additional bit mask to include in flush trigger
  3592. * config_changed: if true new config is applied, avoid increment of retire
  3593. * count if false
  3594. */
  3595. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3596. struct sde_encoder_phys *phys,
  3597. struct sde_ctl_flush_cfg *extra_flush,
  3598. bool config_changed)
  3599. {
  3600. struct sde_hw_ctl *ctl;
  3601. unsigned long lock_flags;
  3602. struct sde_encoder_virt *sde_enc;
  3603. int pend_ret_fence_cnt;
  3604. struct sde_connector *c_conn;
  3605. if (!drm_enc || !phys) {
  3606. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3607. !drm_enc, !phys);
  3608. return;
  3609. }
  3610. sde_enc = to_sde_encoder_virt(drm_enc);
  3611. c_conn = to_sde_connector(phys->connector);
  3612. if (!phys->hw_pp) {
  3613. SDE_ERROR("invalid pingpong hw\n");
  3614. return;
  3615. }
  3616. ctl = phys->hw_ctl;
  3617. if (!ctl || !phys->ops.trigger_flush) {
  3618. SDE_ERROR("missing ctl/trigger cb\n");
  3619. return;
  3620. }
  3621. if (phys->split_role == ENC_ROLE_SKIP) {
  3622. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3623. "skip flush pp%d ctl%d\n",
  3624. phys->hw_pp->idx - PINGPONG_0,
  3625. ctl->idx - CTL_0);
  3626. return;
  3627. }
  3628. /* update pending counts and trigger kickoff ctl flush atomically */
  3629. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3630. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3631. atomic_inc(&phys->pending_retire_fence_cnt);
  3632. atomic_inc(&phys->pending_ctl_start_cnt);
  3633. }
  3634. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3635. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3636. ctl->ops.update_bitmask) {
  3637. /* perform peripheral flush on every frame update for dp dsc */
  3638. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3639. phys->comp_ratio && c_conn->ops.update_pps)
  3640. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3641. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3642. }
  3643. /* update flush mask to ignore fence error frame commit */
  3644. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3645. ctl->ops.clear_flush_mask(ctl, false);
  3646. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3647. }
  3648. if ((extra_flush && extra_flush->pending_flush_mask)
  3649. && ctl->ops.update_pending_flush)
  3650. ctl->ops.update_pending_flush(ctl, extra_flush);
  3651. phys->ops.trigger_flush(phys);
  3652. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3653. if (ctl->ops.get_pending_flush) {
  3654. struct sde_ctl_flush_cfg pending_flush = {0,};
  3655. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3656. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3657. ctl->idx - CTL_0,
  3658. pending_flush.pending_flush_mask,
  3659. pend_ret_fence_cnt);
  3660. } else {
  3661. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3662. ctl->idx - CTL_0,
  3663. pend_ret_fence_cnt);
  3664. }
  3665. }
  3666. /**
  3667. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3668. * phys: Pointer to physical encoder structure
  3669. */
  3670. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3671. {
  3672. struct sde_hw_ctl *ctl;
  3673. struct sde_encoder_virt *sde_enc;
  3674. if (!phys) {
  3675. SDE_ERROR("invalid argument(s)\n");
  3676. return;
  3677. }
  3678. if (!phys->hw_pp) {
  3679. SDE_ERROR("invalid pingpong hw\n");
  3680. return;
  3681. }
  3682. if (!phys->parent) {
  3683. SDE_ERROR("invalid parent\n");
  3684. return;
  3685. }
  3686. /* avoid ctrl start for encoder in clone mode */
  3687. if (phys->in_clone_mode)
  3688. return;
  3689. ctl = phys->hw_ctl;
  3690. sde_enc = to_sde_encoder_virt(phys->parent);
  3691. if (phys->split_role == ENC_ROLE_SKIP) {
  3692. SDE_DEBUG_ENC(sde_enc,
  3693. "skip start pp%d ctl%d\n",
  3694. phys->hw_pp->idx - PINGPONG_0,
  3695. ctl->idx - CTL_0);
  3696. return;
  3697. }
  3698. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3699. phys->ops.trigger_start(phys);
  3700. }
  3701. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3702. {
  3703. struct sde_hw_ctl *ctl;
  3704. if (!phys_enc) {
  3705. SDE_ERROR("invalid encoder\n");
  3706. return;
  3707. }
  3708. ctl = phys_enc->hw_ctl;
  3709. if (ctl && ctl->ops.trigger_flush)
  3710. ctl->ops.trigger_flush(ctl);
  3711. }
  3712. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3713. {
  3714. struct sde_hw_ctl *ctl;
  3715. if (!phys_enc) {
  3716. SDE_ERROR("invalid encoder\n");
  3717. return;
  3718. }
  3719. ctl = phys_enc->hw_ctl;
  3720. if (ctl && ctl->ops.trigger_start) {
  3721. ctl->ops.trigger_start(ctl);
  3722. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3723. }
  3724. }
  3725. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3726. {
  3727. struct sde_encoder_virt *sde_enc;
  3728. struct sde_connector *sde_con;
  3729. void *sde_con_disp;
  3730. struct sde_hw_ctl *ctl;
  3731. int rc;
  3732. if (!phys_enc) {
  3733. SDE_ERROR("invalid encoder\n");
  3734. return;
  3735. }
  3736. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3737. ctl = phys_enc->hw_ctl;
  3738. if (!ctl || !ctl->ops.reset)
  3739. return;
  3740. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3741. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3742. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3743. phys_enc->connector) {
  3744. sde_con = to_sde_connector(phys_enc->connector);
  3745. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3746. if (sde_con->ops.soft_reset) {
  3747. rc = sde_con->ops.soft_reset(sde_con_disp);
  3748. if (rc) {
  3749. SDE_ERROR_ENC(sde_enc,
  3750. "connector soft reset failure\n");
  3751. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3752. }
  3753. }
  3754. }
  3755. phys_enc->enable_state = SDE_ENC_ENABLED;
  3756. }
  3757. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3758. {
  3759. struct sde_crtc *sde_crtc;
  3760. struct sde_kms *sde_kms = NULL;
  3761. if (!sde_enc || !sde_enc->crtc) {
  3762. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3763. return;
  3764. }
  3765. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3766. if (!sde_kms) {
  3767. SDE_ERROR("invalid kms\n");
  3768. return;
  3769. }
  3770. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3771. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3772. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3773. sde_kms->debugfs_hw_fence : 0);
  3774. }
  3775. /**
  3776. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3777. * Iterate through the physical encoders and perform consolidated flush
  3778. * and/or control start triggering as needed. This is done in the virtual
  3779. * encoder rather than the individual physical ones in order to handle
  3780. * use cases that require visibility into multiple physical encoders at
  3781. * a time.
  3782. * sde_enc: Pointer to virtual encoder structure
  3783. * config_changed: if true new config is applied. Avoid regdma_flush and
  3784. * incrementing the retire count if false.
  3785. */
  3786. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3787. bool config_changed)
  3788. {
  3789. struct sde_hw_ctl *ctl;
  3790. uint32_t i;
  3791. struct sde_ctl_flush_cfg pending_flush = {0,};
  3792. u32 pending_kickoff_cnt;
  3793. struct msm_drm_private *priv = NULL;
  3794. struct sde_kms *sde_kms = NULL;
  3795. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3796. bool is_regdma_blocking = false, is_vid_mode = false;
  3797. struct sde_crtc *sde_crtc;
  3798. if (!sde_enc) {
  3799. SDE_ERROR("invalid encoder\n");
  3800. return;
  3801. }
  3802. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3803. /* reset input fence status and skip flush for fence error case. */
  3804. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3805. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3806. sde_crtc->input_fence_status = 0;
  3807. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3808. sde_crtc->input_fence_status);
  3809. goto handle_elevated_ahb_vote;
  3810. }
  3811. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3812. is_vid_mode = true;
  3813. is_regdma_blocking = (is_vid_mode ||
  3814. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3815. /* don't perform flush/start operations for slave encoders */
  3816. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3817. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3818. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3819. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3820. continue;
  3821. ctl = phys->hw_ctl;
  3822. if (!ctl)
  3823. continue;
  3824. if (phys->connector)
  3825. topology = sde_connector_get_topology_name(
  3826. phys->connector);
  3827. if (!phys->ops.needs_single_flush ||
  3828. !phys->ops.needs_single_flush(phys)) {
  3829. if (config_changed && ctl->ops.reg_dma_flush)
  3830. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3831. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3832. config_changed);
  3833. } else if (ctl->ops.get_pending_flush) {
  3834. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3835. }
  3836. }
  3837. /* for split flush, combine pending flush masks and send to master */
  3838. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3839. ctl = sde_enc->cur_master->hw_ctl;
  3840. if (config_changed && ctl->ops.reg_dma_flush)
  3841. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3842. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3843. &pending_flush,
  3844. config_changed);
  3845. }
  3846. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3847. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3848. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3849. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3850. continue;
  3851. if (!phys->ops.needs_single_flush ||
  3852. !phys->ops.needs_single_flush(phys)) {
  3853. pending_kickoff_cnt =
  3854. sde_encoder_phys_inc_pending(phys);
  3855. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3856. } else {
  3857. pending_kickoff_cnt =
  3858. sde_encoder_phys_inc_pending(phys);
  3859. SDE_EVT32(pending_kickoff_cnt,
  3860. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3861. }
  3862. }
  3863. if (atomic_read(&sde_enc->misr_enable))
  3864. sde_encoder_misr_configure(&sde_enc->base, true,
  3865. sde_enc->misr_frame_count);
  3866. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3867. if (crtc_misr_info.misr_enable && sde_crtc &&
  3868. sde_crtc->misr_reconfigure) {
  3869. sde_crtc_misr_setup(sde_enc->crtc, true,
  3870. crtc_misr_info.misr_frame_count);
  3871. sde_crtc->misr_reconfigure = false;
  3872. }
  3873. _sde_encoder_trigger_start(sde_enc->cur_master);
  3874. handle_elevated_ahb_vote:
  3875. if (sde_enc->elevated_ahb_vote) {
  3876. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3877. priv = sde_enc->base.dev->dev_private;
  3878. if (sde_kms != NULL) {
  3879. sde_power_scale_reg_bus(&priv->phandle,
  3880. VOTE_INDEX_LOW,
  3881. false);
  3882. }
  3883. sde_enc->elevated_ahb_vote = false;
  3884. }
  3885. }
  3886. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3887. struct drm_encoder *drm_enc,
  3888. unsigned long *affected_displays,
  3889. int num_active_phys)
  3890. {
  3891. struct sde_encoder_virt *sde_enc;
  3892. struct sde_encoder_phys *master;
  3893. enum sde_rm_topology_name topology;
  3894. bool is_right_only;
  3895. if (!drm_enc || !affected_displays)
  3896. return;
  3897. sde_enc = to_sde_encoder_virt(drm_enc);
  3898. master = sde_enc->cur_master;
  3899. if (!master || !master->connector)
  3900. return;
  3901. topology = sde_connector_get_topology_name(master->connector);
  3902. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3903. return;
  3904. /*
  3905. * For pingpong split, the slave pingpong won't generate IRQs. For
  3906. * right-only updates, we can't swap pingpongs, or simply swap the
  3907. * master/slave assignment, we actually have to swap the interfaces
  3908. * so that the master physical encoder will use a pingpong/interface
  3909. * that generates irqs on which to wait.
  3910. */
  3911. is_right_only = !test_bit(0, affected_displays) &&
  3912. test_bit(1, affected_displays);
  3913. if (is_right_only && !sde_enc->intfs_swapped) {
  3914. /* right-only update swap interfaces */
  3915. swap(sde_enc->phys_encs[0]->intf_idx,
  3916. sde_enc->phys_encs[1]->intf_idx);
  3917. sde_enc->intfs_swapped = true;
  3918. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3919. /* left-only or full update, swap back */
  3920. swap(sde_enc->phys_encs[0]->intf_idx,
  3921. sde_enc->phys_encs[1]->intf_idx);
  3922. sde_enc->intfs_swapped = false;
  3923. }
  3924. SDE_DEBUG_ENC(sde_enc,
  3925. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3926. is_right_only, sde_enc->intfs_swapped,
  3927. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3928. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3929. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3930. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3931. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3932. *affected_displays);
  3933. /* ppsplit always uses master since ppslave invalid for irqs*/
  3934. if (num_active_phys == 1)
  3935. *affected_displays = BIT(0);
  3936. }
  3937. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3938. struct sde_encoder_kickoff_params *params)
  3939. {
  3940. struct sde_encoder_virt *sde_enc;
  3941. struct sde_encoder_phys *phys;
  3942. int i, num_active_phys;
  3943. bool master_assigned = false;
  3944. if (!drm_enc || !params)
  3945. return;
  3946. sde_enc = to_sde_encoder_virt(drm_enc);
  3947. if (sde_enc->num_phys_encs <= 1)
  3948. return;
  3949. /* count bits set */
  3950. num_active_phys = hweight_long(params->affected_displays);
  3951. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3952. params->affected_displays, num_active_phys);
  3953. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3954. num_active_phys);
  3955. /* for left/right only update, ppsplit master switches interface */
  3956. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3957. &params->affected_displays, num_active_phys);
  3958. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3959. enum sde_enc_split_role prv_role, new_role;
  3960. bool active = false;
  3961. phys = sde_enc->phys_encs[i];
  3962. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3963. continue;
  3964. active = test_bit(i, &params->affected_displays);
  3965. prv_role = phys->split_role;
  3966. if (active && num_active_phys == 1)
  3967. new_role = ENC_ROLE_SOLO;
  3968. else if (active && !master_assigned)
  3969. new_role = ENC_ROLE_MASTER;
  3970. else if (active)
  3971. new_role = ENC_ROLE_SLAVE;
  3972. else
  3973. new_role = ENC_ROLE_SKIP;
  3974. phys->ops.update_split_role(phys, new_role);
  3975. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3976. sde_enc->cur_master = phys;
  3977. master_assigned = true;
  3978. }
  3979. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3980. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3981. phys->split_role, active);
  3982. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3983. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3984. phys->split_role, active, num_active_phys);
  3985. }
  3986. }
  3987. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3988. {
  3989. struct sde_encoder_virt *sde_enc;
  3990. struct msm_display_info *disp_info;
  3991. if (!drm_enc) {
  3992. SDE_ERROR("invalid encoder\n");
  3993. return false;
  3994. }
  3995. sde_enc = to_sde_encoder_virt(drm_enc);
  3996. disp_info = &sde_enc->disp_info;
  3997. return (disp_info->curr_panel_mode == mode);
  3998. }
  3999. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  4000. {
  4001. struct sde_encoder_virt *sde_enc;
  4002. struct sde_encoder_phys *phys;
  4003. unsigned int i;
  4004. struct sde_hw_ctl *ctl;
  4005. if (!drm_enc) {
  4006. SDE_ERROR("invalid encoder\n");
  4007. return;
  4008. }
  4009. sde_enc = to_sde_encoder_virt(drm_enc);
  4010. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4011. phys = sde_enc->phys_encs[i];
  4012. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  4013. sde_encoder_check_curr_mode(drm_enc,
  4014. MSM_DISPLAY_CMD_MODE)) {
  4015. ctl = phys->hw_ctl;
  4016. if (ctl->ops.trigger_pending)
  4017. /* update only for command mode primary ctl */
  4018. ctl->ops.trigger_pending(ctl);
  4019. }
  4020. }
  4021. sde_enc->idle_pc_restore = false;
  4022. }
  4023. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  4024. {
  4025. struct sde_encoder_virt *sde_enc = container_of(work,
  4026. struct sde_encoder_virt, esd_trigger_work);
  4027. if (!sde_enc) {
  4028. SDE_ERROR("invalid sde encoder\n");
  4029. return;
  4030. }
  4031. sde_encoder_resource_control(&sde_enc->base,
  4032. SDE_ENC_RC_EVENT_KICKOFF);
  4033. }
  4034. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  4035. {
  4036. struct sde_encoder_virt *sde_enc = container_of(work,
  4037. struct sde_encoder_virt, input_event_work);
  4038. if (!sde_enc || !sde_enc->input_handler) {
  4039. SDE_ERROR("invalid args sde encoder\n");
  4040. return;
  4041. }
  4042. if (!sde_enc->input_handler->private) {
  4043. SDE_DEBUG_ENC(sde_enc, "input handler is unregistered\n");
  4044. return;
  4045. }
  4046. sde_encoder_resource_control(&sde_enc->base,
  4047. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4048. }
  4049. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  4050. {
  4051. struct sde_encoder_virt *sde_enc = container_of(work,
  4052. struct sde_encoder_virt, early_wakeup_work);
  4053. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  4054. if (!sde_kms)
  4055. return;
  4056. sde_vm_lock(sde_kms);
  4057. if (!sde_vm_owns_hw(sde_kms)) {
  4058. sde_vm_unlock(sde_kms);
  4059. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4060. DRMID(&sde_enc->base));
  4061. return;
  4062. }
  4063. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4064. sde_encoder_resource_control(&sde_enc->base,
  4065. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4066. SDE_ATRACE_END("encoder_early_wakeup");
  4067. sde_vm_unlock(sde_kms);
  4068. }
  4069. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4070. {
  4071. struct sde_encoder_virt *sde_enc = NULL;
  4072. struct msm_drm_thread *disp_thread = NULL;
  4073. struct msm_drm_private *priv = NULL;
  4074. priv = drm_enc->dev->dev_private;
  4075. sde_enc = to_sde_encoder_virt(drm_enc);
  4076. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4077. SDE_DEBUG_ENC(sde_enc,
  4078. "should only early wake up command mode display\n");
  4079. return;
  4080. }
  4081. if (!sde_enc->crtc || (sde_enc->crtc->index
  4082. >= ARRAY_SIZE(priv->event_thread))) {
  4083. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4084. sde_enc->crtc == NULL,
  4085. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4086. return;
  4087. }
  4088. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4089. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4090. kthread_queue_work(&disp_thread->worker,
  4091. &sde_enc->early_wakeup_work);
  4092. SDE_ATRACE_END("queue_early_wakeup_work");
  4093. }
  4094. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4095. {
  4096. struct drm_encoder *drm_enc;
  4097. struct sde_encoder_virt *sde_enc;
  4098. struct sde_encoder_phys *cur_master;
  4099. struct sde_crtc *sde_crtc;
  4100. struct sde_crtc_state *sde_crtc_state;
  4101. bool encoder_detected = false;
  4102. bool handle_fence_error;
  4103. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4104. if (!sde_kms || !sde_kms->dev) {
  4105. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4106. return;
  4107. }
  4108. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4109. sde_enc = to_sde_encoder_virt(drm_enc);
  4110. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4111. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4112. encoder_detected = true;
  4113. cur_master = sde_enc->phys_encs[0];
  4114. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4115. break;
  4116. }
  4117. }
  4118. if (!encoder_detected) {
  4119. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4120. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4121. return;
  4122. }
  4123. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4124. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4125. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4126. return;
  4127. }
  4128. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4129. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4130. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4131. if (!handle_fence_error) {
  4132. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4133. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4134. return;
  4135. }
  4136. cur_master->sde_hw_fence_handle = handle;
  4137. if (error) {
  4138. sde_crtc->handle_fence_error_bw_update = true;
  4139. cur_master->sde_hw_fence_error_status = true;
  4140. cur_master->sde_hw_fence_error_value = error;
  4141. }
  4142. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4143. wake_up_all(&cur_master->pending_kickoff_wq);
  4144. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4145. }
  4146. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4147. {
  4148. static const uint64_t timeout_us = 50000;
  4149. static const uint64_t sleep_us = 20;
  4150. struct sde_encoder_virt *sde_enc;
  4151. ktime_t cur_ktime, exp_ktime;
  4152. uint32_t line_count, tmp, i;
  4153. if (!drm_enc) {
  4154. SDE_ERROR("invalid encoder\n");
  4155. return -EINVAL;
  4156. }
  4157. sde_enc = to_sde_encoder_virt(drm_enc);
  4158. if (!sde_enc->cur_master ||
  4159. !sde_enc->cur_master->ops.get_line_count) {
  4160. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4161. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4162. return -EINVAL;
  4163. }
  4164. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4165. line_count = sde_enc->cur_master->ops.get_line_count(
  4166. sde_enc->cur_master);
  4167. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4168. tmp = line_count;
  4169. line_count = sde_enc->cur_master->ops.get_line_count(
  4170. sde_enc->cur_master);
  4171. if (line_count < tmp) {
  4172. SDE_EVT32(DRMID(drm_enc), line_count);
  4173. return 0;
  4174. }
  4175. cur_ktime = ktime_get();
  4176. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4177. break;
  4178. usleep_range(sleep_us / 2, sleep_us);
  4179. }
  4180. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4181. return -ETIMEDOUT;
  4182. }
  4183. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4184. {
  4185. struct drm_encoder *drm_enc;
  4186. struct sde_rm_hw_iter rm_iter;
  4187. bool lm_valid = false;
  4188. bool intf_valid = false;
  4189. if (!phys_enc || !phys_enc->parent) {
  4190. SDE_ERROR("invalid encoder\n");
  4191. return -EINVAL;
  4192. }
  4193. drm_enc = phys_enc->parent;
  4194. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4195. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4196. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4197. phys_enc->has_intf_te)) {
  4198. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4199. SDE_HW_BLK_INTF);
  4200. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4201. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4202. if (!hw_intf)
  4203. continue;
  4204. if (phys_enc->hw_ctl->ops.update_bitmask)
  4205. phys_enc->hw_ctl->ops.update_bitmask(
  4206. phys_enc->hw_ctl,
  4207. SDE_HW_FLUSH_INTF,
  4208. hw_intf->idx, 1);
  4209. intf_valid = true;
  4210. }
  4211. if (!intf_valid) {
  4212. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4213. "intf not found to flush\n");
  4214. return -EFAULT;
  4215. }
  4216. } else {
  4217. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4218. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4219. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4220. if (!hw_lm)
  4221. continue;
  4222. /* update LM flush for HW without INTF TE */
  4223. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4224. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4225. phys_enc->hw_ctl,
  4226. hw_lm->idx, 1);
  4227. lm_valid = true;
  4228. }
  4229. if (!lm_valid) {
  4230. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4231. "lm not found to flush\n");
  4232. return -EFAULT;
  4233. }
  4234. }
  4235. return 0;
  4236. }
  4237. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4238. struct sde_encoder_virt *sde_enc)
  4239. {
  4240. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4241. struct sde_hw_mdp *mdptop = NULL;
  4242. sde_enc->dynamic_hdr_updated = false;
  4243. if (sde_enc->cur_master) {
  4244. mdptop = sde_enc->cur_master->hw_mdptop;
  4245. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4246. sde_enc->cur_master->connector);
  4247. }
  4248. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4249. return;
  4250. if (mdptop->ops.set_hdr_plus_metadata) {
  4251. sde_enc->dynamic_hdr_updated = true;
  4252. mdptop->ops.set_hdr_plus_metadata(
  4253. mdptop, dhdr_meta->dynamic_hdr_payload,
  4254. dhdr_meta->dynamic_hdr_payload_size,
  4255. sde_enc->cur_master->intf_idx == INTF_0 ?
  4256. 0 : 1);
  4257. }
  4258. }
  4259. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4260. {
  4261. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4262. struct sde_encoder_phys *phys;
  4263. int i;
  4264. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4265. phys = sde_enc->phys_encs[i];
  4266. if (phys && phys->ops.hw_reset)
  4267. phys->ops.hw_reset(phys);
  4268. }
  4269. }
  4270. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4271. struct sde_encoder_kickoff_params *params,
  4272. struct sde_encoder_virt *sde_enc,
  4273. struct sde_kms *sde_kms,
  4274. bool needs_hw_reset, bool is_cmd_mode)
  4275. {
  4276. int rc, ret = 0;
  4277. /* if any phys needs reset, reset all phys, in-order */
  4278. if (needs_hw_reset)
  4279. sde_encoder_needs_hw_reset(drm_enc);
  4280. _sde_encoder_update_master(drm_enc, params);
  4281. _sde_encoder_update_roi(drm_enc);
  4282. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4283. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4284. if (rc) {
  4285. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4286. sde_enc->cur_master->connector->base.id, rc);
  4287. ret = rc;
  4288. }
  4289. }
  4290. if (sde_enc->cur_master &&
  4291. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4292. !sde_enc->cur_master->cont_splash_enabled)) {
  4293. rc = sde_encoder_dce_setup(sde_enc, params);
  4294. if (rc) {
  4295. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4296. ret = rc;
  4297. }
  4298. }
  4299. sde_encoder_dce_flush(sde_enc);
  4300. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4301. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4302. sde_enc->cur_master, sde_kms->qdss_enabled);
  4303. return ret;
  4304. }
  4305. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4306. {
  4307. ktime_t current_ts, ept_ts;
  4308. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4309. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4310. bool is_cmd_mode;
  4311. char atrace_buf[64];
  4312. struct drm_connector *drm_conn;
  4313. struct msm_mode_info *info = &sde_enc->mode_info;
  4314. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4315. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4316. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4317. return;
  4318. drm_conn = sde_enc->cur_master->connector;
  4319. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4320. if (!ept)
  4321. return;
  4322. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4323. if (qsync_mode)
  4324. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4325. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4326. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4327. fps = sde_encoder_get_fps(&sde_enc->base);
  4328. min_fps = min(min_fps, fps);
  4329. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4330. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4331. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4332. && is_cmd_mode && qsync_mode) {
  4333. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4334. DRMID(&sde_enc->base), ept);
  4335. return;
  4336. }
  4337. avr_step_fps = info->avr_step_fps;
  4338. current_ts = ktime_get_ns();
  4339. /* ept is in ns and avr_step is mulitple of refresh rate */
  4340. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4341. : ept - EPT_BACKOFF_THRESHOLD;
  4342. /* ept time already elapsed */
  4343. if (ept_ts <= current_ts) {
  4344. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4345. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4346. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4347. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4348. return;
  4349. }
  4350. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4351. /* ept time is within last & next vsync expected with current fps */
  4352. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4353. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4354. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4355. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4356. return;
  4357. }
  4358. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4359. /* validate timeout is not beyond the min fps */
  4360. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4361. pr_err_ratelimited(
  4362. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4363. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4364. min_fps, fps, qsync_mode, avr_step_fps);
  4365. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4366. min_fps, fps, ktime_to_us(current_ts),
  4367. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4368. return;
  4369. }
  4370. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4371. SDE_ATRACE_BEGIN(atrace_buf);
  4372. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4373. SDE_ATRACE_END(atrace_buf);
  4374. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4375. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4376. }
  4377. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4378. struct sde_encoder_kickoff_params *params)
  4379. {
  4380. struct sde_encoder_virt *sde_enc;
  4381. struct sde_encoder_phys *phys, *cur_master;
  4382. struct sde_kms *sde_kms = NULL;
  4383. struct sde_crtc *sde_crtc;
  4384. bool needs_hw_reset = false, is_cmd_mode;
  4385. int i, rc, ret = 0;
  4386. struct msm_display_info *disp_info;
  4387. if (!drm_enc || !params || !drm_enc->dev ||
  4388. !drm_enc->dev->dev_private) {
  4389. SDE_ERROR("invalid args\n");
  4390. return -EINVAL;
  4391. }
  4392. sde_enc = to_sde_encoder_virt(drm_enc);
  4393. sde_kms = sde_encoder_get_kms(drm_enc);
  4394. if (!sde_kms)
  4395. return -EINVAL;
  4396. disp_info = &sde_enc->disp_info;
  4397. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4398. SDE_DEBUG_ENC(sde_enc, "\n");
  4399. SDE_EVT32(DRMID(drm_enc));
  4400. cur_master = sde_enc->cur_master;
  4401. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4402. if (cur_master && cur_master->connector)
  4403. sde_enc->frame_trigger_mode =
  4404. sde_connector_get_property(cur_master->connector->state,
  4405. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4406. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4407. /* prepare for next kickoff, may include waiting on previous kickoff */
  4408. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4409. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4410. phys = sde_enc->phys_encs[i];
  4411. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4412. params->recovery_events_enabled =
  4413. sde_enc->recovery_events_enabled;
  4414. if (phys) {
  4415. if (phys->ops.prepare_for_kickoff) {
  4416. rc = phys->ops.prepare_for_kickoff(
  4417. phys, params);
  4418. if (rc)
  4419. ret = rc;
  4420. }
  4421. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4422. needs_hw_reset = true;
  4423. _sde_encoder_setup_dither(phys);
  4424. if (sde_enc->cur_master &&
  4425. sde_connector_is_qsync_updated(
  4426. sde_enc->cur_master->connector))
  4427. _helper_flush_qsync(phys);
  4428. }
  4429. }
  4430. if (is_cmd_mode && sde_enc->cur_master &&
  4431. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4432. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4433. _sde_encoder_update_rsc_client(drm_enc, true);
  4434. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4435. if (rc) {
  4436. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4437. ret = rc;
  4438. goto end;
  4439. }
  4440. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4441. needs_hw_reset, is_cmd_mode);
  4442. end:
  4443. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4444. return ret;
  4445. }
  4446. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4447. {
  4448. struct sde_encoder_virt *sde_enc;
  4449. struct sde_encoder_phys *phys;
  4450. struct sde_kms *sde_kms;
  4451. unsigned int i;
  4452. if (!drm_enc) {
  4453. SDE_ERROR("invalid encoder\n");
  4454. return;
  4455. }
  4456. SDE_ATRACE_BEGIN("encoder_kickoff");
  4457. sde_enc = to_sde_encoder_virt(drm_enc);
  4458. SDE_DEBUG_ENC(sde_enc, "\n");
  4459. if (sde_enc->delay_kickoff) {
  4460. u32 loop_count = 20;
  4461. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4462. for (i = 0; i < loop_count; i++) {
  4463. usleep_range(sleep, sleep * 2);
  4464. if (!sde_enc->delay_kickoff)
  4465. break;
  4466. }
  4467. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4468. }
  4469. /* update txq for any output retire hw-fence (wb-path) */
  4470. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4471. if (!sde_kms) {
  4472. SDE_ERROR("invalid sde_kms\n");
  4473. return;
  4474. }
  4475. if (sde_enc->cur_master)
  4476. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4477. /* delay frame kickoff based on expected present time */
  4478. _sde_encoder_delay_kickoff_processing(sde_enc);
  4479. /* All phys encs are ready to go, trigger the kickoff */
  4480. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4481. /* allow phys encs to handle any post-kickoff business */
  4482. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4483. phys = sde_enc->phys_encs[i];
  4484. if (phys && phys->ops.handle_post_kickoff)
  4485. phys->ops.handle_post_kickoff(phys);
  4486. }
  4487. if (sde_enc->autorefresh_solver_disable &&
  4488. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4489. _sde_encoder_update_rsc_client(drm_enc, true);
  4490. SDE_ATRACE_END("encoder_kickoff");
  4491. }
  4492. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4493. struct sde_hw_pp_vsync_info *info)
  4494. {
  4495. struct sde_encoder_virt *sde_enc;
  4496. struct sde_encoder_phys *phys;
  4497. int i, ret;
  4498. if (!drm_enc || !info)
  4499. return;
  4500. sde_enc = to_sde_encoder_virt(drm_enc);
  4501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4502. phys = sde_enc->phys_encs[i];
  4503. if (phys && phys->hw_intf && phys->hw_pp
  4504. && phys->hw_intf->ops.get_vsync_info) {
  4505. ret = phys->hw_intf->ops.get_vsync_info(
  4506. phys->hw_intf, &info[i]);
  4507. if (!ret) {
  4508. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4509. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4510. }
  4511. }
  4512. }
  4513. }
  4514. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4515. u32 *transfer_time_us)
  4516. {
  4517. struct sde_encoder_virt *sde_enc;
  4518. struct msm_mode_info *info;
  4519. if (!drm_enc || !transfer_time_us) {
  4520. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4521. !transfer_time_us);
  4522. return;
  4523. }
  4524. sde_enc = to_sde_encoder_virt(drm_enc);
  4525. info = &sde_enc->mode_info;
  4526. *transfer_time_us = info->mdp_transfer_time_us;
  4527. }
  4528. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4529. {
  4530. struct drm_encoder *src_enc = drm_enc;
  4531. struct sde_encoder_virt *sde_enc;
  4532. struct sde_kms *sde_kms;
  4533. u32 fps;
  4534. if (!drm_enc) {
  4535. SDE_ERROR("invalid encoder\n");
  4536. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4537. }
  4538. sde_kms = sde_encoder_get_kms(drm_enc);
  4539. if (!sde_kms)
  4540. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4541. if (sde_encoder_in_clone_mode(drm_enc))
  4542. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4543. if (!src_enc)
  4544. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4545. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4546. return MAX_KICKOFF_TIMEOUT_MS;
  4547. sde_enc = to_sde_encoder_virt(src_enc);
  4548. fps = sde_enc->mode_info.frame_rate;
  4549. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4550. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4551. else
  4552. return (SEC_TO_MILLI_SEC / fps) * 2;
  4553. }
  4554. void sde_encoder_reset_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4555. {
  4556. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4557. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  4558. return;
  4559. for (int i = 0; i < sde_enc->num_phys_encs; i++) {
  4560. if (sde_enc->phys_encs[i])
  4561. sde_enc->phys_encs[i]->kickoff_timeout_ms =
  4562. sde_encoder_helper_get_kickoff_timeout_ms(drm_enc);
  4563. }
  4564. }
  4565. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4566. {
  4567. struct sde_encoder_virt *sde_enc;
  4568. struct sde_encoder_phys *master;
  4569. bool is_vid_mode;
  4570. if (!drm_enc)
  4571. return -EINVAL;
  4572. sde_enc = to_sde_encoder_virt(drm_enc);
  4573. master = sde_enc->cur_master;
  4574. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4575. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4576. return -ENODATA;
  4577. if (!master->hw_intf->ops.get_avr_status)
  4578. return -EOPNOTSUPP;
  4579. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4580. }
  4581. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4582. struct drm_framebuffer *fb)
  4583. {
  4584. struct drm_encoder *drm_enc;
  4585. struct sde_hw_mixer_cfg mixer;
  4586. struct sde_rm_hw_iter lm_iter;
  4587. bool lm_valid = false;
  4588. if (!phys_enc || !phys_enc->parent) {
  4589. SDE_ERROR("invalid encoder\n");
  4590. return -EINVAL;
  4591. }
  4592. drm_enc = phys_enc->parent;
  4593. memset(&mixer, 0, sizeof(mixer));
  4594. /* reset associated CTL/LMs */
  4595. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4596. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4597. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4598. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4599. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4600. if (!hw_lm)
  4601. continue;
  4602. /* need to flush LM to remove it */
  4603. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4604. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4605. phys_enc->hw_ctl,
  4606. hw_lm->idx, 1);
  4607. if (fb) {
  4608. /* assume a single LM if targeting a frame buffer */
  4609. if (lm_valid)
  4610. continue;
  4611. mixer.out_height = fb->height;
  4612. mixer.out_width = fb->width;
  4613. if (hw_lm->ops.setup_mixer_out)
  4614. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4615. }
  4616. lm_valid = true;
  4617. /* only enable border color on LM */
  4618. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4619. phys_enc->hw_ctl->ops.setup_blendstage(
  4620. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4621. }
  4622. if (!lm_valid) {
  4623. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4624. return -EFAULT;
  4625. }
  4626. return 0;
  4627. }
  4628. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4629. struct sde_hw_ctl *ctl)
  4630. {
  4631. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4632. return;
  4633. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4634. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4635. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4636. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4637. }
  4638. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4639. {
  4640. struct sde_encoder_virt *sde_enc;
  4641. struct sde_encoder_phys *phys;
  4642. int i, rc = 0, ret = 0;
  4643. struct sde_hw_ctl *ctl;
  4644. if (!drm_enc) {
  4645. SDE_ERROR("invalid encoder\n");
  4646. return -EINVAL;
  4647. }
  4648. sde_enc = to_sde_encoder_virt(drm_enc);
  4649. /* update the qsync parameters for the current frame */
  4650. if (sde_enc->cur_master)
  4651. sde_connector_set_qsync_params(
  4652. sde_enc->cur_master->connector);
  4653. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4654. phys = sde_enc->phys_encs[i];
  4655. if (phys && phys->ops.prepare_commit)
  4656. phys->ops.prepare_commit(phys);
  4657. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4658. ret = -ETIMEDOUT;
  4659. if (phys && phys->hw_ctl) {
  4660. ctl = phys->hw_ctl;
  4661. /*
  4662. * avoid clearing the pending flush during the first
  4663. * frame update after idle power collpase as the
  4664. * restore path would have updated the pending flush
  4665. */
  4666. if (!sde_enc->idle_pc_restore &&
  4667. ctl->ops.clear_pending_flush)
  4668. ctl->ops.clear_pending_flush(ctl);
  4669. }
  4670. }
  4671. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4672. rc = sde_connector_prepare_commit(
  4673. sde_enc->cur_master->connector);
  4674. if (rc)
  4675. SDE_ERROR_ENC(sde_enc,
  4676. "prepare commit failed conn %d rc %d\n",
  4677. sde_enc->cur_master->connector->base.id,
  4678. rc);
  4679. }
  4680. return ret;
  4681. }
  4682. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4683. bool enable, u32 frame_count)
  4684. {
  4685. if (!phys_enc)
  4686. return;
  4687. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4688. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4689. enable, frame_count);
  4690. }
  4691. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4692. bool nonblock, u32 *misr_value)
  4693. {
  4694. if (!phys_enc)
  4695. return -EINVAL;
  4696. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4697. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4698. nonblock, misr_value) : -ENOTSUPP;
  4699. }
  4700. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4701. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4702. {
  4703. struct sde_encoder_virt *sde_enc;
  4704. int i;
  4705. if (!s || !s->private)
  4706. return -EINVAL;
  4707. sde_enc = s->private;
  4708. mutex_lock(&sde_enc->enc_lock);
  4709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4711. if (!phys)
  4712. continue;
  4713. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4714. phys->intf_idx - INTF_0,
  4715. atomic_read(&phys->vsync_cnt),
  4716. atomic_read(&phys->underrun_cnt));
  4717. switch (phys->intf_mode) {
  4718. case INTF_MODE_VIDEO:
  4719. seq_puts(s, "mode: video\n");
  4720. break;
  4721. case INTF_MODE_CMD:
  4722. seq_puts(s, "mode: command\n");
  4723. break;
  4724. case INTF_MODE_WB_BLOCK:
  4725. seq_puts(s, "mode: wb block\n");
  4726. break;
  4727. case INTF_MODE_WB_LINE:
  4728. seq_puts(s, "mode: wb line\n");
  4729. break;
  4730. default:
  4731. seq_puts(s, "mode: ???\n");
  4732. break;
  4733. }
  4734. }
  4735. mutex_unlock(&sde_enc->enc_lock);
  4736. return 0;
  4737. }
  4738. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4739. struct file *file)
  4740. {
  4741. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4742. }
  4743. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4744. const char __user *user_buf, size_t count, loff_t *ppos)
  4745. {
  4746. struct sde_encoder_virt *sde_enc;
  4747. char buf[MISR_BUFF_SIZE + 1];
  4748. size_t buff_copy;
  4749. u32 frame_count, enable;
  4750. struct sde_kms *sde_kms = NULL;
  4751. struct drm_encoder *drm_enc;
  4752. if (!file || !file->private_data)
  4753. return -EINVAL;
  4754. sde_enc = file->private_data;
  4755. if (!sde_enc)
  4756. return -EINVAL;
  4757. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4758. if (!sde_kms)
  4759. return -EINVAL;
  4760. drm_enc = &sde_enc->base;
  4761. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4762. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4763. return -ENOTSUPP;
  4764. }
  4765. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4766. if (copy_from_user(buf, user_buf, buff_copy))
  4767. return -EINVAL;
  4768. buf[buff_copy] = 0; /* end of string */
  4769. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4770. return -EINVAL;
  4771. atomic_set(&sde_enc->misr_enable, enable);
  4772. sde_enc->misr_reconfigure = true;
  4773. sde_enc->misr_frame_count = frame_count;
  4774. return count;
  4775. }
  4776. static ssize_t _sde_encoder_misr_read(struct file *file,
  4777. char __user *user_buff, size_t count, loff_t *ppos)
  4778. {
  4779. struct sde_encoder_virt *sde_enc;
  4780. struct sde_kms *sde_kms = NULL;
  4781. struct drm_encoder *drm_enc;
  4782. int i = 0, len = 0;
  4783. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4784. int rc;
  4785. if (*ppos)
  4786. return 0;
  4787. if (!file || !file->private_data)
  4788. return -EINVAL;
  4789. sde_enc = file->private_data;
  4790. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4791. if (!sde_kms)
  4792. return -EINVAL;
  4793. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4794. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4795. return -ENOTSUPP;
  4796. }
  4797. drm_enc = &sde_enc->base;
  4798. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4799. if (rc < 0) {
  4800. SDE_ERROR("failed to enable power resource %d\n", rc);
  4801. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4802. return rc;
  4803. }
  4804. sde_vm_lock(sde_kms);
  4805. if (!sde_vm_owns_hw(sde_kms)) {
  4806. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4807. rc = -EOPNOTSUPP;
  4808. goto end;
  4809. }
  4810. if (!atomic_read(&sde_enc->misr_enable)) {
  4811. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4812. "disabled\n");
  4813. goto buff_check;
  4814. }
  4815. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4816. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4817. u32 misr_value = 0;
  4818. if (!phys || !phys->ops.collect_misr) {
  4819. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4820. "invalid\n");
  4821. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4822. continue;
  4823. }
  4824. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4825. if (rc) {
  4826. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4827. "invalid\n");
  4828. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4829. rc);
  4830. continue;
  4831. } else {
  4832. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4833. "Intf idx:%d\n",
  4834. phys->intf_idx - INTF_0);
  4835. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4836. "0x%x\n", misr_value);
  4837. }
  4838. }
  4839. buff_check:
  4840. if (count <= len) {
  4841. len = 0;
  4842. goto end;
  4843. }
  4844. if (copy_to_user(user_buff, buf, len)) {
  4845. len = -EFAULT;
  4846. goto end;
  4847. }
  4848. *ppos += len; /* increase offset */
  4849. end:
  4850. sde_vm_unlock(sde_kms);
  4851. pm_runtime_put_sync(drm_enc->dev->dev);
  4852. return len;
  4853. }
  4854. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4855. {
  4856. struct sde_encoder_virt *sde_enc;
  4857. struct sde_kms *sde_kms;
  4858. int i;
  4859. static const struct file_operations debugfs_status_fops = {
  4860. .open = _sde_encoder_debugfs_status_open,
  4861. .read = seq_read,
  4862. .llseek = seq_lseek,
  4863. .release = single_release,
  4864. };
  4865. static const struct file_operations debugfs_misr_fops = {
  4866. .open = simple_open,
  4867. .read = _sde_encoder_misr_read,
  4868. .write = _sde_encoder_misr_setup,
  4869. };
  4870. char name[SDE_NAME_SIZE];
  4871. if (!drm_enc) {
  4872. SDE_ERROR("invalid encoder\n");
  4873. return -EINVAL;
  4874. }
  4875. sde_enc = to_sde_encoder_virt(drm_enc);
  4876. sde_kms = sde_encoder_get_kms(drm_enc);
  4877. if (!sde_kms) {
  4878. SDE_ERROR("invalid sde_kms\n");
  4879. return -EINVAL;
  4880. }
  4881. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4882. /* create overall sub-directory for the encoder */
  4883. sde_enc->debugfs_root = debugfs_create_dir(name,
  4884. drm_enc->dev->primary->debugfs_root);
  4885. if (!sde_enc->debugfs_root)
  4886. return -ENOMEM;
  4887. /* don't error check these */
  4888. debugfs_create_file("status", 0400,
  4889. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4890. debugfs_create_file("misr_data", 0600,
  4891. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4892. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4893. &sde_enc->idle_pc_enabled);
  4894. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4895. &sde_enc->frame_trigger_mode);
  4896. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4897. (u32 *)&sde_enc->dynamic_irqs_config);
  4898. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4899. if (sde_enc->phys_encs[i] &&
  4900. sde_enc->phys_encs[i]->ops.late_register)
  4901. sde_enc->phys_encs[i]->ops.late_register(
  4902. sde_enc->phys_encs[i],
  4903. sde_enc->debugfs_root);
  4904. return 0;
  4905. }
  4906. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4907. {
  4908. struct sde_encoder_virt *sde_enc;
  4909. if (!drm_enc)
  4910. return;
  4911. sde_enc = to_sde_encoder_virt(drm_enc);
  4912. debugfs_remove_recursive(sde_enc->debugfs_root);
  4913. }
  4914. #else
  4915. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4916. {
  4917. return 0;
  4918. }
  4919. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4920. {
  4921. }
  4922. #endif /* CONFIG_DEBUG_FS */
  4923. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4924. {
  4925. return _sde_encoder_init_debugfs(encoder);
  4926. }
  4927. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4928. {
  4929. _sde_encoder_destroy_debugfs(encoder);
  4930. }
  4931. static int sde_encoder_virt_add_phys_encs(
  4932. struct msm_display_info *disp_info,
  4933. struct sde_encoder_virt *sde_enc,
  4934. struct sde_enc_phys_init_params *params)
  4935. {
  4936. struct sde_encoder_phys *enc = NULL;
  4937. u32 display_caps = disp_info->capabilities;
  4938. SDE_DEBUG_ENC(sde_enc, "\n");
  4939. /*
  4940. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4941. * in this function, check up-front.
  4942. */
  4943. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4944. ARRAY_SIZE(sde_enc->phys_encs)) {
  4945. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4946. sde_enc->num_phys_encs);
  4947. return -EINVAL;
  4948. }
  4949. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4950. enc = sde_encoder_phys_vid_init(params);
  4951. if (IS_ERR_OR_NULL(enc)) {
  4952. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4953. PTR_ERR(enc));
  4954. return !enc ? -EINVAL : PTR_ERR(enc);
  4955. }
  4956. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4957. }
  4958. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4959. enc = sde_encoder_phys_cmd_init(params);
  4960. if (IS_ERR_OR_NULL(enc)) {
  4961. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4962. PTR_ERR(enc));
  4963. return !enc ? -EINVAL : PTR_ERR(enc);
  4964. }
  4965. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4966. }
  4967. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4968. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4969. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4970. else
  4971. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4972. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4973. ++sde_enc->num_phys_encs;
  4974. return 0;
  4975. }
  4976. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4977. struct sde_enc_phys_init_params *params)
  4978. {
  4979. struct sde_encoder_phys *enc = NULL;
  4980. if (!sde_enc) {
  4981. SDE_ERROR("invalid encoder\n");
  4982. return -EINVAL;
  4983. }
  4984. SDE_DEBUG_ENC(sde_enc, "\n");
  4985. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4986. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4987. sde_enc->num_phys_encs);
  4988. return -EINVAL;
  4989. }
  4990. enc = sde_encoder_phys_wb_init(params);
  4991. if (IS_ERR_OR_NULL(enc)) {
  4992. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4993. PTR_ERR(enc));
  4994. return !enc ? -EINVAL : PTR_ERR(enc);
  4995. }
  4996. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4997. ++sde_enc->num_phys_encs;
  4998. return 0;
  4999. }
  5000. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  5001. struct sde_kms *sde_kms,
  5002. struct msm_display_info *disp_info,
  5003. int *drm_enc_mode)
  5004. {
  5005. int ret = 0;
  5006. int i = 0;
  5007. enum sde_intf_type intf_type;
  5008. struct sde_encoder_virt_ops parent_ops = {
  5009. sde_encoder_vblank_callback,
  5010. sde_encoder_underrun_callback,
  5011. sde_encoder_frame_done_callback,
  5012. _sde_encoder_get_qsync_fps_callback,
  5013. };
  5014. struct sde_enc_phys_init_params phys_params;
  5015. if (!sde_enc || !sde_kms) {
  5016. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  5017. !sde_enc, !sde_kms);
  5018. return -EINVAL;
  5019. }
  5020. memset(&phys_params, 0, sizeof(phys_params));
  5021. phys_params.sde_kms = sde_kms;
  5022. phys_params.parent = &sde_enc->base;
  5023. phys_params.parent_ops = parent_ops;
  5024. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  5025. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  5026. atomic_set(&sde_enc->vsync_cnt, 0);
  5027. SDE_DEBUG("\n");
  5028. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  5029. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  5030. intf_type = INTF_DSI;
  5031. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  5032. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5033. intf_type = INTF_HDMI;
  5034. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  5035. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  5036. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  5037. else
  5038. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5039. intf_type = INTF_DP;
  5040. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  5041. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  5042. intf_type = INTF_WB;
  5043. } else {
  5044. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  5045. return -EINVAL;
  5046. }
  5047. WARN_ON(disp_info->num_of_h_tiles < 1);
  5048. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  5049. sde_enc->te_source = disp_info->te_source;
  5050. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  5051. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  5052. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  5053. sde_kms->catalog->features);
  5054. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  5055. sde_kms->catalog->features);
  5056. mutex_lock(&sde_enc->enc_lock);
  5057. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  5058. /*
  5059. * Left-most tile is at index 0, content is controller id
  5060. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  5061. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  5062. */
  5063. u32 controller_id = disp_info->h_tile_instance[i];
  5064. if (disp_info->num_of_h_tiles > 1) {
  5065. if (i == 0)
  5066. phys_params.split_role = ENC_ROLE_MASTER;
  5067. else
  5068. phys_params.split_role = ENC_ROLE_SLAVE;
  5069. } else {
  5070. phys_params.split_role = ENC_ROLE_SOLO;
  5071. }
  5072. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5073. i, controller_id, phys_params.split_role);
  5074. if (intf_type == INTF_WB) {
  5075. phys_params.intf_idx = INTF_MAX;
  5076. phys_params.wb_idx = sde_encoder_get_wb(
  5077. sde_kms->catalog,
  5078. intf_type, controller_id);
  5079. if (phys_params.wb_idx == WB_MAX) {
  5080. SDE_ERROR_ENC(sde_enc,
  5081. "could not get wb: type %d, id %d\n",
  5082. intf_type, controller_id);
  5083. ret = -EINVAL;
  5084. }
  5085. } else {
  5086. phys_params.wb_idx = WB_MAX;
  5087. phys_params.intf_idx = sde_encoder_get_intf(
  5088. sde_kms->catalog, intf_type,
  5089. controller_id);
  5090. if (phys_params.intf_idx == INTF_MAX) {
  5091. SDE_ERROR_ENC(sde_enc,
  5092. "could not get wb: type %d, id %d\n",
  5093. intf_type, controller_id);
  5094. ret = -EINVAL;
  5095. }
  5096. }
  5097. if (!ret) {
  5098. if (intf_type == INTF_WB)
  5099. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5100. &phys_params);
  5101. else
  5102. ret = sde_encoder_virt_add_phys_encs(
  5103. disp_info,
  5104. sde_enc,
  5105. &phys_params);
  5106. if (ret)
  5107. SDE_ERROR_ENC(sde_enc,
  5108. "failed to add phys encs\n");
  5109. }
  5110. }
  5111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5112. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5113. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5114. if (vid_phys) {
  5115. atomic_set(&vid_phys->vsync_cnt, 0);
  5116. atomic_set(&vid_phys->underrun_cnt, 0);
  5117. }
  5118. if (cmd_phys) {
  5119. atomic_set(&cmd_phys->vsync_cnt, 0);
  5120. atomic_set(&cmd_phys->underrun_cnt, 0);
  5121. }
  5122. }
  5123. mutex_unlock(&sde_enc->enc_lock);
  5124. return ret;
  5125. }
  5126. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5127. .mode_set = sde_encoder_virt_mode_set,
  5128. .disable = sde_encoder_virt_disable,
  5129. .enable = sde_encoder_virt_enable,
  5130. .atomic_check = sde_encoder_virt_atomic_check,
  5131. };
  5132. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5133. .destroy = sde_encoder_destroy,
  5134. .late_register = sde_encoder_late_register,
  5135. .early_unregister = sde_encoder_early_unregister,
  5136. };
  5137. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5138. {
  5139. struct msm_drm_private *priv = dev->dev_private;
  5140. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5141. struct drm_encoder *drm_enc = NULL;
  5142. struct sde_encoder_virt *sde_enc = NULL;
  5143. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5144. char name[SDE_NAME_SIZE];
  5145. int ret = 0, i, intf_index = INTF_MAX;
  5146. struct sde_encoder_phys *phys = NULL;
  5147. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5148. if (!sde_enc) {
  5149. ret = -ENOMEM;
  5150. goto fail;
  5151. }
  5152. mutex_init(&sde_enc->enc_lock);
  5153. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5154. &drm_enc_mode);
  5155. if (ret)
  5156. goto fail;
  5157. sde_enc->cur_master = NULL;
  5158. spin_lock_init(&sde_enc->enc_spinlock);
  5159. mutex_init(&sde_enc->vblank_ctl_lock);
  5160. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5161. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5162. drm_enc = &sde_enc->base;
  5163. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5164. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5165. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5166. phys = sde_enc->phys_encs[i];
  5167. if (!phys)
  5168. continue;
  5169. if (phys->ops.is_master && phys->ops.is_master(phys))
  5170. intf_index = phys->intf_idx - INTF_0;
  5171. }
  5172. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5173. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5174. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5175. SDE_RSC_PRIMARY_DISP_CLIENT :
  5176. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5177. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5178. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5179. PTR_ERR(sde_enc->rsc_client));
  5180. sde_enc->rsc_client = NULL;
  5181. }
  5182. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5183. sde_enc->input_event_enabled) {
  5184. ret = _sde_encoder_input_handler(sde_enc);
  5185. if (ret)
  5186. SDE_ERROR(
  5187. "input handler registration failed, rc = %d\n", ret);
  5188. }
  5189. /* Keep posted start as default configuration in driver
  5190. if SBLUT is supported on target. Do not allow HAL to
  5191. override driver's default frame trigger mode.
  5192. */
  5193. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5194. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5195. mutex_init(&sde_enc->rc_lock);
  5196. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5197. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5198. sde_encoder_off_work);
  5199. sde_enc->vblank_enabled = false;
  5200. sde_enc->qdss_status = false;
  5201. kthread_init_work(&sde_enc->input_event_work,
  5202. sde_encoder_input_event_work_handler);
  5203. kthread_init_work(&sde_enc->early_wakeup_work,
  5204. sde_encoder_early_wakeup_work_handler);
  5205. kthread_init_work(&sde_enc->esd_trigger_work,
  5206. sde_encoder_esd_trigger_work_handler);
  5207. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5208. SDE_DEBUG_ENC(sde_enc, "created\n");
  5209. return drm_enc;
  5210. fail:
  5211. SDE_ERROR("failed to create encoder\n");
  5212. if (drm_enc)
  5213. sde_encoder_destroy(drm_enc);
  5214. return ERR_PTR(ret);
  5215. }
  5216. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5217. enum msm_event_wait event)
  5218. {
  5219. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5220. struct sde_encoder_virt *sde_enc = NULL;
  5221. int i, ret = 0;
  5222. char atrace_buf[32];
  5223. if (!drm_enc) {
  5224. SDE_ERROR("invalid encoder\n");
  5225. return -EINVAL;
  5226. }
  5227. sde_enc = to_sde_encoder_virt(drm_enc);
  5228. SDE_DEBUG_ENC(sde_enc, "\n");
  5229. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5230. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5231. switch (event) {
  5232. case MSM_ENC_COMMIT_DONE:
  5233. fn_wait = phys->ops.wait_for_commit_done;
  5234. break;
  5235. case MSM_ENC_TX_COMPLETE:
  5236. fn_wait = phys->ops.wait_for_tx_complete;
  5237. break;
  5238. case MSM_ENC_VBLANK:
  5239. fn_wait = phys->ops.wait_for_vblank;
  5240. break;
  5241. case MSM_ENC_ACTIVE_REGION:
  5242. fn_wait = phys->ops.wait_for_active;
  5243. break;
  5244. default:
  5245. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5246. event);
  5247. return -EINVAL;
  5248. }
  5249. if (phys && fn_wait) {
  5250. snprintf(atrace_buf, sizeof(atrace_buf),
  5251. "wait_completion_event_%d", event);
  5252. SDE_ATRACE_BEGIN(atrace_buf);
  5253. ret = fn_wait(phys);
  5254. SDE_ATRACE_END(atrace_buf);
  5255. if (ret) {
  5256. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5257. sde_enc->disp_info.intf_type, event, i, ret);
  5258. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5259. i, ret, SDE_EVTLOG_ERROR);
  5260. return ret;
  5261. }
  5262. }
  5263. }
  5264. return ret;
  5265. }
  5266. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5267. u32 jitter_num, u32 jitter_denom,
  5268. ktime_t *l_bound, ktime_t *u_bound)
  5269. {
  5270. ktime_t jitter_ns, frametime_ns;
  5271. frametime_ns = (1 * 1000000000) / frame_rate;
  5272. jitter_ns = jitter_num * frametime_ns;
  5273. do_div(jitter_ns, jitter_denom * 100);
  5274. *l_bound = frametime_ns - jitter_ns;
  5275. *u_bound = frametime_ns + jitter_ns;
  5276. }
  5277. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5278. {
  5279. struct sde_encoder_virt *sde_enc;
  5280. if (!drm_enc) {
  5281. SDE_ERROR("invalid encoder\n");
  5282. return 0;
  5283. }
  5284. sde_enc = to_sde_encoder_virt(drm_enc);
  5285. return sde_enc->mode_info.frame_rate;
  5286. }
  5287. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5288. {
  5289. struct sde_encoder_virt *sde_enc = NULL;
  5290. int i;
  5291. if (!encoder) {
  5292. SDE_ERROR("invalid encoder\n");
  5293. return INTF_MODE_NONE;
  5294. }
  5295. sde_enc = to_sde_encoder_virt(encoder);
  5296. if (sde_enc->cur_master)
  5297. return sde_enc->cur_master->intf_mode;
  5298. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5299. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5300. if (phys)
  5301. return phys->intf_mode;
  5302. }
  5303. return INTF_MODE_NONE;
  5304. }
  5305. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5306. {
  5307. struct sde_encoder_virt *sde_enc = NULL;
  5308. if (!encoder) {
  5309. SDE_ERROR("invalid encoder\n");
  5310. return 0;
  5311. }
  5312. sde_enc = to_sde_encoder_virt(encoder);
  5313. return atomic_read(&sde_enc->vsync_cnt);
  5314. }
  5315. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5316. ktime_t *tvblank)
  5317. {
  5318. struct sde_encoder_virt *sde_enc = NULL;
  5319. struct sde_encoder_phys *phys;
  5320. if (!encoder) {
  5321. SDE_ERROR("invalid encoder\n");
  5322. return false;
  5323. }
  5324. sde_enc = to_sde_encoder_virt(encoder);
  5325. phys = sde_enc->cur_master;
  5326. if (!phys)
  5327. return false;
  5328. *tvblank = phys->last_vsync_timestamp;
  5329. return *tvblank ? true : false;
  5330. }
  5331. static void _sde_encoder_cache_hw_res_cont_splash(
  5332. struct drm_encoder *encoder,
  5333. struct sde_kms *sde_kms)
  5334. {
  5335. int i, idx;
  5336. struct sde_encoder_virt *sde_enc;
  5337. struct sde_encoder_phys *phys_enc;
  5338. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5339. sde_enc = to_sde_encoder_virt(encoder);
  5340. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5341. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5342. sde_enc->hw_pp[i] = NULL;
  5343. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5344. break;
  5345. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5346. }
  5347. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5348. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5349. sde_enc->hw_dsc[i] = NULL;
  5350. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5351. break;
  5352. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5353. }
  5354. /*
  5355. * If we have multiple phys encoders with one controller, make
  5356. * sure to populate the controller pointer in both phys encoders.
  5357. */
  5358. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5359. phys_enc = sde_enc->phys_encs[idx];
  5360. phys_enc->hw_ctl = NULL;
  5361. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5362. SDE_HW_BLK_CTL);
  5363. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5364. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5365. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5366. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5367. phys_enc->intf_idx, phys_enc->hw_ctl);
  5368. }
  5369. }
  5370. }
  5371. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5373. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5374. phys->hw_intf = NULL;
  5375. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5376. break;
  5377. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5378. }
  5379. }
  5380. /**
  5381. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5382. * device bootup when cont_splash is enabled
  5383. * @drm_enc: Pointer to drm encoder structure
  5384. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5385. * @enable: boolean indicates enable or displae state of splash
  5386. * @Return: true if successful in updating the encoder structure
  5387. */
  5388. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5389. struct sde_splash_display *splash_display, bool enable)
  5390. {
  5391. struct sde_encoder_virt *sde_enc;
  5392. struct msm_drm_private *priv;
  5393. struct sde_kms *sde_kms;
  5394. struct drm_connector *conn = NULL;
  5395. struct sde_connector *sde_conn = NULL;
  5396. struct sde_connector_state *sde_conn_state = NULL;
  5397. struct drm_display_mode *drm_mode = NULL;
  5398. struct sde_encoder_phys *phys_enc;
  5399. struct drm_bridge *bridge;
  5400. int ret = 0, i;
  5401. struct msm_sub_mode sub_mode;
  5402. if (!encoder) {
  5403. SDE_ERROR("invalid drm enc\n");
  5404. return -EINVAL;
  5405. }
  5406. sde_enc = to_sde_encoder_virt(encoder);
  5407. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5408. if (!sde_kms) {
  5409. SDE_ERROR("invalid sde_kms\n");
  5410. return -EINVAL;
  5411. }
  5412. priv = encoder->dev->dev_private;
  5413. if (!priv->num_connectors) {
  5414. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5415. return -EINVAL;
  5416. }
  5417. SDE_DEBUG_ENC(sde_enc,
  5418. "num of connectors: %d\n", priv->num_connectors);
  5419. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5420. if (!enable) {
  5421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5422. phys_enc = sde_enc->phys_encs[i];
  5423. if (phys_enc)
  5424. phys_enc->cont_splash_enabled = false;
  5425. }
  5426. return ret;
  5427. }
  5428. if (!splash_display) {
  5429. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5430. return -EINVAL;
  5431. }
  5432. for (i = 0; i < priv->num_connectors; i++) {
  5433. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5434. priv->connectors[i]->base.id);
  5435. sde_conn = to_sde_connector(priv->connectors[i]);
  5436. if (!sde_conn->encoder) {
  5437. SDE_DEBUG_ENC(sde_enc,
  5438. "encoder not attached to connector\n");
  5439. continue;
  5440. }
  5441. if (sde_conn->encoder->base.id
  5442. == encoder->base.id) {
  5443. conn = (priv->connectors[i]);
  5444. break;
  5445. }
  5446. }
  5447. if (!conn || !conn->state) {
  5448. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5449. return -EINVAL;
  5450. }
  5451. sde_conn_state = to_sde_connector_state(conn->state);
  5452. if (!sde_conn->ops.get_mode_info) {
  5453. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5454. return -EINVAL;
  5455. }
  5456. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5457. MSM_DISPLAY_DSC_MODE_DISABLED;
  5458. drm_mode = &encoder->crtc->state->adjusted_mode;
  5459. ret = sde_connector_get_mode_info(&sde_conn->base,
  5460. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5461. if (ret) {
  5462. SDE_ERROR_ENC(sde_enc,
  5463. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5464. return ret;
  5465. }
  5466. if (sde_conn->encoder) {
  5467. conn->state->best_encoder = sde_conn->encoder;
  5468. SDE_DEBUG_ENC(sde_enc,
  5469. "configured cstate->best_encoder to ID = %d\n",
  5470. conn->state->best_encoder->base.id);
  5471. } else {
  5472. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5473. conn->base.id);
  5474. }
  5475. sde_enc->crtc = encoder->crtc;
  5476. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5477. conn->state, false);
  5478. if (ret) {
  5479. SDE_ERROR_ENC(sde_enc,
  5480. "failed to reserve hw resources, %d\n", ret);
  5481. return ret;
  5482. }
  5483. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5484. sde_connector_get_topology_name(conn));
  5485. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5486. drm_mode->hdisplay, drm_mode->vdisplay);
  5487. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5488. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5489. if (bridge) {
  5490. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5491. /*
  5492. * For cont-splash use case, we update the mode
  5493. * configurations manually. This will skip the
  5494. * usually mode set call when actual frame is
  5495. * pushed from framework. The bridge needs to
  5496. * be updated with the current drm mode by
  5497. * calling the bridge mode set ops.
  5498. */
  5499. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5500. } else {
  5501. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5502. }
  5503. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5504. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5505. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5506. if (!phys) {
  5507. SDE_ERROR_ENC(sde_enc,
  5508. "phys encoders not initialized\n");
  5509. return -EINVAL;
  5510. }
  5511. /* update connector for master and slave phys encoders */
  5512. phys->connector = conn;
  5513. phys->cont_splash_enabled = true;
  5514. phys->hw_pp = sde_enc->hw_pp[i];
  5515. if (phys->ops.cont_splash_mode_set)
  5516. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5517. if (phys->ops.is_master && phys->ops.is_master(phys))
  5518. sde_enc->cur_master = phys;
  5519. }
  5520. return ret;
  5521. }
  5522. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5523. bool skip_pre_kickoff)
  5524. {
  5525. struct msm_drm_thread *event_thread = NULL;
  5526. struct msm_drm_private *priv = NULL;
  5527. struct sde_encoder_virt *sde_enc = NULL;
  5528. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5529. SDE_ERROR("invalid parameters\n");
  5530. return -EINVAL;
  5531. }
  5532. priv = enc->dev->dev_private;
  5533. sde_enc = to_sde_encoder_virt(enc);
  5534. if (!sde_enc->crtc || (sde_enc->crtc->index
  5535. >= ARRAY_SIZE(priv->event_thread))) {
  5536. SDE_DEBUG_ENC(sde_enc,
  5537. "invalid cached CRTC: %d or crtc index: %d\n",
  5538. sde_enc->crtc == NULL,
  5539. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5540. return -EINVAL;
  5541. }
  5542. SDE_EVT32_VERBOSE(DRMID(enc));
  5543. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5544. if (!skip_pre_kickoff) {
  5545. sde_enc->delay_kickoff = true;
  5546. kthread_queue_work(&event_thread->worker,
  5547. &sde_enc->esd_trigger_work);
  5548. kthread_flush_work(&sde_enc->esd_trigger_work);
  5549. }
  5550. /*
  5551. * panel may stop generating te signal (vsync) during esd failure. rsc
  5552. * hardware may hang without vsync. Avoid rsc hang by generating the
  5553. * vsync from watchdog timer instead of panel.
  5554. */
  5555. sde_encoder_helper_switch_vsync(enc, true);
  5556. if (!skip_pre_kickoff) {
  5557. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5558. sde_enc->delay_kickoff = false;
  5559. }
  5560. return 0;
  5561. }
  5562. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5563. {
  5564. struct sde_encoder_virt *sde_enc;
  5565. if (!encoder) {
  5566. SDE_ERROR("invalid drm enc\n");
  5567. return false;
  5568. }
  5569. sde_enc = to_sde_encoder_virt(encoder);
  5570. return sde_enc->recovery_events_enabled;
  5571. }
  5572. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5573. {
  5574. struct sde_encoder_virt *sde_enc;
  5575. if (!encoder) {
  5576. SDE_ERROR("invalid drm enc\n");
  5577. return;
  5578. }
  5579. sde_enc = to_sde_encoder_virt(encoder);
  5580. sde_enc->recovery_events_enabled = true;
  5581. }
  5582. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5583. {
  5584. struct sde_kms *sde_kms;
  5585. struct drm_connector *conn;
  5586. struct sde_connector_state *conn_state;
  5587. if (!drm_enc)
  5588. return false;
  5589. sde_kms = sde_encoder_get_kms(drm_enc);
  5590. if (!sde_kms)
  5591. return false;
  5592. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5593. if (!conn || !conn->state)
  5594. return false;
  5595. conn_state = to_sde_connector_state(conn->state);
  5596. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5597. }
  5598. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5599. {
  5600. struct drm_encoder *drm_enc;
  5601. struct sde_encoder_virt *sde_enc;
  5602. struct sde_encoder_phys *cur_master;
  5603. struct sde_hw_ctl *hw_ctl = NULL;
  5604. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5605. goto exit;
  5606. /* get encoder to find the hw_ctl for this connector */
  5607. drm_enc = c_conn->encoder;
  5608. if (!drm_enc)
  5609. goto exit;
  5610. sde_enc = to_sde_encoder_virt(drm_enc);
  5611. cur_master = sde_enc->phys_encs[0];
  5612. if (!cur_master || !cur_master->hw_ctl)
  5613. goto exit;
  5614. hw_ctl = cur_master->hw_ctl;
  5615. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5616. exit:
  5617. return hw_ctl;
  5618. }
  5619. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5620. {
  5621. struct sde_encoder_virt *sde_enc;
  5622. struct sde_encoder_phys *phys_enc;
  5623. u32 i;
  5624. sde_enc = to_sde_encoder_virt(drm_enc);
  5625. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5626. {
  5627. phys_enc = sde_enc->phys_encs[i];
  5628. if(phys_enc && phys_enc->ops.add_to_minidump)
  5629. phys_enc->ops.add_to_minidump(phys_enc);
  5630. phys_enc = sde_enc->phys_cmd_encs[i];
  5631. if(phys_enc && phys_enc->ops.add_to_minidump)
  5632. phys_enc->ops.add_to_minidump(phys_enc);
  5633. phys_enc = sde_enc->phys_vid_encs[i];
  5634. if(phys_enc && phys_enc->ops.add_to_minidump)
  5635. phys_enc->ops.add_to_minidump(phys_enc);
  5636. }
  5637. }
  5638. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5639. {
  5640. struct drm_event event;
  5641. struct drm_connector *connector;
  5642. struct sde_connector *c_conn = NULL;
  5643. struct sde_connector_state *c_state = NULL;
  5644. struct sde_encoder_virt *sde_enc = NULL;
  5645. struct sde_encoder_phys *phys = NULL;
  5646. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5647. int rc = 0, i = 0;
  5648. bool misr_updated = false, roi_updated = false;
  5649. struct msm_roi_list *prev_roi, *c_state_roi;
  5650. if (!drm_enc)
  5651. return;
  5652. sde_enc = to_sde_encoder_virt(drm_enc);
  5653. if (!atomic_read(&sde_enc->misr_enable)) {
  5654. SDE_DEBUG("MISR is disabled\n");
  5655. return;
  5656. }
  5657. connector = sde_enc->cur_master->connector;
  5658. if (!connector)
  5659. return;
  5660. c_conn = to_sde_connector(connector);
  5661. c_state = to_sde_connector_state(connector->state);
  5662. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5664. phys = sde_enc->phys_encs[i];
  5665. if (!phys || !phys->ops.collect_misr) {
  5666. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5667. continue;
  5668. }
  5669. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5670. if (rc) {
  5671. SDE_ERROR("failed to collect misr %d\n", rc);
  5672. return;
  5673. }
  5674. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5675. }
  5676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5677. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5678. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5679. misr_updated = true;
  5680. }
  5681. }
  5682. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5683. c_state_roi = &c_state->rois;
  5684. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5685. roi_updated = true;
  5686. } else {
  5687. for (i = 0; i < prev_roi->num_rects; i++) {
  5688. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5689. roi_updated = true;
  5690. }
  5691. }
  5692. if (roi_updated)
  5693. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5694. if (misr_updated || roi_updated) {
  5695. event.type = DRM_EVENT_MISR_SIGN;
  5696. event.length = sizeof(c_conn->previous_misr_sign);
  5697. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5698. (u8 *)&c_conn->previous_misr_sign);
  5699. }
  5700. }