sde_encoder.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  299. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  300. }
  301. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  302. {
  303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  304. return sde_enc &&
  305. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  306. }
  307. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. return sde_enc && sde_enc->cur_master &&
  311. sde_enc->cur_master->cont_splash_enabled;
  312. }
  313. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. SDE_EVT32(DRMID(phys_enc->parent),
  317. phys_enc->intf_idx - INTF_0,
  318. phys_enc->hw_pp->idx - PINGPONG_0,
  319. intr_idx);
  320. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  321. if (phys_enc->parent_ops.handle_frame_done)
  322. phys_enc->parent_ops.handle_frame_done(
  323. phys_enc->parent, phys_enc,
  324. SDE_ENCODER_FRAME_EVENT_ERROR);
  325. }
  326. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  327. enum sde_intr_idx intr_idx,
  328. struct sde_encoder_wait_info *wait_info)
  329. {
  330. struct sde_encoder_irq *irq;
  331. u32 irq_status;
  332. int ret, i;
  333. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  334. SDE_ERROR("invalid params\n");
  335. return -EINVAL;
  336. }
  337. irq = &phys_enc->irq[intr_idx];
  338. /* note: do master / slave checking outside */
  339. /* return EWOULDBLOCK since we know the wait isn't necessary */
  340. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  341. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  344. return -EWOULDBLOCK;
  345. }
  346. if (irq->irq_idx < 0) {
  347. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  348. irq->name, irq->hw_idx);
  349. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  350. irq->irq_idx);
  351. return 0;
  352. }
  353. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  354. atomic_read(wait_info->atomic_cnt));
  355. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  356. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  357. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  358. /*
  359. * Some module X may disable interrupt for longer duration
  360. * and it may trigger all interrupts including timer interrupt
  361. * when module X again enable the interrupt.
  362. * That may cause interrupt wait timeout API in this API.
  363. * It is handled by split the wait timer in two halves.
  364. */
  365. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  366. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  367. irq->hw_idx,
  368. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  369. wait_info);
  370. if (ret)
  371. break;
  372. }
  373. if (ret <= 0) {
  374. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  375. irq->irq_idx, true);
  376. if (irq_status) {
  377. unsigned long flags;
  378. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  379. irq->hw_idx, irq->irq_idx,
  380. phys_enc->hw_pp->idx - PINGPONG_0,
  381. atomic_read(wait_info->atomic_cnt));
  382. SDE_DEBUG_PHYS(phys_enc,
  383. "done but irq %d not triggered\n",
  384. irq->irq_idx);
  385. local_irq_save(flags);
  386. irq->cb.func(phys_enc, irq->irq_idx);
  387. local_irq_restore(flags);
  388. ret = 0;
  389. } else {
  390. ret = -ETIMEDOUT;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  392. irq->hw_idx, irq->irq_idx,
  393. phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt), irq_status,
  395. SDE_EVTLOG_ERROR);
  396. }
  397. } else {
  398. ret = 0;
  399. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  400. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  401. atomic_read(wait_info->atomic_cnt));
  402. }
  403. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  404. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  405. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  406. return ret;
  407. }
  408. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  409. enum sde_intr_idx intr_idx)
  410. {
  411. struct sde_encoder_irq *irq;
  412. int ret = 0;
  413. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  414. SDE_ERROR("invalid params\n");
  415. return -EINVAL;
  416. }
  417. irq = &phys_enc->irq[intr_idx];
  418. if (irq->irq_idx >= 0) {
  419. SDE_DEBUG_PHYS(phys_enc,
  420. "skipping already registered irq %s type %d\n",
  421. irq->name, irq->intr_type);
  422. return 0;
  423. }
  424. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  425. irq->intr_type, irq->hw_idx);
  426. if (irq->irq_idx < 0) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to lookup IRQ index for %s type:%d\n",
  429. irq->name, irq->intr_type);
  430. return -EINVAL;
  431. }
  432. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  433. &irq->cb);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "failed to register IRQ callback for %s\n",
  437. irq->name);
  438. irq->irq_idx = -EINVAL;
  439. return ret;
  440. }
  441. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  442. if (ret) {
  443. SDE_ERROR_PHYS(phys_enc,
  444. "enable IRQ for intr:%s failed, irq_idx %d\n",
  445. irq->name, irq->irq_idx);
  446. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  447. irq->irq_idx, &irq->cb);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, SDE_EVTLOG_ERROR);
  450. irq->irq_idx = -EINVAL;
  451. return ret;
  452. }
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  454. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  455. irq->name, irq->irq_idx);
  456. return ret;
  457. }
  458. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  459. enum sde_intr_idx intr_idx)
  460. {
  461. struct sde_encoder_irq *irq;
  462. int ret;
  463. if (!phys_enc) {
  464. SDE_ERROR("invalid encoder\n");
  465. return -EINVAL;
  466. }
  467. irq = &phys_enc->irq[intr_idx];
  468. /* silently skip irqs that weren't registered */
  469. if (irq->irq_idx < 0) {
  470. SDE_ERROR(
  471. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  472. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx);
  474. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx, SDE_EVTLOG_ERROR);
  476. return 0;
  477. }
  478. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret)
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  481. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  482. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  483. &irq->cb);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  488. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  489. irq->irq_idx = -EINVAL;
  490. return 0;
  491. }
  492. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  493. struct sde_encoder_hw_resources *hw_res,
  494. struct drm_connector_state *conn_state)
  495. {
  496. struct sde_encoder_virt *sde_enc = NULL;
  497. int ret, i = 0;
  498. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  499. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  500. -EINVAL, !drm_enc, !hw_res, !conn_state,
  501. hw_res ? !hw_res->comp_info : 0);
  502. return;
  503. }
  504. sde_enc = to_sde_encoder_virt(drm_enc);
  505. SDE_DEBUG_ENC(sde_enc, "\n");
  506. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  507. hw_res->display_type = sde_enc->disp_info.display_type;
  508. /* Query resources used by phys encs, expected to be without overlap */
  509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  510. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  511. if (phys && phys->ops.get_hw_resources)
  512. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  513. }
  514. /*
  515. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  516. * called from atomic_check phase. Use the below API to get mode
  517. * information of the temporary conn_state passed
  518. */
  519. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  520. if (ret)
  521. SDE_ERROR("failed to get topology ret %d\n", ret);
  522. ret = sde_connector_state_get_compression_info(conn_state,
  523. hw_res->comp_info);
  524. if (ret)
  525. SDE_ERROR("failed to get compression info ret %d\n", ret);
  526. }
  527. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  528. {
  529. struct sde_encoder_virt *sde_enc = NULL;
  530. int i = 0;
  531. unsigned int num_encs;
  532. if (!drm_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return;
  535. }
  536. sde_enc = to_sde_encoder_virt(drm_enc);
  537. SDE_DEBUG_ENC(sde_enc, "\n");
  538. num_encs = sde_enc->num_phys_encs;
  539. mutex_lock(&sde_enc->enc_lock);
  540. sde_rsc_client_destroy(sde_enc->rsc_client);
  541. for (i = 0; i < num_encs; i++) {
  542. struct sde_encoder_phys *phys;
  543. phys = sde_enc->phys_vid_encs[i];
  544. if (phys && phys->ops.destroy) {
  545. phys->ops.destroy(phys);
  546. --sde_enc->num_phys_encs;
  547. sde_enc->phys_vid_encs[i] = NULL;
  548. }
  549. phys = sde_enc->phys_cmd_encs[i];
  550. if (phys && phys->ops.destroy) {
  551. phys->ops.destroy(phys);
  552. --sde_enc->num_phys_encs;
  553. sde_enc->phys_cmd_encs[i] = NULL;
  554. }
  555. phys = sde_enc->phys_encs[i];
  556. if (phys && phys->ops.destroy) {
  557. phys->ops.destroy(phys);
  558. --sde_enc->num_phys_encs;
  559. sde_enc->phys_encs[i] = NULL;
  560. }
  561. }
  562. if (sde_enc->num_phys_encs)
  563. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  564. sde_enc->num_phys_encs);
  565. sde_enc->num_phys_encs = 0;
  566. mutex_unlock(&sde_enc->enc_lock);
  567. drm_encoder_cleanup(drm_enc);
  568. mutex_destroy(&sde_enc->enc_lock);
  569. kfree(sde_enc->input_handler);
  570. sde_enc->input_handler = NULL;
  571. kfree(sde_enc);
  572. }
  573. void sde_encoder_helper_update_intf_cfg(
  574. struct sde_encoder_phys *phys_enc)
  575. {
  576. struct sde_encoder_virt *sde_enc;
  577. struct sde_hw_intf_cfg_v1 *intf_cfg;
  578. enum sde_3d_blend_mode mode_3d;
  579. if (!phys_enc || !phys_enc->hw_pp) {
  580. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  581. return;
  582. }
  583. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  584. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  585. SDE_DEBUG_ENC(sde_enc,
  586. "intf_cfg updated for %d at idx %d\n",
  587. phys_enc->intf_idx,
  588. intf_cfg->intf_count);
  589. /* setup interface configuration */
  590. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  591. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  592. return;
  593. }
  594. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  595. if (phys_enc == sde_enc->cur_master) {
  596. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  597. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  598. else
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  600. }
  601. /* configure this interface as master for split display */
  602. if (phys_enc->split_role == ENC_ROLE_MASTER)
  603. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  604. /* setup which pp blk will connect to this intf */
  605. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  606. phys_enc->hw_intf->ops.bind_pingpong_blk(
  607. phys_enc->hw_intf,
  608. true,
  609. phys_enc->hw_pp->idx);
  610. /*setup merge_3d configuration */
  611. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  612. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  613. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  614. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  615. phys_enc->hw_pp->merge_3d->idx;
  616. if (phys_enc->hw_pp->ops.setup_3d_mode)
  617. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  618. mode_3d);
  619. }
  620. void sde_encoder_helper_split_config(
  621. struct sde_encoder_phys *phys_enc,
  622. enum sde_intf interface)
  623. {
  624. struct sde_encoder_virt *sde_enc;
  625. struct split_pipe_cfg *cfg;
  626. struct sde_hw_mdp *hw_mdptop;
  627. enum sde_rm_topology_name topology;
  628. struct msm_display_info *disp_info;
  629. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  630. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  631. return;
  632. }
  633. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  634. hw_mdptop = phys_enc->hw_mdptop;
  635. disp_info = &sde_enc->disp_info;
  636. cfg = &phys_enc->hw_intf->cfg;
  637. memset(cfg, 0, sizeof(*cfg));
  638. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  639. return;
  640. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  641. cfg->split_link_en = true;
  642. /**
  643. * disable split modes since encoder will be operating in as the only
  644. * encoder, either for the entire use case in the case of, for example,
  645. * single DSI, or for this frame in the case of left/right only partial
  646. * update.
  647. */
  648. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  649. if (hw_mdptop->ops.setup_split_pipe)
  650. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  651. if (hw_mdptop->ops.setup_pp_split)
  652. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  653. return;
  654. }
  655. cfg->en = true;
  656. cfg->mode = phys_enc->intf_mode;
  657. cfg->intf = interface;
  658. if (cfg->en && phys_enc->ops.needs_single_flush &&
  659. phys_enc->ops.needs_single_flush(phys_enc))
  660. cfg->split_flush_en = true;
  661. topology = sde_connector_get_topology_name(phys_enc->connector);
  662. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  663. cfg->pp_split_slave = cfg->intf;
  664. else
  665. cfg->pp_split_slave = INTF_MAX;
  666. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  667. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  668. if (hw_mdptop->ops.setup_split_pipe)
  669. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  670. } else if (sde_enc->hw_pp[0]) {
  671. /*
  672. * slave encoder
  673. * - determine split index from master index,
  674. * assume master is first pp
  675. */
  676. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  677. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  678. cfg->pp_split_index);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. }
  682. }
  683. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  684. {
  685. struct sde_encoder_virt *sde_enc;
  686. int i = 0;
  687. if (!drm_enc)
  688. return false;
  689. sde_enc = to_sde_encoder_virt(drm_enc);
  690. if (!sde_enc)
  691. return false;
  692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  693. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  694. if (phys && phys->in_clone_mode)
  695. return true;
  696. }
  697. return false;
  698. }
  699. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  700. struct drm_crtc *crtc)
  701. {
  702. struct sde_encoder_virt *sde_enc;
  703. int i;
  704. if (!drm_enc)
  705. return false;
  706. sde_enc = to_sde_encoder_virt(drm_enc);
  707. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  708. return false;
  709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  711. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  712. return true;
  713. }
  714. return false;
  715. }
  716. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  717. struct drm_crtc_state *crtc_state)
  718. {
  719. struct sde_encoder_virt *sde_enc;
  720. struct sde_crtc_state *sde_crtc_state;
  721. int i = 0;
  722. if (!drm_enc || !crtc_state) {
  723. SDE_DEBUG("invalid params\n");
  724. return;
  725. }
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  729. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  730. return;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys) {
  734. phys->in_clone_mode = true;
  735. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  736. }
  737. }
  738. sde_crtc_state->cwb_enc_mask = 0;
  739. }
  740. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  741. struct drm_crtc_state *crtc_state,
  742. struct drm_connector_state *conn_state)
  743. {
  744. const struct drm_display_mode *mode;
  745. struct drm_display_mode *adj_mode;
  746. int i = 0;
  747. int ret = 0;
  748. mode = &crtc_state->mode;
  749. adj_mode = &crtc_state->adjusted_mode;
  750. /* perform atomic check on the first physical encoder (master) */
  751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  753. if (phys && phys->ops.atomic_check)
  754. ret = phys->ops.atomic_check(phys, crtc_state,
  755. conn_state);
  756. else if (phys && phys->ops.mode_fixup)
  757. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  758. ret = -EINVAL;
  759. if (ret) {
  760. SDE_ERROR_ENC(sde_enc,
  761. "mode unsupported, phys idx %d\n", i);
  762. break;
  763. }
  764. }
  765. return ret;
  766. }
  767. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  768. struct drm_crtc_state *crtc_state,
  769. struct drm_connector_state *conn_state,
  770. struct sde_connector_state *sde_conn_state,
  771. struct sde_crtc_state *sde_crtc_state)
  772. {
  773. int ret = 0;
  774. if (crtc_state->mode_changed || crtc_state->active_changed) {
  775. struct sde_rect mode_roi, roi;
  776. mode_roi.x = 0;
  777. mode_roi.y = 0;
  778. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  779. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  780. if (sde_conn_state->rois.num_rects) {
  781. sde_kms_rect_merge_rectangles(
  782. &sde_conn_state->rois, &roi);
  783. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  784. SDE_ERROR_ENC(sde_enc,
  785. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  786. roi.x, roi.y, roi.w, roi.h);
  787. ret = -EINVAL;
  788. }
  789. }
  790. if (sde_crtc_state->user_roi_list.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_crtc_state->user_roi_list, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  804. struct drm_crtc_state *crtc_state,
  805. struct drm_connector_state *conn_state,
  806. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  807. struct sde_connector *sde_conn,
  808. struct sde_connector_state *sde_conn_state)
  809. {
  810. int ret = 0;
  811. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  812. struct msm_sub_mode sub_mode;
  813. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  814. struct msm_display_topology *topology = NULL;
  815. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  816. CONNECTOR_PROP_DSC_MODE);
  817. ret = sde_connector_get_mode_info(&sde_conn->base,
  818. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "failed to get mode info, rc = %d\n", ret);
  822. return ret;
  823. }
  824. if (sde_conn_state->mode_info.comp_info.comp_type &&
  825. sde_conn_state->mode_info.comp_info.comp_ratio >=
  826. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  827. SDE_ERROR_ENC(sde_enc,
  828. "invalid compression ratio: %d\n",
  829. sde_conn_state->mode_info.comp_info.comp_ratio);
  830. ret = -EINVAL;
  831. return ret;
  832. }
  833. /* Reserve dynamic resources, indicating atomic_check phase */
  834. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  835. conn_state, true);
  836. if (ret) {
  837. if (ret != -EAGAIN)
  838. SDE_ERROR_ENC(sde_enc,
  839. "RM failed to reserve resources, rc = %d\n", ret);
  840. return ret;
  841. }
  842. /**
  843. * Update connector state with the topology selected for the
  844. * resource set validated. Reset the topology if we are
  845. * de-activating crtc.
  846. */
  847. if (crtc_state->active) {
  848. topology = &sde_conn_state->mode_info.topology;
  849. ret = sde_rm_update_topology(&sde_kms->rm,
  850. conn_state, topology);
  851. if (ret) {
  852. SDE_ERROR_ENC(sde_enc,
  853. "RM failed to update topology, rc: %d\n", ret);
  854. return ret;
  855. }
  856. }
  857. ret = sde_connector_set_blob_data(conn_state->connector,
  858. conn_state,
  859. CONNECTOR_PROP_SDE_INFO);
  860. if (ret) {
  861. SDE_ERROR_ENC(sde_enc,
  862. "connector failed to update info, rc: %d\n",
  863. ret);
  864. return ret;
  865. }
  866. }
  867. return ret;
  868. }
  869. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  870. u32 *qsync_fps, struct drm_connector_state *conn_state)
  871. {
  872. struct sde_encoder_virt *sde_enc;
  873. int rc = 0;
  874. struct sde_connector *sde_conn;
  875. if (!qsync_fps)
  876. return;
  877. *qsync_fps = 0;
  878. if (!drm_enc) {
  879. SDE_ERROR("invalid drm encoder\n");
  880. return;
  881. }
  882. sde_enc = to_sde_encoder_virt(drm_enc);
  883. if (!sde_enc->cur_master) {
  884. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  885. return;
  886. }
  887. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  888. if (sde_conn->ops.get_qsync_min_fps)
  889. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  890. if (rc < 0) {
  891. SDE_ERROR("invalid qsync min fps %d\n", rc);
  892. return;
  893. }
  894. *qsync_fps = rc;
  895. }
  896. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  897. struct sde_connector_state *sde_conn_state, u32 step)
  898. {
  899. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  900. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  901. u32 min_fps, req_fps = 0;
  902. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  903. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  904. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  905. CONNECTOR_PROP_QSYNC_MODE);
  906. if (has_panel_req) {
  907. if (!sde_conn->ops.get_avr_step_req) {
  908. SDE_ERROR("unable to retrieve required step rate\n");
  909. return -EINVAL;
  910. }
  911. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  912. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  913. if (qsync_mode && req_fps != step) {
  914. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  915. step, req_fps, nom_fps);
  916. return -EINVAL;
  917. }
  918. }
  919. if (!step)
  920. return 0;
  921. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  922. &sde_conn_state->base);
  923. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  924. (vtotal * nom_fps) % step) {
  925. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  926. min_fps, step, vtotal);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  932. struct sde_connector_state *sde_conn_state)
  933. {
  934. int rc = 0;
  935. u32 avr_step;
  936. bool qsync_dirty, has_modeset;
  937. struct drm_connector_state *conn_state = &sde_conn_state->base;
  938. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  939. CONNECTOR_PROP_QSYNC_MODE);
  940. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  941. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  942. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  943. if (has_modeset && qsync_dirty &&
  944. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  945. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  947. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  948. sde_conn_state->msm_mode.private_flags);
  949. return -EINVAL;
  950. }
  951. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  952. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  953. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  954. return rc;
  955. }
  956. static int sde_encoder_virt_atomic_check(
  957. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  958. struct drm_connector_state *conn_state)
  959. {
  960. struct sde_encoder_virt *sde_enc;
  961. struct sde_kms *sde_kms;
  962. const struct drm_display_mode *mode;
  963. struct drm_display_mode *adj_mode;
  964. struct sde_connector *sde_conn = NULL;
  965. struct sde_connector_state *sde_conn_state = NULL;
  966. struct sde_crtc_state *sde_crtc_state = NULL;
  967. enum sde_rm_topology_name old_top;
  968. enum sde_rm_topology_name top_name;
  969. struct msm_display_info *disp_info;
  970. int ret = 0;
  971. if (!drm_enc || !crtc_state || !conn_state) {
  972. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  973. !drm_enc, !crtc_state, !conn_state);
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. disp_info = &sde_enc->disp_info;
  978. SDE_DEBUG_ENC(sde_enc, "\n");
  979. sde_kms = sde_encoder_get_kms(drm_enc);
  980. if (!sde_kms)
  981. return -EINVAL;
  982. mode = &crtc_state->mode;
  983. adj_mode = &crtc_state->adjusted_mode;
  984. sde_conn = to_sde_connector(conn_state->connector);
  985. sde_conn_state = to_sde_connector_state(conn_state);
  986. sde_crtc_state = to_sde_crtc_state(crtc_state);
  987. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  988. if (ret)
  989. return ret;
  990. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  991. crtc_state->active_changed, crtc_state->connectors_changed);
  992. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  993. conn_state);
  994. if (ret)
  995. return ret;
  996. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  997. conn_state, sde_conn_state, sde_crtc_state);
  998. if (ret)
  999. return ret;
  1000. /**
  1001. * record topology in previous atomic state to be able to handle
  1002. * topology transitions correctly.
  1003. */
  1004. old_top = sde_connector_get_property(conn_state,
  1005. CONNECTOR_PROP_TOPOLOGY_NAME);
  1006. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1007. if (ret)
  1008. return ret;
  1009. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1010. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1011. if (ret)
  1012. return ret;
  1013. top_name = sde_connector_get_property(conn_state,
  1014. CONNECTOR_PROP_TOPOLOGY_NAME);
  1015. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1016. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1017. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1018. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1019. top_name);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. ret = sde_connector_roi_v1_check_roi(conn_state);
  1024. if (ret) {
  1025. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1026. ret);
  1027. return ret;
  1028. }
  1029. drm_mode_set_crtcinfo(adj_mode, 0);
  1030. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1031. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1032. sde_conn_state->msm_mode.private_flags,
  1033. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1034. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1035. return ret;
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1052. {
  1053. struct sde_encoder_virt *sde_enc;
  1054. struct drm_connector *drm_conn;
  1055. struct drm_display_mode *adj_mode;
  1056. struct sde_rect roi;
  1057. if (!drm_enc) {
  1058. SDE_ERROR("invalid encoder parameter\n");
  1059. return -EINVAL;
  1060. }
  1061. sde_enc = to_sde_encoder_virt(drm_enc);
  1062. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1063. SDE_ERROR("invalid crtc parameter\n");
  1064. return -EINVAL;
  1065. }
  1066. if (!sde_enc->cur_master) {
  1067. SDE_ERROR("invalid cur_master parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. adj_mode = &sde_enc->cur_master->cached_mode;
  1071. drm_conn = sde_enc->cur_master->connector;
  1072. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1073. if (sde_kms_rect_is_null(&roi)) {
  1074. roi.w = adj_mode->hdisplay;
  1075. roi.h = adj_mode->vdisplay;
  1076. }
  1077. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1078. sizeof(sde_enc->prv_conn_roi));
  1079. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1080. return 0;
  1081. }
  1082. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1083. {
  1084. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1085. struct sde_kms *sde_kms;
  1086. struct sde_hw_mdp *hw_mdptop;
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1090. if (!sde_enc) {
  1091. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1092. return;
  1093. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1094. SDE_ERROR("invalid num phys enc %d/%d\n",
  1095. sde_enc->num_phys_encs,
  1096. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1097. return;
  1098. }
  1099. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1100. if (!sde_kms) {
  1101. SDE_ERROR("invalid sde_kms\n");
  1102. return;
  1103. }
  1104. hw_mdptop = sde_kms->hw_mdp;
  1105. if (!hw_mdptop) {
  1106. SDE_ERROR("invalid mdptop\n");
  1107. return;
  1108. }
  1109. if (hw_mdptop->ops.setup_vsync_source) {
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1111. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1112. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1113. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1114. vsync_cfg.vsync_source = vsync_source;
  1115. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1116. }
  1117. }
  1118. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1119. struct msm_display_info *disp_info)
  1120. {
  1121. struct sde_encoder_phys *phys;
  1122. struct sde_connector *sde_conn;
  1123. int i;
  1124. u32 vsync_source;
  1125. if (!sde_enc || !disp_info) {
  1126. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1127. sde_enc != NULL, disp_info != NULL);
  1128. return;
  1129. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1130. SDE_ERROR("invalid num phys enc %d/%d\n",
  1131. sde_enc->num_phys_encs,
  1132. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1133. return;
  1134. }
  1135. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1136. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1137. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1138. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1139. else
  1140. vsync_source = sde_enc->te_source;
  1141. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1142. disp_info->is_te_using_watchdog_timer);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.setup_vsync_source)
  1146. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1147. }
  1148. }
  1149. }
  1150. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1151. bool watchdog_te)
  1152. {
  1153. struct sde_encoder_virt *sde_enc;
  1154. struct msm_display_info disp_info;
  1155. if (!drm_enc) {
  1156. pr_err("invalid drm encoder\n");
  1157. return -EINVAL;
  1158. }
  1159. sde_enc = to_sde_encoder_virt(drm_enc);
  1160. sde_encoder_control_te(drm_enc, false);
  1161. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1162. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1163. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1164. sde_encoder_control_te(drm_enc, true);
  1165. return 0;
  1166. }
  1167. static int _sde_encoder_rsc_client_update_vsync_wait(
  1168. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1169. int wait_vblank_crtc_id)
  1170. {
  1171. int wait_refcount = 0, ret = 0;
  1172. int pipe = -1;
  1173. int wait_count = 0;
  1174. struct drm_crtc *primary_crtc;
  1175. struct drm_crtc *crtc;
  1176. crtc = sde_enc->crtc;
  1177. if (wait_vblank_crtc_id)
  1178. wait_refcount =
  1179. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1180. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1181. SDE_EVTLOG_FUNC_ENTRY);
  1182. if (crtc->base.id != wait_vblank_crtc_id) {
  1183. primary_crtc = drm_crtc_find(drm_enc->dev,
  1184. NULL, wait_vblank_crtc_id);
  1185. if (!primary_crtc) {
  1186. SDE_ERROR_ENC(sde_enc,
  1187. "failed to find primary crtc id %d\n",
  1188. wait_vblank_crtc_id);
  1189. return -EINVAL;
  1190. }
  1191. pipe = drm_crtc_index(primary_crtc);
  1192. }
  1193. /**
  1194. * note: VBLANK is expected to be enabled at this point in
  1195. * resource control state machine if on primary CRTC
  1196. */
  1197. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1198. if (sde_rsc_client_is_state_update_complete(
  1199. sde_enc->rsc_client))
  1200. break;
  1201. if (crtc->base.id == wait_vblank_crtc_id)
  1202. ret = sde_encoder_wait_for_event(drm_enc,
  1203. MSM_ENC_VBLANK);
  1204. else
  1205. drm_wait_one_vblank(drm_enc->dev, pipe);
  1206. if (ret) {
  1207. SDE_ERROR_ENC(sde_enc,
  1208. "wait for vblank failed ret:%d\n", ret);
  1209. /**
  1210. * rsc hardware may hang without vsync. avoid rsc hang
  1211. * by generating the vsync from watchdog timer.
  1212. */
  1213. if (crtc->base.id == wait_vblank_crtc_id)
  1214. sde_encoder_helper_switch_vsync(drm_enc, true);
  1215. }
  1216. }
  1217. if (wait_count >= MAX_RSC_WAIT)
  1218. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1219. SDE_EVTLOG_ERROR);
  1220. if (wait_refcount)
  1221. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1222. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1223. SDE_EVTLOG_FUNC_EXIT);
  1224. return ret;
  1225. }
  1226. static int _sde_encoder_update_rsc_client(
  1227. struct drm_encoder *drm_enc, bool enable)
  1228. {
  1229. struct sde_encoder_virt *sde_enc;
  1230. struct drm_crtc *crtc;
  1231. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1232. struct sde_rsc_cmd_config *rsc_config;
  1233. int ret;
  1234. struct msm_display_info *disp_info;
  1235. struct msm_mode_info *mode_info;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. u32 qsync_mode = 0, v_front_porch;
  1238. struct drm_display_mode *mode;
  1239. bool is_vid_mode;
  1240. struct drm_encoder *enc;
  1241. if (!drm_enc || !drm_enc->dev) {
  1242. SDE_ERROR("invalid encoder arguments\n");
  1243. return -EINVAL;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. mode_info = &sde_enc->mode_info;
  1247. crtc = sde_enc->crtc;
  1248. if (!sde_enc->crtc) {
  1249. SDE_ERROR("invalid crtc parameter\n");
  1250. return -EINVAL;
  1251. }
  1252. disp_info = &sde_enc->disp_info;
  1253. rsc_config = &sde_enc->rsc_config;
  1254. if (!sde_enc->rsc_client) {
  1255. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1256. return 0;
  1257. }
  1258. /**
  1259. * only primary command mode panel without Qsync can request CMD state.
  1260. * all other panels/displays can request for VID state including
  1261. * secondary command mode panel.
  1262. * Clone mode encoder can request CLK STATE only.
  1263. */
  1264. if (sde_enc->cur_master) {
  1265. qsync_mode = sde_connector_get_qsync_mode(
  1266. sde_enc->cur_master->connector);
  1267. sde_enc->autorefresh_solver_disable =
  1268. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1269. }
  1270. /* left primary encoder keep vote */
  1271. if (sde_encoder_in_clone_mode(drm_enc)) {
  1272. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1273. return 0;
  1274. }
  1275. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1276. (disp_info->display_type && qsync_mode) ||
  1277. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1278. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1280. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1282. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1283. drm_for_each_encoder(enc, drm_enc->dev) {
  1284. if (enc->base.id != drm_enc->base.id &&
  1285. sde_encoder_in_cont_splash(enc))
  1286. rsc_state = SDE_RSC_CLK_STATE;
  1287. }
  1288. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1289. MSM_DISPLAY_VIDEO_MODE);
  1290. mode = &sde_enc->crtc->state->mode;
  1291. v_front_porch = mode->vsync_start - mode->vdisplay;
  1292. /* compare specific items and reconfigure the rsc */
  1293. if ((rsc_config->fps != mode_info->frame_rate) ||
  1294. (rsc_config->vtotal != mode_info->vtotal) ||
  1295. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1296. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1297. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1298. rsc_config->fps = mode_info->frame_rate;
  1299. rsc_config->vtotal = mode_info->vtotal;
  1300. /*
  1301. * for video mode, prefill lines should not go beyond vertical
  1302. * front porch for RSCC configuration. This will ensure bw
  1303. * downvotes are not sent within the active region. Additional
  1304. * -1 is to give one line time for rscc mode min_threshold.
  1305. */
  1306. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1307. rsc_config->prefill_lines = v_front_porch - 1;
  1308. else
  1309. rsc_config->prefill_lines = mode_info->prefill_lines;
  1310. rsc_config->jitter_numer = mode_info->jitter_numer;
  1311. rsc_config->jitter_denom = mode_info->jitter_denom;
  1312. sde_enc->rsc_state_init = false;
  1313. }
  1314. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1315. rsc_config->fps, sde_enc->rsc_state_init);
  1316. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1317. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1318. /* update it only once */
  1319. sde_enc->rsc_state_init = true;
  1320. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1321. rsc_state, rsc_config, crtc->base.id,
  1322. &wait_vblank_crtc_id);
  1323. } else {
  1324. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1325. rsc_state, NULL, crtc->base.id,
  1326. &wait_vblank_crtc_id);
  1327. }
  1328. /**
  1329. * if RSC performed a state change that requires a VBLANK wait, it will
  1330. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1331. *
  1332. * if we are the primary display, we will need to enable and wait
  1333. * locally since we hold the commit thread
  1334. *
  1335. * if we are an external display, we must send a signal to the primary
  1336. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1337. * by the primary panel's VBLANK signals
  1338. */
  1339. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1340. if (ret) {
  1341. SDE_ERROR_ENC(sde_enc,
  1342. "sde rsc client update failed ret:%d\n", ret);
  1343. return ret;
  1344. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1345. return ret;
  1346. }
  1347. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1348. sde_enc, wait_vblank_crtc_id);
  1349. return ret;
  1350. }
  1351. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1352. {
  1353. struct sde_encoder_virt *sde_enc;
  1354. int i;
  1355. if (!drm_enc) {
  1356. SDE_ERROR("invalid encoder\n");
  1357. return;
  1358. }
  1359. sde_enc = to_sde_encoder_virt(drm_enc);
  1360. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1361. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1362. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1363. if (phys && phys->ops.irq_control)
  1364. phys->ops.irq_control(phys, enable);
  1365. }
  1366. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1367. }
  1368. /* keep track of the userspace vblank during modeset */
  1369. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1370. u32 sw_event)
  1371. {
  1372. struct sde_encoder_virt *sde_enc;
  1373. bool enable;
  1374. int i;
  1375. if (!drm_enc) {
  1376. SDE_ERROR("invalid encoder\n");
  1377. return;
  1378. }
  1379. sde_enc = to_sde_encoder_virt(drm_enc);
  1380. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1381. sw_event, sde_enc->vblank_enabled);
  1382. /* nothing to do if vblank not enabled by userspace */
  1383. if (!sde_enc->vblank_enabled)
  1384. return;
  1385. /* disable vblank on pre_modeset */
  1386. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1387. enable = false;
  1388. /* enable vblank on post_modeset */
  1389. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1390. enable = true;
  1391. else
  1392. return;
  1393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1395. if (phys && phys->ops.control_vblank_irq)
  1396. phys->ops.control_vblank_irq(phys, enable);
  1397. }
  1398. }
  1399. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1400. {
  1401. struct sde_encoder_virt *sde_enc;
  1402. if (!drm_enc)
  1403. return NULL;
  1404. sde_enc = to_sde_encoder_virt(drm_enc);
  1405. return sde_enc->rsc_client;
  1406. }
  1407. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1408. bool enable)
  1409. {
  1410. struct sde_kms *sde_kms;
  1411. struct sde_encoder_virt *sde_enc;
  1412. int rc;
  1413. sde_enc = to_sde_encoder_virt(drm_enc);
  1414. sde_kms = sde_encoder_get_kms(drm_enc);
  1415. if (!sde_kms)
  1416. return -EINVAL;
  1417. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1418. SDE_EVT32(DRMID(drm_enc), enable);
  1419. if (!sde_enc->cur_master) {
  1420. SDE_ERROR("encoder master not set\n");
  1421. return -EINVAL;
  1422. }
  1423. if (enable) {
  1424. /* enable SDE core clks */
  1425. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1426. if (rc < 0) {
  1427. SDE_ERROR("failed to enable power resource %d\n", rc);
  1428. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1429. return rc;
  1430. }
  1431. sde_enc->elevated_ahb_vote = true;
  1432. /* enable DSI clks */
  1433. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1434. true);
  1435. if (rc) {
  1436. SDE_ERROR("failed to enable clk control %d\n", rc);
  1437. pm_runtime_put_sync(drm_enc->dev->dev);
  1438. return rc;
  1439. }
  1440. /* enable all the irq */
  1441. sde_encoder_irq_control(drm_enc, true);
  1442. _sde_encoder_pm_qos_add_request(drm_enc);
  1443. } else {
  1444. _sde_encoder_pm_qos_remove_request(drm_enc);
  1445. /* disable all the irq */
  1446. sde_encoder_irq_control(drm_enc, false);
  1447. /* disable DSI clks */
  1448. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1449. /* disable SDE core clks */
  1450. pm_runtime_put_sync(drm_enc->dev->dev);
  1451. }
  1452. return 0;
  1453. }
  1454. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1455. bool enable, u32 frame_count)
  1456. {
  1457. struct sde_encoder_virt *sde_enc;
  1458. int i;
  1459. if (!drm_enc) {
  1460. SDE_ERROR("invalid encoder\n");
  1461. return;
  1462. }
  1463. sde_enc = to_sde_encoder_virt(drm_enc);
  1464. if (!sde_enc->misr_reconfigure)
  1465. return;
  1466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1467. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1468. if (!phys || !phys->ops.setup_misr)
  1469. continue;
  1470. phys->ops.setup_misr(phys, enable, frame_count);
  1471. }
  1472. sde_enc->misr_reconfigure = false;
  1473. }
  1474. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1475. unsigned int type, unsigned int code, int value)
  1476. {
  1477. struct drm_encoder *drm_enc = NULL;
  1478. struct sde_encoder_virt *sde_enc = NULL;
  1479. struct msm_drm_thread *disp_thread = NULL;
  1480. struct msm_drm_private *priv = NULL;
  1481. if (!handle || !handle->handler || !handle->handler->private) {
  1482. SDE_ERROR("invalid encoder for the input event\n");
  1483. return;
  1484. }
  1485. drm_enc = (struct drm_encoder *)handle->handler->private;
  1486. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1487. SDE_ERROR("invalid parameters\n");
  1488. return;
  1489. }
  1490. priv = drm_enc->dev->dev_private;
  1491. sde_enc = to_sde_encoder_virt(drm_enc);
  1492. if (!sde_enc->crtc || (sde_enc->crtc->index
  1493. >= ARRAY_SIZE(priv->disp_thread))) {
  1494. SDE_DEBUG_ENC(sde_enc,
  1495. "invalid cached CRTC: %d or crtc index: %d\n",
  1496. sde_enc->crtc == NULL,
  1497. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1498. return;
  1499. }
  1500. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1501. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1502. kthread_queue_work(&disp_thread->worker,
  1503. &sde_enc->input_event_work);
  1504. }
  1505. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1506. {
  1507. struct sde_encoder_virt *sde_enc;
  1508. if (!drm_enc) {
  1509. SDE_ERROR("invalid encoder\n");
  1510. return;
  1511. }
  1512. sde_enc = to_sde_encoder_virt(drm_enc);
  1513. /* return early if there is no state change */
  1514. if (sde_enc->idle_pc_enabled == enable)
  1515. return;
  1516. sde_enc->idle_pc_enabled = enable;
  1517. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1518. SDE_EVT32(sde_enc->idle_pc_enabled);
  1519. }
  1520. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1521. u32 sw_event)
  1522. {
  1523. struct drm_encoder *drm_enc = &sde_enc->base;
  1524. struct msm_drm_private *priv;
  1525. unsigned int lp, idle_pc_duration;
  1526. struct msm_drm_thread *disp_thread;
  1527. /* return early if called from esd thread */
  1528. if (sde_enc->delay_kickoff)
  1529. return;
  1530. /* set idle timeout based on master connector's lp value */
  1531. if (sde_enc->cur_master)
  1532. lp = sde_connector_get_lp(
  1533. sde_enc->cur_master->connector);
  1534. else
  1535. lp = SDE_MODE_DPMS_ON;
  1536. if (lp == SDE_MODE_DPMS_LP2)
  1537. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1538. else
  1539. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1540. priv = drm_enc->dev->dev_private;
  1541. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1542. kthread_mod_delayed_work(
  1543. &disp_thread->worker,
  1544. &sde_enc->delayed_off_work,
  1545. msecs_to_jiffies(idle_pc_duration));
  1546. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1547. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1549. sw_event);
  1550. }
  1551. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1552. u32 sw_event)
  1553. {
  1554. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1555. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1556. sw_event);
  1557. }
  1558. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1559. {
  1560. struct sde_encoder_virt *sde_enc;
  1561. if (!encoder)
  1562. return;
  1563. sde_enc = to_sde_encoder_virt(encoder);
  1564. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1565. }
  1566. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1567. u32 sw_event)
  1568. {
  1569. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1570. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1571. else
  1572. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1573. }
  1574. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1575. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1576. {
  1577. int ret = 0;
  1578. mutex_lock(&sde_enc->rc_lock);
  1579. /* return if the resource control is already in ON state */
  1580. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1581. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1582. sw_event);
  1583. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1584. SDE_EVTLOG_FUNC_CASE1);
  1585. goto end;
  1586. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1587. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1588. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1589. sw_event, sde_enc->rc_state);
  1590. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1591. SDE_EVTLOG_ERROR);
  1592. goto end;
  1593. }
  1594. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1595. sde_encoder_irq_control(drm_enc, true);
  1596. _sde_encoder_pm_qos_add_request(drm_enc);
  1597. } else {
  1598. /* enable all the clks and resources */
  1599. ret = _sde_encoder_resource_control_helper(drm_enc,
  1600. true);
  1601. if (ret) {
  1602. SDE_ERROR_ENC(sde_enc,
  1603. "sw_event:%d, rc in state %d\n",
  1604. sw_event, sde_enc->rc_state);
  1605. SDE_EVT32(DRMID(drm_enc), sw_event,
  1606. sde_enc->rc_state,
  1607. SDE_EVTLOG_ERROR);
  1608. goto end;
  1609. }
  1610. _sde_encoder_update_rsc_client(drm_enc, true);
  1611. }
  1612. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1613. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1614. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1615. end:
  1616. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1617. mutex_unlock(&sde_enc->rc_lock);
  1618. return ret;
  1619. }
  1620. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1621. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1622. {
  1623. /* cancel delayed off work, if any */
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1625. mutex_lock(&sde_enc->rc_lock);
  1626. if (is_vid_mode &&
  1627. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1628. sde_encoder_irq_control(drm_enc, true);
  1629. }
  1630. /* skip if is already OFF or IDLE, resources are off already */
  1631. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1632. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1634. sw_event, sde_enc->rc_state);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_EVTLOG_FUNC_CASE3);
  1637. goto end;
  1638. }
  1639. /**
  1640. * IRQs are still enabled currently, which allows wait for
  1641. * VBLANK which RSC may require to correctly transition to OFF
  1642. */
  1643. _sde_encoder_update_rsc_client(drm_enc, false);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_ENC_RC_STATE_PRE_OFF,
  1646. SDE_EVTLOG_FUNC_CASE3);
  1647. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1648. end:
  1649. mutex_unlock(&sde_enc->rc_lock);
  1650. return 0;
  1651. }
  1652. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1653. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1654. {
  1655. int ret = 0;
  1656. mutex_lock(&sde_enc->rc_lock);
  1657. /* return if the resource control is already in OFF state */
  1658. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1660. sw_event);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_FUNC_CASE4);
  1663. goto end;
  1664. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1665. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1666. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1667. sw_event, sde_enc->rc_state);
  1668. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. ret = -EINVAL;
  1671. goto end;
  1672. }
  1673. /**
  1674. * expect to arrive here only if in either idle state or pre-off
  1675. * and in IDLE state the resources are already disabled
  1676. */
  1677. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1678. _sde_encoder_resource_control_helper(drm_enc, false);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1681. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1682. end:
  1683. mutex_unlock(&sde_enc->rc_lock);
  1684. return ret;
  1685. }
  1686. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1687. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1688. {
  1689. int ret = 0;
  1690. mutex_lock(&sde_enc->rc_lock);
  1691. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1692. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1693. sw_event);
  1694. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1695. SDE_EVTLOG_FUNC_CASE5);
  1696. goto end;
  1697. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1698. /* enable all the clks and resources */
  1699. ret = _sde_encoder_resource_control_helper(drm_enc,
  1700. true);
  1701. if (ret) {
  1702. SDE_ERROR_ENC(sde_enc,
  1703. "sw_event:%d, rc in state %d\n",
  1704. sw_event, sde_enc->rc_state);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event,
  1706. sde_enc->rc_state,
  1707. SDE_EVTLOG_ERROR);
  1708. goto end;
  1709. }
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1712. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1713. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1714. }
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1717. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1718. _sde_encoder_pm_qos_remove_request(drm_enc);
  1719. end:
  1720. mutex_unlock(&sde_enc->rc_lock);
  1721. return ret;
  1722. }
  1723. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1724. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1725. {
  1726. int ret = 0;
  1727. mutex_lock(&sde_enc->rc_lock);
  1728. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1729. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1730. sw_event);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_EVTLOG_FUNC_CASE5);
  1733. goto end;
  1734. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1735. SDE_ERROR_ENC(sde_enc,
  1736. "sw_event:%d, rc:%d !MODESET state\n",
  1737. sw_event, sde_enc->rc_state);
  1738. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1739. SDE_EVTLOG_ERROR);
  1740. ret = -EINVAL;
  1741. goto end;
  1742. }
  1743. _sde_encoder_update_rsc_client(drm_enc, true);
  1744. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1745. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1746. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1747. _sde_encoder_pm_qos_add_request(drm_enc);
  1748. end:
  1749. mutex_unlock(&sde_enc->rc_lock);
  1750. return ret;
  1751. }
  1752. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1753. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1754. {
  1755. struct msm_drm_private *priv;
  1756. struct sde_kms *sde_kms;
  1757. struct drm_crtc *crtc = drm_enc->crtc;
  1758. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1759. struct sde_connector *sde_conn;
  1760. priv = drm_enc->dev->dev_private;
  1761. sde_kms = to_sde_kms(priv->kms);
  1762. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1763. mutex_lock(&sde_enc->rc_lock);
  1764. if (sde_conn->panel_dead) {
  1765. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1766. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1767. goto end;
  1768. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1769. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1770. sw_event, sde_enc->rc_state);
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1772. goto end;
  1773. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1774. sde_crtc->kickoff_in_progress) {
  1775. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1776. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1777. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1778. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1779. goto end;
  1780. }
  1781. if (is_vid_mode) {
  1782. sde_encoder_irq_control(drm_enc, false);
  1783. _sde_encoder_pm_qos_remove_request(drm_enc);
  1784. } else {
  1785. /* disable all the clks and resources */
  1786. _sde_encoder_update_rsc_client(drm_enc, false);
  1787. _sde_encoder_resource_control_helper(drm_enc, false);
  1788. if (!sde_kms->perf.bw_vote_mode)
  1789. memset(&sde_crtc->cur_perf, 0,
  1790. sizeof(struct sde_core_perf_params));
  1791. }
  1792. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1793. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1794. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1795. end:
  1796. mutex_unlock(&sde_enc->rc_lock);
  1797. return 0;
  1798. }
  1799. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1800. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1801. struct msm_drm_private *priv, bool is_vid_mode)
  1802. {
  1803. bool autorefresh_enabled = false;
  1804. struct msm_drm_thread *disp_thread;
  1805. int ret = 0;
  1806. if (!sde_enc->crtc ||
  1807. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1808. SDE_DEBUG_ENC(sde_enc,
  1809. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1810. sde_enc->crtc == NULL,
  1811. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1812. sw_event);
  1813. return -EINVAL;
  1814. }
  1815. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1816. mutex_lock(&sde_enc->rc_lock);
  1817. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1818. if (sde_enc->cur_master &&
  1819. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1820. autorefresh_enabled =
  1821. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1822. sde_enc->cur_master);
  1823. if (autorefresh_enabled) {
  1824. SDE_DEBUG_ENC(sde_enc,
  1825. "not handling early wakeup since auto refresh is enabled\n");
  1826. goto end;
  1827. }
  1828. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1829. kthread_mod_delayed_work(&disp_thread->worker,
  1830. &sde_enc->delayed_off_work,
  1831. msecs_to_jiffies(
  1832. IDLE_POWERCOLLAPSE_DURATION));
  1833. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1834. /* enable all the clks and resources */
  1835. ret = _sde_encoder_resource_control_helper(drm_enc,
  1836. true);
  1837. if (ret) {
  1838. SDE_ERROR_ENC(sde_enc,
  1839. "sw_event:%d, rc in state %d\n",
  1840. sw_event, sde_enc->rc_state);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event,
  1842. sde_enc->rc_state,
  1843. SDE_EVTLOG_ERROR);
  1844. goto end;
  1845. }
  1846. _sde_encoder_update_rsc_client(drm_enc, true);
  1847. /*
  1848. * In some cases, commit comes with slight delay
  1849. * (> 80 ms)after early wake up, prevent clock switch
  1850. * off to avoid jank in next update. So, increase the
  1851. * command mode idle timeout sufficiently to prevent
  1852. * such case.
  1853. */
  1854. kthread_mod_delayed_work(&disp_thread->worker,
  1855. &sde_enc->delayed_off_work,
  1856. msecs_to_jiffies(
  1857. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1858. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1859. }
  1860. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1861. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1862. end:
  1863. mutex_unlock(&sde_enc->rc_lock);
  1864. return ret;
  1865. }
  1866. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1867. u32 sw_event)
  1868. {
  1869. struct sde_encoder_virt *sde_enc;
  1870. struct msm_drm_private *priv;
  1871. int ret = 0;
  1872. bool is_vid_mode = false;
  1873. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1874. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1875. sw_event);
  1876. return -EINVAL;
  1877. }
  1878. sde_enc = to_sde_encoder_virt(drm_enc);
  1879. priv = drm_enc->dev->dev_private;
  1880. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1881. is_vid_mode = true;
  1882. /*
  1883. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1884. * events and return early for other events (ie wb display).
  1885. */
  1886. if (!sde_enc->idle_pc_enabled &&
  1887. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1888. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1889. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1890. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1891. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1892. return 0;
  1893. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1894. sw_event, sde_enc->idle_pc_enabled);
  1895. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1896. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1897. switch (sw_event) {
  1898. case SDE_ENC_RC_EVENT_KICKOFF:
  1899. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1900. is_vid_mode);
  1901. break;
  1902. case SDE_ENC_RC_EVENT_PRE_STOP:
  1903. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1904. is_vid_mode);
  1905. break;
  1906. case SDE_ENC_RC_EVENT_STOP:
  1907. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1908. break;
  1909. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1910. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1911. break;
  1912. case SDE_ENC_RC_EVENT_POST_MODESET:
  1913. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1914. break;
  1915. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1916. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1917. is_vid_mode);
  1918. break;
  1919. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1920. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1921. priv, is_vid_mode);
  1922. break;
  1923. default:
  1924. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1925. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1926. break;
  1927. }
  1928. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1929. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1930. return ret;
  1931. }
  1932. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1933. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1934. {
  1935. int i = 0;
  1936. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1937. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1938. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1939. if (poms_to_vid)
  1940. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1941. else if (poms_to_cmd)
  1942. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1943. _sde_encoder_update_rsc_client(drm_enc, true);
  1944. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1945. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1946. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1947. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1948. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1949. SDE_EVTLOG_FUNC_CASE1);
  1950. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1951. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1952. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1953. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1954. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1955. SDE_EVTLOG_FUNC_CASE2);
  1956. }
  1957. }
  1958. struct drm_connector *sde_encoder_get_connector(
  1959. struct drm_device *dev, struct drm_encoder *drm_enc)
  1960. {
  1961. struct drm_connector_list_iter conn_iter;
  1962. struct drm_connector *conn = NULL, *conn_search;
  1963. drm_connector_list_iter_begin(dev, &conn_iter);
  1964. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1965. if (conn_search->encoder == drm_enc) {
  1966. conn = conn_search;
  1967. break;
  1968. }
  1969. }
  1970. drm_connector_list_iter_end(&conn_iter);
  1971. return conn;
  1972. }
  1973. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1974. {
  1975. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1976. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1977. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1978. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1979. struct sde_rm_hw_request request_hw;
  1980. int i, j;
  1981. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1982. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1983. sde_enc->hw_pp[i] = NULL;
  1984. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1985. break;
  1986. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1987. }
  1988. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1989. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1990. if (phys) {
  1991. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1992. SDE_HW_BLK_QDSS);
  1993. for (j = 0; j < QDSS_MAX; j++) {
  1994. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1995. phys->hw_qdss =
  1996. (struct sde_hw_qdss *)qdss_iter.hw;
  1997. break;
  1998. }
  1999. }
  2000. }
  2001. }
  2002. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_dsc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2006. break;
  2007. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2008. }
  2009. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. sde_enc->hw_vdc[i] = NULL;
  2012. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2013. break;
  2014. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2015. }
  2016. /* Get PP for DSC configuration */
  2017. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2018. struct sde_hw_pingpong *pp = NULL;
  2019. unsigned long features = 0;
  2020. if (!sde_enc->hw_dsc[i])
  2021. continue;
  2022. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2023. request_hw.type = SDE_HW_BLK_PINGPONG;
  2024. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2025. break;
  2026. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2027. features = pp->ops.get_hw_caps(pp);
  2028. if (test_bit(SDE_PINGPONG_DSC, &features))
  2029. sde_enc->hw_dsc_pp[i] = pp;
  2030. else
  2031. sde_enc->hw_dsc_pp[i] = NULL;
  2032. }
  2033. }
  2034. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2035. struct msm_display_mode *msm_mode, bool pre_modeset)
  2036. {
  2037. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2038. enum sde_intf_mode intf_mode;
  2039. int ret;
  2040. bool is_cmd_mode = false;
  2041. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2042. is_cmd_mode = true;
  2043. if (pre_modeset) {
  2044. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2045. if (msm_is_mode_seamless_dms(msm_mode) ||
  2046. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2047. is_cmd_mode)) {
  2048. /* restore resource state before releasing them */
  2049. ret = sde_encoder_resource_control(drm_enc,
  2050. SDE_ENC_RC_EVENT_PRE_MODESET);
  2051. if (ret) {
  2052. SDE_ERROR_ENC(sde_enc,
  2053. "sde resource control failed: %d\n",
  2054. ret);
  2055. return ret;
  2056. }
  2057. /*
  2058. * Disable dce before switching the mode and after pre-
  2059. * modeset to guarantee previous kickoff has finished.
  2060. */
  2061. sde_encoder_dce_disable(sde_enc);
  2062. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2063. _sde_encoder_modeset_helper_locked(drm_enc,
  2064. SDE_ENC_RC_EVENT_PRE_MODESET);
  2065. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2066. msm_mode);
  2067. }
  2068. } else {
  2069. if (msm_is_mode_seamless_dms(msm_mode) ||
  2070. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2071. is_cmd_mode))
  2072. sde_encoder_resource_control(&sde_enc->base,
  2073. SDE_ENC_RC_EVENT_POST_MODESET);
  2074. else if (msm_is_mode_seamless_poms(msm_mode))
  2075. _sde_encoder_modeset_helper_locked(drm_enc,
  2076. SDE_ENC_RC_EVENT_POST_MODESET);
  2077. }
  2078. return 0;
  2079. }
  2080. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2081. struct drm_display_mode *mode,
  2082. struct drm_display_mode *adj_mode)
  2083. {
  2084. struct sde_encoder_virt *sde_enc;
  2085. struct sde_kms *sde_kms;
  2086. struct drm_connector *conn;
  2087. struct sde_connector_state *c_state;
  2088. struct msm_display_mode *msm_mode;
  2089. int i = 0, ret;
  2090. int num_lm, num_intf, num_pp_per_intf;
  2091. if (!drm_enc) {
  2092. SDE_ERROR("invalid encoder\n");
  2093. return;
  2094. }
  2095. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2096. SDE_ERROR("power resource is not enabled\n");
  2097. return;
  2098. }
  2099. sde_kms = sde_encoder_get_kms(drm_enc);
  2100. if (!sde_kms)
  2101. return;
  2102. sde_enc = to_sde_encoder_virt(drm_enc);
  2103. SDE_DEBUG_ENC(sde_enc, "\n");
  2104. SDE_EVT32(DRMID(drm_enc));
  2105. /*
  2106. * cache the crtc in sde_enc on enable for duration of use case
  2107. * for correctly servicing asynchronous irq events and timers
  2108. */
  2109. if (!drm_enc->crtc) {
  2110. SDE_ERROR("invalid crtc\n");
  2111. return;
  2112. }
  2113. sde_enc->crtc = drm_enc->crtc;
  2114. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2115. /* get and store the mode_info */
  2116. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2117. if (!conn) {
  2118. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2119. return;
  2120. } else if (!conn->state) {
  2121. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2122. return;
  2123. }
  2124. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2125. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2126. c_state = to_sde_connector_state(conn->state);
  2127. if (!c_state) {
  2128. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2129. return;
  2130. }
  2131. /* cancel delayed off work, if any */
  2132. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2133. /* release resources before seamless mode change */
  2134. msm_mode = &c_state->msm_mode;
  2135. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2136. if (ret)
  2137. return;
  2138. /* reserve dynamic resources now, indicating non test-only */
  2139. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2140. if (ret) {
  2141. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2142. return;
  2143. }
  2144. /* assign the reserved HW blocks to this encoder */
  2145. _sde_encoder_virt_populate_hw_res(drm_enc);
  2146. /* determine left HW PP block to map to INTF */
  2147. num_lm = sde_enc->mode_info.topology.num_lm;
  2148. num_intf = sde_enc->mode_info.topology.num_intf;
  2149. num_pp_per_intf = num_lm / num_intf;
  2150. if (!num_pp_per_intf)
  2151. num_pp_per_intf = 1;
  2152. /* perform mode_set on phys_encs */
  2153. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2154. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2155. if (phys) {
  2156. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2157. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2158. i, num_pp_per_intf);
  2159. return;
  2160. }
  2161. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2162. phys->connector = conn;
  2163. if (phys->ops.mode_set)
  2164. phys->ops.mode_set(phys, mode, adj_mode);
  2165. }
  2166. }
  2167. /* update resources after seamless mode change */
  2168. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2169. }
  2170. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2171. {
  2172. struct sde_encoder_virt *sde_enc;
  2173. struct sde_encoder_phys *phys;
  2174. int i;
  2175. if (!drm_enc) {
  2176. SDE_ERROR("invalid parameters\n");
  2177. return;
  2178. }
  2179. sde_enc = to_sde_encoder_virt(drm_enc);
  2180. if (!sde_enc) {
  2181. SDE_ERROR("invalid sde encoder\n");
  2182. return;
  2183. }
  2184. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2185. phys = sde_enc->phys_encs[i];
  2186. if (phys && phys->ops.control_te)
  2187. phys->ops.control_te(phys, enable);
  2188. }
  2189. }
  2190. static int _sde_encoder_input_connect(struct input_handler *handler,
  2191. struct input_dev *dev, const struct input_device_id *id)
  2192. {
  2193. struct input_handle *handle;
  2194. int rc = 0;
  2195. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2196. if (!handle)
  2197. return -ENOMEM;
  2198. handle->dev = dev;
  2199. handle->handler = handler;
  2200. handle->name = handler->name;
  2201. rc = input_register_handle(handle);
  2202. if (rc) {
  2203. pr_err("failed to register input handle\n");
  2204. goto error;
  2205. }
  2206. rc = input_open_device(handle);
  2207. if (rc) {
  2208. pr_err("failed to open input device\n");
  2209. goto error_unregister;
  2210. }
  2211. return 0;
  2212. error_unregister:
  2213. input_unregister_handle(handle);
  2214. error:
  2215. kfree(handle);
  2216. return rc;
  2217. }
  2218. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2219. {
  2220. input_close_device(handle);
  2221. input_unregister_handle(handle);
  2222. kfree(handle);
  2223. }
  2224. /**
  2225. * Structure for specifying event parameters on which to receive callbacks.
  2226. * This structure will trigger a callback in case of a touch event (specified by
  2227. * EV_ABS) where there is a change in X and Y coordinates,
  2228. */
  2229. static const struct input_device_id sde_input_ids[] = {
  2230. {
  2231. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2232. .evbit = { BIT_MASK(EV_ABS) },
  2233. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2234. BIT_MASK(ABS_MT_POSITION_X) |
  2235. BIT_MASK(ABS_MT_POSITION_Y) },
  2236. },
  2237. { },
  2238. };
  2239. static void _sde_encoder_input_handler_register(
  2240. struct drm_encoder *drm_enc)
  2241. {
  2242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2243. int rc;
  2244. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2245. !sde_enc->input_event_enabled)
  2246. return;
  2247. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2248. sde_enc->input_handler->private = sde_enc;
  2249. /* register input handler if not already registered */
  2250. rc = input_register_handler(sde_enc->input_handler);
  2251. if (rc) {
  2252. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2253. rc);
  2254. kfree(sde_enc->input_handler);
  2255. }
  2256. }
  2257. }
  2258. static void _sde_encoder_input_handler_unregister(
  2259. struct drm_encoder *drm_enc)
  2260. {
  2261. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2262. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2263. !sde_enc->input_event_enabled)
  2264. return;
  2265. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2266. input_unregister_handler(sde_enc->input_handler);
  2267. sde_enc->input_handler->private = NULL;
  2268. }
  2269. }
  2270. static int _sde_encoder_input_handler(
  2271. struct sde_encoder_virt *sde_enc)
  2272. {
  2273. struct input_handler *input_handler = NULL;
  2274. int rc = 0;
  2275. if (sde_enc->input_handler) {
  2276. SDE_ERROR_ENC(sde_enc,
  2277. "input_handle is active. unexpected\n");
  2278. return -EINVAL;
  2279. }
  2280. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2281. if (!input_handler)
  2282. return -ENOMEM;
  2283. input_handler->event = sde_encoder_input_event_handler;
  2284. input_handler->connect = _sde_encoder_input_connect;
  2285. input_handler->disconnect = _sde_encoder_input_disconnect;
  2286. input_handler->name = "sde";
  2287. input_handler->id_table = sde_input_ids;
  2288. sde_enc->input_handler = input_handler;
  2289. return rc;
  2290. }
  2291. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2292. {
  2293. struct sde_encoder_virt *sde_enc = NULL;
  2294. struct sde_kms *sde_kms;
  2295. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2296. SDE_ERROR("invalid parameters\n");
  2297. return;
  2298. }
  2299. sde_kms = sde_encoder_get_kms(drm_enc);
  2300. if (!sde_kms)
  2301. return;
  2302. sde_enc = to_sde_encoder_virt(drm_enc);
  2303. if (!sde_enc || !sde_enc->cur_master) {
  2304. SDE_DEBUG("invalid sde encoder/master\n");
  2305. return;
  2306. }
  2307. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2308. sde_enc->cur_master->hw_mdptop &&
  2309. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2310. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2311. sde_enc->cur_master->hw_mdptop);
  2312. if (sde_enc->cur_master->hw_mdptop &&
  2313. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2314. !sde_in_trusted_vm(sde_kms))
  2315. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2316. sde_enc->cur_master->hw_mdptop,
  2317. sde_kms->catalog);
  2318. if (sde_enc->cur_master->hw_ctl &&
  2319. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2320. !sde_enc->cur_master->cont_splash_enabled)
  2321. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2322. sde_enc->cur_master->hw_ctl,
  2323. &sde_enc->cur_master->intf_cfg_v1);
  2324. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2325. sde_encoder_control_te(drm_enc, true);
  2326. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2327. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2328. }
  2329. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2330. {
  2331. struct sde_kms *sde_kms;
  2332. void *dither_cfg = NULL;
  2333. int ret = 0, i = 0;
  2334. size_t len = 0;
  2335. enum sde_rm_topology_name topology;
  2336. struct drm_encoder *drm_enc;
  2337. struct msm_display_dsc_info *dsc = NULL;
  2338. struct sde_encoder_virt *sde_enc;
  2339. struct sde_hw_pingpong *hw_pp;
  2340. u32 bpp, bpc;
  2341. int num_lm;
  2342. if (!phys || !phys->connector || !phys->hw_pp ||
  2343. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2344. return;
  2345. sde_kms = sde_encoder_get_kms(phys->parent);
  2346. if (!sde_kms)
  2347. return;
  2348. topology = sde_connector_get_topology_name(phys->connector);
  2349. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2350. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2351. (phys->split_role == ENC_ROLE_SLAVE)))
  2352. return;
  2353. drm_enc = phys->parent;
  2354. sde_enc = to_sde_encoder_virt(drm_enc);
  2355. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2356. bpc = dsc->config.bits_per_component;
  2357. bpp = dsc->config.bits_per_pixel;
  2358. /* disable dither for 10 bpp or 10bpc dsc config */
  2359. if (bpp == 10 || bpc == 10) {
  2360. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2361. return;
  2362. }
  2363. ret = sde_connector_get_dither_cfg(phys->connector,
  2364. phys->connector->state, &dither_cfg,
  2365. &len, sde_enc->idle_pc_restore);
  2366. /* skip reg writes when return values are invalid or no data */
  2367. if (ret && ret == -ENODATA)
  2368. return;
  2369. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2370. for (i = 0; i < num_lm; i++) {
  2371. hw_pp = sde_enc->hw_pp[i];
  2372. phys->hw_pp->ops.setup_dither(hw_pp,
  2373. dither_cfg, len);
  2374. }
  2375. }
  2376. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2377. {
  2378. struct sde_encoder_virt *sde_enc = NULL;
  2379. int i;
  2380. if (!drm_enc) {
  2381. SDE_ERROR("invalid encoder\n");
  2382. return;
  2383. }
  2384. sde_enc = to_sde_encoder_virt(drm_enc);
  2385. if (!sde_enc->cur_master) {
  2386. SDE_DEBUG("virt encoder has no master\n");
  2387. return;
  2388. }
  2389. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2390. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2391. sde_enc->idle_pc_restore = true;
  2392. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2393. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2394. if (!phys)
  2395. continue;
  2396. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2397. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2398. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2399. phys->ops.restore(phys);
  2400. _sde_encoder_setup_dither(phys);
  2401. }
  2402. if (sde_enc->cur_master->ops.restore)
  2403. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2404. _sde_encoder_virt_enable_helper(drm_enc);
  2405. }
  2406. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2407. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2408. {
  2409. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2410. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2411. int i;
  2412. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2413. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2414. if (!phys)
  2415. continue;
  2416. phys->comp_type = comp_info->comp_type;
  2417. phys->comp_ratio = comp_info->comp_ratio;
  2418. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2419. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2420. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2421. phys->dsc_extra_pclk_cycle_cnt =
  2422. comp_info->dsc_info.pclk_per_line;
  2423. phys->dsc_extra_disp_width =
  2424. comp_info->dsc_info.extra_width;
  2425. phys->dce_bytes_per_line =
  2426. comp_info->dsc_info.bytes_per_pkt *
  2427. comp_info->dsc_info.pkt_per_line;
  2428. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2429. phys->dce_bytes_per_line =
  2430. comp_info->vdc_info.bytes_per_pkt *
  2431. comp_info->vdc_info.pkt_per_line;
  2432. }
  2433. if (phys != sde_enc->cur_master) {
  2434. /**
  2435. * on DMS request, the encoder will be enabled
  2436. * already. Invoke restore to reconfigure the
  2437. * new mode.
  2438. */
  2439. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2440. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2441. phys->ops.restore)
  2442. phys->ops.restore(phys);
  2443. else if (phys->ops.enable)
  2444. phys->ops.enable(phys);
  2445. }
  2446. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2447. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2448. phys->ops.setup_misr(phys, true,
  2449. sde_enc->misr_frame_count);
  2450. }
  2451. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2452. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2453. sde_enc->cur_master->ops.restore)
  2454. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2455. else if (sde_enc->cur_master->ops.enable)
  2456. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2457. }
  2458. static void sde_encoder_off_work(struct kthread_work *work)
  2459. {
  2460. struct sde_encoder_virt *sde_enc = container_of(work,
  2461. struct sde_encoder_virt, delayed_off_work.work);
  2462. struct drm_encoder *drm_enc;
  2463. if (!sde_enc) {
  2464. SDE_ERROR("invalid sde encoder\n");
  2465. return;
  2466. }
  2467. drm_enc = &sde_enc->base;
  2468. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2469. sde_encoder_idle_request(drm_enc);
  2470. SDE_ATRACE_END("sde_encoder_off_work");
  2471. }
  2472. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2473. {
  2474. struct sde_encoder_virt *sde_enc = NULL;
  2475. bool has_master_enc = false;
  2476. int i, ret = 0;
  2477. struct sde_connector_state *c_state;
  2478. struct drm_display_mode *cur_mode = NULL;
  2479. struct msm_display_mode *msm_mode;
  2480. if (!drm_enc || !drm_enc->crtc) {
  2481. SDE_ERROR("invalid encoder\n");
  2482. return;
  2483. }
  2484. sde_enc = to_sde_encoder_virt(drm_enc);
  2485. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2486. SDE_ERROR("power resource is not enabled\n");
  2487. return;
  2488. }
  2489. if (!sde_enc->crtc)
  2490. sde_enc->crtc = drm_enc->crtc;
  2491. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2492. SDE_DEBUG_ENC(sde_enc, "\n");
  2493. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2495. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2496. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2497. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2498. sde_enc->cur_master = phys;
  2499. has_master_enc = true;
  2500. break;
  2501. }
  2502. }
  2503. if (!has_master_enc) {
  2504. sde_enc->cur_master = NULL;
  2505. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2506. return;
  2507. }
  2508. _sde_encoder_input_handler_register(drm_enc);
  2509. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2510. if (!c_state) {
  2511. SDE_ERROR("invalid connector state\n");
  2512. return;
  2513. }
  2514. msm_mode = &c_state->msm_mode;
  2515. if ((drm_enc->crtc->state->connectors_changed &&
  2516. sde_encoder_in_clone_mode(drm_enc)) ||
  2517. !(msm_is_mode_seamless_vrr(msm_mode)
  2518. || msm_is_mode_seamless_dms(msm_mode)
  2519. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2520. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2521. sde_encoder_off_work);
  2522. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2523. if (ret) {
  2524. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2525. ret);
  2526. return;
  2527. }
  2528. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2529. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2530. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2531. _sde_encoder_virt_enable_helper(drm_enc);
  2532. }
  2533. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2534. {
  2535. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2536. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2537. int i = 0;
  2538. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2539. if (sde_enc->phys_encs[i]) {
  2540. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2541. sde_enc->phys_encs[i]->connector = NULL;
  2542. }
  2543. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2544. }
  2545. sde_enc->cur_master = NULL;
  2546. /*
  2547. * clear the cached crtc in sde_enc on use case finish, after all the
  2548. * outstanding events and timers have been completed
  2549. */
  2550. sde_enc->crtc = NULL;
  2551. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2552. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2553. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2554. }
  2555. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2556. {
  2557. struct sde_encoder_virt *sde_enc = NULL;
  2558. struct sde_kms *sde_kms;
  2559. enum sde_intf_mode intf_mode;
  2560. int ret, i = 0;
  2561. if (!drm_enc) {
  2562. SDE_ERROR("invalid encoder\n");
  2563. return;
  2564. } else if (!drm_enc->dev) {
  2565. SDE_ERROR("invalid dev\n");
  2566. return;
  2567. } else if (!drm_enc->dev->dev_private) {
  2568. SDE_ERROR("invalid dev_private\n");
  2569. return;
  2570. }
  2571. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2572. SDE_ERROR("power resource is not enabled\n");
  2573. return;
  2574. }
  2575. sde_enc = to_sde_encoder_virt(drm_enc);
  2576. SDE_DEBUG_ENC(sde_enc, "\n");
  2577. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2578. if (!sde_kms)
  2579. return;
  2580. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2581. SDE_EVT32(DRMID(drm_enc));
  2582. /* wait for idle */
  2583. if (!sde_encoder_in_clone_mode(drm_enc))
  2584. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2585. _sde_encoder_input_handler_unregister(drm_enc);
  2586. /*
  2587. * For primary command mode and video mode encoders, execute the
  2588. * resource control pre-stop operations before the physical encoders
  2589. * are disabled, to allow the rsc to transition its states properly.
  2590. *
  2591. * For other encoder types, rsc should not be enabled until after
  2592. * they have been fully disabled, so delay the pre-stop operations
  2593. * until after the physical disable calls have returned.
  2594. */
  2595. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2596. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2597. sde_encoder_resource_control(drm_enc,
  2598. SDE_ENC_RC_EVENT_PRE_STOP);
  2599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2600. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2601. if (phys && phys->ops.disable)
  2602. phys->ops.disable(phys);
  2603. }
  2604. } else {
  2605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2606. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2607. if (phys && phys->ops.disable)
  2608. phys->ops.disable(phys);
  2609. }
  2610. sde_encoder_resource_control(drm_enc,
  2611. SDE_ENC_RC_EVENT_PRE_STOP);
  2612. }
  2613. /*
  2614. * disable dce after the transfer is complete (for command mode)
  2615. * and after physical encoder is disabled, to make sure timing
  2616. * engine is already disabled (for video mode).
  2617. */
  2618. if (!sde_in_trusted_vm(sde_kms))
  2619. sde_encoder_dce_disable(sde_enc);
  2620. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2621. /* reset connector topology name property */
  2622. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2623. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2624. ret = sde_rm_update_topology(&sde_kms->rm,
  2625. sde_enc->cur_master->connector->state, NULL);
  2626. if (ret) {
  2627. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2628. return;
  2629. }
  2630. }
  2631. if (!sde_encoder_in_clone_mode(drm_enc))
  2632. sde_encoder_virt_reset(drm_enc);
  2633. }
  2634. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2635. struct sde_encoder_phys_wb *wb_enc)
  2636. {
  2637. struct sde_encoder_virt *sde_enc;
  2638. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2639. struct sde_ctl_flush_cfg cfg;
  2640. struct sde_hw_dsc *hw_dsc = NULL;
  2641. int i;
  2642. ctl->ops.reset(ctl);
  2643. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2644. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2645. if (wb_enc) {
  2646. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2647. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2648. false, phys_enc->hw_pp->idx);
  2649. if (ctl->ops.update_bitmask)
  2650. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2651. wb_enc->hw_wb->idx, true);
  2652. }
  2653. } else {
  2654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2655. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2656. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2657. sde_enc->phys_encs[i]->hw_intf, false,
  2658. sde_enc->phys_encs[i]->hw_pp->idx);
  2659. if (ctl->ops.update_bitmask)
  2660. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2661. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2662. }
  2663. }
  2664. }
  2665. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2666. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2667. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2668. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2669. phys_enc->hw_pp->merge_3d->idx, true);
  2670. }
  2671. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2672. phys_enc->hw_pp) {
  2673. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2674. false, phys_enc->hw_pp->idx);
  2675. if (ctl->ops.update_bitmask)
  2676. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2677. phys_enc->hw_cdm->idx, true);
  2678. }
  2679. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2680. ctl->ops.reset_post_disable)
  2681. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2682. phys_enc->hw_pp->merge_3d ?
  2683. phys_enc->hw_pp->merge_3d->idx : 0);
  2684. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2685. hw_dsc = sde_enc->hw_dsc[i];
  2686. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2687. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2688. if (ctl->ops.update_bitmask)
  2689. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2690. }
  2691. }
  2692. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2693. ctl->ops.get_pending_flush(ctl, &cfg);
  2694. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2695. ctl->ops.trigger_flush(ctl);
  2696. ctl->ops.trigger_start(ctl);
  2697. ctl->ops.clear_pending_flush(ctl);
  2698. }
  2699. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2700. {
  2701. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2702. struct sde_ctl_flush_cfg cfg;
  2703. ctl->ops.reset(ctl);
  2704. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2705. ctl->ops.get_pending_flush(ctl, &cfg);
  2706. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2707. ctl->ops.trigger_flush(ctl);
  2708. ctl->ops.trigger_start(ctl);
  2709. }
  2710. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2711. enum sde_intf_type type, u32 controller_id)
  2712. {
  2713. int i = 0;
  2714. for (i = 0; i < catalog->intf_count; i++) {
  2715. if (catalog->intf[i].type == type
  2716. && catalog->intf[i].controller_id == controller_id) {
  2717. return catalog->intf[i].id;
  2718. }
  2719. }
  2720. return INTF_MAX;
  2721. }
  2722. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2723. enum sde_intf_type type, u32 controller_id)
  2724. {
  2725. if (controller_id < catalog->wb_count)
  2726. return catalog->wb[controller_id].id;
  2727. return WB_MAX;
  2728. }
  2729. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2730. struct drm_crtc *crtc)
  2731. {
  2732. struct sde_hw_uidle *uidle;
  2733. struct sde_uidle_cntr cntr;
  2734. struct sde_uidle_status status;
  2735. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2736. pr_err("invalid params %d %d\n",
  2737. !sde_kms, !crtc);
  2738. return;
  2739. }
  2740. /* check if perf counters are enabled and setup */
  2741. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2742. return;
  2743. uidle = sde_kms->hw_uidle;
  2744. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2745. && uidle->ops.uidle_get_status) {
  2746. uidle->ops.uidle_get_status(uidle, &status);
  2747. trace_sde_perf_uidle_status(
  2748. crtc->base.id,
  2749. status.uidle_danger_status_0,
  2750. status.uidle_danger_status_1,
  2751. status.uidle_safe_status_0,
  2752. status.uidle_safe_status_1,
  2753. status.uidle_idle_status_0,
  2754. status.uidle_idle_status_1,
  2755. status.uidle_fal_status_0,
  2756. status.uidle_fal_status_1,
  2757. status.uidle_status,
  2758. status.uidle_en_fal10);
  2759. }
  2760. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2761. && uidle->ops.uidle_get_cntr) {
  2762. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2763. trace_sde_perf_uidle_cntr(
  2764. crtc->base.id,
  2765. cntr.fal1_gate_cntr,
  2766. cntr.fal10_gate_cntr,
  2767. cntr.fal_wait_gate_cntr,
  2768. cntr.fal1_num_transitions_cntr,
  2769. cntr.fal10_num_transitions_cntr,
  2770. cntr.min_gate_cntr,
  2771. cntr.max_gate_cntr);
  2772. }
  2773. }
  2774. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2775. struct sde_encoder_phys *phy_enc)
  2776. {
  2777. struct sde_encoder_virt *sde_enc = NULL;
  2778. unsigned long lock_flags;
  2779. ktime_t ts = 0;
  2780. if (!drm_enc || !phy_enc)
  2781. return;
  2782. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2783. sde_enc = to_sde_encoder_virt(drm_enc);
  2784. /*
  2785. * calculate accurate vsync timestamp when available
  2786. * set current time otherwise
  2787. */
  2788. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2789. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2790. if (!ts)
  2791. ts = ktime_get();
  2792. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2793. phy_enc->last_vsync_timestamp = ts;
  2794. atomic_inc(&phy_enc->vsync_cnt);
  2795. if (sde_enc->crtc_vblank_cb)
  2796. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2797. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2798. if (phy_enc->sde_kms &&
  2799. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2800. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2801. SDE_ATRACE_END("encoder_vblank_callback");
  2802. }
  2803. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2804. struct sde_encoder_phys *phy_enc)
  2805. {
  2806. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2807. if (!phy_enc)
  2808. return;
  2809. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2810. atomic_inc(&phy_enc->underrun_cnt);
  2811. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2812. if (sde_enc->cur_master &&
  2813. sde_enc->cur_master->ops.get_underrun_line_count)
  2814. sde_enc->cur_master->ops.get_underrun_line_count(
  2815. sde_enc->cur_master);
  2816. trace_sde_encoder_underrun(DRMID(drm_enc),
  2817. atomic_read(&phy_enc->underrun_cnt));
  2818. if (phy_enc->sde_kms &&
  2819. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2820. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2821. SDE_DBG_CTRL("stop_ftrace");
  2822. SDE_DBG_CTRL("panic_underrun");
  2823. SDE_ATRACE_END("encoder_underrun_callback");
  2824. }
  2825. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2826. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2827. {
  2828. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2829. unsigned long lock_flags;
  2830. bool enable;
  2831. int i;
  2832. enable = vbl_cb ? true : false;
  2833. if (!drm_enc) {
  2834. SDE_ERROR("invalid encoder\n");
  2835. return;
  2836. }
  2837. SDE_DEBUG_ENC(sde_enc, "\n");
  2838. SDE_EVT32(DRMID(drm_enc), enable);
  2839. if (sde_encoder_in_clone_mode(drm_enc)) {
  2840. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2841. return;
  2842. }
  2843. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2844. sde_enc->crtc_vblank_cb = vbl_cb;
  2845. sde_enc->crtc_vblank_cb_data = vbl_data;
  2846. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2847. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2848. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2849. if (phys && phys->ops.control_vblank_irq)
  2850. phys->ops.control_vblank_irq(phys, enable);
  2851. }
  2852. sde_enc->vblank_enabled = enable;
  2853. }
  2854. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2855. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2856. struct drm_crtc *crtc)
  2857. {
  2858. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2859. unsigned long lock_flags;
  2860. bool enable;
  2861. enable = frame_event_cb ? true : false;
  2862. if (!drm_enc) {
  2863. SDE_ERROR("invalid encoder\n");
  2864. return;
  2865. }
  2866. SDE_DEBUG_ENC(sde_enc, "\n");
  2867. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2868. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2869. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2870. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2871. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2872. }
  2873. static void sde_encoder_frame_done_callback(
  2874. struct drm_encoder *drm_enc,
  2875. struct sde_encoder_phys *ready_phys, u32 event)
  2876. {
  2877. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2878. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2879. unsigned int i;
  2880. bool trigger = true;
  2881. bool is_cmd_mode = false;
  2882. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2883. ktime_t ts = 0;
  2884. if (!sde_kms || !sde_enc->cur_master) {
  2885. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2886. sde_kms, sde_enc->cur_master);
  2887. return;
  2888. }
  2889. sde_enc->crtc_frame_event_cb_data.connector =
  2890. sde_enc->cur_master->connector;
  2891. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2892. is_cmd_mode = true;
  2893. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2894. if (sde_kms->catalog->has_precise_vsync_ts
  2895. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2896. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2897. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2898. /*
  2899. * get current ktime for other events and when precise timestamp is not
  2900. * available for retire-fence
  2901. */
  2902. if (!ts)
  2903. ts = ktime_get();
  2904. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2905. | SDE_ENCODER_FRAME_EVENT_ERROR
  2906. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2907. if (ready_phys->connector)
  2908. topology = sde_connector_get_topology_name(
  2909. ready_phys->connector);
  2910. /* One of the physical encoders has become idle */
  2911. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2912. if (sde_enc->phys_encs[i] == ready_phys) {
  2913. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2914. atomic_read(&sde_enc->frame_done_cnt[i]));
  2915. if (!atomic_add_unless(
  2916. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2917. SDE_EVT32(DRMID(drm_enc), event,
  2918. ready_phys->intf_idx,
  2919. SDE_EVTLOG_ERROR);
  2920. SDE_ERROR_ENC(sde_enc,
  2921. "intf idx:%d, event:%d\n",
  2922. ready_phys->intf_idx, event);
  2923. return;
  2924. }
  2925. }
  2926. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2927. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2928. trigger = false;
  2929. }
  2930. if (trigger) {
  2931. if (sde_enc->crtc_frame_event_cb)
  2932. sde_enc->crtc_frame_event_cb(
  2933. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2934. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2935. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2936. -1, 0);
  2937. }
  2938. } else if (sde_enc->crtc_frame_event_cb) {
  2939. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2940. }
  2941. }
  2942. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2943. {
  2944. struct sde_encoder_virt *sde_enc;
  2945. if (!drm_enc) {
  2946. SDE_ERROR("invalid drm encoder\n");
  2947. return -EINVAL;
  2948. }
  2949. sde_enc = to_sde_encoder_virt(drm_enc);
  2950. sde_encoder_resource_control(&sde_enc->base,
  2951. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2952. return 0;
  2953. }
  2954. /**
  2955. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2956. * drm_enc: Pointer to drm encoder structure
  2957. * phys: Pointer to physical encoder structure
  2958. * extra_flush: Additional bit mask to include in flush trigger
  2959. * config_changed: if true new config is applied, avoid increment of retire
  2960. * count if false
  2961. */
  2962. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2963. struct sde_encoder_phys *phys,
  2964. struct sde_ctl_flush_cfg *extra_flush,
  2965. bool config_changed)
  2966. {
  2967. struct sde_hw_ctl *ctl;
  2968. unsigned long lock_flags;
  2969. struct sde_encoder_virt *sde_enc;
  2970. int pend_ret_fence_cnt;
  2971. struct sde_connector *c_conn;
  2972. if (!drm_enc || !phys) {
  2973. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2974. !drm_enc, !phys);
  2975. return;
  2976. }
  2977. sde_enc = to_sde_encoder_virt(drm_enc);
  2978. c_conn = to_sde_connector(phys->connector);
  2979. if (!phys->hw_pp) {
  2980. SDE_ERROR("invalid pingpong hw\n");
  2981. return;
  2982. }
  2983. ctl = phys->hw_ctl;
  2984. if (!ctl || !phys->ops.trigger_flush) {
  2985. SDE_ERROR("missing ctl/trigger cb\n");
  2986. return;
  2987. }
  2988. if (phys->split_role == ENC_ROLE_SKIP) {
  2989. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2990. "skip flush pp%d ctl%d\n",
  2991. phys->hw_pp->idx - PINGPONG_0,
  2992. ctl->idx - CTL_0);
  2993. return;
  2994. }
  2995. /* update pending counts and trigger kickoff ctl flush atomically */
  2996. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2997. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2998. atomic_inc(&phys->pending_retire_fence_cnt);
  2999. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3000. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3001. ctl->ops.update_bitmask) {
  3002. /* perform peripheral flush on every frame update for dp dsc */
  3003. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3004. phys->comp_ratio && c_conn->ops.update_pps) {
  3005. c_conn->ops.update_pps(phys->connector, NULL,
  3006. c_conn->display);
  3007. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3008. phys->hw_intf->idx, 1);
  3009. }
  3010. if (sde_enc->dynamic_hdr_updated)
  3011. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3012. phys->hw_intf->idx, 1);
  3013. }
  3014. if ((extra_flush && extra_flush->pending_flush_mask)
  3015. && ctl->ops.update_pending_flush)
  3016. ctl->ops.update_pending_flush(ctl, extra_flush);
  3017. phys->ops.trigger_flush(phys);
  3018. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3019. if (ctl->ops.get_pending_flush) {
  3020. struct sde_ctl_flush_cfg pending_flush = {0,};
  3021. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3022. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3023. ctl->idx - CTL_0,
  3024. pending_flush.pending_flush_mask,
  3025. pend_ret_fence_cnt);
  3026. } else {
  3027. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3028. ctl->idx - CTL_0,
  3029. pend_ret_fence_cnt);
  3030. }
  3031. }
  3032. /**
  3033. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3034. * phys: Pointer to physical encoder structure
  3035. */
  3036. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3037. {
  3038. struct sde_hw_ctl *ctl;
  3039. struct sde_encoder_virt *sde_enc;
  3040. if (!phys) {
  3041. SDE_ERROR("invalid argument(s)\n");
  3042. return;
  3043. }
  3044. if (!phys->hw_pp) {
  3045. SDE_ERROR("invalid pingpong hw\n");
  3046. return;
  3047. }
  3048. if (!phys->parent) {
  3049. SDE_ERROR("invalid parent\n");
  3050. return;
  3051. }
  3052. /* avoid ctrl start for encoder in clone mode */
  3053. if (phys->in_clone_mode)
  3054. return;
  3055. ctl = phys->hw_ctl;
  3056. sde_enc = to_sde_encoder_virt(phys->parent);
  3057. if (phys->split_role == ENC_ROLE_SKIP) {
  3058. SDE_DEBUG_ENC(sde_enc,
  3059. "skip start pp%d ctl%d\n",
  3060. phys->hw_pp->idx - PINGPONG_0,
  3061. ctl->idx - CTL_0);
  3062. return;
  3063. }
  3064. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3065. phys->ops.trigger_start(phys);
  3066. }
  3067. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3068. {
  3069. struct sde_hw_ctl *ctl;
  3070. if (!phys_enc) {
  3071. SDE_ERROR("invalid encoder\n");
  3072. return;
  3073. }
  3074. ctl = phys_enc->hw_ctl;
  3075. if (ctl && ctl->ops.trigger_flush)
  3076. ctl->ops.trigger_flush(ctl);
  3077. }
  3078. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3079. {
  3080. struct sde_hw_ctl *ctl;
  3081. if (!phys_enc) {
  3082. SDE_ERROR("invalid encoder\n");
  3083. return;
  3084. }
  3085. ctl = phys_enc->hw_ctl;
  3086. if (ctl && ctl->ops.trigger_start) {
  3087. ctl->ops.trigger_start(ctl);
  3088. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3089. }
  3090. }
  3091. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3092. {
  3093. struct sde_encoder_virt *sde_enc;
  3094. struct sde_connector *sde_con;
  3095. void *sde_con_disp;
  3096. struct sde_hw_ctl *ctl;
  3097. int rc;
  3098. if (!phys_enc) {
  3099. SDE_ERROR("invalid encoder\n");
  3100. return;
  3101. }
  3102. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3103. ctl = phys_enc->hw_ctl;
  3104. if (!ctl || !ctl->ops.reset)
  3105. return;
  3106. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3107. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3108. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3109. phys_enc->connector) {
  3110. sde_con = to_sde_connector(phys_enc->connector);
  3111. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3112. if (sde_con->ops.soft_reset) {
  3113. rc = sde_con->ops.soft_reset(sde_con_disp);
  3114. if (rc) {
  3115. SDE_ERROR_ENC(sde_enc,
  3116. "connector soft reset failure\n");
  3117. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3118. }
  3119. }
  3120. }
  3121. phys_enc->enable_state = SDE_ENC_ENABLED;
  3122. }
  3123. /**
  3124. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3125. * Iterate through the physical encoders and perform consolidated flush
  3126. * and/or control start triggering as needed. This is done in the virtual
  3127. * encoder rather than the individual physical ones in order to handle
  3128. * use cases that require visibility into multiple physical encoders at
  3129. * a time.
  3130. * sde_enc: Pointer to virtual encoder structure
  3131. * config_changed: if true new config is applied. Avoid regdma_flush and
  3132. * incrementing the retire count if false.
  3133. */
  3134. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3135. bool config_changed)
  3136. {
  3137. struct sde_hw_ctl *ctl;
  3138. uint32_t i;
  3139. struct sde_ctl_flush_cfg pending_flush = {0,};
  3140. u32 pending_kickoff_cnt;
  3141. struct msm_drm_private *priv = NULL;
  3142. struct sde_kms *sde_kms = NULL;
  3143. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3144. bool is_regdma_blocking = false, is_vid_mode = false;
  3145. struct sde_crtc *sde_crtc;
  3146. if (!sde_enc) {
  3147. SDE_ERROR("invalid encoder\n");
  3148. return;
  3149. }
  3150. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3151. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3152. is_vid_mode = true;
  3153. is_regdma_blocking = (is_vid_mode ||
  3154. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3155. /* don't perform flush/start operations for slave encoders */
  3156. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3157. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3158. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3159. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3160. continue;
  3161. ctl = phys->hw_ctl;
  3162. if (!ctl)
  3163. continue;
  3164. if (phys->connector)
  3165. topology = sde_connector_get_topology_name(
  3166. phys->connector);
  3167. if (!phys->ops.needs_single_flush ||
  3168. !phys->ops.needs_single_flush(phys)) {
  3169. if (config_changed && ctl->ops.reg_dma_flush)
  3170. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3171. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3172. config_changed);
  3173. } else if (ctl->ops.get_pending_flush) {
  3174. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3175. }
  3176. }
  3177. /* for split flush, combine pending flush masks and send to master */
  3178. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3179. ctl = sde_enc->cur_master->hw_ctl;
  3180. if (config_changed && ctl->ops.reg_dma_flush)
  3181. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3182. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3183. &pending_flush,
  3184. config_changed);
  3185. }
  3186. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3187. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3188. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3189. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3190. continue;
  3191. if (!phys->ops.needs_single_flush ||
  3192. !phys->ops.needs_single_flush(phys)) {
  3193. pending_kickoff_cnt =
  3194. sde_encoder_phys_inc_pending(phys);
  3195. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3196. } else {
  3197. pending_kickoff_cnt =
  3198. sde_encoder_phys_inc_pending(phys);
  3199. SDE_EVT32(pending_kickoff_cnt,
  3200. pending_flush.pending_flush_mask,
  3201. SDE_EVTLOG_FUNC_CASE2);
  3202. }
  3203. }
  3204. if (sde_enc->misr_enable)
  3205. sde_encoder_misr_configure(&sde_enc->base, true,
  3206. sde_enc->misr_frame_count);
  3207. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3208. if (crtc_misr_info.misr_enable && sde_crtc &&
  3209. sde_crtc->misr_reconfigure) {
  3210. sde_crtc_misr_setup(sde_enc->crtc, true,
  3211. crtc_misr_info.misr_frame_count);
  3212. sde_crtc->misr_reconfigure = false;
  3213. }
  3214. _sde_encoder_trigger_start(sde_enc->cur_master);
  3215. if (sde_enc->elevated_ahb_vote) {
  3216. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3217. priv = sde_enc->base.dev->dev_private;
  3218. if (sde_kms != NULL) {
  3219. sde_power_scale_reg_bus(&priv->phandle,
  3220. VOTE_INDEX_LOW,
  3221. false);
  3222. }
  3223. sde_enc->elevated_ahb_vote = false;
  3224. }
  3225. }
  3226. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3227. struct drm_encoder *drm_enc,
  3228. unsigned long *affected_displays,
  3229. int num_active_phys)
  3230. {
  3231. struct sde_encoder_virt *sde_enc;
  3232. struct sde_encoder_phys *master;
  3233. enum sde_rm_topology_name topology;
  3234. bool is_right_only;
  3235. if (!drm_enc || !affected_displays)
  3236. return;
  3237. sde_enc = to_sde_encoder_virt(drm_enc);
  3238. master = sde_enc->cur_master;
  3239. if (!master || !master->connector)
  3240. return;
  3241. topology = sde_connector_get_topology_name(master->connector);
  3242. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3243. return;
  3244. /*
  3245. * For pingpong split, the slave pingpong won't generate IRQs. For
  3246. * right-only updates, we can't swap pingpongs, or simply swap the
  3247. * master/slave assignment, we actually have to swap the interfaces
  3248. * so that the master physical encoder will use a pingpong/interface
  3249. * that generates irqs on which to wait.
  3250. */
  3251. is_right_only = !test_bit(0, affected_displays) &&
  3252. test_bit(1, affected_displays);
  3253. if (is_right_only && !sde_enc->intfs_swapped) {
  3254. /* right-only update swap interfaces */
  3255. swap(sde_enc->phys_encs[0]->intf_idx,
  3256. sde_enc->phys_encs[1]->intf_idx);
  3257. sde_enc->intfs_swapped = true;
  3258. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3259. /* left-only or full update, swap back */
  3260. swap(sde_enc->phys_encs[0]->intf_idx,
  3261. sde_enc->phys_encs[1]->intf_idx);
  3262. sde_enc->intfs_swapped = false;
  3263. }
  3264. SDE_DEBUG_ENC(sde_enc,
  3265. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3266. is_right_only, sde_enc->intfs_swapped,
  3267. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3268. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3269. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3270. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3271. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3272. *affected_displays);
  3273. /* ppsplit always uses master since ppslave invalid for irqs*/
  3274. if (num_active_phys == 1)
  3275. *affected_displays = BIT(0);
  3276. }
  3277. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3278. struct sde_encoder_kickoff_params *params)
  3279. {
  3280. struct sde_encoder_virt *sde_enc;
  3281. struct sde_encoder_phys *phys;
  3282. int i, num_active_phys;
  3283. bool master_assigned = false;
  3284. if (!drm_enc || !params)
  3285. return;
  3286. sde_enc = to_sde_encoder_virt(drm_enc);
  3287. if (sde_enc->num_phys_encs <= 1)
  3288. return;
  3289. /* count bits set */
  3290. num_active_phys = hweight_long(params->affected_displays);
  3291. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3292. params->affected_displays, num_active_phys);
  3293. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3294. num_active_phys);
  3295. /* for left/right only update, ppsplit master switches interface */
  3296. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3297. &params->affected_displays, num_active_phys);
  3298. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3299. enum sde_enc_split_role prv_role, new_role;
  3300. bool active = false;
  3301. phys = sde_enc->phys_encs[i];
  3302. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3303. continue;
  3304. active = test_bit(i, &params->affected_displays);
  3305. prv_role = phys->split_role;
  3306. if (active && num_active_phys == 1)
  3307. new_role = ENC_ROLE_SOLO;
  3308. else if (active && !master_assigned)
  3309. new_role = ENC_ROLE_MASTER;
  3310. else if (active)
  3311. new_role = ENC_ROLE_SLAVE;
  3312. else
  3313. new_role = ENC_ROLE_SKIP;
  3314. phys->ops.update_split_role(phys, new_role);
  3315. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3316. sde_enc->cur_master = phys;
  3317. master_assigned = true;
  3318. }
  3319. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3320. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3321. phys->split_role, active);
  3322. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3323. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3324. phys->split_role, active, num_active_phys);
  3325. }
  3326. }
  3327. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3328. {
  3329. struct sde_encoder_virt *sde_enc;
  3330. struct msm_display_info *disp_info;
  3331. if (!drm_enc) {
  3332. SDE_ERROR("invalid encoder\n");
  3333. return false;
  3334. }
  3335. sde_enc = to_sde_encoder_virt(drm_enc);
  3336. disp_info = &sde_enc->disp_info;
  3337. return (disp_info->curr_panel_mode == mode);
  3338. }
  3339. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3340. {
  3341. struct sde_encoder_virt *sde_enc;
  3342. struct sde_encoder_phys *phys;
  3343. unsigned int i;
  3344. struct sde_hw_ctl *ctl;
  3345. if (!drm_enc) {
  3346. SDE_ERROR("invalid encoder\n");
  3347. return;
  3348. }
  3349. sde_enc = to_sde_encoder_virt(drm_enc);
  3350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3351. phys = sde_enc->phys_encs[i];
  3352. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3353. sde_encoder_check_curr_mode(drm_enc,
  3354. MSM_DISPLAY_CMD_MODE)) {
  3355. ctl = phys->hw_ctl;
  3356. if (ctl->ops.trigger_pending)
  3357. /* update only for command mode primary ctl */
  3358. ctl->ops.trigger_pending(ctl);
  3359. }
  3360. }
  3361. sde_enc->idle_pc_restore = false;
  3362. }
  3363. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3364. {
  3365. struct sde_encoder_virt *sde_enc = container_of(work,
  3366. struct sde_encoder_virt, esd_trigger_work);
  3367. if (!sde_enc) {
  3368. SDE_ERROR("invalid sde encoder\n");
  3369. return;
  3370. }
  3371. sde_encoder_resource_control(&sde_enc->base,
  3372. SDE_ENC_RC_EVENT_KICKOFF);
  3373. }
  3374. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3375. {
  3376. struct sde_encoder_virt *sde_enc = container_of(work,
  3377. struct sde_encoder_virt, input_event_work);
  3378. if (!sde_enc) {
  3379. SDE_ERROR("invalid sde encoder\n");
  3380. return;
  3381. }
  3382. sde_encoder_resource_control(&sde_enc->base,
  3383. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3384. }
  3385. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3386. {
  3387. struct sde_encoder_virt *sde_enc = container_of(work,
  3388. struct sde_encoder_virt, early_wakeup_work);
  3389. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3390. sde_vm_lock(sde_kms);
  3391. if (!sde_vm_owns_hw(sde_kms)) {
  3392. sde_vm_unlock(sde_kms);
  3393. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3394. DRMID(&sde_enc->base));
  3395. return;
  3396. }
  3397. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3398. sde_encoder_resource_control(&sde_enc->base,
  3399. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3400. SDE_ATRACE_END("encoder_early_wakeup");
  3401. sde_vm_unlock(sde_kms);
  3402. }
  3403. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3404. {
  3405. struct sde_encoder_virt *sde_enc = NULL;
  3406. struct msm_drm_thread *disp_thread = NULL;
  3407. struct msm_drm_private *priv = NULL;
  3408. priv = drm_enc->dev->dev_private;
  3409. sde_enc = to_sde_encoder_virt(drm_enc);
  3410. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3411. SDE_DEBUG_ENC(sde_enc,
  3412. "should only early wake up command mode display\n");
  3413. return;
  3414. }
  3415. if (!sde_enc->crtc || (sde_enc->crtc->index
  3416. >= ARRAY_SIZE(priv->event_thread))) {
  3417. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3418. sde_enc->crtc == NULL,
  3419. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3420. return;
  3421. }
  3422. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3423. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3424. kthread_queue_work(&disp_thread->worker,
  3425. &sde_enc->early_wakeup_work);
  3426. SDE_ATRACE_END("queue_early_wakeup_work");
  3427. }
  3428. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3429. {
  3430. static const uint64_t timeout_us = 50000;
  3431. static const uint64_t sleep_us = 20;
  3432. struct sde_encoder_virt *sde_enc;
  3433. ktime_t cur_ktime, exp_ktime;
  3434. uint32_t line_count, tmp, i;
  3435. if (!drm_enc) {
  3436. SDE_ERROR("invalid encoder\n");
  3437. return -EINVAL;
  3438. }
  3439. sde_enc = to_sde_encoder_virt(drm_enc);
  3440. if (!sde_enc->cur_master ||
  3441. !sde_enc->cur_master->ops.get_line_count) {
  3442. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3443. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3444. return -EINVAL;
  3445. }
  3446. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3447. line_count = sde_enc->cur_master->ops.get_line_count(
  3448. sde_enc->cur_master);
  3449. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3450. tmp = line_count;
  3451. line_count = sde_enc->cur_master->ops.get_line_count(
  3452. sde_enc->cur_master);
  3453. if (line_count < tmp) {
  3454. SDE_EVT32(DRMID(drm_enc), line_count);
  3455. return 0;
  3456. }
  3457. cur_ktime = ktime_get();
  3458. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3459. break;
  3460. usleep_range(sleep_us / 2, sleep_us);
  3461. }
  3462. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3463. return -ETIMEDOUT;
  3464. }
  3465. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3466. {
  3467. struct drm_encoder *drm_enc;
  3468. struct sde_rm_hw_iter rm_iter;
  3469. bool lm_valid = false;
  3470. bool intf_valid = false;
  3471. if (!phys_enc || !phys_enc->parent) {
  3472. SDE_ERROR("invalid encoder\n");
  3473. return -EINVAL;
  3474. }
  3475. drm_enc = phys_enc->parent;
  3476. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3477. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3478. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3479. phys_enc->has_intf_te)) {
  3480. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3481. SDE_HW_BLK_INTF);
  3482. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3483. struct sde_hw_intf *hw_intf =
  3484. (struct sde_hw_intf *)rm_iter.hw;
  3485. if (!hw_intf)
  3486. continue;
  3487. if (phys_enc->hw_ctl->ops.update_bitmask)
  3488. phys_enc->hw_ctl->ops.update_bitmask(
  3489. phys_enc->hw_ctl,
  3490. SDE_HW_FLUSH_INTF,
  3491. hw_intf->idx, 1);
  3492. intf_valid = true;
  3493. }
  3494. if (!intf_valid) {
  3495. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3496. "intf not found to flush\n");
  3497. return -EFAULT;
  3498. }
  3499. } else {
  3500. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3501. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3502. struct sde_hw_mixer *hw_lm =
  3503. (struct sde_hw_mixer *)rm_iter.hw;
  3504. if (!hw_lm)
  3505. continue;
  3506. /* update LM flush for HW without INTF TE */
  3507. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3508. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3509. phys_enc->hw_ctl,
  3510. hw_lm->idx, 1);
  3511. lm_valid = true;
  3512. }
  3513. if (!lm_valid) {
  3514. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3515. "lm not found to flush\n");
  3516. return -EFAULT;
  3517. }
  3518. }
  3519. return 0;
  3520. }
  3521. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3522. struct sde_encoder_virt *sde_enc)
  3523. {
  3524. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3525. struct sde_hw_mdp *mdptop = NULL;
  3526. sde_enc->dynamic_hdr_updated = false;
  3527. if (sde_enc->cur_master) {
  3528. mdptop = sde_enc->cur_master->hw_mdptop;
  3529. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3530. sde_enc->cur_master->connector);
  3531. }
  3532. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3533. return;
  3534. if (mdptop->ops.set_hdr_plus_metadata) {
  3535. sde_enc->dynamic_hdr_updated = true;
  3536. mdptop->ops.set_hdr_plus_metadata(
  3537. mdptop, dhdr_meta->dynamic_hdr_payload,
  3538. dhdr_meta->dynamic_hdr_payload_size,
  3539. sde_enc->cur_master->intf_idx == INTF_0 ?
  3540. 0 : 1);
  3541. }
  3542. }
  3543. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3544. {
  3545. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3546. struct sde_encoder_phys *phys;
  3547. int i;
  3548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3549. phys = sde_enc->phys_encs[i];
  3550. if (phys && phys->ops.hw_reset)
  3551. phys->ops.hw_reset(phys);
  3552. }
  3553. }
  3554. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3555. struct sde_encoder_kickoff_params *params)
  3556. {
  3557. struct sde_encoder_virt *sde_enc;
  3558. struct sde_encoder_phys *phys;
  3559. struct sde_kms *sde_kms = NULL;
  3560. struct sde_crtc *sde_crtc;
  3561. bool needs_hw_reset = false, is_cmd_mode;
  3562. int i, rc, ret = 0;
  3563. struct msm_display_info *disp_info;
  3564. if (!drm_enc || !params || !drm_enc->dev ||
  3565. !drm_enc->dev->dev_private) {
  3566. SDE_ERROR("invalid args\n");
  3567. return -EINVAL;
  3568. }
  3569. sde_enc = to_sde_encoder_virt(drm_enc);
  3570. sde_kms = sde_encoder_get_kms(drm_enc);
  3571. if (!sde_kms)
  3572. return -EINVAL;
  3573. disp_info = &sde_enc->disp_info;
  3574. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3575. SDE_DEBUG_ENC(sde_enc, "\n");
  3576. SDE_EVT32(DRMID(drm_enc));
  3577. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3578. MSM_DISPLAY_CMD_MODE);
  3579. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3580. && is_cmd_mode)
  3581. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3582. sde_enc->cur_master->connector->state,
  3583. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3584. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3585. /* prepare for next kickoff, may include waiting on previous kickoff */
  3586. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3588. phys = sde_enc->phys_encs[i];
  3589. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3590. params->recovery_events_enabled =
  3591. sde_enc->recovery_events_enabled;
  3592. if (phys) {
  3593. if (phys->ops.prepare_for_kickoff) {
  3594. rc = phys->ops.prepare_for_kickoff(
  3595. phys, params);
  3596. if (rc)
  3597. ret = rc;
  3598. }
  3599. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3600. needs_hw_reset = true;
  3601. _sde_encoder_setup_dither(phys);
  3602. if (sde_enc->cur_master &&
  3603. sde_connector_is_qsync_updated(
  3604. sde_enc->cur_master->connector))
  3605. _helper_flush_qsync(phys);
  3606. }
  3607. }
  3608. if (is_cmd_mode && sde_enc->cur_master &&
  3609. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3610. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3611. _sde_encoder_update_rsc_client(drm_enc, true);
  3612. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3613. if (rc) {
  3614. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3615. ret = rc;
  3616. goto end;
  3617. }
  3618. /* if any phys needs reset, reset all phys, in-order */
  3619. if (needs_hw_reset)
  3620. sde_encoder_needs_hw_reset(drm_enc);
  3621. _sde_encoder_update_master(drm_enc, params);
  3622. _sde_encoder_update_roi(drm_enc);
  3623. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3624. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3625. if (rc) {
  3626. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3627. sde_enc->cur_master->connector->base.id,
  3628. rc);
  3629. ret = rc;
  3630. }
  3631. }
  3632. if (sde_enc->cur_master &&
  3633. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3634. !sde_enc->cur_master->cont_splash_enabled)) {
  3635. rc = sde_encoder_dce_setup(sde_enc, params);
  3636. if (rc) {
  3637. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3638. ret = rc;
  3639. }
  3640. }
  3641. sde_encoder_dce_flush(sde_enc);
  3642. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3643. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3644. sde_enc->cur_master, sde_kms->qdss_enabled);
  3645. end:
  3646. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3647. return ret;
  3648. }
  3649. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3650. {
  3651. struct sde_encoder_virt *sde_enc;
  3652. struct sde_encoder_phys *phys;
  3653. unsigned int i;
  3654. if (!drm_enc) {
  3655. SDE_ERROR("invalid encoder\n");
  3656. return;
  3657. }
  3658. SDE_ATRACE_BEGIN("encoder_kickoff");
  3659. sde_enc = to_sde_encoder_virt(drm_enc);
  3660. SDE_DEBUG_ENC(sde_enc, "\n");
  3661. if (sde_enc->delay_kickoff) {
  3662. u32 loop_count = 20;
  3663. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3664. for (i = 0; i < loop_count; i++) {
  3665. usleep_range(sleep, sleep * 2);
  3666. if (!sde_enc->delay_kickoff)
  3667. break;
  3668. }
  3669. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3670. }
  3671. /* All phys encs are ready to go, trigger the kickoff */
  3672. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3673. /* allow phys encs to handle any post-kickoff business */
  3674. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3675. phys = sde_enc->phys_encs[i];
  3676. if (phys && phys->ops.handle_post_kickoff)
  3677. phys->ops.handle_post_kickoff(phys);
  3678. }
  3679. if (sde_enc->autorefresh_solver_disable &&
  3680. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3681. _sde_encoder_update_rsc_client(drm_enc, true);
  3682. SDE_ATRACE_END("encoder_kickoff");
  3683. }
  3684. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3685. struct sde_hw_pp_vsync_info *info)
  3686. {
  3687. struct sde_encoder_virt *sde_enc;
  3688. struct sde_encoder_phys *phys;
  3689. int i, ret;
  3690. if (!drm_enc || !info)
  3691. return;
  3692. sde_enc = to_sde_encoder_virt(drm_enc);
  3693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3694. phys = sde_enc->phys_encs[i];
  3695. if (phys && phys->hw_intf && phys->hw_pp
  3696. && phys->hw_intf->ops.get_vsync_info) {
  3697. ret = phys->hw_intf->ops.get_vsync_info(
  3698. phys->hw_intf, &info[i]);
  3699. if (!ret) {
  3700. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3701. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3702. }
  3703. }
  3704. }
  3705. }
  3706. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3707. u32 *transfer_time_us)
  3708. {
  3709. struct sde_encoder_virt *sde_enc;
  3710. struct msm_mode_info *info;
  3711. if (!drm_enc || !transfer_time_us) {
  3712. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3713. !transfer_time_us);
  3714. return;
  3715. }
  3716. sde_enc = to_sde_encoder_virt(drm_enc);
  3717. info = &sde_enc->mode_info;
  3718. *transfer_time_us = info->mdp_transfer_time_us;
  3719. }
  3720. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3721. {
  3722. struct drm_encoder *src_enc = drm_enc;
  3723. struct sde_encoder_virt *sde_enc;
  3724. u32 fps;
  3725. if (!drm_enc) {
  3726. SDE_ERROR("invalid encoder\n");
  3727. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3728. }
  3729. if (sde_encoder_in_clone_mode(drm_enc))
  3730. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3731. if (!src_enc)
  3732. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3733. sde_enc = to_sde_encoder_virt(src_enc);
  3734. fps = sde_enc->mode_info.frame_rate;
  3735. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3736. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3737. else
  3738. return (SEC_TO_MILLI_SEC / fps) * 2;
  3739. }
  3740. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3741. {
  3742. struct sde_encoder_virt *sde_enc;
  3743. struct sde_encoder_phys *master;
  3744. bool is_vid_mode;
  3745. if (!drm_enc)
  3746. return -EINVAL;
  3747. sde_enc = to_sde_encoder_virt(drm_enc);
  3748. master = sde_enc->cur_master;
  3749. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3750. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3751. return -ENODATA;
  3752. if (!master->hw_intf->ops.get_avr_status)
  3753. return -EOPNOTSUPP;
  3754. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3755. }
  3756. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3757. struct drm_framebuffer *fb)
  3758. {
  3759. struct drm_encoder *drm_enc;
  3760. struct sde_hw_mixer_cfg mixer;
  3761. struct sde_rm_hw_iter lm_iter;
  3762. bool lm_valid = false;
  3763. if (!phys_enc || !phys_enc->parent) {
  3764. SDE_ERROR("invalid encoder\n");
  3765. return -EINVAL;
  3766. }
  3767. drm_enc = phys_enc->parent;
  3768. memset(&mixer, 0, sizeof(mixer));
  3769. /* reset associated CTL/LMs */
  3770. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3771. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3772. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3773. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3774. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3775. if (!hw_lm)
  3776. continue;
  3777. /* need to flush LM to remove it */
  3778. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3779. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3780. phys_enc->hw_ctl,
  3781. hw_lm->idx, 1);
  3782. if (fb) {
  3783. /* assume a single LM if targeting a frame buffer */
  3784. if (lm_valid)
  3785. continue;
  3786. mixer.out_height = fb->height;
  3787. mixer.out_width = fb->width;
  3788. if (hw_lm->ops.setup_mixer_out)
  3789. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3790. }
  3791. lm_valid = true;
  3792. /* only enable border color on LM */
  3793. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3794. phys_enc->hw_ctl->ops.setup_blendstage(
  3795. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3796. }
  3797. if (!lm_valid) {
  3798. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3799. return -EFAULT;
  3800. }
  3801. return 0;
  3802. }
  3803. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3804. {
  3805. struct sde_encoder_virt *sde_enc;
  3806. struct sde_encoder_phys *phys;
  3807. int i, rc = 0, ret = 0;
  3808. struct sde_hw_ctl *ctl;
  3809. if (!drm_enc) {
  3810. SDE_ERROR("invalid encoder\n");
  3811. return -EINVAL;
  3812. }
  3813. sde_enc = to_sde_encoder_virt(drm_enc);
  3814. /* update the qsync parameters for the current frame */
  3815. if (sde_enc->cur_master)
  3816. sde_connector_set_qsync_params(
  3817. sde_enc->cur_master->connector);
  3818. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3819. phys = sde_enc->phys_encs[i];
  3820. if (phys && phys->ops.prepare_commit)
  3821. phys->ops.prepare_commit(phys);
  3822. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3823. ret = -ETIMEDOUT;
  3824. if (phys && phys->hw_ctl) {
  3825. ctl = phys->hw_ctl;
  3826. /*
  3827. * avoid clearing the pending flush during the first
  3828. * frame update after idle power collpase as the
  3829. * restore path would have updated the pending flush
  3830. */
  3831. if (!sde_enc->idle_pc_restore &&
  3832. ctl->ops.clear_pending_flush)
  3833. ctl->ops.clear_pending_flush(ctl);
  3834. }
  3835. }
  3836. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3837. rc = sde_connector_prepare_commit(
  3838. sde_enc->cur_master->connector);
  3839. if (rc)
  3840. SDE_ERROR_ENC(sde_enc,
  3841. "prepare commit failed conn %d rc %d\n",
  3842. sde_enc->cur_master->connector->base.id,
  3843. rc);
  3844. }
  3845. return ret;
  3846. }
  3847. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3848. bool enable, u32 frame_count)
  3849. {
  3850. if (!phys_enc)
  3851. return;
  3852. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3853. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3854. enable, frame_count);
  3855. }
  3856. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3857. bool nonblock, u32 *misr_value)
  3858. {
  3859. if (!phys_enc)
  3860. return -EINVAL;
  3861. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3862. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3863. nonblock, misr_value) : -ENOTSUPP;
  3864. }
  3865. #ifdef CONFIG_DEBUG_FS
  3866. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3867. {
  3868. struct sde_encoder_virt *sde_enc;
  3869. int i;
  3870. if (!s || !s->private)
  3871. return -EINVAL;
  3872. sde_enc = s->private;
  3873. mutex_lock(&sde_enc->enc_lock);
  3874. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3875. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3876. if (!phys)
  3877. continue;
  3878. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3879. phys->intf_idx - INTF_0,
  3880. atomic_read(&phys->vsync_cnt),
  3881. atomic_read(&phys->underrun_cnt));
  3882. switch (phys->intf_mode) {
  3883. case INTF_MODE_VIDEO:
  3884. seq_puts(s, "mode: video\n");
  3885. break;
  3886. case INTF_MODE_CMD:
  3887. seq_puts(s, "mode: command\n");
  3888. break;
  3889. case INTF_MODE_WB_BLOCK:
  3890. seq_puts(s, "mode: wb block\n");
  3891. break;
  3892. case INTF_MODE_WB_LINE:
  3893. seq_puts(s, "mode: wb line\n");
  3894. break;
  3895. default:
  3896. seq_puts(s, "mode: ???\n");
  3897. break;
  3898. }
  3899. }
  3900. mutex_unlock(&sde_enc->enc_lock);
  3901. return 0;
  3902. }
  3903. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3904. struct file *file)
  3905. {
  3906. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3907. }
  3908. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3909. const char __user *user_buf, size_t count, loff_t *ppos)
  3910. {
  3911. struct sde_encoder_virt *sde_enc;
  3912. char buf[MISR_BUFF_SIZE + 1];
  3913. size_t buff_copy;
  3914. u32 frame_count, enable;
  3915. struct sde_kms *sde_kms = NULL;
  3916. struct drm_encoder *drm_enc;
  3917. if (!file || !file->private_data)
  3918. return -EINVAL;
  3919. sde_enc = file->private_data;
  3920. if (!sde_enc)
  3921. return -EINVAL;
  3922. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3923. if (!sde_kms)
  3924. return -EINVAL;
  3925. drm_enc = &sde_enc->base;
  3926. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3927. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3928. return -ENOTSUPP;
  3929. }
  3930. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3931. if (copy_from_user(buf, user_buf, buff_copy))
  3932. return -EINVAL;
  3933. buf[buff_copy] = 0; /* end of string */
  3934. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3935. return -EINVAL;
  3936. sde_enc->misr_enable = enable;
  3937. sde_enc->misr_reconfigure = true;
  3938. sde_enc->misr_frame_count = frame_count;
  3939. return count;
  3940. }
  3941. static ssize_t _sde_encoder_misr_read(struct file *file,
  3942. char __user *user_buff, size_t count, loff_t *ppos)
  3943. {
  3944. struct sde_encoder_virt *sde_enc;
  3945. struct sde_kms *sde_kms = NULL;
  3946. struct drm_encoder *drm_enc;
  3947. int i = 0, len = 0;
  3948. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3949. int rc;
  3950. if (*ppos)
  3951. return 0;
  3952. if (!file || !file->private_data)
  3953. return -EINVAL;
  3954. sde_enc = file->private_data;
  3955. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3956. if (!sde_kms)
  3957. return -EINVAL;
  3958. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3959. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3960. return -ENOTSUPP;
  3961. }
  3962. drm_enc = &sde_enc->base;
  3963. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3964. if (rc < 0)
  3965. return rc;
  3966. sde_vm_lock(sde_kms);
  3967. if (!sde_vm_owns_hw(sde_kms)) {
  3968. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3969. rc = -EOPNOTSUPP;
  3970. goto end;
  3971. }
  3972. if (!sde_enc->misr_enable) {
  3973. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3974. "disabled\n");
  3975. goto buff_check;
  3976. }
  3977. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3978. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3979. u32 misr_value = 0;
  3980. if (!phys || !phys->ops.collect_misr) {
  3981. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3982. "invalid\n");
  3983. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3984. continue;
  3985. }
  3986. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3987. if (rc) {
  3988. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3989. "invalid\n");
  3990. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3991. rc);
  3992. continue;
  3993. } else {
  3994. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3995. "Intf idx:%d\n",
  3996. phys->intf_idx - INTF_0);
  3997. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3998. "0x%x\n", misr_value);
  3999. }
  4000. }
  4001. buff_check:
  4002. if (count <= len) {
  4003. len = 0;
  4004. goto end;
  4005. }
  4006. if (copy_to_user(user_buff, buf, len)) {
  4007. len = -EFAULT;
  4008. goto end;
  4009. }
  4010. *ppos += len; /* increase offset */
  4011. end:
  4012. sde_vm_unlock(sde_kms);
  4013. pm_runtime_put_sync(drm_enc->dev->dev);
  4014. return len;
  4015. }
  4016. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4017. {
  4018. struct sde_encoder_virt *sde_enc;
  4019. struct sde_kms *sde_kms;
  4020. int i;
  4021. static const struct file_operations debugfs_status_fops = {
  4022. .open = _sde_encoder_debugfs_status_open,
  4023. .read = seq_read,
  4024. .llseek = seq_lseek,
  4025. .release = single_release,
  4026. };
  4027. static const struct file_operations debugfs_misr_fops = {
  4028. .open = simple_open,
  4029. .read = _sde_encoder_misr_read,
  4030. .write = _sde_encoder_misr_setup,
  4031. };
  4032. char name[SDE_NAME_SIZE];
  4033. if (!drm_enc) {
  4034. SDE_ERROR("invalid encoder\n");
  4035. return -EINVAL;
  4036. }
  4037. sde_enc = to_sde_encoder_virt(drm_enc);
  4038. sde_kms = sde_encoder_get_kms(drm_enc);
  4039. if (!sde_kms) {
  4040. SDE_ERROR("invalid sde_kms\n");
  4041. return -EINVAL;
  4042. }
  4043. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4044. /* create overall sub-directory for the encoder */
  4045. sde_enc->debugfs_root = debugfs_create_dir(name,
  4046. drm_enc->dev->primary->debugfs_root);
  4047. if (!sde_enc->debugfs_root)
  4048. return -ENOMEM;
  4049. /* don't error check these */
  4050. debugfs_create_file("status", 0400,
  4051. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4052. debugfs_create_file("misr_data", 0600,
  4053. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4054. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4055. &sde_enc->idle_pc_enabled);
  4056. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4057. &sde_enc->frame_trigger_mode);
  4058. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4059. if (sde_enc->phys_encs[i] &&
  4060. sde_enc->phys_encs[i]->ops.late_register)
  4061. sde_enc->phys_encs[i]->ops.late_register(
  4062. sde_enc->phys_encs[i],
  4063. sde_enc->debugfs_root);
  4064. return 0;
  4065. }
  4066. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4067. {
  4068. struct sde_encoder_virt *sde_enc;
  4069. if (!drm_enc)
  4070. return;
  4071. sde_enc = to_sde_encoder_virt(drm_enc);
  4072. debugfs_remove_recursive(sde_enc->debugfs_root);
  4073. }
  4074. #else
  4075. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4076. {
  4077. return 0;
  4078. }
  4079. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4080. {
  4081. }
  4082. #endif
  4083. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4084. {
  4085. return _sde_encoder_init_debugfs(encoder);
  4086. }
  4087. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4088. {
  4089. _sde_encoder_destroy_debugfs(encoder);
  4090. }
  4091. static int sde_encoder_virt_add_phys_encs(
  4092. struct msm_display_info *disp_info,
  4093. struct sde_encoder_virt *sde_enc,
  4094. struct sde_enc_phys_init_params *params)
  4095. {
  4096. struct sde_encoder_phys *enc = NULL;
  4097. u32 display_caps = disp_info->capabilities;
  4098. SDE_DEBUG_ENC(sde_enc, "\n");
  4099. /*
  4100. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4101. * in this function, check up-front.
  4102. */
  4103. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4104. ARRAY_SIZE(sde_enc->phys_encs)) {
  4105. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4106. sde_enc->num_phys_encs);
  4107. return -EINVAL;
  4108. }
  4109. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4110. enc = sde_encoder_phys_vid_init(params);
  4111. if (IS_ERR_OR_NULL(enc)) {
  4112. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4113. PTR_ERR(enc));
  4114. return !enc ? -EINVAL : PTR_ERR(enc);
  4115. }
  4116. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4117. }
  4118. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4119. enc = sde_encoder_phys_cmd_init(params);
  4120. if (IS_ERR_OR_NULL(enc)) {
  4121. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4122. PTR_ERR(enc));
  4123. return !enc ? -EINVAL : PTR_ERR(enc);
  4124. }
  4125. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4126. }
  4127. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4128. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4129. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4130. else
  4131. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4132. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4133. ++sde_enc->num_phys_encs;
  4134. return 0;
  4135. }
  4136. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4137. struct sde_enc_phys_init_params *params)
  4138. {
  4139. struct sde_encoder_phys *enc = NULL;
  4140. if (!sde_enc) {
  4141. SDE_ERROR("invalid encoder\n");
  4142. return -EINVAL;
  4143. }
  4144. SDE_DEBUG_ENC(sde_enc, "\n");
  4145. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4146. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4147. sde_enc->num_phys_encs);
  4148. return -EINVAL;
  4149. }
  4150. enc = sde_encoder_phys_wb_init(params);
  4151. if (IS_ERR_OR_NULL(enc)) {
  4152. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4153. PTR_ERR(enc));
  4154. return !enc ? -EINVAL : PTR_ERR(enc);
  4155. }
  4156. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4157. ++sde_enc->num_phys_encs;
  4158. return 0;
  4159. }
  4160. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4161. struct sde_kms *sde_kms,
  4162. struct msm_display_info *disp_info,
  4163. int *drm_enc_mode)
  4164. {
  4165. int ret = 0;
  4166. int i = 0;
  4167. enum sde_intf_type intf_type;
  4168. struct sde_encoder_virt_ops parent_ops = {
  4169. sde_encoder_vblank_callback,
  4170. sde_encoder_underrun_callback,
  4171. sde_encoder_frame_done_callback,
  4172. _sde_encoder_get_qsync_fps_callback,
  4173. };
  4174. struct sde_enc_phys_init_params phys_params;
  4175. if (!sde_enc || !sde_kms) {
  4176. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4177. !sde_enc, !sde_kms);
  4178. return -EINVAL;
  4179. }
  4180. memset(&phys_params, 0, sizeof(phys_params));
  4181. phys_params.sde_kms = sde_kms;
  4182. phys_params.parent = &sde_enc->base;
  4183. phys_params.parent_ops = parent_ops;
  4184. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4185. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4186. SDE_DEBUG("\n");
  4187. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4188. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4189. intf_type = INTF_DSI;
  4190. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4191. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4192. intf_type = INTF_HDMI;
  4193. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4194. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4195. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4196. else
  4197. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4198. intf_type = INTF_DP;
  4199. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4200. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4201. intf_type = INTF_WB;
  4202. } else {
  4203. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4204. return -EINVAL;
  4205. }
  4206. WARN_ON(disp_info->num_of_h_tiles < 1);
  4207. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4208. sde_enc->te_source = disp_info->te_source;
  4209. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4210. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4211. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4212. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4213. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4214. mutex_lock(&sde_enc->enc_lock);
  4215. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4216. /*
  4217. * Left-most tile is at index 0, content is controller id
  4218. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4219. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4220. */
  4221. u32 controller_id = disp_info->h_tile_instance[i];
  4222. if (disp_info->num_of_h_tiles > 1) {
  4223. if (i == 0)
  4224. phys_params.split_role = ENC_ROLE_MASTER;
  4225. else
  4226. phys_params.split_role = ENC_ROLE_SLAVE;
  4227. } else {
  4228. phys_params.split_role = ENC_ROLE_SOLO;
  4229. }
  4230. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4231. i, controller_id, phys_params.split_role);
  4232. if (intf_type == INTF_WB) {
  4233. phys_params.intf_idx = INTF_MAX;
  4234. phys_params.wb_idx = sde_encoder_get_wb(
  4235. sde_kms->catalog,
  4236. intf_type, controller_id);
  4237. if (phys_params.wb_idx == WB_MAX) {
  4238. SDE_ERROR_ENC(sde_enc,
  4239. "could not get wb: type %d, id %d\n",
  4240. intf_type, controller_id);
  4241. ret = -EINVAL;
  4242. }
  4243. } else {
  4244. phys_params.wb_idx = WB_MAX;
  4245. phys_params.intf_idx = sde_encoder_get_intf(
  4246. sde_kms->catalog, intf_type,
  4247. controller_id);
  4248. if (phys_params.intf_idx == INTF_MAX) {
  4249. SDE_ERROR_ENC(sde_enc,
  4250. "could not get wb: type %d, id %d\n",
  4251. intf_type, controller_id);
  4252. ret = -EINVAL;
  4253. }
  4254. }
  4255. if (!ret) {
  4256. if (intf_type == INTF_WB)
  4257. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4258. &phys_params);
  4259. else
  4260. ret = sde_encoder_virt_add_phys_encs(
  4261. disp_info,
  4262. sde_enc,
  4263. &phys_params);
  4264. if (ret)
  4265. SDE_ERROR_ENC(sde_enc,
  4266. "failed to add phys encs\n");
  4267. }
  4268. }
  4269. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4270. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4271. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4272. if (vid_phys) {
  4273. atomic_set(&vid_phys->vsync_cnt, 0);
  4274. atomic_set(&vid_phys->underrun_cnt, 0);
  4275. }
  4276. if (cmd_phys) {
  4277. atomic_set(&cmd_phys->vsync_cnt, 0);
  4278. atomic_set(&cmd_phys->underrun_cnt, 0);
  4279. }
  4280. }
  4281. mutex_unlock(&sde_enc->enc_lock);
  4282. return ret;
  4283. }
  4284. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4285. .mode_set = sde_encoder_virt_mode_set,
  4286. .disable = sde_encoder_virt_disable,
  4287. .enable = sde_encoder_virt_enable,
  4288. .atomic_check = sde_encoder_virt_atomic_check,
  4289. };
  4290. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4291. .destroy = sde_encoder_destroy,
  4292. .late_register = sde_encoder_late_register,
  4293. .early_unregister = sde_encoder_early_unregister,
  4294. };
  4295. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4296. {
  4297. struct msm_drm_private *priv = dev->dev_private;
  4298. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4299. struct drm_encoder *drm_enc = NULL;
  4300. struct sde_encoder_virt *sde_enc = NULL;
  4301. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4302. char name[SDE_NAME_SIZE];
  4303. int ret = 0, i, intf_index = INTF_MAX;
  4304. struct sde_encoder_phys *phys = NULL;
  4305. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4306. if (!sde_enc) {
  4307. ret = -ENOMEM;
  4308. goto fail;
  4309. }
  4310. mutex_init(&sde_enc->enc_lock);
  4311. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4312. &drm_enc_mode);
  4313. if (ret)
  4314. goto fail;
  4315. sde_enc->cur_master = NULL;
  4316. spin_lock_init(&sde_enc->enc_spinlock);
  4317. mutex_init(&sde_enc->vblank_ctl_lock);
  4318. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4319. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4320. drm_enc = &sde_enc->base;
  4321. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4322. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4323. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4324. phys = sde_enc->phys_encs[i];
  4325. if (!phys)
  4326. continue;
  4327. if (phys->ops.is_master && phys->ops.is_master(phys))
  4328. intf_index = phys->intf_idx - INTF_0;
  4329. }
  4330. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4331. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4332. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4333. SDE_RSC_PRIMARY_DISP_CLIENT :
  4334. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4335. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4336. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4337. PTR_ERR(sde_enc->rsc_client));
  4338. sde_enc->rsc_client = NULL;
  4339. }
  4340. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4341. sde_enc->input_event_enabled) {
  4342. ret = _sde_encoder_input_handler(sde_enc);
  4343. if (ret)
  4344. SDE_ERROR(
  4345. "input handler registration failed, rc = %d\n", ret);
  4346. }
  4347. mutex_init(&sde_enc->rc_lock);
  4348. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4349. sde_encoder_off_work);
  4350. sde_enc->vblank_enabled = false;
  4351. sde_enc->qdss_status = false;
  4352. kthread_init_work(&sde_enc->input_event_work,
  4353. sde_encoder_input_event_work_handler);
  4354. kthread_init_work(&sde_enc->early_wakeup_work,
  4355. sde_encoder_early_wakeup_work_handler);
  4356. kthread_init_work(&sde_enc->esd_trigger_work,
  4357. sde_encoder_esd_trigger_work_handler);
  4358. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4359. SDE_DEBUG_ENC(sde_enc, "created\n");
  4360. return drm_enc;
  4361. fail:
  4362. SDE_ERROR("failed to create encoder\n");
  4363. if (drm_enc)
  4364. sde_encoder_destroy(drm_enc);
  4365. return ERR_PTR(ret);
  4366. }
  4367. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4368. enum msm_event_wait event)
  4369. {
  4370. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4371. struct sde_encoder_virt *sde_enc = NULL;
  4372. int i, ret = 0;
  4373. char atrace_buf[32];
  4374. if (!drm_enc) {
  4375. SDE_ERROR("invalid encoder\n");
  4376. return -EINVAL;
  4377. }
  4378. sde_enc = to_sde_encoder_virt(drm_enc);
  4379. SDE_DEBUG_ENC(sde_enc, "\n");
  4380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4381. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4382. switch (event) {
  4383. case MSM_ENC_COMMIT_DONE:
  4384. fn_wait = phys->ops.wait_for_commit_done;
  4385. break;
  4386. case MSM_ENC_TX_COMPLETE:
  4387. fn_wait = phys->ops.wait_for_tx_complete;
  4388. break;
  4389. case MSM_ENC_VBLANK:
  4390. fn_wait = phys->ops.wait_for_vblank;
  4391. break;
  4392. case MSM_ENC_ACTIVE_REGION:
  4393. fn_wait = phys->ops.wait_for_active;
  4394. break;
  4395. default:
  4396. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4397. event);
  4398. return -EINVAL;
  4399. }
  4400. if (phys && fn_wait) {
  4401. snprintf(atrace_buf, sizeof(atrace_buf),
  4402. "wait_completion_event_%d", event);
  4403. SDE_ATRACE_BEGIN(atrace_buf);
  4404. ret = fn_wait(phys);
  4405. SDE_ATRACE_END(atrace_buf);
  4406. if (ret)
  4407. return ret;
  4408. }
  4409. }
  4410. return ret;
  4411. }
  4412. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4413. u64 *l_bound, u64 *u_bound)
  4414. {
  4415. struct sde_encoder_virt *sde_enc;
  4416. u64 jitter_ns, frametime_ns;
  4417. struct msm_mode_info *info;
  4418. if (!drm_enc) {
  4419. SDE_ERROR("invalid encoder\n");
  4420. return;
  4421. }
  4422. sde_enc = to_sde_encoder_virt(drm_enc);
  4423. info = &sde_enc->mode_info;
  4424. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4425. jitter_ns = info->jitter_numer * frametime_ns;
  4426. do_div(jitter_ns, info->jitter_denom * 100);
  4427. *l_bound = frametime_ns - jitter_ns;
  4428. *u_bound = frametime_ns + jitter_ns;
  4429. }
  4430. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4431. {
  4432. struct sde_encoder_virt *sde_enc;
  4433. if (!drm_enc) {
  4434. SDE_ERROR("invalid encoder\n");
  4435. return 0;
  4436. }
  4437. sde_enc = to_sde_encoder_virt(drm_enc);
  4438. return sde_enc->mode_info.frame_rate;
  4439. }
  4440. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4441. {
  4442. struct sde_encoder_virt *sde_enc = NULL;
  4443. int i;
  4444. if (!encoder) {
  4445. SDE_ERROR("invalid encoder\n");
  4446. return INTF_MODE_NONE;
  4447. }
  4448. sde_enc = to_sde_encoder_virt(encoder);
  4449. if (sde_enc->cur_master)
  4450. return sde_enc->cur_master->intf_mode;
  4451. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4452. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4453. if (phys)
  4454. return phys->intf_mode;
  4455. }
  4456. return INTF_MODE_NONE;
  4457. }
  4458. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4459. {
  4460. struct sde_encoder_virt *sde_enc = NULL;
  4461. struct sde_encoder_phys *phys;
  4462. if (!encoder) {
  4463. SDE_ERROR("invalid encoder\n");
  4464. return 0;
  4465. }
  4466. sde_enc = to_sde_encoder_virt(encoder);
  4467. phys = sde_enc->cur_master;
  4468. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4469. }
  4470. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4471. ktime_t *tvblank)
  4472. {
  4473. struct sde_encoder_virt *sde_enc = NULL;
  4474. struct sde_encoder_phys *phys;
  4475. if (!encoder) {
  4476. SDE_ERROR("invalid encoder\n");
  4477. return false;
  4478. }
  4479. sde_enc = to_sde_encoder_virt(encoder);
  4480. phys = sde_enc->cur_master;
  4481. if (!phys)
  4482. return false;
  4483. *tvblank = phys->last_vsync_timestamp;
  4484. return *tvblank ? true : false;
  4485. }
  4486. static void _sde_encoder_cache_hw_res_cont_splash(
  4487. struct drm_encoder *encoder,
  4488. struct sde_kms *sde_kms)
  4489. {
  4490. int i, idx;
  4491. struct sde_encoder_virt *sde_enc;
  4492. struct sde_encoder_phys *phys_enc;
  4493. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4494. sde_enc = to_sde_encoder_virt(encoder);
  4495. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4496. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4497. sde_enc->hw_pp[i] = NULL;
  4498. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4499. break;
  4500. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4501. }
  4502. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4503. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4504. sde_enc->hw_dsc[i] = NULL;
  4505. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4506. break;
  4507. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4508. }
  4509. /*
  4510. * If we have multiple phys encoders with one controller, make
  4511. * sure to populate the controller pointer in both phys encoders.
  4512. */
  4513. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4514. phys_enc = sde_enc->phys_encs[idx];
  4515. phys_enc->hw_ctl = NULL;
  4516. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4517. SDE_HW_BLK_CTL);
  4518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4519. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4520. phys_enc->hw_ctl =
  4521. (struct sde_hw_ctl *) ctl_iter.hw;
  4522. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4523. phys_enc->intf_idx, phys_enc->hw_ctl);
  4524. }
  4525. }
  4526. }
  4527. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4530. phys->hw_intf = NULL;
  4531. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4532. break;
  4533. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4534. }
  4535. }
  4536. /**
  4537. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4538. * device bootup when cont_splash is enabled
  4539. * @drm_enc: Pointer to drm encoder structure
  4540. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4541. * @enable: boolean indicates enable or displae state of splash
  4542. * @Return: true if successful in updating the encoder structure
  4543. */
  4544. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4545. struct sde_splash_display *splash_display, bool enable)
  4546. {
  4547. struct sde_encoder_virt *sde_enc;
  4548. struct msm_drm_private *priv;
  4549. struct sde_kms *sde_kms;
  4550. struct drm_connector *conn = NULL;
  4551. struct sde_connector *sde_conn = NULL;
  4552. struct sde_connector_state *sde_conn_state = NULL;
  4553. struct drm_display_mode *drm_mode = NULL;
  4554. struct sde_encoder_phys *phys_enc;
  4555. struct drm_bridge *bridge;
  4556. int ret = 0, i;
  4557. struct msm_sub_mode sub_mode;
  4558. if (!encoder) {
  4559. SDE_ERROR("invalid drm enc\n");
  4560. return -EINVAL;
  4561. }
  4562. sde_enc = to_sde_encoder_virt(encoder);
  4563. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4564. if (!sde_kms) {
  4565. SDE_ERROR("invalid sde_kms\n");
  4566. return -EINVAL;
  4567. }
  4568. priv = encoder->dev->dev_private;
  4569. if (!priv->num_connectors) {
  4570. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4571. return -EINVAL;
  4572. }
  4573. SDE_DEBUG_ENC(sde_enc,
  4574. "num of connectors: %d\n", priv->num_connectors);
  4575. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4576. if (!enable) {
  4577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4578. phys_enc = sde_enc->phys_encs[i];
  4579. if (phys_enc)
  4580. phys_enc->cont_splash_enabled = false;
  4581. }
  4582. return ret;
  4583. }
  4584. if (!splash_display) {
  4585. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4586. return -EINVAL;
  4587. }
  4588. for (i = 0; i < priv->num_connectors; i++) {
  4589. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4590. priv->connectors[i]->base.id);
  4591. sde_conn = to_sde_connector(priv->connectors[i]);
  4592. if (!sde_conn->encoder) {
  4593. SDE_DEBUG_ENC(sde_enc,
  4594. "encoder not attached to connector\n");
  4595. continue;
  4596. }
  4597. if (sde_conn->encoder->base.id
  4598. == encoder->base.id) {
  4599. conn = (priv->connectors[i]);
  4600. break;
  4601. }
  4602. }
  4603. if (!conn || !conn->state) {
  4604. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4605. return -EINVAL;
  4606. }
  4607. sde_conn_state = to_sde_connector_state(conn->state);
  4608. if (!sde_conn->ops.get_mode_info) {
  4609. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4610. return -EINVAL;
  4611. }
  4612. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4613. MSM_DISPLAY_DSC_MODE_DISABLED;
  4614. drm_mode = &encoder->crtc->state->adjusted_mode;
  4615. ret = sde_connector_get_mode_info(&sde_conn->base,
  4616. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4617. if (ret) {
  4618. SDE_ERROR_ENC(sde_enc,
  4619. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4620. return ret;
  4621. }
  4622. if (sde_conn->encoder) {
  4623. conn->state->best_encoder = sde_conn->encoder;
  4624. SDE_DEBUG_ENC(sde_enc,
  4625. "configured cstate->best_encoder to ID = %d\n",
  4626. conn->state->best_encoder->base.id);
  4627. } else {
  4628. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4629. conn->base.id);
  4630. }
  4631. sde_enc->crtc = encoder->crtc;
  4632. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4633. conn->state, false);
  4634. if (ret) {
  4635. SDE_ERROR_ENC(sde_enc,
  4636. "failed to reserve hw resources, %d\n", ret);
  4637. return ret;
  4638. }
  4639. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4640. sde_connector_get_topology_name(conn));
  4641. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4642. drm_mode->hdisplay, drm_mode->vdisplay);
  4643. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4644. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4645. if (bridge) {
  4646. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4647. /*
  4648. * For cont-splash use case, we update the mode
  4649. * configurations manually. This will skip the
  4650. * usually mode set call when actual frame is
  4651. * pushed from framework. The bridge needs to
  4652. * be updated with the current drm mode by
  4653. * calling the bridge mode set ops.
  4654. */
  4655. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4656. } else {
  4657. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4658. }
  4659. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4660. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4661. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4662. if (!phys) {
  4663. SDE_ERROR_ENC(sde_enc,
  4664. "phys encoders not initialized\n");
  4665. return -EINVAL;
  4666. }
  4667. /* update connector for master and slave phys encoders */
  4668. phys->connector = conn;
  4669. phys->cont_splash_enabled = true;
  4670. phys->hw_pp = sde_enc->hw_pp[i];
  4671. if (phys->ops.cont_splash_mode_set)
  4672. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4673. if (phys->ops.is_master && phys->ops.is_master(phys))
  4674. sde_enc->cur_master = phys;
  4675. }
  4676. return ret;
  4677. }
  4678. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4679. bool skip_pre_kickoff)
  4680. {
  4681. struct msm_drm_thread *event_thread = NULL;
  4682. struct msm_drm_private *priv = NULL;
  4683. struct sde_encoder_virt *sde_enc = NULL;
  4684. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4685. SDE_ERROR("invalid parameters\n");
  4686. return -EINVAL;
  4687. }
  4688. priv = enc->dev->dev_private;
  4689. sde_enc = to_sde_encoder_virt(enc);
  4690. if (!sde_enc->crtc || (sde_enc->crtc->index
  4691. >= ARRAY_SIZE(priv->event_thread))) {
  4692. SDE_DEBUG_ENC(sde_enc,
  4693. "invalid cached CRTC: %d or crtc index: %d\n",
  4694. sde_enc->crtc == NULL,
  4695. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4696. return -EINVAL;
  4697. }
  4698. SDE_EVT32_VERBOSE(DRMID(enc));
  4699. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4700. if (!skip_pre_kickoff) {
  4701. sde_enc->delay_kickoff = true;
  4702. kthread_queue_work(&event_thread->worker,
  4703. &sde_enc->esd_trigger_work);
  4704. kthread_flush_work(&sde_enc->esd_trigger_work);
  4705. }
  4706. /*
  4707. * panel may stop generating te signal (vsync) during esd failure. rsc
  4708. * hardware may hang without vsync. Avoid rsc hang by generating the
  4709. * vsync from watchdog timer instead of panel.
  4710. */
  4711. sde_encoder_helper_switch_vsync(enc, true);
  4712. if (!skip_pre_kickoff) {
  4713. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4714. sde_enc->delay_kickoff = false;
  4715. }
  4716. return 0;
  4717. }
  4718. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4719. {
  4720. struct sde_encoder_virt *sde_enc;
  4721. if (!encoder) {
  4722. SDE_ERROR("invalid drm enc\n");
  4723. return false;
  4724. }
  4725. sde_enc = to_sde_encoder_virt(encoder);
  4726. return sde_enc->recovery_events_enabled;
  4727. }
  4728. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4729. {
  4730. struct sde_encoder_virt *sde_enc;
  4731. if (!encoder) {
  4732. SDE_ERROR("invalid drm enc\n");
  4733. return;
  4734. }
  4735. sde_enc = to_sde_encoder_virt(encoder);
  4736. sde_enc->recovery_events_enabled = true;
  4737. }
  4738. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4739. {
  4740. struct sde_kms *sde_kms;
  4741. struct drm_connector *conn;
  4742. struct sde_connector_state *conn_state;
  4743. if (!drm_enc)
  4744. return false;
  4745. sde_kms = sde_encoder_get_kms(drm_enc);
  4746. if (!sde_kms)
  4747. return false;
  4748. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4749. if (!conn || !conn->state)
  4750. return false;
  4751. conn_state = to_sde_connector_state(conn->state);
  4752. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4753. }
  4754. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4755. {
  4756. struct sde_encoder_virt *sde_enc;
  4757. struct sde_encoder_phys *phys_enc;
  4758. u32 i;
  4759. sde_enc = to_sde_encoder_virt(drm_enc);
  4760. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4761. {
  4762. phys_enc = sde_enc->phys_encs[i];
  4763. if(phys_enc && phys_enc->ops.add_to_minidump)
  4764. phys_enc->ops.add_to_minidump(phys_enc);
  4765. phys_enc = sde_enc->phys_cmd_encs[i];
  4766. if(phys_enc && phys_enc->ops.add_to_minidump)
  4767. phys_enc->ops.add_to_minidump(phys_enc);
  4768. phys_enc = sde_enc->phys_vid_encs[i];
  4769. if(phys_enc && phys_enc->ops.add_to_minidump)
  4770. phys_enc->ops.add_to_minidump(phys_enc);
  4771. }
  4772. }