dp_tx.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  91. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  92. qdf_atomic_dec(&pdev->num_tx_outstanding);
  93. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  94. qdf_atomic_dec(&pdev->num_tx_exception);
  95. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  96. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  97. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  98. else
  99. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  100. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  101. "Tx Completion Release desc %d status %d outstanding %d\n",
  102. tx_desc->id, comp_status,
  103. qdf_atomic_read(&pdev->num_tx_outstanding));
  104. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  105. return;
  106. }
  107. /**
  108. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  109. * @vdev: DP vdev Handle
  110. * @nbuf: skb
  111. *
  112. * Prepares and fills HTT metadata in the frame pre-header for special frames
  113. * that should be transmitted using varying transmit parameters.
  114. * There are 2 VDEV modes that currently needs this special metadata -
  115. * 1) Mesh Mode
  116. * 2) DSRC Mode
  117. *
  118. * Return: HTT metadata size
  119. *
  120. */
  121. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  122. uint32_t *meta_data)
  123. {
  124. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  125. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  126. uint8_t htt_desc_size;
  127. /* Size rounded of multiple of 8 bytes */
  128. uint8_t htt_desc_size_aligned;
  129. uint8_t *hdr = NULL;
  130. qdf_nbuf_unshare(nbuf);
  131. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  132. /*
  133. * Metadata - HTT MSDU Extension header
  134. */
  135. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  136. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  137. if (vdev->mesh_vdev) {
  138. /* Fill and add HTT metaheader */
  139. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  140. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  141. } else if (vdev->opmode == wlan_op_mode_ocb) {
  142. /* Todo - Add support for DSRC */
  143. }
  144. return htt_desc_size_aligned;
  145. }
  146. /**
  147. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  148. * @tso_seg: TSO segment to process
  149. * @ext_desc: Pointer to MSDU extension descriptor
  150. *
  151. * Return: void
  152. */
  153. #if defined(FEATURE_TSO)
  154. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  155. void *ext_desc)
  156. {
  157. uint8_t num_frag;
  158. uint32_t tso_flags;
  159. /*
  160. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  161. * tcp_flag_mask
  162. *
  163. * Checksum enable flags are set in TCL descriptor and not in Extension
  164. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  165. */
  166. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  167. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  168. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  169. tso_seg->tso_flags.ip_len);
  170. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  171. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  172. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  173. uint32_t lo = 0;
  174. uint32_t hi = 0;
  175. qdf_dmaaddr_to_32s(
  176. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  177. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  178. tso_seg->tso_frags[num_frag].length);
  179. }
  180. return;
  181. }
  182. #else
  183. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  184. void *ext_desc)
  185. {
  186. return;
  187. }
  188. #endif
  189. /**
  190. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  191. * @vdev: virtual device handle
  192. * @msdu: network buffer
  193. * @msdu_info: meta data associated with the msdu
  194. *
  195. * Return: QDF_STATUS_SUCCESS success
  196. */
  197. #if defined(FEATURE_TSO)
  198. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  199. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  200. {
  201. struct qdf_tso_seg_elem_t *tso_seg;
  202. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  203. struct dp_soc *soc = vdev->pdev->soc;
  204. struct qdf_tso_info_t *tso_info;
  205. tso_info = &msdu_info->u.tso_info;
  206. tso_info->curr_seg = NULL;
  207. tso_info->tso_seg_list = NULL;
  208. tso_info->num_segs = num_seg;
  209. msdu_info->frm_type = dp_tx_frm_tso;
  210. while (num_seg) {
  211. tso_seg = dp_tx_tso_desc_alloc(
  212. soc, msdu_info->tx_queue.desc_pool_id);
  213. if (tso_seg) {
  214. tso_seg->next = tso_info->tso_seg_list;
  215. tso_info->tso_seg_list = tso_seg;
  216. num_seg--;
  217. } else {
  218. struct qdf_tso_seg_elem_t *next_seg;
  219. struct qdf_tso_seg_elem_t *free_seg =
  220. tso_info->tso_seg_list;
  221. while (free_seg) {
  222. next_seg = free_seg->next;
  223. dp_tx_tso_desc_free(soc,
  224. msdu_info->tx_queue.desc_pool_id,
  225. free_seg);
  226. free_seg = next_seg;
  227. }
  228. return QDF_STATUS_E_NOMEM;
  229. }
  230. }
  231. msdu_info->num_seg =
  232. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  233. tso_info->curr_seg = tso_info->tso_seg_list;
  234. return QDF_STATUS_SUCCESS;
  235. }
  236. #else
  237. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  238. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  239. {
  240. return QDF_STATUS_E_NOMEM;
  241. }
  242. #endif
  243. /**
  244. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  245. * @vdev: DP Vdev handle
  246. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  247. * @desc_pool_id: Descriptor Pool ID
  248. *
  249. * Return:
  250. */
  251. static
  252. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  253. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  254. {
  255. uint8_t i;
  256. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  257. struct dp_tx_seg_info_s *seg_info;
  258. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  259. struct dp_soc *soc = vdev->pdev->soc;
  260. /* Allocate an extension descriptor */
  261. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  262. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  263. if (!msdu_ext_desc) {
  264. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  265. return NULL;
  266. }
  267. if (qdf_unlikely(vdev->mesh_vdev)) {
  268. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  269. &msdu_info->meta_data[0],
  270. sizeof(struct htt_tx_msdu_desc_ext2_t));
  271. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  272. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  273. }
  274. switch (msdu_info->frm_type) {
  275. case dp_tx_frm_sg:
  276. case dp_tx_frm_me:
  277. case dp_tx_frm_raw:
  278. seg_info = msdu_info->u.sg_info.curr_seg;
  279. /* Update the buffer pointers in MSDU Extension Descriptor */
  280. for (i = 0; i < seg_info->frag_cnt; i++) {
  281. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  282. seg_info->frags[i].paddr_lo,
  283. seg_info->frags[i].paddr_hi,
  284. seg_info->frags[i].len);
  285. }
  286. break;
  287. case dp_tx_frm_tso:
  288. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  289. &cached_ext_desc[0]);
  290. break;
  291. default:
  292. break;
  293. }
  294. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  295. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  296. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  297. msdu_ext_desc->vaddr);
  298. return msdu_ext_desc;
  299. }
  300. /**
  301. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  302. * @vdev: DP vdev handle
  303. * @nbuf: skb
  304. * @desc_pool_id: Descriptor pool ID
  305. * Allocate and prepare Tx descriptor with msdu information.
  306. *
  307. * Return: Pointer to Tx Descriptor on success,
  308. * NULL on failure
  309. */
  310. static
  311. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  312. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  313. uint32_t *meta_data)
  314. {
  315. QDF_STATUS status;
  316. uint8_t align_pad;
  317. uint8_t is_exception = 0;
  318. uint8_t htt_hdr_size;
  319. struct ether_header *eh;
  320. struct dp_tx_desc_s *tx_desc;
  321. struct dp_pdev *pdev = vdev->pdev;
  322. struct dp_soc *soc = pdev->soc;
  323. /* Flow control/Congestion Control processing */
  324. status = dp_tx_flow_control(vdev);
  325. if (QDF_STATUS_E_RESOURCES == status) {
  326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  327. "%s Tx Resource Full\n", __func__);
  328. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  329. /* TODO Stop Tx Queues */
  330. }
  331. /* Allocate software Tx descriptor */
  332. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  333. if (qdf_unlikely(!tx_desc)) {
  334. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  335. "%s Tx Desc Alloc Failed\n", __func__);
  336. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  337. return NULL;
  338. }
  339. /* Flow control/Congestion Control counters */
  340. qdf_atomic_inc(&pdev->num_tx_outstanding);
  341. /* Initialize the SW tx descriptor */
  342. tx_desc->nbuf = nbuf;
  343. tx_desc->frm_type = dp_tx_frm_std;
  344. tx_desc->tx_encap_type = vdev->tx_encap_type;
  345. tx_desc->vdev = vdev;
  346. tx_desc->pdev = pdev;
  347. tx_desc->msdu_ext_desc = NULL;
  348. /**
  349. * For non-scatter regular frames, buffer pointer is directly
  350. * programmed in TCL input descriptor instead of using an MSDU
  351. * extension descriptor.For this cass, HW requirement is that
  352. * descriptor should always point to a 8-byte aligned address.
  353. *
  354. * So we add alignment pad to start of buffer, and specify the actual
  355. * start of data through pkt_offset
  356. */
  357. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  358. qdf_nbuf_push_head(nbuf, align_pad);
  359. tx_desc->pkt_offset = align_pad;
  360. /*
  361. * For special modes (vdev_type == ocb or mesh), data frames should be
  362. * transmitted using varying transmit parameters (tx spec) which include
  363. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  364. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  365. * These frames are sent as exception packets to firmware.
  366. *
  367. * HTT Metadata should be ensured to be multiple of 8-bytes,
  368. * to get 8-byte aligned start address along with align_pad added above
  369. *
  370. * |-----------------------------|
  371. * | |
  372. * |-----------------------------| <-----Buffer Pointer Address given
  373. * | | ^ in HW descriptor (aligned)
  374. * | HTT Metadata | |
  375. * | | |
  376. * | | | Packet Offset given in descriptor
  377. * | | |
  378. * |-----------------------------| |
  379. * | Alignment Pad | v
  380. * |-----------------------------| <----- Actual buffer start address
  381. * | SKB Data | (Unaligned)
  382. * | |
  383. * | |
  384. * | |
  385. * | |
  386. * | |
  387. * |-----------------------------|
  388. */
  389. if (qdf_unlikely(vdev->mesh_vdev ||
  390. (vdev->opmode == wlan_op_mode_ocb))) {
  391. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  392. meta_data);
  393. tx_desc->pkt_offset += htt_hdr_size;
  394. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  395. is_exception = 1;
  396. }
  397. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  398. qdf_nbuf_map(soc->osdev, nbuf,
  399. QDF_DMA_TO_DEVICE))) {
  400. /* Handle failure */
  401. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  402. "qdf_nbuf_map failed\n");
  403. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  404. goto failure;
  405. }
  406. if (qdf_unlikely(vdev->nawds_enabled)) {
  407. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  408. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  409. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  410. is_exception = 1;
  411. }
  412. }
  413. #if !TQM_BYPASS_WAR
  414. if (is_exception)
  415. #endif
  416. {
  417. /* Temporary WAR due to TQM VP issues */
  418. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  419. qdf_atomic_inc(&pdev->num_tx_exception);
  420. }
  421. return tx_desc;
  422. failure:
  423. dp_tx_desc_release(tx_desc, desc_pool_id);
  424. return NULL;
  425. }
  426. /**
  427. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  428. * @vdev: DP vdev handle
  429. * @nbuf: skb
  430. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  431. * @desc_pool_id : Descriptor Pool ID
  432. *
  433. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  434. * information. For frames wth fragments, allocate and prepare
  435. * an MSDU extension descriptor
  436. *
  437. * Return: Pointer to Tx Descriptor on success,
  438. * NULL on failure
  439. */
  440. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  441. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  442. uint8_t desc_pool_id)
  443. {
  444. struct dp_tx_desc_s *tx_desc;
  445. QDF_STATUS status;
  446. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  447. struct dp_pdev *pdev = vdev->pdev;
  448. struct dp_soc *soc = pdev->soc;
  449. /* Flow control/Congestion Control processing */
  450. status = dp_tx_flow_control(vdev);
  451. if (QDF_STATUS_E_RESOURCES == status) {
  452. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  453. "%s Tx Resource Full\n", __func__);
  454. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  455. /* TODO Stop Tx Queues */
  456. }
  457. /* Allocate software Tx descriptor */
  458. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  459. if (!tx_desc) {
  460. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  461. return NULL;
  462. }
  463. /* Flow control/Congestion Control counters */
  464. qdf_atomic_inc(&pdev->num_tx_outstanding);
  465. /* Initialize the SW tx descriptor */
  466. tx_desc->nbuf = nbuf;
  467. tx_desc->frm_type = msdu_info->frm_type;
  468. tx_desc->tx_encap_type = vdev->tx_encap_type;
  469. tx_desc->vdev = vdev;
  470. tx_desc->pdev = pdev;
  471. tx_desc->pkt_offset = 0;
  472. /* Handle scattered frames - TSO/SG/ME */
  473. /* Allocate and prepare an extension descriptor for scattered frames */
  474. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  475. if (!msdu_ext_desc) {
  476. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  477. "%s Tx Extension Descriptor Alloc Fail\n",
  478. __func__);
  479. goto failure;
  480. }
  481. #if TQM_BYPASS_WAR
  482. /* Temporary WAR due to TQM VP issues */
  483. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  484. qdf_atomic_inc(&pdev->num_tx_exception);
  485. #endif
  486. if (qdf_unlikely(vdev->mesh_vdev))
  487. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  488. tx_desc->msdu_ext_desc = msdu_ext_desc;
  489. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  490. return tx_desc;
  491. failure:
  492. if (qdf_unlikely(tx_desc->flags & DP_TX_DESC_FLAG_ME))
  493. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  494. dp_tx_desc_release(tx_desc, desc_pool_id);
  495. return NULL;
  496. }
  497. /**
  498. * dp_tx_prepare_raw() - Prepare RAW packet TX
  499. * @vdev: DP vdev handle
  500. * @nbuf: buffer pointer
  501. * @seg_info: Pointer to Segment info Descriptor to be prepared
  502. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  503. * descriptor
  504. *
  505. * Return:
  506. */
  507. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  508. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  509. {
  510. qdf_nbuf_t curr_nbuf = NULL;
  511. uint16_t total_len = 0;
  512. int32_t i;
  513. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  514. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  515. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  516. QDF_DMA_TO_DEVICE)) {
  517. qdf_print("dma map error\n");
  518. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  519. qdf_nbuf_free(nbuf);
  520. return NULL;
  521. }
  522. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  523. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  524. seg_info->frags[i].paddr_lo =
  525. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  526. seg_info->frags[i].paddr_hi = 0x0;
  527. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  528. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  529. total_len += qdf_nbuf_len(curr_nbuf);
  530. }
  531. seg_info->frag_cnt = i;
  532. seg_info->total_len = total_len;
  533. seg_info->next = NULL;
  534. sg_info->curr_seg = seg_info;
  535. msdu_info->frm_type = dp_tx_frm_raw;
  536. msdu_info->num_seg = 1;
  537. return nbuf;
  538. }
  539. /**
  540. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  541. * @soc: DP Soc Handle
  542. * @vdev: DP vdev handle
  543. * @tx_desc: Tx Descriptor Handle
  544. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  545. * @fw_metadata: Metadata to send to Target Firmware along with frame
  546. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  547. *
  548. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  549. * from software Tx descriptor
  550. *
  551. * Return:
  552. */
  553. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  554. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  555. uint16_t fw_metadata, uint8_t ring_id)
  556. {
  557. uint8_t type;
  558. uint16_t length;
  559. void *hal_tx_desc, *hal_tx_desc_cached;
  560. qdf_dma_addr_t dma_addr;
  561. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  562. /* Return Buffer Manager ID */
  563. uint8_t bm_id = ring_id;
  564. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  565. hal_tx_desc_cached = (void *) cached_desc;
  566. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  567. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  568. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  569. type = HAL_TX_BUF_TYPE_EXT_DESC;
  570. dma_addr = tx_desc->msdu_ext_desc->paddr;
  571. } else {
  572. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  573. type = HAL_TX_BUF_TYPE_BUFFER;
  574. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  575. }
  576. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  577. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  578. dma_addr , bm_id, tx_desc->id, type);
  579. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  580. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  581. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  582. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  583. vdev->dscp_tid_map_id);
  584. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  585. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  586. __func__, length, type, (uint64_t)dma_addr,
  587. tx_desc->pkt_offset);
  588. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  589. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  590. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  591. vdev->hal_desc_addr_search_flags);
  592. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  593. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  594. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  595. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  596. }
  597. if (tid != HTT_TX_EXT_TID_INVALID)
  598. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  599. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  600. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  601. /* Sync cached descriptor with HW */
  602. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  603. if (!hal_tx_desc) {
  604. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  605. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  606. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  607. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  608. hal_srng_access_end(soc->hal_soc,
  609. soc->tcl_data_ring[ring_id].hal_srng);
  610. return QDF_STATUS_E_RESOURCES;
  611. }
  612. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  613. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  614. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  615. return QDF_STATUS_SUCCESS;
  616. }
  617. /**
  618. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  619. * @vdev: DP vdev handle
  620. * @nbuf: skb
  621. *
  622. * Extract the DSCP or PCP information from frame and map into TID value.
  623. * Software based TID classification is required when more than 2 DSCP-TID
  624. * mapping tables are needed.
  625. * Hardware supports 2 DSCP-TID mapping tables
  626. *
  627. * Return: void
  628. */
  629. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  630. struct dp_tx_msdu_info_s *msdu_info)
  631. {
  632. uint8_t tos = 0, dscp_tid_override = 0;
  633. uint8_t *hdr_ptr, *L3datap;
  634. uint8_t is_mcast = 0;
  635. struct ether_header *eh = NULL;
  636. qdf_ethervlan_header_t *evh = NULL;
  637. uint16_t ether_type;
  638. qdf_llc_t *llcHdr;
  639. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  640. /* for mesh packets don't do any classification */
  641. if (qdf_unlikely(vdev->mesh_vdev))
  642. return;
  643. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  644. eh = (struct ether_header *) nbuf->data;
  645. hdr_ptr = eh->ether_dhost;
  646. L3datap = hdr_ptr + sizeof(struct ether_header);
  647. } else {
  648. qdf_dot3_qosframe_t *qos_wh =
  649. (qdf_dot3_qosframe_t *) nbuf->data;
  650. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  651. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  652. return;
  653. }
  654. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  655. ether_type = eh->ether_type;
  656. /*
  657. * Check if packet is dot3 or eth2 type.
  658. */
  659. if (IS_LLC_PRESENT(ether_type)) {
  660. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  661. sizeof(*llcHdr));
  662. if (ether_type == htons(ETHERTYPE_8021Q)) {
  663. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  664. sizeof(*llcHdr);
  665. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  666. + sizeof(*llcHdr) +
  667. sizeof(qdf_net_vlanhdr_t));
  668. } else {
  669. L3datap = hdr_ptr + sizeof(struct ether_header) +
  670. sizeof(*llcHdr);
  671. }
  672. } else {
  673. if (ether_type == htons(ETHERTYPE_8021Q)) {
  674. evh = (qdf_ethervlan_header_t *) eh;
  675. ether_type = evh->ether_type;
  676. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  677. }
  678. }
  679. /*
  680. * Find priority from IP TOS DSCP field
  681. */
  682. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  683. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  684. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  685. /* Only for unicast frames */
  686. if (!is_mcast) {
  687. /* send it on VO queue */
  688. msdu_info->tid = DP_VO_TID;
  689. }
  690. } else {
  691. /*
  692. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  693. * from TOS byte.
  694. */
  695. tos = ip->ip_tos;
  696. dscp_tid_override = 1;
  697. }
  698. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  699. /* TODO
  700. * use flowlabel
  701. *igmpmld cases to be handled in phase 2
  702. */
  703. unsigned long ver_pri_flowlabel;
  704. unsigned long pri;
  705. ver_pri_flowlabel = *(unsigned long *) L3datap;
  706. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  707. DP_IPV6_PRIORITY_SHIFT;
  708. tos = pri;
  709. dscp_tid_override = 1;
  710. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  711. msdu_info->tid = DP_VO_TID;
  712. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  713. /* Only for unicast frames */
  714. if (!is_mcast) {
  715. /* send ucast arp on VO queue */
  716. msdu_info->tid = DP_VO_TID;
  717. }
  718. }
  719. /*
  720. * Assign all MCAST packets to BE
  721. */
  722. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  723. if (is_mcast) {
  724. tos = 0;
  725. dscp_tid_override = 1;
  726. }
  727. }
  728. if (dscp_tid_override == 1) {
  729. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  730. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  731. }
  732. return;
  733. }
  734. /**
  735. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  736. * @vdev: DP vdev handle
  737. * @nbuf: skb
  738. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  739. * @tx_q: Tx queue to be used for this Tx frame
  740. * @peer_id: peer_id of the peer in case of NAWDS frames
  741. *
  742. * Return: NULL on success,
  743. * nbuf when it fails to send
  744. */
  745. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  746. uint8_t tid, struct dp_tx_queue *tx_q,
  747. uint32_t *meta_data, uint16_t peer_id)
  748. {
  749. struct dp_pdev *pdev = vdev->pdev;
  750. struct dp_soc *soc = pdev->soc;
  751. struct dp_tx_desc_s *tx_desc;
  752. QDF_STATUS status;
  753. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  754. uint16_t htt_tcl_metadata = 0;
  755. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  756. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  757. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  758. if (!tx_desc) {
  759. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  760. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  761. __func__, vdev, tx_q->desc_pool_id);
  762. goto fail_return;
  763. }
  764. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  765. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  766. "%s %d : HAL RING Access Failed -- %p\n",
  767. __func__, __LINE__, hal_srng);
  768. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  769. goto fail_return;
  770. }
  771. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  772. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  773. HTT_TCL_METADATA_TYPE_PEER_BASED);
  774. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  775. peer_id);
  776. } else
  777. htt_tcl_metadata = vdev->htt_tcl_metadata;
  778. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  779. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  780. htt_tcl_metadata, tx_q->ring_id);
  781. if (status != QDF_STATUS_SUCCESS) {
  782. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  783. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  784. __func__, tx_desc, tx_q->ring_id);
  785. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  786. goto fail_return;
  787. }
  788. hal_srng_access_end(soc->hal_soc, hal_srng);
  789. return NULL;
  790. fail_return:
  791. return nbuf;
  792. }
  793. /**
  794. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  795. * @vdev: DP vdev handle
  796. * @nbuf: skb
  797. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  798. *
  799. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  800. *
  801. * Return: NULL on success,
  802. * nbuf when it fails to send
  803. */
  804. #if QDF_LOCK_STATS
  805. static noinline
  806. #else
  807. static
  808. #endif
  809. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  810. struct dp_tx_msdu_info_s *msdu_info)
  811. {
  812. uint8_t i;
  813. struct dp_pdev *pdev = vdev->pdev;
  814. struct dp_soc *soc = pdev->soc;
  815. struct dp_tx_desc_s *tx_desc;
  816. QDF_STATUS status;
  817. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  818. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  819. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  820. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  821. "%s %d : HAL RING Access Failed -- %p\n",
  822. __func__, __LINE__, hal_srng);
  823. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  824. return nbuf;
  825. }
  826. if (msdu_info->frm_type == dp_tx_frm_me)
  827. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  828. i = 0;
  829. /*
  830. * For each segment (maps to 1 MSDU) , prepare software and hardware
  831. * descriptors using information in msdu_info
  832. */
  833. while (i < msdu_info->num_seg) {
  834. /*
  835. * Setup Tx descriptor for an MSDU, and MSDU extension
  836. * descriptor
  837. */
  838. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  839. tx_q->desc_pool_id);
  840. if (msdu_info->frm_type == dp_tx_frm_me) {
  841. tx_desc->me_buffer =
  842. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  843. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  844. }
  845. if (!tx_desc) {
  846. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  847. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  848. __func__, vdev, tx_q->desc_pool_id);
  849. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  850. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  851. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  852. goto done;
  853. }
  854. /*
  855. * Enqueue the Tx MSDU descriptor to HW for transmit
  856. */
  857. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  858. vdev->htt_tcl_metadata, tx_q->ring_id);
  859. if (status != QDF_STATUS_SUCCESS) {
  860. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  861. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  862. __func__, tx_desc, tx_q->ring_id);
  863. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  864. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  865. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  866. goto done;
  867. }
  868. /*
  869. * TODO
  870. * if tso_info structure can be modified to have curr_seg
  871. * as first element, following 2 blocks of code (for TSO and SG)
  872. * can be combined into 1
  873. */
  874. /*
  875. * For frames with multiple segments (TSO, ME), jump to next
  876. * segment.
  877. */
  878. if (msdu_info->frm_type == dp_tx_frm_tso) {
  879. if (msdu_info->u.tso_info.curr_seg->next) {
  880. msdu_info->u.tso_info.curr_seg =
  881. msdu_info->u.tso_info.curr_seg->next;
  882. /*
  883. * If this is a jumbo nbuf, then increment the number of
  884. * nbuf users for each additional segment of the msdu.
  885. * This will ensure that the skb is freed only after
  886. * receiving tx completion for all segments of an nbuf
  887. */
  888. qdf_nbuf_inc_users(nbuf);
  889. /* Check with MCL if this is needed */
  890. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  891. }
  892. }
  893. /*
  894. * For Multicast-Unicast converted packets,
  895. * each converted frame (for a client) is represented as
  896. * 1 segment
  897. */
  898. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  899. (msdu_info->frm_type == dp_tx_frm_me)) {
  900. if (msdu_info->u.sg_info.curr_seg->next) {
  901. msdu_info->u.sg_info.curr_seg =
  902. msdu_info->u.sg_info.curr_seg->next;
  903. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  904. }
  905. }
  906. i++;
  907. }
  908. nbuf = NULL;
  909. done:
  910. hal_srng_access_end(soc->hal_soc, hal_srng);
  911. return nbuf;
  912. }
  913. /**
  914. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  915. * for SG frames
  916. * @vdev: DP vdev handle
  917. * @nbuf: skb
  918. * @seg_info: Pointer to Segment info Descriptor to be prepared
  919. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  920. *
  921. * Return: NULL on success,
  922. * nbuf when it fails to send
  923. */
  924. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  925. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  926. {
  927. uint32_t cur_frag, nr_frags;
  928. qdf_dma_addr_t paddr;
  929. struct dp_tx_sg_info_s *sg_info;
  930. sg_info = &msdu_info->u.sg_info;
  931. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  932. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  933. QDF_DMA_TO_DEVICE)) {
  934. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  935. "dma map error\n");
  936. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  937. qdf_nbuf_free(nbuf);
  938. return NULL;
  939. }
  940. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  941. seg_info->frags[0].paddr_hi = 0;
  942. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  943. seg_info->frags[0].vaddr = (void *) nbuf;
  944. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  945. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  946. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  947. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  948. "frag dma map error\n");
  949. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  950. qdf_nbuf_free(nbuf);
  951. return NULL;
  952. }
  953. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  954. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  955. seg_info->frags[cur_frag + 1].paddr_hi =
  956. ((uint64_t) paddr) >> 32;
  957. seg_info->frags[cur_frag + 1].len =
  958. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  959. }
  960. seg_info->frag_cnt = (cur_frag + 1);
  961. seg_info->total_len = qdf_nbuf_len(nbuf);
  962. seg_info->next = NULL;
  963. sg_info->curr_seg = seg_info;
  964. msdu_info->frm_type = dp_tx_frm_sg;
  965. msdu_info->num_seg = 1;
  966. return nbuf;
  967. }
  968. #ifdef MESH_MODE_SUPPORT
  969. /**
  970. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  971. and prepare msdu_info for mesh frames.
  972. * @vdev: DP vdev handle
  973. * @nbuf: skb
  974. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  975. *
  976. * Return: void
  977. */
  978. static
  979. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  980. struct dp_tx_msdu_info_s *msdu_info)
  981. {
  982. struct meta_hdr_s *mhdr;
  983. struct htt_tx_msdu_desc_ext2_t *meta_data =
  984. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  985. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  986. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  987. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  988. meta_data->power = mhdr->power;
  989. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  990. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  991. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  992. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  993. meta_data->dyn_bw = 1;
  994. meta_data->valid_pwr = 1;
  995. meta_data->valid_mcs_mask = 1;
  996. meta_data->valid_nss_mask = 1;
  997. meta_data->valid_preamble_type = 1;
  998. meta_data->valid_retries = 1;
  999. meta_data->valid_bw_info = 1;
  1000. }
  1001. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1002. meta_data->encrypt_type = 0;
  1003. meta_data->valid_encrypt_type = 1;
  1004. }
  1005. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1006. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1007. else
  1008. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1009. meta_data->valid_key_flags = 1;
  1010. meta_data->key_flags = (mhdr->keyix & 0x3);
  1011. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1012. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1013. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1014. __func__, msdu_info->meta_data[0],
  1015. msdu_info->meta_data[1],
  1016. msdu_info->meta_data[2],
  1017. msdu_info->meta_data[3],
  1018. msdu_info->meta_data[4]);
  1019. return;
  1020. }
  1021. #else
  1022. static
  1023. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1024. struct dp_tx_msdu_info_s *msdu_info)
  1025. {
  1026. }
  1027. #endif
  1028. /**
  1029. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1030. * @vdev: dp_vdev handle
  1031. * @nbuf: skb
  1032. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1033. * @tx_q: Tx queue to be used for this Tx frame
  1034. * @meta_data: Meta date for mesh
  1035. * @peer_id: peer_id of the peer in case of NAWDS frames
  1036. *
  1037. * return: NULL on success nbuf on failure
  1038. */
  1039. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1040. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1041. uint32_t peer_id)
  1042. {
  1043. struct dp_peer *peer = NULL;
  1044. qdf_nbuf_t nbuf_copy;
  1045. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1046. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1047. (peer->nawds_enabled || peer->bss_peer)) {
  1048. nbuf_copy = qdf_nbuf_copy(nbuf);
  1049. if (!nbuf_copy) {
  1050. QDF_TRACE(QDF_MODULE_ID_DP,
  1051. QDF_TRACE_LEVEL_ERROR,
  1052. "nbuf copy failed");
  1053. }
  1054. peer_id = peer->peer_ids[0];
  1055. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1056. tx_q, meta_data, peer_id);
  1057. if (nbuf_copy != NULL) {
  1058. qdf_nbuf_free(nbuf);
  1059. return nbuf_copy;
  1060. }
  1061. }
  1062. }
  1063. if (peer_id == HTT_INVALID_PEER)
  1064. return nbuf;
  1065. qdf_nbuf_free(nbuf);
  1066. return NULL;
  1067. }
  1068. /**
  1069. * dp_tx_send() - Transmit a frame on a given VAP
  1070. * @vap_dev: DP vdev handle
  1071. * @nbuf: skb
  1072. *
  1073. * Entry point for Core Tx layer (DP_TX) invoked from
  1074. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1075. * cases
  1076. *
  1077. * Return: NULL on success,
  1078. * nbuf when it fails to send
  1079. */
  1080. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1081. {
  1082. struct ether_header *eh = NULL;
  1083. struct dp_tx_msdu_info_s msdu_info;
  1084. struct dp_tx_seg_info_s seg_info;
  1085. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1086. uint16_t peer_id = HTT_INVALID_PEER;
  1087. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1088. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1089. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1090. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1091. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1092. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1093. /*
  1094. * Set Default Host TID value to invalid TID
  1095. * (TID override disabled)
  1096. */
  1097. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1098. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1099. if (qdf_unlikely(vdev->mesh_vdev))
  1100. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1102. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1103. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1104. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1105. /*
  1106. * Get HW Queue to use for this frame.
  1107. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1108. * dedicated for data and 1 for command.
  1109. * "queue_id" maps to one hardware ring.
  1110. * With each ring, we also associate a unique Tx descriptor pool
  1111. * to minimize lock contention for these resources.
  1112. */
  1113. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1114. /*
  1115. * TCL H/W supports 2 DSCP-TID mapping tables.
  1116. * Table 1 - Default DSCP-TID mapping table
  1117. * Table 2 - 1 DSCP-TID override table
  1118. *
  1119. * If we need a different DSCP-TID mapping for this vap,
  1120. * call tid_classify to extract DSCP/ToS from frame and
  1121. * map to a TID and store in msdu_info. This is later used
  1122. * to fill in TCL Input descriptor (per-packet TID override).
  1123. */
  1124. if (vdev->dscp_tid_map_id > 1)
  1125. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1126. /* Reset the control block */
  1127. qdf_nbuf_reset_ctxt(nbuf);
  1128. /*
  1129. * Classify the frame and call corresponding
  1130. * "prepare" function which extracts the segment (TSO)
  1131. * and fragmentation information (for TSO , SG, ME, or Raw)
  1132. * into MSDU_INFO structure which is later used to fill
  1133. * SW and HW descriptors.
  1134. */
  1135. if (qdf_nbuf_is_tso(nbuf)) {
  1136. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1137. "%s TSO frame %p\n", __func__, vdev);
  1138. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1139. qdf_nbuf_len(nbuf));
  1140. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1141. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1142. "%s tso_prepare fail vdev_id:%d\n",
  1143. __func__, vdev->vdev_id);
  1144. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1145. return nbuf;
  1146. }
  1147. goto send_multiple;
  1148. }
  1149. /* SG */
  1150. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1151. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1152. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1153. "%s non-TSO SG frame %p\n", __func__, vdev);
  1154. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1155. qdf_nbuf_len(nbuf));
  1156. goto send_multiple;
  1157. }
  1158. #ifdef ATH_SUPPORT_IQUE
  1159. /* Mcast to Ucast Conversion*/
  1160. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1161. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1162. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1163. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1164. "%s Mcast frm for ME %p\n", __func__, vdev);
  1165. DP_STATS_INC_PKT(vdev,
  1166. tx_i.mcast_en.mcast_pkt, 1,
  1167. qdf_nbuf_len(nbuf));
  1168. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1169. qdf_nbuf_free(nbuf);
  1170. return NULL;
  1171. }
  1172. return nbuf;
  1173. }
  1174. }
  1175. #endif
  1176. /* RAW */
  1177. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1178. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1179. if (nbuf == NULL)
  1180. return NULL;
  1181. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1182. "%s Raw frame %p\n", __func__, vdev);
  1183. goto send_multiple;
  1184. }
  1185. if (vdev->nawds_enabled) {
  1186. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1187. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1188. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1189. &msdu_info.tx_queue,
  1190. msdu_info.meta_data, peer_id);
  1191. return nbuf;
  1192. }
  1193. }
  1194. /* Single linear frame */
  1195. /*
  1196. * If nbuf is a simple linear frame, use send_single function to
  1197. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1198. * SRNG. There is no need to setup a MSDU extension descriptor.
  1199. */
  1200. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1201. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1202. return nbuf;
  1203. send_multiple:
  1204. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1205. return nbuf;
  1206. }
  1207. /**
  1208. * dp_tx_reinject_handler() - Tx Reinject Handler
  1209. * @tx_desc: software descriptor head pointer
  1210. * @status : Tx completion status from HTT descriptor
  1211. *
  1212. * This function reinjects frames back to Target.
  1213. * Todo - Host queue needs to be added
  1214. *
  1215. * Return: none
  1216. */
  1217. static
  1218. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1219. {
  1220. struct dp_vdev *vdev;
  1221. vdev = tx_desc->vdev;
  1222. qdf_assert(vdev);
  1223. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1224. "%s Tx reinject path\n", __func__);
  1225. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1226. qdf_nbuf_len(tx_desc->nbuf));
  1227. if (qdf_unlikely(vdev->mesh_vdev)) {
  1228. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1229. } else
  1230. dp_tx_send(vdev, tx_desc->nbuf);
  1231. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1232. }
  1233. /**
  1234. * dp_tx_inspect_handler() - Tx Inspect Handler
  1235. * @tx_desc: software descriptor head pointer
  1236. * @status : Tx completion status from HTT descriptor
  1237. *
  1238. * Handles Tx frames sent back to Host for inspection
  1239. * (ProxyARP)
  1240. *
  1241. * Return: none
  1242. */
  1243. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1244. {
  1245. struct dp_soc *soc;
  1246. struct dp_pdev *pdev = tx_desc->pdev;
  1247. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1248. "%s Tx inspect path\n",
  1249. __func__);
  1250. qdf_assert(pdev);
  1251. soc = pdev->soc;
  1252. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1253. qdf_nbuf_len(tx_desc->nbuf));
  1254. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1255. }
  1256. /**
  1257. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1258. * @tx_desc: software descriptor head pointer
  1259. * @status : Tx completion status from HTT descriptor
  1260. *
  1261. * This function will process HTT Tx indication messages from Target
  1262. *
  1263. * Return: none
  1264. */
  1265. static
  1266. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1267. {
  1268. uint8_t tx_status;
  1269. struct dp_pdev *pdev;
  1270. struct dp_soc *soc;
  1271. uint32_t *htt_status_word = (uint32_t *) status;
  1272. qdf_assert(tx_desc->pdev);
  1273. pdev = tx_desc->pdev;
  1274. soc = pdev->soc;
  1275. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1276. switch (tx_status) {
  1277. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1278. {
  1279. qdf_atomic_dec(&pdev->num_tx_exception);
  1280. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1281. break;
  1282. }
  1283. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1284. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1285. {
  1286. qdf_atomic_dec(&pdev->num_tx_exception);
  1287. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1288. break;
  1289. }
  1290. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1291. {
  1292. dp_tx_reinject_handler(tx_desc, status);
  1293. break;
  1294. }
  1295. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1296. {
  1297. dp_tx_inspect_handler(tx_desc, status);
  1298. break;
  1299. }
  1300. default:
  1301. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1302. "%s Invalid HTT tx_status %d\n",
  1303. __func__, tx_status);
  1304. break;
  1305. }
  1306. }
  1307. #ifdef MESH_MODE_SUPPORT
  1308. /**
  1309. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1310. * in mesh meta header
  1311. * @tx_desc: software descriptor head pointer
  1312. * @ts: pointer to tx completion stats
  1313. * Return: none
  1314. */
  1315. static
  1316. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1317. struct hal_tx_completion_status *ts)
  1318. {
  1319. struct meta_hdr_s *mhdr;
  1320. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1321. if (!tx_desc->msdu_ext_desc) {
  1322. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1323. }
  1324. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1325. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1326. mhdr->rssi = ts->ack_frame_rssi;
  1327. }
  1328. #else
  1329. static
  1330. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1331. struct hal_tx_completion_status *ts)
  1332. {
  1333. }
  1334. #endif
  1335. /**
  1336. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1337. * @tx_desc: software descriptor head pointer
  1338. * @length: packet length
  1339. *
  1340. * Return: none
  1341. */
  1342. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1343. uint32_t length)
  1344. {
  1345. struct hal_tx_completion_status ts;
  1346. struct dp_soc *soc = NULL;
  1347. struct dp_vdev *vdev = tx_desc->vdev;
  1348. struct dp_peer *peer = NULL;
  1349. uint8_t comp_status = 0;
  1350. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1351. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1352. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1353. "-------------------- \n"
  1354. "Tx Completion Stats: \n"
  1355. "-------------------- \n"
  1356. "ack_frame_rssi = %d \n"
  1357. "first_msdu = %d \n"
  1358. "last_msdu = %d \n"
  1359. "msdu_part_of_amsdu = %d \n"
  1360. "rate_stats valid = %d \n"
  1361. "bw = %d \n"
  1362. "pkt_type = %d \n"
  1363. "stbc = %d \n"
  1364. "ldpc = %d \n"
  1365. "sgi = %d \n"
  1366. "mcs = %d \n"
  1367. "ofdma = %d \n"
  1368. "tones_in_ru = %d \n"
  1369. "tsf = %d \n"
  1370. "ppdu_id = %d \n"
  1371. "transmit_cnt = %d \n"
  1372. "tid = %d \n"
  1373. "peer_id = %d \n",
  1374. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1375. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1376. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1377. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1378. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1379. ts.peer_id);
  1380. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1381. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1382. if (!vdev) {
  1383. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1384. "invalid peer");
  1385. goto fail;
  1386. }
  1387. soc = tx_desc->vdev->pdev->soc;
  1388. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1389. if (!peer) {
  1390. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1391. "invalid peer");
  1392. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1393. goto out;
  1394. }
  1395. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1396. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1397. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1398. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1399. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1400. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1401. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1402. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1403. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1404. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1405. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1406. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1407. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1408. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1409. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1410. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1411. mcs_count[MAX_MCS], 1,
  1412. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1413. == DOT11_A)));
  1414. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1415. mcs_count[ts.mcs], 1,
  1416. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1417. == DOT11_A)));
  1418. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1419. mcs_count[MAX_MCS], 1,
  1420. ((ts.mcs >= MAX_MCS_11B)
  1421. && (ts.pkt_type == DOT11_B)));
  1422. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1423. mcs_count[ts.mcs], 1,
  1424. ((ts.mcs <= MAX_MCS_11B)
  1425. && (ts.pkt_type == DOT11_B)));
  1426. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1427. mcs_count[MAX_MCS], 1,
  1428. ((ts.mcs >= MAX_MCS_11A)
  1429. && (ts.pkt_type == DOT11_N)));
  1430. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1431. mcs_count[ts.mcs], 1,
  1432. ((ts.mcs <= MAX_MCS_11A)
  1433. && (ts.pkt_type == DOT11_N)));
  1434. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1435. mcs_count[MAX_MCS], 1,
  1436. ((ts.mcs >= MAX_MCS_11AC)
  1437. && (ts.pkt_type == DOT11_AC)));
  1438. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1439. mcs_count[ts.mcs], 1,
  1440. ((ts.mcs <= MAX_MCS_11AC)
  1441. && (ts.pkt_type == DOT11_AC)));
  1442. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1443. mcs_count[MAX_MCS], 1,
  1444. ((ts.mcs >= MAX_MCS)
  1445. && (ts.pkt_type == DOT11_AX)));
  1446. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1447. mcs_count[ts.mcs], 1,
  1448. ((ts.mcs <= MAX_MCS)
  1449. && (ts.pkt_type == DOT11_AX)));
  1450. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1451. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1452. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1453. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1454. , 1);
  1455. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1456. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1457. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1458. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1459. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1460. (ts.first_msdu && ts.last_msdu));
  1461. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1462. !(ts.first_msdu && ts.last_msdu));
  1463. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1464. }
  1465. }
  1466. /* TODO: This call is temporary.
  1467. * Stats update has to be attached to the HTT PPDU message
  1468. */
  1469. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1470. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1471. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1472. out:
  1473. dp_aggregate_vdev_stats(tx_desc->vdev);
  1474. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1475. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1476. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1477. fail:
  1478. return;
  1479. }
  1480. /**
  1481. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1482. * @soc: core txrx main context
  1483. * @comp_head: software descriptor head pointer
  1484. *
  1485. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1486. * and release the software descriptors after processing is complete
  1487. *
  1488. * Return: none
  1489. */
  1490. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1491. struct dp_tx_desc_s *comp_head)
  1492. {
  1493. struct dp_tx_desc_s *desc;
  1494. struct dp_tx_desc_s *next;
  1495. struct hal_tx_completion_status ts = {0};
  1496. uint32_t length;
  1497. struct dp_peer *peer;
  1498. DP_HIST_INIT();
  1499. desc = comp_head;
  1500. while (desc) {
  1501. hal_tx_comp_get_status(&desc->comp, &ts);
  1502. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1503. length = qdf_nbuf_len(desc->nbuf);
  1504. /* Error Handling */
  1505. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1506. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1507. dp_tx_comp_process_exception(desc);
  1508. desc = desc->next;
  1509. continue;
  1510. }
  1511. /* Process Tx status in descriptor */
  1512. if (soc->process_tx_status ||
  1513. (desc->vdev && desc->vdev->mesh_vdev))
  1514. dp_tx_comp_process_tx_status(desc, length);
  1515. /* 0 : MSDU buffer, 1 : MLE */
  1516. if (desc->msdu_ext_desc) {
  1517. /* TSO free */
  1518. if (hal_tx_ext_desc_get_tso_enable(
  1519. desc->msdu_ext_desc->vaddr)) {
  1520. /* If remaining number of segment is 0
  1521. * actual TSO may unmap and free */
  1522. if (!DP_DESC_NUM_FRAG(desc)) {
  1523. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1524. QDF_DMA_TO_DEVICE);
  1525. qdf_nbuf_free(desc->nbuf);
  1526. }
  1527. } else {
  1528. /* SG free */
  1529. /* Free buffer */
  1530. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1531. desc->nbuf);
  1532. }
  1533. } else {
  1534. /* Free buffer */
  1535. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1536. }
  1537. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1538. next = desc->next;
  1539. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1540. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1541. dp_tx_desc_release(desc, desc->pool_id);
  1542. desc = next;
  1543. }
  1544. DP_TX_HIST_STATS_PER_PDEV();
  1545. }
  1546. /**
  1547. * dp_tx_comp_handler() - Tx completion handler
  1548. * @soc: core txrx main context
  1549. * @ring_id: completion ring id
  1550. * @budget: No. of packets/descriptors that can be serviced in one loop
  1551. *
  1552. * This function will collect hardware release ring element contents and
  1553. * handle descriptor contents. Based on contents, free packet or handle error
  1554. * conditions
  1555. *
  1556. * Return: none
  1557. */
  1558. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1559. uint32_t budget)
  1560. {
  1561. void *tx_comp_hal_desc;
  1562. uint8_t buffer_src;
  1563. uint8_t pool_id;
  1564. uint32_t tx_desc_id;
  1565. struct dp_tx_desc_s *tx_desc = NULL;
  1566. struct dp_tx_desc_s *head_desc = NULL;
  1567. struct dp_tx_desc_s *tail_desc = NULL;
  1568. uint32_t num_processed;
  1569. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1570. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1571. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1572. "%s %d : HAL RING Access Failed -- %p\n",
  1573. __func__, __LINE__, hal_srng);
  1574. return 0;
  1575. }
  1576. num_processed = 0;
  1577. /* Find head descriptor from completion ring */
  1578. while (qdf_likely(tx_comp_hal_desc =
  1579. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1580. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1581. /* If this buffer was not released by TQM or FW, then it is not
  1582. * Tx completion indication, skip to next descriptor */
  1583. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1584. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1585. QDF_TRACE(QDF_MODULE_ID_DP,
  1586. QDF_TRACE_LEVEL_ERROR,
  1587. "Tx comp release_src != TQM | FW");
  1588. /* TODO Handle Freeing of the buffer in descriptor */
  1589. continue;
  1590. }
  1591. /* Get descriptor id */
  1592. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1593. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1594. DP_TX_DESC_ID_POOL_OS;
  1595. /* Pool ID is out of limit. Error */
  1596. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1597. soc->wlan_cfg_ctx)) {
  1598. QDF_TRACE(QDF_MODULE_ID_DP,
  1599. QDF_TRACE_LEVEL_FATAL,
  1600. "TX COMP pool id %d not valid",
  1601. pool_id);
  1602. /* Check if assert aborts execution, if not handle
  1603. * return here */
  1604. QDF_ASSERT(0);
  1605. }
  1606. /* Find Tx descriptor */
  1607. tx_desc = dp_tx_desc_find(soc, pool_id,
  1608. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1609. DP_TX_DESC_ID_PAGE_OS,
  1610. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1611. DP_TX_DESC_ID_OFFSET_OS);
  1612. /* Pool id is not matching. Error */
  1613. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1614. QDF_TRACE(QDF_MODULE_ID_DP,
  1615. QDF_TRACE_LEVEL_FATAL,
  1616. "Tx Comp pool id %d not matched %d",
  1617. pool_id, tx_desc->pool_id);
  1618. /* Check if assert aborts execution, if not handle
  1619. * return here */
  1620. QDF_ASSERT(0);
  1621. }
  1622. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1623. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1624. QDF_TRACE(QDF_MODULE_ID_DP,
  1625. QDF_TRACE_LEVEL_FATAL,
  1626. "Txdesc invalid, flgs = %x,id = %d",
  1627. tx_desc->flags, tx_desc_id);
  1628. /* TODO Handle Freeing of the buffer in this invalid
  1629. * descriptor */
  1630. continue;
  1631. }
  1632. /*
  1633. * If the release source is FW, process the HTT
  1634. * status
  1635. */
  1636. if (qdf_unlikely(buffer_src ==
  1637. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1638. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1639. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1640. htt_tx_status);
  1641. dp_tx_process_htt_completion(tx_desc,
  1642. htt_tx_status);
  1643. } else {
  1644. tx_desc->next = NULL;
  1645. /* First ring descriptor on the cycle */
  1646. if (!head_desc) {
  1647. head_desc = tx_desc;
  1648. } else {
  1649. tail_desc->next = tx_desc;
  1650. }
  1651. tail_desc = tx_desc;
  1652. /* Collect hw completion contents */
  1653. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1654. &tx_desc->comp, soc->process_tx_status);
  1655. }
  1656. num_processed++;
  1657. /*
  1658. * Processed packet count is more than given quota
  1659. * stop to processing
  1660. */
  1661. if (num_processed >= budget)
  1662. break;
  1663. }
  1664. hal_srng_access_end(soc->hal_soc, hal_srng);
  1665. /* Process the reaped descriptors */
  1666. if (head_desc)
  1667. dp_tx_comp_process_desc(soc, head_desc);
  1668. return num_processed;
  1669. }
  1670. /**
  1671. * dp_tx_vdev_attach() - attach vdev to dp tx
  1672. * @vdev: virtual device instance
  1673. *
  1674. * Return: QDF_STATUS_SUCCESS: success
  1675. * QDF_STATUS_E_RESOURCES: Error return
  1676. */
  1677. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1678. {
  1679. /*
  1680. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1681. */
  1682. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1683. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1684. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1685. vdev->vdev_id);
  1686. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1687. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1688. /*
  1689. * Set HTT Extension Valid bit to 0 by default
  1690. */
  1691. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1692. dp_tx_vdev_update_search_flags(vdev);
  1693. return QDF_STATUS_SUCCESS;
  1694. }
  1695. /**
  1696. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  1697. * @vdev: virtual device instance
  1698. *
  1699. * Return: void
  1700. *
  1701. */
  1702. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  1703. {
  1704. /*
  1705. * Enable both AddrY (SA based search) and AddrX (Da based search)
  1706. * for TDLS link
  1707. *
  1708. * Enable AddrY (SA based search) only for non-WDS STA and
  1709. * ProxySTA VAP modes.
  1710. *
  1711. * In all other VAP modes, only DA based search should be
  1712. * enabled
  1713. */
  1714. if (vdev->opmode == wlan_op_mode_sta &&
  1715. vdev->tdls_link_connected)
  1716. vdev->hal_desc_addr_search_flags =
  1717. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  1718. else if ((vdev->opmode == wlan_op_mode_sta &&
  1719. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  1720. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  1721. else
  1722. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  1723. }
  1724. /**
  1725. * dp_tx_vdev_detach() - detach vdev from dp tx
  1726. * @vdev: virtual device instance
  1727. *
  1728. * Return: QDF_STATUS_SUCCESS: success
  1729. * QDF_STATUS_E_RESOURCES: Error return
  1730. */
  1731. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1732. {
  1733. return QDF_STATUS_SUCCESS;
  1734. }
  1735. /**
  1736. * dp_tx_pdev_attach() - attach pdev to dp tx
  1737. * @pdev: physical device instance
  1738. *
  1739. * Return: QDF_STATUS_SUCCESS: success
  1740. * QDF_STATUS_E_RESOURCES: Error return
  1741. */
  1742. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1743. {
  1744. struct dp_soc *soc = pdev->soc;
  1745. /* Initialize Flow control counters */
  1746. qdf_atomic_init(&pdev->num_tx_exception);
  1747. qdf_atomic_init(&pdev->num_tx_outstanding);
  1748. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1749. /* Initialize descriptors in TCL Ring */
  1750. hal_tx_init_data_ring(soc->hal_soc,
  1751. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1752. }
  1753. return QDF_STATUS_SUCCESS;
  1754. }
  1755. /**
  1756. * dp_tx_pdev_detach() - detach pdev from dp tx
  1757. * @pdev: physical device instance
  1758. *
  1759. * Return: QDF_STATUS_SUCCESS: success
  1760. * QDF_STATUS_E_RESOURCES: Error return
  1761. */
  1762. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1763. {
  1764. /* What should do here? */
  1765. return QDF_STATUS_SUCCESS;
  1766. }
  1767. /**
  1768. * dp_tx_soc_detach() - detach soc from dp tx
  1769. * @soc: core txrx main context
  1770. *
  1771. * This function will detach dp tx into main device context
  1772. * will free dp tx resource and initialize resources
  1773. *
  1774. * Return: QDF_STATUS_SUCCESS: success
  1775. * QDF_STATUS_E_RESOURCES: Error return
  1776. */
  1777. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1778. {
  1779. uint8_t num_pool;
  1780. uint16_t num_desc;
  1781. uint16_t num_ext_desc;
  1782. uint8_t i;
  1783. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1784. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1785. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1786. for (i = 0; i < num_pool; i++) {
  1787. if (dp_tx_desc_pool_free(soc, i)) {
  1788. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1789. "%s Tx Desc Pool Free failed\n",
  1790. __func__);
  1791. return QDF_STATUS_E_RESOURCES;
  1792. }
  1793. }
  1794. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1795. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1796. __func__, num_pool, num_desc);
  1797. for (i = 0; i < num_pool; i++) {
  1798. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1799. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1800. "%s Tx Ext Desc Pool Free failed\n",
  1801. __func__);
  1802. return QDF_STATUS_E_RESOURCES;
  1803. }
  1804. }
  1805. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1806. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1807. __func__, num_pool, num_ext_desc);
  1808. for (i = 0; i < num_pool; i++) {
  1809. dp_tx_tso_desc_pool_free(soc, i);
  1810. }
  1811. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1812. "%s TSO Desc Pool %d Free descs = %d\n",
  1813. __func__, num_pool, num_desc);
  1814. return QDF_STATUS_SUCCESS;
  1815. }
  1816. /**
  1817. * dp_tx_soc_attach() - attach soc to dp tx
  1818. * @soc: core txrx main context
  1819. *
  1820. * This function will attach dp tx into main device context
  1821. * will allocate dp tx resource and initialize resources
  1822. *
  1823. * Return: QDF_STATUS_SUCCESS: success
  1824. * QDF_STATUS_E_RESOURCES: Error return
  1825. */
  1826. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1827. {
  1828. uint8_t num_pool;
  1829. uint32_t num_desc;
  1830. uint32_t num_ext_desc;
  1831. uint8_t i;
  1832. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1833. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1834. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1835. /* Allocate software Tx descriptor pools */
  1836. for (i = 0; i < num_pool; i++) {
  1837. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1838. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1839. "%s Tx Desc Pool alloc %d failed %p\n",
  1840. __func__, i, soc);
  1841. goto fail;
  1842. }
  1843. }
  1844. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1845. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1846. __func__, num_pool, num_desc);
  1847. /* Allocate extension tx descriptor pools */
  1848. for (i = 0; i < num_pool; i++) {
  1849. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1850. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1851. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1852. i, soc);
  1853. goto fail;
  1854. }
  1855. }
  1856. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1857. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1858. __func__, num_pool, num_ext_desc);
  1859. for (i = 0; i < num_pool; i++) {
  1860. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1861. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1862. "TSO Desc Pool alloc %d failed %p\n",
  1863. i, soc);
  1864. goto fail;
  1865. }
  1866. }
  1867. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1868. "%s TSO Desc Alloc %d, descs = %d\n",
  1869. __func__, num_pool, num_desc);
  1870. /* Initialize descriptors in TCL Rings */
  1871. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1872. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1873. hal_tx_init_data_ring(soc->hal_soc,
  1874. soc->tcl_data_ring[i].hal_srng);
  1875. }
  1876. }
  1877. /*
  1878. * todo - Add a runtime config option to enable this.
  1879. */
  1880. /*
  1881. * Due to multiple issues on NPR EMU, enable it selectively
  1882. * only for NPR EMU, should be removed, once NPR platforms
  1883. * are stable.
  1884. */
  1885. soc->process_tx_status = 1;
  1886. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1887. "%s HAL Tx init Success\n", __func__);
  1888. return QDF_STATUS_SUCCESS;
  1889. fail:
  1890. /* Detach will take care of freeing only allocated resources */
  1891. dp_tx_soc_detach(soc);
  1892. return QDF_STATUS_E_RESOURCES;
  1893. }
  1894. /*
  1895. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  1896. * pdev: pointer to DP PDEV structure
  1897. * seg_info_head: Pointer to the head of list
  1898. *
  1899. * return: void
  1900. */
  1901. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  1902. struct dp_tx_seg_info_s *seg_info_head)
  1903. {
  1904. struct dp_tx_me_buf_t *mc_uc_buf;
  1905. struct dp_tx_seg_info_s *seg_info_new = NULL;
  1906. qdf_nbuf_t nbuf = NULL;
  1907. uint64_t phy_addr;
  1908. while (seg_info_head) {
  1909. nbuf = seg_info_head->nbuf;
  1910. mc_uc_buf = (struct dp_tx_me_buf_t *)
  1911. seg_info_new->frags[0].vaddr;
  1912. phy_addr = seg_info_head->frags[0].paddr_hi;
  1913. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  1914. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  1915. phy_addr,
  1916. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  1917. dp_tx_me_free_buf(pdev, mc_uc_buf);
  1918. qdf_nbuf_free(nbuf);
  1919. seg_info_new = seg_info_head;
  1920. seg_info_head = seg_info_head->next;
  1921. qdf_mem_free(seg_info_new);
  1922. }
  1923. }
  1924. /**
  1925. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  1926. * @vdev: DP VDEV handle
  1927. * @nbuf: Multicast nbuf
  1928. * @newmac: Table of the clients to which packets have to be sent
  1929. * @new_mac_cnt: No of clients
  1930. *
  1931. * return: no of converted packets
  1932. */
  1933. uint16_t
  1934. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  1935. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  1936. {
  1937. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1938. struct dp_pdev *pdev = vdev->pdev;
  1939. struct ether_header *eh;
  1940. uint8_t *data;
  1941. uint16_t len;
  1942. /* reference to frame dst addr */
  1943. uint8_t *dstmac;
  1944. /* copy of original frame src addr */
  1945. uint8_t srcmac[DP_MAC_ADDR_LEN];
  1946. /* local index into newmac */
  1947. uint8_t new_mac_idx = 0;
  1948. struct dp_tx_me_buf_t *mc_uc_buf;
  1949. qdf_nbuf_t nbuf_clone;
  1950. struct dp_tx_msdu_info_s msdu_info;
  1951. struct dp_tx_seg_info_s *seg_info_head = NULL;
  1952. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  1953. struct dp_tx_seg_info_s *seg_info_new;
  1954. struct dp_tx_frag_info_s data_frag;
  1955. qdf_dma_addr_t paddr_data;
  1956. qdf_dma_addr_t paddr_mcbuf = 0;
  1957. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  1958. QDF_STATUS status;
  1959. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1960. eh = (struct ether_header *) nbuf;
  1961. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  1962. len = qdf_nbuf_len(nbuf);
  1963. data = qdf_nbuf_data(nbuf);
  1964. status = qdf_nbuf_map(vdev->osdev, nbuf,
  1965. QDF_DMA_TO_DEVICE);
  1966. if (status) {
  1967. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1968. "Mapping failure Error:%d", status);
  1969. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  1970. return 0;
  1971. }
  1972. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  1973. /*preparing data fragment*/
  1974. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  1975. data_frag.paddr_lo = (uint32_t)paddr_data;
  1976. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  1977. data_frag.len = len - DP_MAC_ADDR_LEN;
  1978. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  1979. dstmac = newmac[new_mac_idx];
  1980. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1981. "added mac addr (%pM)", dstmac);
  1982. /* Check for NULL Mac Address */
  1983. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  1984. continue;
  1985. /* frame to self mac. skip */
  1986. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  1987. continue;
  1988. /*
  1989. * TODO: optimize to avoid malloc in per-packet path
  1990. * For eg. seg_pool can be made part of vdev structure
  1991. */
  1992. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  1993. if (!seg_info_new) {
  1994. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1995. "alloc failed");
  1996. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  1997. goto fail_seg_alloc;
  1998. }
  1999. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2000. if (mc_uc_buf == NULL)
  2001. goto fail_buf_alloc;
  2002. /*
  2003. * TODO: Check if we need to clone the nbuf
  2004. * Or can we just use the reference for all cases
  2005. */
  2006. if (new_mac_idx < (new_mac_cnt - 1)) {
  2007. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2008. if (nbuf_clone == NULL) {
  2009. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2010. goto fail_clone;
  2011. }
  2012. } else {
  2013. /*
  2014. * Update the ref
  2015. * to account for frame sent without cloning
  2016. */
  2017. qdf_nbuf_ref(nbuf);
  2018. nbuf_clone = nbuf;
  2019. }
  2020. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2021. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2022. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2023. &paddr_mcbuf);
  2024. if (status) {
  2025. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2026. "Mapping failure Error:%d", status);
  2027. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2028. goto fail_map;
  2029. }
  2030. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2031. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2032. seg_info_new->frags[0].paddr_hi =
  2033. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2034. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2035. seg_info_new->frags[1] = data_frag;
  2036. seg_info_new->nbuf = nbuf_clone;
  2037. seg_info_new->frag_cnt = 2;
  2038. seg_info_new->total_len = len;
  2039. seg_info_new->next = NULL;
  2040. if (seg_info_head == NULL)
  2041. seg_info_head = seg_info_new;
  2042. else
  2043. seg_info_tail->next = seg_info_new;
  2044. seg_info_tail = seg_info_new;
  2045. }
  2046. if (!seg_info_head)
  2047. return 0;
  2048. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2049. msdu_info.num_seg = new_mac_cnt;
  2050. msdu_info.frm_type = dp_tx_frm_me;
  2051. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2052. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2053. while (seg_info_head->next) {
  2054. seg_info_new = seg_info_head;
  2055. seg_info_head = seg_info_head->next;
  2056. qdf_mem_free(seg_info_new);
  2057. }
  2058. qdf_mem_free(seg_info_head);
  2059. return new_mac_cnt;
  2060. fail_map:
  2061. qdf_nbuf_free(nbuf_clone);
  2062. fail_clone:
  2063. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2064. fail_buf_alloc:
  2065. qdf_mem_free(seg_info_new);
  2066. fail_seg_alloc:
  2067. dp_tx_me_mem_free(pdev, seg_info_head);
  2068. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2069. return 0;
  2070. }